blob: e0b193ddf465c26a46233276c1c975a42716c2c4 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000019#include "NVPTXTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000020#include "NVPTXTargetTransformInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000021#include "llvm/Analysis/Passes.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000022#include "llvm/CodeGen/AsmPrinter.h"
23#include "llvm/CodeGen/MachineFunctionAnalysis.h"
24#include "llvm/CodeGen/MachineModuleInfo.h"
25#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DataLayout.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000027#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000028#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000029#include "llvm/IR/Verifier.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000030#include "llvm/MC/MCAsmInfo.h"
31#include "llvm/MC/MCInstrInfo.h"
32#include "llvm/MC/MCStreamer.h"
33#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/FormattedStream.h"
37#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
42#include "llvm/Target/TargetMachine.h"
43#include "llvm/Target/TargetOptions.h"
44#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetSubtargetInfo.h"
46#include "llvm/Transforms/Scalar.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000047
Justin Holewinskiae556d32012-05-04 20:18:50 +000048using namespace llvm;
49
Justin Holewinskib94bd052013-03-30 14:29:25 +000050namespace llvm {
51void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000052void initializeGenericToNVVMPass(PassRegistry&);
Benjamin Kramer414c0962015-03-10 19:20:52 +000053void initializeNVPTXAllocaHoistingPass(PassRegistry &);
Eli Bendersky264cd462014-03-31 15:56:26 +000054void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&);
Eli Benderskybbef1722014-04-03 21:18:25 +000055void initializeNVPTXFavorNonGenericAddrSpacesPass(PassRegistry &);
Jingyue Wua2f60272015-06-04 21:28:26 +000056void initializeNVPTXLowerKernelArgsPass(PassRegistry &);
Justin Holewinskib94bd052013-03-30 14:29:25 +000057}
58
Justin Holewinskiae556d32012-05-04 20:18:50 +000059extern "C" void LLVMInitializeNVPTXTarget() {
60 // Register the target.
61 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
62 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
63
Justin Holewinskib94bd052013-03-30 14:29:25 +000064 // FIXME: This pass is really intended to be invoked during IR optimization,
65 // but it's very NVPTX-specific.
66 initializeNVVMReflectPass(*PassRegistry::getPassRegistry());
Justin Holewinski01f89f02013-05-20 12:13:32 +000067 initializeGenericToNVVMPass(*PassRegistry::getPassRegistry());
Benjamin Kramer414c0962015-03-10 19:20:52 +000068 initializeNVPTXAllocaHoistingPass(*PassRegistry::getPassRegistry());
Eli Bendersky264cd462014-03-31 15:56:26 +000069 initializeNVPTXAssignValidGlobalNamesPass(*PassRegistry::getPassRegistry());
Eli Benderskybbef1722014-04-03 21:18:25 +000070 initializeNVPTXFavorNonGenericAddrSpacesPass(
71 *PassRegistry::getPassRegistry());
Jingyue Wua2f60272015-06-04 21:28:26 +000072 initializeNVPTXLowerKernelArgsPass(*PassRegistry::getPassRegistry());
Justin Holewinskiae556d32012-05-04 20:18:50 +000073}
74
Eric Christopher8b770652015-01-26 19:03:15 +000075static std::string computeDataLayout(bool is64Bit) {
76 std::string Ret = "e";
77
78 if (!is64Bit)
79 Ret += "-p:32:32";
80
81 Ret += "-i64:64-v16:16-v32:32-n16:32:64";
82
83 return Ret;
84}
85
Daniel Sanders3e5de882015-06-11 19:41:26 +000086NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, const Triple &TT,
Eric Christophera1869462014-06-27 01:27:06 +000087 StringRef CPU, StringRef FS,
88 const TargetOptions &Options,
89 Reloc::Model RM, CodeModel::Model CM,
90 CodeGenOpt::Level OL, bool is64bit)
Mehdi Amini93e1ea12015-03-12 00:07:24 +000091 : LLVMTargetMachine(T, computeDataLayout(is64bit), TT, CPU, FS, Options, RM,
92 CM, OL),
93 is64bit(is64bit), TLOF(make_unique<NVPTXTargetObjectFile>()),
Daniel Sanders3e5de882015-06-11 19:41:26 +000094 Subtarget(TT, CPU, FS, *this) {
95 if (TT.getOS() == Triple::NVCL)
Eric Christopher6aad8b12015-02-19 00:08:14 +000096 drvInterface = NVPTX::NVCL;
97 else
98 drvInterface = NVPTX::CUDA;
Rafael Espindola227144c2013-05-13 01:16:13 +000099 initAsmInfo();
100}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000101
Reid Kleckner357600e2014-11-20 23:37:18 +0000102NVPTXTargetMachine::~NVPTXTargetMachine() {}
103
Justin Holewinskiae556d32012-05-04 20:18:50 +0000104void NVPTXTargetMachine32::anchor() {}
105
Daniel Sanders3e5de882015-06-11 19:41:26 +0000106NVPTXTargetMachine32::NVPTXTargetMachine32(const Target &T, const Triple &TT,
107 StringRef CPU, StringRef FS,
108 const TargetOptions &Options,
109 Reloc::Model RM, CodeModel::Model CM,
110 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000111 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000112
113void NVPTXTargetMachine64::anchor() {}
114
Daniel Sanders3e5de882015-06-11 19:41:26 +0000115NVPTXTargetMachine64::NVPTXTargetMachine64(const Target &T, const Triple &TT,
116 StringRef CPU, StringRef FS,
117 const TargetOptions &Options,
118 Reloc::Model RM, CodeModel::Model CM,
119 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000120 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000121
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000122namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000123class NVPTXPassConfig : public TargetPassConfig {
124public:
125 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000126 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000127
128 NVPTXTargetMachine &getNVPTXTargetMachine() const {
129 return getTM<NVPTXTargetMachine>();
130 }
131
Craig Topper2865c982014-04-29 07:57:44 +0000132 void addIRPasses() override;
133 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000134 void addPostRegAlloc() override;
Justin Holewinski6dca8392014-06-27 18:35:14 +0000135 void addMachineSSAOptimization() override;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000136
Craig Topper2865c982014-04-29 07:57:44 +0000137 FunctionPass *createTargetRegisterAllocator(bool) override;
138 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
139 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000140};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000141} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000142
143TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
144 NVPTXPassConfig *PassConfig = new NVPTXPassConfig(this, PM);
145 return PassConfig;
146}
147
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000148TargetIRAnalysis NVPTXTargetMachine::getTargetIRAnalysis() {
149 return TargetIRAnalysis(
150 [this](Function &) { return TargetTransformInfo(NVPTXTTIImpl(this)); });
Jingyue Wu0c981bd2014-11-10 18:38:25 +0000151}
152
Justin Holewinski01f89f02013-05-20 12:13:32 +0000153void NVPTXPassConfig::addIRPasses() {
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000154 // The following passes are known to not play well with virtual regs hanging
155 // around after register allocation (which in our case, is *all* registers).
156 // We explicitly disable them here. We do, however, need some functionality
157 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
158 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
159 disablePass(&PrologEpilogCodeInserterID);
160 disablePass(&MachineCopyPropagationID);
161 disablePass(&BranchFolderPassID);
Justin Holewinskieeb109a2013-11-11 12:58:14 +0000162 disablePass(&TailDuplicateID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000163
Justin Holewinski30d56a72014-04-09 15:39:15 +0000164 addPass(createNVPTXImageOptimizerPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000165 TargetPassConfig::addIRPasses();
Eli Bendersky264cd462014-03-31 15:56:26 +0000166 addPass(createNVPTXAssignValidGlobalNamesPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000167 addPass(createGenericToNVVMPass());
Jingyue Wua2f60272015-06-04 21:28:26 +0000168 addPass(createNVPTXLowerKernelArgsPass(&getNVPTXTargetMachine()));
Eli Benderskybbef1722014-04-03 21:18:25 +0000169 addPass(createNVPTXFavorNonGenericAddrSpacesPass());
Jingyue Wu2e4d1dd2015-06-09 00:05:56 +0000170 // NVPTXLowerKernelArgs emits alloca for byval parameters which can often
171 // be eliminated by SROA. We do not run SROA right after NVPTXLowerKernelArgs
172 // because we plan to merge NVPTXLowerKernelArgs and
173 // NVPTXFavorNonGenericAddrSpaces into one pass.
174 addPass(createSROAPass());
Jingyue Wu66a161f2015-04-21 20:47:15 +0000175 // FavorNonGenericAddrSpaces shortcuts unnecessary addrspacecasts, and leave
176 // them unused. We could remove dead code in an ad-hoc manner, but that
177 // requires manual work and might be error-prone.
178 addPass(createDeadCodeEliminationPass());
Eli Benderskya108a652014-05-01 18:38:36 +0000179 addPass(createSeparateConstOffsetFromGEPPass());
Jingyue Wu3286ec12015-04-23 20:00:04 +0000180 // ReassociateGEPs exposes more opportunites for SLSR. See
181 // the example in reassociate-geps-and-slsr.ll.
182 addPass(createStraightLineStrengthReducePass());
183 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
184 // EarlyCSE can reuse. GVN generates significantly better code than EarlyCSE
185 // for some of our benchmarks.
Eli Benderskya108a652014-05-01 18:38:36 +0000186 if (getOptLevel() == CodeGenOpt::Aggressive)
187 addPass(createGVNPass());
188 else
189 addPass(createEarlyCSEPass());
Jingyue Wu72fca6c2015-04-24 04:22:39 +0000190 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
191 addPass(createNaryReassociatePass());
Jingyue Wuc2a01462015-05-28 04:56:52 +0000192 // NaryReassociate on GEPs creates redundant common expressions, so run
193 // EarlyCSE after it.
194 addPass(createEarlyCSEPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000195}
196
Justin Holewinskiae556d32012-05-04 20:18:50 +0000197bool NVPTXPassConfig::addInstSelector() {
Eric Christopher5c3dffc2015-03-21 03:13:03 +0000198 const NVPTXSubtarget &ST = *getTM<NVPTXTargetMachine>().getSubtargetImpl();
Justin Holewinski30d56a72014-04-09 15:39:15 +0000199
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000200 addPass(createLowerAggrCopies());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000201 addPass(createAllocaHoisting());
202 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinski30d56a72014-04-09 15:39:15 +0000203
204 if (!ST.hasImageHandles())
205 addPass(createNVPTXReplaceImageHandlesPass());
206
Justin Holewinskiae556d32012-05-04 20:18:50 +0000207 return false;
208}
209
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000210void NVPTXPassConfig::addPostRegAlloc() {
211 addPass(createNVPTXPrologEpilogPass(), false);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000212}
213
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000214FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000215 return nullptr; // No reg alloc
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000216}
217
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000218void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000219 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000220 addPass(&PHIEliminationID);
221 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000222}
223
224void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000225 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000226
227 addPass(&ProcessImplicitDefsID);
228 addPass(&LiveVariablesID);
229 addPass(&MachineLoopInfoID);
230 addPass(&PHIEliminationID);
231
232 addPass(&TwoAddressInstructionPassID);
233 addPass(&RegisterCoalescerID);
234
235 // PreRA instruction scheduling.
236 if (addPass(&MachineSchedulerID))
237 printAndVerify("After Machine Scheduling");
238
239
240 addPass(&StackSlotColoringID);
241
242 // FIXME: Needs physical registers
243 //addPass(&PostRAMachineLICMID);
244
245 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000246}
Justin Holewinski6dca8392014-06-27 18:35:14 +0000247
248void NVPTXPassConfig::addMachineSSAOptimization() {
249 // Pre-ra tail duplication.
250 if (addPass(&EarlyTailDuplicateID))
251 printAndVerify("After Pre-RegAlloc TailDuplicate");
252
253 // Optimize PHIs before DCE: removing dead PHI cycles may make more
254 // instructions dead.
255 addPass(&OptimizePHIsID);
256
257 // This pass merges large allocas. StackSlotColoring is a different pass
258 // which merges spill slots.
259 addPass(&StackColoringID);
260
261 // If the target requests it, assign local variables to stack slots relative
262 // to one another and simplify frame index references where possible.
263 addPass(&LocalStackSlotAllocationID);
264
265 // With optimization, dead code should already be eliminated. However
266 // there is one known exception: lowered code for arguments that are only
267 // used by tail calls, where the tail calls reuse the incoming stack
268 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
269 addPass(&DeadMachineInstructionElimID);
270 printAndVerify("After codegen DCE pass");
271
272 // Allow targets to insert passes that improve instruction level parallelism,
273 // like if-conversion. Such passes will typically need dominator trees and
274 // loop info, just like LICM and CSE below.
275 if (addILPOpts())
276 printAndVerify("After ILP optimizations");
277
278 addPass(&MachineLICMID);
279 addPass(&MachineCSEID);
280
281 addPass(&MachineSinkingID);
282 printAndVerify("After Machine LICM, CSE and Sinking passes");
283
284 addPass(&PeepholeOptimizerID);
285 printAndVerify("After codegen peephole optimization pass");
286}