blob: 5a1652d160eb690e6b4d09fb173b5e63a60084b9 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
Tom Stellardc93fc112015-12-10 02:13:01 +000017#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000018#include "AMDGPU.h"
19#include "AMDGPUTargetTransformInfo.h"
20#include "R600ISelLowering.h"
21#include "R600InstrInfo.h"
22#include "R600MachineScheduler.h"
23#include "SIISelLowering.h"
24#include "SIInstrInfo.h"
25#include "llvm/Analysis/Passes.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000026#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000027#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
29#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000030#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
31#include "llvm/CodeGen/TargetPassConfig.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "llvm/IR/Verifier.h"
33#include "llvm/MC/MCAsmInfo.h"
34#include "llvm/IR/LegacyPassManager.h"
35#include "llvm/Support/TargetRegistry.h"
36#include "llvm/Support/raw_os_ostream.h"
37#include "llvm/Transforms/IPO.h"
38#include "llvm/Transforms/Scalar.h"
39#include <llvm/CodeGen/Passes.h>
40
41using namespace llvm;
42
43extern "C" void LLVMInitializeAMDGPUTarget() {
44 // Register the target
45 RegisterTargetMachine<R600TargetMachine> X(TheAMDGPUTarget);
46 RegisterTargetMachine<GCNTargetMachine> Y(TheGCNTarget);
Matt Arsenaultb87fc222015-10-01 22:10:03 +000047
48 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000049 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +000050 initializeSIFixSGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000051 initializeSIFoldOperandsPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +000052 initializeSIFixControlFlowLiveIntervalsPass(*PR);
53 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +000054 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +000055 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +000056 initializeAMDGPUPromoteAllocaPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +000057 initializeSIAnnotateControlFlowPass(*PR);
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000058 initializeSIDebuggerInsertNopsPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +000059 initializeSIInsertWaitsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000060 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +000061 initializeSILowerControlFlowPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +000062 initializeSIDebuggerInsertNopsPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +000063}
64
Tom Stellarde135ffd2015-09-25 21:41:28 +000065static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Tom Stellardc93fc112015-12-10 02:13:01 +000066 return make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +000067}
68
Tom Stellard45bb48e2015-06-13 03:28:10 +000069static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
70 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
71}
72
73static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +000074R600SchedRegistry("r600", "Run R600's custom scheduler",
75 createR600MachineScheduler);
76
77static MachineSchedRegistry
78SISchedRegistry("si", "Run SI's custom scheduler",
79 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +000080
Matt Arsenaultec30eb52016-05-31 16:57:45 +000081static StringRef computeDataLayout(const Triple &TT) {
82 if (TT.getArch() == Triple::r600) {
83 // 32-bit pointers.
84 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
85 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +000086 }
87
Matt Arsenaultec30eb52016-05-31 16:57:45 +000088 // 32-bit private, local, and region pointers. 64-bit global, constant and
89 // flat.
90 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
91 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
92 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +000093}
94
Matt Arsenaultb22828f2016-01-27 02:17:49 +000095LLVM_READNONE
96static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
97 if (!GPU.empty())
98 return GPU;
99
100 // HSA only supports CI+, so change the default GPU to a CI for HSA.
101 if (TT.getArch() == Triple::amdgcn)
102 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
103
104 return "";
105}
106
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000107static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
108 if (!RM.hasValue())
109 return Reloc::PIC_;
110 return *RM;
111}
112
Tom Stellard45bb48e2015-06-13 03:28:10 +0000113AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
114 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000115 TargetOptions Options,
116 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000117 CodeModel::Model CM,
118 CodeGenOpt::Level OptLevel)
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000119 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
120 FS, Options, getEffectiveRelocModel(RM), CM, OptLevel),
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000121 TLOF(createTLOF(getTargetTriple())),
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000122 Subtarget(TT, getTargetCPU(), FS, *this), IntrinsicInfo() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000123 setRequiresStructuredCFG(true);
124 initAsmInfo();
125}
126
Tom Stellarde135ffd2015-09-25 21:41:28 +0000127AMDGPUTargetMachine::~AMDGPUTargetMachine() { }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000128
129//===----------------------------------------------------------------------===//
130// R600 Target Machine (R600 -> Cayman)
131//===----------------------------------------------------------------------===//
132
133R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000134 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000135 TargetOptions Options,
136 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000137 CodeModel::Model CM, CodeGenOpt::Level OL)
Tom Stellard5dde1d22016-02-05 18:29:17 +0000138 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000139
140//===----------------------------------------------------------------------===//
141// GCN Target Machine (SI+)
142//===----------------------------------------------------------------------===//
143
144GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000145 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000146 TargetOptions Options,
147 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000148 CodeModel::Model CM, CodeGenOpt::Level OL)
Tom Stellard5dde1d22016-02-05 18:29:17 +0000149 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000150
151//===----------------------------------------------------------------------===//
152// AMDGPU Pass Setup
153//===----------------------------------------------------------------------===//
154
155namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000156
Tom Stellard45bb48e2015-06-13 03:28:10 +0000157class AMDGPUPassConfig : public TargetPassConfig {
158public:
159 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000160 : TargetPassConfig(TM, PM) {
161
162 // Exceptions and StackMaps are not supported, so these passes will never do
163 // anything.
164 disablePass(&StackMapLivenessID);
165 disablePass(&FuncletLayoutID);
166 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000167
168 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
169 return getTM<AMDGPUTargetMachine>();
170 }
171
172 ScheduleDAGInstrs *
173 createMachineScheduler(MachineSchedContext *C) const override {
174 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
175 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
176 return createR600MachineScheduler(C);
Tom Stellardde008d32016-01-21 04:28:34 +0000177 else if (ST.enableSIScheduler())
178 return createSIMachineScheduler(C);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000179 return nullptr;
180 }
181
182 void addIRPasses() override;
183 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000184 bool addPreISel() override;
185 bool addInstSelector() override;
186 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000187};
188
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000189class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000190public:
191 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
192 : AMDGPUPassConfig(TM, PM) { }
193
194 bool addPreISel() override;
195 void addPreRegAlloc() override;
196 void addPreSched2() override;
197 void addPreEmitPass() override;
198};
199
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000200class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000201public:
202 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
203 : AMDGPUPassConfig(TM, PM) { }
204 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000205 void addMachineSSAOptimization() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000206 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000207#ifdef LLVM_BUILD_GLOBAL_ISEL
208 bool addIRTranslator() override;
209 bool addRegBankSelect() override;
210#endif
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000211 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
212 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000213 void addPreRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000214 void addPreSched2() override;
215 void addPreEmitPass() override;
216};
217
218} // End of anonymous namespace
219
220TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000221 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000222 return TargetTransformInfo(
223 AMDGPUTTIImpl(this, F.getParent()->getDataLayout()));
224 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000225}
226
227void AMDGPUPassConfig::addIRPasses() {
Matt Arsenaultbde80342016-05-18 15:41:07 +0000228 // There is no reason to run these.
229 disablePass(&StackMapLivenessID);
230 disablePass(&FuncletLayoutID);
231 disablePass(&PatchableFunctionID);
232
Tom Stellard45bb48e2015-06-13 03:28:10 +0000233 // Function calls are not supported, so make sure we inline everything.
234 addPass(createAMDGPUAlwaysInlinePass());
235 addPass(createAlwaysInlinerPass());
236 // We need to add the barrier noop pass, otherwise adding the function
237 // inlining pass will cause all of the PassConfigs passes to be run
238 // one function at a time, which means if we have a nodule with two
239 // functions, then we will generate code for the first function
240 // without ever running any passes on the second.
241 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000242
Tom Stellardfd253952015-08-07 23:19:30 +0000243 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
244 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000245
Tom Stellard45bb48e2015-06-13 03:28:10 +0000246 TargetPassConfig::addIRPasses();
247}
248
249void AMDGPUPassConfig::addCodeGenPrepare() {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000250 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
251 const AMDGPUSubtarget &ST = *TM.getSubtargetImpl();
Matt Arsenault8b175672016-02-02 19:32:42 +0000252 if (TM.getOptLevel() > CodeGenOpt::None && ST.isPromoteAllocaEnabled()) {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000253 addPass(createAMDGPUPromoteAlloca(&TM));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000254 addPass(createSROAPass());
255 }
256 TargetPassConfig::addCodeGenPrepare();
257}
258
259bool
260AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000261 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000262 return false;
263}
264
265bool AMDGPUPassConfig::addInstSelector() {
266 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
267 return false;
268}
269
Matt Arsenault0a109002015-09-25 17:41:20 +0000270bool AMDGPUPassConfig::addGCPasses() {
271 // Do nothing. GC is not supported.
272 return false;
273}
274
Tom Stellard45bb48e2015-06-13 03:28:10 +0000275//===----------------------------------------------------------------------===//
276// R600 Pass Setup
277//===----------------------------------------------------------------------===//
278
279bool R600PassConfig::addPreISel() {
280 AMDGPUPassConfig::addPreISel();
Tom Stellardbc4497b2016-02-12 23:45:29 +0000281 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
282 if (ST.IsIRStructurizerEnabled())
283 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000284 addPass(createR600TextureIntrinsicsReplacer());
285 return false;
286}
287
288void R600PassConfig::addPreRegAlloc() {
289 addPass(createR600VectorRegMerger(*TM));
290}
291
292void R600PassConfig::addPreSched2() {
293 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
294 addPass(createR600EmitClauseMarkers(), false);
295 if (ST.isIfCvtEnabled())
296 addPass(&IfConverterID, false);
297 addPass(createR600ClauseMergePass(*TM), false);
298}
299
300void R600PassConfig::addPreEmitPass() {
301 addPass(createAMDGPUCFGStructurizerPass(), false);
302 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
303 addPass(&FinalizeMachineBundlesID, false);
304 addPass(createR600Packetizer(*TM), false);
305 addPass(createR600ControlFlowFinalizer(*TM), false);
306}
307
308TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
309 return new R600PassConfig(this, PM);
310}
311
312//===----------------------------------------------------------------------===//
313// GCN Pass Setup
314//===----------------------------------------------------------------------===//
315
316bool GCNPassConfig::addPreISel() {
317 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000318
319 // FIXME: We need to run a pass to propagate the attributes when calls are
320 // supported.
321 addPass(&AMDGPUAnnotateKernelFeaturesID);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000322 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
Tom Stellard45bb48e2015-06-13 03:28:10 +0000323 addPass(createSinkingPass());
324 addPass(createSITypeRewriter());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000325 addPass(createAMDGPUAnnotateUniformValues());
Tom Stellardbc4497b2016-02-12 23:45:29 +0000326 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000327
Tom Stellard45bb48e2015-06-13 03:28:10 +0000328 return false;
329}
330
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000331void GCNPassConfig::addMachineSSAOptimization() {
332 TargetPassConfig::addMachineSSAOptimization();
333
334 // We want to fold operands after PeepholeOptimizer has run (or as part of
335 // it), because it will eliminate extra copies making it easier to fold the
336 // real source operand. We want to eliminate dead instructions after, so that
337 // we see fewer uses of the copies. We then need to clean up the dead
338 // instructions leftover after the operands are folded as well.
339 //
340 // XXX - Can we get away without running DeadMachineInstructionElim again?
341 addPass(&SIFoldOperandsID);
342 addPass(&DeadMachineInstructionElimID);
343}
344
Tom Stellard45bb48e2015-06-13 03:28:10 +0000345bool GCNPassConfig::addInstSelector() {
346 AMDGPUPassConfig::addInstSelector();
347 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000348 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000349 return false;
350}
351
Tom Stellard000c5af2016-04-14 19:09:28 +0000352#ifdef LLVM_BUILD_GLOBAL_ISEL
353bool GCNPassConfig::addIRTranslator() {
354 addPass(new IRTranslator());
355 return false;
356}
357
358bool GCNPassConfig::addRegBankSelect() {
359 return false;
360}
361#endif
362
Tom Stellard45bb48e2015-06-13 03:28:10 +0000363void GCNPassConfig::addPreRegAlloc() {
364 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
365
366 // This needs to be run directly before register allocation because
367 // earlier passes might recompute live intervals.
368 // TODO: handle CodeGenOpt::None; fast RA ignores spill weights set by the pass
369 if (getOptLevel() > CodeGenOpt::None) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000370 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
371 }
372
373 if (getOptLevel() > CodeGenOpt::None && ST.loadStoreOptEnabled()) {
374 // Don't do this with no optimizations since it throws away debug info by
375 // merging nonadjacent loads.
376
377 // This should be run after scheduling, but before register allocation. It
378 // also need extra copies to the address operand to be eliminated.
Tom Stellard45bb48e2015-06-13 03:28:10 +0000379 insertPass(&MachineSchedulerID, &SILoadStoreOptimizerID);
Matt Arsenault84db5d92015-07-14 17:57:36 +0000380 insertPass(&MachineSchedulerID, &RegisterCoalescerID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000381 }
382 addPass(createSIShrinkInstructionsPass(), false);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000383 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000384}
385
386void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000387 TargetPassConfig::addFastRegAlloc(RegAllocPass);
388}
389
390void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000391 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000392}
393
Tom Stellard45bb48e2015-06-13 03:28:10 +0000394void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000395}
396
397void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000398
399 // The hazard recognizer that runs as part of the post-ra scheduler does not
400 // gaurantee to be able handle all hazards correctly. This is because
401 // if there are multiple scheduling regions in a basic block, the regions
402 // are scheduled bottom up, so when we begin to schedule a region we don't
403 // know what instructions were emitted directly before it.
404 //
405 // Here we add a stand-alone hazard recognizer pass which can handle all cases.
406 // hazard recognizer pass.
407 addPass(&PostRAHazardRecognizerID);
408
Tom Stellard6e1967e2016-02-05 17:42:38 +0000409 addPass(createSIInsertWaitsPass(), false);
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000410 addPass(createSIShrinkInstructionsPass());
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000411 addPass(createSILowerControlFlowPass(), false);
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +0000412 addPass(createSIDebuggerInsertNopsPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000413}
414
415TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
416 return new GCNPassConfig(this, PM);
417}