blob: bc2ff332bbdd7ea6e9e30fca5816e2b51b5f66ed [file] [log] [blame]
Daniel Dunbar71475772009-07-17 20:42:00 +00001//===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng11424442011-07-26 00:24:13 +000010#include "MCTargetDesc/X86BaseInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000011#include "X86AsmInstrumentation.h"
Evgeniy Stepanove3804d42014-02-28 12:28:07 +000012#include "X86AsmParserCommon.h"
13#include "X86Operand.h"
Chad Rosier6844ea02012-10-24 22:13:37 +000014#include "llvm/ADT/APFloat.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000015#include "llvm/ADT/STLExtras.h"
Chris Lattner1261b812010-09-22 04:11:10 +000016#include "llvm/ADT/SmallString.h"
17#include "llvm/ADT/SmallVector.h"
Chris Lattner1261b812010-09-22 04:11:10 +000018#include "llvm/ADT/StringSwitch.h"
19#include "llvm/ADT/Twine.h"
Chad Rosier8a244662013-04-02 20:02:33 +000020#include "llvm/MC/MCContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/MC/MCExpr.h"
22#include "llvm/MC/MCInst.h"
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000023#include "llvm/MC/MCInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/MC/MCParser/MCAsmLexer.h"
25#include "llvm/MC/MCParser/MCAsmParser.h"
26#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000027#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/MC/MCRegisterInfo.h"
Michael Zuckerman02ecd432015-12-13 17:07:23 +000029#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/MC/MCStreamer.h"
31#include "llvm/MC/MCSubtargetInfo.h"
32#include "llvm/MC/MCSymbol.h"
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000033#include "llvm/Support/SourceMgr.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000034#include "llvm/Support/TargetRegistry.h"
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +000035#include "llvm/Support/raw_ostream.h"
Reid Kleckner7b1e1a02014-07-30 22:23:11 +000036#include <algorithm>
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000037#include <memory>
Evan Cheng4d1ca962011-07-08 01:53:10 +000038
Daniel Dunbar71475772009-07-17 20:42:00 +000039using namespace llvm;
40
41namespace {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000042
Chad Rosier5362af92013-04-16 18:15:40 +000043static const char OpPrecedence[] = {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000044 0, // IC_OR
Michael Kupersteine3de07a2015-06-14 12:59:45 +000045 1, // IC_XOR
46 2, // IC_AND
47 3, // IC_LSHIFT
48 3, // IC_RSHIFT
49 4, // IC_PLUS
50 4, // IC_MINUS
51 5, // IC_MULTIPLY
52 5, // IC_DIVIDE
53 6, // IC_RPAREN
54 7, // IC_LPAREN
Chad Rosier5362af92013-04-16 18:15:40 +000055 0, // IC_IMM
56 0 // IC_REGISTER
57};
58
Devang Patel4a6e7782012-01-12 18:03:40 +000059class X86AsmParser : public MCTargetAsmParser {
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000060 const MCInstrInfo &MII;
Chad Rosierf0e87202012-10-25 20:41:34 +000061 ParseInstructionInfo *InstInfo;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000062 std::unique_ptr<X86AsmInstrumentation> Instrumentation;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000063
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000064private:
Alp Tokera5b88a52013-12-02 16:06:06 +000065 SMLoc consumeToken() {
Rafael Espindola961d4692014-11-11 05:18:41 +000066 MCAsmParser &Parser = getParser();
Alp Tokera5b88a52013-12-02 16:06:06 +000067 SMLoc Result = Parser.getTok().getLoc();
68 Parser.Lex();
69 return Result;
70 }
71
Chad Rosier5362af92013-04-16 18:15:40 +000072 enum InfixCalculatorTok {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000073 IC_OR = 0,
Michael Kupersteine3de07a2015-06-14 12:59:45 +000074 IC_XOR,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000075 IC_AND,
Kevin Enderbyd6b10712014-02-06 01:21:15 +000076 IC_LSHIFT,
77 IC_RSHIFT,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000078 IC_PLUS,
Chad Rosier5362af92013-04-16 18:15:40 +000079 IC_MINUS,
80 IC_MULTIPLY,
81 IC_DIVIDE,
82 IC_RPAREN,
83 IC_LPAREN,
84 IC_IMM,
85 IC_REGISTER
86 };
87
88 class InfixCalculator {
89 typedef std::pair< InfixCalculatorTok, int64_t > ICToken;
90 SmallVector<InfixCalculatorTok, 4> InfixOperatorStack;
91 SmallVector<ICToken, 4> PostfixStack;
Michael Liao5bf95782014-12-04 05:20:33 +000092
Chad Rosier5362af92013-04-16 18:15:40 +000093 public:
94 int64_t popOperand() {
95 assert (!PostfixStack.empty() && "Poped an empty stack!");
96 ICToken Op = PostfixStack.pop_back_val();
97 assert ((Op.first == IC_IMM || Op.first == IC_REGISTER)
98 && "Expected and immediate or register!");
99 return Op.second;
100 }
101 void pushOperand(InfixCalculatorTok Op, int64_t Val = 0) {
102 assert ((Op == IC_IMM || Op == IC_REGISTER) &&
103 "Unexpected operand!");
104 PostfixStack.push_back(std::make_pair(Op, Val));
105 }
Michael Liao5bf95782014-12-04 05:20:33 +0000106
Jakub Staszak9c349222013-08-08 15:48:46 +0000107 void popOperator() { InfixOperatorStack.pop_back(); }
Chad Rosier5362af92013-04-16 18:15:40 +0000108 void pushOperator(InfixCalculatorTok Op) {
109 // Push the new operator if the stack is empty.
110 if (InfixOperatorStack.empty()) {
111 InfixOperatorStack.push_back(Op);
112 return;
113 }
Michael Liao5bf95782014-12-04 05:20:33 +0000114
Chad Rosier5362af92013-04-16 18:15:40 +0000115 // Push the new operator if it has a higher precedence than the operator
116 // on the top of the stack or the operator on the top of the stack is a
117 // left parentheses.
118 unsigned Idx = InfixOperatorStack.size() - 1;
119 InfixCalculatorTok StackOp = InfixOperatorStack[Idx];
120 if (OpPrecedence[Op] > OpPrecedence[StackOp] || StackOp == IC_LPAREN) {
121 InfixOperatorStack.push_back(Op);
122 return;
123 }
Michael Liao5bf95782014-12-04 05:20:33 +0000124
Chad Rosier5362af92013-04-16 18:15:40 +0000125 // The operator on the top of the stack has higher precedence than the
126 // new operator.
127 unsigned ParenCount = 0;
128 while (1) {
129 // Nothing to process.
130 if (InfixOperatorStack.empty())
131 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000132
Chad Rosier5362af92013-04-16 18:15:40 +0000133 Idx = InfixOperatorStack.size() - 1;
134 StackOp = InfixOperatorStack[Idx];
135 if (!(OpPrecedence[StackOp] >= OpPrecedence[Op] || ParenCount))
136 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000137
Chad Rosier5362af92013-04-16 18:15:40 +0000138 // If we have an even parentheses count and we see a left parentheses,
139 // then stop processing.
140 if (!ParenCount && StackOp == IC_LPAREN)
141 break;
Michael Liao5bf95782014-12-04 05:20:33 +0000142
Chad Rosier5362af92013-04-16 18:15:40 +0000143 if (StackOp == IC_RPAREN) {
144 ++ParenCount;
Jakub Staszak9c349222013-08-08 15:48:46 +0000145 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000146 } else if (StackOp == IC_LPAREN) {
147 --ParenCount;
Jakub Staszak9c349222013-08-08 15:48:46 +0000148 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000149 } else {
Jakub Staszak9c349222013-08-08 15:48:46 +0000150 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000151 PostfixStack.push_back(std::make_pair(StackOp, 0));
152 }
153 }
154 // Push the new operator.
155 InfixOperatorStack.push_back(Op);
156 }
Marina Yatsinaa0e02412015-08-10 11:33:10 +0000157
Chad Rosier5362af92013-04-16 18:15:40 +0000158 int64_t execute() {
159 // Push any remaining operators onto the postfix stack.
160 while (!InfixOperatorStack.empty()) {
161 InfixCalculatorTok StackOp = InfixOperatorStack.pop_back_val();
162 if (StackOp != IC_LPAREN && StackOp != IC_RPAREN)
163 PostfixStack.push_back(std::make_pair(StackOp, 0));
164 }
Michael Liao5bf95782014-12-04 05:20:33 +0000165
Chad Rosier5362af92013-04-16 18:15:40 +0000166 if (PostfixStack.empty())
167 return 0;
Michael Liao5bf95782014-12-04 05:20:33 +0000168
Chad Rosier5362af92013-04-16 18:15:40 +0000169 SmallVector<ICToken, 16> OperandStack;
170 for (unsigned i = 0, e = PostfixStack.size(); i != e; ++i) {
171 ICToken Op = PostfixStack[i];
172 if (Op.first == IC_IMM || Op.first == IC_REGISTER) {
173 OperandStack.push_back(Op);
174 } else {
175 assert (OperandStack.size() > 1 && "Too few operands.");
176 int64_t Val;
177 ICToken Op2 = OperandStack.pop_back_val();
178 ICToken Op1 = OperandStack.pop_back_val();
179 switch (Op.first) {
180 default:
181 report_fatal_error("Unexpected operator!");
182 break;
183 case IC_PLUS:
184 Val = Op1.second + Op2.second;
185 OperandStack.push_back(std::make_pair(IC_IMM, Val));
186 break;
187 case IC_MINUS:
188 Val = Op1.second - Op2.second;
189 OperandStack.push_back(std::make_pair(IC_IMM, Val));
190 break;
191 case IC_MULTIPLY:
192 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
193 "Multiply operation with an immediate and a register!");
194 Val = Op1.second * Op2.second;
195 OperandStack.push_back(std::make_pair(IC_IMM, Val));
196 break;
197 case IC_DIVIDE:
198 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
199 "Divide operation with an immediate and a register!");
200 assert (Op2.second != 0 && "Division by zero!");
201 Val = Op1.second / Op2.second;
202 OperandStack.push_back(std::make_pair(IC_IMM, Val));
203 break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000204 case IC_OR:
205 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
206 "Or operation with an immediate and a register!");
207 Val = Op1.second | Op2.second;
208 OperandStack.push_back(std::make_pair(IC_IMM, Val));
209 break;
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000210 case IC_XOR:
211 assert(Op1.first == IC_IMM && Op2.first == IC_IMM &&
212 "Xor operation with an immediate and a register!");
213 Val = Op1.second ^ Op2.second;
214 OperandStack.push_back(std::make_pair(IC_IMM, Val));
215 break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000216 case IC_AND:
217 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
218 "And operation with an immediate and a register!");
219 Val = Op1.second & Op2.second;
220 OperandStack.push_back(std::make_pair(IC_IMM, Val));
221 break;
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000222 case IC_LSHIFT:
223 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
224 "Left shift operation with an immediate and a register!");
225 Val = Op1.second << Op2.second;
226 OperandStack.push_back(std::make_pair(IC_IMM, Val));
227 break;
228 case IC_RSHIFT:
229 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
230 "Right shift operation with an immediate and a register!");
231 Val = Op1.second >> Op2.second;
232 OperandStack.push_back(std::make_pair(IC_IMM, Val));
233 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000234 }
235 }
236 }
237 assert (OperandStack.size() == 1 && "Expected a single result.");
238 return OperandStack.pop_back_val().second;
239 }
240 };
241
242 enum IntelExprState {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000243 IES_OR,
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000244 IES_XOR,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000245 IES_AND,
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000246 IES_LSHIFT,
247 IES_RSHIFT,
Chad Rosier5362af92013-04-16 18:15:40 +0000248 IES_PLUS,
249 IES_MINUS,
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000250 IES_NOT,
Chad Rosier5362af92013-04-16 18:15:40 +0000251 IES_MULTIPLY,
252 IES_DIVIDE,
253 IES_LBRAC,
254 IES_RBRAC,
255 IES_LPAREN,
256 IES_RPAREN,
257 IES_REGISTER,
Chad Rosier5362af92013-04-16 18:15:40 +0000258 IES_INTEGER,
Chad Rosier5362af92013-04-16 18:15:40 +0000259 IES_IDENTIFIER,
260 IES_ERROR
261 };
262
263 class IntelExprStateMachine {
Chad Rosier31246272013-04-17 21:01:45 +0000264 IntelExprState State, PrevState;
Chad Rosier5362af92013-04-16 18:15:40 +0000265 unsigned BaseReg, IndexReg, TmpReg, Scale;
Chad Rosierbfb70992013-04-17 00:11:46 +0000266 int64_t Imm;
Chad Rosier5362af92013-04-16 18:15:40 +0000267 const MCExpr *Sym;
268 StringRef SymName;
Chad Rosierbfb70992013-04-17 00:11:46 +0000269 bool StopOnLBrac, AddImmPrefix;
Chad Rosier5362af92013-04-16 18:15:40 +0000270 InfixCalculator IC;
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000271 InlineAsmIdentifierInfo Info;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +0000272
Chad Rosier5362af92013-04-16 18:15:40 +0000273 public:
Chad Rosierbfb70992013-04-17 00:11:46 +0000274 IntelExprStateMachine(int64_t imm, bool stoponlbrac, bool addimmprefix) :
Chad Rosier31246272013-04-17 21:01:45 +0000275 State(IES_PLUS), PrevState(IES_ERROR), BaseReg(0), IndexReg(0), TmpReg(0),
Craig Topper062a2ba2014-04-25 05:30:21 +0000276 Scale(1), Imm(imm), Sym(nullptr), StopOnLBrac(stoponlbrac),
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000277 AddImmPrefix(addimmprefix) { Info.clear(); }
Michael Liao5bf95782014-12-04 05:20:33 +0000278
Chad Rosier5362af92013-04-16 18:15:40 +0000279 unsigned getBaseReg() { return BaseReg; }
280 unsigned getIndexReg() { return IndexReg; }
281 unsigned getScale() { return Scale; }
282 const MCExpr *getSym() { return Sym; }
283 StringRef getSymName() { return SymName; }
Chad Rosierbfb70992013-04-17 00:11:46 +0000284 int64_t getImm() { return Imm + IC.execute(); }
Chad Rosieredb1dc82013-05-09 23:48:53 +0000285 bool isValidEndState() {
286 return State == IES_RBRAC || State == IES_INTEGER;
287 }
Chad Rosierbfb70992013-04-17 00:11:46 +0000288 bool getStopOnLBrac() { return StopOnLBrac; }
289 bool getAddImmPrefix() { return AddImmPrefix; }
Chad Rosier31246272013-04-17 21:01:45 +0000290 bool hadError() { return State == IES_ERROR; }
Chad Rosierbfb70992013-04-17 00:11:46 +0000291
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000292 InlineAsmIdentifierInfo &getIdentifierInfo() {
293 return Info;
294 }
295
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000296 void onOr() {
297 IntelExprState CurrState = State;
298 switch (State) {
299 default:
300 State = IES_ERROR;
301 break;
302 case IES_INTEGER:
303 case IES_RPAREN:
304 case IES_REGISTER:
305 State = IES_OR;
306 IC.pushOperator(IC_OR);
307 break;
308 }
309 PrevState = CurrState;
310 }
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000311 void onXor() {
312 IntelExprState CurrState = State;
313 switch (State) {
314 default:
315 State = IES_ERROR;
316 break;
317 case IES_INTEGER:
318 case IES_RPAREN:
319 case IES_REGISTER:
320 State = IES_XOR;
321 IC.pushOperator(IC_XOR);
322 break;
323 }
324 PrevState = CurrState;
325 }
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000326 void onAnd() {
327 IntelExprState CurrState = State;
328 switch (State) {
329 default:
330 State = IES_ERROR;
331 break;
332 case IES_INTEGER:
333 case IES_RPAREN:
334 case IES_REGISTER:
335 State = IES_AND;
336 IC.pushOperator(IC_AND);
337 break;
338 }
339 PrevState = CurrState;
340 }
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000341 void onLShift() {
342 IntelExprState CurrState = State;
343 switch (State) {
344 default:
345 State = IES_ERROR;
346 break;
347 case IES_INTEGER:
348 case IES_RPAREN:
349 case IES_REGISTER:
350 State = IES_LSHIFT;
351 IC.pushOperator(IC_LSHIFT);
352 break;
353 }
354 PrevState = CurrState;
355 }
356 void onRShift() {
357 IntelExprState CurrState = State;
358 switch (State) {
359 default:
360 State = IES_ERROR;
361 break;
362 case IES_INTEGER:
363 case IES_RPAREN:
364 case IES_REGISTER:
365 State = IES_RSHIFT;
366 IC.pushOperator(IC_RSHIFT);
367 break;
368 }
369 PrevState = CurrState;
370 }
Chad Rosier5362af92013-04-16 18:15:40 +0000371 void onPlus() {
Chad Rosier31246272013-04-17 21:01:45 +0000372 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000373 switch (State) {
374 default:
375 State = IES_ERROR;
376 break;
377 case IES_INTEGER:
378 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000379 case IES_REGISTER:
380 State = IES_PLUS;
Chad Rosier5362af92013-04-16 18:15:40 +0000381 IC.pushOperator(IC_PLUS);
Chad Rosier31246272013-04-17 21:01:45 +0000382 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
383 // If we already have a BaseReg, then assume this is the IndexReg with
384 // a scale of 1.
385 if (!BaseReg) {
386 BaseReg = TmpReg;
387 } else {
388 assert (!IndexReg && "BaseReg/IndexReg already set!");
389 IndexReg = TmpReg;
390 Scale = 1;
391 }
392 }
Chad Rosier5362af92013-04-16 18:15:40 +0000393 break;
394 }
Chad Rosier31246272013-04-17 21:01:45 +0000395 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000396 }
397 void onMinus() {
Chad Rosier31246272013-04-17 21:01:45 +0000398 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000399 switch (State) {
400 default:
401 State = IES_ERROR;
402 break;
403 case IES_PLUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000404 case IES_NOT:
Chad Rosier31246272013-04-17 21:01:45 +0000405 case IES_MULTIPLY:
406 case IES_DIVIDE:
Chad Rosier5362af92013-04-16 18:15:40 +0000407 case IES_LPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000408 case IES_RPAREN:
Chad Rosier31246272013-04-17 21:01:45 +0000409 case IES_LBRAC:
410 case IES_RBRAC:
411 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000412 case IES_REGISTER:
413 State = IES_MINUS;
Chad Rosier31246272013-04-17 21:01:45 +0000414 // Only push the minus operator if it is not a unary operator.
415 if (!(CurrState == IES_PLUS || CurrState == IES_MINUS ||
416 CurrState == IES_MULTIPLY || CurrState == IES_DIVIDE ||
417 CurrState == IES_LPAREN || CurrState == IES_LBRAC))
418 IC.pushOperator(IC_MINUS);
419 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
420 // If we already have a BaseReg, then assume this is the IndexReg with
421 // a scale of 1.
422 if (!BaseReg) {
423 BaseReg = TmpReg;
424 } else {
425 assert (!IndexReg && "BaseReg/IndexReg already set!");
426 IndexReg = TmpReg;
427 Scale = 1;
428 }
Chad Rosier5362af92013-04-16 18:15:40 +0000429 }
Chad Rosier5362af92013-04-16 18:15:40 +0000430 break;
431 }
Chad Rosier31246272013-04-17 21:01:45 +0000432 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000433 }
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000434 void onNot() {
435 IntelExprState CurrState = State;
436 switch (State) {
437 default:
438 State = IES_ERROR;
439 break;
440 case IES_PLUS:
441 case IES_NOT:
442 State = IES_NOT;
443 break;
444 }
445 PrevState = CurrState;
446 }
Chad Rosier5362af92013-04-16 18:15:40 +0000447 void onRegister(unsigned Reg) {
Chad Rosier31246272013-04-17 21:01:45 +0000448 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000449 switch (State) {
450 default:
451 State = IES_ERROR;
452 break;
453 case IES_PLUS:
454 case IES_LPAREN:
455 State = IES_REGISTER;
456 TmpReg = Reg;
457 IC.pushOperand(IC_REGISTER);
458 break;
Chad Rosier31246272013-04-17 21:01:45 +0000459 case IES_MULTIPLY:
460 // Index Register - Scale * Register
461 if (PrevState == IES_INTEGER) {
462 assert (!IndexReg && "IndexReg already set!");
463 State = IES_REGISTER;
464 IndexReg = Reg;
465 // Get the scale and replace the 'Scale * Register' with '0'.
466 Scale = IC.popOperand();
467 IC.pushOperand(IC_IMM);
468 IC.popOperator();
469 } else {
470 State = IES_ERROR;
471 }
Chad Rosier5362af92013-04-16 18:15:40 +0000472 break;
473 }
Chad Rosier31246272013-04-17 21:01:45 +0000474 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000475 }
Chad Rosier95ce8892013-04-19 18:39:50 +0000476 void onIdentifierExpr(const MCExpr *SymRef, StringRef SymRefName) {
Chad Rosierdb003992013-04-18 16:28:19 +0000477 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000478 switch (State) {
479 default:
480 State = IES_ERROR;
481 break;
482 case IES_PLUS:
483 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000484 case IES_NOT:
Chad Rosier5362af92013-04-16 18:15:40 +0000485 State = IES_INTEGER;
486 Sym = SymRef;
487 SymName = SymRefName;
488 IC.pushOperand(IC_IMM);
489 break;
490 }
491 }
Kevin Enderby9d117022014-01-23 21:52:41 +0000492 bool onInteger(int64_t TmpInt, StringRef &ErrMsg) {
Chad Rosier31246272013-04-17 21:01:45 +0000493 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000494 switch (State) {
495 default:
496 State = IES_ERROR;
497 break;
498 case IES_PLUS:
499 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000500 case IES_NOT:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000501 case IES_OR:
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000502 case IES_XOR:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000503 case IES_AND:
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000504 case IES_LSHIFT:
505 case IES_RSHIFT:
Chad Rosier5362af92013-04-16 18:15:40 +0000506 case IES_DIVIDE:
Chad Rosier31246272013-04-17 21:01:45 +0000507 case IES_MULTIPLY:
Chad Rosier5362af92013-04-16 18:15:40 +0000508 case IES_LPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000509 State = IES_INTEGER;
Chad Rosier31246272013-04-17 21:01:45 +0000510 if (PrevState == IES_REGISTER && CurrState == IES_MULTIPLY) {
511 // Index Register - Register * Scale
512 assert (!IndexReg && "IndexReg already set!");
513 IndexReg = TmpReg;
514 Scale = TmpInt;
Kevin Enderby9d117022014-01-23 21:52:41 +0000515 if(Scale != 1 && Scale != 2 && Scale != 4 && Scale != 8) {
516 ErrMsg = "scale factor in address must be 1, 2, 4 or 8";
517 return true;
518 }
Chad Rosier31246272013-04-17 21:01:45 +0000519 // Get the scale and replace the 'Register * Scale' with '0'.
520 IC.popOperator();
521 } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000522 PrevState == IES_OR || PrevState == IES_AND ||
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000523 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
Chad Rosier31246272013-04-17 21:01:45 +0000524 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000525 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000526 PrevState == IES_NOT || PrevState == IES_XOR) &&
Chad Rosier31246272013-04-17 21:01:45 +0000527 CurrState == IES_MINUS) {
528 // Unary minus. No need to pop the minus operand because it was never
529 // pushed.
530 IC.pushOperand(IC_IMM, -TmpInt); // Push -Imm.
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000531 } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
532 PrevState == IES_OR || PrevState == IES_AND ||
533 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
534 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
535 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000536 PrevState == IES_NOT || PrevState == IES_XOR) &&
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000537 CurrState == IES_NOT) {
538 // Unary not. No need to pop the not operand because it was never
539 // pushed.
540 IC.pushOperand(IC_IMM, ~TmpInt); // Push ~Imm.
Chad Rosier31246272013-04-17 21:01:45 +0000541 } else {
542 IC.pushOperand(IC_IMM, TmpInt);
543 }
Chad Rosier5362af92013-04-16 18:15:40 +0000544 break;
545 }
Chad Rosier31246272013-04-17 21:01:45 +0000546 PrevState = CurrState;
Kevin Enderby9d117022014-01-23 21:52:41 +0000547 return false;
Chad Rosier5362af92013-04-16 18:15:40 +0000548 }
549 void onStar() {
Chad Rosierdb003992013-04-18 16:28:19 +0000550 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000551 switch (State) {
552 default:
553 State = IES_ERROR;
554 break;
555 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000556 case IES_REGISTER:
Chad Rosier5362af92013-04-16 18:15:40 +0000557 case IES_RPAREN:
558 State = IES_MULTIPLY;
559 IC.pushOperator(IC_MULTIPLY);
560 break;
561 }
562 }
563 void onDivide() {
Chad Rosierdb003992013-04-18 16:28:19 +0000564 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000565 switch (State) {
566 default:
567 State = IES_ERROR;
568 break;
569 case IES_INTEGER:
Chad Rosier31246272013-04-17 21:01:45 +0000570 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000571 State = IES_DIVIDE;
572 IC.pushOperator(IC_DIVIDE);
573 break;
574 }
575 }
576 void onLBrac() {
Chad Rosierdb003992013-04-18 16:28:19 +0000577 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000578 switch (State) {
579 default:
580 State = IES_ERROR;
581 break;
582 case IES_RBRAC:
583 State = IES_PLUS;
584 IC.pushOperator(IC_PLUS);
585 break;
586 }
587 }
588 void onRBrac() {
Chad Rosier31246272013-04-17 21:01:45 +0000589 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000590 switch (State) {
591 default:
592 State = IES_ERROR;
593 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000594 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000595 case IES_REGISTER:
Chad Rosier31246272013-04-17 21:01:45 +0000596 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000597 State = IES_RBRAC;
Chad Rosier31246272013-04-17 21:01:45 +0000598 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
599 // If we already have a BaseReg, then assume this is the IndexReg with
600 // a scale of 1.
601 if (!BaseReg) {
602 BaseReg = TmpReg;
603 } else {
604 assert (!IndexReg && "BaseReg/IndexReg already set!");
605 IndexReg = TmpReg;
606 Scale = 1;
607 }
Chad Rosier5362af92013-04-16 18:15:40 +0000608 }
609 break;
610 }
Chad Rosier31246272013-04-17 21:01:45 +0000611 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000612 }
613 void onLParen() {
Chad Rosier31246272013-04-17 21:01:45 +0000614 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000615 switch (State) {
616 default:
617 State = IES_ERROR;
618 break;
619 case IES_PLUS:
620 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000621 case IES_NOT:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000622 case IES_OR:
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000623 case IES_XOR:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000624 case IES_AND:
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000625 case IES_LSHIFT:
626 case IES_RSHIFT:
Chad Rosier5362af92013-04-16 18:15:40 +0000627 case IES_MULTIPLY:
628 case IES_DIVIDE:
Chad Rosier5362af92013-04-16 18:15:40 +0000629 case IES_LPAREN:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000630 // FIXME: We don't handle this type of unary minus or not, yet.
Chad Rosierdb003992013-04-18 16:28:19 +0000631 if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000632 PrevState == IES_OR || PrevState == IES_AND ||
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000633 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
Chad Rosierdb003992013-04-18 16:28:19 +0000634 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000635 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
Michael Kupersteine3de07a2015-06-14 12:59:45 +0000636 PrevState == IES_NOT || PrevState == IES_XOR) &&
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000637 (CurrState == IES_MINUS || CurrState == IES_NOT)) {
Chad Rosierdb003992013-04-18 16:28:19 +0000638 State = IES_ERROR;
639 break;
640 }
Chad Rosier5362af92013-04-16 18:15:40 +0000641 State = IES_LPAREN;
642 IC.pushOperator(IC_LPAREN);
643 break;
644 }
Chad Rosier31246272013-04-17 21:01:45 +0000645 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000646 }
647 void onRParen() {
Chad Rosierdb003992013-04-18 16:28:19 +0000648 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000649 switch (State) {
650 default:
651 State = IES_ERROR;
652 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000653 case IES_INTEGER:
Chad Rosier31246272013-04-17 21:01:45 +0000654 case IES_REGISTER:
Chad Rosier5362af92013-04-16 18:15:40 +0000655 case IES_RPAREN:
656 State = IES_RPAREN;
657 IC.pushOperator(IC_RPAREN);
658 break;
659 }
660 }
661 };
662
Chris Lattnera3a06812011-10-16 04:47:35 +0000663 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000664 ArrayRef<SMRange> Ranges = None,
Chad Rosier4453e842012-10-12 23:09:25 +0000665 bool MatchingInlineAsm = false) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000666 MCAsmParser &Parser = getParser();
Chad Rosier4453e842012-10-12 23:09:25 +0000667 if (MatchingInlineAsm) return true;
Chris Lattnera3a06812011-10-16 04:47:35 +0000668 return Parser.Error(L, Msg, Ranges);
669 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000670
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000671 bool ErrorAndEatStatement(SMLoc L, const Twine &Msg,
672 ArrayRef<SMRange> Ranges = None,
673 bool MatchingInlineAsm = false) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000674 MCAsmParser &Parser = getParser();
675 Parser.eatToEndOfStatement();
676 return Error(L, Msg, Ranges, MatchingInlineAsm);
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000677 }
678
David Blaikie960ea3f2014-06-08 16:18:35 +0000679 std::nullptr_t ErrorOperand(SMLoc Loc, StringRef Msg) {
Devang Patel41b9dde2012-01-17 18:00:18 +0000680 Error(Loc, Msg);
Craig Topper062a2ba2014-04-25 05:30:21 +0000681 return nullptr;
Devang Patel41b9dde2012-01-17 18:00:18 +0000682 }
683
David Blaikie960ea3f2014-06-08 16:18:35 +0000684 std::unique_ptr<X86Operand> DefaultMemSIOperand(SMLoc Loc);
685 std::unique_ptr<X86Operand> DefaultMemDIOperand(SMLoc Loc);
Marina Yatsinab9f4f622016-01-19 15:37:56 +0000686 bool IsSIReg(unsigned Reg);
687 unsigned GetSIDIForRegClass(unsigned RegClassID, unsigned Reg, bool IsSIReg);
688 void
689 AddDefaultSrcDestOperands(OperandVector &Operands,
690 std::unique_ptr<llvm::MCParsedAsmOperand> &&Src,
691 std::unique_ptr<llvm::MCParsedAsmOperand> &&Dst);
692 bool VerifyAndAdjustOperands(OperandVector &OrigOperands,
693 OperandVector &FinalOperands);
David Blaikie960ea3f2014-06-08 16:18:35 +0000694 std::unique_ptr<X86Operand> ParseOperand();
695 std::unique_ptr<X86Operand> ParseATTOperand();
696 std::unique_ptr<X86Operand> ParseIntelOperand();
697 std::unique_ptr<X86Operand> ParseIntelOffsetOfOperator();
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000698 bool ParseIntelDotOperator(const MCExpr *Disp, const MCExpr *&NewDisp);
David Blaikie960ea3f2014-06-08 16:18:35 +0000699 std::unique_ptr<X86Operand> ParseIntelOperator(unsigned OpKind);
700 std::unique_ptr<X86Operand>
701 ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start, unsigned Size);
702 std::unique_ptr<X86Operand>
703 ParseIntelMemOperand(int64_t ImmDisp, SMLoc StartLoc, unsigned Size);
Elena Demikhovsky18fd4962015-03-02 15:00:34 +0000704 std::unique_ptr<X86Operand> ParseRoundingModeOp(SMLoc Start, SMLoc End);
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000705 bool ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End);
David Blaikie960ea3f2014-06-08 16:18:35 +0000706 std::unique_ptr<X86Operand> ParseIntelBracExpression(unsigned SegReg,
707 SMLoc Start,
708 int64_t ImmDisp,
709 unsigned Size);
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000710 bool ParseIntelIdentifier(const MCExpr *&Val, StringRef &Identifier,
711 InlineAsmIdentifierInfo &Info,
712 bool IsUnevaluatedOperand, SMLoc &End);
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000713
David Blaikie960ea3f2014-06-08 16:18:35 +0000714 std::unique_ptr<X86Operand> ParseMemOperand(unsigned SegReg, SMLoc StartLoc);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000715
David Blaikie960ea3f2014-06-08 16:18:35 +0000716 std::unique_ptr<X86Operand>
717 CreateMemForInlineAsm(unsigned SegReg, const MCExpr *Disp, unsigned BaseReg,
718 unsigned IndexReg, unsigned Scale, SMLoc Start,
719 SMLoc End, unsigned Size, StringRef Identifier,
720 InlineAsmIdentifierInfo &Info);
Chad Rosier7ca135b2013-03-19 21:11:56 +0000721
Michael Zuckerman02ecd432015-12-13 17:07:23 +0000722 bool parseDirectiveEven(SMLoc L);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000723 bool ParseDirectiveWord(unsigned Size, SMLoc L);
Evan Cheng481ebb02011-07-27 00:38:12 +0000724 bool ParseDirectiveCode(StringRef IDVal, SMLoc L);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000725
David Blaikie960ea3f2014-06-08 16:18:35 +0000726 bool processInstruction(MCInst &Inst, const OperandVector &Ops);
Devang Patelde47cce2012-01-18 22:42:29 +0000727
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000728 /// Wrapper around MCStreamer::EmitInstruction(). Possibly adds
729 /// instrumentation around Inst.
David Blaikie960ea3f2014-06-08 16:18:35 +0000730 void EmitInstruction(MCInst &Inst, OperandVector &Operands, MCStreamer &Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000731
Chad Rosier49963552012-10-13 00:26:04 +0000732 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000733 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000734 uint64_t &ErrorInfo,
Craig Topper39012cc2014-03-09 18:03:14 +0000735 bool MatchingInlineAsm) override;
Chad Rosier9cb988f2012-08-09 22:04:55 +0000736
Reid Klecknerf6fb7802014-08-26 20:32:34 +0000737 void MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op, OperandVector &Operands,
738 MCStreamer &Out, bool MatchingInlineAsm);
739
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000740 bool ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo,
Reid Klecknerf6fb7802014-08-26 20:32:34 +0000741 bool MatchingInlineAsm);
742
743 bool MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode,
744 OperandVector &Operands, MCStreamer &Out,
745 uint64_t &ErrorInfo,
746 bool MatchingInlineAsm);
747
748 bool MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode,
749 OperandVector &Operands, MCStreamer &Out,
750 uint64_t &ErrorInfo,
751 bool MatchingInlineAsm);
752
Craig Topperfd38cbe2014-08-30 16:48:34 +0000753 bool OmitRegisterFromClobberLists(unsigned RegNo) override;
Nico Weber42f79db2014-07-17 20:24:55 +0000754
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000755 /// Parses AVX512 specific operand primitives: masked registers ({%k<NUM>}, {z})
756 /// and memory broadcasting ({1to<NUM>}) primitives, updating Operands vector if required.
757 /// \return \c true if no parsing errors occurred, \c false otherwise.
David Blaikie960ea3f2014-06-08 16:18:35 +0000758 bool HandleAVX512Operand(OperandVector &Operands,
759 const MCParsedAsmOperand &Op);
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000760
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000761 bool is64BitMode() const {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000762 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000763 return getSTI().getFeatureBits()[X86::Mode64Bit];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000764 }
Craig Topper3c80d622014-01-06 04:55:54 +0000765 bool is32BitMode() const {
766 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000767 return getSTI().getFeatureBits()[X86::Mode32Bit];
Craig Topper3c80d622014-01-06 04:55:54 +0000768 }
769 bool is16BitMode() const {
770 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000771 return getSTI().getFeatureBits()[X86::Mode16Bit];
Craig Topper3c80d622014-01-06 04:55:54 +0000772 }
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000773 void SwitchMode(unsigned mode) {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000774 MCSubtargetInfo &STI = copySTI();
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000775 FeatureBitset AllModes({X86::Mode64Bit, X86::Mode32Bit, X86::Mode16Bit});
776 FeatureBitset OldMode = STI.getFeatureBits() & AllModes;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000777 unsigned FB = ComputeAvailableFeatures(
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000778 STI.ToggleFeature(OldMode.flip(mode)));
Evan Cheng481ebb02011-07-27 00:38:12 +0000779 setAvailableFeatures(FB);
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +0000780
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000781 assert(FeatureBitset({mode}) == (STI.getFeatureBits() & AllModes));
Evan Cheng481ebb02011-07-27 00:38:12 +0000782 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000783
Reid Kleckner5b37c182014-08-01 20:21:24 +0000784 unsigned getPointerWidth() {
785 if (is16BitMode()) return 16;
786 if (is32BitMode()) return 32;
787 if (is64BitMode()) return 64;
788 llvm_unreachable("invalid mode");
789 }
790
Chad Rosierc2f055d2013-04-18 16:13:18 +0000791 bool isParsingIntelSyntax() {
792 return getParser().getAssemblerDialect();
793 }
794
Daniel Dunbareefe8612010-07-19 05:44:09 +0000795 /// @name Auto-generated Matcher Functions
796 /// {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000797
Chris Lattner3e4582a2010-09-06 19:11:01 +0000798#define GET_ASSEMBLER_HEADER
799#include "X86GenAsmMatcher.inc"
Michael J. Spencer530ce852010-10-09 11:00:50 +0000800
Daniel Dunbar00331992009-07-29 00:02:19 +0000801 /// }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000802
803public:
Akira Hatanakab11ef082015-11-14 06:35:56 +0000804 X86AsmParser(const MCSubtargetInfo &sti, MCAsmParser &Parser,
Rafael Espindola961d4692014-11-11 05:18:41 +0000805 const MCInstrInfo &mii, const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000806 : MCTargetAsmParser(Options, sti), MII(mii), InstInfo(nullptr) {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000807
Daniel Dunbareefe8612010-07-19 05:44:09 +0000808 // Initialize the set of available features.
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000809 setAvailableFeatures(ComputeAvailableFeatures(getSTI().getFeatureBits()));
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000810 Instrumentation.reset(
811 CreateX86AsmInstrumentation(Options, Parser.getContext(), STI));
Daniel Dunbareefe8612010-07-19 05:44:09 +0000812 }
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000813
Craig Topper39012cc2014-03-09 18:03:14 +0000814 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000815
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000816 void SetFrameRegister(unsigned RegNo) override;
817
David Blaikie960ea3f2014-06-08 16:18:35 +0000818 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
819 SMLoc NameLoc, OperandVector &Operands) override;
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000820
Craig Topper39012cc2014-03-09 18:03:14 +0000821 bool ParseDirective(AsmToken DirectiveID) override;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000822};
Chris Lattner4eb9df02009-07-29 06:33:53 +0000823} // end anonymous namespace
824
Sean Callanan86c11812010-01-23 00:40:33 +0000825/// @name Auto-generated Match Functions
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000826/// {
Sean Callanan86c11812010-01-23 00:40:33 +0000827
Chris Lattner60db0a62010-02-09 00:34:28 +0000828static unsigned MatchRegisterName(StringRef Name);
Sean Callanan86c11812010-01-23 00:40:33 +0000829
830/// }
Chris Lattner4eb9df02009-07-29 06:33:53 +0000831
Kevin Enderbybc570f22014-01-23 22:34:42 +0000832static bool CheckBaseRegAndIndexReg(unsigned BaseReg, unsigned IndexReg,
833 StringRef &ErrMsg) {
834 // If we have both a base register and an index register make sure they are
835 // both 64-bit or 32-bit registers.
836 // To support VSIB, IndexReg can be 128-bit or 256-bit registers.
837 if (BaseReg != 0 && IndexReg != 0) {
838 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg) &&
839 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
840 X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg)) &&
841 IndexReg != X86::RIZ) {
842 ErrMsg = "base register is 64-bit, but index register is not";
843 return true;
844 }
845 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg) &&
846 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
847 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) &&
848 IndexReg != X86::EIZ){
849 ErrMsg = "base register is 32-bit, but index register is not";
850 return true;
851 }
852 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg)) {
853 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg) ||
854 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) {
855 ErrMsg = "base register is 16-bit, but index register is not";
856 return true;
857 }
858 if (((BaseReg == X86::BX || BaseReg == X86::BP) &&
859 IndexReg != X86::SI && IndexReg != X86::DI) ||
860 ((BaseReg == X86::SI || BaseReg == X86::DI) &&
861 IndexReg != X86::BX && IndexReg != X86::BP)) {
862 ErrMsg = "invalid 16-bit base/index register combination";
863 return true;
864 }
865 }
866 }
867 return false;
868}
869
Devang Patel4a6e7782012-01-12 18:03:40 +0000870bool X86AsmParser::ParseRegister(unsigned &RegNo,
871 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000872 MCAsmParser &Parser = getParser();
Chris Lattnercc2ad082010-01-15 18:27:19 +0000873 RegNo = 0;
Benjamin Kramere3d658b2012-09-07 14:51:35 +0000874 const AsmToken &PercentTok = Parser.getTok();
875 StartLoc = PercentTok.getLoc();
876
877 // If we encounter a %, ignore it. This code handles registers with and
878 // without the prefix, unprefixed registers can occur in cfi directives.
879 if (!isParsingIntelSyntax() && PercentTok.is(AsmToken::Percent))
Devang Patel41b9dde2012-01-17 18:00:18 +0000880 Parser.Lex(); // Eat percent token.
Kevin Enderby7d912182009-09-03 17:15:07 +0000881
Sean Callanan936b0d32010-01-19 21:44:56 +0000882 const AsmToken &Tok = Parser.getTok();
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000883 EndLoc = Tok.getEndLoc();
884
Devang Patelce6a2ca2012-01-20 22:32:05 +0000885 if (Tok.isNot(AsmToken::Identifier)) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000886 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000887 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000888 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +0000889 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000890
Kevin Enderby7d912182009-09-03 17:15:07 +0000891 RegNo = MatchRegisterName(Tok.getString());
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000892
Chris Lattner1261b812010-09-22 04:11:10 +0000893 // If the match failed, try the register name as lowercase.
894 if (RegNo == 0)
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000895 RegNo = MatchRegisterName(Tok.getString().lower());
Michael J. Spencer530ce852010-10-09 11:00:50 +0000896
Michael Kupersteincdb076b2015-07-30 10:10:25 +0000897 // The "flags" register cannot be referenced directly.
898 // Treat it as an identifier instead.
899 if (isParsingInlineAsm() && isParsingIntelSyntax() && RegNo == X86::EFLAGS)
900 RegNo = 0;
901
Evan Chengeda1d4f2011-07-27 23:22:03 +0000902 if (!is64BitMode()) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000903 // FIXME: This should be done using Requires<Not64BitMode> and
Evan Chengeda1d4f2011-07-27 23:22:03 +0000904 // Requires<In64BitMode> so "eiz" usage in 64-bit instructions can be also
905 // checked.
906 // FIXME: Check AH, CH, DH, BH cannot be used in an instruction requiring a
907 // REX prefix.
908 if (RegNo == X86::RIZ ||
909 X86MCRegisterClasses[X86::GR64RegClassID].contains(RegNo) ||
910 X86II::isX86_64NonExtLowByteReg(RegNo) ||
911 X86II::isX86_64ExtendedReg(RegNo))
Benjamin Kramer1930b002011-10-16 12:10:27 +0000912 return Error(StartLoc, "register %"
913 + Tok.getString() + " is only available in 64-bit mode",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000914 SMRange(StartLoc, EndLoc));
Evan Chengeda1d4f2011-07-27 23:22:03 +0000915 }
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +0000916
Chris Lattner1261b812010-09-22 04:11:10 +0000917 // Parse "%st" as "%st(0)" and "%st(1)", which is multiple tokens.
918 if (RegNo == 0 && (Tok.getString() == "st" || Tok.getString() == "ST")) {
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000919 RegNo = X86::ST0;
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000920 Parser.Lex(); // Eat 'st'
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000921
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000922 // Check to see if we have '(4)' after %st.
923 if (getLexer().isNot(AsmToken::LParen))
924 return false;
925 // Lex the paren.
926 getParser().Lex();
927
928 const AsmToken &IntTok = Parser.getTok();
929 if (IntTok.isNot(AsmToken::Integer))
930 return Error(IntTok.getLoc(), "expected stack index");
931 switch (IntTok.getIntVal()) {
932 case 0: RegNo = X86::ST0; break;
933 case 1: RegNo = X86::ST1; break;
934 case 2: RegNo = X86::ST2; break;
935 case 3: RegNo = X86::ST3; break;
936 case 4: RegNo = X86::ST4; break;
937 case 5: RegNo = X86::ST5; break;
938 case 6: RegNo = X86::ST6; break;
939 case 7: RegNo = X86::ST7; break;
940 default: return Error(IntTok.getLoc(), "invalid stack index");
941 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000942
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000943 if (getParser().Lex().isNot(AsmToken::RParen))
944 return Error(Parser.getTok().getLoc(), "expected ')'");
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000945
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000946 EndLoc = Parser.getTok().getEndLoc();
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000947 Parser.Lex(); // Eat ')'
948 return false;
949 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000950
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000951 EndLoc = Parser.getTok().getEndLoc();
952
Chris Lattner80486622010-06-24 07:29:18 +0000953 // If this is "db[0-7]", match it as an alias
954 // for dr[0-7].
955 if (RegNo == 0 && Tok.getString().size() == 3 &&
956 Tok.getString().startswith("db")) {
957 switch (Tok.getString()[2]) {
958 case '0': RegNo = X86::DR0; break;
959 case '1': RegNo = X86::DR1; break;
960 case '2': RegNo = X86::DR2; break;
961 case '3': RegNo = X86::DR3; break;
962 case '4': RegNo = X86::DR4; break;
963 case '5': RegNo = X86::DR5; break;
964 case '6': RegNo = X86::DR6; break;
965 case '7': RegNo = X86::DR7; break;
966 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000967
Chris Lattner80486622010-06-24 07:29:18 +0000968 if (RegNo != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000969 EndLoc = Parser.getTok().getEndLoc();
Chris Lattner80486622010-06-24 07:29:18 +0000970 Parser.Lex(); // Eat it.
971 return false;
972 }
973 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000974
Devang Patelce6a2ca2012-01-20 22:32:05 +0000975 if (RegNo == 0) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000976 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000977 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000978 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +0000979 }
Daniel Dunbar00331992009-07-29 00:02:19 +0000980
Sean Callanana83fd7d2010-01-19 20:27:46 +0000981 Parser.Lex(); // Eat identifier token.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000982 return false;
Daniel Dunbar71475772009-07-17 20:42:00 +0000983}
984
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000985void X86AsmParser::SetFrameRegister(unsigned RegNo) {
Yuri Gorshenine8c81fd2014-10-07 11:03:09 +0000986 Instrumentation->SetInitialFrameRegister(RegNo);
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000987}
988
David Blaikie960ea3f2014-06-08 16:18:35 +0000989std::unique_ptr<X86Operand> X86AsmParser::DefaultMemSIOperand(SMLoc Loc) {
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000990 unsigned basereg =
991 is64BitMode() ? X86::RSI : (is32BitMode() ? X86::ESI : X86::SI);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000992 const MCExpr *Disp = MCConstantExpr::create(0, getContext());
Craig Topper055845f2015-01-02 07:02:25 +0000993 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
994 /*BaseReg=*/basereg, /*IndexReg=*/0, /*Scale=*/1,
995 Loc, Loc, 0);
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000996}
997
David Blaikie960ea3f2014-06-08 16:18:35 +0000998std::unique_ptr<X86Operand> X86AsmParser::DefaultMemDIOperand(SMLoc Loc) {
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000999 unsigned basereg =
1000 is64BitMode() ? X86::RDI : (is32BitMode() ? X86::EDI : X86::DI);
Jim Grosbach13760bd2015-05-30 01:25:56 +00001001 const MCExpr *Disp = MCConstantExpr::create(0, getContext());
Craig Topper055845f2015-01-02 07:02:25 +00001002 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
1003 /*BaseReg=*/basereg, /*IndexReg=*/0, /*Scale=*/1,
1004 Loc, Loc, 0);
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001005}
1006
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001007bool X86AsmParser::IsSIReg(unsigned Reg) {
1008 switch (Reg) {
1009 default:
Marina Yatsina701938d2016-01-20 14:03:47 +00001010 llvm_unreachable("Only (R|E)SI and (R|E)DI are expected!");
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001011 return false;
1012 case X86::RSI:
1013 case X86::ESI:
1014 case X86::SI:
1015 return true;
1016 case X86::RDI:
1017 case X86::EDI:
1018 case X86::DI:
1019 return false;
1020 }
1021}
1022
1023unsigned X86AsmParser::GetSIDIForRegClass(unsigned RegClassID, unsigned Reg,
1024 bool IsSIReg) {
1025 switch (RegClassID) {
1026 default:
Marina Yatsina701938d2016-01-20 14:03:47 +00001027 llvm_unreachable("Unexpected register class");
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001028 return Reg;
1029 case X86::GR64RegClassID:
1030 return IsSIReg ? X86::RSI : X86::RDI;
1031 case X86::GR32RegClassID:
1032 return IsSIReg ? X86::ESI : X86::EDI;
1033 case X86::GR16RegClassID:
1034 return IsSIReg ? X86::SI : X86::DI;
1035 }
1036}
1037
Michael Kupersteinffcc7662015-07-23 10:23:48 +00001038void X86AsmParser::AddDefaultSrcDestOperands(
1039 OperandVector& Operands, std::unique_ptr<llvm::MCParsedAsmOperand> &&Src,
1040 std::unique_ptr<llvm::MCParsedAsmOperand> &&Dst) {
1041 if (isParsingIntelSyntax()) {
1042 Operands.push_back(std::move(Dst));
1043 Operands.push_back(std::move(Src));
1044 }
1045 else {
1046 Operands.push_back(std::move(Src));
1047 Operands.push_back(std::move(Dst));
1048 }
1049}
1050
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001051bool X86AsmParser::VerifyAndAdjustOperands(OperandVector &OrigOperands,
1052 OperandVector &FinalOperands) {
1053
1054 if (OrigOperands.size() > 1) {
Craig Topperd55f4bc2016-02-16 07:45:07 +00001055 // Check if sizes match, OrigOperands also contains the instruction name
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001056 assert(OrigOperands.size() == FinalOperands.size() + 1 &&
Craig Topperd55f4bc2016-02-16 07:45:07 +00001057 "Operand size mismatch");
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001058
Marina Yatsinaff262fa2016-01-21 11:37:06 +00001059 SmallVector<std::pair<SMLoc, std::string>, 2> Warnings;
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001060 // Verify types match
1061 int RegClassID = -1;
1062 for (unsigned int i = 0; i < FinalOperands.size(); ++i) {
1063 X86Operand &OrigOp = static_cast<X86Operand &>(*OrigOperands[i + 1]);
1064 X86Operand &FinalOp = static_cast<X86Operand &>(*FinalOperands[i]);
1065
1066 if (FinalOp.isReg() &&
1067 (!OrigOp.isReg() || FinalOp.getReg() != OrigOp.getReg()))
1068 // Return false and let a normal complaint about bogus operands happen
1069 return false;
1070
1071 if (FinalOp.isMem()) {
1072
1073 if (!OrigOp.isMem())
1074 // Return false and let a normal complaint about bogus operands happen
1075 return false;
1076
1077 unsigned OrigReg = OrigOp.Mem.BaseReg;
1078 unsigned FinalReg = FinalOp.Mem.BaseReg;
1079
1080 // If we've already encounterd a register class, make sure all register
1081 // bases are of the same register class
1082 if (RegClassID != -1 &&
1083 !X86MCRegisterClasses[RegClassID].contains(OrigReg)) {
1084 return Error(OrigOp.getStartLoc(),
1085 "mismatching source and destination index registers");
1086 }
1087
1088 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(OrigReg))
1089 RegClassID = X86::GR64RegClassID;
1090 else if (X86MCRegisterClasses[X86::GR32RegClassID].contains(OrigReg))
1091 RegClassID = X86::GR32RegClassID;
1092 else if (X86MCRegisterClasses[X86::GR16RegClassID].contains(OrigReg))
1093 RegClassID = X86::GR16RegClassID;
Marina Yatsina701938d2016-01-20 14:03:47 +00001094 else
Craig Topper5a62f7e2016-02-16 07:28:03 +00001095 // Unexpected register class type
Marina Yatsina701938d2016-01-20 14:03:47 +00001096 // Return false and let a normal complaint about bogus operands happen
1097 return false;
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001098
1099 bool IsSI = IsSIReg(FinalReg);
1100 FinalReg = GetSIDIForRegClass(RegClassID, FinalReg, IsSI);
1101
1102 if (FinalReg != OrigReg) {
1103 std::string RegName = IsSI ? "ES:(R|E)SI" : "ES:(R|E)DI";
Marina Yatsinaff262fa2016-01-21 11:37:06 +00001104 Warnings.push_back(std::make_pair(
1105 OrigOp.getStartLoc(),
1106 "memory operand is only for determining the size, " + RegName +
1107 " will be used for the location"));
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001108 }
1109
1110 FinalOp.Mem.Size = OrigOp.Mem.Size;
1111 FinalOp.Mem.SegReg = OrigOp.Mem.SegReg;
1112 FinalOp.Mem.BaseReg = FinalReg;
1113 }
1114 }
1115
Marina Yatsinaff262fa2016-01-21 11:37:06 +00001116 // Produce warnings only if all the operands passed the adjustment - prevent
1117 // legal cases like "movsd (%rax), %xmm0" mistakenly produce warnings
Craig Topper16d7eb22016-02-16 07:45:04 +00001118 for (auto &WarningMsg : Warnings) {
1119 Warning(WarningMsg.first, WarningMsg.second);
Marina Yatsinaff262fa2016-01-21 11:37:06 +00001120 }
1121
1122 // Remove old operands
Marina Yatsinab9f4f622016-01-19 15:37:56 +00001123 for (unsigned int i = 0; i < FinalOperands.size(); ++i)
1124 OrigOperands.pop_back();
1125 }
1126 // OrigOperands.append(FinalOperands.begin(), FinalOperands.end());
1127 for (unsigned int i = 0; i < FinalOperands.size(); ++i)
1128 OrigOperands.push_back(std::move(FinalOperands[i]));
1129
1130 return false;
1131}
1132
David Blaikie960ea3f2014-06-08 16:18:35 +00001133std::unique_ptr<X86Operand> X86AsmParser::ParseOperand() {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00001134 if (isParsingIntelSyntax())
Devang Patel46831de2012-01-12 01:36:43 +00001135 return ParseIntelOperand();
1136 return ParseATTOperand();
1137}
1138
Devang Patel41b9dde2012-01-17 18:00:18 +00001139/// getIntelMemOperandSize - Return intel memory operand size.
1140static unsigned getIntelMemOperandSize(StringRef OpStr) {
Chad Rosierb6b8e962012-09-11 21:10:25 +00001141 unsigned Size = StringSwitch<unsigned>(OpStr)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001142 .Cases("BYTE", "byte", 8)
1143 .Cases("WORD", "word", 16)
1144 .Cases("DWORD", "dword", 32)
Marina Yatsina497d44a2015-12-07 13:09:20 +00001145 .Cases("FWORD", "fword", 48)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001146 .Cases("QWORD", "qword", 64)
Michael Zuckerman9beca2e2015-08-24 10:26:54 +00001147 .Cases("MMWORD","mmword", 64)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001148 .Cases("XWORD", "xword", 80)
Michael Kuperstein69e40a42015-07-19 11:03:08 +00001149 .Cases("TBYTE", "tbyte", 80)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001150 .Cases("XMMWORD", "xmmword", 128)
1151 .Cases("YMMWORD", "ymmword", 256)
Craig Topper9ac290a2014-01-17 07:37:39 +00001152 .Cases("ZMMWORD", "zmmword", 512)
Craig Topper2d4b3c92014-01-17 07:44:10 +00001153 .Cases("OPAQUE", "opaque", -1U) // needs to be non-zero, but doesn't matter
Chad Rosierb6b8e962012-09-11 21:10:25 +00001154 .Default(0);
1155 return Size;
Devang Patel46831de2012-01-12 01:36:43 +00001156}
1157
David Blaikie960ea3f2014-06-08 16:18:35 +00001158std::unique_ptr<X86Operand> X86AsmParser::CreateMemForInlineAsm(
1159 unsigned SegReg, const MCExpr *Disp, unsigned BaseReg, unsigned IndexReg,
1160 unsigned Scale, SMLoc Start, SMLoc End, unsigned Size, StringRef Identifier,
1161 InlineAsmIdentifierInfo &Info) {
Reid Kleckner5b37c182014-08-01 20:21:24 +00001162 // If we found a decl other than a VarDecl, then assume it is a FuncDecl or
1163 // some other label reference.
1164 if (isa<MCSymbolRefExpr>(Disp) && Info.OpDecl && !Info.IsVarDecl) {
1165 // Insert an explicit size if the user didn't have one.
1166 if (!Size) {
1167 Size = getPointerWidth();
Craig Topper7d5b2312015-10-10 05:25:02 +00001168 InstInfo->AsmRewrites->emplace_back(AOK_SizeDirective, Start,
1169 /*Len=*/0, Size);
Reid Kleckner5b37c182014-08-01 20:21:24 +00001170 }
1171
1172 // Create an absolute memory reference in order to match against
1173 // instructions taking a PC relative operand.
Craig Topper055845f2015-01-02 07:02:25 +00001174 return X86Operand::CreateMem(getPointerWidth(), Disp, Start, End, Size,
1175 Identifier, Info.OpDecl);
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001176 }
1177
1178 // We either have a direct symbol reference, or an offset from a symbol. The
1179 // parser always puts the symbol on the LHS, so look there for size
1180 // calculation purposes.
1181 const MCBinaryExpr *BinOp = dyn_cast<MCBinaryExpr>(Disp);
1182 bool IsSymRef =
1183 isa<MCSymbolRefExpr>(BinOp ? BinOp->getLHS() : Disp);
1184 if (IsSymRef) {
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001185 if (!Size) {
1186 Size = Info.Type * 8; // Size is in terms of bits in this context.
1187 if (Size)
Craig Topper7d5b2312015-10-10 05:25:02 +00001188 InstInfo->AsmRewrites->emplace_back(AOK_SizeDirective, Start,
1189 /*Len=*/0, Size);
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001190 }
Chad Rosier7ca135b2013-03-19 21:11:56 +00001191 }
1192
Chad Rosier7ca135b2013-03-19 21:11:56 +00001193 // When parsing inline assembly we set the base register to a non-zero value
Chad Rosier175d0ae2013-04-12 18:21:18 +00001194 // if we don't know the actual value at this time. This is necessary to
Chad Rosier7ca135b2013-03-19 21:11:56 +00001195 // get the matching correct in some cases.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001196 BaseReg = BaseReg ? BaseReg : 1;
Craig Topper055845f2015-01-02 07:02:25 +00001197 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
1198 IndexReg, Scale, Start, End, Size, Identifier,
1199 Info.OpDecl);
Chad Rosier7ca135b2013-03-19 21:11:56 +00001200}
1201
Chad Rosierd383db52013-04-12 20:20:54 +00001202static void
Craig Topper7143d802015-10-10 05:25:06 +00001203RewriteIntelBracExpression(SmallVectorImpl<AsmRewrite> &AsmRewrites,
Chad Rosierd383db52013-04-12 20:20:54 +00001204 StringRef SymName, int64_t ImmDisp,
1205 int64_t FinalImmDisp, SMLoc &BracLoc,
1206 SMLoc &StartInBrac, SMLoc &End) {
1207 // Remove the '[' and ']' from the IR string.
Craig Topper7143d802015-10-10 05:25:06 +00001208 AsmRewrites.emplace_back(AOK_Skip, BracLoc, 1);
1209 AsmRewrites.emplace_back(AOK_Skip, End, 1);
Chad Rosierd383db52013-04-12 20:20:54 +00001210
1211 // If ImmDisp is non-zero, then we parsed a displacement before the
1212 // bracketed expression (i.e., ImmDisp [ BaseReg + Scale*IndexReg + Disp])
1213 // If ImmDisp doesn't match the displacement computed by the state machine
1214 // then we have an additional displacement in the bracketed expression.
1215 if (ImmDisp != FinalImmDisp) {
1216 if (ImmDisp) {
1217 // We have an immediate displacement before the bracketed expression.
1218 // Adjust this to match the final immediate displacement.
1219 bool Found = false;
Craig Topper7143d802015-10-10 05:25:06 +00001220 for (AsmRewrite &AR : AsmRewrites) {
1221 if (AR.Loc.getPointer() > BracLoc.getPointer())
Chad Rosierd383db52013-04-12 20:20:54 +00001222 continue;
Craig Topper7143d802015-10-10 05:25:06 +00001223 if (AR.Kind == AOK_ImmPrefix || AR.Kind == AOK_Imm) {
Chad Rosierbfb70992013-04-17 00:11:46 +00001224 assert (!Found && "ImmDisp already rewritten.");
Craig Topper7143d802015-10-10 05:25:06 +00001225 AR.Kind = AOK_Imm;
1226 AR.Len = BracLoc.getPointer() - AR.Loc.getPointer();
1227 AR.Val = FinalImmDisp;
Chad Rosierd383db52013-04-12 20:20:54 +00001228 Found = true;
1229 break;
1230 }
1231 }
1232 assert (Found && "Unable to rewrite ImmDisp.");
Duncan Sands0480b9b2013-05-13 07:50:47 +00001233 (void)Found;
Chad Rosierd383db52013-04-12 20:20:54 +00001234 } else {
1235 // We have a symbolic and an immediate displacement, but no displacement
Chad Rosierbfb70992013-04-17 00:11:46 +00001236 // before the bracketed expression. Put the immediate displacement
Chad Rosierd383db52013-04-12 20:20:54 +00001237 // before the bracketed expression.
Craig Topper7143d802015-10-10 05:25:06 +00001238 AsmRewrites.emplace_back(AOK_Imm, BracLoc, 0, FinalImmDisp);
Chad Rosierd383db52013-04-12 20:20:54 +00001239 }
1240 }
1241 // Remove all the ImmPrefix rewrites within the brackets.
Craig Topper7143d802015-10-10 05:25:06 +00001242 for (AsmRewrite &AR : AsmRewrites) {
1243 if (AR.Loc.getPointer() < StartInBrac.getPointer())
Chad Rosierd383db52013-04-12 20:20:54 +00001244 continue;
Craig Topper7143d802015-10-10 05:25:06 +00001245 if (AR.Kind == AOK_ImmPrefix)
1246 AR.Kind = AOK_Delete;
Chad Rosierd383db52013-04-12 20:20:54 +00001247 }
1248 const char *SymLocPtr = SymName.data();
Michael Liao5bf95782014-12-04 05:20:33 +00001249 // Skip everything before the symbol.
Chad Rosierd383db52013-04-12 20:20:54 +00001250 if (unsigned Len = SymLocPtr - StartInBrac.getPointer()) {
1251 assert(Len > 0 && "Expected a non-negative length.");
Craig Topper7d5b2312015-10-10 05:25:02 +00001252 AsmRewrites.emplace_back(AOK_Skip, StartInBrac, Len);
Chad Rosierd383db52013-04-12 20:20:54 +00001253 }
1254 // Skip everything after the symbol.
1255 if (unsigned Len = End.getPointer() - (SymLocPtr + SymName.size())) {
1256 SMLoc Loc = SMLoc::getFromPointer(SymLocPtr + SymName.size());
1257 assert(Len > 0 && "Expected a non-negative length.");
Craig Topper7d5b2312015-10-10 05:25:02 +00001258 AsmRewrites.emplace_back(AOK_Skip, Loc, Len);
Chad Rosierd383db52013-04-12 20:20:54 +00001259 }
1260}
1261
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001262bool X86AsmParser::ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001263 MCAsmParser &Parser = getParser();
Chad Rosier6844ea02012-10-24 22:13:37 +00001264 const AsmToken &Tok = Parser.getTok();
Chad Rosier51afe632012-06-27 22:34:28 +00001265
Marina Yatsina8dfd5cb2015-12-24 12:09:51 +00001266 AsmToken::TokenKind PrevTK = AsmToken::Error;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001267 bool Done = false;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001268 while (!Done) {
1269 bool UpdateLocLex = true;
1270
1271 // The period in the dot operator (e.g., [ebx].foo.bar) is parsed as an
1272 // identifier. Don't try an parse it as a register.
1273 if (Tok.getString().startswith("."))
1274 break;
Michael Liao5bf95782014-12-04 05:20:33 +00001275
Chad Rosierbfb70992013-04-17 00:11:46 +00001276 // If we're parsing an immediate expression, we don't expect a '['.
1277 if (SM.getStopOnLBrac() && getLexer().getKind() == AsmToken::LBrac)
1278 break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001279
David Majnemer6a5b8122014-06-19 01:25:43 +00001280 AsmToken::TokenKind TK = getLexer().getKind();
1281 switch (TK) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001282 default: {
1283 if (SM.isValidEndState()) {
1284 Done = true;
1285 break;
1286 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001287 return Error(Tok.getLoc(), "unknown token in expression");
Chad Rosier5c118fd2013-01-14 22:31:35 +00001288 }
Chad Rosierbfb70992013-04-17 00:11:46 +00001289 case AsmToken::EndOfStatement: {
1290 Done = true;
1291 break;
1292 }
David Majnemer6a5b8122014-06-19 01:25:43 +00001293 case AsmToken::String:
Chad Rosier5c118fd2013-01-14 22:31:35 +00001294 case AsmToken::Identifier: {
Chad Rosier175d0ae2013-04-12 18:21:18 +00001295 // This could be a register or a symbolic displacement.
1296 unsigned TmpReg;
Chad Rosier95ce8892013-04-19 18:39:50 +00001297 const MCExpr *Val;
Chad Rosier152749c2013-04-12 18:54:20 +00001298 SMLoc IdentLoc = Tok.getLoc();
1299 StringRef Identifier = Tok.getString();
David Majnemer6a5b8122014-06-19 01:25:43 +00001300 if (TK != AsmToken::String && !ParseRegister(TmpReg, IdentLoc, End)) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001301 SM.onRegister(TmpReg);
1302 UpdateLocLex = false;
1303 break;
Chad Rosier95ce8892013-04-19 18:39:50 +00001304 } else {
1305 if (!isParsingInlineAsm()) {
1306 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001307 return Error(Tok.getLoc(), "Unexpected identifier!");
Chad Rosier95ce8892013-04-19 18:39:50 +00001308 } else {
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001309 // This is a dot operator, not an adjacent identifier.
Marina Yatsina8dfd5cb2015-12-24 12:09:51 +00001310 if (Identifier.find('.') != StringRef::npos &&
1311 PrevTK == AsmToken::RBrac) {
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001312 return false;
1313 } else {
1314 InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo();
1315 if (ParseIntelIdentifier(Val, Identifier, Info,
1316 /*Unevaluated=*/false, End))
1317 return true;
1318 }
Chad Rosier95ce8892013-04-19 18:39:50 +00001319 }
1320 SM.onIdentifierExpr(Val, Identifier);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001321 UpdateLocLex = false;
1322 break;
1323 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001324 return Error(Tok.getLoc(), "Unexpected identifier!");
Chad Rosier5c118fd2013-01-14 22:31:35 +00001325 }
Kevin Enderby36eba252013-12-19 23:16:14 +00001326 case AsmToken::Integer: {
Kevin Enderby9d117022014-01-23 21:52:41 +00001327 StringRef ErrMsg;
Chad Rosierbfb70992013-04-17 00:11:46 +00001328 if (isParsingInlineAsm() && SM.getAddImmPrefix())
Craig Topper7d5b2312015-10-10 05:25:02 +00001329 InstInfo->AsmRewrites->emplace_back(AOK_ImmPrefix, Tok.getLoc());
Kevin Enderby36eba252013-12-19 23:16:14 +00001330 // Look for 'b' or 'f' following an Integer as a directional label
1331 SMLoc Loc = getTok().getLoc();
1332 int64_t IntVal = getTok().getIntVal();
1333 End = consumeToken();
1334 UpdateLocLex = false;
1335 if (getLexer().getKind() == AsmToken::Identifier) {
1336 StringRef IDVal = getTok().getString();
1337 if (IDVal == "f" || IDVal == "b") {
1338 MCSymbol *Sym =
Jim Grosbach6f482002015-05-18 18:43:14 +00001339 getContext().getDirectionalLocalSymbol(IntVal, IDVal == "b");
Kevin Enderby36eba252013-12-19 23:16:14 +00001340 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
Michael Liao5bf95782014-12-04 05:20:33 +00001341 const MCExpr *Val =
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001342 MCSymbolRefExpr::create(Sym, Variant, getContext());
Kevin Enderby36eba252013-12-19 23:16:14 +00001343 if (IDVal == "b" && Sym->isUndefined())
1344 return Error(Loc, "invalid reference to undefined symbol");
1345 StringRef Identifier = Sym->getName();
1346 SM.onIdentifierExpr(Val, Identifier);
1347 End = consumeToken();
1348 } else {
Kevin Enderby9d117022014-01-23 21:52:41 +00001349 if (SM.onInteger(IntVal, ErrMsg))
1350 return Error(Loc, ErrMsg);
Kevin Enderby36eba252013-12-19 23:16:14 +00001351 }
1352 } else {
Kevin Enderby9d117022014-01-23 21:52:41 +00001353 if (SM.onInteger(IntVal, ErrMsg))
1354 return Error(Loc, ErrMsg);
Kevin Enderby36eba252013-12-19 23:16:14 +00001355 }
Chad Rosier5c118fd2013-01-14 22:31:35 +00001356 break;
Kevin Enderby36eba252013-12-19 23:16:14 +00001357 }
Chad Rosier5c118fd2013-01-14 22:31:35 +00001358 case AsmToken::Plus: SM.onPlus(); break;
1359 case AsmToken::Minus: SM.onMinus(); break;
Ehsan Akhgari4103da62014-07-04 19:13:05 +00001360 case AsmToken::Tilde: SM.onNot(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001361 case AsmToken::Star: SM.onStar(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001362 case AsmToken::Slash: SM.onDivide(); break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +00001363 case AsmToken::Pipe: SM.onOr(); break;
Michael Kupersteine3de07a2015-06-14 12:59:45 +00001364 case AsmToken::Caret: SM.onXor(); break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +00001365 case AsmToken::Amp: SM.onAnd(); break;
Kevin Enderbyd6b10712014-02-06 01:21:15 +00001366 case AsmToken::LessLess:
1367 SM.onLShift(); break;
1368 case AsmToken::GreaterGreater:
1369 SM.onRShift(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001370 case AsmToken::LBrac: SM.onLBrac(); break;
1371 case AsmToken::RBrac: SM.onRBrac(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001372 case AsmToken::LParen: SM.onLParen(); break;
1373 case AsmToken::RParen: SM.onRParen(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001374 }
Chad Rosier31246272013-04-17 21:01:45 +00001375 if (SM.hadError())
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001376 return Error(Tok.getLoc(), "unknown token in expression");
Chad Rosier31246272013-04-17 21:01:45 +00001377
Alp Tokera5b88a52013-12-02 16:06:06 +00001378 if (!Done && UpdateLocLex)
1379 End = consumeToken();
Marina Yatsina8dfd5cb2015-12-24 12:09:51 +00001380
1381 PrevTK = TK;
Devang Patel41b9dde2012-01-17 18:00:18 +00001382 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001383 return false;
Chad Rosier5362af92013-04-16 18:15:40 +00001384}
1385
David Blaikie960ea3f2014-06-08 16:18:35 +00001386std::unique_ptr<X86Operand>
1387X86AsmParser::ParseIntelBracExpression(unsigned SegReg, SMLoc Start,
1388 int64_t ImmDisp, unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001389 MCAsmParser &Parser = getParser();
Chad Rosier5362af92013-04-16 18:15:40 +00001390 const AsmToken &Tok = Parser.getTok();
1391 SMLoc BracLoc = Tok.getLoc(), End = Tok.getEndLoc();
1392 if (getLexer().isNot(AsmToken::LBrac))
1393 return ErrorOperand(BracLoc, "Expected '[' token!");
1394 Parser.Lex(); // Eat '['
1395
1396 SMLoc StartInBrac = Tok.getLoc();
1397 // Parse [ Symbol + ImmDisp ] and [ BaseReg + Scale*IndexReg + ImmDisp ]. We
1398 // may have already parsed an immediate displacement before the bracketed
1399 // expression.
Chad Rosierbfb70992013-04-17 00:11:46 +00001400 IntelExprStateMachine SM(ImmDisp, /*StopOnLBrac=*/false, /*AddImmPrefix=*/true);
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001401 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001402 return nullptr;
Devang Patel41b9dde2012-01-17 18:00:18 +00001403
Craig Topper062a2ba2014-04-25 05:30:21 +00001404 const MCExpr *Disp = nullptr;
Chad Rosier175d0ae2013-04-12 18:21:18 +00001405 if (const MCExpr *Sym = SM.getSym()) {
Chad Rosierd383db52013-04-12 20:20:54 +00001406 // A symbolic displacement.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001407 Disp = Sym;
Chad Rosierd383db52013-04-12 20:20:54 +00001408 if (isParsingInlineAsm())
Craig Topper7143d802015-10-10 05:25:06 +00001409 RewriteIntelBracExpression(*InstInfo->AsmRewrites, SM.getSymName(),
Chad Rosier5362af92013-04-16 18:15:40 +00001410 ImmDisp, SM.getImm(), BracLoc, StartInBrac,
Chad Rosierd383db52013-04-12 20:20:54 +00001411 End);
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001412 }
1413
1414 if (SM.getImm() || !Disp) {
Jim Grosbach13760bd2015-05-30 01:25:56 +00001415 const MCExpr *Imm = MCConstantExpr::create(SM.getImm(), getContext());
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001416 if (Disp)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001417 Disp = MCBinaryExpr::createAdd(Disp, Imm, getContext());
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001418 else
1419 Disp = Imm; // An immediate displacement only.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001420 }
Devang Pateld0930ff2012-01-20 21:21:01 +00001421
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001422 // Parse struct field access. Intel requires a dot, but MSVC doesn't. MSVC
1423 // will in fact do global lookup the field name inside all global typedefs,
1424 // but we don't emulate that.
1425 if (Tok.getString().find('.') != StringRef::npos) {
Chad Rosier911c1f32012-10-25 17:37:43 +00001426 const MCExpr *NewDisp;
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001427 if (ParseIntelDotOperator(Disp, NewDisp))
Craig Topper062a2ba2014-04-25 05:30:21 +00001428 return nullptr;
Michael Liao5bf95782014-12-04 05:20:33 +00001429
Chad Rosier70f47592013-04-10 20:07:47 +00001430 End = Tok.getEndLoc();
Chad Rosier911c1f32012-10-25 17:37:43 +00001431 Parser.Lex(); // Eat the field.
1432 Disp = NewDisp;
1433 }
Chad Rosier5dcb4662012-10-24 22:21:50 +00001434
Chad Rosier5c118fd2013-01-14 22:31:35 +00001435 int BaseReg = SM.getBaseReg();
1436 int IndexReg = SM.getIndexReg();
Chad Rosier175d0ae2013-04-12 18:21:18 +00001437 int Scale = SM.getScale();
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001438 if (!isParsingInlineAsm()) {
1439 // handle [-42]
1440 if (!BaseReg && !IndexReg) {
1441 if (!SegReg)
Craig Topper055845f2015-01-02 07:02:25 +00001442 return X86Operand::CreateMem(getPointerWidth(), Disp, Start, End, Size);
1443 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
1444 Start, End, Size);
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001445 }
Kevin Enderbybc570f22014-01-23 22:34:42 +00001446 StringRef ErrMsg;
1447 if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) {
1448 Error(StartInBrac, ErrMsg);
Craig Topper062a2ba2014-04-25 05:30:21 +00001449 return nullptr;
Kevin Enderbybc570f22014-01-23 22:34:42 +00001450 }
Craig Topper055845f2015-01-02 07:02:25 +00001451 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
1452 IndexReg, Scale, Start, End, Size);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001453 }
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001454
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001455 InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo();
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001456 return CreateMemForInlineAsm(SegReg, Disp, BaseReg, IndexReg, Scale, Start,
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001457 End, Size, SM.getSymName(), Info);
Devang Patel41b9dde2012-01-17 18:00:18 +00001458}
1459
Chad Rosier8a244662013-04-02 20:02:33 +00001460// Inline assembly may use variable names with namespace alias qualifiers.
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001461bool X86AsmParser::ParseIntelIdentifier(const MCExpr *&Val,
1462 StringRef &Identifier,
1463 InlineAsmIdentifierInfo &Info,
1464 bool IsUnevaluatedOperand, SMLoc &End) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001465 MCAsmParser &Parser = getParser();
Reid Klecknerc2b92542015-08-26 21:57:25 +00001466 assert(isParsingInlineAsm() && "Expected to be parsing inline assembly.");
Craig Topper062a2ba2014-04-25 05:30:21 +00001467 Val = nullptr;
Chad Rosier8a244662013-04-02 20:02:33 +00001468
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001469 StringRef LineBuf(Identifier.data());
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001470 void *Result =
1471 SemaCallback->LookupInlineAsmIdentifier(LineBuf, Info, IsUnevaluatedOperand);
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001472
Chad Rosier8a244662013-04-02 20:02:33 +00001473 const AsmToken &Tok = Parser.getTok();
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001474 SMLoc Loc = Tok.getLoc();
John McCallf73981b2013-05-03 00:15:41 +00001475
1476 // Advance the token stream until the end of the current token is
1477 // after the end of what the frontend claimed.
1478 const char *EndPtr = Tok.getLoc().getPointer() + LineBuf.size();
Reid Klecknerc2b92542015-08-26 21:57:25 +00001479 do {
John McCallf73981b2013-05-03 00:15:41 +00001480 End = Tok.getEndLoc();
1481 getLexer().Lex();
Reid Klecknerc2b92542015-08-26 21:57:25 +00001482 } while (End.getPointer() < EndPtr);
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001483 Identifier = LineBuf;
1484
Reid Klecknerc2b92542015-08-26 21:57:25 +00001485 // The frontend should end parsing on an assembler token boundary, unless it
1486 // failed parsing.
1487 assert((End.getPointer() == EndPtr || !Result) &&
1488 "frontend claimed part of a token?");
1489
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001490 // If the identifier lookup was unsuccessful, assume that we are dealing with
1491 // a label.
1492 if (!Result) {
Ehsan Akhgaribb6bb072014-09-22 20:40:36 +00001493 StringRef InternalName =
1494 SemaCallback->LookupInlineAsmLabel(Identifier, getSourceManager(),
1495 Loc, false);
1496 assert(InternalName.size() && "We should have an internal name here.");
1497 // Push a rewrite for replacing the identifier name with the internal name.
Craig Topper7d5b2312015-10-10 05:25:02 +00001498 InstInfo->AsmRewrites->emplace_back(AOK_Label, Loc, Identifier.size(),
1499 InternalName);
Ehsan Akhgaridb0e7062014-09-22 02:21:35 +00001500 }
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001501
1502 // Create the symbol reference.
Jim Grosbach6f482002015-05-18 18:43:14 +00001503 MCSymbol *Sym = getContext().getOrCreateSymbol(Identifier);
Chad Rosier8a244662013-04-02 20:02:33 +00001504 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
Jim Grosbach13760bd2015-05-30 01:25:56 +00001505 Val = MCSymbolRefExpr::create(Sym, Variant, getParser().getContext());
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001506 return false;
Chad Rosier8a244662013-04-02 20:02:33 +00001507}
1508
David Majnemeraa34d792013-08-27 21:56:17 +00001509/// \brief Parse intel style segment override.
David Blaikie960ea3f2014-06-08 16:18:35 +00001510std::unique_ptr<X86Operand>
1511X86AsmParser::ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start,
1512 unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001513 MCAsmParser &Parser = getParser();
David Majnemeraa34d792013-08-27 21:56:17 +00001514 assert(SegReg != 0 && "Tried to parse a segment override without a segment!");
1515 const AsmToken &Tok = Parser.getTok(); // Eat colon.
1516 if (Tok.isNot(AsmToken::Colon))
1517 return ErrorOperand(Tok.getLoc(), "Expected ':' token!");
1518 Parser.Lex(); // Eat ':'
Devang Patel41b9dde2012-01-17 18:00:18 +00001519
David Majnemeraa34d792013-08-27 21:56:17 +00001520 int64_t ImmDisp = 0;
Chad Rosier1530ba52013-03-27 21:49:56 +00001521 if (getLexer().is(AsmToken::Integer)) {
David Majnemeraa34d792013-08-27 21:56:17 +00001522 ImmDisp = Tok.getIntVal();
1523 AsmToken ImmDispToken = Parser.Lex(); // Eat the integer.
1524
Chad Rosier1530ba52013-03-27 21:49:56 +00001525 if (isParsingInlineAsm())
Craig Topper7d5b2312015-10-10 05:25:02 +00001526 InstInfo->AsmRewrites->emplace_back(AOK_ImmPrefix, ImmDispToken.getLoc());
David Majnemeraa34d792013-08-27 21:56:17 +00001527
1528 if (getLexer().isNot(AsmToken::LBrac)) {
1529 // An immediate following a 'segment register', 'colon' token sequence can
1530 // be followed by a bracketed expression. If it isn't we know we have our
1531 // final segment override.
Jim Grosbach13760bd2015-05-30 01:25:56 +00001532 const MCExpr *Disp = MCConstantExpr::create(ImmDisp, getContext());
Craig Topper055845f2015-01-02 07:02:25 +00001533 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp,
1534 /*BaseReg=*/0, /*IndexReg=*/0, /*Scale=*/1,
1535 Start, ImmDispToken.getEndLoc(), Size);
David Majnemeraa34d792013-08-27 21:56:17 +00001536 }
Chad Rosier1530ba52013-03-27 21:49:56 +00001537 }
1538
Chad Rosier91c82662012-10-24 17:22:29 +00001539 if (getLexer().is(AsmToken::LBrac))
Chad Rosierfce4fab2013-04-08 17:43:47 +00001540 return ParseIntelBracExpression(SegReg, Start, ImmDisp, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001541
David Majnemeraa34d792013-08-27 21:56:17 +00001542 const MCExpr *Val;
1543 SMLoc End;
1544 if (!isParsingInlineAsm()) {
1545 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001546 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
David Majnemeraa34d792013-08-27 21:56:17 +00001547
Craig Topper055845f2015-01-02 07:02:25 +00001548 return X86Operand::CreateMem(getPointerWidth(), Val, Start, End, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001549 }
Devang Patel41b9dde2012-01-17 18:00:18 +00001550
David Majnemeraa34d792013-08-27 21:56:17 +00001551 InlineAsmIdentifierInfo Info;
1552 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001553 if (ParseIntelIdentifier(Val, Identifier, Info,
1554 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001555 return nullptr;
David Majnemeraa34d792013-08-27 21:56:17 +00001556 return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0,/*IndexReg=*/0,
1557 /*Scale=*/1, Start, End, Size, Identifier, Info);
1558}
1559
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001560//ParseRoundingModeOp - Parse AVX-512 rounding mode operand
1561std::unique_ptr<X86Operand>
1562X86AsmParser::ParseRoundingModeOp(SMLoc Start, SMLoc End) {
1563 MCAsmParser &Parser = getParser();
1564 const AsmToken &Tok = Parser.getTok();
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001565 // Eat "{" and mark the current place.
1566 const SMLoc consumedToken = consumeToken();
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001567 if (Tok.getIdentifier().startswith("r")){
1568 int rndMode = StringSwitch<int>(Tok.getIdentifier())
1569 .Case("rn", X86::STATIC_ROUNDING::TO_NEAREST_INT)
1570 .Case("rd", X86::STATIC_ROUNDING::TO_NEG_INF)
1571 .Case("ru", X86::STATIC_ROUNDING::TO_POS_INF)
1572 .Case("rz", X86::STATIC_ROUNDING::TO_ZERO)
1573 .Default(-1);
1574 if (-1 == rndMode)
1575 return ErrorOperand(Tok.getLoc(), "Invalid rounding mode.");
1576 Parser.Lex(); // Eat "r*" of r*-sae
1577 if (!getLexer().is(AsmToken::Minus))
1578 return ErrorOperand(Tok.getLoc(), "Expected - at this point");
1579 Parser.Lex(); // Eat "-"
1580 Parser.Lex(); // Eat the sae
1581 if (!getLexer().is(AsmToken::RCurly))
1582 return ErrorOperand(Tok.getLoc(), "Expected } at this point");
1583 Parser.Lex(); // Eat "}"
1584 const MCExpr *RndModeOp =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001585 MCConstantExpr::create(rndMode, Parser.getContext());
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001586 return X86Operand::CreateImm(RndModeOp, Start, End);
1587 }
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001588 if(Tok.getIdentifier().equals("sae")){
1589 Parser.Lex(); // Eat the sae
1590 if (!getLexer().is(AsmToken::RCurly))
1591 return ErrorOperand(Tok.getLoc(), "Expected } at this point");
1592 Parser.Lex(); // Eat "}"
1593 return X86Operand::CreateToken("{sae}", consumedToken);
1594 }
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001595 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
1596}
David Majnemeraa34d792013-08-27 21:56:17 +00001597/// ParseIntelMemOperand - Parse intel style memory operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00001598std::unique_ptr<X86Operand> X86AsmParser::ParseIntelMemOperand(int64_t ImmDisp,
1599 SMLoc Start,
1600 unsigned Size) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001601 MCAsmParser &Parser = getParser();
David Majnemeraa34d792013-08-27 21:56:17 +00001602 const AsmToken &Tok = Parser.getTok();
1603 SMLoc End;
1604
1605 // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ].
1606 if (getLexer().is(AsmToken::LBrac))
1607 return ParseIntelBracExpression(/*SegReg=*/0, Start, ImmDisp, Size);
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001608 assert(ImmDisp == 0);
David Majnemeraa34d792013-08-27 21:56:17 +00001609
Chad Rosier95ce8892013-04-19 18:39:50 +00001610 const MCExpr *Val;
1611 if (!isParsingInlineAsm()) {
1612 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001613 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
Chad Rosier95ce8892013-04-19 18:39:50 +00001614
Craig Topper055845f2015-01-02 07:02:25 +00001615 return X86Operand::CreateMem(getPointerWidth(), Val, Start, End, Size);
Chad Rosier95ce8892013-04-19 18:39:50 +00001616 }
1617
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001618 InlineAsmIdentifierInfo Info;
Chad Rosierce031892013-04-11 23:24:15 +00001619 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001620 if (ParseIntelIdentifier(Val, Identifier, Info,
1621 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001622 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001623
1624 if (!getLexer().is(AsmToken::LBrac))
1625 return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0, /*IndexReg=*/0,
1626 /*Scale=*/1, Start, End, Size, Identifier, Info);
1627
1628 Parser.Lex(); // Eat '['
1629
1630 // Parse Identifier [ ImmDisp ]
1631 IntelExprStateMachine SM(/*ImmDisp=*/0, /*StopOnLBrac=*/true,
1632 /*AddImmPrefix=*/false);
1633 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001634 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001635
1636 if (SM.getSym()) {
1637 Error(Start, "cannot use more than one symbol in memory operand");
Craig Topper062a2ba2014-04-25 05:30:21 +00001638 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001639 }
1640 if (SM.getBaseReg()) {
1641 Error(Start, "cannot use base register with variable reference");
Craig Topper062a2ba2014-04-25 05:30:21 +00001642 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001643 }
1644 if (SM.getIndexReg()) {
1645 Error(Start, "cannot use index register with variable reference");
Craig Topper062a2ba2014-04-25 05:30:21 +00001646 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001647 }
1648
Jim Grosbach13760bd2015-05-30 01:25:56 +00001649 const MCExpr *Disp = MCConstantExpr::create(SM.getImm(), getContext());
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001650 // BaseReg is non-zero to avoid assertions. In the context of inline asm,
1651 // we're pointing to a local variable in memory, so the base register is
1652 // really the frame or stack pointer.
Craig Topper055845f2015-01-02 07:02:25 +00001653 return X86Operand::CreateMem(getPointerWidth(), /*SegReg=*/0, Disp,
1654 /*BaseReg=*/1, /*IndexReg=*/0, /*Scale=*/1,
1655 Start, End, Size, Identifier, Info.OpDecl);
Chad Rosier91c82662012-10-24 17:22:29 +00001656}
1657
Chad Rosier5dcb4662012-10-24 22:21:50 +00001658/// Parse the '.' operator.
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001659bool X86AsmParser::ParseIntelDotOperator(const MCExpr *Disp,
Chad Rosiercc541e82013-04-19 15:57:00 +00001660 const MCExpr *&NewDisp) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001661 MCAsmParser &Parser = getParser();
Chad Rosier70f47592013-04-10 20:07:47 +00001662 const AsmToken &Tok = Parser.getTok();
Chad Rosier6241c1a2013-04-17 21:14:38 +00001663 int64_t OrigDispVal, DotDispVal;
Chad Rosier911c1f32012-10-25 17:37:43 +00001664
1665 // FIXME: Handle non-constant expressions.
Chad Rosiercc541e82013-04-19 15:57:00 +00001666 if (const MCConstantExpr *OrigDisp = dyn_cast<MCConstantExpr>(Disp))
Chad Rosier911c1f32012-10-25 17:37:43 +00001667 OrigDispVal = OrigDisp->getValue();
Chad Rosiercc541e82013-04-19 15:57:00 +00001668 else
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001669 return Error(Tok.getLoc(), "Non-constant offsets are not supported!");
Chad Rosier5dcb4662012-10-24 22:21:50 +00001670
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001671 // Drop the optional '.'.
1672 StringRef DotDispStr = Tok.getString();
1673 if (DotDispStr.startswith("."))
1674 DotDispStr = DotDispStr.drop_front(1);
Chad Rosier5dcb4662012-10-24 22:21:50 +00001675
Chad Rosier5dcb4662012-10-24 22:21:50 +00001676 // .Imm gets lexed as a real.
1677 if (Tok.is(AsmToken::Real)) {
1678 APInt DotDisp;
1679 DotDispStr.getAsInteger(10, DotDisp);
Chad Rosier911c1f32012-10-25 17:37:43 +00001680 DotDispVal = DotDisp.getZExtValue();
Chad Rosiercc541e82013-04-19 15:57:00 +00001681 } else if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
Chad Rosier240b7b92012-10-25 21:51:10 +00001682 unsigned DotDisp;
1683 std::pair<StringRef, StringRef> BaseMember = DotDispStr.split('.');
1684 if (SemaCallback->LookupInlineAsmField(BaseMember.first, BaseMember.second,
Chad Rosiercc541e82013-04-19 15:57:00 +00001685 DotDisp))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001686 return Error(Tok.getLoc(), "Unable to lookup field reference!");
Chad Rosier240b7b92012-10-25 21:51:10 +00001687 DotDispVal = DotDisp;
Chad Rosiercc541e82013-04-19 15:57:00 +00001688 } else
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001689 return Error(Tok.getLoc(), "Unexpected token type!");
Chad Rosier911c1f32012-10-25 17:37:43 +00001690
Chad Rosier240b7b92012-10-25 21:51:10 +00001691 if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
1692 SMLoc Loc = SMLoc::getFromPointer(DotDispStr.data());
1693 unsigned Len = DotDispStr.size();
1694 unsigned Val = OrigDispVal + DotDispVal;
Craig Topper7d5b2312015-10-10 05:25:02 +00001695 InstInfo->AsmRewrites->emplace_back(AOK_DotOperator, Loc, Len, Val);
Chad Rosier911c1f32012-10-25 17:37:43 +00001696 }
1697
Jim Grosbach13760bd2015-05-30 01:25:56 +00001698 NewDisp = MCConstantExpr::create(OrigDispVal + DotDispVal, getContext());
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001699 return false;
Chad Rosier5dcb4662012-10-24 22:21:50 +00001700}
1701
Chad Rosier91c82662012-10-24 17:22:29 +00001702/// Parse the 'offset' operator. This operator is used to specify the
1703/// location rather then the content of a variable.
David Blaikie960ea3f2014-06-08 16:18:35 +00001704std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOffsetOfOperator() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001705 MCAsmParser &Parser = getParser();
Chad Rosier18785852013-04-09 20:58:48 +00001706 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001707 SMLoc OffsetOfLoc = Tok.getLoc();
Chad Rosier91c82662012-10-24 17:22:29 +00001708 Parser.Lex(); // Eat offset.
Chad Rosier91c82662012-10-24 17:22:29 +00001709
Chad Rosier91c82662012-10-24 17:22:29 +00001710 const MCExpr *Val;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001711 InlineAsmIdentifierInfo Info;
Chad Rosier18785852013-04-09 20:58:48 +00001712 SMLoc Start = Tok.getLoc(), End;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001713 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001714 if (ParseIntelIdentifier(Val, Identifier, Info,
1715 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001716 return nullptr;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001717
Chad Rosiere2f03772012-10-26 16:09:20 +00001718 // Don't emit the offset operator.
Craig Topper7d5b2312015-10-10 05:25:02 +00001719 InstInfo->AsmRewrites->emplace_back(AOK_Skip, OffsetOfLoc, 7);
Chad Rosiere2f03772012-10-26 16:09:20 +00001720
Chad Rosier91c82662012-10-24 17:22:29 +00001721 // The offset operator will have an 'r' constraint, thus we need to create
1722 // register operand to ensure proper matching. Just pick a GPR based on
1723 // the size of a pointer.
Craig Topper3c80d622014-01-06 04:55:54 +00001724 unsigned RegNo =
1725 is64BitMode() ? X86::RBX : (is32BitMode() ? X86::EBX : X86::BX);
Chad Rosiera4bc9432013-01-10 22:10:27 +00001726 return X86Operand::CreateReg(RegNo, Start, End, /*GetAddress=*/true,
Chad Rosier732b8372013-04-22 22:04:25 +00001727 OffsetOfLoc, Identifier, Info.OpDecl);
Devang Patel41b9dde2012-01-17 18:00:18 +00001728}
1729
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001730enum IntelOperatorKind {
1731 IOK_LENGTH,
1732 IOK_SIZE,
1733 IOK_TYPE
1734};
1735
1736/// Parse the 'LENGTH', 'TYPE' and 'SIZE' operators. The LENGTH operator
1737/// returns the number of elements in an array. It returns the value 1 for
1738/// non-array variables. The SIZE operator returns the size of a C or C++
1739/// variable. A variable's size is the product of its LENGTH and TYPE. The
1740/// TYPE operator returns the size of a C or C++ type or variable. If the
1741/// variable is an array, TYPE returns the size of a single element.
David Blaikie960ea3f2014-06-08 16:18:35 +00001742std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperator(unsigned OpKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001743 MCAsmParser &Parser = getParser();
Chad Rosier18785852013-04-09 20:58:48 +00001744 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001745 SMLoc TypeLoc = Tok.getLoc();
1746 Parser.Lex(); // Eat operator.
Chad Rosier11c42f22012-10-26 18:04:20 +00001747
Craig Topper062a2ba2014-04-25 05:30:21 +00001748 const MCExpr *Val = nullptr;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001749 InlineAsmIdentifierInfo Info;
Chad Rosier18785852013-04-09 20:58:48 +00001750 SMLoc Start = Tok.getLoc(), End;
Chad Rosierb67f8052013-04-11 23:57:04 +00001751 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001752 if (ParseIntelIdentifier(Val, Identifier, Info,
1753 /*Unevaluated=*/true, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001754 return nullptr;
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001755
1756 if (!Info.OpDecl)
1757 return ErrorOperand(Start, "unable to lookup expression");
Chad Rosier11c42f22012-10-26 18:04:20 +00001758
Chad Rosierf6675c32013-04-22 17:01:46 +00001759 unsigned CVal = 0;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001760 switch(OpKind) {
1761 default: llvm_unreachable("Unexpected operand kind!");
1762 case IOK_LENGTH: CVal = Info.Length; break;
1763 case IOK_SIZE: CVal = Info.Size; break;
1764 case IOK_TYPE: CVal = Info.Type; break;
1765 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001766
1767 // Rewrite the type operator and the C or C++ type or variable in terms of an
1768 // immediate. E.g. TYPE foo -> $$4
1769 unsigned Len = End.getPointer() - TypeLoc.getPointer();
Craig Topper7d5b2312015-10-10 05:25:02 +00001770 InstInfo->AsmRewrites->emplace_back(AOK_Imm, TypeLoc, Len, CVal);
Chad Rosier11c42f22012-10-26 18:04:20 +00001771
Jim Grosbach13760bd2015-05-30 01:25:56 +00001772 const MCExpr *Imm = MCConstantExpr::create(CVal, getContext());
Chad Rosierf3c04f62013-03-19 21:58:18 +00001773 return X86Operand::CreateImm(Imm, Start, End);
Chad Rosier11c42f22012-10-26 18:04:20 +00001774}
1775
David Blaikie960ea3f2014-06-08 16:18:35 +00001776std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperand() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001777 MCAsmParser &Parser = getParser();
Chad Rosier70f47592013-04-10 20:07:47 +00001778 const AsmToken &Tok = Parser.getTok();
David Majnemeraa34d792013-08-27 21:56:17 +00001779 SMLoc Start, End;
Chad Rosier91c82662012-10-24 17:22:29 +00001780
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001781 // Offset, length, type and size operators.
1782 if (isParsingInlineAsm()) {
Chad Rosier99e54642013-04-19 17:32:29 +00001783 StringRef AsmTokStr = Tok.getString();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001784 if (AsmTokStr == "offset" || AsmTokStr == "OFFSET")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001785 return ParseIntelOffsetOfOperator();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001786 if (AsmTokStr == "length" || AsmTokStr == "LENGTH")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001787 return ParseIntelOperator(IOK_LENGTH);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001788 if (AsmTokStr == "size" || AsmTokStr == "SIZE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001789 return ParseIntelOperator(IOK_SIZE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001790 if (AsmTokStr == "type" || AsmTokStr == "TYPE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001791 return ParseIntelOperator(IOK_TYPE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001792 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001793
Marina Yatsina4b1aea02015-12-03 12:17:03 +00001794 bool PtrInOperand = false;
David Majnemeraa34d792013-08-27 21:56:17 +00001795 unsigned Size = getIntelMemOperandSize(Tok.getString());
1796 if (Size) {
1797 Parser.Lex(); // Eat operand size (e.g., byte, word).
1798 if (Tok.getString() != "PTR" && Tok.getString() != "ptr")
Reid Kleckner71ff3f22014-08-01 00:59:22 +00001799 return ErrorOperand(Tok.getLoc(), "Expected 'PTR' or 'ptr' token!");
David Majnemeraa34d792013-08-27 21:56:17 +00001800 Parser.Lex(); // Eat ptr.
Marina Yatsina4b1aea02015-12-03 12:17:03 +00001801 PtrInOperand = true;
David Majnemeraa34d792013-08-27 21:56:17 +00001802 }
1803 Start = Tok.getLoc();
1804
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001805 // Immediate.
Chad Rosierbfb70992013-04-17 00:11:46 +00001806 if (getLexer().is(AsmToken::Integer) || getLexer().is(AsmToken::Minus) ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +00001807 getLexer().is(AsmToken::Tilde) || getLexer().is(AsmToken::LParen)) {
Chad Rosierbfb70992013-04-17 00:11:46 +00001808 AsmToken StartTok = Tok;
1809 IntelExprStateMachine SM(/*Imm=*/0, /*StopOnLBrac=*/true,
1810 /*AddImmPrefix=*/false);
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001811 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001812 return nullptr;
Chad Rosierbfb70992013-04-17 00:11:46 +00001813
1814 int64_t Imm = SM.getImm();
1815 if (isParsingInlineAsm()) {
1816 unsigned Len = Tok.getLoc().getPointer() - Start.getPointer();
1817 if (StartTok.getString().size() == Len)
1818 // Just add a prefix if this wasn't a complex immediate expression.
Craig Topper7d5b2312015-10-10 05:25:02 +00001819 InstInfo->AsmRewrites->emplace_back(AOK_ImmPrefix, Start);
Chad Rosierbfb70992013-04-17 00:11:46 +00001820 else
1821 // Otherwise, rewrite the complex expression as a single immediate.
Craig Topper7d5b2312015-10-10 05:25:02 +00001822 InstInfo->AsmRewrites->emplace_back(AOK_Imm, Start, Len, Imm);
Devang Patel41b9dde2012-01-17 18:00:18 +00001823 }
Chad Rosierbfb70992013-04-17 00:11:46 +00001824
1825 if (getLexer().isNot(AsmToken::LBrac)) {
Kevin Enderby36eba252013-12-19 23:16:14 +00001826 // If a directional label (ie. 1f or 2b) was parsed above from
1827 // ParseIntelExpression() then SM.getSym() was set to a pointer to
1828 // to the MCExpr with the directional local symbol and this is a
1829 // memory operand not an immediate operand.
1830 if (SM.getSym())
Craig Topper055845f2015-01-02 07:02:25 +00001831 return X86Operand::CreateMem(getPointerWidth(), SM.getSym(), Start, End,
1832 Size);
Kevin Enderby36eba252013-12-19 23:16:14 +00001833
Jim Grosbach13760bd2015-05-30 01:25:56 +00001834 const MCExpr *ImmExpr = MCConstantExpr::create(Imm, getContext());
Chad Rosierbfb70992013-04-17 00:11:46 +00001835 return X86Operand::CreateImm(ImmExpr, Start, End);
1836 }
1837
1838 // Only positive immediates are valid.
1839 if (Imm < 0)
1840 return ErrorOperand(Start, "expected a positive immediate displacement "
1841 "before bracketed expr.");
1842
1843 // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ].
David Majnemeraa34d792013-08-27 21:56:17 +00001844 return ParseIntelMemOperand(Imm, Start, Size);
Devang Patel41b9dde2012-01-17 18:00:18 +00001845 }
1846
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001847 // rounding mode token
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001848 if (getSTI().getFeatureBits()[X86::FeatureAVX512] &&
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001849 getLexer().is(AsmToken::LCurly))
1850 return ParseRoundingModeOp(Start, End);
1851
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001852 // Register.
Devang Patelce6a2ca2012-01-20 22:32:05 +00001853 unsigned RegNo = 0;
1854 if (!ParseRegister(RegNo, Start, End)) {
Chad Rosier0397edd2012-10-04 23:59:38 +00001855 // If this is a segment register followed by a ':', then this is the start
David Majnemeraa34d792013-08-27 21:56:17 +00001856 // of a segment override, otherwise this is a normal register reference.
Marina Yatsina4b1aea02015-12-03 12:17:03 +00001857 // In case it is a normal register and there is ptr in the operand this
1858 // is an error
1859 if (getLexer().isNot(AsmToken::Colon)){
1860 if (PtrInOperand){
1861 return ErrorOperand(Start, "expected memory operand after "
1862 "'ptr', found register operand instead");
1863 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001864 return X86Operand::CreateReg(RegNo, Start, End);
Marina Yatsina4b1aea02015-12-03 12:17:03 +00001865 }
1866
David Majnemeraa34d792013-08-27 21:56:17 +00001867 return ParseIntelSegmentOverride(/*SegReg=*/RegNo, Start, Size);
Devang Patel46831de2012-01-12 01:36:43 +00001868 }
1869
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001870 // Memory operand.
David Majnemeraa34d792013-08-27 21:56:17 +00001871 return ParseIntelMemOperand(/*Disp=*/0, Start, Size);
Devang Patel46831de2012-01-12 01:36:43 +00001872}
1873
David Blaikie960ea3f2014-06-08 16:18:35 +00001874std::unique_ptr<X86Operand> X86AsmParser::ParseATTOperand() {
Rafael Espindola961d4692014-11-11 05:18:41 +00001875 MCAsmParser &Parser = getParser();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001876 switch (getLexer().getKind()) {
1877 default:
Chris Lattnerb9270732010-04-17 18:56:34 +00001878 // Parse a memory operand with no segment register.
1879 return ParseMemOperand(0, Parser.getTok().getLoc());
Chris Lattnercc2ad082010-01-15 18:27:19 +00001880 case AsmToken::Percent: {
Chris Lattnerb9270732010-04-17 18:56:34 +00001881 // Read the register.
Chris Lattnercc2ad082010-01-15 18:27:19 +00001882 unsigned RegNo;
Chris Lattner0c2538f2010-01-15 18:51:29 +00001883 SMLoc Start, End;
Craig Topper062a2ba2014-04-25 05:30:21 +00001884 if (ParseRegister(RegNo, Start, End)) return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001885 if (RegNo == X86::EIZ || RegNo == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001886 Error(Start, "%eiz and %riz can only be used as index registers",
1887 SMRange(Start, End));
Craig Topper062a2ba2014-04-25 05:30:21 +00001888 return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001889 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001890
Chris Lattnerb9270732010-04-17 18:56:34 +00001891 // If this is a segment register followed by a ':', then this is the start
1892 // of a memory reference, otherwise this is a normal register reference.
1893 if (getLexer().isNot(AsmToken::Colon))
1894 return X86Operand::CreateReg(RegNo, Start, End);
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001895
Reid Kleckner0c5da972014-07-31 23:03:22 +00001896 if (!X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo))
1897 return ErrorOperand(Start, "invalid segment register");
1898
Chris Lattnerb9270732010-04-17 18:56:34 +00001899 getParser().Lex(); // Eat the colon.
1900 return ParseMemOperand(RegNo, Start);
Chris Lattnercc2ad082010-01-15 18:27:19 +00001901 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001902 case AsmToken::Dollar: {
1903 // $42 -> immediate.
Sean Callanan936b0d32010-01-19 21:44:56 +00001904 SMLoc Start = Parser.getTok().getLoc(), End;
Sean Callanana83fd7d2010-01-19 20:27:46 +00001905 Parser.Lex();
Daniel Dunbar73da11e2009-08-31 08:08:38 +00001906 const MCExpr *Val;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001907 if (getParser().parseExpression(Val, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001908 return nullptr;
Chris Lattner528d00b2010-01-15 19:28:38 +00001909 return X86Operand::CreateImm(Val, Start, End);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001910 }
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001911 case AsmToken::LCurly:{
1912 SMLoc Start = Parser.getTok().getLoc(), End;
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001913 if (getSTI().getFeatureBits()[X86::FeatureAVX512])
Elena Demikhovsky18fd4962015-03-02 15:00:34 +00001914 return ParseRoundingModeOp(Start, End);
1915 return ErrorOperand(Start, "unknown token in expression");
1916 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001917 }
Daniel Dunbar2b11c7d2009-07-20 20:01:54 +00001918}
1919
David Blaikie960ea3f2014-06-08 16:18:35 +00001920bool X86AsmParser::HandleAVX512Operand(OperandVector &Operands,
1921 const MCParsedAsmOperand &Op) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001922 MCAsmParser &Parser = getParser();
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001923 if(getSTI().getFeatureBits()[X86::FeatureAVX512]) {
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001924 if (getLexer().is(AsmToken::LCurly)) {
1925 // Eat "{" and mark the current place.
1926 const SMLoc consumedToken = consumeToken();
1927 // Distinguish {1to<NUM>} from {%k<NUM>}.
1928 if(getLexer().is(AsmToken::Integer)) {
1929 // Parse memory broadcasting ({1to<NUM>}).
1930 if (getLexer().getTok().getIntVal() != 1)
1931 return !ErrorAndEatStatement(getLexer().getLoc(),
1932 "Expected 1to<NUM> at this point");
1933 Parser.Lex(); // Eat "1" of 1to8
1934 if (!getLexer().is(AsmToken::Identifier) ||
1935 !getLexer().getTok().getIdentifier().startswith("to"))
1936 return !ErrorAndEatStatement(getLexer().getLoc(),
1937 "Expected 1to<NUM> at this point");
1938 // Recognize only reasonable suffixes.
1939 const char *BroadcastPrimitive =
1940 StringSwitch<const char*>(getLexer().getTok().getIdentifier())
Robert Khasanovbfa01312014-07-21 14:54:21 +00001941 .Case("to2", "{1to2}")
1942 .Case("to4", "{1to4}")
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001943 .Case("to8", "{1to8}")
1944 .Case("to16", "{1to16}")
Craig Topper062a2ba2014-04-25 05:30:21 +00001945 .Default(nullptr);
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001946 if (!BroadcastPrimitive)
1947 return !ErrorAndEatStatement(getLexer().getLoc(),
1948 "Invalid memory broadcast primitive.");
1949 Parser.Lex(); // Eat "toN" of 1toN
1950 if (!getLexer().is(AsmToken::RCurly))
1951 return !ErrorAndEatStatement(getLexer().getLoc(),
1952 "Expected } at this point");
1953 Parser.Lex(); // Eat "}"
1954 Operands.push_back(X86Operand::CreateToken(BroadcastPrimitive,
1955 consumedToken));
1956 // No AVX512 specific primitives can pass
1957 // after memory broadcasting, so return.
1958 return true;
1959 } else {
1960 // Parse mask register {%k1}
1961 Operands.push_back(X86Operand::CreateToken("{", consumedToken));
David Blaikie960ea3f2014-06-08 16:18:35 +00001962 if (std::unique_ptr<X86Operand> Op = ParseOperand()) {
1963 Operands.push_back(std::move(Op));
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001964 if (!getLexer().is(AsmToken::RCurly))
1965 return !ErrorAndEatStatement(getLexer().getLoc(),
1966 "Expected } at this point");
1967 Operands.push_back(X86Operand::CreateToken("}", consumeToken()));
1968
1969 // Parse "zeroing non-masked" semantic {z}
1970 if (getLexer().is(AsmToken::LCurly)) {
1971 Operands.push_back(X86Operand::CreateToken("{z}", consumeToken()));
1972 if (!getLexer().is(AsmToken::Identifier) ||
1973 getLexer().getTok().getIdentifier() != "z")
1974 return !ErrorAndEatStatement(getLexer().getLoc(),
1975 "Expected z at this point");
1976 Parser.Lex(); // Eat the z
1977 if (!getLexer().is(AsmToken::RCurly))
1978 return !ErrorAndEatStatement(getLexer().getLoc(),
1979 "Expected } at this point");
1980 Parser.Lex(); // Eat the }
1981 }
1982 }
1983 }
1984 }
1985 }
1986 return true;
1987}
1988
Chris Lattnerb9270732010-04-17 18:56:34 +00001989/// ParseMemOperand: segment: disp(basereg, indexreg, scale). The '%ds:' prefix
1990/// has already been parsed if present.
David Blaikie960ea3f2014-06-08 16:18:35 +00001991std::unique_ptr<X86Operand> X86AsmParser::ParseMemOperand(unsigned SegReg,
1992 SMLoc MemStart) {
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001993
Rafael Espindola961d4692014-11-11 05:18:41 +00001994 MCAsmParser &Parser = getParser();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001995 // We have to disambiguate a parenthesized expression "(4+5)" from the start
1996 // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The
Chris Lattner807a3bc2010-01-24 01:07:33 +00001997 // only way to do this without lookahead is to eat the '(' and see what is
1998 // after it.
Jim Grosbach13760bd2015-05-30 01:25:56 +00001999 const MCExpr *Disp = MCConstantExpr::create(0, getParser().getContext());
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002000 if (getLexer().isNot(AsmToken::LParen)) {
Chris Lattnere17df0b2010-01-15 19:39:23 +00002001 SMLoc ExprEnd;
Craig Topper062a2ba2014-04-25 05:30:21 +00002002 if (getParser().parseExpression(Disp, ExprEnd)) return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002003
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002004 // After parsing the base expression we could either have a parenthesized
2005 // memory address or not. If not, return now. If so, eat the (.
2006 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00002007 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002008 if (SegReg == 0)
Craig Topper055845f2015-01-02 07:02:25 +00002009 return X86Operand::CreateMem(getPointerWidth(), Disp, MemStart, ExprEnd);
2010 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
2011 MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002012 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002013
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002014 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00002015 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002016 } else {
2017 // Okay, we have a '('. We don't know if this is an expression or not, but
2018 // so we have to eat the ( to see beyond it.
Sean Callanan936b0d32010-01-19 21:44:56 +00002019 SMLoc LParenLoc = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00002020 Parser.Lex(); // Eat the '('.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002021
Kevin Enderby7d912182009-09-03 17:15:07 +00002022 if (getLexer().is(AsmToken::Percent) || getLexer().is(AsmToken::Comma)) {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002023 // Nothing to do here, fall into the code below with the '(' part of the
2024 // memory operand consumed.
2025 } else {
Chris Lattner528d00b2010-01-15 19:28:38 +00002026 SMLoc ExprEnd;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002027
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002028 // It must be an parenthesized expression, parse it now.
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002029 if (getParser().parseParenExpression(Disp, ExprEnd))
Craig Topper062a2ba2014-04-25 05:30:21 +00002030 return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002031
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002032 // After parsing the base expression we could either have a parenthesized
2033 // memory address or not. If not, return now. If so, eat the (.
2034 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00002035 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002036 if (SegReg == 0)
Craig Topper055845f2015-01-02 07:02:25 +00002037 return X86Operand::CreateMem(getPointerWidth(), Disp, LParenLoc,
2038 ExprEnd);
2039 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, 0, 0, 1,
2040 MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002041 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002042
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002043 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00002044 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002045 }
2046 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002047
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002048 // If we reached here, then we just ate the ( of the memory operand. Process
2049 // the rest of the memory operand.
Daniel Dunbar3ebf8482009-07-31 20:53:16 +00002050 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
David Woodhouse6dbda442014-01-08 12:58:28 +00002051 SMLoc IndexLoc, BaseLoc;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002052
Chris Lattner0c2538f2010-01-15 18:51:29 +00002053 if (getLexer().is(AsmToken::Percent)) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00002054 SMLoc StartLoc, EndLoc;
David Woodhouse6dbda442014-01-08 12:58:28 +00002055 BaseLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00002056 if (ParseRegister(BaseReg, StartLoc, EndLoc)) return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00002057 if (BaseReg == X86::EIZ || BaseReg == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00002058 Error(StartLoc, "eiz and riz can only be used as index registers",
2059 SMRange(StartLoc, EndLoc));
Craig Topper062a2ba2014-04-25 05:30:21 +00002060 return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00002061 }
Chris Lattner0c2538f2010-01-15 18:51:29 +00002062 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002063
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002064 if (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00002065 Parser.Lex(); // Eat the comma.
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00002066 IndexLoc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002067
2068 // Following the comma we should have either an index register, or a scale
2069 // value. We don't support the later form, but we want to parse it
2070 // correctly.
2071 //
2072 // Not that even though it would be completely consistent to support syntax
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00002073 // like "1(%eax,,1)", the assembler doesn't. Use "eiz" or "riz" for this.
Kevin Enderby7d912182009-09-03 17:15:07 +00002074 if (getLexer().is(AsmToken::Percent)) {
Chris Lattner0c2538f2010-01-15 18:51:29 +00002075 SMLoc L;
Craig Topper062a2ba2014-04-25 05:30:21 +00002076 if (ParseRegister(IndexReg, L, L)) return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002077
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002078 if (getLexer().isNot(AsmToken::RParen)) {
2079 // Parse the scale amount:
2080 // ::= ',' [scale-expression]
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002081 if (getLexer().isNot(AsmToken::Comma)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00002082 Error(Parser.getTok().getLoc(),
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002083 "expected comma in scale expression");
Craig Topper062a2ba2014-04-25 05:30:21 +00002084 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002085 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00002086 Parser.Lex(); // Eat the comma.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002087
2088 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00002089 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002090
2091 int64_t ScaleVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002092 if (getParser().parseAbsoluteExpression(ScaleVal)){
Kevin Enderbydeed5aa2012-03-09 22:24:10 +00002093 Error(Loc, "expected scale expression");
Craig Topper062a2ba2014-04-25 05:30:21 +00002094 return nullptr;
Craig Topper6bf3ed42012-07-18 04:59:16 +00002095 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002096
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002097 // Validate the scale amount.
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00002098 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) &&
David Woodhouse6dbda442014-01-08 12:58:28 +00002099 ScaleVal != 1) {
2100 Error(Loc, "scale factor in 16-bit address must be 1");
Craig Topper062a2ba2014-04-25 05:30:21 +00002101 return nullptr;
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00002102 }
2103 if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 &&
2104 ScaleVal != 8) {
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002105 Error(Loc, "scale factor in address must be 1, 2, 4 or 8");
Craig Topper062a2ba2014-04-25 05:30:21 +00002106 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002107 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002108 Scale = (unsigned)ScaleVal;
2109 }
2110 }
2111 } else if (getLexer().isNot(AsmToken::RParen)) {
Daniel Dunbar94b84a12010-08-24 19:13:38 +00002112 // A scale amount without an index is ignored.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002113 // index.
Sean Callanan936b0d32010-01-19 21:44:56 +00002114 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002115
2116 int64_t Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002117 if (getParser().parseAbsoluteExpression(Value))
Craig Topper062a2ba2014-04-25 05:30:21 +00002118 return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002119
Daniel Dunbar94b84a12010-08-24 19:13:38 +00002120 if (Value != 1)
2121 Warning(Loc, "scale factor without index register is ignored");
2122 Scale = 1;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002123 }
2124 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002125
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002126 // Ok, we've eaten the memory operand, verify we have a ')' and eat it too.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002127 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00002128 Error(Parser.getTok().getLoc(), "unexpected token in memory operand");
Craig Topper062a2ba2014-04-25 05:30:21 +00002129 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00002130 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00002131 SMLoc MemEnd = Parser.getTok().getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00002132 Parser.Lex(); // Eat the ')'.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00002133
David Woodhouse6dbda442014-01-08 12:58:28 +00002134 // Check for use of invalid 16-bit registers. Only BX/BP/SI/DI are allowed,
2135 // and then only in non-64-bit modes. Except for DX, which is a special case
2136 // because an unofficial form of in/out instructions uses it.
2137 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) &&
2138 (is64BitMode() || (BaseReg != X86::BX && BaseReg != X86::BP &&
2139 BaseReg != X86::SI && BaseReg != X86::DI)) &&
2140 BaseReg != X86::DX) {
2141 Error(BaseLoc, "invalid 16-bit base register");
Craig Topper062a2ba2014-04-25 05:30:21 +00002142 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00002143 }
2144 if (BaseReg == 0 &&
2145 X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg)) {
2146 Error(IndexLoc, "16-bit memory operand may not include only index register");
Craig Topper062a2ba2014-04-25 05:30:21 +00002147 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00002148 }
Kevin Enderbybc570f22014-01-23 22:34:42 +00002149
2150 StringRef ErrMsg;
2151 if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) {
2152 Error(BaseLoc, ErrMsg);
Craig Topper062a2ba2014-04-25 05:30:21 +00002153 return nullptr;
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00002154 }
2155
Reid Klecknerb7e2f602014-07-31 23:26:35 +00002156 if (SegReg || BaseReg || IndexReg)
Craig Topper055845f2015-01-02 07:02:25 +00002157 return X86Operand::CreateMem(getPointerWidth(), SegReg, Disp, BaseReg,
2158 IndexReg, Scale, MemStart, MemEnd);
2159 return X86Operand::CreateMem(getPointerWidth(), Disp, MemStart, MemEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002160}
2161
David Blaikie960ea3f2014-06-08 16:18:35 +00002162bool X86AsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
2163 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002164 MCAsmParser &Parser = getParser();
Chad Rosierf0e87202012-10-25 20:41:34 +00002165 InstInfo = &Info;
Chris Lattner2cb092d2010-10-30 19:23:13 +00002166 StringRef PatchedName = Name;
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002167
Chris Lattner7e8a99b2010-11-28 20:23:50 +00002168 // FIXME: Hack to recognize setneb as setne.
2169 if (PatchedName.startswith("set") && PatchedName.endswith("b") &&
2170 PatchedName != "setb" && PatchedName != "setnb")
2171 PatchedName = PatchedName.substr(0, Name.size()-1);
Chad Rosier51afe632012-06-27 22:34:28 +00002172
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002173 // FIXME: Hack to recognize cmp<comparison code>{ss,sd,ps,pd}.
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00002174 if ((PatchedName.startswith("cmp") || PatchedName.startswith("vcmp")) &&
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002175 (PatchedName.endswith("ss") || PatchedName.endswith("sd") ||
2176 PatchedName.endswith("ps") || PatchedName.endswith("pd"))) {
Craig Toppera0a603e2012-03-29 07:11:23 +00002177 bool IsVCMP = PatchedName[0] == 'v';
Craig Topper78c424d2015-02-15 07:13:48 +00002178 unsigned CCIdx = IsVCMP ? 4 : 3;
2179 unsigned ComparisonCode = StringSwitch<unsigned>(
2180 PatchedName.slice(CCIdx, PatchedName.size() - 2))
Craig Toppera0a603e2012-03-29 07:11:23 +00002181 .Case("eq", 0x00)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002182 .Case("eq_oq", 0x00)
Craig Toppera0a603e2012-03-29 07:11:23 +00002183 .Case("lt", 0x01)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002184 .Case("lt_os", 0x01)
Craig Toppera0a603e2012-03-29 07:11:23 +00002185 .Case("le", 0x02)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002186 .Case("le_os", 0x02)
Craig Toppera0a603e2012-03-29 07:11:23 +00002187 .Case("unord", 0x03)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002188 .Case("unord_q", 0x03)
Craig Toppera0a603e2012-03-29 07:11:23 +00002189 .Case("neq", 0x04)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002190 .Case("neq_uq", 0x04)
Craig Toppera0a603e2012-03-29 07:11:23 +00002191 .Case("nlt", 0x05)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002192 .Case("nlt_us", 0x05)
Craig Toppera0a603e2012-03-29 07:11:23 +00002193 .Case("nle", 0x06)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002194 .Case("nle_us", 0x06)
Craig Toppera0a603e2012-03-29 07:11:23 +00002195 .Case("ord", 0x07)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002196 .Case("ord_q", 0x07)
Craig Toppera0a603e2012-03-29 07:11:23 +00002197 /* AVX only from here */
2198 .Case("eq_uq", 0x08)
2199 .Case("nge", 0x09)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002200 .Case("nge_us", 0x09)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002201 .Case("ngt", 0x0A)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002202 .Case("ngt_us", 0x0A)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002203 .Case("false", 0x0B)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002204 .Case("false_oq", 0x0B)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002205 .Case("neq_oq", 0x0C)
2206 .Case("ge", 0x0D)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002207 .Case("ge_os", 0x0D)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002208 .Case("gt", 0x0E)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002209 .Case("gt_os", 0x0E)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002210 .Case("true", 0x0F)
Michael Zuckerman72b72232016-01-25 08:43:26 +00002211 .Case("true_uq", 0x0F)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00002212 .Case("eq_os", 0x10)
2213 .Case("lt_oq", 0x11)
2214 .Case("le_oq", 0x12)
2215 .Case("unord_s", 0x13)
2216 .Case("neq_us", 0x14)
2217 .Case("nlt_uq", 0x15)
2218 .Case("nle_uq", 0x16)
2219 .Case("ord_s", 0x17)
2220 .Case("eq_us", 0x18)
2221 .Case("nge_uq", 0x19)
2222 .Case("ngt_uq", 0x1A)
2223 .Case("false_os", 0x1B)
2224 .Case("neq_os", 0x1C)
2225 .Case("ge_oq", 0x1D)
2226 .Case("gt_oq", 0x1E)
2227 .Case("true_us", 0x1F)
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002228 .Default(~0U);
Craig Topper78c424d2015-02-15 07:13:48 +00002229 if (ComparisonCode != ~0U && (IsVCMP || ComparisonCode < 8)) {
Craig Topper43860832015-02-14 21:54:03 +00002230
Craig Topper78c424d2015-02-15 07:13:48 +00002231 Operands.push_back(X86Operand::CreateToken(PatchedName.slice(0, CCIdx),
Craig Topper43860832015-02-14 21:54:03 +00002232 NameLoc));
2233
Jim Grosbach13760bd2015-05-30 01:25:56 +00002234 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper43860832015-02-14 21:54:03 +00002235 getParser().getContext());
2236 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2237
2238 PatchedName = PatchedName.substr(PatchedName.size() - 2);
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002239 }
2240 }
Bruno Cardoso Lopesea0e05a2010-07-23 18:41:12 +00002241
Craig Topper78c424d2015-02-15 07:13:48 +00002242 // FIXME: Hack to recognize vpcmp<comparison code>{ub,uw,ud,uq,b,w,d,q}.
2243 if (PatchedName.startswith("vpcmp") &&
2244 (PatchedName.endswith("b") || PatchedName.endswith("w") ||
2245 PatchedName.endswith("d") || PatchedName.endswith("q"))) {
2246 unsigned CCIdx = PatchedName.drop_back().back() == 'u' ? 2 : 1;
2247 unsigned ComparisonCode = StringSwitch<unsigned>(
2248 PatchedName.slice(5, PatchedName.size() - CCIdx))
2249 .Case("eq", 0x0) // Only allowed on unsigned. Checked below.
2250 .Case("lt", 0x1)
2251 .Case("le", 0x2)
2252 //.Case("false", 0x3) // Not a documented alias.
2253 .Case("neq", 0x4)
2254 .Case("nlt", 0x5)
2255 .Case("nle", 0x6)
2256 //.Case("true", 0x7) // Not a documented alias.
2257 .Default(~0U);
2258 if (ComparisonCode != ~0U && (ComparisonCode != 0 || CCIdx == 2)) {
2259 Operands.push_back(X86Operand::CreateToken("vpcmp", NameLoc));
2260
Jim Grosbach13760bd2015-05-30 01:25:56 +00002261 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper78c424d2015-02-15 07:13:48 +00002262 getParser().getContext());
2263 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2264
2265 PatchedName = PatchedName.substr(PatchedName.size() - CCIdx);
2266 }
2267 }
2268
Craig Topper916708f2015-02-13 07:42:25 +00002269 // FIXME: Hack to recognize vpcom<comparison code>{ub,uw,ud,uq,b,w,d,q}.
2270 if (PatchedName.startswith("vpcom") &&
2271 (PatchedName.endswith("b") || PatchedName.endswith("w") ||
2272 PatchedName.endswith("d") || PatchedName.endswith("q"))) {
Craig Topper78c424d2015-02-15 07:13:48 +00002273 unsigned CCIdx = PatchedName.drop_back().back() == 'u' ? 2 : 1;
2274 unsigned ComparisonCode = StringSwitch<unsigned>(
2275 PatchedName.slice(5, PatchedName.size() - CCIdx))
Craig Topper916708f2015-02-13 07:42:25 +00002276 .Case("lt", 0x0)
2277 .Case("le", 0x1)
2278 .Case("gt", 0x2)
2279 .Case("ge", 0x3)
2280 .Case("eq", 0x4)
2281 .Case("neq", 0x5)
2282 .Case("false", 0x6)
2283 .Case("true", 0x7)
2284 .Default(~0U);
Craig Topper78c424d2015-02-15 07:13:48 +00002285 if (ComparisonCode != ~0U) {
Craig Topper916708f2015-02-13 07:42:25 +00002286 Operands.push_back(X86Operand::CreateToken("vpcom", NameLoc));
2287
Jim Grosbach13760bd2015-05-30 01:25:56 +00002288 const MCExpr *ImmOp = MCConstantExpr::create(ComparisonCode,
Craig Topper916708f2015-02-13 07:42:25 +00002289 getParser().getContext());
2290 Operands.push_back(X86Operand::CreateImm(ImmOp, NameLoc, NameLoc));
2291
Craig Topper78c424d2015-02-15 07:13:48 +00002292 PatchedName = PatchedName.substr(PatchedName.size() - CCIdx);
Craig Topper916708f2015-02-13 07:42:25 +00002293 }
2294 }
2295
Daniel Dunbar3e0c9792010-02-10 21:19:28 +00002296 Operands.push_back(X86Operand::CreateToken(PatchedName, NameLoc));
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002297
Chris Lattner086a83a2010-09-08 05:17:37 +00002298 // Determine whether this is an instruction prefix.
2299 bool isPrefix =
Chris Lattner2cb092d2010-10-30 19:23:13 +00002300 Name == "lock" || Name == "rep" ||
2301 Name == "repe" || Name == "repz" ||
Rafael Espindolaf6c05b12010-11-23 11:23:24 +00002302 Name == "repne" || Name == "repnz" ||
Rafael Espindolaeab08002010-11-27 20:29:45 +00002303 Name == "rex64" || Name == "data16";
Michael J. Spencer530ce852010-10-09 11:00:50 +00002304
Chris Lattner086a83a2010-09-08 05:17:37 +00002305 // This does the actual operand parsing. Don't parse any more if we have a
2306 // prefix juxtaposed with an operation like "lock incl 4(%rax)", because we
2307 // just want to parse the "lock" as the first instruction and the "incl" as
2308 // the next one.
2309 if (getLexer().isNot(AsmToken::EndOfStatement) && !isPrefix) {
Daniel Dunbar71527c12009-08-11 05:00:25 +00002310
2311 // Parse '*' modifier.
Alp Tokera5b88a52013-12-02 16:06:06 +00002312 if (getLexer().is(AsmToken::Star))
2313 Operands.push_back(X86Operand::CreateToken("*", consumeToken()));
Daniel Dunbar71527c12009-08-11 05:00:25 +00002314
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002315 // Read the operands.
2316 while(1) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002317 if (std::unique_ptr<X86Operand> Op = ParseOperand()) {
2318 Operands.push_back(std::move(Op));
2319 if (!HandleAVX512Operand(Operands, *Operands.back()))
Elena Demikhovsky89529742013-09-12 08:55:00 +00002320 return true;
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002321 } else {
2322 Parser.eatToEndOfStatement();
2323 return true;
Elena Demikhovsky89529742013-09-12 08:55:00 +00002324 }
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002325 // check for comma and eat it
2326 if (getLexer().is(AsmToken::Comma))
2327 Parser.Lex();
2328 else
2329 break;
2330 }
Elena Demikhovsky89529742013-09-12 08:55:00 +00002331
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002332 if (getLexer().isNot(AsmToken::EndOfStatement))
Elena Demikhovsky9f09b3e2014-02-20 07:00:10 +00002333 return ErrorAndEatStatement(getLexer().getLoc(),
2334 "unexpected token in argument list");
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002335 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002336
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002337 // Consume the EndOfStatement or the prefix separator Slash
Elena Demikhovsky9f09b3e2014-02-20 07:00:10 +00002338 if (getLexer().is(AsmToken::EndOfStatement) ||
2339 (isPrefix && getLexer().is(AsmToken::Slash)))
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002340 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002341
Michael Zuckermanfd3fe9e2015-11-12 16:58:51 +00002342 // This is for gas compatibility and cannot be done in td.
2343 // Adding "p" for some floating point with no argument.
2344 // For example: fsub --> fsubp
2345 bool IsFp =
2346 Name == "fsub" || Name == "fdiv" || Name == "fsubr" || Name == "fdivr";
2347 if (IsFp && Operands.size() == 1) {
2348 const char *Repl = StringSwitch<const char *>(Name)
2349 .Case("fsub", "fsubp")
2350 .Case("fdiv", "fdivp")
2351 .Case("fsubr", "fsubrp")
2352 .Case("fdivr", "fdivrp");
2353 static_cast<X86Operand &>(*Operands[0]).setTokenValue(Repl);
2354 }
2355
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002356 // This is a terrible hack to handle "out[bwl]? %al, (%dx)" ->
2357 // "outb %al, %dx". Out doesn't take a memory form, but this is a widely
2358 // documented form in various unofficial manuals, so a lot of code uses it.
2359 if ((Name == "outb" || Name == "outw" || Name == "outl" || Name == "out") &&
2360 Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002361 X86Operand &Op = (X86Operand &)*Operands.back();
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002362 if (Op.isMem() && Op.Mem.SegReg == 0 &&
2363 isa<MCConstantExpr>(Op.Mem.Disp) &&
2364 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
2365 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
2366 SMLoc Loc = Op.getEndLoc();
2367 Operands.back() = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002368 }
2369 }
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002370 // Same hack for "in[bwl]? (%dx), %al" -> "inb %dx, %al".
2371 if ((Name == "inb" || Name == "inw" || Name == "inl" || Name == "in") &&
2372 Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002373 X86Operand &Op = (X86Operand &)*Operands[1];
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002374 if (Op.isMem() && Op.Mem.SegReg == 0 &&
2375 isa<MCConstantExpr>(Op.Mem.Disp) &&
2376 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
2377 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
2378 SMLoc Loc = Op.getEndLoc();
David Blaikie960ea3f2014-06-08 16:18:35 +00002379 Operands[1] = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002380 }
2381 }
David Woodhouse4ce66062014-01-22 15:08:55 +00002382
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002383 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 2> TmpOperands;
2384 bool HadVerifyError = false;
2385
David Woodhouse4ce66062014-01-22 15:08:55 +00002386 // Append default arguments to "ins[bwld]"
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002387 if (Name.startswith("ins") &&
2388 (Operands.size() == 1 || Operands.size() == 3) &&
2389 (Name == "insb" || Name == "insw" || Name == "insl" || Name == "insd" ||
2390 Name == "ins")) {
2391
2392 AddDefaultSrcDestOperands(TmpOperands,
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002393 X86Operand::CreateReg(X86::DX, NameLoc, NameLoc),
2394 DefaultMemDIOperand(NameLoc));
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002395 HadVerifyError = VerifyAndAdjustOperands(Operands, TmpOperands);
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002396 }
2397
David Woodhousec472b812014-01-22 15:08:49 +00002398 // Append default arguments to "outs[bwld]"
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002399 if (Name.startswith("outs") &&
2400 (Operands.size() == 1 || Operands.size() == 3) &&
David Woodhousec472b812014-01-22 15:08:49 +00002401 (Name == "outsb" || Name == "outsw" || Name == "outsl" ||
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002402 Name == "outsd" || Name == "outs")) {
2403 AddDefaultSrcDestOperands(TmpOperands, DefaultMemSIOperand(NameLoc),
Michael Kupersteinffcc7662015-07-23 10:23:48 +00002404 X86Operand::CreateReg(X86::DX, NameLoc, NameLoc));
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002405 HadVerifyError = VerifyAndAdjustOperands(Operands, TmpOperands);
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002406 }
2407
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00002408 // Transform "lods[bwlq]" into "lods[bwlq] ($SIREG)" for appropriate
2409 // values of $SIREG according to the mode. It would be nice if this
2410 // could be achieved with InstAlias in the tables.
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002411 if (Name.startswith("lods") &&
2412 (Operands.size() == 1 || Operands.size() == 2) &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002413 (Name == "lods" || Name == "lodsb" || Name == "lodsw" ||
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002414 Name == "lodsl" || Name == "lodsd" || Name == "lodsq")) {
2415 TmpOperands.push_back(DefaultMemSIOperand(NameLoc));
2416 HadVerifyError = VerifyAndAdjustOperands(Operands, TmpOperands);
2417 }
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00002418
David Woodhouseb33c2ef2014-01-22 15:08:21 +00002419 // Transform "stos[bwlq]" into "stos[bwlq] ($DIREG)" for appropriate
2420 // values of $DIREG according to the mode. It would be nice if this
2421 // could be achieved with InstAlias in the tables.
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002422 if (Name.startswith("stos") &&
2423 (Operands.size() == 1 || Operands.size() == 2) &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002424 (Name == "stos" || Name == "stosb" || Name == "stosw" ||
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002425 Name == "stosl" || Name == "stosd" || Name == "stosq")) {
2426 TmpOperands.push_back(DefaultMemDIOperand(NameLoc));
2427 HadVerifyError = VerifyAndAdjustOperands(Operands, TmpOperands);
2428 }
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002429
David Woodhouse20fe4802014-01-22 15:08:27 +00002430 // Transform "scas[bwlq]" into "scas[bwlq] ($DIREG)" for appropriate
2431 // values of $DIREG according to the mode. It would be nice if this
2432 // could be achieved with InstAlias in the tables.
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002433 if (Name.startswith("scas") &&
2434 (Operands.size() == 1 || Operands.size() == 2) &&
David Woodhouse20fe4802014-01-22 15:08:27 +00002435 (Name == "scas" || Name == "scasb" || Name == "scasw" ||
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002436 Name == "scasl" || Name == "scasd" || Name == "scasq")) {
2437 TmpOperands.push_back(DefaultMemDIOperand(NameLoc));
2438 HadVerifyError = VerifyAndAdjustOperands(Operands, TmpOperands);
2439 }
David Woodhouse20fe4802014-01-22 15:08:27 +00002440
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002441 // Add default SI and DI operands to "cmps[bwlq]".
2442 if (Name.startswith("cmps") &&
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002443 (Operands.size() == 1 || Operands.size() == 3) &&
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002444 (Name == "cmps" || Name == "cmpsb" || Name == "cmpsw" ||
2445 Name == "cmpsl" || Name == "cmpsd" || Name == "cmpsq")) {
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002446 AddDefaultSrcDestOperands(TmpOperands, DefaultMemDIOperand(NameLoc),
2447 DefaultMemSIOperand(NameLoc));
2448 HadVerifyError = VerifyAndAdjustOperands(Operands, TmpOperands);
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002449 }
2450
David Woodhouse6f417de2014-01-22 15:08:42 +00002451 // Add default SI and DI operands to "movs[bwlq]".
Marina Yatsinab9f4f622016-01-19 15:37:56 +00002452 if (((Name.startswith("movs") &&
2453 (Name == "movs" || Name == "movsb" || Name == "movsw" ||
2454 Name == "movsl" || Name == "movsd" || Name == "movsq")) ||
2455 (Name.startswith("smov") &&
2456 (Name == "smov" || Name == "smovb" || Name == "smovw" ||
2457 Name == "smovl" || Name == "smovd" || Name == "smovq"))) &&
2458 (Operands.size() == 1 || Operands.size() == 3)) {
2459 if (Name == "movsd" && Operands.size() == 1)
2460 Operands.back() = X86Operand::CreateToken("movsl", NameLoc);
2461 AddDefaultSrcDestOperands(TmpOperands, DefaultMemSIOperand(NameLoc),
2462 DefaultMemDIOperand(NameLoc));
2463 HadVerifyError = VerifyAndAdjustOperands(Operands, TmpOperands);
2464 }
2465
2466 // Check if we encountered an error for one the string insturctions
2467 if (HadVerifyError) {
2468 return HadVerifyError;
David Woodhouse6f417de2014-01-22 15:08:42 +00002469 }
2470
Chris Lattner4bd21712010-09-15 04:33:27 +00002471 // FIXME: Hack to handle recognize s{hr,ar,hl} $1, <op>. Canonicalize to
Chris Lattner30561ab2010-09-11 16:32:12 +00002472 // "shift <op>".
Daniel Dunbar18fc3442010-03-13 00:47:29 +00002473 if ((Name.startswith("shr") || Name.startswith("sar") ||
Chris Lattner64f91b92010-11-06 21:23:40 +00002474 Name.startswith("shl") || Name.startswith("sal") ||
2475 Name.startswith("rcl") || Name.startswith("rcr") ||
2476 Name.startswith("rol") || Name.startswith("ror")) &&
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002477 Operands.size() == 3) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002478 if (isParsingIntelSyntax()) {
Devang Patela410ed32012-01-24 21:43:36 +00002479 // Intel syntax
David Blaikie960ea3f2014-06-08 16:18:35 +00002480 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[2]);
2481 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2482 cast<MCConstantExpr>(Op1.getImm())->getValue() == 1)
Craig Topper6bf3ed42012-07-18 04:59:16 +00002483 Operands.pop_back();
Devang Patela410ed32012-01-24 21:43:36 +00002484 } else {
David Blaikie960ea3f2014-06-08 16:18:35 +00002485 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
2486 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2487 cast<MCConstantExpr>(Op1.getImm())->getValue() == 1)
Craig Topper6bf3ed42012-07-18 04:59:16 +00002488 Operands.erase(Operands.begin() + 1);
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002489 }
Daniel Dunbarfbd12cc2010-03-20 22:36:38 +00002490 }
Chad Rosier51afe632012-06-27 22:34:28 +00002491
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002492 // Transforms "int $3" into "int3" as a size optimization. We can't write an
2493 // instalias with an immediate operand yet.
2494 if (Name == "int" && Operands.size() == 2) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002495 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
Duncan P. N. Exon Smithd5313222015-07-23 19:27:07 +00002496 if (Op1.isImm())
2497 if (auto *CE = dyn_cast<MCConstantExpr>(Op1.getImm()))
2498 if (CE->getValue() == 3) {
2499 Operands.erase(Operands.begin() + 1);
2500 static_cast<X86Operand &>(*Operands[0]).setTokenValue("int3");
2501 }
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002502 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002503
Marina Yatsinad9658d12016-01-19 16:35:38 +00002504 // Transforms "xlat mem8" into "xlatb"
2505 if ((Name == "xlat" || Name == "xlatb") && Operands.size() == 2) {
2506 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
2507 if (Op1.isMem8()) {
2508 Warning(Op1.getStartLoc(), "memory operand is only for determining the "
2509 "size, (R|E)BX will be used for the location");
2510 Operands.pop_back();
2511 static_cast<X86Operand &>(*Operands[0]).setTokenValue("xlatb");
2512 }
2513 }
2514
Chris Lattnerf29c0b62010-01-14 22:21:20 +00002515 return false;
Daniel Dunbar3c2a8932009-07-20 18:55:04 +00002516}
2517
David Blaikie960ea3f2014-06-08 16:18:35 +00002518bool X86AsmParser::processInstruction(MCInst &Inst, const OperandVector &Ops) {
Devang Patelde47cce2012-01-18 22:42:29 +00002519 switch (Inst.getOpcode()) {
2520 default: return false;
Craig Topperd6b661d2015-10-12 04:57:59 +00002521 case X86::VMOVZPQILo2PQIrr:
Craig Toppera0e07352013-10-07 05:42:48 +00002522 case X86::VMOVAPDrr:
2523 case X86::VMOVAPDYrr:
2524 case X86::VMOVAPSrr:
2525 case X86::VMOVAPSYrr:
2526 case X86::VMOVDQArr:
2527 case X86::VMOVDQAYrr:
2528 case X86::VMOVDQUrr:
2529 case X86::VMOVDQUYrr:
2530 case X86::VMOVUPDrr:
2531 case X86::VMOVUPDYrr:
2532 case X86::VMOVUPSrr:
2533 case X86::VMOVUPSYrr: {
2534 if (X86II::isX86_64ExtendedReg(Inst.getOperand(0).getReg()) ||
2535 !X86II::isX86_64ExtendedReg(Inst.getOperand(1).getReg()))
2536 return false;
2537
2538 unsigned NewOpc;
2539 switch (Inst.getOpcode()) {
2540 default: llvm_unreachable("Invalid opcode");
Craig Topperd6b661d2015-10-12 04:57:59 +00002541 case X86::VMOVZPQILo2PQIrr: NewOpc = X86::VMOVPQI2QIrr; break;
2542 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
2543 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
2544 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
2545 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
2546 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
2547 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
2548 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
2549 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
2550 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
2551 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
2552 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
2553 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
Craig Toppera0e07352013-10-07 05:42:48 +00002554 }
2555 Inst.setOpcode(NewOpc);
2556 return true;
2557 }
2558 case X86::VMOVSDrr:
2559 case X86::VMOVSSrr: {
2560 if (X86II::isX86_64ExtendedReg(Inst.getOperand(0).getReg()) ||
2561 !X86II::isX86_64ExtendedReg(Inst.getOperand(2).getReg()))
2562 return false;
2563 unsigned NewOpc;
2564 switch (Inst.getOpcode()) {
2565 default: llvm_unreachable("Invalid opcode");
2566 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
2567 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
2568 }
2569 Inst.setOpcode(NewOpc);
2570 return true;
2571 }
Devang Patelde47cce2012-01-18 22:42:29 +00002572 }
Devang Patelde47cce2012-01-18 22:42:29 +00002573}
2574
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002575static const char *getSubtargetFeatureName(uint64_t Val);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002576
David Blaikie960ea3f2014-06-08 16:18:35 +00002577void X86AsmParser::EmitInstruction(MCInst &Inst, OperandVector &Operands,
2578 MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00002579 Instrumentation->InstrumentAndEmitInstruction(Inst, Operands, getContext(),
2580 MII, Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002581}
2582
David Blaikie960ea3f2014-06-08 16:18:35 +00002583bool X86AsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
2584 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00002585 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00002586 bool MatchingInlineAsm) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002587 if (isParsingIntelSyntax())
2588 return MatchAndEmitIntelInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002589 MatchingInlineAsm);
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002590 return MatchAndEmitATTInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002591 MatchingInlineAsm);
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002592}
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002593
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002594void X86AsmParser::MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op,
2595 OperandVector &Operands, MCStreamer &Out,
2596 bool MatchingInlineAsm) {
Chris Lattnera63292a2010-09-29 01:50:45 +00002597 // FIXME: This should be replaced with a real .td file alias mechanism.
Chad Rosier3b1336c2012-08-28 23:57:47 +00002598 // Also, MatchInstructionImpl should actually *do* the EmitInstruction
Chris Lattner4869d342010-11-06 19:57:21 +00002599 // call.
Reid Klecknerb1f2d2f2014-07-31 00:07:33 +00002600 const char *Repl = StringSwitch<const char *>(Op.getToken())
2601 .Case("finit", "fninit")
2602 .Case("fsave", "fnsave")
2603 .Case("fstcw", "fnstcw")
2604 .Case("fstcww", "fnstcw")
2605 .Case("fstenv", "fnstenv")
2606 .Case("fstsw", "fnstsw")
2607 .Case("fstsww", "fnstsw")
2608 .Case("fclex", "fnclex")
2609 .Default(nullptr);
2610 if (Repl) {
Chris Lattnera63292a2010-09-29 01:50:45 +00002611 MCInst Inst;
2612 Inst.setOpcode(X86::WAIT);
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002613 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002614 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002615 EmitInstruction(Inst, Operands, Out);
Chris Lattneradc0dbe2010-09-30 16:39:29 +00002616 Operands[0] = X86Operand::CreateToken(Repl, IDLoc);
Chris Lattnera63292a2010-09-29 01:50:45 +00002617 }
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002618}
2619
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002620bool X86AsmParser::ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo,
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002621 bool MatchingInlineAsm) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002622 assert(ErrorInfo && "Unknown missing feature!");
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002623 ArrayRef<SMRange> EmptyRanges = None;
2624 SmallString<126> Msg;
2625 raw_svector_ostream OS(Msg);
2626 OS << "instruction requires:";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002627 uint64_t Mask = 1;
2628 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
2629 if (ErrorInfo & Mask)
2630 OS << ' ' << getSubtargetFeatureName(ErrorInfo & Mask);
2631 Mask <<= 1;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002632 }
2633 return Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm);
2634}
2635
2636bool X86AsmParser::MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode,
2637 OperandVector &Operands,
2638 MCStreamer &Out,
2639 uint64_t &ErrorInfo,
2640 bool MatchingInlineAsm) {
2641 assert(!Operands.empty() && "Unexpect empty operand list!");
2642 X86Operand &Op = static_cast<X86Operand &>(*Operands[0]);
2643 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
2644 ArrayRef<SMRange> EmptyRanges = None;
2645
2646 // First, handle aliases that expand to multiple instructions.
2647 MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002648
Chris Lattner628fbec2010-09-06 21:54:15 +00002649 bool WasOriginallyInvalidOperand = false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002650 MCInst Inst;
Michael J. Spencer530ce852010-10-09 11:00:50 +00002651
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002652 // First, try a direct match.
Chad Rosier2f480a82012-10-12 22:53:36 +00002653 switch (MatchInstructionImpl(Operands, Inst,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002654 ErrorInfo, MatchingInlineAsm,
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002655 isParsingIntelSyntax())) {
Craig Topper589ceee2015-01-03 08:16:34 +00002656 default: llvm_unreachable("Unexpected match result!");
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002657 case Match_Success:
Devang Patelde47cce2012-01-18 22:42:29 +00002658 // Some instructions need post-processing to, for example, tweak which
2659 // encoding is selected. Loop on it while changes happen so the
Chad Rosier51afe632012-06-27 22:34:28 +00002660 // individual transformations can chain off each other.
Chad Rosier4453e842012-10-12 23:09:25 +00002661 if (!MatchingInlineAsm)
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002662 while (processInstruction(Inst, Operands))
2663 ;
Devang Patelde47cce2012-01-18 22:42:29 +00002664
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002665 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002666 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002667 EmitInstruction(Inst, Operands, Out);
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002668 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002669 return false;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002670 case Match_MissingFeature:
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002671 return ErrorMissingFeature(IDLoc, ErrorInfo, MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002672 case Match_InvalidOperand:
2673 WasOriginallyInvalidOperand = true;
2674 break;
2675 case Match_MnemonicFail:
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002676 break;
2677 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002678
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002679 // FIXME: Ideally, we would only attempt suffix matches for things which are
2680 // valid prefixes, and we could just infer the right unambiguous
2681 // type. However, that requires substantially more matcher support than the
2682 // following hack.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002683
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002684 // Change the operand to point to a temporary token.
David Blaikie960ea3f2014-06-08 16:18:35 +00002685 StringRef Base = Op.getToken();
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002686 SmallString<16> Tmp;
2687 Tmp += Base;
2688 Tmp += ' ';
Yaron Keren075759a2015-03-30 15:42:36 +00002689 Op.setTokenValue(Tmp);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002690
Chris Lattnerfab94132010-11-06 18:28:02 +00002691 // If this instruction starts with an 'f', then it is a floating point stack
2692 // instruction. These come in up to three forms for 32-bit, 64-bit, and
2693 // 80-bit floating point, which use the suffixes s,l,t respectively.
2694 //
2695 // Otherwise, we assume that this may be an integer instruction, which comes
2696 // in 8/16/32/64-bit forms using the b,w,l,q suffixes respectively.
2697 const char *Suffixes = Base[0] != 'f' ? "bwlq" : "slt\0";
Chad Rosier51afe632012-06-27 22:34:28 +00002698
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002699 // Check for the various suffix matches.
Tim Northover26bb14e2014-08-18 11:49:42 +00002700 uint64_t ErrorInfoIgnore;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002701 uint64_t ErrorInfoMissingFeature = 0; // Init suppresses compiler warnings.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002702 unsigned Match[4];
Chad Rosier51afe632012-06-27 22:34:28 +00002703
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002704 for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I) {
2705 Tmp.back() = Suffixes[I];
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002706 Match[I] = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
2707 MatchingInlineAsm, isParsingIntelSyntax());
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002708 // If this returned as a missing feature failure, remember that.
2709 if (Match[I] == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002710 ErrorInfoMissingFeature = ErrorInfoIgnore;
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002711 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002712
2713 // Restore the old token.
David Blaikie960ea3f2014-06-08 16:18:35 +00002714 Op.setTokenValue(Base);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002715
2716 // If exactly one matched, then we treat that as a successful match (and the
2717 // instruction will already have been filled in correctly, since the failing
2718 // matches won't have modified it).
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002719 unsigned NumSuccessfulMatches =
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002720 std::count(std::begin(Match), std::end(Match), Match_Success);
Chris Lattnerb44fd242010-09-29 01:42:58 +00002721 if (NumSuccessfulMatches == 1) {
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002722 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002723 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002724 EmitInstruction(Inst, Operands, Out);
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002725 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002726 return false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002727 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002728
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002729 // Otherwise, the match failed, try to produce a decent error message.
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002730
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002731 // If we had multiple suffix matches, then identify this as an ambiguous
2732 // match.
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002733 if (NumSuccessfulMatches > 1) {
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002734 char MatchChars[4];
2735 unsigned NumMatches = 0;
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002736 for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I)
2737 if (Match[I] == Match_Success)
2738 MatchChars[NumMatches++] = Suffixes[I];
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002739
Alp Tokere69170a2014-06-26 22:52:05 +00002740 SmallString<126> Msg;
2741 raw_svector_ostream OS(Msg);
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002742 OS << "ambiguous instructions require an explicit suffix (could be ";
2743 for (unsigned i = 0; i != NumMatches; ++i) {
2744 if (i != 0)
2745 OS << ", ";
2746 if (i + 1 == NumMatches)
2747 OS << "or ";
2748 OS << "'" << Base << MatchChars[i] << "'";
2749 }
2750 OS << ")";
Chad Rosier4453e842012-10-12 23:09:25 +00002751 Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002752 return true;
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002753 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002754
Chris Lattner628fbec2010-09-06 21:54:15 +00002755 // Okay, we know that none of the variants matched successfully.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002756
Chris Lattner628fbec2010-09-06 21:54:15 +00002757 // If all of the instructions reported an invalid mnemonic, then the original
2758 // mnemonic was invalid.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002759 if (std::count(std::begin(Match), std::end(Match), Match_MnemonicFail) == 4) {
Chris Lattner339cc7b2010-09-06 22:11:18 +00002760 if (!WasOriginallyInvalidOperand) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002761 ArrayRef<SMRange> Ranges =
2762 MatchingInlineAsm ? EmptyRanges : Op.getLocRange();
Benjamin Kramerd416bae2011-10-16 11:28:29 +00002763 return Error(IDLoc, "invalid instruction mnemonic '" + Base + "'",
Chad Rosier4453e842012-10-12 23:09:25 +00002764 Ranges, MatchingInlineAsm);
Chris Lattner339cc7b2010-09-06 22:11:18 +00002765 }
2766
2767 // Recover location info for the operand if we know which was the problem.
Tim Northover26bb14e2014-08-18 11:49:42 +00002768 if (ErrorInfo != ~0ULL) {
Chad Rosier49963552012-10-13 00:26:04 +00002769 if (ErrorInfo >= Operands.size())
Chad Rosier3d4bc622012-08-21 19:36:59 +00002770 return Error(IDLoc, "too few operands for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002771 EmptyRanges, MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002772
David Blaikie960ea3f2014-06-08 16:18:35 +00002773 X86Operand &Operand = (X86Operand &)*Operands[ErrorInfo];
2774 if (Operand.getStartLoc().isValid()) {
2775 SMRange OperandRange = Operand.getLocRange();
2776 return Error(Operand.getStartLoc(), "invalid operand for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002777 OperandRange, MatchingInlineAsm);
Chris Lattnera3a06812011-10-16 04:47:35 +00002778 }
Chris Lattner339cc7b2010-09-06 22:11:18 +00002779 }
2780
Chad Rosier3d4bc622012-08-21 19:36:59 +00002781 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
Chad Rosier4453e842012-10-12 23:09:25 +00002782 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002783 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002784
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002785 // If one instruction matched with a missing feature, report this as a
2786 // missing feature.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002787 if (std::count(std::begin(Match), std::end(Match),
2788 Match_MissingFeature) == 1) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002789 ErrorInfo = ErrorInfoMissingFeature;
2790 return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature,
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002791 MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002792 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002793
Chris Lattner628fbec2010-09-06 21:54:15 +00002794 // If one instruction matched with an invalid operand, report this as an
2795 // operand failure.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002796 if (std::count(std::begin(Match), std::end(Match),
2797 Match_InvalidOperand) == 1) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002798 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
2799 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002800 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002801
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002802 // If all of these were an outright failure, report it in a useless way.
Chad Rosier3d4bc622012-08-21 19:36:59 +00002803 Error(IDLoc, "unknown use of instruction mnemonic without a size suffix",
Chad Rosier4453e842012-10-12 23:09:25 +00002804 EmptyRanges, MatchingInlineAsm);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002805 return true;
2806}
2807
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002808bool X86AsmParser::MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode,
2809 OperandVector &Operands,
2810 MCStreamer &Out,
2811 uint64_t &ErrorInfo,
2812 bool MatchingInlineAsm) {
2813 assert(!Operands.empty() && "Unexpect empty operand list!");
2814 X86Operand &Op = static_cast<X86Operand &>(*Operands[0]);
2815 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
2816 StringRef Mnemonic = Op.getToken();
2817 ArrayRef<SMRange> EmptyRanges = None;
2818
2819 // First, handle aliases that expand to multiple instructions.
2820 MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm);
2821
2822 MCInst Inst;
2823
2824 // Find one unsized memory operand, if present.
2825 X86Operand *UnsizedMemOp = nullptr;
2826 for (const auto &Op : Operands) {
2827 X86Operand *X86Op = static_cast<X86Operand *>(Op.get());
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002828 if (X86Op->isMemUnsized())
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002829 UnsizedMemOp = X86Op;
2830 }
2831
2832 // Allow some instructions to have implicitly pointer-sized operands. This is
2833 // compatible with gas.
2834 if (UnsizedMemOp) {
2835 static const char *const PtrSizedInstrs[] = {"call", "jmp", "push"};
2836 for (const char *Instr : PtrSizedInstrs) {
2837 if (Mnemonic == Instr) {
Craig Topper055845f2015-01-02 07:02:25 +00002838 UnsizedMemOp->Mem.Size = getPointerWidth();
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002839 break;
2840 }
2841 }
2842 }
2843
2844 // If an unsized memory operand is present, try to match with each memory
2845 // operand size. In Intel assembly, the size is not part of the instruction
2846 // mnemonic.
2847 SmallVector<unsigned, 8> Match;
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002848 uint64_t ErrorInfoMissingFeature = 0;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002849 if (UnsizedMemOp && UnsizedMemOp->isMemUnsized()) {
Ahmed Bougachad65f7872014-12-03 02:03:26 +00002850 static const unsigned MopSizes[] = {8, 16, 32, 64, 80, 128, 256, 512};
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002851 for (unsigned Size : MopSizes) {
2852 UnsizedMemOp->Mem.Size = Size;
2853 uint64_t ErrorInfoIgnore;
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002854 unsigned LastOpcode = Inst.getOpcode();
2855 unsigned M =
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002856 MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002857 MatchingInlineAsm, isParsingIntelSyntax());
2858 if (Match.empty() || LastOpcode != Inst.getOpcode())
2859 Match.push_back(M);
2860
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002861 // If this returned as a missing feature failure, remember that.
2862 if (Match.back() == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002863 ErrorInfoMissingFeature = ErrorInfoIgnore;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002864 }
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002865
2866 // Restore the size of the unsized memory operand if we modified it.
2867 if (UnsizedMemOp)
2868 UnsizedMemOp->Mem.Size = 0;
2869 }
2870
2871 // If we haven't matched anything yet, this is not a basic integer or FPU
Saleem Abdulrasoolc3f8ad32015-01-16 20:16:06 +00002872 // operation. There shouldn't be any ambiguity in our mnemonic table, so try
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002873 // matching with the unsized operand.
2874 if (Match.empty()) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002875 Match.push_back(MatchInstructionImpl(Operands, Inst, ErrorInfo,
2876 MatchingInlineAsm,
2877 isParsingIntelSyntax()));
2878 // If this returned as a missing feature failure, remember that.
2879 if (Match.back() == Match_MissingFeature)
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002880 ErrorInfoMissingFeature = ErrorInfo;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002881 }
2882
2883 // Restore the size of the unsized memory operand if we modified it.
2884 if (UnsizedMemOp)
2885 UnsizedMemOp->Mem.Size = 0;
2886
2887 // If it's a bad mnemonic, all results will be the same.
2888 if (Match.back() == Match_MnemonicFail) {
2889 ArrayRef<SMRange> Ranges =
2890 MatchingInlineAsm ? EmptyRanges : Op.getLocRange();
2891 return Error(IDLoc, "invalid instruction mnemonic '" + Mnemonic + "'",
2892 Ranges, MatchingInlineAsm);
2893 }
2894
2895 // If exactly one matched, then we treat that as a successful match (and the
2896 // instruction will already have been filled in correctly, since the failing
2897 // matches won't have modified it).
2898 unsigned NumSuccessfulMatches =
2899 std::count(std::begin(Match), std::end(Match), Match_Success);
2900 if (NumSuccessfulMatches == 1) {
2901 // Some instructions need post-processing to, for example, tweak which
2902 // encoding is selected. Loop on it while changes happen so the individual
2903 // transformations can chain off each other.
2904 if (!MatchingInlineAsm)
2905 while (processInstruction(Inst, Operands))
2906 ;
2907 Inst.setLoc(IDLoc);
2908 if (!MatchingInlineAsm)
2909 EmitInstruction(Inst, Operands, Out);
2910 Opcode = Inst.getOpcode();
2911 return false;
2912 } else if (NumSuccessfulMatches > 1) {
2913 assert(UnsizedMemOp &&
2914 "multiple matches only possible with unsized memory operands");
2915 ArrayRef<SMRange> Ranges =
2916 MatchingInlineAsm ? EmptyRanges : UnsizedMemOp->getLocRange();
2917 return Error(UnsizedMemOp->getStartLoc(),
2918 "ambiguous operand size for instruction '" + Mnemonic + "\'",
2919 Ranges, MatchingInlineAsm);
2920 }
2921
2922 // If one instruction matched with a missing feature, report this as a
2923 // missing feature.
2924 if (std::count(std::begin(Match), std::end(Match),
2925 Match_MissingFeature) == 1) {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00002926 ErrorInfo = ErrorInfoMissingFeature;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002927 return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature,
2928 MatchingInlineAsm);
2929 }
2930
2931 // If one instruction matched with an invalid operand, report this as an
2932 // operand failure.
2933 if (std::count(std::begin(Match), std::end(Match),
2934 Match_InvalidOperand) == 1) {
2935 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
2936 MatchingInlineAsm);
2937 }
2938
2939 // If all of these were an outright failure, report it in a useless way.
2940 return Error(IDLoc, "unknown instruction mnemonic", EmptyRanges,
2941 MatchingInlineAsm);
2942}
2943
Nico Weber42f79db2014-07-17 20:24:55 +00002944bool X86AsmParser::OmitRegisterFromClobberLists(unsigned RegNo) {
2945 return X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo);
2946}
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002947
Devang Patel4a6e7782012-01-12 18:03:40 +00002948bool X86AsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002949 MCAsmParser &Parser = getParser();
Chris Lattner72c0b592010-10-30 17:38:55 +00002950 StringRef IDVal = DirectiveID.getIdentifier();
2951 if (IDVal == ".word")
2952 return ParseDirectiveWord(2, DirectiveID.getLoc());
Evan Cheng481ebb02011-07-27 00:38:12 +00002953 else if (IDVal.startswith(".code"))
2954 return ParseDirectiveCode(IDVal, DirectiveID.getLoc());
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002955 else if (IDVal.startswith(".att_syntax")) {
Reid Klecknerce63b792014-08-06 23:21:13 +00002956 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2957 if (Parser.getTok().getString() == "prefix")
2958 Parser.Lex();
2959 else if (Parser.getTok().getString() == "noprefix")
2960 return Error(DirectiveID.getLoc(), "'.att_syntax noprefix' is not "
2961 "supported: registers must have a "
2962 "'%' prefix in .att_syntax");
2963 }
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002964 getParser().setAssemblerDialect(0);
2965 return false;
2966 } else if (IDVal.startswith(".intel_syntax")) {
Devang Patela173ee52012-01-31 18:14:05 +00002967 getParser().setAssemblerDialect(1);
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002968 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002969 if (Parser.getTok().getString() == "noprefix")
Craig Topper6bf3ed42012-07-18 04:59:16 +00002970 Parser.Lex();
Reid Klecknerce63b792014-08-06 23:21:13 +00002971 else if (Parser.getTok().getString() == "prefix")
2972 return Error(DirectiveID.getLoc(), "'.intel_syntax prefix' is not "
2973 "supported: registers must not have "
2974 "a '%' prefix in .intel_syntax");
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002975 }
2976 return false;
Michael Zuckerman02ecd432015-12-13 17:07:23 +00002977 } else if (IDVal == ".even")
2978 return parseDirectiveEven(DirectiveID.getLoc());
Chris Lattner72c0b592010-10-30 17:38:55 +00002979 return true;
2980}
2981
Michael Zuckerman02ecd432015-12-13 17:07:23 +00002982/// parseDirectiveEven
2983/// ::= .even
2984bool X86AsmParser::parseDirectiveEven(SMLoc L) {
2985 const MCSection *Section = getStreamer().getCurrentSection().first;
2986 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2987 TokError("unexpected token in directive");
2988 return false;
2989 }
2990 if (!Section) {
2991 getStreamer().InitSections(false);
2992 Section = getStreamer().getCurrentSection().first;
2993 }
2994 if (Section->UseCodeAlign())
2995 getStreamer().EmitCodeAlignment(2, 0);
2996 else
2997 getStreamer().EmitValueToAlignment(2, 0, 1, 0);
2998 return false;
2999}
Chris Lattner72c0b592010-10-30 17:38:55 +00003000/// ParseDirectiveWord
3001/// ::= .word [ expression (, expression)* ]
Devang Patel4a6e7782012-01-12 18:03:40 +00003002bool X86AsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003003 MCAsmParser &Parser = getParser();
Chris Lattner72c0b592010-10-30 17:38:55 +00003004 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3005 for (;;) {
3006 const MCExpr *Value;
David Majnemera375b262015-10-26 02:45:50 +00003007 SMLoc ExprLoc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003008 if (getParser().parseExpression(Value))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00003009 return false;
Chad Rosier51afe632012-06-27 22:34:28 +00003010
David Majnemera375b262015-10-26 02:45:50 +00003011 if (const auto *MCE = dyn_cast<MCConstantExpr>(Value)) {
3012 assert(Size <= 8 && "Invalid size");
3013 uint64_t IntValue = MCE->getValue();
3014 if (!isUIntN(8 * Size, IntValue) && !isIntN(8 * Size, IntValue))
3015 return Error(ExprLoc, "literal value out of range for directive");
3016 getStreamer().EmitIntValue(IntValue, Size);
3017 } else {
3018 getStreamer().EmitValue(Value, Size, ExprLoc);
3019 }
Chad Rosier51afe632012-06-27 22:34:28 +00003020
Chris Lattner72c0b592010-10-30 17:38:55 +00003021 if (getLexer().is(AsmToken::EndOfStatement))
3022 break;
Chad Rosier51afe632012-06-27 22:34:28 +00003023
Chris Lattner72c0b592010-10-30 17:38:55 +00003024 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00003025 if (getLexer().isNot(AsmToken::Comma)) {
3026 Error(L, "unexpected token in directive");
3027 return false;
3028 }
Chris Lattner72c0b592010-10-30 17:38:55 +00003029 Parser.Lex();
3030 }
3031 }
Chad Rosier51afe632012-06-27 22:34:28 +00003032
Chris Lattner72c0b592010-10-30 17:38:55 +00003033 Parser.Lex();
3034 return false;
3035}
3036
Evan Cheng481ebb02011-07-27 00:38:12 +00003037/// ParseDirectiveCode
Craig Topper3c80d622014-01-06 04:55:54 +00003038/// ::= .code16 | .code32 | .code64
Devang Patel4a6e7782012-01-12 18:03:40 +00003039bool X86AsmParser::ParseDirectiveCode(StringRef IDVal, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003040 MCAsmParser &Parser = getParser();
Craig Topper3c80d622014-01-06 04:55:54 +00003041 if (IDVal == ".code16") {
Evan Cheng481ebb02011-07-27 00:38:12 +00003042 Parser.Lex();
Craig Topper3c80d622014-01-06 04:55:54 +00003043 if (!is16BitMode()) {
3044 SwitchMode(X86::Mode16Bit);
3045 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3046 }
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00003047 } else if (IDVal == ".code32") {
Craig Topper3c80d622014-01-06 04:55:54 +00003048 Parser.Lex();
3049 if (!is32BitMode()) {
3050 SwitchMode(X86::Mode32Bit);
Evan Cheng481ebb02011-07-27 00:38:12 +00003051 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3052 }
3053 } else if (IDVal == ".code64") {
3054 Parser.Lex();
3055 if (!is64BitMode()) {
Craig Topper3c80d622014-01-06 04:55:54 +00003056 SwitchMode(X86::Mode64Bit);
Evan Cheng481ebb02011-07-27 00:38:12 +00003057 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code64);
3058 }
3059 } else {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00003060 Error(L, "unknown directive " + IDVal);
3061 return false;
Evan Cheng481ebb02011-07-27 00:38:12 +00003062 }
Chris Lattner72c0b592010-10-30 17:38:55 +00003063
Evan Cheng481ebb02011-07-27 00:38:12 +00003064 return false;
3065}
Chris Lattner72c0b592010-10-30 17:38:55 +00003066
Daniel Dunbar71475772009-07-17 20:42:00 +00003067// Force static initialization.
3068extern "C" void LLVMInitializeX86AsmParser() {
Devang Patel4a6e7782012-01-12 18:03:40 +00003069 RegisterMCAsmParser<X86AsmParser> X(TheX86_32Target);
3070 RegisterMCAsmParser<X86AsmParser> Y(TheX86_64Target);
Daniel Dunbar71475772009-07-17 20:42:00 +00003071}
Daniel Dunbar00331992009-07-29 00:02:19 +00003072
Chris Lattner3e4582a2010-09-06 19:11:01 +00003073#define GET_REGISTER_MATCHER
3074#define GET_MATCHER_IMPLEMENTATION
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00003075#define GET_SUBTARGET_FEATURE_NAME
Daniel Dunbar00331992009-07-29 00:02:19 +00003076#include "X86GenAsmMatcher.inc"