blob: 06500289c971ab85bbb9e1a520c55ef7adfe7f9f [file] [log] [blame]
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00001//===-- RegAllocGreedy.cpp - greedy register allocator --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RAGreedy function pass for register allocation in
11// optimized builds.
12//
13//===----------------------------------------------------------------------===//
14
Jakob Stoklund Olesen4d7432e2010-12-10 22:21:05 +000015#include "AllocationOrder.h"
Jakob Stoklund Olesen91cbcaf2011-04-02 06:03:35 +000016#include "InterferenceCache.h"
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +000017#include "LiveDebugVariables.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000018#include "RegAllocBase.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000019#include "SpillPlacement.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "Spiller.h"
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +000021#include "SplitKit.h"
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000022#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000023#include "llvm/Analysis/AliasAnalysis.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000024#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +000025#include "llvm/CodeGen/EdgeBundles.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000026#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Pete Cooper3ca96f92012-04-02 22:44:18 +000027#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000028#include "llvm/CodeGen/LiveRegMatrix.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000029#include "llvm/CodeGen/LiveStackAnalysis.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000030#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +000031#include "llvm/CodeGen/MachineDominators.h"
Adam Nemeta9640662017-01-25 23:20:33 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000034#include "llvm/CodeGen/MachineLoopInfo.h"
Adam Nemeta9640662017-01-25 23:20:33 +000035#include "llvm/CodeGen/MachineOptimizationRemarkEmitter.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Wei Mi9a16d652016-04-13 03:08:27 +000037#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000038#include "llvm/CodeGen/RegAllocRegistry.h"
Quentin Colombet1fb3362a2014-01-02 22:47:22 +000039#include "llvm/CodeGen/RegisterClassInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000040#include "llvm/CodeGen/VirtRegMap.h"
Quentin Colombet96bd2a12014-04-04 02:05:21 +000041#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/PassAnalysisSupport.h"
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +000043#include "llvm/Support/BranchProbability.h"
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +000044#include "llvm/Support/CommandLine.h"
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000045#include "llvm/Support/Debug.h"
46#include "llvm/Support/ErrorHandling.h"
Jakob Stoklund Olesen92da7052010-12-11 00:19:56 +000047#include "llvm/Support/Timer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000048#include "llvm/Support/raw_ostream.h"
Wei Mi9a16d652016-04-13 03:08:27 +000049#include "llvm/Target/TargetInstrInfo.h"
Quentin Colombet5caa6a22014-07-02 18:32:04 +000050#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +000051#include <queue>
52
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +000053using namespace llvm;
54
Chandler Carruth1b9dde02014-04-22 02:02:50 +000055#define DEBUG_TYPE "regalloc"
56
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000057STATISTIC(NumGlobalSplits, "Number of split global live ranges");
58STATISTIC(NumLocalSplits, "Number of split local live ranges");
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +000059STATISTIC(NumEvicted, "Number of interferences evicted");
60
Wei Mi9a16d652016-04-13 03:08:27 +000061static cl::opt<SplitEditor::ComplementSpillMode> SplitSpillMode(
62 "split-spill-mode", cl::Hidden,
63 cl::desc("Spill mode for splitting live ranges"),
64 cl::values(clEnumValN(SplitEditor::SM_Partition, "default", "Default"),
65 clEnumValN(SplitEditor::SM_Size, "size", "Optimize for size"),
Mehdi Amini732afdd2016-10-08 19:41:06 +000066 clEnumValN(SplitEditor::SM_Speed, "speed", "Optimize for speed")),
Wei Mi9a16d652016-04-13 03:08:27 +000067 cl::init(SplitEditor::SM_Speed));
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +000068
Quentin Colombet87769712014-02-05 22:13:59 +000069static cl::opt<unsigned>
70LastChanceRecoloringMaxDepth("lcr-max-depth", cl::Hidden,
71 cl::desc("Last chance recoloring max depth"),
72 cl::init(5));
73
74static cl::opt<unsigned> LastChanceRecoloringMaxInterference(
75 "lcr-max-interf", cl::Hidden,
76 cl::desc("Last chance recoloring maximum number of considered"
77 " interference at a time"),
78 cl::init(8));
79
Quentin Colombet567e30b2014-04-11 21:39:44 +000080static cl::opt<bool>
Quentin Colombet4344da12014-04-11 21:51:09 +000081ExhaustiveSearch("exhaustive-register-search", cl::NotHidden,
Quentin Colombet567e30b2014-04-11 21:39:44 +000082 cl::desc("Exhaustive Search for registers bypassing the depth "
83 "and interference cutoffs of last chance recoloring"));
84
Quentin Colombete1a36632014-07-01 14:08:37 +000085static cl::opt<bool> EnableLocalReassignment(
86 "enable-local-reassign", cl::Hidden,
87 cl::desc("Local reassignment can yield better allocation decisions, but "
88 "may be compile time intensive"),
Quentin Colombet5caa6a22014-07-02 18:32:04 +000089 cl::init(false));
Quentin Colombete1a36632014-07-01 14:08:37 +000090
Quentin Colombet11922942015-07-17 23:04:06 +000091static cl::opt<bool> EnableDeferredSpilling(
92 "enable-deferred-spilling", cl::Hidden,
93 cl::desc("Instead of spilling a variable right away, defer the actual "
94 "code insertion to the end of the allocation. That way the "
95 "allocator might still find a suitable coloring for this "
96 "variable because of other evicted variables."),
97 cl::init(false));
98
Manman Ren78cf02a2014-03-25 00:16:25 +000099// FIXME: Find a good default for this flag and remove the flag.
100static cl::opt<unsigned>
101CSRFirstTimeCost("regalloc-csr-first-time-cost",
102 cl::desc("Cost for first time use of callee-saved register."),
103 cl::init(0), cl::Hidden);
104
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000105static RegisterRegAlloc greedyRegAlloc("greedy", "greedy register allocator",
106 createGreedyRegisterAllocator);
107
108namespace {
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000109class RAGreedy : public MachineFunctionPass,
110 public RegAllocBase,
111 private LiveRangeEdit::Delegate {
Quentin Colombet87769712014-02-05 22:13:59 +0000112 // Convenient shortcuts.
113 typedef std::priority_queue<std::pair<unsigned, unsigned> > PQueue;
114 typedef SmallPtrSet<LiveInterval *, 4> SmallLISet;
115 typedef SmallSet<unsigned, 16> SmallVirtRegSet;
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000116
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000117 // context
118 MachineFunction *MF;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000119
Quentin Colombet1fb3362a2014-01-02 22:47:22 +0000120 // Shortcuts to some useful interface.
121 const TargetInstrInfo *TII;
122 const TargetRegisterInfo *TRI;
123 RegisterClassInfo RCI;
124
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000125 // analyses
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000126 SlotIndexes *Indexes;
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000127 MachineBlockFrequencyInfo *MBFI;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000128 MachineDominatorTree *DomTree;
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +0000129 MachineLoopInfo *Loops;
Adam Nemeta9640662017-01-25 23:20:33 +0000130 MachineOptimizationRemarkEmitter *ORE;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000131 EdgeBundles *Bundles;
132 SpillPlacement *SpillPlacer;
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +0000133 LiveDebugVariables *DebugVars;
Wei Mic0223702016-07-08 21:08:09 +0000134 AliasAnalysis *AA;
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000135
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000136 // state
Ahmed Charles56440fd2014-03-06 05:51:42 +0000137 std::unique_ptr<Spiller> SpillerInstance;
Quentin Colombet87769712014-02-05 22:13:59 +0000138 PQueue Queue;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000139 unsigned NextCascade;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000140
141 // Live ranges pass through a number of stages as we try to allocate them.
142 // Some of the stages may also create new live ranges:
143 //
144 // - Region splitting.
145 // - Per-block splitting.
146 // - Local splitting.
147 // - Spilling.
148 //
149 // Ranges produced by one of the stages skip the previous stages when they are
150 // dequeued. This improves performance because we can skip interference checks
151 // that are unlikely to give any results. It also guarantees that the live
152 // range splitting algorithm terminates, something that is otherwise hard to
153 // ensure.
154 enum LiveRangeStage {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000155 /// Newly created live range that has never been queued.
156 RS_New,
157
158 /// Only attempt assignment and eviction. Then requeue as RS_Split.
159 RS_Assign,
160
161 /// Attempt live range splitting if assignment is impossible.
162 RS_Split,
163
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000164 /// Attempt more aggressive live range splitting that is guaranteed to make
165 /// progress. This is used for split products that may not be making
166 /// progress.
167 RS_Split2,
168
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000169 /// Live range will be spilled. No more splitting will be attempted.
170 RS_Spill,
171
Quentin Colombet11922942015-07-17 23:04:06 +0000172
173 /// Live range is in memory. Because of other evictions, it might get moved
174 /// in a register in the end.
175 RS_Memory,
176
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000177 /// There is nothing more we can do to this live range. Abort compilation
178 /// if it can't be assigned.
179 RS_Done
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000180 };
181
Quentin Colombet96bd2a12014-04-04 02:05:21 +0000182 // Enum CutOffStage to keep a track whether the register allocation failed
183 // because of the cutoffs encountered in last chance recoloring.
184 // Note: This is used as bitmask. New value should be next power of 2.
185 enum CutOffStage {
186 // No cutoffs encountered
187 CO_None = 0,
188
189 // lcr-max-depth cutoff encountered
190 CO_Depth = 1,
191
192 // lcr-max-interf cutoff encountered
193 CO_Interf = 2
194 };
195
196 uint8_t CutOffInfo;
197
Eli Friedman78bffa52013-09-10 23:18:14 +0000198#ifndef NDEBUG
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000199 static const char *const StageName[];
Eli Friedman78bffa52013-09-10 23:18:14 +0000200#endif
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000201
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000202 // RegInfo - Keep additional information about each live range.
203 struct RegInfo {
204 LiveRangeStage Stage;
205
206 // Cascade - Eviction loop prevention. See canEvictInterference().
207 unsigned Cascade;
208
209 RegInfo() : Stage(RS_New), Cascade(0) {}
210 };
211
212 IndexedMap<RegInfo, VirtReg2IndexFunctor> ExtraRegInfo;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000213
214 LiveRangeStage getStage(const LiveInterval &VirtReg) const {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000215 return ExtraRegInfo[VirtReg.reg].Stage;
216 }
217
218 void setStage(const LiveInterval &VirtReg, LiveRangeStage Stage) {
219 ExtraRegInfo.resize(MRI->getNumVirtRegs());
220 ExtraRegInfo[VirtReg.reg].Stage = Stage;
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000221 }
222
223 template<typename Iterator>
224 void setStage(Iterator Begin, Iterator End, LiveRangeStage NewStage) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000225 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000226 for (;Begin != End; ++Begin) {
Mark Laceyf9ea8852013-08-14 23:50:04 +0000227 unsigned Reg = *Begin;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000228 if (ExtraRegInfo[Reg].Stage == RS_New)
229 ExtraRegInfo[Reg].Stage = NewStage;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000230 }
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +0000231 }
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000232
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000233 /// Cost of evicting interference.
234 struct EvictionCost {
235 unsigned BrokenHints; ///< Total number of broken hints.
236 float MaxWeight; ///< Maximum spill weight evicted.
237
Andrew Trick3621b8a2013-11-22 19:07:38 +0000238 EvictionCost(): BrokenHints(0), MaxWeight(0) {}
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000239
Andrew Trick84852572013-07-25 18:35:14 +0000240 bool isMax() const { return BrokenHints == ~0u; }
241
Andrew Trick3621b8a2013-11-22 19:07:38 +0000242 void setMax() { BrokenHints = ~0u; }
243
244 void setBrokenHints(unsigned NHints) { BrokenHints = NHints; }
245
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000246 bool operator<(const EvictionCost &O) const {
Benjamin Kramerb2f034b2014-03-03 19:58:30 +0000247 return std::tie(BrokenHints, MaxWeight) <
248 std::tie(O.BrokenHints, O.MaxWeight);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000249 }
250 };
251
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000252 // splitting state.
Ahmed Charles56440fd2014-03-06 05:51:42 +0000253 std::unique_ptr<SplitAnalysis> SA;
254 std::unique_ptr<SplitEditor> SE;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000255
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000256 /// Cached per-block interference maps
257 InterferenceCache IntfCache;
258
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +0000259 /// All basic blocks where the current register has uses.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000260 SmallVector<SpillPlacement::BlockConstraint, 8> SplitConstraints;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000261
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000262 /// Global live range splitting candidate info.
263 struct GlobalSplitCandidate {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000264 // Register intended for assignment, or 0.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000265 unsigned PhysReg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000266
267 // SplitKit interval index for this candidate.
268 unsigned IntvIdx;
269
270 // Interference for PhysReg.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000271 InterferenceCache::Cursor Intf;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000272
273 // Bundles where this candidate should be live.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000274 BitVector LiveBundles;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000275 SmallVector<unsigned, 8> ActiveBlocks;
276
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000277 void reset(InterferenceCache &Cache, unsigned Reg) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000278 PhysReg = Reg;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000279 IntvIdx = 0;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000280 Intf.setPhysReg(Cache, Reg);
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000281 LiveBundles.clear();
282 ActiveBlocks.clear();
283 }
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000284
285 // Set B[i] = C for every live bundle where B[i] was NoCand.
286 unsigned getBundles(SmallVectorImpl<unsigned> &B, unsigned C) {
287 unsigned Count = 0;
288 for (int i = LiveBundles.find_first(); i >= 0;
289 i = LiveBundles.find_next(i))
290 if (B[i] == NoCand) {
291 B[i] = C;
292 Count++;
293 }
294 return Count;
295 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000296 };
297
Aditya Nandakumarc1fd0dd2013-11-19 23:51:32 +0000298 /// Candidate info for each PhysReg in AllocationOrder.
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000299 /// This vector never shrinks, but grows to the size of the largest register
300 /// class.
301 SmallVector<GlobalSplitCandidate, 32> GlobalCand;
302
Alp Toker61007d82014-03-02 03:20:38 +0000303 enum : unsigned { NoCand = ~0u };
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000304
305 /// Candidate map. Each edge bundle is assigned to a GlobalCand entry, or to
306 /// NoCand which indicates the stack interval.
307 SmallVector<unsigned, 32> BundleCand;
308
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +0000309 /// Callee-save register cost, calculated once per machine function.
310 BlockFrequency CSRCost;
311
Quentin Colombet5caa6a22014-07-02 18:32:04 +0000312 /// Run or not the local reassignment heuristic. This information is
313 /// obtained from the TargetSubtargetInfo.
314 bool EnableLocalReassign;
315
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000316 /// Set of broken hints that may be reconciled later because of eviction.
317 SmallSetVector<LiveInterval *, 8> SetOfBrokenHints;
318
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000319public:
320 RAGreedy();
321
322 /// Return the pass name.
Mehdi Amini117296c2016-10-01 02:56:57 +0000323 StringRef getPassName() const override { return "Greedy Register Allocator"; }
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000324
325 /// RAGreedy analysis usage.
Craig Topper4584cd52014-03-07 09:26:03 +0000326 void getAnalysisUsage(AnalysisUsage &AU) const override;
327 void releaseMemory() override;
328 Spiller &spiller() override { return *SpillerInstance; }
329 void enqueue(LiveInterval *LI) override;
330 LiveInterval *dequeue() override;
331 unsigned selectOrSplit(LiveInterval&, SmallVectorImpl<unsigned>&) override;
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000332 void aboutToRemoveInterval(LiveInterval &) override;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000333
334 /// Perform register allocation.
Craig Topper4584cd52014-03-07 09:26:03 +0000335 bool runOnMachineFunction(MachineFunction &mf) override;
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000336
Matthias Braun90799ce2016-08-23 21:19:49 +0000337 MachineFunctionProperties getRequiredProperties() const override {
338 return MachineFunctionProperties().set(
339 MachineFunctionProperties::Property::NoPHIs);
340 }
341
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000342 static char ID;
Andrew Trickccef0982010-12-09 18:15:21 +0000343
344private:
Quentin Colombet87769712014-02-05 22:13:59 +0000345 unsigned selectOrSplitImpl(LiveInterval &, SmallVectorImpl<unsigned> &,
346 SmallVirtRegSet &, unsigned = 0);
347
Craig Topper4584cd52014-03-07 09:26:03 +0000348 bool LRE_CanEraseVirtReg(unsigned) override;
349 void LRE_WillShrinkVirtReg(unsigned) override;
350 void LRE_DidCloneVirtReg(unsigned, unsigned) override;
Quentin Colombet87769712014-02-05 22:13:59 +0000351 void enqueue(PQueue &CurQueue, LiveInterval *LI);
352 LiveInterval *dequeue(PQueue &CurQueue);
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000353
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000354 BlockFrequency calcSpillCost();
355 bool addSplitConstraints(InterferenceCache::Cursor, BlockFrequency&);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000356 void addThroughConstraints(InterferenceCache::Cursor, ArrayRef<unsigned>);
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +0000357 void growRegion(GlobalSplitCandidate &Cand);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000358 BlockFrequency calcGlobalSplitCost(GlobalSplitCandidate&);
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +0000359 bool calcCompactRegion(GlobalSplitCandidate&);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +0000360 void splitAroundRegion(LiveRangeEdit&, ArrayRef<unsigned>);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000361 void calcGapWeights(unsigned, SmallVectorImpl<float>&);
Andrew Trick8bb0a252013-07-25 18:35:19 +0000362 unsigned canReassign(LiveInterval &VirtReg, unsigned PhysReg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000363 bool shouldEvict(LiveInterval &A, bool, LiveInterval &B, bool);
364 bool canEvictInterference(LiveInterval&, unsigned, bool, EvictionCost&);
365 void evictInterference(LiveInterval&, unsigned,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000366 SmallVectorImpl<unsigned>&);
Quentin Colombet87769712014-02-05 22:13:59 +0000367 bool mayRecolorAllInterferences(unsigned PhysReg, LiveInterval &VirtReg,
368 SmallLISet &RecoloringCandidates,
369 const SmallVirtRegSet &FixedRegisters);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000370
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000371 unsigned tryAssign(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000372 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000373 unsigned tryEvict(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000374 SmallVectorImpl<unsigned>&, unsigned = ~0u);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000375 unsigned tryRegionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000376 SmallVectorImpl<unsigned>&);
Manman Ren9db66b32014-03-24 23:23:42 +0000377 /// Calculate cost of region splitting.
378 unsigned calculateRegionSplitCost(LiveInterval &VirtReg,
379 AllocationOrder &Order,
380 BlockFrequency &BestCost,
Manman Ren78cf02a2014-03-25 00:16:25 +0000381 unsigned &NumCands, bool IgnoreCSR);
Manman Ren9db66b32014-03-24 23:23:42 +0000382 /// Perform region splitting.
383 unsigned doRegionSplit(LiveInterval &VirtReg, unsigned BestCand,
384 bool HasCompact,
385 SmallVectorImpl<unsigned> &NewVRegs);
Manman Ren9dee4492014-03-27 21:21:57 +0000386 /// Check other options before using a callee-saved register for the first
387 /// time.
388 unsigned tryAssignCSRFirstTime(LiveInterval &VirtReg, AllocationOrder &Order,
389 unsigned PhysReg, unsigned &CostPerUseLimit,
390 SmallVectorImpl<unsigned> &NewVRegs);
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +0000391 void initializeCSRCost();
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +0000392 unsigned tryBlockSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000393 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +0000394 unsigned tryInstructionSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000395 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +0000396 unsigned tryLocalSplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000397 SmallVectorImpl<unsigned>&);
Jakob Stoklund Olesen3d7b8062010-12-14 00:37:44 +0000398 unsigned trySplit(LiveInterval&, AllocationOrder&,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000399 SmallVectorImpl<unsigned>&);
Quentin Colombet87769712014-02-05 22:13:59 +0000400 unsigned tryLastChanceRecoloring(LiveInterval &, AllocationOrder &,
401 SmallVectorImpl<unsigned> &,
402 SmallVirtRegSet &, unsigned);
403 bool tryRecoloringCandidates(PQueue &, SmallVectorImpl<unsigned> &,
404 SmallVirtRegSet &, unsigned);
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000405 void tryHintRecoloring(LiveInterval &);
406 void tryHintsRecoloring();
407
408 /// Model the information carried by one end of a copy.
409 struct HintInfo {
410 /// The frequency of the copy.
411 BlockFrequency Freq;
412 /// The virtual register or physical register.
413 unsigned Reg;
414 /// Its currently assigned register.
415 /// In case of a physical register Reg == PhysReg.
416 unsigned PhysReg;
417 HintInfo(BlockFrequency Freq, unsigned Reg, unsigned PhysReg)
418 : Freq(Freq), Reg(Reg), PhysReg(PhysReg) {}
419 };
420 typedef SmallVector<HintInfo, 4> HintsInfo;
421 BlockFrequency getBrokenHintFreq(const HintsInfo &, unsigned);
422 void collectHintInfo(unsigned, HintsInfo &);
Matthias Braun953393a2015-07-14 17:38:17 +0000423
424 bool isUnusedCalleeSavedReg(unsigned PhysReg) const;
Adam Nemeta9640662017-01-25 23:20:33 +0000425
426 /// Compute and report the number of spills and reloads for a loop.
427 void reportNumberOfSplillsReloads(MachineLoop *L, unsigned &Reloads,
428 unsigned &FoldedReloads, unsigned &Spills,
429 unsigned &FoldedSpills);
430
431 /// Report the number of spills and reloads for each loop.
432 void reportNumberOfSplillsReloads() {
433 for (MachineLoop *L : *Loops) {
434 unsigned Reloads, FoldedReloads, Spills, FoldedSpills;
435 reportNumberOfSplillsReloads(L, Reloads, FoldedReloads, Spills,
436 FoldedSpills);
437 }
438 }
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000439};
440} // end anonymous namespace
441
442char RAGreedy::ID = 0;
Tom Stellard11e60ff2016-11-14 21:50:13 +0000443char &llvm::RAGreedyID = RAGreedy::ID;
444
445INITIALIZE_PASS_BEGIN(RAGreedy, "greedy",
446 "Greedy Register Allocator", false, false)
447INITIALIZE_PASS_DEPENDENCY(LiveDebugVariables)
448INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
449INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
450INITIALIZE_PASS_DEPENDENCY(RegisterCoalescer)
451INITIALIZE_PASS_DEPENDENCY(MachineScheduler)
452INITIALIZE_PASS_DEPENDENCY(LiveStacks)
453INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
454INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
455INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
456INITIALIZE_PASS_DEPENDENCY(LiveRegMatrix)
457INITIALIZE_PASS_DEPENDENCY(EdgeBundles)
458INITIALIZE_PASS_DEPENDENCY(SpillPlacement)
Adam Nemeta9640662017-01-25 23:20:33 +0000459INITIALIZE_PASS_DEPENDENCY(MachineOptimizationRemarkEmitterPass)
Tom Stellard11e60ff2016-11-14 21:50:13 +0000460INITIALIZE_PASS_END(RAGreedy, "greedy",
461 "Greedy Register Allocator", false, false)
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000462
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000463#ifndef NDEBUG
464const char *const RAGreedy::StageName[] = {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000465 "RS_New",
466 "RS_Assign",
467 "RS_Split",
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000468 "RS_Split2",
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000469 "RS_Spill",
Quentin Colombet11922942015-07-17 23:04:06 +0000470 "RS_Memory",
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000471 "RS_Done"
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000472};
473#endif
474
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000475// Hysteresis to use when comparing floats.
476// This helps stabilize decisions based on float comparisons.
NAKAMURA Takumia71003a2014-02-04 06:29:38 +0000477const float Hysteresis = (2007 / 2048.0f); // 0.97998046875
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +0000478
479
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000480FunctionPass* llvm::createGreedyRegisterAllocator() {
481 return new RAGreedy();
482}
483
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000484RAGreedy::RAGreedy(): MachineFunctionPass(ID) {
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000485}
486
487void RAGreedy::getAnalysisUsage(AnalysisUsage &AU) const {
488 AU.setPreservesCFG();
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000489 AU.addRequired<MachineBlockFrequencyInfo>();
490 AU.addPreserved<MachineBlockFrequencyInfo>();
Chandler Carruth7b560d42015-09-09 17:55:00 +0000491 AU.addRequired<AAResultsWrapperPass>();
492 AU.addPreserved<AAResultsWrapperPass>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000493 AU.addRequired<LiveIntervals>();
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000494 AU.addPreserved<LiveIntervals>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000495 AU.addRequired<SlotIndexes>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000496 AU.addPreserved<SlotIndexes>();
Jakob Stoklund Olesen6aa0fbf2011-04-05 21:40:37 +0000497 AU.addRequired<LiveDebugVariables>();
498 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000499 AU.addRequired<LiveStacks>();
500 AU.addPreserved<LiveStacks>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +0000501 AU.addRequired<MachineDominatorTree>();
502 AU.addPreserved<MachineDominatorTree>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000503 AU.addRequired<MachineLoopInfo>();
504 AU.addPreserved<MachineLoopInfo>();
505 AU.addRequired<VirtRegMap>();
506 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000507 AU.addRequired<LiveRegMatrix>();
508 AU.addPreserved<LiveRegMatrix>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000509 AU.addRequired<EdgeBundles>();
510 AU.addRequired<SpillPlacement>();
Adam Nemeta9640662017-01-25 23:20:33 +0000511 AU.addRequired<MachineOptimizationRemarkEmitterPass>();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000512 MachineFunctionPass::getAnalysisUsage(AU);
513}
514
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000515
516//===----------------------------------------------------------------------===//
517// LiveRangeEdit delegate methods
518//===----------------------------------------------------------------------===//
519
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000520bool RAGreedy::LRE_CanEraseVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000521 if (VRM->hasPhys(VirtReg)) {
Quentin Colombeta799e2e2015-01-08 01:16:39 +0000522 LiveInterval &LI = LIS->getInterval(VirtReg);
523 Matrix->unassign(LI);
524 aboutToRemoveInterval(LI);
Jakob Stoklund Olesen43a87502011-03-13 01:23:11 +0000525 return true;
526 }
527 // Unassigned virtreg is probably in the priority queue.
528 // RegAllocBase will erase it after dequeueing.
529 return false;
530}
Jakob Stoklund Olesen8e089642011-03-09 00:57:29 +0000531
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000532void RAGreedy::LRE_WillShrinkVirtReg(unsigned VirtReg) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000533 if (!VRM->hasPhys(VirtReg))
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000534 return;
535
536 // Register is assigned, put it back on the queue for reassignment.
537 LiveInterval &LI = LIS->getInterval(VirtReg);
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000538 Matrix->unassign(LI);
Jakob Stoklund Olesene14b2b22011-03-16 22:56:16 +0000539 enqueue(&LI);
540}
541
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000542void RAGreedy::LRE_DidCloneVirtReg(unsigned New, unsigned Old) {
Jakob Stoklund Olesen811b9c42011-09-14 17:34:37 +0000543 // Cloning a register we haven't even heard about yet? Just ignore it.
544 if (!ExtraRegInfo.inBounds(Old))
545 return;
546
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000547 // LRE may clone a virtual register because dead code elimination causes it to
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000548 // be split into connected components. The new components are much smaller
549 // than the original, so they should get a new chance at being assigned.
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000550 // same stage as the parent.
Jakob Stoklund Olesen5387bd32011-07-26 00:54:56 +0000551 ExtraRegInfo[Old].Stage = RS_Assign;
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000552 ExtraRegInfo.grow(New);
553 ExtraRegInfo[New] = ExtraRegInfo[Old];
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000554}
555
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000556void RAGreedy::releaseMemory() {
David Blaikieb61064e2014-07-19 01:05:11 +0000557 SpillerInstance.reset();
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000558 ExtraRegInfo.clear();
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +0000559 GlobalCand.clear();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +0000560}
561
Quentin Colombet87769712014-02-05 22:13:59 +0000562void RAGreedy::enqueue(LiveInterval *LI) { enqueue(Queue, LI); }
563
564void RAGreedy::enqueue(PQueue &CurQueue, LiveInterval *LI) {
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000565 // Prioritize live ranges by size, assigning larger ranges first.
566 // The queue holds (size, reg) pairs.
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000567 const unsigned Size = LI->getSize();
568 const unsigned Reg = LI->reg;
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000569 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
570 "Can only enqueue virtual registers");
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +0000571 unsigned Prio;
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000572
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000573 ExtraRegInfo.grow(Reg);
574 if (ExtraRegInfo[Reg].Stage == RS_New)
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000575 ExtraRegInfo[Reg].Stage = RS_Assign;
Jakob Stoklund Olesendd9a2ec2011-03-30 02:52:39 +0000576
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000577 if (ExtraRegInfo[Reg].Stage == RS_Split) {
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000578 // Unsplit ranges that couldn't be allocated immediately are deferred until
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +0000579 // everything else has been allocated.
580 Prio = Size;
Quentin Colombet11922942015-07-17 23:04:06 +0000581 } else if (ExtraRegInfo[Reg].Stage == RS_Memory) {
582 // Memory operand should be considered last.
583 // Change the priority such that Memory operand are assigned in
584 // the reverse order that they came in.
585 // TODO: Make this a member variable and probably do something about hints.
586 static unsigned MemOp = 0;
587 Prio = MemOp++;
Jakob Stoklund Olesencad845f2011-07-28 20:48:23 +0000588 } else {
Andrew Trick52a00932014-02-26 22:07:26 +0000589 // Giant live ranges fall back to the global assignment heuristic, which
590 // prevents excessive spilling in pathological cases.
591 bool ReverseLocal = TRI->reverseLocalAssignment();
Matthias Brauna354cdd2015-03-31 19:57:53 +0000592 const TargetRegisterClass &RC = *MRI->getRegClass(Reg);
Renato Golin4e31ae12014-10-03 12:20:53 +0000593 bool ForceGlobal = !ReverseLocal &&
Matthias Brauna354cdd2015-03-31 19:57:53 +0000594 (Size / SlotIndex::InstrDist) > (2 * RC.getNumRegs());
Andrew Trick52a00932014-02-26 22:07:26 +0000595
596 if (ExtraRegInfo[Reg].Stage == RS_Assign && !ForceGlobal && !LI->empty() &&
Andrew Trick84852572013-07-25 18:35:14 +0000597 LIS->intervalIsInOneMBB(*LI)) {
598 // Allocate original local ranges in linear instruction order. Since they
599 // are singly defined, this produces optimal coloring in the absence of
600 // global interference and other constraints.
Andrew Trick52a00932014-02-26 22:07:26 +0000601 if (!ReverseLocal)
Andrew Trick2d8826a2013-12-11 03:40:15 +0000602 Prio = LI->beginIndex().getInstrDistance(Indexes->getLastIndex());
603 else {
604 // Allocating bottom up may allow many short LRGs to be assigned first
605 // to one of the cheap registers. This could be much faster for very
606 // large blocks on targets with many physical registers.
Matthias Braunf5f89b92015-03-31 19:57:49 +0000607 Prio = Indexes->getZeroIndex().getInstrDistance(LI->endIndex());
Andrew Trick2d8826a2013-12-11 03:40:15 +0000608 }
Matthias Brauna354cdd2015-03-31 19:57:53 +0000609 Prio |= RC.AllocationPriority << 24;
610 } else {
Andrew Trick84852572013-07-25 18:35:14 +0000611 // Allocate global and split ranges in long->short order. Long ranges that
612 // don't fit should be spilled (or split) ASAP so they don't create
613 // interference. Mark a bit to prioritize global above local ranges.
614 Prio = (1u << 29) + Size;
615 }
616 // Mark a higher bit to prioritize global and local above RS_Split.
617 Prio |= (1u << 31);
Jakob Stoklund Olesenb51f65c2011-02-23 00:56:56 +0000618
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000619 // Boost ranges that have a physical register hint.
Jakob Stoklund Olesen74052b02012-12-03 23:23:50 +0000620 if (VRM->hasKnownPreference(Reg))
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +0000621 Prio |= (1u << 30);
622 }
Andrew Trickf4b1ee32013-07-25 18:35:22 +0000623 // The virtual register number is a tie breaker for same-sized ranges.
624 // Give lower vreg numbers higher priority to assign them first.
Quentin Colombet87769712014-02-05 22:13:59 +0000625 CurQueue.push(std::make_pair(Prio, ~Reg));
Jakob Stoklund Oleseneaa650a2010-12-08 22:57:16 +0000626}
627
Quentin Colombet87769712014-02-05 22:13:59 +0000628LiveInterval *RAGreedy::dequeue() { return dequeue(Queue); }
629
630LiveInterval *RAGreedy::dequeue(PQueue &CurQueue) {
631 if (CurQueue.empty())
Craig Topperc0196b12014-04-14 00:51:57 +0000632 return nullptr;
Quentin Colombet87769712014-02-05 22:13:59 +0000633 LiveInterval *LI = &LIS->getInterval(~CurQueue.top().second);
634 CurQueue.pop();
Jakob Stoklund Olesen2329c542011-02-22 23:01:52 +0000635 return LI;
636}
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000637
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000638
639//===----------------------------------------------------------------------===//
640// Direct Assignment
641//===----------------------------------------------------------------------===//
642
643/// tryAssign - Try to assign VirtReg to an available register.
644unsigned RAGreedy::tryAssign(LiveInterval &VirtReg,
645 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000646 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000647 Order.rewind();
648 unsigned PhysReg;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000649 while ((PhysReg = Order.next()))
650 if (!Matrix->checkInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000651 break;
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000652 if (!PhysReg || Order.isHint())
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000653 return PhysReg;
654
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000655 // PhysReg is available, but there may be a better choice.
656
657 // If we missed a simple hint, try to cheaply evict interference from the
658 // preferred register.
659 if (unsigned Hint = MRI->getSimpleHint(VirtReg.reg))
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000660 if (Order.isHint(Hint)) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000661 DEBUG(dbgs() << "missed hint " << PrintReg(Hint, TRI) << '\n');
Andrew Trick3621b8a2013-11-22 19:07:38 +0000662 EvictionCost MaxCost;
663 MaxCost.setBrokenHints(1);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000664 if (canEvictInterference(VirtReg, Hint, true, MaxCost)) {
665 evictInterference(VirtReg, Hint, NewVRegs);
666 return Hint;
667 }
Quentin Colombetfb9b0cd2016-11-16 01:07:12 +0000668 // Record the missed hint, we may be able to recover
669 // at the end if the surrounding allocation changed.
670 SetOfBrokenHints.insert(&VirtReg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000671 }
672
673 // Try to evict interference from a cheaper alternative.
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000674 unsigned Cost = TRI->getCostPerUse(PhysReg);
675
676 // Most registers have 0 additional cost.
677 if (!Cost)
678 return PhysReg;
679
680 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is available at cost " << Cost
681 << '\n');
682 unsigned CheapReg = tryEvict(VirtReg, Order, NewVRegs, Cost);
683 return CheapReg ? CheapReg : PhysReg;
684}
685
686
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000687//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000688// Interference eviction
689//===----------------------------------------------------------------------===//
690
Andrew Trick8bb0a252013-07-25 18:35:19 +0000691unsigned RAGreedy::canReassign(LiveInterval &VirtReg, unsigned PrevReg) {
Matthias Braun5d1f12d2015-07-15 22:16:00 +0000692 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo, Matrix);
Andrew Trick8bb0a252013-07-25 18:35:19 +0000693 unsigned PhysReg;
694 while ((PhysReg = Order.next())) {
695 if (PhysReg == PrevReg)
696 continue;
697
698 MCRegUnitIterator Units(PhysReg, TRI);
699 for (; Units.isValid(); ++Units) {
700 // Instantiate a "subquery", not to be confused with the Queries array.
Matthias Braun173e1142017-03-01 21:48:12 +0000701 LiveIntervalUnion::Query subQ(VirtReg, Matrix->getLiveUnions()[*Units]);
Andrew Trick8bb0a252013-07-25 18:35:19 +0000702 if (subQ.checkInterference())
703 break;
704 }
705 // If no units have interference, break out with the current PhysReg.
706 if (!Units.isValid())
707 break;
708 }
709 if (PhysReg)
710 DEBUG(dbgs() << "can reassign: " << VirtReg << " from "
711 << PrintReg(PrevReg, TRI) << " to " << PrintReg(PhysReg, TRI)
712 << '\n');
713 return PhysReg;
714}
715
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000716/// shouldEvict - determine if A should evict the assigned live range B. The
717/// eviction policy defined by this function together with the allocation order
718/// defined by enqueue() decides which registers ultimately end up being split
719/// and spilled.
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000720///
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000721/// Cascade numbers are used to prevent infinite loops if this function is a
722/// cyclic relation.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000723///
724/// @param A The live range to be assigned.
725/// @param IsHint True when A is about to be assigned to its preferred
726/// register.
727/// @param B The live range to be evicted.
728/// @param BreaksHint True when B is already assigned to its preferred register.
729bool RAGreedy::shouldEvict(LiveInterval &A, bool IsHint,
730 LiveInterval &B, bool BreaksHint) {
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +0000731 bool CanSplit = getStage(B) < RS_Spill;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000732
733 // Be fairly aggressive about following hints as long as the evictee can be
734 // split.
735 if (CanSplit && IsHint && !BreaksHint)
736 return true;
737
Andrew Trick059e8002013-11-22 19:07:42 +0000738 if (A.weight > B.weight) {
739 DEBUG(dbgs() << "should evict: " << B << " w= " << B.weight << '\n');
740 return true;
741 }
742 return false;
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +0000743}
744
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000745/// canEvictInterference - Return true if all interferences between VirtReg and
Manman Renfa32ca12014-02-25 19:47:15 +0000746/// PhysReg can be evicted.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000747///
748/// @param VirtReg Live range that is about to be assigned.
749/// @param PhysReg Desired register for assignment.
Dmitri Gribenko881929c2012-09-12 16:59:47 +0000750/// @param IsHint True when PhysReg is VirtReg's preferred register.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000751/// @param MaxCost Only look for cheaper candidates and update with new cost
752/// when returning true.
753/// @returns True when interference can be evicted cheaper than MaxCost.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000754bool RAGreedy::canEvictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000755 bool IsHint, EvictionCost &MaxCost) {
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000756 // It is only possible to evict virtual register interference.
757 if (Matrix->checkInterference(VirtReg, PhysReg) > LiveRegMatrix::IK_VirtReg)
758 return false;
759
Andrew Trick84852572013-07-25 18:35:14 +0000760 bool IsLocal = LIS->intervalIsInOneMBB(VirtReg);
761
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000762 // Find VirtReg's cascade number. This will be unassigned if VirtReg was never
763 // involved in an eviction before. If a cascade number was assigned, deny
764 // evicting anything with the same or a newer cascade number. This prevents
765 // infinite eviction loops.
766 //
767 // This works out so a register without a cascade number is allowed to evict
768 // anything, and it can be evicted by anything.
769 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
770 if (!Cascade)
771 Cascade = NextCascade;
772
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000773 EvictionCost Cost;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000774 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
775 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000776 // If there is 10 or more interferences, chances are one is heavier.
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000777 if (Q.collectInterferingVRegs(10) >= 10)
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000778 return false;
779
Jakob Stoklund Olesen0f175eb2011-04-11 21:47:01 +0000780 // Check if any interfering live range is heavier than MaxWeight.
781 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
782 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000783 assert(TargetRegisterInfo::isVirtualRegister(Intf->reg) &&
784 "Only expecting virtual register interference from query");
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000785 // Never evict spill products. They cannot split or spill.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +0000786 if (getStage(*Intf) == RS_Done)
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +0000787 return false;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000788 // Once a live range becomes small enough, it is urgent that we find a
789 // register for it. This is indicated by an infinite spill weight. These
790 // urgent live ranges get to evict almost anything.
Jakob Stoklund Olesen05e22452012-05-30 21:46:58 +0000791 //
792 // Also allow urgent evictions of unspillable ranges from a strictly
793 // larger allocation order.
794 bool Urgent = !VirtReg.isSpillable() &&
795 (Intf->isSpillable() ||
796 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(VirtReg.reg)) <
797 RegClassInfo.getNumAllocatableRegs(MRI->getRegClass(Intf->reg)));
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000798 // Only evict older cascades or live ranges without a cascade.
799 unsigned IntfCascade = ExtraRegInfo[Intf->reg].Cascade;
800 if (Cascade <= IntfCascade) {
801 if (!Urgent)
802 return false;
803 // We permit breaking cascades for urgent evictions. It should be the
804 // last resort, though, so make it really expensive.
805 Cost.BrokenHints += 10;
806 }
807 // Would this break a satisfied hint?
808 bool BreaksHint = VRM->hasPreferredPhys(Intf->reg);
809 // Update eviction cost.
810 Cost.BrokenHints += BreaksHint;
811 Cost.MaxWeight = std::max(Cost.MaxWeight, Intf->weight);
812 // Abort if this would be too expensive.
813 if (!(Cost < MaxCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000814 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000815 if (Urgent)
816 continue;
Andrew Trickc2ab53a2013-11-29 23:49:38 +0000817 // Apply the eviction policy for non-urgent evictions.
818 if (!shouldEvict(VirtReg, IsHint, *Intf, BreaksHint))
819 return false;
Andrew Trick84852572013-07-25 18:35:14 +0000820 // If !MaxCost.isMax(), then we're just looking for a cheap register.
821 // Evicting another local live range in this case could lead to suboptimal
822 // coloring.
Andrew Trick8bb0a252013-07-25 18:35:19 +0000823 if (!MaxCost.isMax() && IsLocal && LIS->intervalIsInOneMBB(*Intf) &&
Quentin Colombet5caa6a22014-07-02 18:32:04 +0000824 (!EnableLocalReassign || !canReassign(*Intf, PhysReg))) {
Andrew Trick84852572013-07-25 18:35:14 +0000825 return false;
Andrew Trick8bb0a252013-07-25 18:35:19 +0000826 }
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000827 }
828 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000829 MaxCost = Cost;
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000830 return true;
831}
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000832
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000833/// evictInterference - Evict any interferring registers that prevent VirtReg
834/// from being assigned to Physreg. This assumes that canEvictInterference
835/// returned true.
836void RAGreedy::evictInterference(LiveInterval &VirtReg, unsigned PhysReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000837 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000838 // Make sure that VirtReg has a cascade number, and assign that cascade
839 // number to every evicted register. These live ranges than then only be
840 // evicted by a newer cascade, preventing infinite loops.
841 unsigned Cascade = ExtraRegInfo[VirtReg.reg].Cascade;
842 if (!Cascade)
843 Cascade = ExtraRegInfo[VirtReg.reg].Cascade = NextCascade++;
844
845 DEBUG(dbgs() << "evicting " << PrintReg(PhysReg, TRI)
846 << " interference: Cascade " << Cascade << '\n');
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000847
848 // Collect all interfering virtregs first.
849 SmallVector<LiveInterval*, 8> Intfs;
850 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
851 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
Matthias Braunffe40dd2017-03-03 23:27:20 +0000852 // We usually have the interfering VRegs cached so collectInterferingVRegs()
853 // should be fast, we may need to recalculate if when different physregs
854 // overlap the same register unit so we had different SubRanges queried
855 // against it.
856 Q.collectInterferingVRegs();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +0000857 ArrayRef<LiveInterval*> IVR = Q.interferingVRegs();
858 Intfs.append(IVR.begin(), IVR.end());
859 }
860
861 // Evict them second. This will invalidate the queries.
862 for (unsigned i = 0, e = Intfs.size(); i != e; ++i) {
863 LiveInterval *Intf = Intfs[i];
864 // The same VirtReg may be present in multiple RegUnits. Skip duplicates.
865 if (!VRM->hasPhys(Intf->reg))
866 continue;
867 Matrix->unassign(*Intf);
868 assert((ExtraRegInfo[Intf->reg].Cascade < Cascade ||
869 VirtReg.isSpillable() < Intf->isSpillable()) &&
870 "Cannot decrease cascade number, illegal eviction");
871 ExtraRegInfo[Intf->reg].Cascade = Cascade;
872 ++NumEvicted;
Mark Laceyf9ea8852013-08-14 23:50:04 +0000873 NewVRegs.push_back(Intf->reg);
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000874 }
875}
876
Matthias Braun953393a2015-07-14 17:38:17 +0000877/// Returns true if the given \p PhysReg is a callee saved register and has not
878/// been used for allocation yet.
879bool RAGreedy::isUnusedCalleeSavedReg(unsigned PhysReg) const {
880 unsigned CSR = RegClassInfo.getLastCalleeSavedAlias(PhysReg);
881 if (CSR == 0)
882 return false;
883
884 return !Matrix->isPhysRegUsed(PhysReg);
885}
886
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000887/// tryEvict - Try to evict all interferences for a physreg.
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +0000888/// @param VirtReg Currently unassigned virtual register.
889/// @param Order Physregs to try.
890/// @return Physreg to assign VirtReg, or 0.
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000891unsigned RAGreedy::tryEvict(LiveInterval &VirtReg,
892 AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +0000893 SmallVectorImpl<unsigned> &NewVRegs,
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000894 unsigned CostPerUseLimit) {
Matthias Braun9f15a792016-11-18 19:43:18 +0000895 NamedRegionTimer T("evict", "Evict", TimerGroupName, TimerGroupDescription,
896 TimePassesIsEnabled);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000897
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000898 // Keep track of the cheapest interference seen so far.
Andrew Trick3621b8a2013-11-22 19:07:38 +0000899 EvictionCost BestCost;
900 BestCost.setMax();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000901 unsigned BestPhys = 0;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000902 unsigned OrderLimit = Order.getOrder().size();
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000903
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000904 // When we are just looking for a reduced cost per use, don't break any
905 // hints, and only evict smaller spill weights.
906 if (CostPerUseLimit < ~0u) {
907 BestCost.BrokenHints = 0;
908 BestCost.MaxWeight = VirtReg.weight;
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000909
910 // Check of any registers in RC are below CostPerUseLimit.
911 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg.reg);
912 unsigned MinCost = RegClassInfo.getMinCost(RC);
913 if (MinCost >= CostPerUseLimit) {
Craig Toppercf0444b2014-11-17 05:50:14 +0000914 DEBUG(dbgs() << TRI->getRegClassName(RC) << " minimum cost = " << MinCost
Jakob Stoklund Olesen3dd236c2013-01-12 00:57:44 +0000915 << ", no cheaper registers to be found.\n");
916 return 0;
917 }
918
919 // It is normal for register classes to have a long tail of registers with
920 // the same cost. We don't need to look at them if they're too expensive.
921 if (TRI->getCostPerUse(Order.getOrder().back()) >= CostPerUseLimit) {
922 OrderLimit = RegClassInfo.getLastCostChange(RC);
923 DEBUG(dbgs() << "Only trying the first " << OrderLimit << " regs.\n");
924 }
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000925 }
926
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000927 Order.rewind();
Aditya Nandakumar73f3d332013-12-05 21:18:40 +0000928 while (unsigned PhysReg = Order.next(OrderLimit)) {
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000929 if (TRI->getCostPerUse(PhysReg) >= CostPerUseLimit)
930 continue;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000931 // The first use of a callee-saved register in a function has cost 1.
932 // Don't start using a CSR when the CostPerUseLimit is low.
Matthias Braun953393a2015-07-14 17:38:17 +0000933 if (CostPerUseLimit == 1 && isUnusedCalleeSavedReg(PhysReg)) {
934 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " would clobber CSR "
935 << PrintReg(RegClassInfo.getLastCalleeSavedAlias(PhysReg), TRI)
936 << '\n');
937 continue;
938 }
Jakob Stoklund Olesen0e34c1d2011-04-20 18:19:48 +0000939
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000940 if (!canEvictInterference(VirtReg, PhysReg, false, BestCost))
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000941 continue;
942
943 // Best so far.
944 BestPhys = PhysReg;
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000945
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000946 // Stop if the hint can be used.
Jakob Stoklund Olesen3cb2cb82012-12-04 22:25:16 +0000947 if (Order.isHint())
Jakob Stoklund Olesen9918b332011-02-25 01:04:22 +0000948 break;
Jakob Stoklund Olesen1305bc02011-02-09 01:14:03 +0000949 }
950
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000951 if (!BestPhys)
952 return 0;
953
Jakob Stoklund Olesen4931bbc2011-07-08 20:46:18 +0000954 evictInterference(VirtReg, BestPhys, NewVRegs);
Jakob Stoklund Olesen6bd68cd2011-02-23 00:29:52 +0000955 return BestPhys;
Andrew Trickccef0982010-12-09 18:15:21 +0000956}
957
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +0000958
959//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000960// Region Splitting
961//===----------------------------------------------------------------------===//
962
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +0000963/// addSplitConstraints - Fill out the SplitConstraints vector based on the
964/// interference pattern in Physreg and its aliases. Add the constraints to
965/// SpillPlacement and return the static cost of this split in Cost, assuming
966/// that all preferences in SplitConstraints are met.
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +0000967/// Return false if there are no bundles with positive bias.
968bool RAGreedy::addSplitConstraints(InterferenceCache::Cursor Intf,
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000969 BlockFrequency &Cost) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000970 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000971
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000972 // Reset interference dependent info.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000973 SplitConstraints.resize(UseBlocks.size());
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +0000974 BlockFrequency StaticCost = 0;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000975 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
976 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000977 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000978
Jakob Stoklund Olesenb1b76ad2011-02-09 22:50:26 +0000979 BC.Number = BI.MBB->getNumber();
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000980 Intf.moveToBlock(BC.Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +0000981 BC.Entry = BI.LiveIn ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
982 BC.Exit = BI.LiveOut ? SpillPlacement::PrefReg : SpillPlacement::DontCare;
David Blaikie041f1aa2013-05-15 07:36:59 +0000983 BC.ChangesValue = BI.FirstDef.isValid();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000984
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000985 if (!Intf.hasInterference())
986 continue;
987
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000988 // Number of spill code instructions to insert.
989 unsigned Ins = 0;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +0000990
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000991 // Interference for the live-in value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +0000992 if (BI.LiveIn) {
Richard Trieu7a083812016-02-18 22:09:30 +0000993 if (Intf.first() <= Indexes->getMBBStartIdx(BC.Number)) {
994 BC.Entry = SpillPlacement::MustSpill;
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +0000995 ++Ins;
Richard Trieu7a083812016-02-18 22:09:30 +0000996 } else if (Intf.first() < BI.FirstInstr) {
997 BC.Entry = SpillPlacement::PrefSpill;
998 ++Ins;
999 } else if (Intf.first() < BI.LastInstr) {
1000 ++Ins;
1001 }
Jakob Stoklund Olesenf248b202011-02-08 23:02:58 +00001002 }
1003
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001004 // Interference for the live-out value.
Jakob Stoklund Olesenca26e0a2011-04-02 06:03:38 +00001005 if (BI.LiveOut) {
Richard Trieu7a083812016-02-18 22:09:30 +00001006 if (Intf.last() >= SA->getLastSplitPoint(BC.Number)) {
1007 BC.Exit = SpillPlacement::MustSpill;
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001008 ++Ins;
Richard Trieu7a083812016-02-18 22:09:30 +00001009 } else if (Intf.last() > BI.LastInstr) {
1010 BC.Exit = SpillPlacement::PrefSpill;
1011 ++Ins;
1012 } else if (Intf.last() > BI.FirstInstr) {
1013 ++Ins;
1014 }
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001015 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001016
1017 // Accumulate the total frequency of inserted spill code.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001018 while (Ins--)
1019 StaticCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001020 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001021 Cost = StaticCost;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001022
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001023 // Add constraints for use-blocks. Note that these are the only constraints
1024 // that may add a positive bias, it is downhill from here.
1025 SpillPlacer->addConstraints(SplitConstraints);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001026 return SpillPlacer->scanActiveBundles();
1027}
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001028
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001029
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001030/// addThroughConstraints - Add constraints and links to SpillPlacer from the
1031/// live-through blocks in Blocks.
1032void RAGreedy::addThroughConstraints(InterferenceCache::Cursor Intf,
1033 ArrayRef<unsigned> Blocks) {
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001034 const unsigned GroupSize = 8;
1035 SpillPlacement::BlockConstraint BCS[GroupSize];
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001036 unsigned TBS[GroupSize];
1037 unsigned B = 0, T = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001038
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001039 for (unsigned i = 0; i != Blocks.size(); ++i) {
1040 unsigned Number = Blocks[i];
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001041 Intf.moveToBlock(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001042
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +00001043 if (!Intf.hasInterference()) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001044 assert(T < GroupSize && "Array overflow");
1045 TBS[T] = Number;
1046 if (++T == GroupSize) {
Frits van Bommel717d7ed2011-07-18 12:00:32 +00001047 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001048 T = 0;
1049 }
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +00001050 continue;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001051 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001052
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001053 assert(B < GroupSize && "Array overflow");
1054 BCS[B].Number = Number;
1055
Jakob Stoklund Olesen6d2bbc12011-04-07 17:27:46 +00001056 // Interference for the live-in value.
1057 if (Intf.first() <= Indexes->getMBBStartIdx(Number))
1058 BCS[B].Entry = SpillPlacement::MustSpill;
1059 else
1060 BCS[B].Entry = SpillPlacement::PrefSpill;
1061
1062 // Interference for the live-out value.
1063 if (Intf.last() >= SA->getLastSplitPoint(Number))
1064 BCS[B].Exit = SpillPlacement::MustSpill;
1065 else
1066 BCS[B].Exit = SpillPlacement::PrefSpill;
1067
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001068 if (++B == GroupSize) {
Craig Toppere1d12942014-08-27 05:25:25 +00001069 SpillPlacer->addConstraints(makeArrayRef(BCS, B));
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001070 B = 0;
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001071 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001072 }
1073
Craig Toppere1d12942014-08-27 05:25:25 +00001074 SpillPlacer->addConstraints(makeArrayRef(BCS, B));
Frits van Bommel717d7ed2011-07-18 12:00:32 +00001075 SpillPlacer->addLinks(makeArrayRef(TBS, T));
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001076}
1077
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001078void RAGreedy::growRegion(GlobalSplitCandidate &Cand) {
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001079 // Keep track of through blocks that have not been added to SpillPlacer.
1080 BitVector Todo = SA->getThroughBlocks();
1081 SmallVectorImpl<unsigned> &ActiveBlocks = Cand.ActiveBlocks;
1082 unsigned AddedTo = 0;
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001083#ifndef NDEBUG
1084 unsigned Visited = 0;
1085#endif
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001086
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001087 for (;;) {
1088 ArrayRef<unsigned> NewBundles = SpillPlacer->getRecentPositive();
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001089 // Find new through blocks in the periphery of PrefRegBundles.
1090 for (int i = 0, e = NewBundles.size(); i != e; ++i) {
1091 unsigned Bundle = NewBundles[i];
1092 // Look at all blocks connected to Bundle in the full graph.
1093 ArrayRef<unsigned> Blocks = Bundles->getBlocks(Bundle);
1094 for (ArrayRef<unsigned>::iterator I = Blocks.begin(), E = Blocks.end();
1095 I != E; ++I) {
1096 unsigned Block = *I;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001097 if (!Todo.test(Block))
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001098 continue;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001099 Todo.reset(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001100 // This is a new through block. Add it to SpillPlacer later.
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001101 ActiveBlocks.push_back(Block);
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001102#ifndef NDEBUG
1103 ++Visited;
1104#endif
1105 }
1106 }
1107 // Any new blocks to add?
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +00001108 if (ActiveBlocks.size() == AddedTo)
1109 break;
Jakob Stoklund Olesena953bf12011-07-23 03:22:33 +00001110
1111 // Compute through constraints from the interference, or assume that all
1112 // through blocks prefer spilling when forming compact regions.
Craig Toppere1d12942014-08-27 05:25:25 +00001113 auto NewBlocks = makeArrayRef(ActiveBlocks).slice(AddedTo);
Jakob Stoklund Olesena953bf12011-07-23 03:22:33 +00001114 if (Cand.PhysReg)
1115 addThroughConstraints(Cand.Intf, NewBlocks);
1116 else
Jakob Stoklund Olesen86954522011-08-03 23:09:38 +00001117 // Provide a strong negative bias on through blocks to prevent unwanted
1118 // liveness on loop backedges.
1119 SpillPlacer->addPrefSpill(NewBlocks, /* Strong= */ true);
Jakob Stoklund Olesen91f3a302011-07-05 18:46:42 +00001120 AddedTo = ActiveBlocks.size();
1121
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001122 // Perhaps iterating can enable more bundles?
1123 SpillPlacer->iterate();
1124 }
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001125 DEBUG(dbgs() << ", v=" << Visited);
1126}
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001127
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +00001128/// calcCompactRegion - Compute the set of edge bundles that should be live
1129/// when splitting the current live range into compact regions. Compact
1130/// regions can be computed without looking at interference. They are the
1131/// regions formed by removing all the live-through blocks from the live range.
1132///
1133/// Returns false if the current live range is already compact, or if the
1134/// compact regions would form single block regions anyway.
1135bool RAGreedy::calcCompactRegion(GlobalSplitCandidate &Cand) {
1136 // Without any through blocks, the live range is already compact.
1137 if (!SA->getNumThroughBlocks())
1138 return false;
1139
1140 // Compact regions don't correspond to any physreg.
1141 Cand.reset(IntfCache, 0);
1142
1143 DEBUG(dbgs() << "Compact region bundles");
1144
1145 // Use the spill placer to determine the live bundles. GrowRegion pretends
1146 // that all the through blocks have interference when PhysReg is unset.
1147 SpillPlacer->prepare(Cand.LiveBundles);
1148
1149 // The static split cost will be zero since Cand.Intf reports no interference.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001150 BlockFrequency Cost;
Jakob Stoklund Olesenecad62f2011-07-23 03:41:57 +00001151 if (!addSplitConstraints(Cand.Intf, Cost)) {
1152 DEBUG(dbgs() << ", none.\n");
1153 return false;
1154 }
1155
1156 growRegion(Cand);
1157 SpillPlacer->finish();
1158
1159 if (!Cand.LiveBundles.any()) {
1160 DEBUG(dbgs() << ", none.\n");
1161 return false;
1162 }
1163
1164 DEBUG({
1165 for (int i = Cand.LiveBundles.find_first(); i>=0;
1166 i = Cand.LiveBundles.find_next(i))
1167 dbgs() << " EB#" << i;
1168 dbgs() << ".\n";
1169 });
1170 return true;
1171}
1172
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001173/// calcSpillCost - Compute how expensive it would be to split the live range in
1174/// SA around all use blocks instead of forming bundle regions.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001175BlockFrequency RAGreedy::calcSpillCost() {
1176 BlockFrequency Cost = 0;
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001177 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1178 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1179 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1180 unsigned Number = BI.MBB->getNumber();
1181 // We normally only need one spill instruction - a load or a store.
1182 Cost += SpillPlacer->getBlockFrequency(Number);
1183
1184 // Unless the value is redefined in the block.
Jakob Stoklund Olesen3c145052011-08-02 23:04:08 +00001185 if (BI.LiveIn && BI.LiveOut && BI.FirstDef)
1186 Cost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001187 }
1188 return Cost;
1189}
1190
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001191/// calcGlobalSplitCost - Return the global split cost of following the split
1192/// pattern in LiveBundles. This cost should be added to the local cost of the
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001193/// interference pattern in SplitConstraints.
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001194///
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001195BlockFrequency RAGreedy::calcGlobalSplitCost(GlobalSplitCandidate &Cand) {
1196 BlockFrequency GlobalCost = 0;
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001197 const BitVector &LiveBundles = Cand.LiveBundles;
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001198 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1199 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1200 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001201 SpillPlacement::BlockConstraint &BC = SplitConstraints[i];
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001202 bool RegIn = LiveBundles[Bundles->getBundle(BC.Number, 0)];
1203 bool RegOut = LiveBundles[Bundles->getBundle(BC.Number, 1)];
1204 unsigned Ins = 0;
1205
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001206 if (BI.LiveIn)
1207 Ins += RegIn != (BC.Entry == SpillPlacement::PrefReg);
1208 if (BI.LiveOut)
1209 Ins += RegOut != (BC.Exit == SpillPlacement::PrefReg);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001210 while (Ins--)
1211 GlobalCost += SpillPlacer->getBlockFrequency(BC.Number);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001212 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001213
Jakob Stoklund Olesenc49df2c2011-04-12 21:30:53 +00001214 for (unsigned i = 0, e = Cand.ActiveBlocks.size(); i != e; ++i) {
1215 unsigned Number = Cand.ActiveBlocks[i];
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001216 bool RegIn = LiveBundles[Bundles->getBundle(Number, 0)];
1217 bool RegOut = LiveBundles[Bundles->getBundle(Number, 1)];
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001218 if (!RegIn && !RegOut)
1219 continue;
1220 if (RegIn && RegOut) {
1221 // We need double spill code if this block has interference.
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001222 Cand.Intf.moveToBlock(Number);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001223 if (Cand.Intf.hasInterference()) {
1224 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1225 GlobalCost += SpillPlacer->getBlockFrequency(Number);
1226 }
Jakob Stoklund Olesen8ce2f432011-04-06 21:32:41 +00001227 continue;
1228 }
1229 // live-in / stack-out or stack-in live-out.
1230 GlobalCost += SpillPlacer->getBlockFrequency(Number);
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001231 }
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001232 return GlobalCost;
1233}
1234
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001235/// splitAroundRegion - Split the current live range around the regions
1236/// determined by BundleCand and GlobalCand.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001237///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001238/// Before calling this function, GlobalCand and BundleCand must be initialized
1239/// so each bundle is assigned to a valid candidate, or NoCand for the
1240/// stack-bound bundles. The shared SA/SE SplitAnalysis and SplitEditor
1241/// objects must be initialized for the current live range, and intervals
1242/// created for the used candidates.
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001243///
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001244/// @param LREdit The LiveRangeEdit object handling the current split.
1245/// @param UsedCands List of used GlobalCand entries. Every BundleCand value
1246/// must appear in this list.
1247void RAGreedy::splitAroundRegion(LiveRangeEdit &LREdit,
1248 ArrayRef<unsigned> UsedCands) {
1249 // These are the intervals created for new global ranges. We may create more
1250 // intervals for local ranges.
1251 const unsigned NumGlobalIntvs = LREdit.size();
1252 DEBUG(dbgs() << "splitAroundRegion with " << NumGlobalIntvs << " globals.\n");
1253 assert(NumGlobalIntvs && "No global intervals configured");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001254
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001255 // Isolate even single instructions when dealing with a proper sub-class.
Jakob Stoklund Olesen22f37a12011-08-06 18:20:24 +00001256 // That guarantees register class inflation for the stack interval because it
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001257 // is all copies.
1258 unsigned Reg = SA->getParent().reg;
1259 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
1260
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001261 // First handle all the blocks with uses.
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001262 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1263 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1264 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001265 unsigned Number = BI.MBB->getNumber();
1266 unsigned IntvIn = 0, IntvOut = 0;
1267 SlotIndex IntfIn, IntfOut;
1268 if (BI.LiveIn) {
1269 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1270 if (CandIn != NoCand) {
1271 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1272 IntvIn = Cand.IntvIdx;
1273 Cand.Intf.moveToBlock(Number);
1274 IntfIn = Cand.Intf.first();
1275 }
1276 }
1277 if (BI.LiveOut) {
1278 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1279 if (CandOut != NoCand) {
1280 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1281 IntvOut = Cand.IntvIdx;
1282 Cand.Intf.moveToBlock(Number);
1283 IntfOut = Cand.Intf.last();
1284 }
1285 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001286
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001287 // Create separate intervals for isolated blocks with multiple uses.
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001288 if (!IntvIn && !IntvOut) {
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001289 DEBUG(dbgs() << "BB#" << BI.MBB->getNumber() << " isolated.\n");
Jakob Stoklund Olesen8627ea92011-08-05 22:20:45 +00001290 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
Jakob Stoklund Olesenadc6a4c2011-06-30 01:30:39 +00001291 SE->splitSingleBlock(BI);
Jakob Stoklund Olesenc70b6972011-04-12 19:32:53 +00001292 continue;
1293 }
1294
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001295 if (IntvIn && IntvOut)
1296 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1297 else if (IntvIn)
1298 SE->splitRegInBlock(BI, IntvIn, IntfIn);
Jakob Stoklund Olesen795da1c2011-07-15 21:47:57 +00001299 else
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001300 SE->splitRegOutBlock(BI, IntvOut, IntfOut);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001301 }
1302
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001303 // Handle live-through blocks. The relevant live-through blocks are stored in
1304 // the ActiveBlocks list with each candidate. We need to filter out
1305 // duplicates.
1306 BitVector Todo = SA->getThroughBlocks();
1307 for (unsigned c = 0; c != UsedCands.size(); ++c) {
1308 ArrayRef<unsigned> Blocks = GlobalCand[UsedCands[c]].ActiveBlocks;
1309 for (unsigned i = 0, e = Blocks.size(); i != e; ++i) {
1310 unsigned Number = Blocks[i];
1311 if (!Todo.test(Number))
1312 continue;
1313 Todo.reset(Number);
1314
1315 unsigned IntvIn = 0, IntvOut = 0;
1316 SlotIndex IntfIn, IntfOut;
1317
1318 unsigned CandIn = BundleCand[Bundles->getBundle(Number, 0)];
1319 if (CandIn != NoCand) {
1320 GlobalSplitCandidate &Cand = GlobalCand[CandIn];
1321 IntvIn = Cand.IntvIdx;
1322 Cand.Intf.moveToBlock(Number);
1323 IntfIn = Cand.Intf.first();
1324 }
1325
1326 unsigned CandOut = BundleCand[Bundles->getBundle(Number, 1)];
1327 if (CandOut != NoCand) {
1328 GlobalSplitCandidate &Cand = GlobalCand[CandOut];
1329 IntvOut = Cand.IntvIdx;
1330 Cand.Intf.moveToBlock(Number);
1331 IntfOut = Cand.Intf.last();
1332 }
1333 if (!IntvIn && !IntvOut)
1334 continue;
1335 SE->splitLiveThroughBlock(Number, IntvIn, IntfIn, IntvOut, IntfOut);
1336 }
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001337 }
1338
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001339 ++NumGlobalSplits;
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001340
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001341 SmallVector<unsigned, 8> IntvMap;
1342 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001343 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00001344
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001345 ExtraRegInfo.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesen5cc91b22011-05-28 02:32:57 +00001346 unsigned OrigBlocks = SA->getNumLiveBlocks();
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001347
1348 // Sort out the new intervals created by splitting. We get four kinds:
1349 // - Remainder intervals should not be split again.
1350 // - Candidate intervals can be assigned to Cand.PhysReg.
1351 // - Block-local splits are candidates for local splitting.
1352 // - DCE leftovers should go back on the queue.
1353 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001354 LiveInterval &Reg = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001355
1356 // Ignore old intervals from DCE.
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001357 if (getStage(Reg) != RS_New)
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001358 continue;
1359
1360 // Remainder interval. Don't try splitting again, spill if it doesn't
1361 // allocate.
1362 if (IntvMap[i] == 0) {
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00001363 setStage(Reg, RS_Spill);
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001364 continue;
1365 }
1366
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001367 // Global intervals. Allow repeated splitting as long as the number of live
1368 // blocks is strictly decreasing.
1369 if (IntvMap[i] < NumGlobalIntvs) {
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00001370 if (SA->countLiveBlocks(&Reg) >= OrigBlocks) {
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001371 DEBUG(dbgs() << "Main interval covers the same " << OrigBlocks
1372 << " blocks as original.\n");
1373 // Don't allow repeated splitting as a safe guard against looping.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001374 setStage(Reg, RS_Split2);
Jakob Stoklund Oleseneef23272011-04-26 22:33:12 +00001375 }
1376 continue;
1377 }
1378
1379 // Other intervals are treated as new. This includes local intervals created
1380 // for blocks with multiple uses, and anything created by DCE.
Jakob Stoklund Olesen6a663b82011-04-21 18:38:15 +00001381 }
1382
Jakob Stoklund Olesen28d79cd2011-03-27 22:49:21 +00001383 if (VerifyEnabled)
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001384 MF->verify(this, "After splitting live range around region");
1385}
1386
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001387unsigned RAGreedy::tryRegionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001388 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001389 unsigned NumCands = 0;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001390 BlockFrequency BestCost;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001391
1392 // Check if we can split this live range around a compact region.
Jakob Stoklund Olesen45df7e02011-09-12 16:54:42 +00001393 bool HasCompact = calcCompactRegion(GlobalCand.front());
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001394 if (HasCompact) {
1395 // Yes, keep GlobalCand[0] as the compact region candidate.
1396 NumCands = 1;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001397 BestCost = BlockFrequency::getMaxFrequency();
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001398 } else {
1399 // No benefit from the compact region, our fallback will be per-block
1400 // splitting. Make sure we find a solution that is cheaper than spilling.
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001401 BestCost = calcSpillCost();
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001402 DEBUG(dbgs() << "Cost of isolating all blocks = ";
1403 MBFI->printBlockFreq(dbgs(), BestCost) << '\n');
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001404 }
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001405
Manman Ren9db66b32014-03-24 23:23:42 +00001406 unsigned BestCand =
Manman Ren78cf02a2014-03-25 00:16:25 +00001407 calculateRegionSplitCost(VirtReg, Order, BestCost, NumCands,
1408 false/*IgnoreCSR*/);
Manman Ren9db66b32014-03-24 23:23:42 +00001409
1410 // No solutions found, fall back to single block splitting.
1411 if (!HasCompact && BestCand == NoCand)
1412 return 0;
1413
1414 return doRegionSplit(VirtReg, BestCand, HasCompact, NewVRegs);
1415}
1416
1417unsigned RAGreedy::calculateRegionSplitCost(LiveInterval &VirtReg,
1418 AllocationOrder &Order,
1419 BlockFrequency &BestCost,
Manman Ren78cf02a2014-03-25 00:16:25 +00001420 unsigned &NumCands,
1421 bool IgnoreCSR) {
Manman Ren9db66b32014-03-24 23:23:42 +00001422 unsigned BestCand = NoCand;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001423 Order.rewind();
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001424 while (unsigned PhysReg = Order.next()) {
Matthias Braun953393a2015-07-14 17:38:17 +00001425 if (IgnoreCSR && isUnusedCalleeSavedReg(PhysReg))
1426 continue;
Manman Ren78cf02a2014-03-25 00:16:25 +00001427
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001428 // Discard bad candidates before we run out of interference cache cursors.
1429 // This will only affect register classes with a lot of registers (>32).
1430 if (NumCands == IntfCache.getMaxCursors()) {
1431 unsigned WorstCount = ~0u;
1432 unsigned Worst = 0;
1433 for (unsigned i = 0; i != NumCands; ++i) {
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001434 if (i == BestCand || !GlobalCand[i].PhysReg)
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001435 continue;
1436 unsigned Count = GlobalCand[i].LiveBundles.count();
Richard Trieu7a083812016-02-18 22:09:30 +00001437 if (Count < WorstCount) {
1438 Worst = i;
1439 WorstCount = Count;
1440 }
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001441 }
1442 --NumCands;
1443 GlobalCand[Worst] = GlobalCand[NumCands];
Jakob Stoklund Olesen559d4dc2011-11-01 00:02:31 +00001444 if (BestCand == NumCands)
1445 BestCand = Worst;
Jakob Stoklund Olesena153ca52011-07-14 05:35:11 +00001446 }
1447
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001448 if (GlobalCand.size() <= NumCands)
1449 GlobalCand.resize(NumCands+1);
1450 GlobalSplitCandidate &Cand = GlobalCand[NumCands];
1451 Cand.reset(IntfCache, PhysReg);
Jakob Stoklund Olesen4b598e12011-03-05 01:10:31 +00001452
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001453 SpillPlacer->prepare(Cand.LiveBundles);
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001454 BlockFrequency Cost;
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001455 if (!addSplitConstraints(Cand.Intf, Cost)) {
Jakob Stoklund Olesened47ed42011-04-09 02:59:09 +00001456 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tno positive bundles\n");
Jakob Stoklund Olesen81439a82011-04-06 21:32:38 +00001457 continue;
1458 }
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001459 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << "\tstatic = ";
1460 MBFI->printBlockFreq(dbgs(), Cost));
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001461 if (Cost >= BestCost) {
1462 DEBUG({
1463 if (BestCand == NoCand)
1464 dbgs() << " worse than no bundles\n";
1465 else
1466 dbgs() << " worse than "
1467 << PrintReg(GlobalCand[BestCand].PhysReg, TRI) << '\n';
1468 });
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001469 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001470 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001471 growRegion(Cand);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001472
Jakob Stoklund Olesen36b5d8a2011-04-06 19:13:57 +00001473 SpillPlacer->finish();
1474
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001475 // No live bundles, defer to splitSingleBlocks().
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001476 if (!Cand.LiveBundles.any()) {
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001477 DEBUG(dbgs() << " no bundles.\n");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001478 continue;
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001479 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001480
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001481 Cost += calcGlobalSplitCost(Cand);
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001482 DEBUG({
Michael Gottesmanb78dec82013-12-14 00:25:45 +00001483 dbgs() << ", total = "; MBFI->printBlockFreq(dbgs(), Cost)
1484 << " with bundles";
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001485 for (int i = Cand.LiveBundles.find_first(); i>=0;
1486 i = Cand.LiveBundles.find_next(i))
Jakob Stoklund Olesen1a9b66c2011-03-05 03:28:51 +00001487 dbgs() << " EB#" << i;
1488 dbgs() << ".\n";
1489 });
Jakob Stoklund Olesen032891b2011-04-22 22:47:40 +00001490 if (Cost < BestCost) {
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001491 BestCand = NumCands;
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001492 BestCost = Cost;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001493 }
Jakob Stoklund Olesend7e99372011-07-14 00:17:10 +00001494 ++NumCands;
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001495 }
Manman Ren9db66b32014-03-24 23:23:42 +00001496 return BestCand;
1497}
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001498
Manman Ren9db66b32014-03-24 23:23:42 +00001499unsigned RAGreedy::doRegionSplit(LiveInterval &VirtReg, unsigned BestCand,
1500 bool HasCompact,
1501 SmallVectorImpl<unsigned> &NewVRegs) {
1502 SmallVector<unsigned, 8> UsedCands;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001503 // Prepare split editor.
Wei Mi9a16d652016-04-13 03:08:27 +00001504 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001505 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001506
1507 // Assign all edge bundles to the preferred candidate, or NoCand.
1508 BundleCand.assign(Bundles->getNumBundles(), NoCand);
1509
1510 // Assign bundles for the best candidate region.
1511 if (BestCand != NoCand) {
1512 GlobalSplitCandidate &Cand = GlobalCand[BestCand];
1513 if (unsigned B = Cand.getBundles(BundleCand, BestCand)) {
1514 UsedCands.push_back(BestCand);
1515 Cand.IntvIdx = SE->openIntv();
1516 DEBUG(dbgs() << "Split for " << PrintReg(Cand.PhysReg, TRI) << " in "
1517 << B << " bundles, intv " << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001518 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001519 }
1520 }
1521
1522 // Assign bundles for the compact region.
1523 if (HasCompact) {
1524 GlobalSplitCandidate &Cand = GlobalCand.front();
1525 assert(!Cand.PhysReg && "Compact region has no physreg");
1526 if (unsigned B = Cand.getBundles(BundleCand, 0)) {
1527 UsedCands.push_back(0);
1528 Cand.IntvIdx = SE->openIntv();
1529 DEBUG(dbgs() << "Split for compact region in " << B << " bundles, intv "
1530 << Cand.IntvIdx << ".\n");
Chandler Carruth77eb5a02011-08-03 23:07:27 +00001531 (void)B;
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00001532 }
1533 }
1534
1535 splitAroundRegion(LREdit, UsedCands);
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00001536 return 0;
1537}
1538
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001539
1540//===----------------------------------------------------------------------===//
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001541// Per-Block Splitting
1542//===----------------------------------------------------------------------===//
1543
1544/// tryBlockSplit - Split a global live range around every block with uses. This
1545/// creates a lot of local live ranges, that will be split by tryLocalSplit if
1546/// they don't allocate.
1547unsigned RAGreedy::tryBlockSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001548 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001549 assert(&SA->getParent() == &VirtReg && "Live range wasn't analyzed");
1550 unsigned Reg = VirtReg.reg;
1551 bool SingleInstrs = RegClassInfo.isProperSubClass(MRI->getRegClass(Reg));
Wei Mi9a16d652016-04-13 03:08:27 +00001552 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Jakob Stoklund Oleseneecb2fb2011-09-12 16:49:21 +00001553 SE->reset(LREdit, SplitSpillMode);
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001554 ArrayRef<SplitAnalysis::BlockInfo> UseBlocks = SA->getUseBlocks();
1555 for (unsigned i = 0; i != UseBlocks.size(); ++i) {
1556 const SplitAnalysis::BlockInfo &BI = UseBlocks[i];
1557 if (SA->shouldSplitSingleBlock(BI, SingleInstrs))
1558 SE->splitSingleBlock(BI);
1559 }
1560 // No blocks were split.
1561 if (LREdit.empty())
1562 return 0;
1563
1564 // We did split for some blocks.
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001565 SmallVector<unsigned, 8> IntvMap;
1566 SE->finish(&IntvMap);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001567
1568 // Tell LiveDebugVariables about the new ranges.
Mark Laceyf9ea8852013-08-14 23:50:04 +00001569 DebugVars->splitRegister(Reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0de95ef2011-08-05 23:10:40 +00001570
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001571 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1572
1573 // Sort out the new intervals created by splitting. The remainder interval
1574 // goes straight to spilling, the new local ranges get to stay RS_New.
1575 for (unsigned i = 0, e = LREdit.size(); i != e; ++i) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001576 LiveInterval &LI = LIS->getInterval(LREdit.get(i));
Jakob Stoklund Olesen02cf10b2011-08-05 23:50:31 +00001577 if (getStage(LI) == RS_New && IntvMap[i] == 0)
1578 setStage(LI, RS_Spill);
1579 }
1580
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001581 if (VerifyEnabled)
1582 MF->verify(this, "After splitting live range around basic blocks");
1583 return 0;
1584}
1585
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001586
1587//===----------------------------------------------------------------------===//
1588// Per-Instruction Splitting
1589//===----------------------------------------------------------------------===//
1590
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001591/// Get the number of allocatable registers that match the constraints of \p Reg
1592/// on \p MI and that are also in \p SuperRC.
1593static unsigned getNumAllocatableRegsForConstraints(
1594 const MachineInstr *MI, unsigned Reg, const TargetRegisterClass *SuperRC,
1595 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI,
1596 const RegisterClassInfo &RCI) {
1597 assert(SuperRC && "Invalid register class");
1598
1599 const TargetRegisterClass *ConstrainedRC =
1600 MI->getRegClassConstraintEffectForVReg(Reg, SuperRC, TII, TRI,
1601 /* ExploreBundle */ true);
1602 if (!ConstrainedRC)
1603 return 0;
1604 return RCI.getNumAllocatableRegs(ConstrainedRC);
1605}
1606
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001607/// tryInstructionSplit - Split a live range around individual instructions.
1608/// This is normally not worthwhile since the spiller is doing essentially the
1609/// same thing. However, when the live range is in a constrained register
1610/// class, it may help to insert copies such that parts of the live range can
1611/// be moved to a larger register class.
1612///
1613/// This is similar to spilling to a larger register class.
1614unsigned
1615RAGreedy::tryInstructionSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001616 SmallVectorImpl<unsigned> &NewVRegs) {
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001617 const TargetRegisterClass *CurRC = MRI->getRegClass(VirtReg.reg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001618 // There is no point to this if there are no larger sub-classes.
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001619 if (!RegClassInfo.isProperSubClass(CurRC))
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001620 return 0;
1621
1622 // Always enable split spill mode, since we're effectively spilling to a
1623 // register.
Wei Mi9a16d652016-04-13 03:08:27 +00001624 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001625 SE->reset(LREdit, SplitEditor::SM_Size);
1626
1627 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
1628 if (Uses.size() <= 1)
1629 return 0;
1630
1631 DEBUG(dbgs() << "Split around " << Uses.size() << " individual instrs.\n");
1632
Eric Christopher433c4322015-03-10 23:46:01 +00001633 const TargetRegisterClass *SuperRC =
1634 TRI->getLargestLegalSuperClass(CurRC, *MF);
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001635 unsigned SuperRCNumAllocatableRegs = RCI.getNumAllocatableRegs(SuperRC);
1636 // Split around every non-copy instruction if this split will relax
1637 // the constraints on the virtual register.
1638 // Otherwise, splitting just inserts uncoalescable copies that do not help
1639 // the allocation.
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001640 for (unsigned i = 0; i != Uses.size(); ++i) {
1641 if (const MachineInstr *MI = Indexes->getInstructionFromIndex(Uses[i]))
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001642 if (MI->isFullCopy() ||
1643 SuperRCNumAllocatableRegs ==
1644 getNumAllocatableRegsForConstraints(MI, VirtReg.reg, SuperRC, TII,
1645 TRI, RCI)) {
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001646 DEBUG(dbgs() << " skip:\t" << Uses[i] << '\t' << *MI);
1647 continue;
1648 }
1649 SE->openIntv();
1650 SlotIndex SegStart = SE->enterIntvBefore(Uses[i]);
1651 SlotIndex SegStop = SE->leaveIntvAfter(Uses[i]);
1652 SE->useIntv(SegStart, SegStop);
1653 }
1654
1655 if (LREdit.empty()) {
1656 DEBUG(dbgs() << "All uses were copies.\n");
1657 return 0;
1658 }
1659
1660 SmallVector<unsigned, 8> IntvMap;
1661 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001662 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001663 ExtraRegInfo.resize(MRI->getNumVirtRegs());
1664
1665 // Assign all new registers to RS_Spill. This was the last chance.
1666 setStage(LREdit.begin(), LREdit.end(), RS_Spill);
1667 return 0;
1668}
1669
1670
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00001671//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001672// Local Splitting
1673//===----------------------------------------------------------------------===//
1674
1675
1676/// calcGapWeights - Compute the maximum spill weight that needs to be evicted
1677/// in order to use PhysReg between two entries in SA->UseSlots.
1678///
1679/// GapWeight[i] represents the gap between UseSlots[i] and UseSlots[i+1].
1680///
1681void RAGreedy::calcGapWeights(unsigned PhysReg,
1682 SmallVectorImpl<float> &GapWeight) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001683 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1684 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001685 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001686 const unsigned NumGaps = Uses.size()-1;
1687
1688 // Start and end points for the interference check.
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001689 SlotIndex StartIdx =
1690 BI.LiveIn ? BI.FirstInstr.getBaseIndex() : BI.FirstInstr;
1691 SlotIndex StopIdx =
1692 BI.LiveOut ? BI.LastInstr.getBoundaryIndex() : BI.LastInstr;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001693
1694 GapWeight.assign(NumGaps, 0.0f);
1695
1696 // Add interference from each overlapping register.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001697 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
1698 if (!Matrix->query(const_cast<LiveInterval&>(SA->getParent()), *Units)
1699 .checkInterference())
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001700 continue;
1701
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001702 // We know that VirtReg is a continuous interval from FirstInstr to
1703 // LastInstr, so we don't need InterferenceQuery.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001704 //
1705 // Interference that overlaps an instruction is counted in both gaps
1706 // surrounding the instruction. The exception is interference before
1707 // StartIdx and after StopIdx.
1708 //
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001709 LiveIntervalUnion::SegmentIter IntI =
1710 Matrix->getLiveUnions()[*Units] .find(StartIdx);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001711 for (unsigned Gap = 0; IntI.valid() && IntI.start() < StopIdx; ++IntI) {
1712 // Skip the gaps before IntI.
1713 while (Uses[Gap+1].getBoundaryIndex() < IntI.start())
1714 if (++Gap == NumGaps)
1715 break;
1716 if (Gap == NumGaps)
1717 break;
1718
1719 // Update the gaps covered by IntI.
1720 const float weight = IntI.value()->weight;
1721 for (; Gap != NumGaps; ++Gap) {
1722 GapWeight[Gap] = std::max(GapWeight[Gap], weight);
1723 if (Uses[Gap+1].getBaseIndex() >= IntI.stop())
1724 break;
1725 }
1726 if (Gap == NumGaps)
1727 break;
1728 }
1729 }
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001730
1731 // Add fixed interference.
1732 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001733 const LiveRange &LR = LIS->getRegUnit(*Units);
1734 LiveRange::const_iterator I = LR.find(StartIdx);
1735 LiveRange::const_iterator E = LR.end();
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001736
1737 // Same loop as above. Mark any overlapped gaps as HUGE_VALF.
1738 for (unsigned Gap = 0; I != E && I->start < StopIdx; ++I) {
1739 while (Uses[Gap+1].getBoundaryIndex() < I->start)
1740 if (++Gap == NumGaps)
1741 break;
1742 if (Gap == NumGaps)
1743 break;
1744
1745 for (; Gap != NumGaps; ++Gap) {
Aaron Ballman04999042013-11-13 00:15:44 +00001746 GapWeight[Gap] = llvm::huge_valf;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001747 if (Uses[Gap+1].getBaseIndex() >= I->end)
1748 break;
1749 }
1750 if (Gap == NumGaps)
1751 break;
1752 }
1753 }
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001754}
1755
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001756/// tryLocalSplit - Try to split VirtReg into smaller intervals inside its only
1757/// basic block.
1758///
1759unsigned RAGreedy::tryLocalSplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001760 SmallVectorImpl<unsigned> &NewVRegs) {
Jakob Stoklund Olesenbf91c4e2011-04-06 03:57:00 +00001761 assert(SA->getUseBlocks().size() == 1 && "Not a local interval");
1762 const SplitAnalysis::BlockInfo &BI = SA->getUseBlocks().front();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001763
1764 // Note that it is possible to have an interval that is live-in or live-out
1765 // while only covering a single block - A phi-def can use undef values from
1766 // predecessors, and the block could be a single-block loop.
1767 // We don't bother doing anything clever about such a case, we simply assume
Jakob Stoklund Olesen43859a62011-08-02 22:54:14 +00001768 // that the interval is continuous from FirstInstr to LastInstr. We should
1769 // make sure that we don't do anything illegal to such an interval, though.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001770
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001771 ArrayRef<SlotIndex> Uses = SA->getUseSlots();
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001772 if (Uses.size() <= 2)
1773 return 0;
1774 const unsigned NumGaps = Uses.size()-1;
1775
1776 DEBUG({
1777 dbgs() << "tryLocalSplit: ";
1778 for (unsigned i = 0, e = Uses.size(); i != e; ++i)
Jakob Stoklund Olesen994fed62012-01-12 17:53:44 +00001779 dbgs() << ' ' << Uses[i];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001780 dbgs() << '\n';
1781 });
1782
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001783 // If VirtReg is live across any register mask operands, compute a list of
1784 // gaps with register masks.
1785 SmallVector<unsigned, 8> RegMaskGaps;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001786 if (Matrix->checkRegMaskInterference(VirtReg)) {
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001787 // Get regmask slots for the whole block.
1788 ArrayRef<SlotIndex> RMS = LIS->getRegMaskSlotsInBlock(BI.MBB->getNumber());
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001789 DEBUG(dbgs() << RMS.size() << " regmasks in block:");
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001790 // Constrain to VirtReg's live range.
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001791 unsigned ri = std::lower_bound(RMS.begin(), RMS.end(),
1792 Uses.front().getRegSlot()) - RMS.begin();
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001793 unsigned re = RMS.size();
1794 for (unsigned i = 0; i != NumGaps && ri != re; ++i) {
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001795 // Look for Uses[i] <= RMS <= Uses[i+1].
1796 assert(!SlotIndex::isEarlierInstr(RMS[ri], Uses[i]));
1797 if (SlotIndex::isEarlierInstr(Uses[i+1], RMS[ri]))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001798 continue;
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001799 // Skip a regmask on the same instruction as the last use. It doesn't
1800 // overlap the live range.
1801 if (SlotIndex::isSameInstr(Uses[i+1], RMS[ri]) && i+1 == NumGaps)
1802 break;
1803 DEBUG(dbgs() << ' ' << RMS[ri] << ':' << Uses[i] << '-' << Uses[i+1]);
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001804 RegMaskGaps.push_back(i);
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001805 // Advance ri to the next gap. A regmask on one of the uses counts in
1806 // both gaps.
1807 while (ri != re && SlotIndex::isEarlierInstr(RMS[ri], Uses[i+1]))
1808 ++ri;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001809 }
Jakob Stoklund Olesenb0c0d342012-02-14 23:51:27 +00001810 DEBUG(dbgs() << '\n');
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001811 }
1812
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001813 // Since we allow local split results to be split again, there is a risk of
1814 // creating infinite loops. It is tempting to require that the new live
1815 // ranges have less instructions than the original. That would guarantee
1816 // convergence, but it is too strict. A live range with 3 instructions can be
1817 // split 2+3 (including the COPY), and we want to allow that.
1818 //
1819 // Instead we use these rules:
1820 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001821 // 1. Allow any split for ranges with getStage() < RS_Split2. (Except for the
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001822 // noop split, of course).
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001823 // 2. Require progress be made for ranges with getStage() == RS_Split2. All
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001824 // the new ranges must have fewer instructions than before the split.
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001825 // 3. New ranges with the same number of instructions are marked RS_Split2,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001826 // smaller ranges are marked RS_New.
1827 //
1828 // These rules allow a 3 -> 2+3 split once, which we need. They also prevent
1829 // excessive splitting and infinite loops.
1830 //
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001831 bool ProgressRequired = getStage(VirtReg) >= RS_Split2;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001832
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001833 // Best split candidate.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001834 unsigned BestBefore = NumGaps;
1835 unsigned BestAfter = 0;
1836 float BestDiff = 0;
1837
Jakob Stoklund Olesenefeb3a12013-07-16 18:26:18 +00001838 const float blockFreq =
1839 SpillPlacer->getBlockFrequency(BI.MBB->getNumber()).getFrequency() *
Michael Gottesman5e985ee2013-12-14 02:37:38 +00001840 (1.0f / MBFI->getEntryFreq());
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001841 SmallVector<float, 8> GapWeight;
1842
1843 Order.rewind();
1844 while (unsigned PhysReg = Order.next()) {
1845 // Keep track of the largest spill weight that would need to be evicted in
1846 // order to make use of PhysReg between UseSlots[i] and UseSlots[i+1].
1847 calcGapWeights(PhysReg, GapWeight);
1848
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001849 // Remove any gaps with regmask clobbers.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00001850 if (Matrix->checkRegMaskInterference(VirtReg, PhysReg))
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001851 for (unsigned i = 0, e = RegMaskGaps.size(); i != e; ++i)
Aaron Ballman04999042013-11-13 00:15:44 +00001852 GapWeight[RegMaskGaps[i]] = llvm::huge_valf;
Jakob Stoklund Olesen17402e32012-02-11 00:42:18 +00001853
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001854 // Try to find the best sequence of gaps to close.
1855 // The new spill weight must be larger than any gap interference.
1856
1857 // We will split before Uses[SplitBefore] and after Uses[SplitAfter].
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001858 unsigned SplitBefore = 0, SplitAfter = 1;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001859
1860 // MaxGap should always be max(GapWeight[SplitBefore..SplitAfter-1]).
1861 // It is the spill weight that needs to be evicted.
1862 float MaxGap = GapWeight[0];
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001863
1864 for (;;) {
1865 // Live before/after split?
1866 const bool LiveBefore = SplitBefore != 0 || BI.LiveIn;
1867 const bool LiveAfter = SplitAfter != NumGaps || BI.LiveOut;
1868
1869 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << ' '
1870 << Uses[SplitBefore] << '-' << Uses[SplitAfter]
1871 << " i=" << MaxGap);
1872
1873 // Stop before the interval gets so big we wouldn't be making progress.
1874 if (!LiveBefore && !LiveAfter) {
1875 DEBUG(dbgs() << " all\n");
1876 break;
1877 }
1878 // Should the interval be extended or shrunk?
1879 bool Shrink = true;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001880
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001881 // How many gaps would the new range have?
1882 unsigned NewGaps = LiveBefore + SplitAfter - SplitBefore + LiveAfter;
1883
1884 // Legally, without causing looping?
1885 bool Legal = !ProgressRequired || NewGaps < NumGaps;
1886
Aaron Ballman04999042013-11-13 00:15:44 +00001887 if (Legal && MaxGap < llvm::huge_valf) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001888 // Estimate the new spill weight. Each instruction reads or writes the
1889 // register. Conservatively assume there are no read-modify-write
1890 // instructions.
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001891 //
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001892 // Try to guess the size of the new interval.
Arnaud A. de Grandmaison829dd812014-11-04 20:51:24 +00001893 const float EstWeight = normalizeSpillWeight(
1894 blockFreq * (NewGaps + 1),
1895 Uses[SplitBefore].distance(Uses[SplitAfter]) +
1896 (LiveBefore + LiveAfter) * SlotIndex::InstrDist,
1897 1);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001898 // Would this split be possible to allocate?
1899 // Never allocate all gaps, we wouldn't be making progress.
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001900 DEBUG(dbgs() << " w=" << EstWeight);
1901 if (EstWeight * Hysteresis >= MaxGap) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001902 Shrink = false;
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001903 float Diff = EstWeight - MaxGap;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001904 if (Diff > BestDiff) {
1905 DEBUG(dbgs() << " (best)");
Jakob Stoklund Olesen357dd362011-04-30 05:07:46 +00001906 BestDiff = Hysteresis * Diff;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001907 BestBefore = SplitBefore;
1908 BestAfter = SplitAfter;
1909 }
1910 }
1911 }
1912
1913 // Try to shrink.
1914 if (Shrink) {
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001915 if (++SplitBefore < SplitAfter) {
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001916 DEBUG(dbgs() << " shrink\n");
1917 // Recompute the max when necessary.
1918 if (GapWeight[SplitBefore - 1] >= MaxGap) {
1919 MaxGap = GapWeight[SplitBefore];
1920 for (unsigned i = SplitBefore + 1; i != SplitAfter; ++i)
1921 MaxGap = std::max(MaxGap, GapWeight[i]);
1922 }
1923 continue;
1924 }
1925 MaxGap = 0;
1926 }
1927
1928 // Try to extend the interval.
1929 if (SplitAfter >= NumGaps) {
1930 DEBUG(dbgs() << " end\n");
1931 break;
1932 }
1933
1934 DEBUG(dbgs() << " extend\n");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001935 MaxGap = std::max(MaxGap, GapWeight[SplitAfter++]);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001936 }
1937 }
1938
1939 // Didn't find any candidates?
1940 if (BestBefore == NumGaps)
1941 return 0;
1942
1943 DEBUG(dbgs() << "Best local split range: " << Uses[BestBefore]
1944 << '-' << Uses[BestAfter] << ", " << BestDiff
1945 << ", " << (BestAfter - BestBefore + 1) << " instrs\n");
1946
Wei Mi9a16d652016-04-13 03:08:27 +00001947 LiveRangeEdit LREdit(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001948 SE->reset(LREdit);
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001949
Jakob Stoklund Olesenc9601982011-03-03 01:29:13 +00001950 SE->openIntv();
1951 SlotIndex SegStart = SE->enterIntvBefore(Uses[BestBefore]);
1952 SlotIndex SegStop = SE->leaveIntvAfter(Uses[BestAfter]);
1953 SE->useIntv(SegStart, SegStop);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001954 SmallVector<unsigned, 8> IntvMap;
1955 SE->finish(&IntvMap);
Mark Laceyf9ea8852013-08-14 23:50:04 +00001956 DebugVars->splitRegister(VirtReg.reg, LREdit.regs(), *LIS);
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001957
1958 // If the new range has the same number of instructions as before, mark it as
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00001959 // RS_Split2 so the next split will be forced to make progress. Otherwise,
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001960 // leave the new intervals as RS_New so they can compete.
1961 bool LiveBefore = BestBefore != 0 || BI.LiveIn;
1962 bool LiveAfter = BestAfter != NumGaps || BI.LiveOut;
1963 unsigned NewGaps = LiveBefore + BestAfter - BestBefore + LiveAfter;
1964 if (NewGaps >= NumGaps) {
1965 DEBUG(dbgs() << "Tagging non-progress ranges: ");
1966 assert(!ProgressRequired && "Didn't make progress when it was required.");
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001967 for (unsigned i = 0, e = IntvMap.size(); i != e; ++i)
1968 if (IntvMap[i] == 1) {
Mark Laceyf9ea8852013-08-14 23:50:04 +00001969 setStage(LIS->getInterval(LREdit.get(i)), RS_Split2);
1970 DEBUG(dbgs() << PrintReg(LREdit.get(i)));
Jakob Stoklund Olesendf476272011-06-06 23:55:20 +00001971 }
1972 DEBUG(dbgs() << '\n');
1973 }
Jakob Stoklund Olesen99827e82011-02-17 22:53:48 +00001974 ++NumLocalSplits;
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001975
1976 return 0;
1977}
1978
1979//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00001980// Live Range Splitting
1981//===----------------------------------------------------------------------===//
1982
1983/// trySplit - Try to split VirtReg or one of its interferences, making it
1984/// assignable.
1985/// @return Physreg when VirtReg may be assigned and/or new NewVRegs.
1986unsigned RAGreedy::trySplit(LiveInterval &VirtReg, AllocationOrder &Order,
Mark Laceyf9ea8852013-08-14 23:50:04 +00001987 SmallVectorImpl<unsigned>&NewVRegs) {
Jakob Stoklund Olesend4bb1d42011-08-05 23:50:33 +00001988 // Ranges must be Split2 or less.
1989 if (getStage(VirtReg) >= RS_Spill)
1990 return 0;
1991
Jakob Stoklund Olesen93c87362011-02-17 19:13:53 +00001992 // Local intervals are handled separately.
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00001993 if (LIS->intervalIsInOneMBB(VirtReg)) {
Matthias Braun9f15a792016-11-18 19:43:18 +00001994 NamedRegionTimer T("local_split", "Local Splitting", TimerGroupName,
1995 TimerGroupDescription, TimePassesIsEnabled);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00001996 SA->analyze(&VirtReg);
Jakob Stoklund Olesen0ce90492012-05-23 22:37:27 +00001997 unsigned PhysReg = tryLocalSplit(VirtReg, Order, NewVRegs);
1998 if (PhysReg || !NewVRegs.empty())
1999 return PhysReg;
2000 return tryInstructionSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen609bc442011-02-19 00:38:40 +00002001 }
2002
Matthias Braun9f15a792016-11-18 19:43:18 +00002003 NamedRegionTimer T("global_split", "Global Splitting", TimerGroupName,
2004 TimerGroupDescription, TimePassesIsEnabled);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002005
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00002006 SA->analyze(&VirtReg);
2007
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00002008 // FIXME: SplitAnalysis may repair broken live ranges coming from the
2009 // coalescer. That may cause the range to become allocatable which means that
2010 // tryRegionSplit won't be making progress. This check should be replaced with
2011 // an assertion when the coalescer is fixed.
2012 if (SA->didRepairRange()) {
2013 // VirtReg has changed, so all cached queries are invalid.
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00002014 Matrix->invalidateVirtRegs();
Jakob Stoklund Oleseneaa6ed12011-05-03 20:42:13 +00002015 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs))
2016 return PhysReg;
2017 }
2018
Jakob Stoklund Olesen45011172011-07-25 15:25:43 +00002019 // First try to split around a region spanning multiple blocks. RS_Split2
2020 // ranges already made dubious progress with region splitting, so they go
2021 // straight to single block splitting.
2022 if (getStage(VirtReg) < RS_Split2) {
2023 unsigned PhysReg = tryRegionSplit(VirtReg, Order, NewVRegs);
2024 if (PhysReg || !NewVRegs.empty())
2025 return PhysReg;
2026 }
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002027
Jakob Stoklund Olesencef5d8f2011-08-05 23:04:18 +00002028 // Then isolate blocks.
2029 return tryBlockSplit(VirtReg, Order, NewVRegs);
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002030}
2031
Quentin Colombet87769712014-02-05 22:13:59 +00002032//===----------------------------------------------------------------------===//
2033// Last Chance Recoloring
2034//===----------------------------------------------------------------------===//
2035
2036/// mayRecolorAllInterferences - Check if the virtual registers that
2037/// interfere with \p VirtReg on \p PhysReg (or one of its aliases) may be
2038/// recolored to free \p PhysReg.
2039/// When true is returned, \p RecoloringCandidates has been augmented with all
2040/// the live intervals that need to be recolored in order to free \p PhysReg
2041/// for \p VirtReg.
2042/// \p FixedRegisters contains all the virtual registers that cannot be
2043/// recolored.
2044bool
2045RAGreedy::mayRecolorAllInterferences(unsigned PhysReg, LiveInterval &VirtReg,
2046 SmallLISet &RecoloringCandidates,
2047 const SmallVirtRegSet &FixedRegisters) {
2048 const TargetRegisterClass *CurRC = MRI->getRegClass(VirtReg.reg);
2049
2050 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units) {
2051 LiveIntervalUnion::Query &Q = Matrix->query(VirtReg, *Units);
2052 // If there is LastChanceRecoloringMaxInterference or more interferences,
2053 // chances are one would not be recolorable.
2054 if (Q.collectInterferingVRegs(LastChanceRecoloringMaxInterference) >=
Quentin Colombet567e30b2014-04-11 21:39:44 +00002055 LastChanceRecoloringMaxInterference && !ExhaustiveSearch) {
Quentin Colombet87769712014-02-05 22:13:59 +00002056 DEBUG(dbgs() << "Early abort: too many interferences.\n");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002057 CutOffInfo |= CO_Interf;
Quentin Colombet87769712014-02-05 22:13:59 +00002058 return false;
2059 }
2060 for (unsigned i = Q.interferingVRegs().size(); i; --i) {
2061 LiveInterval *Intf = Q.interferingVRegs()[i - 1];
2062 // If Intf is done and sit on the same register class as VirtReg,
2063 // it would not be recolorable as it is in the same state as VirtReg.
2064 if ((getStage(*Intf) == RS_Done &&
2065 MRI->getRegClass(Intf->reg) == CurRC) ||
2066 FixedRegisters.count(Intf->reg)) {
2067 DEBUG(dbgs() << "Early abort: the inteference is not recolorable.\n");
2068 return false;
2069 }
2070 RecoloringCandidates.insert(Intf);
2071 }
2072 }
2073 return true;
2074}
2075
2076/// tryLastChanceRecoloring - Try to assign a color to \p VirtReg by recoloring
2077/// its interferences.
2078/// Last chance recoloring chooses a color for \p VirtReg and recolors every
2079/// virtual register that was using it. The recoloring process may recursively
2080/// use the last chance recoloring. Therefore, when a virtual register has been
2081/// assigned a color by this mechanism, it is marked as Fixed, i.e., it cannot
2082/// be last-chance-recolored again during this recoloring "session".
2083/// E.g.,
2084/// Let
2085/// vA can use {R1, R2 }
2086/// vB can use { R2, R3}
2087/// vC can use {R1 }
2088/// Where vA, vB, and vC cannot be split anymore (they are reloads for
2089/// instance) and they all interfere.
2090///
2091/// vA is assigned R1
2092/// vB is assigned R2
2093/// vC tries to evict vA but vA is already done.
2094/// Regular register allocation fails.
2095///
2096/// Last chance recoloring kicks in:
2097/// vC does as if vA was evicted => vC uses R1.
2098/// vC is marked as fixed.
2099/// vA needs to find a color.
2100/// None are available.
2101/// vA cannot evict vC: vC is a fixed virtual register now.
2102/// vA does as if vB was evicted => vA uses R2.
2103/// vB needs to find a color.
2104/// R3 is available.
2105/// Recoloring => vC = R1, vA = R2, vB = R3
2106///
Alp Toker70b36992014-02-25 04:21:15 +00002107/// \p Order defines the preferred allocation order for \p VirtReg.
Quentin Colombet87769712014-02-05 22:13:59 +00002108/// \p NewRegs will contain any new virtual register that have been created
2109/// (split, spill) during the process and that must be assigned.
2110/// \p FixedRegisters contains all the virtual registers that cannot be
2111/// recolored.
2112/// \p Depth gives the current depth of the last chance recoloring.
2113/// \return a physical register that can be used for VirtReg or ~0u if none
2114/// exists.
2115unsigned RAGreedy::tryLastChanceRecoloring(LiveInterval &VirtReg,
2116 AllocationOrder &Order,
2117 SmallVectorImpl<unsigned> &NewVRegs,
2118 SmallVirtRegSet &FixedRegisters,
2119 unsigned Depth) {
2120 DEBUG(dbgs() << "Try last chance recoloring for " << VirtReg << '\n');
2121 // Ranges must be Done.
Quentin Colombet0e3b5e02014-02-13 05:17:37 +00002122 assert((getStage(VirtReg) >= RS_Done || !VirtReg.isSpillable()) &&
Quentin Colombet87769712014-02-05 22:13:59 +00002123 "Last chance recoloring should really be last chance");
2124 // Set the max depth to LastChanceRecoloringMaxDepth.
2125 // We may want to reconsider that if we end up with a too large search space
2126 // for target with hundreds of registers.
2127 // Indeed, in that case we may want to cut the search space earlier.
Quentin Colombet567e30b2014-04-11 21:39:44 +00002128 if (Depth >= LastChanceRecoloringMaxDepth && !ExhaustiveSearch) {
Quentin Colombet87769712014-02-05 22:13:59 +00002129 DEBUG(dbgs() << "Abort because max depth has been reached.\n");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002130 CutOffInfo |= CO_Depth;
Quentin Colombet87769712014-02-05 22:13:59 +00002131 return ~0u;
2132 }
2133
2134 // Set of Live intervals that will need to be recolored.
2135 SmallLISet RecoloringCandidates;
2136 // Record the original mapping virtual register to physical register in case
2137 // the recoloring fails.
2138 DenseMap<unsigned, unsigned> VirtRegToPhysReg;
2139 // Mark VirtReg as fixed, i.e., it will not be recolored pass this point in
2140 // this recoloring "session".
2141 FixedRegisters.insert(VirtReg.reg);
Quentin Colombet318582f2016-09-16 22:00:50 +00002142 SmallVector<unsigned, 4> CurrentNewVRegs;
Quentin Colombet87769712014-02-05 22:13:59 +00002143
2144 Order.rewind();
2145 while (unsigned PhysReg = Order.next()) {
2146 DEBUG(dbgs() << "Try to assign: " << VirtReg << " to "
2147 << PrintReg(PhysReg, TRI) << '\n');
2148 RecoloringCandidates.clear();
2149 VirtRegToPhysReg.clear();
Quentin Colombet318582f2016-09-16 22:00:50 +00002150 CurrentNewVRegs.clear();
Quentin Colombet87769712014-02-05 22:13:59 +00002151
2152 // It is only possible to recolor virtual register interference.
2153 if (Matrix->checkInterference(VirtReg, PhysReg) >
2154 LiveRegMatrix::IK_VirtReg) {
2155 DEBUG(dbgs() << "Some inteferences are not with virtual registers.\n");
2156
2157 continue;
2158 }
2159
2160 // Early give up on this PhysReg if it is obvious we cannot recolor all
2161 // the interferences.
2162 if (!mayRecolorAllInterferences(PhysReg, VirtReg, RecoloringCandidates,
2163 FixedRegisters)) {
2164 DEBUG(dbgs() << "Some inteferences cannot be recolored.\n");
2165 continue;
2166 }
2167
2168 // RecoloringCandidates contains all the virtual registers that interfer
2169 // with VirtReg on PhysReg (or one of its aliases).
2170 // Enqueue them for recoloring and perform the actual recoloring.
2171 PQueue RecoloringQueue;
2172 for (SmallLISet::iterator It = RecoloringCandidates.begin(),
2173 EndIt = RecoloringCandidates.end();
2174 It != EndIt; ++It) {
2175 unsigned ItVirtReg = (*It)->reg;
2176 enqueue(RecoloringQueue, *It);
2177 assert(VRM->hasPhys(ItVirtReg) &&
2178 "Interferences are supposed to be with allocated vairables");
2179
2180 // Record the current allocation.
2181 VirtRegToPhysReg[ItVirtReg] = VRM->getPhys(ItVirtReg);
2182 // unset the related struct.
2183 Matrix->unassign(**It);
2184 }
2185
2186 // Do as if VirtReg was assigned to PhysReg so that the underlying
2187 // recoloring has the right information about the interferes and
2188 // available colors.
2189 Matrix->assign(VirtReg, PhysReg);
2190
2191 // Save the current recoloring state.
2192 // If we cannot recolor all the interferences, we will have to start again
2193 // at this point for the next physical register.
2194 SmallVirtRegSet SaveFixedRegisters(FixedRegisters);
Quentin Colombet318582f2016-09-16 22:00:50 +00002195 if (tryRecoloringCandidates(RecoloringQueue, CurrentNewVRegs,
2196 FixedRegisters, Depth)) {
2197 // Push the queued vregs into the main queue.
2198 for (unsigned NewVReg : CurrentNewVRegs)
2199 NewVRegs.push_back(NewVReg);
Quentin Colombet87769712014-02-05 22:13:59 +00002200 // Do not mess up with the global assignment process.
2201 // I.e., VirtReg must be unassigned.
2202 Matrix->unassign(VirtReg);
2203 return PhysReg;
2204 }
2205
2206 DEBUG(dbgs() << "Fail to assign: " << VirtReg << " to "
2207 << PrintReg(PhysReg, TRI) << '\n');
2208
2209 // The recoloring attempt failed, undo the changes.
2210 FixedRegisters = SaveFixedRegisters;
2211 Matrix->unassign(VirtReg);
2212
Wei Mib5cf9e52016-11-08 18:19:36 +00002213 // For a newly created vreg which is also in RecoloringCandidates,
2214 // don't add it to NewVRegs because its physical register will be restored
2215 // below. Other vregs in CurrentNewVRegs are created by calling
2216 // selectOrSplit and should be added into NewVRegs.
Quentin Colombet318582f2016-09-16 22:00:50 +00002217 for (SmallVectorImpl<unsigned>::iterator Next = CurrentNewVRegs.begin(),
2218 End = CurrentNewVRegs.end();
2219 Next != End; ++Next) {
Wei Mib5cf9e52016-11-08 18:19:36 +00002220 if (RecoloringCandidates.count(&LIS->getInterval(*Next)))
Quentin Colombet318582f2016-09-16 22:00:50 +00002221 continue;
2222 NewVRegs.push_back(*Next);
2223 }
2224
Quentin Colombet87769712014-02-05 22:13:59 +00002225 for (SmallLISet::iterator It = RecoloringCandidates.begin(),
2226 EndIt = RecoloringCandidates.end();
2227 It != EndIt; ++It) {
2228 unsigned ItVirtReg = (*It)->reg;
2229 if (VRM->hasPhys(ItVirtReg))
2230 Matrix->unassign(**It);
Matthias Braun953393a2015-07-14 17:38:17 +00002231 unsigned ItPhysReg = VirtRegToPhysReg[ItVirtReg];
2232 Matrix->assign(**It, ItPhysReg);
Quentin Colombet87769712014-02-05 22:13:59 +00002233 }
2234 }
2235
2236 // Last chance recoloring did not worked either, give up.
2237 return ~0u;
2238}
2239
2240/// tryRecoloringCandidates - Try to assign a new color to every register
2241/// in \RecoloringQueue.
2242/// \p NewRegs will contain any new virtual register created during the
2243/// recoloring process.
2244/// \p FixedRegisters[in/out] contains all the registers that have been
2245/// recolored.
2246/// \return true if all virtual registers in RecoloringQueue were successfully
2247/// recolored, false otherwise.
2248bool RAGreedy::tryRecoloringCandidates(PQueue &RecoloringQueue,
2249 SmallVectorImpl<unsigned> &NewVRegs,
2250 SmallVirtRegSet &FixedRegisters,
2251 unsigned Depth) {
2252 while (!RecoloringQueue.empty()) {
2253 LiveInterval *LI = dequeue(RecoloringQueue);
2254 DEBUG(dbgs() << "Try to recolor: " << *LI << '\n');
2255 unsigned PhysReg;
2256 PhysReg = selectOrSplitImpl(*LI, NewVRegs, FixedRegisters, Depth + 1);
Quentin Colombet52ffa672016-10-13 19:27:48 +00002257 // When splitting happens, the live-range may actually be empty.
2258 // In that case, this is okay to continue the recoloring even
2259 // if we did not find an alternative color for it. Indeed,
2260 // there will not be anything to color for LI in the end.
2261 if (PhysReg == ~0u || (!PhysReg && !LI->empty()))
Quentin Colombet87769712014-02-05 22:13:59 +00002262 return false;
Quentin Colombet52ffa672016-10-13 19:27:48 +00002263
2264 if (!PhysReg) {
2265 assert(LI->empty() && "Only empty live-range do not require a register");
2266 DEBUG(dbgs() << "Recoloring of " << *LI << " succeeded. Empty LI.\n");
2267 continue;
2268 }
Quentin Colombet87769712014-02-05 22:13:59 +00002269 DEBUG(dbgs() << "Recoloring of " << *LI
2270 << " succeeded with: " << PrintReg(PhysReg, TRI) << '\n');
Quentin Colombet52ffa672016-10-13 19:27:48 +00002271
Quentin Colombet87769712014-02-05 22:13:59 +00002272 Matrix->assign(*LI, PhysReg);
2273 FixedRegisters.insert(LI->reg);
2274 }
2275 return true;
2276}
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002277
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002278//===----------------------------------------------------------------------===//
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002279// Main Entry Point
2280//===----------------------------------------------------------------------===//
2281
2282unsigned RAGreedy::selectOrSplit(LiveInterval &VirtReg,
Mark Laceyf9ea8852013-08-14 23:50:04 +00002283 SmallVectorImpl<unsigned> &NewVRegs) {
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002284 CutOffInfo = CO_None;
2285 LLVMContext &Ctx = MF->getFunction()->getContext();
Quentin Colombet87769712014-02-05 22:13:59 +00002286 SmallVirtRegSet FixedRegisters;
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002287 unsigned Reg = selectOrSplitImpl(VirtReg, NewVRegs, FixedRegisters);
2288 if (Reg == ~0U && (CutOffInfo != CO_None)) {
2289 uint8_t CutOffEncountered = CutOffInfo & (CO_Depth | CO_Interf);
2290 if (CutOffEncountered == CO_Depth)
Quentin Colombet567e30b2014-04-11 21:39:44 +00002291 Ctx.emitError("register allocation failed: maximum depth for recoloring "
2292 "reached. Use -fexhaustive-register-search to skip "
2293 "cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002294 else if (CutOffEncountered == CO_Interf)
2295 Ctx.emitError("register allocation failed: maximum interference for "
Quentin Colombet567e30b2014-04-11 21:39:44 +00002296 "recoloring reached. Use -fexhaustive-register-search "
2297 "to skip cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002298 else if (CutOffEncountered == (CO_Depth | CO_Interf))
2299 Ctx.emitError("register allocation failed: maximum interference and "
Quentin Colombet567e30b2014-04-11 21:39:44 +00002300 "depth for recoloring reached. Use "
2301 "-fexhaustive-register-search to skip cutoffs");
Quentin Colombet96bd2a12014-04-04 02:05:21 +00002302 }
2303 return Reg;
Quentin Colombet87769712014-02-05 22:13:59 +00002304}
2305
Manman Ren9dee4492014-03-27 21:21:57 +00002306/// Using a CSR for the first time has a cost because it causes push|pop
2307/// to be added to prologue|epilogue. Splitting a cold section of the live
2308/// range can have lower cost than using the CSR for the first time;
2309/// Spilling a live range in the cold path can have lower cost than using
2310/// the CSR for the first time. Returns the physical register if we decide
2311/// to use the CSR; otherwise return 0.
2312unsigned RAGreedy::tryAssignCSRFirstTime(LiveInterval &VirtReg,
2313 AllocationOrder &Order,
2314 unsigned PhysReg,
2315 unsigned &CostPerUseLimit,
2316 SmallVectorImpl<unsigned> &NewVRegs) {
Manman Ren9dee4492014-03-27 21:21:57 +00002317 if (getStage(VirtReg) == RS_Spill && VirtReg.isSpillable()) {
2318 // We choose spill over using the CSR for the first time if the spill cost
2319 // is lower than CSRCost.
2320 SA->analyze(&VirtReg);
2321 if (calcSpillCost() >= CSRCost)
2322 return PhysReg;
2323
2324 // We are going to spill, set CostPerUseLimit to 1 to make sure that
2325 // we will not use a callee-saved register in tryEvict.
2326 CostPerUseLimit = 1;
2327 return 0;
2328 }
2329 if (getStage(VirtReg) < RS_Split) {
2330 // We choose pre-splitting over using the CSR for the first time if
2331 // the cost of splitting is lower than CSRCost.
2332 SA->analyze(&VirtReg);
2333 unsigned NumCands = 0;
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002334 BlockFrequency BestCost = CSRCost; // Don't modify CSRCost.
2335 unsigned BestCand = calculateRegionSplitCost(VirtReg, Order, BestCost,
2336 NumCands, true /*IgnoreCSR*/);
Manman Ren9dee4492014-03-27 21:21:57 +00002337 if (BestCand == NoCand)
2338 // Use the CSR if we can't find a region split below CSRCost.
2339 return PhysReg;
2340
2341 // Perform the actual pre-splitting.
2342 doRegionSplit(VirtReg, BestCand, false/*HasCompact*/, NewVRegs);
2343 return 0;
2344 }
2345 return PhysReg;
2346}
2347
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002348void RAGreedy::aboutToRemoveInterval(LiveInterval &LI) {
2349 // Do not keep invalid information around.
2350 SetOfBrokenHints.remove(&LI);
2351}
2352
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002353void RAGreedy::initializeCSRCost() {
2354 // We use the larger one out of the command-line option and the value report
2355 // by TRI.
2356 CSRCost = BlockFrequency(
2357 std::max((unsigned)CSRFirstTimeCost, TRI->getCSRFirstUseCost()));
2358 if (!CSRCost.getFrequency())
2359 return;
2360
2361 // Raw cost is relative to Entry == 2^14; scale it appropriately.
2362 uint64_t ActualEntry = MBFI->getEntryFreq();
2363 if (!ActualEntry) {
2364 CSRCost = 0;
2365 return;
2366 }
2367 uint64_t FixedEntry = 1 << 14;
2368 if (ActualEntry < FixedEntry)
2369 CSRCost *= BranchProbability(ActualEntry, FixedEntry);
2370 else if (ActualEntry <= UINT32_MAX)
2371 // Invert the fraction and divide.
2372 CSRCost /= BranchProbability(FixedEntry, ActualEntry);
2373 else
2374 // Can't use BranchProbability in general, since it takes 32-bit numbers.
2375 CSRCost = CSRCost.getFrequency() * (ActualEntry / FixedEntry);
2376}
2377
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002378/// \brief Collect the hint info for \p Reg.
2379/// The results are stored into \p Out.
2380/// \p Out is not cleared before being populated.
2381void RAGreedy::collectHintInfo(unsigned Reg, HintsInfo &Out) {
2382 for (const MachineInstr &Instr : MRI->reg_nodbg_instructions(Reg)) {
2383 if (!Instr.isFullCopy())
2384 continue;
2385 // Look for the other end of the copy.
2386 unsigned OtherReg = Instr.getOperand(0).getReg();
2387 if (OtherReg == Reg) {
2388 OtherReg = Instr.getOperand(1).getReg();
2389 if (OtherReg == Reg)
2390 continue;
2391 }
2392 // Get the current assignment.
2393 unsigned OtherPhysReg = TargetRegisterInfo::isPhysicalRegister(OtherReg)
2394 ? OtherReg
2395 : VRM->getPhys(OtherReg);
2396 // Push the collected information.
2397 Out.push_back(HintInfo(MBFI->getBlockFreq(Instr.getParent()), OtherReg,
2398 OtherPhysReg));
2399 }
2400}
2401
2402/// \brief Using the given \p List, compute the cost of the broken hints if
2403/// \p PhysReg was used.
2404/// \return The cost of \p List for \p PhysReg.
2405BlockFrequency RAGreedy::getBrokenHintFreq(const HintsInfo &List,
2406 unsigned PhysReg) {
2407 BlockFrequency Cost = 0;
2408 for (const HintInfo &Info : List) {
2409 if (Info.PhysReg != PhysReg)
2410 Cost += Info.Freq;
2411 }
2412 return Cost;
2413}
2414
2415/// \brief Using the register assigned to \p VirtReg, try to recolor
2416/// all the live ranges that are copy-related with \p VirtReg.
2417/// The recoloring is then propagated to all the live-ranges that have
2418/// been recolored and so on, until no more copies can be coalesced or
2419/// it is not profitable.
2420/// For a given live range, profitability is determined by the sum of the
2421/// frequencies of the non-identity copies it would introduce with the old
2422/// and new register.
2423void RAGreedy::tryHintRecoloring(LiveInterval &VirtReg) {
2424 // We have a broken hint, check if it is possible to fix it by
2425 // reusing PhysReg for the copy-related live-ranges. Indeed, we evicted
2426 // some register and PhysReg may be available for the other live-ranges.
2427 SmallSet<unsigned, 4> Visited;
2428 SmallVector<unsigned, 2> RecoloringCandidates;
2429 HintsInfo Info;
2430 unsigned Reg = VirtReg.reg;
2431 unsigned PhysReg = VRM->getPhys(Reg);
2432 // Start the recoloring algorithm from the input live-interval, then
2433 // it will propagate to the ones that are copy-related with it.
2434 Visited.insert(Reg);
2435 RecoloringCandidates.push_back(Reg);
2436
2437 DEBUG(dbgs() << "Trying to reconcile hints for: " << PrintReg(Reg, TRI) << '('
2438 << PrintReg(PhysReg, TRI) << ")\n");
2439
2440 do {
2441 Reg = RecoloringCandidates.pop_back_val();
2442
2443 // We cannot recolor physcal register.
2444 if (TargetRegisterInfo::isPhysicalRegister(Reg))
2445 continue;
2446
2447 assert(VRM->hasPhys(Reg) && "We have unallocated variable!!");
2448
2449 // Get the live interval mapped with this virtual register to be able
2450 // to check for the interference with the new color.
2451 LiveInterval &LI = LIS->getInterval(Reg);
2452 unsigned CurrPhys = VRM->getPhys(Reg);
2453 // Check that the new color matches the register class constraints and
2454 // that it is free for this live range.
2455 if (CurrPhys != PhysReg && (!MRI->getRegClass(Reg)->contains(PhysReg) ||
2456 Matrix->checkInterference(LI, PhysReg)))
2457 continue;
2458
2459 DEBUG(dbgs() << PrintReg(Reg, TRI) << '(' << PrintReg(CurrPhys, TRI)
2460 << ") is recolorable.\n");
2461
2462 // Gather the hint info.
2463 Info.clear();
2464 collectHintInfo(Reg, Info);
2465 // Check if recoloring the live-range will increase the cost of the
2466 // non-identity copies.
2467 if (CurrPhys != PhysReg) {
2468 DEBUG(dbgs() << "Checking profitability:\n");
2469 BlockFrequency OldCopiesCost = getBrokenHintFreq(Info, CurrPhys);
2470 BlockFrequency NewCopiesCost = getBrokenHintFreq(Info, PhysReg);
2471 DEBUG(dbgs() << "Old Cost: " << OldCopiesCost.getFrequency()
2472 << "\nNew Cost: " << NewCopiesCost.getFrequency() << '\n');
2473 if (OldCopiesCost < NewCopiesCost) {
2474 DEBUG(dbgs() << "=> Not profitable.\n");
2475 continue;
2476 }
2477 // At this point, the cost is either cheaper or equal. If it is
2478 // equal, we consider this is profitable because it may expose
2479 // more recoloring opportunities.
2480 DEBUG(dbgs() << "=> Profitable.\n");
2481 // Recolor the live-range.
2482 Matrix->unassign(LI);
2483 Matrix->assign(LI, PhysReg);
2484 }
2485 // Push all copy-related live-ranges to keep reconciling the broken
2486 // hints.
2487 for (const HintInfo &HI : Info) {
2488 if (Visited.insert(HI.Reg).second)
2489 RecoloringCandidates.push_back(HI.Reg);
2490 }
2491 } while (!RecoloringCandidates.empty());
2492}
2493
2494/// \brief Try to recolor broken hints.
2495/// Broken hints may be repaired by recoloring when an evicted variable
2496/// freed up a register for a larger live-range.
2497/// Consider the following example:
2498/// BB1:
2499/// a =
2500/// b =
2501/// BB2:
2502/// ...
2503/// = b
2504/// = a
2505/// Let us assume b gets split:
2506/// BB1:
2507/// a =
2508/// b =
2509/// BB2:
2510/// c = b
2511/// ...
2512/// d = c
2513/// = d
2514/// = a
2515/// Because of how the allocation work, b, c, and d may be assigned different
2516/// colors. Now, if a gets evicted later:
2517/// BB1:
2518/// a =
2519/// st a, SpillSlot
2520/// b =
2521/// BB2:
2522/// c = b
2523/// ...
2524/// d = c
2525/// = d
2526/// e = ld SpillSlot
2527/// = e
2528/// This is likely that we can assign the same register for b, c, and d,
2529/// getting rid of 2 copies.
2530void RAGreedy::tryHintsRecoloring() {
2531 for (LiveInterval *LI : SetOfBrokenHints) {
2532 assert(TargetRegisterInfo::isVirtualRegister(LI->reg) &&
2533 "Recoloring is possible only for virtual registers");
2534 // Some dead defs may be around (e.g., because of debug uses).
2535 // Ignore those.
2536 if (!VRM->hasPhys(LI->reg))
2537 continue;
2538 tryHintRecoloring(*LI);
2539 }
2540}
2541
Quentin Colombet87769712014-02-05 22:13:59 +00002542unsigned RAGreedy::selectOrSplitImpl(LiveInterval &VirtReg,
2543 SmallVectorImpl<unsigned> &NewVRegs,
2544 SmallVirtRegSet &FixedRegisters,
2545 unsigned Depth) {
Manman Ren78cf02a2014-03-25 00:16:25 +00002546 unsigned CostPerUseLimit = ~0u;
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002547 // First try assigning a free register.
Matthias Braun5d1f12d2015-07-15 22:16:00 +00002548 AllocationOrder Order(VirtReg.reg, *VRM, RegClassInfo, Matrix);
Manman Ren78cf02a2014-03-25 00:16:25 +00002549 if (unsigned PhysReg = tryAssign(VirtReg, Order, NewVRegs)) {
Manman Ren9dee4492014-03-27 21:21:57 +00002550 // When NewVRegs is not empty, we may have made decisions such as evicting
2551 // a virtual register, go with the earlier decisions and use the physical
2552 // register.
Matthias Braun953393a2015-07-14 17:38:17 +00002553 if (CSRCost.getFrequency() && isUnusedCalleeSavedReg(PhysReg) &&
2554 NewVRegs.empty()) {
Manman Ren9dee4492014-03-27 21:21:57 +00002555 unsigned CSRReg = tryAssignCSRFirstTime(VirtReg, Order, PhysReg,
2556 CostPerUseLimit, NewVRegs);
2557 if (CSRReg || !NewVRegs.empty())
2558 // Return now if we decide to use a CSR or create new vregs due to
2559 // pre-splitting.
2560 return CSRReg;
Manman Ren78cf02a2014-03-25 00:16:25 +00002561 } else
2562 return PhysReg;
2563 }
Andrew Trickccef0982010-12-09 18:15:21 +00002564
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00002565 LiveRangeStage Stage = getStage(VirtReg);
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00002566 DEBUG(dbgs() << StageName[Stage]
2567 << " Cascade " << ExtraRegInfo[VirtReg.reg].Cascade << '\n');
Jakob Stoklund Olesen25d57452011-05-25 23:58:36 +00002568
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002569 // Try to evict a less worthy live range, but only for ranges from the primary
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002570 // queue. The RS_Split ranges already failed to do this, and they should not
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002571 // get a second chance until they have been split.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002572 if (Stage != RS_Split)
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002573 if (unsigned PhysReg =
2574 tryEvict(VirtReg, Order, NewVRegs, CostPerUseLimit)) {
2575 unsigned Hint = MRI->getSimpleHint(VirtReg.reg);
2576 // If VirtReg has a hint and that hint is broken record this
2577 // virtual register as a recoloring candidate for broken hint.
2578 // Indeed, since we evicted a variable in its neighborhood it is
2579 // likely we can at least partially recolor some of the
2580 // copy-related live-ranges.
2581 if (Hint && Hint != PhysReg)
2582 SetOfBrokenHints.insert(&VirtReg);
Jakob Stoklund Olesene9cc8e92011-06-01 18:45:02 +00002583 return PhysReg;
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002584 }
Andrew Trickccef0982010-12-09 18:15:21 +00002585
Quentin Colombet63176862016-09-16 22:00:42 +00002586 assert((NewVRegs.empty() || Depth) && "Cannot append to existing NewVRegs");
Jakob Stoklund Olesen9fb04012011-01-19 22:11:48 +00002587
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00002588 // The first time we see a live range, don't try to split or spill.
2589 // Wait until the second time, when all smaller ranges have been allocated.
2590 // This gives a better picture of the interference to split around.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002591 if (Stage < RS_Split) {
2592 setStage(VirtReg, RS_Split);
Jakob Stoklund Olesen86985072011-03-19 23:02:47 +00002593 DEBUG(dbgs() << "wait for second round\n");
Mark Laceyf9ea8852013-08-14 23:50:04 +00002594 NewVRegs.push_back(VirtReg.reg);
Jakob Stoklund Olesene68a27e2011-02-24 23:21:36 +00002595 return 0;
2596 }
2597
Dylan McKayc328fe52016-10-11 01:04:36 +00002598 if (Stage < RS_Spill) {
2599 // Try splitting VirtReg or interferences.
2600 unsigned NewVRegSizeBefore = NewVRegs.size();
2601 unsigned PhysReg = trySplit(VirtReg, Order, NewVRegs);
2602 if (PhysReg || (NewVRegs.size() - NewVRegSizeBefore))
2603 return PhysReg;
2604 }
2605
Jakob Stoklund Olesena5c88992011-05-06 21:58:30 +00002606 // If we couldn't allocate a register from spilling, there is probably some
2607 // invalid inline assembly. The base class wil report it.
Jakob Stoklund Olesen3ef8cf12011-07-25 15:25:41 +00002608 if (Stage >= RS_Done || !VirtReg.isSpillable())
Quentin Colombet87769712014-02-05 22:13:59 +00002609 return tryLastChanceRecoloring(VirtReg, Order, NewVRegs, FixedRegisters,
2610 Depth);
Jakob Stoklund Olesen5f9f0812011-03-01 21:10:07 +00002611
Jakob Stoklund Olesen0acb69d2010-12-22 22:01:30 +00002612 // Finally spill VirtReg itself.
Quentin Colombet11922942015-07-17 23:04:06 +00002613 if (EnableDeferredSpilling && getStage(VirtReg) < RS_Memory) {
2614 // TODO: This is experimental and in particular, we do not model
2615 // the live range splitting done by spilling correctly.
2616 // We would need a deep integration with the spiller to do the
2617 // right thing here. Anyway, that is still good for early testing.
2618 setStage(VirtReg, RS_Memory);
2619 DEBUG(dbgs() << "Do as if this register is in memory\n");
2620 NewVRegs.push_back(VirtReg.reg);
2621 } else {
Matthias Braun9f15a792016-11-18 19:43:18 +00002622 NamedRegionTimer T("spill", "Spiller", TimerGroupName,
2623 TimerGroupDescription, TimePassesIsEnabled);
Wei Mi9a16d652016-04-13 03:08:27 +00002624 LiveRangeEdit LRE(&VirtReg, NewVRegs, *MF, *LIS, VRM, this, &DeadRemats);
Quentin Colombet11922942015-07-17 23:04:06 +00002625 spiller().spill(LRE);
2626 setStage(NewVRegs.begin(), NewVRegs.end(), RS_Done);
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002627
Quentin Colombet11922942015-07-17 23:04:06 +00002628 if (VerifyEnabled)
2629 MF->verify(this, "After spilling");
2630 }
Jakob Stoklund Olesen557a82c2011-03-16 22:56:08 +00002631
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002632 // The live virtual register requesting allocation was spilled, so tell
2633 // the caller not to allocate anything during this round.
2634 return 0;
2635}
2636
Adam Nemeta9640662017-01-25 23:20:33 +00002637void RAGreedy::reportNumberOfSplillsReloads(MachineLoop *L, unsigned &Reloads,
2638 unsigned &FoldedReloads,
2639 unsigned &Spills,
2640 unsigned &FoldedSpills) {
2641 Reloads = 0;
2642 FoldedReloads = 0;
2643 Spills = 0;
2644 FoldedSpills = 0;
2645
2646 // Sum up the spill and reloads in subloops.
2647 for (MachineLoop *SubLoop : *L) {
2648 unsigned SubReloads;
2649 unsigned SubFoldedReloads;
2650 unsigned SubSpills;
2651 unsigned SubFoldedSpills;
2652
2653 reportNumberOfSplillsReloads(SubLoop, SubReloads, SubFoldedReloads,
2654 SubSpills, SubFoldedSpills);
2655 Reloads += SubReloads;
2656 FoldedReloads += SubFoldedReloads;
2657 Spills += SubSpills;
2658 FoldedSpills += SubFoldedSpills;
2659 }
2660
2661 const MachineFrameInfo &MFI = MF->getFrameInfo();
2662 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
2663 int FI;
2664
2665 for (MachineBasicBlock *MBB : L->getBlocks())
2666 // Handle blocks that were not included in subloops.
2667 if (Loops->getLoopFor(MBB) == L)
2668 for (MachineInstr &MI : *MBB) {
2669 const MachineMemOperand *MMO;
2670
2671 if (TII->isLoadFromStackSlot(MI, FI) && MFI.isSpillSlotObjectIndex(FI))
2672 ++Reloads;
2673 else if (TII->hasLoadFromStackSlot(MI, MMO, FI) &&
2674 MFI.isSpillSlotObjectIndex(FI))
2675 ++FoldedReloads;
2676 else if (TII->isStoreToStackSlot(MI, FI) &&
2677 MFI.isSpillSlotObjectIndex(FI))
2678 ++Spills;
2679 else if (TII->hasStoreToStackSlot(MI, MMO, FI) &&
2680 MFI.isSpillSlotObjectIndex(FI))
2681 ++FoldedSpills;
2682 }
2683
2684 if (Reloads || FoldedReloads || Spills || FoldedSpills) {
2685 using namespace ore;
2686 MachineOptimizationRemarkMissed R(DEBUG_TYPE, "LoopSpillReload",
2687 L->getStartLoc(), L->getHeader());
2688 if (Spills)
2689 R << NV("NumSpills", Spills) << " spills ";
2690 if (FoldedSpills)
2691 R << NV("NumFoldedSpills", FoldedSpills) << " folded spills ";
2692 if (Reloads)
2693 R << NV("NumReloads", Reloads) << " reloads ";
2694 if (FoldedReloads)
2695 R << NV("NumFoldedReloads", FoldedReloads) << " folded reloads ";
2696 ORE->emit(R << "generated in loop");
2697 }
2698}
2699
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002700bool RAGreedy::runOnMachineFunction(MachineFunction &mf) {
2701 DEBUG(dbgs() << "********** GREEDY REGISTER ALLOCATION **********\n"
David Blaikiec8c29202012-08-22 17:18:53 +00002702 << "********** Function: " << mf.getName() << '\n');
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002703
2704 MF = &mf;
Eric Christopher60621802014-10-14 07:22:00 +00002705 TRI = MF->getSubtarget().getRegisterInfo();
2706 TII = MF->getSubtarget().getInstrInfo();
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00002707 RCI.runOnMachineFunction(mf);
Quentin Colombet5caa6a22014-07-02 18:32:04 +00002708
2709 EnableLocalReassign = EnableLocalReassignment ||
Eric Christopher60621802014-10-14 07:22:00 +00002710 MF->getSubtarget().enableRALocalReassignment(
2711 MF->getTarget().getOptLevel());
Quentin Colombet5caa6a22014-07-02 18:32:04 +00002712
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00002713 if (VerifyEnabled)
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +00002714 MF->verify(this, "Before greedy register allocator");
Jakob Stoklund Olesen2e98ee32010-12-17 23:16:35 +00002715
Jakob Stoklund Olesen2d2dec92012-06-20 22:52:29 +00002716 RegAllocBase::init(getAnalysis<VirtRegMap>(),
2717 getAnalysis<LiveIntervals>(),
2718 getAnalysis<LiveRegMatrix>());
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002719 Indexes = &getAnalysis<SlotIndexes>();
Benjamin Kramere2a1d892013-06-17 19:00:36 +00002720 MBFI = &getAnalysis<MachineBlockFrequencyInfo>();
Jakob Stoklund Olesen1740e002010-12-17 23:16:32 +00002721 DomTree = &getAnalysis<MachineDominatorTree>();
Adam Nemeta9640662017-01-25 23:20:33 +00002722 ORE = &getAnalysis<MachineOptimizationRemarkEmitterPass>().getORE();
Jakob Stoklund Olesenadecb5e2010-12-10 22:54:44 +00002723 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00002724 Loops = &getAnalysis<MachineLoopInfo>();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002725 Bundles = &getAnalysis<EdgeBundles>();
2726 SpillPlacer = &getAnalysis<SpillPlacement>();
Jakob Stoklund Olesenf8da0282011-05-06 18:00:02 +00002727 DebugVars = &getAnalysis<LiveDebugVariables>();
Wei Mic0223702016-07-08 21:08:09 +00002728 AA = &getAnalysis<AAResultsWrapperPass>().getAAResults();
Jakob Stoklund Olesen267f6c12011-01-18 21:13:27 +00002729
Duncan P. N. Exon Smitha5df8132014-04-08 19:18:56 +00002730 initializeCSRCost();
2731
Robert Lougher11a44b72015-08-10 11:59:44 +00002732 calculateSpillWeightsAndHints(*LIS, mf, VRM, *Loops, *MBFI);
Arnaud A. de Grandmaison760c1e02013-11-10 17:46:31 +00002733
Andrew Trick97064962013-07-25 07:26:26 +00002734 DEBUG(LIS->dump());
2735
Jakob Stoklund Olesenf1a60a62011-02-19 00:53:42 +00002736 SA.reset(new SplitAnalysis(*VRM, *LIS, *Loops));
Wei Mic0223702016-07-08 21:08:09 +00002737 SE.reset(new SplitEditor(*SA, *AA, *LIS, *VRM, *DomTree, *MBFI));
Jakob Stoklund Olesen30a85632011-07-02 01:37:09 +00002738 ExtraRegInfo.clear();
2739 ExtraRegInfo.resize(MRI->getNumVirtRegs());
2740 NextCascade = 1;
Jakob Stoklund Olesen96eebf02012-06-20 22:52:26 +00002741 IntfCache.init(MF, Matrix->getLiveUnions(), Indexes, LIS, TRI);
Jakob Stoklund Olesendab4b9a2011-07-26 23:41:46 +00002742 GlobalCand.resize(32); // This will grow as needed.
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002743 SetOfBrokenHints.clear();
Jakob Stoklund Olesene7601e92010-12-15 23:46:13 +00002744
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002745 allocatePhysRegs();
Quentin Colombeta799e2e2015-01-08 01:16:39 +00002746 tryHintsRecoloring();
Wei Mi9a16d652016-04-13 03:08:27 +00002747 postOptimization();
Adam Nemeta9640662017-01-25 23:20:33 +00002748 reportNumberOfSplillsReloads();
Wei Mi9a16d652016-04-13 03:08:27 +00002749
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002750 releaseMemory();
Jakob Stoklund Olesenb8812a12010-12-08 03:26:16 +00002751 return true;
2752}