blob: 42f10f21f98735f7dfdc2efb2d329f633732e687 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000023#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000024#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/MC/MCInstrDesc.h"
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +000026#include "llvm/Support/Debug.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28using namespace llvm;
29
Tom Stellard2e59a452014-06-13 01:32:00 +000030SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
31 : AMDGPUInstrInfo(st),
32 RI(st) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000033
Tom Stellard82166022013-11-13 23:36:37 +000034//===----------------------------------------------------------------------===//
35// TargetInstrInfo callbacks
36//===----------------------------------------------------------------------===//
37
Matt Arsenaultc10853f2014-08-06 00:29:43 +000038static unsigned getNumOperandsNoGlue(SDNode *Node) {
39 unsigned N = Node->getNumOperands();
40 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
41 --N;
42 return N;
43}
44
45static SDValue findChainOperand(SDNode *Load) {
46 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
47 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
48 return LastOp;
49}
50
Tom Stellard155bbb72014-08-11 22:18:17 +000051/// \brief Returns true if both nodes have the same value for the given
52/// operand \p Op, or if both nodes do not have this operand.
53static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
54 unsigned Opc0 = N0->getMachineOpcode();
55 unsigned Opc1 = N1->getMachineOpcode();
56
57 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
58 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
59
60 if (Op0Idx == -1 && Op1Idx == -1)
61 return true;
62
63
64 if ((Op0Idx == -1 && Op1Idx != -1) ||
65 (Op1Idx == -1 && Op0Idx != -1))
66 return false;
67
68 // getNamedOperandIdx returns the index for the MachineInstr's operands,
69 // which includes the result as the first operand. We are indexing into the
70 // MachineSDNode's operands, so we need to skip the result operand to get
71 // the real index.
72 --Op0Idx;
73 --Op1Idx;
74
Tom Stellardb8b84132014-09-03 15:22:39 +000075 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000076}
77
Matt Arsenaultc10853f2014-08-06 00:29:43 +000078bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
79 int64_t &Offset0,
80 int64_t &Offset1) const {
81 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
82 return false;
83
84 unsigned Opc0 = Load0->getMachineOpcode();
85 unsigned Opc1 = Load1->getMachineOpcode();
86
87 // Make sure both are actually loads.
88 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
89 return false;
90
91 if (isDS(Opc0) && isDS(Opc1)) {
Tom Stellard20fa0be2014-10-07 21:09:20 +000092
93 // FIXME: Handle this case:
94 if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
95 return false;
Matt Arsenaultc10853f2014-08-06 00:29:43 +000096
Matt Arsenaultc10853f2014-08-06 00:29:43 +000097 // Check base reg.
98 if (Load0->getOperand(1) != Load1->getOperand(1))
99 return false;
100
101 // Check chain.
102 if (findChainOperand(Load0) != findChainOperand(Load1))
103 return false;
104
Matt Arsenault972c12a2014-09-17 17:48:32 +0000105 // Skip read2 / write2 variants for simplicity.
106 // TODO: We should report true if the used offsets are adjacent (excluded
107 // st64 versions).
108 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
109 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
110 return false;
111
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000112 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
113 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
114 return true;
115 }
116
117 if (isSMRD(Opc0) && isSMRD(Opc1)) {
118 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
119
120 // Check base reg.
121 if (Load0->getOperand(0) != Load1->getOperand(0))
122 return false;
123
124 // Check chain.
125 if (findChainOperand(Load0) != findChainOperand(Load1))
126 return false;
127
128 Offset0 = cast<ConstantSDNode>(Load0->getOperand(1))->getZExtValue();
129 Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue();
130 return true;
131 }
132
133 // MUBUF and MTBUF can access the same addresses.
134 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000135
136 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000137 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
138 findChainOperand(Load0) != findChainOperand(Load1) ||
139 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000140 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000141 return false;
142
Tom Stellard155bbb72014-08-11 22:18:17 +0000143 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
144 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
145
146 if (OffIdx0 == -1 || OffIdx1 == -1)
147 return false;
148
149 // getNamedOperandIdx returns the index for MachineInstrs. Since they
150 // inlcude the output in the operand list, but SDNodes don't, we need to
151 // subtract the index by one.
152 --OffIdx0;
153 --OffIdx1;
154
155 SDValue Off0 = Load0->getOperand(OffIdx0);
156 SDValue Off1 = Load1->getOperand(OffIdx1);
157
158 // The offset might be a FrameIndexSDNode.
159 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
160 return false;
161
162 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
163 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000164 return true;
165 }
166
167 return false;
168}
169
Matt Arsenault2e991122014-09-10 23:26:16 +0000170static bool isStride64(unsigned Opc) {
171 switch (Opc) {
172 case AMDGPU::DS_READ2ST64_B32:
173 case AMDGPU::DS_READ2ST64_B64:
174 case AMDGPU::DS_WRITE2ST64_B32:
175 case AMDGPU::DS_WRITE2ST64_B64:
176 return true;
177 default:
178 return false;
179 }
180}
181
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000182bool SIInstrInfo::getLdStBaseRegImmOfs(MachineInstr *LdSt,
183 unsigned &BaseReg, unsigned &Offset,
184 const TargetRegisterInfo *TRI) const {
185 unsigned Opc = LdSt->getOpcode();
186 if (isDS(Opc)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000187 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
188 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000189 if (OffsetImm) {
190 // Normal, single offset LDS instruction.
191 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
192 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000193
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000194 BaseReg = AddrReg->getReg();
195 Offset = OffsetImm->getImm();
196 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000197 }
198
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000199 // The 2 offset instructions use offset0 and offset1 instead. We can treat
200 // these as a load with a single offset if the 2 offsets are consecutive. We
201 // will use this for some partially aligned loads.
202 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
203 AMDGPU::OpName::offset0);
204 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
205 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000206
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000207 uint8_t Offset0 = Offset0Imm->getImm();
208 uint8_t Offset1 = Offset1Imm->getImm();
209 assert(Offset1 > Offset0);
210
211 if (Offset1 - Offset0 == 1) {
212 // Each of these offsets is in element sized units, so we need to convert
213 // to bytes of the individual reads.
214
215 unsigned EltSize;
216 if (LdSt->mayLoad())
217 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
218 else {
219 assert(LdSt->mayStore());
220 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
221 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
222 }
223
Matt Arsenault2e991122014-09-10 23:26:16 +0000224 if (isStride64(Opc))
225 EltSize *= 64;
226
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000227 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
228 AMDGPU::OpName::addr);
229 BaseReg = AddrReg->getReg();
230 Offset = EltSize * Offset0;
231 return true;
232 }
233
234 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000235 }
236
237 if (isMUBUF(Opc) || isMTBUF(Opc)) {
238 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
239 return false;
240
241 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
242 AMDGPU::OpName::vaddr);
243 if (!AddrReg)
244 return false;
245
246 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
247 AMDGPU::OpName::offset);
248 BaseReg = AddrReg->getReg();
249 Offset = OffsetImm->getImm();
250 return true;
251 }
252
253 if (isSMRD(Opc)) {
254 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
255 AMDGPU::OpName::offset);
256 if (!OffsetImm)
257 return false;
258
259 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
260 AMDGPU::OpName::sbase);
261 BaseReg = SBaseReg->getReg();
262 Offset = OffsetImm->getImm();
263 return true;
264 }
265
266 return false;
267}
268
Matt Arsenault0e75a062014-09-17 17:48:30 +0000269bool SIInstrInfo::shouldClusterLoads(MachineInstr *FirstLdSt,
270 MachineInstr *SecondLdSt,
271 unsigned NumLoads) const {
272 unsigned Opc0 = FirstLdSt->getOpcode();
273 unsigned Opc1 = SecondLdSt->getOpcode();
274
275 // TODO: This needs finer tuning
276 if (NumLoads > 4)
277 return false;
278
279 if (isDS(Opc0) && isDS(Opc1))
280 return true;
281
282 if (isSMRD(Opc0) && isSMRD(Opc1))
283 return true;
284
285 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1)))
286 return true;
287
288 return false;
289}
290
Tom Stellard75aadc22012-12-11 21:25:42 +0000291void
292SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000293 MachineBasicBlock::iterator MI, DebugLoc DL,
294 unsigned DestReg, unsigned SrcReg,
295 bool KillSrc) const {
296
Tom Stellard75aadc22012-12-11 21:25:42 +0000297 // If we are trying to copy to or from SCC, there is a bug somewhere else in
298 // the backend. While it may be theoretically possible to do this, it should
299 // never be necessary.
300 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
301
Craig Topper0afd0ab2013-07-15 06:39:13 +0000302 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000303 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
304 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
305 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
306 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
307 };
308
Craig Topper0afd0ab2013-07-15 06:39:13 +0000309 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000310 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
311 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
312 };
313
Craig Topper0afd0ab2013-07-15 06:39:13 +0000314 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000315 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
316 };
317
Craig Topper0afd0ab2013-07-15 06:39:13 +0000318 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +0000319 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
320 };
321
Craig Topper0afd0ab2013-07-15 06:39:13 +0000322 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000323 AMDGPU::sub0, AMDGPU::sub1, 0
324 };
325
326 unsigned Opcode;
327 const int16_t *SubIndices;
328
329 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
330 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
331 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
332 .addReg(SrcReg, getKillRegState(KillSrc));
333 return;
334
Tom Stellardaac18892013-02-07 19:39:43 +0000335 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000336 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
337 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
338 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000339 return;
340
341 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
342 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
343 Opcode = AMDGPU::S_MOV_B32;
344 SubIndices = Sub0_3;
345
346 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
347 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
348 Opcode = AMDGPU::S_MOV_B32;
349 SubIndices = Sub0_7;
350
351 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
352 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
353 Opcode = AMDGPU::S_MOV_B32;
354 SubIndices = Sub0_15;
355
Tom Stellard75aadc22012-12-11 21:25:42 +0000356 } else if (AMDGPU::VReg_32RegClass.contains(DestReg)) {
357 assert(AMDGPU::VReg_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000358 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000359 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
360 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000361 return;
362
363 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
364 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000365 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000366 Opcode = AMDGPU::V_MOV_B32_e32;
367 SubIndices = Sub0_1;
368
Christian Konig8b1ed282013-04-10 08:39:16 +0000369 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
370 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
371 Opcode = AMDGPU::V_MOV_B32_e32;
372 SubIndices = Sub0_2;
373
Christian Konigd0e3da12013-03-01 09:46:27 +0000374 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
375 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000376 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000377 Opcode = AMDGPU::V_MOV_B32_e32;
378 SubIndices = Sub0_3;
379
380 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
381 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000382 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000383 Opcode = AMDGPU::V_MOV_B32_e32;
384 SubIndices = Sub0_7;
385
386 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
387 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000388 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000389 Opcode = AMDGPU::V_MOV_B32_e32;
390 SubIndices = Sub0_15;
391
Tom Stellard75aadc22012-12-11 21:25:42 +0000392 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000393 llvm_unreachable("Can't copy register!");
394 }
395
396 while (unsigned SubIdx = *SubIndices++) {
397 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
398 get(Opcode), RI.getSubReg(DestReg, SubIdx));
399
400 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
401
402 if (*SubIndices)
403 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000404 }
405}
406
Christian Konig3c145802013-03-27 09:12:59 +0000407unsigned SIInstrInfo::commuteOpcode(unsigned Opcode) const {
Christian Konig3c145802013-03-27 09:12:59 +0000408 int NewOpc;
409
410 // Try to map original to commuted opcode
411 if ((NewOpc = AMDGPU::getCommuteRev(Opcode)) != -1)
412 return NewOpc;
413
414 // Try to map commuted to original opcode
415 if ((NewOpc = AMDGPU::getCommuteOrig(Opcode)) != -1)
416 return NewOpc;
417
418 return Opcode;
419}
420
Tom Stellard96468902014-09-24 01:33:17 +0000421static bool shouldTryToSpillVGPRs(MachineFunction *MF) {
422
423 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
424 const TargetMachine &TM = MF->getTarget();
425
426 // FIXME: Even though it can cause problems, we need to enable
427 // spilling at -O0, since the fast register allocator always
428 // spills registers that are live at the end of blocks.
429 return MFI->getShaderType() == ShaderType::COMPUTE &&
430 TM.getOptLevel() == CodeGenOpt::None;
431
432}
433
Tom Stellardc149dc02013-11-27 21:23:35 +0000434void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
435 MachineBasicBlock::iterator MI,
436 unsigned SrcReg, bool isKill,
437 int FrameIndex,
438 const TargetRegisterClass *RC,
439 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000440 MachineFunction *MF = MBB.getParent();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000441 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000442 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000443 int Opcode = -1;
Tom Stellardc149dc02013-11-27 21:23:35 +0000444
Tom Stellard96468902014-09-24 01:33:17 +0000445 if (RI.isSGPRClass(RC)) {
Tom Stellardeba61072014-05-02 15:41:42 +0000446 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000447 // registers, so we need to use pseudo instruction for spilling
448 // SGPRs.
Tom Stellardeba61072014-05-02 15:41:42 +0000449 switch (RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000450 case 32: Opcode = AMDGPU::SI_SPILL_S32_SAVE; break;
451 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
452 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
453 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
454 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000455 }
Tom Stellard96468902014-09-24 01:33:17 +0000456 } else if(shouldTryToSpillVGPRs(MF) && RI.hasVGPRs(RC)) {
457 switch(RC->getSize() * 8) {
458 case 32: Opcode = AMDGPU::SI_SPILL_V32_SAVE; break;
459 case 64: Opcode = AMDGPU::SI_SPILL_V64_SAVE; break;
460 case 96: Opcode = AMDGPU::SI_SPILL_V96_SAVE; break;
461 case 128: Opcode = AMDGPU::SI_SPILL_V128_SAVE; break;
462 case 256: Opcode = AMDGPU::SI_SPILL_V256_SAVE; break;
463 case 512: Opcode = AMDGPU::SI_SPILL_V512_SAVE; break;
464 }
465 }
Tom Stellardeba61072014-05-02 15:41:42 +0000466
Tom Stellard96468902014-09-24 01:33:17 +0000467 if (Opcode != -1) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000468 FrameInfo->setObjectAlignment(FrameIndex, 4);
469 BuildMI(MBB, MI, DL, get(Opcode))
Tom Stellardeba61072014-05-02 15:41:42 +0000470 .addReg(SrcReg)
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000471 .addFrameIndex(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000472 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000473 LLVMContext &Ctx = MF->getFunction()->getContext();
474 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
475 " spill register");
476 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), AMDGPU::VGPR0)
477 .addReg(SrcReg);
Tom Stellardc149dc02013-11-27 21:23:35 +0000478 }
479}
480
481void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
482 MachineBasicBlock::iterator MI,
483 unsigned DestReg, int FrameIndex,
484 const TargetRegisterClass *RC,
485 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000486 MachineFunction *MF = MBB.getParent();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000487 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000488 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000489 int Opcode = -1;
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000490
Tom Stellard96468902014-09-24 01:33:17 +0000491 if (RI.isSGPRClass(RC)){
Tom Stellardeba61072014-05-02 15:41:42 +0000492 switch(RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000493 case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break;
494 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
495 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
496 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
497 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000498 }
Tom Stellard96468902014-09-24 01:33:17 +0000499 } else if(shouldTryToSpillVGPRs(MF) && RI.hasVGPRs(RC)) {
500 switch(RC->getSize() * 8) {
501 case 32: Opcode = AMDGPU::SI_SPILL_V32_RESTORE; break;
502 case 64: Opcode = AMDGPU::SI_SPILL_V64_RESTORE; break;
503 case 96: Opcode = AMDGPU::SI_SPILL_V96_RESTORE; break;
504 case 128: Opcode = AMDGPU::SI_SPILL_V128_RESTORE; break;
505 case 256: Opcode = AMDGPU::SI_SPILL_V256_RESTORE; break;
506 case 512: Opcode = AMDGPU::SI_SPILL_V512_RESTORE; break;
507 }
508 }
Tom Stellardeba61072014-05-02 15:41:42 +0000509
Tom Stellard96468902014-09-24 01:33:17 +0000510 if (Opcode != -1) {
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000511 FrameInfo->setObjectAlignment(FrameIndex, 4);
Tom Stellardeba61072014-05-02 15:41:42 +0000512 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000513 .addFrameIndex(FrameIndex);
Tom Stellardeba61072014-05-02 15:41:42 +0000514 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000515 LLVMContext &Ctx = MF->getFunction()->getContext();
516 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
517 " restore register");
518 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
519 .addReg(AMDGPU::VGPR0);
Tom Stellardc149dc02013-11-27 21:23:35 +0000520 }
521}
522
Tom Stellard96468902014-09-24 01:33:17 +0000523/// \param @Offset Offset in bytes of the FrameIndex being spilled
524unsigned SIInstrInfo::calculateLDSSpillAddress(MachineBasicBlock &MBB,
525 MachineBasicBlock::iterator MI,
526 RegScavenger *RS, unsigned TmpReg,
527 unsigned FrameOffset,
528 unsigned Size) const {
529 MachineFunction *MF = MBB.getParent();
530 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
531 const AMDGPUSubtarget &ST = MF->getTarget().getSubtarget<AMDGPUSubtarget>();
532 const SIRegisterInfo *TRI =
533 static_cast<const SIRegisterInfo*>(ST.getRegisterInfo());
534 DebugLoc DL = MBB.findDebugLoc(MI);
535 unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
536 unsigned WavefrontSize = ST.getWavefrontSize();
537
538 unsigned TIDReg = MFI->getTIDReg();
539 if (!MFI->hasCalculatedTID()) {
540 MachineBasicBlock &Entry = MBB.getParent()->front();
541 MachineBasicBlock::iterator Insert = Entry.front();
542 DebugLoc DL = Insert->getDebugLoc();
543
544 TIDReg = RI.findUnusedVGPR(MF->getRegInfo());
545 if (TIDReg == AMDGPU::NoRegister)
546 return TIDReg;
547
548
549 if (MFI->getShaderType() == ShaderType::COMPUTE &&
550 WorkGroupSize > WavefrontSize) {
551
552 unsigned TIDIGXReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_X);
553 unsigned TIDIGYReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Y);
554 unsigned TIDIGZReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Z);
555 unsigned InputPtrReg =
556 TRI->getPreloadedValue(*MF, SIRegisterInfo::INPUT_PTR);
557 static const unsigned TIDIGRegs[3] = {
558 TIDIGXReg, TIDIGYReg, TIDIGZReg
559 };
560 for (unsigned Reg : TIDIGRegs) {
561 if (!Entry.isLiveIn(Reg))
562 Entry.addLiveIn(Reg);
563 }
564
565 RS->enterBasicBlock(&Entry);
566 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
567 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
568 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
569 .addReg(InputPtrReg)
570 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
571 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
572 .addReg(InputPtrReg)
573 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
574
575 // NGROUPS.X * NGROUPS.Y
576 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
577 .addReg(STmp1)
578 .addReg(STmp0);
579 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
580 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
581 .addReg(STmp1)
582 .addReg(TIDIGXReg);
583 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
584 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
585 .addReg(STmp0)
586 .addReg(TIDIGYReg)
587 .addReg(TIDReg);
588 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
589 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
590 .addReg(TIDReg)
591 .addReg(TIDIGZReg);
592 } else {
593 // Get the wave id
594 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
595 TIDReg)
596 .addImm(-1)
597 .addImm(0);
598
599 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e32),
600 TIDReg)
601 .addImm(-1)
602 .addReg(TIDReg);
603 }
604
605 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
606 TIDReg)
607 .addImm(2)
608 .addReg(TIDReg);
609 MFI->setTIDReg(TIDReg);
610 }
611
612 // Add FrameIndex to LDS offset
613 unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
614 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
615 .addImm(LDSOffset)
616 .addReg(TIDReg);
617
618 return TmpReg;
619}
620
Tom Stellardeba61072014-05-02 15:41:42 +0000621void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
622 int Count) const {
623 while (Count > 0) {
624 int Arg;
625 if (Count >= 8)
626 Arg = 7;
627 else
628 Arg = Count - 1;
629 Count -= 8;
630 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
631 .addImm(Arg);
632 }
633}
634
635bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000636 MachineBasicBlock &MBB = *MI->getParent();
637 DebugLoc DL = MBB.findDebugLoc(MI);
638 switch (MI->getOpcode()) {
639 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
640
Tom Stellard067c8152014-07-21 14:01:14 +0000641 case AMDGPU::SI_CONSTDATA_PTR: {
642 unsigned Reg = MI->getOperand(0).getReg();
643 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
644 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
645
646 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
647
648 // Add 32-bit offset from this instruction to the start of the constant data.
Tom Stellard80942a12014-09-05 14:07:59 +0000649 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_U32), RegLo)
Tom Stellard067c8152014-07-21 14:01:14 +0000650 .addReg(RegLo)
651 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
652 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
653 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
654 .addReg(RegHi)
655 .addImm(0)
656 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
657 .addReg(AMDGPU::SCC, RegState::Implicit);
658 MI->eraseFromParent();
659 break;
660 }
Tom Stellard60024a02014-09-24 01:33:24 +0000661 case AMDGPU::SGPR_USE:
662 // This is just a placeholder for register allocation.
663 MI->eraseFromParent();
664 break;
Tom Stellardeba61072014-05-02 15:41:42 +0000665 }
666 return true;
667}
668
Christian Konig76edd4f2013-02-26 17:52:29 +0000669MachineInstr *SIInstrInfo::commuteInstruction(MachineInstr *MI,
670 bool NewMI) const {
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000671 if (MI->getNumOperands() < 3)
Craig Topper062a2ba2014-04-25 05:30:21 +0000672 return nullptr;
Christian Konig76edd4f2013-02-26 17:52:29 +0000673
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000674 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
675 AMDGPU::OpName::src0);
676 assert(Src0Idx != -1 && "Should always have src0 operand");
677
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000678 MachineOperand &Src0 = MI->getOperand(Src0Idx);
679 if (!Src0.isReg())
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000680 return nullptr;
681
682 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
683 AMDGPU::OpName::src1);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000684 if (Src1Idx == -1)
Tom Stellard0e975cf2014-08-01 00:32:35 +0000685 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000686
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000687 MachineOperand &Src1 = MI->getOperand(Src1Idx);
688
Matt Arsenault933c38d2014-10-17 18:02:31 +0000689 // Make sure it's legal to commute operands for VOP2.
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000690 if (isVOP2(MI->getOpcode()) &&
691 (!isOperandLegal(MI, Src0Idx, &Src1) ||
692 !isOperandLegal(MI, Src1Idx, &Src0)))
693 return nullptr;
694
695 if (!Src1.isReg()) {
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000696 // Allow commuting instructions with Imm or FPImm operands.
697 if (NewMI || (!Src1.isImm() && !Src1.isFPImm()) ||
Tom Stellard82166022013-11-13 23:36:37 +0000698 (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000699 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000700 }
701
Matt Arsenaultd282ada2014-10-17 18:00:48 +0000702 // Be sure to copy the source modifiers to the right place.
703 if (MachineOperand *Src0Mods
704 = getNamedOperand(*MI, AMDGPU::OpName::src0_modifiers)) {
705 MachineOperand *Src1Mods
706 = getNamedOperand(*MI, AMDGPU::OpName::src1_modifiers);
707
708 int Src0ModsVal = Src0Mods->getImm();
709 if (!Src1Mods && Src0ModsVal != 0)
710 return nullptr;
711
712 // XXX - This assert might be a lie. It might be useful to have a neg
713 // modifier with 0.0.
714 int Src1ModsVal = Src1Mods->getImm();
715 assert((Src1ModsVal == 0) && "Not expecting modifiers with immediates");
716
717 Src1Mods->setImm(Src0ModsVal);
718 Src0Mods->setImm(Src1ModsVal);
719 }
720
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000721 unsigned Reg = Src0.getReg();
722 unsigned SubReg = Src0.getSubReg();
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000723 if (Src1.isImm())
724 Src0.ChangeToImmediate(Src1.getImm());
725 else if (Src1.isFPImm())
726 Src0.ChangeToFPImmediate(Src1.getFPImm());
727 else
728 llvm_unreachable("Should only have immediates");
729
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000730 Src1.ChangeToRegister(Reg, false);
731 Src1.setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000732 } else {
733 MI = TargetInstrInfo::commuteInstruction(MI, NewMI);
734 }
Christian Konig3c145802013-03-27 09:12:59 +0000735
736 if (MI)
737 MI->setDesc(get(commuteOpcode(MI->getOpcode())));
738
739 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000740}
741
Matt Arsenault92befe72014-09-26 17:54:54 +0000742// This needs to be implemented because the source modifiers may be inserted
743// between the true commutable operands, and the base
744// TargetInstrInfo::commuteInstruction uses it.
745bool SIInstrInfo::findCommutedOpIndices(MachineInstr *MI,
746 unsigned &SrcOpIdx1,
747 unsigned &SrcOpIdx2) const {
748 const MCInstrDesc &MCID = MI->getDesc();
749 if (!MCID.isCommutable())
750 return false;
751
752 unsigned Opc = MI->getOpcode();
753 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
754 if (Src0Idx == -1)
755 return false;
756
757 // FIXME: Workaround TargetInstrInfo::commuteInstruction asserting on
758 // immediate.
759 if (!MI->getOperand(Src0Idx).isReg())
760 return false;
761
762 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
763 if (Src1Idx == -1)
764 return false;
765
766 if (!MI->getOperand(Src1Idx).isReg())
767 return false;
768
Matt Arsenaultace5b762014-10-17 18:00:43 +0000769 // If any source modifiers are set, the generic instruction commuting won't
770 // understand how to copy the source modifiers.
771 if (hasModifiersSet(*MI, AMDGPU::OpName::src0_modifiers) ||
772 hasModifiersSet(*MI, AMDGPU::OpName::src1_modifiers))
773 return false;
774
Matt Arsenault92befe72014-09-26 17:54:54 +0000775 SrcOpIdx1 = Src0Idx;
776 SrcOpIdx2 = Src1Idx;
777 return true;
778}
779
Tom Stellard26a3b672013-10-22 18:19:10 +0000780MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
781 MachineBasicBlock::iterator I,
782 unsigned DstReg,
783 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000784 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
785 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000786}
787
Tom Stellard75aadc22012-12-11 21:25:42 +0000788bool SIInstrInfo::isMov(unsigned Opcode) const {
789 switch(Opcode) {
790 default: return false;
791 case AMDGPU::S_MOV_B32:
792 case AMDGPU::S_MOV_B64:
793 case AMDGPU::V_MOV_B32_e32:
794 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000795 return true;
796 }
797}
798
799bool
800SIInstrInfo::isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
801 return RC != &AMDGPU::EXECRegRegClass;
802}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000803
Tom Stellard30f59412014-03-31 14:01:56 +0000804bool
805SIInstrInfo::isTriviallyReMaterializable(const MachineInstr *MI,
806 AliasAnalysis *AA) const {
807 switch(MI->getOpcode()) {
808 default: return AMDGPUInstrInfo::isTriviallyReMaterializable(MI, AA);
809 case AMDGPU::S_MOV_B32:
810 case AMDGPU::S_MOV_B64:
811 case AMDGPU::V_MOV_B32_e32:
812 return MI->getOperand(1).isImm();
813 }
814}
815
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +0000816static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
817 int WidthB, int OffsetB) {
818 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
819 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
820 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
821 return LowOffset + LowWidth <= HighOffset;
822}
823
824bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr *MIa,
825 MachineInstr *MIb) const {
826 unsigned BaseReg0, Offset0;
827 unsigned BaseReg1, Offset1;
828
829 if (getLdStBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) &&
830 getLdStBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) {
831 assert(MIa->hasOneMemOperand() && MIb->hasOneMemOperand() &&
832 "read2 / write2 not expected here yet");
833 unsigned Width0 = (*MIa->memoperands_begin())->getSize();
834 unsigned Width1 = (*MIb->memoperands_begin())->getSize();
835 if (BaseReg0 == BaseReg1 &&
836 offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
837 return true;
838 }
839 }
840
841 return false;
842}
843
844bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr *MIa,
845 MachineInstr *MIb,
846 AliasAnalysis *AA) const {
847 unsigned Opc0 = MIa->getOpcode();
848 unsigned Opc1 = MIb->getOpcode();
849
850 assert(MIa && (MIa->mayLoad() || MIa->mayStore()) &&
851 "MIa must load from or modify a memory location");
852 assert(MIb && (MIb->mayLoad() || MIb->mayStore()) &&
853 "MIb must load from or modify a memory location");
854
855 if (MIa->hasUnmodeledSideEffects() || MIb->hasUnmodeledSideEffects())
856 return false;
857
858 // XXX - Can we relax this between address spaces?
859 if (MIa->hasOrderedMemoryRef() || MIb->hasOrderedMemoryRef())
860 return false;
861
862 // TODO: Should we check the address space from the MachineMemOperand? That
863 // would allow us to distinguish objects we know don't alias based on the
864 // underlying addres space, even if it was lowered to a different one,
865 // e.g. private accesses lowered to use MUBUF instructions on a scratch
866 // buffer.
867 if (isDS(Opc0)) {
868 if (isDS(Opc1))
869 return checkInstOffsetsDoNotOverlap(MIa, MIb);
870
871 return !isFLAT(Opc1);
872 }
873
874 if (isMUBUF(Opc0) || isMTBUF(Opc0)) {
875 if (isMUBUF(Opc1) || isMTBUF(Opc1))
876 return checkInstOffsetsDoNotOverlap(MIa, MIb);
877
878 return !isFLAT(Opc1) && !isSMRD(Opc1);
879 }
880
881 if (isSMRD(Opc0)) {
882 if (isSMRD(Opc1))
883 return checkInstOffsetsDoNotOverlap(MIa, MIb);
884
885 return !isFLAT(Opc1) && !isMUBUF(Opc0) && !isMTBUF(Opc0);
886 }
887
888 if (isFLAT(Opc0)) {
889 if (isFLAT(Opc1))
890 return checkInstOffsetsDoNotOverlap(MIa, MIb);
891
892 return false;
893 }
894
895 return false;
896}
897
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000898bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
899 int32_t Val = Imm.getSExtValue();
900 if (Val >= -16 && Val <= 64)
901 return true;
Tom Stellardd0084462014-03-17 17:03:52 +0000902
903 // The actual type of the operand does not seem to matter as long
904 // as the bits match one of the inline immediate values. For example:
905 //
906 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
907 // so it is a legal inline immediate.
908 //
909 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
910 // floating-point, so it is a legal inline immediate.
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +0000911
912 return (APInt::floatToBits(0.0f) == Imm) ||
913 (APInt::floatToBits(1.0f) == Imm) ||
914 (APInt::floatToBits(-1.0f) == Imm) ||
915 (APInt::floatToBits(0.5f) == Imm) ||
916 (APInt::floatToBits(-0.5f) == Imm) ||
917 (APInt::floatToBits(2.0f) == Imm) ||
918 (APInt::floatToBits(-2.0f) == Imm) ||
919 (APInt::floatToBits(4.0f) == Imm) ||
920 (APInt::floatToBits(-4.0f) == Imm);
921}
922
923bool SIInstrInfo::isInlineConstant(const MachineOperand &MO) const {
924 if (MO.isImm())
925 return isInlineConstant(APInt(32, MO.getImm(), true));
926
927 if (MO.isFPImm()) {
928 APFloat FpImm = MO.getFPImm()->getValueAPF();
929 return isInlineConstant(FpImm.bitcastToAPInt());
930 }
931
932 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +0000933}
934
935bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO) const {
936 return (MO.isImm() || MO.isFPImm()) && !isInlineConstant(MO);
937}
938
Matt Arsenaultbecb1402014-06-23 18:28:31 +0000939static bool compareMachineOp(const MachineOperand &Op0,
940 const MachineOperand &Op1) {
941 if (Op0.getType() != Op1.getType())
942 return false;
943
944 switch (Op0.getType()) {
945 case MachineOperand::MO_Register:
946 return Op0.getReg() == Op1.getReg();
947 case MachineOperand::MO_Immediate:
948 return Op0.getImm() == Op1.getImm();
949 case MachineOperand::MO_FPImmediate:
950 return Op0.getFPImm() == Op1.getFPImm();
951 default:
952 llvm_unreachable("Didn't expect to be comparing these operand types");
953 }
954}
955
Tom Stellardb02094e2014-07-21 15:45:01 +0000956bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
957 const MachineOperand &MO) const {
958 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
959
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000960 assert(MO.isImm() || MO.isFPImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +0000961
962 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
963 return true;
964
965 if (OpInfo.RegClass < 0)
966 return false;
967
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000968 if (isLiteralConstant(MO))
969 return RI.regClassCanUseLiteralConstant(OpInfo.RegClass);
970
971 return RI.regClassCanUseInlineConstant(OpInfo.RegClass);
Tom Stellardb02094e2014-07-21 15:45:01 +0000972}
973
Marek Olsak58f61a82014-12-07 17:17:38 +0000974bool SIInstrInfo::canFoldOffset(unsigned OffsetSize, unsigned AS) const {
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000975 switch (AS) {
976 case AMDGPUAS::GLOBAL_ADDRESS: {
977 // MUBUF instructions a 12-bit offset in bytes.
978 return isUInt<12>(OffsetSize);
979 }
980 case AMDGPUAS::CONSTANT_ADDRESS: {
Marek Olsak58f61a82014-12-07 17:17:38 +0000981 // SMRD instructions have an 8-bit offset in dwords on SI and
982 // a 20-bit offset in bytes on VI.
983 if (RI.ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
984 return isUInt<20>(OffsetSize);
985 else
986 return (OffsetSize % 4 == 0) && isUInt<8>(OffsetSize / 4);
Matt Arsenaultb2baffa2014-08-15 17:49:05 +0000987 }
988 case AMDGPUAS::LOCAL_ADDRESS:
989 case AMDGPUAS::REGION_ADDRESS: {
990 // The single offset versions have a 16-bit offset in bytes.
991 return isUInt<16>(OffsetSize);
992 }
993 case AMDGPUAS::PRIVATE_ADDRESS:
994 // Indirect register addressing does not use any offsets.
995 default:
996 return 0;
997 }
998}
999
Tom Stellard86d12eb2014-08-01 00:32:28 +00001000bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
1001 return AMDGPU::getVOPe32(Opcode) != -1;
1002}
1003
Tom Stellardb4a313a2014-08-01 00:32:39 +00001004bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
1005 // The src0_modifier operand is present on all instructions
1006 // that have modifiers.
1007
1008 return AMDGPU::getNamedOperandIdx(Opcode,
1009 AMDGPU::OpName::src0_modifiers) != -1;
1010}
1011
Matt Arsenaultace5b762014-10-17 18:00:43 +00001012bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
1013 unsigned OpName) const {
1014 const MachineOperand *Mods = getNamedOperand(MI, OpName);
1015 return Mods && Mods->getImm();
1016}
1017
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001018bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
1019 const MachineOperand &MO) const {
1020 // Literal constants use the constant bus.
1021 if (isLiteralConstant(MO))
1022 return true;
1023
1024 if (!MO.isReg() || !MO.isUse())
1025 return false;
1026
1027 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1028 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
1029
1030 // FLAT_SCR is just an SGPR pair.
1031 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
1032 return true;
1033
1034 // EXEC register uses the constant bus.
1035 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
1036 return true;
1037
1038 // SGPRs use the constant bus
1039 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
1040 (!MO.isImplicit() &&
1041 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
1042 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
1043 return true;
1044 }
1045
1046 return false;
1047}
1048
Tom Stellard93fabce2013-10-10 17:11:55 +00001049bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
1050 StringRef &ErrInfo) const {
1051 uint16_t Opcode = MI->getOpcode();
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001052 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +00001053 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
1054 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
1055 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
1056
Tom Stellardca700e42014-03-17 17:03:49 +00001057 // Make sure the number of operands is correct.
1058 const MCInstrDesc &Desc = get(Opcode);
1059 if (!Desc.isVariadic() &&
1060 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
1061 ErrInfo = "Instruction has wrong number of operands.";
1062 return false;
1063 }
1064
1065 // Make sure the register classes are correct
Tom Stellardb4a313a2014-08-01 00:32:39 +00001066 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardca700e42014-03-17 17:03:49 +00001067 switch (Desc.OpInfo[i].OperandType) {
Tom Stellarda305f932014-07-02 20:53:44 +00001068 case MCOI::OPERAND_REGISTER: {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001069 if ((MI->getOperand(i).isImm() || MI->getOperand(i).isFPImm()) &&
1070 !isImmOperandLegal(MI, i, MI->getOperand(i))) {
1071 ErrInfo = "Illegal immediate value for operand.";
Tom Stellardb4a313a2014-08-01 00:32:39 +00001072 return false;
1073 }
Tom Stellarda305f932014-07-02 20:53:44 +00001074 }
Tom Stellardca700e42014-03-17 17:03:49 +00001075 break;
1076 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +00001077 // Check if this operand is an immediate.
1078 // FrameIndex operands will be replaced by immediates, so they are
1079 // allowed.
1080 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFPImm() &&
1081 !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00001082 ErrInfo = "Expected immediate, but got non-immediate";
1083 return false;
1084 }
1085 // Fall-through
1086 default:
1087 continue;
1088 }
1089
1090 if (!MI->getOperand(i).isReg())
1091 continue;
1092
1093 int RegClass = Desc.OpInfo[i].RegClass;
1094 if (RegClass != -1) {
1095 unsigned Reg = MI->getOperand(i).getReg();
1096 if (TargetRegisterInfo::isVirtualRegister(Reg))
1097 continue;
1098
1099 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1100 if (!RC->contains(Reg)) {
1101 ErrInfo = "Operand has incorrect register class.";
1102 return false;
1103 }
1104 }
1105 }
1106
1107
Tom Stellard93fabce2013-10-10 17:11:55 +00001108 // Verify VOP*
1109 if (isVOP1(Opcode) || isVOP2(Opcode) || isVOP3(Opcode) || isVOPC(Opcode)) {
1110 unsigned ConstantBusCount = 0;
1111 unsigned SGPRUsed = AMDGPU::NoRegister;
Tom Stellard93fabce2013-10-10 17:11:55 +00001112 for (int i = 0, e = MI->getNumOperands(); i != e; ++i) {
1113 const MachineOperand &MO = MI->getOperand(i);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001114 if (usesConstantBus(MRI, MO)) {
1115 if (MO.isReg()) {
1116 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001117 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001118 SGPRUsed = MO.getReg();
1119 } else {
1120 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001121 }
1122 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001123 }
1124 if (ConstantBusCount > 1) {
1125 ErrInfo = "VOP* instruction uses the constant bus more than once";
1126 return false;
1127 }
1128 }
1129
1130 // Verify SRC1 for VOP2 and VOPC
1131 if (Src1Idx != -1 && (isVOP2(Opcode) || isVOPC(Opcode))) {
1132 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
Tom Stellard82166022013-11-13 23:36:37 +00001133 if (Src1.isImm() || Src1.isFPImm()) {
Tom Stellard93fabce2013-10-10 17:11:55 +00001134 ErrInfo = "VOP[2C] src1 cannot be an immediate.";
1135 return false;
1136 }
1137 }
1138
1139 // Verify VOP3
1140 if (isVOP3(Opcode)) {
1141 if (Src0Idx != -1 && isLiteralConstant(MI->getOperand(Src0Idx))) {
1142 ErrInfo = "VOP3 src0 cannot be a literal constant.";
1143 return false;
1144 }
1145 if (Src1Idx != -1 && isLiteralConstant(MI->getOperand(Src1Idx))) {
1146 ErrInfo = "VOP3 src1 cannot be a literal constant.";
1147 return false;
1148 }
1149 if (Src2Idx != -1 && isLiteralConstant(MI->getOperand(Src2Idx))) {
1150 ErrInfo = "VOP3 src2 cannot be a literal constant.";
1151 return false;
1152 }
1153 }
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001154
1155 // Verify misc. restrictions on specific instructions.
1156 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1157 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Matt Arsenault262407b2014-09-24 02:17:09 +00001158 const MachineOperand &Src0 = MI->getOperand(Src0Idx);
1159 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
1160 const MachineOperand &Src2 = MI->getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001161 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1162 if (!compareMachineOp(Src0, Src1) &&
1163 !compareMachineOp(Src0, Src2)) {
1164 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1165 return false;
1166 }
1167 }
1168 }
1169
Tom Stellard93fabce2013-10-10 17:11:55 +00001170 return true;
1171}
1172
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001173unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001174 switch (MI.getOpcode()) {
1175 default: return AMDGPU::INSTRUCTION_LIST_END;
1176 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1177 case AMDGPU::COPY: return AMDGPU::COPY;
1178 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001179 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001180 case AMDGPU::S_MOV_B32:
1181 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001182 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001183 case AMDGPU::S_ADD_I32:
1184 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001185 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001186 case AMDGPU::S_SUB_I32:
1187 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001188 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001189 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001190 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1191 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1192 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1193 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1194 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1195 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1196 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001197 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1198 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1199 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1200 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1201 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1202 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001203 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1204 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001205 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1206 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Matt Arsenault43160e72014-06-18 17:13:57 +00001207 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001208 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001209 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001210 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1211 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1212 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1213 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1214 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1215 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +00001216 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001217 case AMDGPU::S_LOAD_DWORD_SGPR: return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001218 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001219 case AMDGPU::S_LOAD_DWORDX2_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001220 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001221 case AMDGPU::S_LOAD_DWORDX4_SGPR: return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Matt Arsenaultb5b51102014-06-10 19:18:21 +00001222 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e32;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001223 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001224 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001225 }
1226}
1227
1228bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1229 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1230}
1231
1232const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1233 unsigned OpNo) const {
1234 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1235 const MCInstrDesc &Desc = get(MI.getOpcode());
1236 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
1237 Desc.OpInfo[OpNo].RegClass == -1)
1238 return MRI.getRegClass(MI.getOperand(OpNo).getReg());
1239
1240 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1241 return RI.getRegClass(RCID);
1242}
1243
1244bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1245 switch (MI.getOpcode()) {
1246 case AMDGPU::COPY:
1247 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001248 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001249 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001250 return RI.hasVGPRs(getOpRegClass(MI, 0));
1251 default:
1252 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1253 }
1254}
1255
1256void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
1257 MachineBasicBlock::iterator I = MI;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001258 MachineBasicBlock *MBB = MI->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001259 MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001260 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00001261 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
1262 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1263 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001264 if (MO.isReg())
Tom Stellard82166022013-11-13 23:36:37 +00001265 Opcode = AMDGPU::COPY;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001266 else if (RI.isSGPRClass(RC))
Matt Arsenault671a0052013-11-14 10:08:50 +00001267 Opcode = AMDGPU::S_MOV_B32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001268
Tom Stellard82166022013-11-13 23:36:37 +00001269
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001270 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001271 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001272 VRC = &AMDGPU::VReg_64RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001273 else
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001274 VRC = &AMDGPU::VReg_32RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001275
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001276 unsigned Reg = MRI.createVirtualRegister(VRC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001277 DebugLoc DL = MBB->findDebugLoc(I);
1278 BuildMI(*MI->getParent(), I, DL, get(Opcode), Reg)
1279 .addOperand(MO);
Tom Stellard82166022013-11-13 23:36:37 +00001280 MO.ChangeToRegister(Reg, false);
1281}
1282
Tom Stellard15834092014-03-21 15:51:57 +00001283unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1284 MachineRegisterInfo &MRI,
1285 MachineOperand &SuperReg,
1286 const TargetRegisterClass *SuperRC,
1287 unsigned SubIdx,
1288 const TargetRegisterClass *SubRC)
1289 const {
1290 assert(SuperReg.isReg());
1291
1292 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
1293 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1294
1295 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001296 // value so we don't need to worry about merging its subreg index with the
1297 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001298 // eliminate this extra copy.
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001299 MachineBasicBlock *MBB = MI->getParent();
1300 DebugLoc DL = MI->getDebugLoc();
Tom Stellard15834092014-03-21 15:51:57 +00001301
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001302 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
1303 .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
1304
1305 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1306 .addReg(NewSuperReg, 0, SubIdx);
1307
Tom Stellard15834092014-03-21 15:51:57 +00001308 return SubReg;
1309}
1310
Matt Arsenault248b7b62014-03-24 20:08:09 +00001311MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1312 MachineBasicBlock::iterator MII,
1313 MachineRegisterInfo &MRI,
1314 MachineOperand &Op,
1315 const TargetRegisterClass *SuperRC,
1316 unsigned SubIdx,
1317 const TargetRegisterClass *SubRC) const {
1318 if (Op.isImm()) {
1319 // XXX - Is there a better way to do this?
1320 if (SubIdx == AMDGPU::sub0)
1321 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1322 if (SubIdx == AMDGPU::sub1)
1323 return MachineOperand::CreateImm(Op.getImm() >> 32);
1324
1325 llvm_unreachable("Unhandled register index for immediate");
1326 }
1327
1328 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1329 SubIdx, SubRC);
1330 return MachineOperand::CreateReg(SubReg, false);
1331}
1332
Matt Arsenaultbd995802014-03-24 18:26:52 +00001333unsigned SIInstrInfo::split64BitImm(SmallVectorImpl<MachineInstr *> &Worklist,
1334 MachineBasicBlock::iterator MI,
1335 MachineRegisterInfo &MRI,
1336 const TargetRegisterClass *RC,
1337 const MachineOperand &Op) const {
1338 MachineBasicBlock *MBB = MI->getParent();
1339 DebugLoc DL = MI->getDebugLoc();
1340 unsigned LoDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1341 unsigned HiDst = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1342 unsigned Dst = MRI.createVirtualRegister(RC);
1343
1344 MachineInstr *Lo = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1345 LoDst)
1346 .addImm(Op.getImm() & 0xFFFFFFFF);
1347 MachineInstr *Hi = BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32),
1348 HiDst)
1349 .addImm(Op.getImm() >> 32);
1350
1351 BuildMI(*MBB, MI, DL, get(TargetOpcode::REG_SEQUENCE), Dst)
1352 .addReg(LoDst)
1353 .addImm(AMDGPU::sub0)
1354 .addReg(HiDst)
1355 .addImm(AMDGPU::sub1);
1356
1357 Worklist.push_back(Lo);
1358 Worklist.push_back(Hi);
1359
1360 return Dst;
1361}
1362
Marek Olsakbe047802014-12-07 12:19:03 +00001363// Change the order of operands from (0, 1, 2) to (0, 2, 1)
1364void SIInstrInfo::swapOperands(MachineBasicBlock::iterator Inst) const {
1365 assert(Inst->getNumExplicitOperands() == 3);
1366 MachineOperand Op1 = Inst->getOperand(1);
1367 Inst->RemoveOperand(1);
1368 Inst->addOperand(Op1);
1369}
1370
Tom Stellard0e975cf2014-08-01 00:32:35 +00001371bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1372 const MachineOperand *MO) const {
1373 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1374 const MCInstrDesc &InstDesc = get(MI->getOpcode());
1375 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1376 const TargetRegisterClass *DefinedRC =
1377 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1378 if (!MO)
1379 MO = &MI->getOperand(OpIdx);
1380
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001381 if (usesConstantBus(MRI, *MO)) {
Aaron Ballmanf086a142014-09-24 13:54:56 +00001382 unsigned SGPRUsed =
1383 MO->isReg() ? MO->getReg() : (unsigned)AMDGPU::NoRegister;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001384 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1385 if (i == OpIdx)
1386 continue;
1387 if (usesConstantBus(MRI, MI->getOperand(i)) &&
1388 MI->getOperand(i).isReg() && MI->getOperand(i).getReg() != SGPRUsed) {
1389 return false;
1390 }
1391 }
1392 }
1393
Tom Stellard0e975cf2014-08-01 00:32:35 +00001394 if (MO->isReg()) {
1395 assert(DefinedRC);
1396 const TargetRegisterClass *RC = MRI.getRegClass(MO->getReg());
Tom Stellarde0ddfd12014-11-19 16:58:49 +00001397
1398 // In order to be legal, the common sub-class must be equal to the
1399 // class of the current operand. For example:
1400 //
1401 // v_mov_b32 s0 ; Operand defined as vsrc_32
1402 // ; RI.getCommonSubClass(s0,vsrc_32) = sgpr ; LEGAL
1403 //
1404 // s_sendmsg 0, s0 ; Operand defined as m0reg
1405 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
1406 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001407 }
1408
1409
1410 // Handle non-register types that are treated like immediates.
1411 assert(MO->isImm() || MO->isFPImm() || MO->isTargetIndex() || MO->isFI());
1412
Matt Arsenault4364fef2014-09-23 18:30:57 +00001413 if (!DefinedRC) {
1414 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00001415 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00001416 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00001417
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001418 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001419}
1420
Tom Stellard82166022013-11-13 23:36:37 +00001421void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
1422 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard0e975cf2014-08-01 00:32:35 +00001423
Tom Stellard82166022013-11-13 23:36:37 +00001424 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1425 AMDGPU::OpName::src0);
1426 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1427 AMDGPU::OpName::src1);
1428 int Src2Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
1429 AMDGPU::OpName::src2);
1430
1431 // Legalize VOP2
1432 if (isVOP2(MI->getOpcode()) && Src1Idx != -1) {
Tom Stellard0e975cf2014-08-01 00:32:35 +00001433 // Legalize src0
1434 if (!isOperandLegal(MI, Src0Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001435 legalizeOpWithMove(MI, Src0Idx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001436
1437 // Legalize src1
1438 if (isOperandLegal(MI, Src1Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001439 return;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001440
1441 // Usually src0 of VOP2 instructions allow more types of inputs
1442 // than src1, so try to commute the instruction to decrease our
1443 // chances of having to insert a MOV instruction to legalize src1.
1444 if (MI->isCommutable()) {
1445 if (commuteInstruction(MI))
1446 // If we are successful in commuting, then we know MI is legal, so
1447 // we are done.
1448 return;
Matt Arsenault08f7e372013-11-18 20:09:50 +00001449 }
1450
Tom Stellard0e975cf2014-08-01 00:32:35 +00001451 legalizeOpWithMove(MI, Src1Idx);
1452 return;
Tom Stellard82166022013-11-13 23:36:37 +00001453 }
1454
Matt Arsenault08f7e372013-11-18 20:09:50 +00001455 // XXX - Do any VOP3 instructions read VCC?
Tom Stellard82166022013-11-13 23:36:37 +00001456 // Legalize VOP3
1457 if (isVOP3(MI->getOpcode())) {
Matt Arsenault5885bef2014-09-26 17:54:52 +00001458 int VOP3Idx[3] = { Src0Idx, Src1Idx, Src2Idx };
1459
Matt Arsenault6a0919f2014-09-26 17:55:03 +00001460 // Find the one SGPR operand we are allowed to use.
Matt Arsenaultee522bf2014-09-26 17:55:06 +00001461 unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
Matt Arsenault5885bef2014-09-26 17:54:52 +00001462
Tom Stellard82166022013-11-13 23:36:37 +00001463 for (unsigned i = 0; i < 3; ++i) {
1464 int Idx = VOP3Idx[i];
1465 if (Idx == -1)
Matt Arsenault2dd31292014-09-26 17:55:14 +00001466 break;
Tom Stellard82166022013-11-13 23:36:37 +00001467 MachineOperand &MO = MI->getOperand(Idx);
1468
1469 if (MO.isReg()) {
1470 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1471 continue; // VGPRs are legal
1472
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001473 assert(MO.getReg() != AMDGPU::SCC && "SCC operand to VOP3 instruction");
1474
Tom Stellard82166022013-11-13 23:36:37 +00001475 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1476 SGPRReg = MO.getReg();
1477 // We can use one SGPR in each VOP3 instruction.
1478 continue;
1479 }
1480 } else if (!isLiteralConstant(MO)) {
1481 // If it is not a register and not a literal constant, then it must be
1482 // an inline constant which is always legal.
1483 continue;
1484 }
1485 // If we make it this far, then the operand is not legal and we must
1486 // legalize it.
1487 legalizeOpWithMove(MI, Idx);
1488 }
1489 }
1490
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001491 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00001492 // The register class of the operands much be the same type as the register
1493 // class of the output.
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001494 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE ||
1495 MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001496 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001497 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1498 if (!MI->getOperand(i).isReg() ||
1499 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1500 continue;
1501 const TargetRegisterClass *OpRC =
1502 MRI.getRegClass(MI->getOperand(i).getReg());
1503 if (RI.hasVGPRs(OpRC)) {
1504 VRC = OpRC;
1505 } else {
1506 SRC = OpRC;
1507 }
1508 }
1509
1510 // If any of the operands are VGPR registers, then they all most be
1511 // otherwise we will create illegal VGPR->SGPR copies when legalizing
1512 // them.
1513 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
1514 if (!VRC) {
1515 assert(SRC);
1516 VRC = RI.getEquivalentVGPRClass(SRC);
1517 }
1518 RC = VRC;
1519 } else {
1520 RC = SRC;
1521 }
1522
1523 // Update all the operands so they have the same type.
1524 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1525 if (!MI->getOperand(i).isReg() ||
1526 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1527 continue;
1528 unsigned DstReg = MRI.createVirtualRegister(RC);
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001529 MachineBasicBlock *InsertBB;
1530 MachineBasicBlock::iterator Insert;
1531 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
1532 InsertBB = MI->getParent();
1533 Insert = MI;
1534 } else {
1535 // MI is a PHI instruction.
1536 InsertBB = MI->getOperand(i + 1).getMBB();
1537 Insert = InsertBB->getFirstTerminator();
1538 }
1539 BuildMI(*InsertBB, Insert, MI->getDebugLoc(),
Tom Stellard82166022013-11-13 23:36:37 +00001540 get(AMDGPU::COPY), DstReg)
1541 .addOperand(MI->getOperand(i));
1542 MI->getOperand(i).setReg(DstReg);
1543 }
1544 }
Tom Stellard15834092014-03-21 15:51:57 +00001545
Tom Stellarda5687382014-05-15 14:41:55 +00001546 // Legalize INSERT_SUBREG
1547 // src0 must have the same register class as dst
1548 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1549 unsigned Dst = MI->getOperand(0).getReg();
1550 unsigned Src0 = MI->getOperand(1).getReg();
1551 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1552 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1553 if (DstRC != Src0RC) {
1554 MachineBasicBlock &MBB = *MI->getParent();
1555 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1556 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1557 .addReg(Src0);
1558 MI->getOperand(1).setReg(NewSrc0);
1559 }
1560 return;
1561 }
1562
Tom Stellard15834092014-03-21 15:51:57 +00001563 // Legalize MUBUF* instructions
1564 // FIXME: If we start using the non-addr64 instructions for compute, we
1565 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00001566 int SRsrcIdx =
1567 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
1568 if (SRsrcIdx != -1) {
1569 // We have an MUBUF instruction
1570 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
1571 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
1572 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
1573 RI.getRegClass(SRsrcRC))) {
1574 // The operands are legal.
1575 // FIXME: We may need to legalize operands besided srsrc.
1576 return;
1577 }
Tom Stellard15834092014-03-21 15:51:57 +00001578
Tom Stellard155bbb72014-08-11 22:18:17 +00001579 MachineBasicBlock &MBB = *MI->getParent();
1580 // Extract the the ptr from the resource descriptor.
Tom Stellard15834092014-03-21 15:51:57 +00001581
Tom Stellard155bbb72014-08-11 22:18:17 +00001582 // SRsrcPtrLo = srsrc:sub0
1583 unsigned SRsrcPtrLo = buildExtractSubReg(MI, MRI, *SRsrc,
1584 &AMDGPU::VReg_128RegClass, AMDGPU::sub0, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001585
Tom Stellard155bbb72014-08-11 22:18:17 +00001586 // SRsrcPtrHi = srsrc:sub1
1587 unsigned SRsrcPtrHi = buildExtractSubReg(MI, MRI, *SRsrc,
1588 &AMDGPU::VReg_128RegClass, AMDGPU::sub1, &AMDGPU::VReg_32RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001589
Tom Stellard155bbb72014-08-11 22:18:17 +00001590 // Create an empty resource descriptor
1591 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1592 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1593 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1594 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00001595 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard15834092014-03-21 15:51:57 +00001596
Tom Stellard155bbb72014-08-11 22:18:17 +00001597 // Zero64 = 0
1598 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1599 Zero64)
1600 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00001601
Tom Stellard155bbb72014-08-11 22:18:17 +00001602 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1603 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1604 SRsrcFormatLo)
Tom Stellard794c8c02014-12-02 17:05:41 +00001605 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00001606
Tom Stellard155bbb72014-08-11 22:18:17 +00001607 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1608 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1609 SRsrcFormatHi)
Tom Stellard794c8c02014-12-02 17:05:41 +00001610 .addImm(RsrcDataFormat >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00001611
Tom Stellard155bbb72014-08-11 22:18:17 +00001612 // NewSRsrc = {Zero64, SRsrcFormat}
1613 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1614 NewSRsrc)
1615 .addReg(Zero64)
1616 .addImm(AMDGPU::sub0_sub1)
1617 .addReg(SRsrcFormatLo)
1618 .addImm(AMDGPU::sub2)
1619 .addReg(SRsrcFormatHi)
1620 .addImm(AMDGPU::sub3);
1621
1622 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1623 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
1624 unsigned NewVAddrLo;
1625 unsigned NewVAddrHi;
1626 if (VAddr) {
1627 // This is already an ADDR64 instruction so we need to add the pointer
1628 // extracted from the resource descriptor to the current value of VAddr.
1629 NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1630 NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VReg_32RegClass);
1631
1632 // NewVaddrLo = SRsrcPtrLo + VAddr:sub0
Tom Stellard15834092014-03-21 15:51:57 +00001633 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADD_I32_e32),
1634 NewVAddrLo)
1635 .addReg(SRsrcPtrLo)
Tom Stellard155bbb72014-08-11 22:18:17 +00001636 .addReg(VAddr->getReg(), 0, AMDGPU::sub0)
1637 .addReg(AMDGPU::VCC, RegState::ImplicitDefine);
Tom Stellard15834092014-03-21 15:51:57 +00001638
Tom Stellard155bbb72014-08-11 22:18:17 +00001639 // NewVaddrHi = SRsrcPtrHi + VAddr:sub1
Tom Stellard15834092014-03-21 15:51:57 +00001640 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_ADDC_U32_e32),
1641 NewVAddrHi)
1642 .addReg(SRsrcPtrHi)
Tom Stellard155bbb72014-08-11 22:18:17 +00001643 .addReg(VAddr->getReg(), 0, AMDGPU::sub1)
Tom Stellard15834092014-03-21 15:51:57 +00001644 .addReg(AMDGPU::VCC, RegState::ImplicitDefine)
1645 .addReg(AMDGPU::VCC, RegState::Implicit);
1646
Tom Stellard155bbb72014-08-11 22:18:17 +00001647 } else {
1648 // This instructions is the _OFFSET variant, so we need to convert it to
1649 // ADDR64.
1650 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
1651 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
1652 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
1653 assert(SOffset->isImm() && SOffset->getImm() == 0 && "Legalizing MUBUF "
1654 "with non-zero soffset is not implemented");
NAKAMURA Takumi5f79ee52014-08-11 23:03:38 +00001655 (void)SOffset;
Tom Stellard15834092014-03-21 15:51:57 +00001656
Tom Stellard155bbb72014-08-11 22:18:17 +00001657 // Create the new instruction.
1658 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
1659 MachineInstr *Addr64 =
1660 BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
1661 .addOperand(*VData)
1662 .addOperand(*SRsrc)
1663 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
1664 // This will be replaced later
1665 // with the new value of vaddr.
1666 .addOperand(*Offset);
Tom Stellard15834092014-03-21 15:51:57 +00001667
Tom Stellard155bbb72014-08-11 22:18:17 +00001668 MI->removeFromParent();
1669 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00001670
Tom Stellard155bbb72014-08-11 22:18:17 +00001671 NewVAddrLo = SRsrcPtrLo;
1672 NewVAddrHi = SRsrcPtrHi;
1673 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1674 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001675 }
Tom Stellard155bbb72014-08-11 22:18:17 +00001676
1677 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1678 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
1679 NewVAddr)
1680 .addReg(NewVAddrLo)
1681 .addImm(AMDGPU::sub0)
1682 .addReg(NewVAddrHi)
1683 .addImm(AMDGPU::sub1);
1684
1685
1686 // Update the instruction to use NewVaddr
1687 VAddr->setReg(NewVAddr);
1688 // Update the instruction to use NewSRsrc
1689 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00001690 }
Tom Stellard82166022013-11-13 23:36:37 +00001691}
1692
Tom Stellard745f2ed2014-08-21 20:41:00 +00001693void SIInstrInfo::splitSMRD(MachineInstr *MI,
1694 const TargetRegisterClass *HalfRC,
1695 unsigned HalfImmOp, unsigned HalfSGPROp,
1696 MachineInstr *&Lo, MachineInstr *&Hi) const {
1697
1698 DebugLoc DL = MI->getDebugLoc();
1699 MachineBasicBlock *MBB = MI->getParent();
1700 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1701 unsigned RegLo = MRI.createVirtualRegister(HalfRC);
1702 unsigned RegHi = MRI.createVirtualRegister(HalfRC);
1703 unsigned HalfSize = HalfRC->getSize();
1704 const MachineOperand *OffOp =
1705 getNamedOperand(*MI, AMDGPU::OpName::offset);
1706 const MachineOperand *SBase = getNamedOperand(*MI, AMDGPU::OpName::sbase);
1707
Marek Olsak58f61a82014-12-07 17:17:38 +00001708 // The SMRD has an 8-bit offset in dwords on SI and a 20-bit offset in bytes
1709 // on VI.
Tom Stellard745f2ed2014-08-21 20:41:00 +00001710 if (OffOp) {
Marek Olsak58f61a82014-12-07 17:17:38 +00001711 bool isVI = RI.ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS;
1712 unsigned OffScale = isVI ? 1 : 4;
Tom Stellard745f2ed2014-08-21 20:41:00 +00001713 // Handle the _IMM variant
Marek Olsak58f61a82014-12-07 17:17:38 +00001714 unsigned LoOffset = OffOp->getImm() * OffScale;
1715 unsigned HiOffset = LoOffset + HalfSize;
Tom Stellard745f2ed2014-08-21 20:41:00 +00001716 Lo = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegLo)
1717 .addOperand(*SBase)
Marek Olsak58f61a82014-12-07 17:17:38 +00001718 .addImm(LoOffset / OffScale);
Tom Stellard745f2ed2014-08-21 20:41:00 +00001719
Marek Olsak58f61a82014-12-07 17:17:38 +00001720 if (!isUInt<20>(HiOffset) || (!isVI && !isUInt<8>(HiOffset / OffScale))) {
Tom Stellard745f2ed2014-08-21 20:41:00 +00001721 unsigned OffsetSGPR =
1722 MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1723 BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32), OffsetSGPR)
Marek Olsak58f61a82014-12-07 17:17:38 +00001724 .addImm(HiOffset); // The offset in register is in bytes.
Tom Stellard745f2ed2014-08-21 20:41:00 +00001725 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi)
1726 .addOperand(*SBase)
1727 .addReg(OffsetSGPR);
1728 } else {
1729 Hi = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegHi)
1730 .addOperand(*SBase)
Marek Olsak58f61a82014-12-07 17:17:38 +00001731 .addImm(HiOffset / OffScale);
Tom Stellard745f2ed2014-08-21 20:41:00 +00001732 }
1733 } else {
1734 // Handle the _SGPR variant
1735 MachineOperand *SOff = getNamedOperand(*MI, AMDGPU::OpName::soff);
1736 Lo = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegLo)
1737 .addOperand(*SBase)
1738 .addOperand(*SOff);
1739 unsigned OffsetSGPR = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
1740 BuildMI(*MBB, MI, DL, get(AMDGPU::S_ADD_I32), OffsetSGPR)
1741 .addOperand(*SOff)
1742 .addImm(HalfSize);
1743 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp))
1744 .addOperand(*SBase)
1745 .addReg(OffsetSGPR);
1746 }
1747
1748 unsigned SubLo, SubHi;
1749 switch (HalfSize) {
1750 case 4:
1751 SubLo = AMDGPU::sub0;
1752 SubHi = AMDGPU::sub1;
1753 break;
1754 case 8:
1755 SubLo = AMDGPU::sub0_sub1;
1756 SubHi = AMDGPU::sub2_sub3;
1757 break;
1758 case 16:
1759 SubLo = AMDGPU::sub0_sub1_sub2_sub3;
1760 SubHi = AMDGPU::sub4_sub5_sub6_sub7;
1761 break;
1762 case 32:
1763 SubLo = AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
1764 SubHi = AMDGPU::sub8_sub9_sub10_sub11_sub12_sub13_sub14_sub15;
1765 break;
1766 default:
1767 llvm_unreachable("Unhandled HalfSize");
1768 }
1769
1770 BuildMI(*MBB, MI, DL, get(AMDGPU::REG_SEQUENCE))
1771 .addOperand(MI->getOperand(0))
1772 .addReg(RegLo)
1773 .addImm(SubLo)
1774 .addReg(RegHi)
1775 .addImm(SubHi);
1776}
1777
Tom Stellard0c354f22014-04-30 15:31:29 +00001778void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI, MachineRegisterInfo &MRI) const {
1779 MachineBasicBlock *MBB = MI->getParent();
1780 switch (MI->getOpcode()) {
Tom Stellard4c00b522014-05-09 16:42:22 +00001781 case AMDGPU::S_LOAD_DWORD_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001782 case AMDGPU::S_LOAD_DWORD_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001783 case AMDGPU::S_LOAD_DWORDX2_IMM:
Tom Stellard0c354f22014-04-30 15:31:29 +00001784 case AMDGPU::S_LOAD_DWORDX2_SGPR:
Tom Stellard4c00b522014-05-09 16:42:22 +00001785 case AMDGPU::S_LOAD_DWORDX4_IMM:
Tom Stellard745f2ed2014-08-21 20:41:00 +00001786 case AMDGPU::S_LOAD_DWORDX4_SGPR: {
Tom Stellard0c354f22014-04-30 15:31:29 +00001787 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00001788 unsigned RegOffset;
1789 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001790
Tom Stellard4c00b522014-05-09 16:42:22 +00001791 if (MI->getOperand(2).isReg()) {
1792 RegOffset = MI->getOperand(2).getReg();
1793 ImmOffset = 0;
1794 } else {
1795 assert(MI->getOperand(2).isImm());
Marek Olsak58f61a82014-12-07 17:17:38 +00001796 // SMRD instructions take a dword offsets on SI and byte offset on VI
1797 // and MUBUF instructions always take a byte offset.
1798 ImmOffset = MI->getOperand(2).getImm();
1799 if (RI.ST.getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS)
1800 ImmOffset <<= 2;
Tom Stellard4c00b522014-05-09 16:42:22 +00001801 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Marek Olsak58f61a82014-12-07 17:17:38 +00001802
Tom Stellard4c00b522014-05-09 16:42:22 +00001803 if (isUInt<12>(ImmOffset)) {
1804 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1805 RegOffset)
1806 .addImm(0);
1807 } else {
1808 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1809 RegOffset)
1810 .addImm(ImmOffset);
1811 ImmOffset = 0;
1812 }
1813 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001814
1815 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00001816 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00001817 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1818 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1819 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00001820 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard0c354f22014-04-30 15:31:29 +00001821
1822 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
1823 .addImm(0);
1824 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
Tom Stellard794c8c02014-12-02 17:05:41 +00001825 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard0c354f22014-04-30 15:31:29 +00001826 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
Tom Stellard794c8c02014-12-02 17:05:41 +00001827 .addImm(RsrcDataFormat >> 32);
Tom Stellard0c354f22014-04-30 15:31:29 +00001828 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
1829 .addReg(DWord0)
1830 .addImm(AMDGPU::sub0)
1831 .addReg(DWord1)
1832 .addImm(AMDGPU::sub1)
1833 .addReg(DWord2)
1834 .addImm(AMDGPU::sub2)
1835 .addReg(DWord3)
1836 .addImm(AMDGPU::sub3);
Tom Stellard745f2ed2014-08-21 20:41:00 +00001837 MI->setDesc(get(NewOpcode));
1838 if (MI->getOperand(2).isReg()) {
1839 MI->getOperand(2).setReg(MI->getOperand(1).getReg());
1840 } else {
1841 MI->getOperand(2).ChangeToRegister(MI->getOperand(1).getReg(), false);
1842 }
1843 MI->getOperand(1).setReg(SRsrc);
1844 MI->addOperand(*MBB->getParent(), MachineOperand::CreateImm(ImmOffset));
1845
1846 const TargetRegisterClass *NewDstRC =
1847 RI.getRegClass(get(NewOpcode).OpInfo[0].RegClass);
1848
1849 unsigned DstReg = MI->getOperand(0).getReg();
1850 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
1851 MRI.replaceRegWith(DstReg, NewDstReg);
1852 break;
1853 }
1854 case AMDGPU::S_LOAD_DWORDX8_IMM:
1855 case AMDGPU::S_LOAD_DWORDX8_SGPR: {
1856 MachineInstr *Lo, *Hi;
1857 splitSMRD(MI, &AMDGPU::SReg_128RegClass, AMDGPU::S_LOAD_DWORDX4_IMM,
1858 AMDGPU::S_LOAD_DWORDX4_SGPR, Lo, Hi);
1859 MI->eraseFromParent();
1860 moveSMRDToVALU(Lo, MRI);
1861 moveSMRDToVALU(Hi, MRI);
1862 break;
1863 }
1864
1865 case AMDGPU::S_LOAD_DWORDX16_IMM:
1866 case AMDGPU::S_LOAD_DWORDX16_SGPR: {
1867 MachineInstr *Lo, *Hi;
1868 splitSMRD(MI, &AMDGPU::SReg_256RegClass, AMDGPU::S_LOAD_DWORDX8_IMM,
1869 AMDGPU::S_LOAD_DWORDX8_SGPR, Lo, Hi);
1870 MI->eraseFromParent();
1871 moveSMRDToVALU(Lo, MRI);
1872 moveSMRDToVALU(Hi, MRI);
1873 break;
1874 }
Tom Stellard0c354f22014-04-30 15:31:29 +00001875 }
1876}
1877
Tom Stellard82166022013-11-13 23:36:37 +00001878void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
1879 SmallVector<MachineInstr *, 128> Worklist;
1880 Worklist.push_back(&TopInst);
1881
1882 while (!Worklist.empty()) {
1883 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00001884 MachineBasicBlock *MBB = Inst->getParent();
1885 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1886
Matt Arsenault27cc9582014-04-18 01:53:18 +00001887 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00001888 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00001889
Tom Stellarde0387202014-03-21 15:51:54 +00001890 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00001891 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00001892 default:
1893 if (isSMRD(Inst->getOpcode())) {
1894 moveSMRDToVALU(Inst, MRI);
1895 }
1896 break;
Matt Arsenaultbd995802014-03-24 18:26:52 +00001897 case AMDGPU::S_MOV_B64: {
1898 DebugLoc DL = Inst->getDebugLoc();
Tom Stellarde0387202014-03-21 15:51:54 +00001899
Matt Arsenaultbd995802014-03-24 18:26:52 +00001900 // If the source operand is a register we can replace this with a
1901 // copy.
1902 if (Inst->getOperand(1).isReg()) {
1903 MachineInstr *Copy = BuildMI(*MBB, Inst, DL, get(TargetOpcode::COPY))
1904 .addOperand(Inst->getOperand(0))
1905 .addOperand(Inst->getOperand(1));
1906 Worklist.push_back(Copy);
1907 } else {
1908 // Otherwise, we need to split this into two movs, because there is
1909 // no 64-bit VALU move instruction.
1910 unsigned Reg = Inst->getOperand(0).getReg();
1911 unsigned Dst = split64BitImm(Worklist,
1912 Inst,
1913 MRI,
1914 MRI.getRegClass(Reg),
1915 Inst->getOperand(1));
1916 MRI.replaceRegWith(Reg, Dst);
Tom Stellarde0387202014-03-21 15:51:54 +00001917 }
Matt Arsenaultbd995802014-03-24 18:26:52 +00001918 Inst->eraseFromParent();
1919 continue;
1920 }
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001921 case AMDGPU::S_AND_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001922 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001923 Inst->eraseFromParent();
1924 continue;
1925
1926 case AMDGPU::S_OR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001927 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001928 Inst->eraseFromParent();
1929 continue;
1930
1931 case AMDGPU::S_XOR_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001932 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001933 Inst->eraseFromParent();
1934 continue;
1935
1936 case AMDGPU::S_NOT_B64:
Matt Arsenault689f3252014-06-09 16:36:31 +00001937 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001938 Inst->eraseFromParent();
1939 continue;
1940
Matt Arsenault8333e432014-06-10 19:18:24 +00001941 case AMDGPU::S_BCNT1_I32_B64:
1942 splitScalar64BitBCNT(Worklist, Inst);
1943 Inst->eraseFromParent();
1944 continue;
1945
Matt Arsenault94812212014-11-14 18:18:16 +00001946 case AMDGPU::S_BFE_I64: {
1947 splitScalar64BitBFE(Worklist, Inst);
1948 Inst->eraseFromParent();
1949 continue;
1950 }
1951
Marek Olsakbe047802014-12-07 12:19:03 +00001952 case AMDGPU::S_LSHL_B32:
1953 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
1954 NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
1955 swapOperands(Inst);
1956 }
1957 break;
1958 case AMDGPU::S_ASHR_I32:
1959 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
1960 NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
1961 swapOperands(Inst);
1962 }
1963 break;
1964 case AMDGPU::S_LSHR_B32:
1965 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
1966 NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
1967 swapOperands(Inst);
1968 }
1969 break;
1970
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001971 case AMDGPU::S_BFE_U64:
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001972 case AMDGPU::S_BFM_B64:
1973 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00001974 }
1975
Tom Stellard15834092014-03-21 15:51:57 +00001976 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
1977 // We cannot move this instruction to the VALU, so we should try to
1978 // legalize its operands instead.
1979 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00001980 continue;
Tom Stellard15834092014-03-21 15:51:57 +00001981 }
Tom Stellard82166022013-11-13 23:36:37 +00001982
Tom Stellard82166022013-11-13 23:36:37 +00001983 // Use the new VALU Opcode.
1984 const MCInstrDesc &NewDesc = get(NewOpcode);
1985 Inst->setDesc(NewDesc);
1986
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00001987 // Remove any references to SCC. Vector instructions can't read from it, and
1988 // We're just about to add the implicit use / defs of VCC, and we don't want
1989 // both.
1990 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
1991 MachineOperand &Op = Inst->getOperand(i);
1992 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
1993 Inst->RemoveOperand(i);
1994 }
1995
Matt Arsenault27cc9582014-04-18 01:53:18 +00001996 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
1997 // We are converting these to a BFE, so we need to add the missing
1998 // operands for the size and offset.
1999 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
2000 Inst->addOperand(MachineOperand::CreateImm(0));
2001 Inst->addOperand(MachineOperand::CreateImm(Size));
2002
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002003 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
2004 // The VALU version adds the second operand to the result, so insert an
2005 // extra 0 operand.
2006 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00002007 }
2008
Matt Arsenault27cc9582014-04-18 01:53:18 +00002009 addDescImplicitUseDef(NewDesc, Inst);
Tom Stellard82166022013-11-13 23:36:37 +00002010
Matt Arsenault78b86702014-04-18 05:19:26 +00002011 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
2012 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
2013 // If we need to move this to VGPRs, we need to unpack the second operand
2014 // back into the 2 separate ones for bit offset and width.
2015 assert(OffsetWidthOp.isImm() &&
2016 "Scalar BFE is only implemented for constant width and offset");
2017 uint32_t Imm = OffsetWidthOp.getImm();
2018
2019 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2020 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00002021 Inst->RemoveOperand(2); // Remove old immediate.
2022 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002023 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00002024 }
2025
Tom Stellard82166022013-11-13 23:36:37 +00002026 // Update the destination register class.
Tom Stellarde1a24452014-04-17 21:00:01 +00002027
Tom Stellard82166022013-11-13 23:36:37 +00002028 const TargetRegisterClass *NewDstRC = getOpRegClass(*Inst, 0);
2029
Matt Arsenault27cc9582014-04-18 01:53:18 +00002030 switch (Opcode) {
Tom Stellard82166022013-11-13 23:36:37 +00002031 // For target instructions, getOpRegClass just returns the virtual
2032 // register class associated with the operand, so we need to find an
2033 // equivalent VGPR register class in order to move the instruction to the
2034 // VALU.
2035 case AMDGPU::COPY:
2036 case AMDGPU::PHI:
2037 case AMDGPU::REG_SEQUENCE:
Tom Stellard204e61b2014-04-07 19:45:45 +00002038 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00002039 if (RI.hasVGPRs(NewDstRC))
2040 continue;
2041 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
2042 if (!NewDstRC)
2043 continue;
2044 break;
2045 default:
2046 break;
2047 }
2048
2049 unsigned DstReg = Inst->getOperand(0).getReg();
2050 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
2051 MRI.replaceRegWith(DstReg, NewDstReg);
2052
Tom Stellarde1a24452014-04-17 21:00:01 +00002053 // Legalize the operands
2054 legalizeOperands(Inst);
2055
Tom Stellard82166022013-11-13 23:36:37 +00002056 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(NewDstReg),
2057 E = MRI.use_end(); I != E; ++I) {
Owen Anderson16c6bf42014-03-13 23:12:04 +00002058 MachineInstr &UseMI = *I->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00002059 if (!canReadVGPR(UseMI, I.getOperandNo())) {
2060 Worklist.push_back(&UseMI);
2061 }
2062 }
2063 }
2064}
2065
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002066//===----------------------------------------------------------------------===//
2067// Indirect addressing callbacks
2068//===----------------------------------------------------------------------===//
2069
2070unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
2071 unsigned Channel) const {
2072 assert(Channel == 0);
2073 return RegIndex;
2074}
2075
Tom Stellard26a3b672013-10-22 18:19:10 +00002076const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002077 return &AMDGPU::VReg_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002078}
2079
Matt Arsenault689f3252014-06-09 16:36:31 +00002080void SIInstrInfo::splitScalar64BitUnaryOp(
2081 SmallVectorImpl<MachineInstr *> &Worklist,
2082 MachineInstr *Inst,
2083 unsigned Opcode) const {
2084 MachineBasicBlock &MBB = *Inst->getParent();
2085 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2086
2087 MachineOperand &Dest = Inst->getOperand(0);
2088 MachineOperand &Src0 = Inst->getOperand(1);
2089 DebugLoc DL = Inst->getDebugLoc();
2090
2091 MachineBasicBlock::iterator MII = Inst;
2092
2093 const MCInstrDesc &InstDesc = get(Opcode);
2094 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2095 MRI.getRegClass(Src0.getReg()) :
2096 &AMDGPU::SGPR_32RegClass;
2097
2098 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2099
2100 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2101 AMDGPU::sub0, Src0SubRC);
2102
2103 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
2104 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
2105
2106 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
2107 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
2108 .addOperand(SrcReg0Sub0);
2109
2110 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2111 AMDGPU::sub1, Src0SubRC);
2112
2113 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
2114 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
2115 .addOperand(SrcReg0Sub1);
2116
2117 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
2118 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2119 .addReg(DestSub0)
2120 .addImm(AMDGPU::sub0)
2121 .addReg(DestSub1)
2122 .addImm(AMDGPU::sub1);
2123
2124 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2125
2126 // Try to legalize the operands in case we need to swap the order to keep it
2127 // valid.
2128 Worklist.push_back(LoHalf);
2129 Worklist.push_back(HiHalf);
2130}
2131
2132void SIInstrInfo::splitScalar64BitBinaryOp(
2133 SmallVectorImpl<MachineInstr *> &Worklist,
2134 MachineInstr *Inst,
2135 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002136 MachineBasicBlock &MBB = *Inst->getParent();
2137 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2138
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002139 MachineOperand &Dest = Inst->getOperand(0);
2140 MachineOperand &Src0 = Inst->getOperand(1);
2141 MachineOperand &Src1 = Inst->getOperand(2);
2142 DebugLoc DL = Inst->getDebugLoc();
2143
2144 MachineBasicBlock::iterator MII = Inst;
2145
2146 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002147 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2148 MRI.getRegClass(Src0.getReg()) :
2149 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002150
Matt Arsenault684dc802014-03-24 20:08:13 +00002151 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2152 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2153 MRI.getRegClass(Src1.getReg()) :
2154 &AMDGPU::SGPR_32RegClass;
2155
2156 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2157
2158 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2159 AMDGPU::sub0, Src0SubRC);
2160 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2161 AMDGPU::sub0, Src1SubRC);
2162
2163 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
2164 const TargetRegisterClass *DestSubRC = RI.getSubRegClass(DestRC, AMDGPU::sub0);
2165
2166 unsigned DestSub0 = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002167 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002168 .addOperand(SrcReg0Sub0)
2169 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002170
Matt Arsenault684dc802014-03-24 20:08:13 +00002171 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2172 AMDGPU::sub1, Src0SubRC);
2173 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2174 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002175
Matt Arsenault684dc802014-03-24 20:08:13 +00002176 unsigned DestSub1 = MRI.createVirtualRegister(DestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002177 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002178 .addOperand(SrcReg0Sub1)
2179 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002180
Matt Arsenault684dc802014-03-24 20:08:13 +00002181 unsigned FullDestReg = MRI.createVirtualRegister(DestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002182 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2183 .addReg(DestSub0)
2184 .addImm(AMDGPU::sub0)
2185 .addReg(DestSub1)
2186 .addImm(AMDGPU::sub1);
2187
2188 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2189
2190 // Try to legalize the operands in case we need to swap the order to keep it
2191 // valid.
2192 Worklist.push_back(LoHalf);
2193 Worklist.push_back(HiHalf);
2194}
2195
Matt Arsenault8333e432014-06-10 19:18:24 +00002196void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
2197 MachineInstr *Inst) const {
2198 MachineBasicBlock &MBB = *Inst->getParent();
2199 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2200
2201 MachineBasicBlock::iterator MII = Inst;
2202 DebugLoc DL = Inst->getDebugLoc();
2203
2204 MachineOperand &Dest = Inst->getOperand(0);
2205 MachineOperand &Src = Inst->getOperand(1);
2206
2207 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e32);
2208 const TargetRegisterClass *SrcRC = Src.isReg() ?
2209 MRI.getRegClass(Src.getReg()) :
2210 &AMDGPU::SGPR_32RegClass;
2211
2212 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2213 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2214
2215 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2216
2217 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2218 AMDGPU::sub0, SrcSubRC);
2219 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2220 AMDGPU::sub1, SrcSubRC);
2221
2222 MachineInstr *First = BuildMI(MBB, MII, DL, InstDesc, MidReg)
2223 .addOperand(SrcRegSub0)
2224 .addImm(0);
2225
2226 MachineInstr *Second = BuildMI(MBB, MII, DL, InstDesc, ResultReg)
2227 .addOperand(SrcRegSub1)
2228 .addReg(MidReg);
2229
2230 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2231
2232 Worklist.push_back(First);
2233 Worklist.push_back(Second);
2234}
2235
Matt Arsenault94812212014-11-14 18:18:16 +00002236void SIInstrInfo::splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist,
2237 MachineInstr *Inst) const {
2238 MachineBasicBlock &MBB = *Inst->getParent();
2239 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2240 MachineBasicBlock::iterator MII = Inst;
2241 DebugLoc DL = Inst->getDebugLoc();
2242
2243 MachineOperand &Dest = Inst->getOperand(0);
2244 uint32_t Imm = Inst->getOperand(2).getImm();
2245 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2246 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
2247
Matt Arsenault6ad34262014-11-14 18:40:49 +00002248 (void) Offset;
2249
Matt Arsenault94812212014-11-14 18:18:16 +00002250 // Only sext_inreg cases handled.
2251 assert(Inst->getOpcode() == AMDGPU::S_BFE_I64 &&
2252 BitWidth <= 32 &&
2253 Offset == 0 &&
2254 "Not implemented");
2255
2256 if (BitWidth < 32) {
2257 unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2258 unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2259 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2260
2261 BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
2262 .addReg(Inst->getOperand(1).getReg(), 0, AMDGPU::sub0)
2263 .addImm(0)
2264 .addImm(BitWidth);
2265
2266 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
2267 .addImm(31)
2268 .addReg(MidRegLo);
2269
2270 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2271 .addReg(MidRegLo)
2272 .addImm(AMDGPU::sub0)
2273 .addReg(MidRegHi)
2274 .addImm(AMDGPU::sub1);
2275
2276 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2277 return;
2278 }
2279
2280 MachineOperand &Src = Inst->getOperand(1);
2281 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2282 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2283
2284 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
2285 .addImm(31)
2286 .addReg(Src.getReg(), 0, AMDGPU::sub0);
2287
2288 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2289 .addReg(Src.getReg(), 0, AMDGPU::sub0)
2290 .addImm(AMDGPU::sub0)
2291 .addReg(TmpReg)
2292 .addImm(AMDGPU::sub1);
2293
2294 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2295}
2296
Matt Arsenault27cc9582014-04-18 01:53:18 +00002297void SIInstrInfo::addDescImplicitUseDef(const MCInstrDesc &NewDesc,
2298 MachineInstr *Inst) const {
2299 // Add the implict and explicit register definitions.
2300 if (NewDesc.ImplicitUses) {
2301 for (unsigned i = 0; NewDesc.ImplicitUses[i]; ++i) {
2302 unsigned Reg = NewDesc.ImplicitUses[i];
2303 Inst->addOperand(MachineOperand::CreateReg(Reg, false, true));
2304 }
2305 }
2306
2307 if (NewDesc.ImplicitDefs) {
2308 for (unsigned i = 0; NewDesc.ImplicitDefs[i]; ++i) {
2309 unsigned Reg = NewDesc.ImplicitDefs[i];
2310 Inst->addOperand(MachineOperand::CreateReg(Reg, true, true));
2311 }
2312 }
2313}
2314
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002315unsigned SIInstrInfo::findUsedSGPR(const MachineInstr *MI,
2316 int OpIndices[3]) const {
2317 const MCInstrDesc &Desc = get(MI->getOpcode());
2318
2319 // Find the one SGPR operand we are allowed to use.
2320 unsigned SGPRReg = AMDGPU::NoRegister;
2321
2322 // First we need to consider the instruction's operand requirements before
2323 // legalizing. Some operands are required to be SGPRs, such as implicit uses
2324 // of VCC, but we are still bound by the constant bus requirement to only use
2325 // one.
2326 //
2327 // If the operand's class is an SGPR, we can never move it.
2328
2329 for (const MachineOperand &MO : MI->implicit_operands()) {
2330 // We only care about reads.
2331 if (MO.isDef())
2332 continue;
2333
2334 if (MO.getReg() == AMDGPU::VCC)
2335 return AMDGPU::VCC;
2336
2337 if (MO.getReg() == AMDGPU::FLAT_SCR)
2338 return AMDGPU::FLAT_SCR;
2339 }
2340
2341 unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
2342 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
2343
2344 for (unsigned i = 0; i < 3; ++i) {
2345 int Idx = OpIndices[i];
2346 if (Idx == -1)
2347 break;
2348
2349 const MachineOperand &MO = MI->getOperand(Idx);
2350 if (RI.isSGPRClassID(Desc.OpInfo[Idx].RegClass))
2351 SGPRReg = MO.getReg();
2352
2353 if (MO.isReg() && RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
2354 UsedSGPRs[i] = MO.getReg();
2355 }
2356
2357 if (SGPRReg != AMDGPU::NoRegister)
2358 return SGPRReg;
2359
2360 // We don't have a required SGPR operand, so we have a bit more freedom in
2361 // selecting operands to move.
2362
2363 // Try to select the most used SGPR. If an SGPR is equal to one of the
2364 // others, we choose that.
2365 //
2366 // e.g.
2367 // V_FMA_F32 v0, s0, s0, s0 -> No moves
2368 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
2369
2370 if (UsedSGPRs[0] != AMDGPU::NoRegister) {
2371 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
2372 SGPRReg = UsedSGPRs[0];
2373 }
2374
2375 if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
2376 if (UsedSGPRs[1] == UsedSGPRs[2])
2377 SGPRReg = UsedSGPRs[1];
2378 }
2379
2380 return SGPRReg;
2381}
2382
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002383MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
2384 MachineBasicBlock *MBB,
2385 MachineBasicBlock::iterator I,
2386 unsigned ValueReg,
2387 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002388 const DebugLoc &DL = MBB->findDebugLoc(I);
2389 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
2390 getIndirectIndexBegin(*MBB->getParent()));
2391
2392 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
2393 .addReg(IndirectBaseReg, RegState::Define)
2394 .addOperand(I->getOperand(0))
2395 .addReg(IndirectBaseReg)
2396 .addReg(OffsetReg)
2397 .addImm(0)
2398 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002399}
2400
2401MachineInstrBuilder SIInstrInfo::buildIndirectRead(
2402 MachineBasicBlock *MBB,
2403 MachineBasicBlock::iterator I,
2404 unsigned ValueReg,
2405 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002406 const DebugLoc &DL = MBB->findDebugLoc(I);
2407 unsigned IndirectBaseReg = AMDGPU::VReg_32RegClass.getRegister(
2408 getIndirectIndexBegin(*MBB->getParent()));
2409
2410 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC))
2411 .addOperand(I->getOperand(0))
2412 .addOperand(I->getOperand(1))
2413 .addReg(IndirectBaseReg)
2414 .addReg(OffsetReg)
2415 .addImm(0);
2416
2417}
2418
2419void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
2420 const MachineFunction &MF) const {
2421 int End = getIndirectIndexEnd(MF);
2422 int Begin = getIndirectIndexBegin(MF);
2423
2424 if (End == -1)
2425 return;
2426
2427
2428 for (int Index = Begin; Index <= End; ++Index)
2429 Reserved.set(AMDGPU::VReg_32RegClass.getRegister(Index));
2430
Tom Stellard415ef6d2013-11-13 23:58:51 +00002431 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002432 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
2433
Tom Stellard415ef6d2013-11-13 23:58:51 +00002434 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002435 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
2436
Tom Stellard415ef6d2013-11-13 23:58:51 +00002437 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002438 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
2439
Tom Stellard415ef6d2013-11-13 23:58:51 +00002440 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002441 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
2442
Tom Stellard415ef6d2013-11-13 23:58:51 +00002443 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002444 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002445}
Tom Stellard1aaad692014-07-21 16:55:33 +00002446
Tom Stellard6407e1e2014-08-01 00:32:33 +00002447MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Matt Arsenaultace5b762014-10-17 18:00:43 +00002448 unsigned OperandName) const {
Tom Stellard1aaad692014-07-21 16:55:33 +00002449 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
2450 if (Idx == -1)
2451 return nullptr;
2452
2453 return &MI.getOperand(Idx);
2454}
Tom Stellard794c8c02014-12-02 17:05:41 +00002455
2456uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
2457 uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT;
2458 if (ST.isAmdHsaOS())
2459 RsrcDataFormat |= (1ULL << 56);
2460
2461 return RsrcDataFormat;
2462}