blob: 62e3630dc8204795752a9a2fdf53081d57cad21c [file] [log] [blame]
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001// Bitcasts between 512-bit vector types. Return the original type since
2// no instruction is needed for the conversion
3let Predicates = [HasAVX512] in {
4 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
5 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
6 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
7 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
8 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
9 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
10 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
11 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
12 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
13 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
14 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
15 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
16 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
17
18 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
19 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
20 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
21 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
22 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
23 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
24 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
25 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
26 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
27 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
28 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
29 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
30 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
31 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
32 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
33 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
34 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
35 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
36 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
37 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
38 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
39 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
40 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
41 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
42 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
43 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
44 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
45 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
46 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
47 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
48
49// Bitcasts between 256-bit vector types. Return the original type since
50// no instruction is needed for the conversion
51 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
52 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
53 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
54 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
55 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
56 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
57 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
58 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
59 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
60 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
61 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
62 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
63 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
64 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
65 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
66 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
67 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
68 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
69 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
70 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
71 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
72 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
73 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
74 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
75 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
76 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
77 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
78 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
79 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
80 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
81}
82
83//
84// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
85//
86
87let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
88 isPseudo = 1, Predicates = [HasAVX512] in {
89def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
90 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
91}
92
93def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
94def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
95def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
96def : Pat<(v16f32 immAllZerosV), (AVX512_512_SET0)>;
97
98//===----------------------------------------------------------------------===//
99// AVX-512 - VECTOR INSERT
100//
101// -- 32x8 form --
102let neverHasSideEffects = 1, ExeDomain = SSEPackedSingle in {
103def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
104 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
105 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
106 []>, EVEX_4V, EVEX_V512;
107let mayLoad = 1 in
108def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
109 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
110 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
111 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
112}
113
114// -- 64x4 fp form --
115let neverHasSideEffects = 1, ExeDomain = SSEPackedDouble in {
116def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
117 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
118 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
119 []>, EVEX_4V, EVEX_V512, VEX_W;
120let mayLoad = 1 in
121def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
122 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
123 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
124 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
125}
126// -- 32x4 integer form --
127let neverHasSideEffects = 1 in {
128def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
129 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
130 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
131 []>, EVEX_4V, EVEX_V512;
132let mayLoad = 1 in
133def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
134 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
135 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
136 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
137
138}
139
140let neverHasSideEffects = 1 in {
141// -- 64x4 form --
142def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
143 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
144 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
145 []>, EVEX_4V, EVEX_V512, VEX_W;
146let mayLoad = 1 in
147def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
148 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
149 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
150 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
151}
152
153def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
154 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
155 (INSERT_get_vinsert128_imm VR512:$ins))>;
156def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
157 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
158 (INSERT_get_vinsert128_imm VR512:$ins))>;
159def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
160 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
161 (INSERT_get_vinsert128_imm VR512:$ins))>;
162def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
163 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
164 (INSERT_get_vinsert128_imm VR512:$ins))>;
165
166def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
167 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
168 (INSERT_get_vinsert128_imm VR512:$ins))>;
169def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
170 (bc_v4i32 (loadv2i64 addr:$src2)),
171 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
172 (INSERT_get_vinsert128_imm VR512:$ins))>;
173def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
174 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
175 (INSERT_get_vinsert128_imm VR512:$ins))>;
176def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
177 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
178 (INSERT_get_vinsert128_imm VR512:$ins))>;
179
180def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
181 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
182 (INSERT_get_vinsert256_imm VR512:$ins))>;
183def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
184 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
185 (INSERT_get_vinsert256_imm VR512:$ins))>;
186def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
187 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
188 (INSERT_get_vinsert256_imm VR512:$ins))>;
189def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
190 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
191 (INSERT_get_vinsert256_imm VR512:$ins))>;
192
193def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
194 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
195 (INSERT_get_vinsert256_imm VR512:$ins))>;
196def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
197 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
198 (INSERT_get_vinsert256_imm VR512:$ins))>;
199def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
200 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
201 (INSERT_get_vinsert256_imm VR512:$ins))>;
202def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
203 (bc_v8i32 (loadv4i64 addr:$src2)),
204 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
205 (INSERT_get_vinsert256_imm VR512:$ins))>;
206
207// vinsertps - insert f32 to XMM
208def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
209 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
210 "vinsertps{z}\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
211 [(set VR128X:$dst, (X86insrtps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
212 EVEX_4V;
213def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
214 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
215 "vinsertps{z}\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
216 [(set VR128X:$dst, (X86insrtps VR128X:$src1,
217 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
218 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
219
220//===----------------------------------------------------------------------===//
221// AVX-512 VECTOR EXTRACT
222//---
223let neverHasSideEffects = 1, ExeDomain = SSEPackedSingle in {
224// -- 32x4 form --
225def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
226 (ins VR512:$src1, i8imm:$src2),
227 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
228 []>, EVEX, EVEX_V512;
229def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
230 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
231 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
232 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
233
234// -- 64x4 form --
235def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
236 (ins VR512:$src1, i8imm:$src2),
237 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
238 []>, EVEX, EVEX_V512, VEX_W;
239let mayStore = 1 in
240def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
241 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
242 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
243 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
244}
245
246let neverHasSideEffects = 1 in {
247// -- 32x4 form --
248def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
249 (ins VR512:$src1, i8imm:$src2),
250 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
251 []>, EVEX, EVEX_V512;
252def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
253 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
254 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
255 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
256
257// -- 64x4 form --
258def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
259 (ins VR512:$src1, i8imm:$src2),
260 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
261 []>, EVEX, EVEX_V512, VEX_W;
262let mayStore = 1 in
263def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
264 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
265 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
266 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
267}
268
269def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
270 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
271 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
272
273def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
274 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
275 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
276
277def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
278 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
279 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
280
281def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
282 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
283 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
284
285
286def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
287 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
288 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
289
290def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
291 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
292 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
293
294def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
295 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
296 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
297
298def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
299 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
300 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
301
302// A 256-bit subvector extract from the first 512-bit vector position
303// is a subregister copy that needs no instruction.
304def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
305 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
306def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
307 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
308def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
309 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
310def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
311 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
312
313// zmm -> xmm
314def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
315 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
316def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
317 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
318def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
319 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
320def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
321 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
322
323
324// A 128-bit subvector insert to the first 512-bit vector position
325// is a subregister copy that needs no instruction.
326def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
327 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
328 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
329 sub_ymm)>;
330def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
331 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
332 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
333 sub_ymm)>;
334def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
335 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
336 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
337 sub_ymm)>;
338def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
339 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
340 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
341 sub_ymm)>;
342
343def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
344 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
345def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
346 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
347def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
348 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
349def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
350 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
351
352// vextractps - extract 32 bits from XMM
353def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
354 (ins VR128X:$src1, u32u8imm:$src2),
355 "vextractps{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
356 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
357 EVEX;
358
359def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
360 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
361 "vextractps{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
362 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
363 addr:$dst)]>, EVEX;
364
365//===---------------------------------------------------------------------===//
366// AVX-512 BROADCAST
367//---
368multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
369 RegisterClass DestRC,
370 RegisterClass SrcRC, X86MemOperand x86memop> {
371 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
372 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
373 []>, EVEX;
374 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
375 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),[]>, EVEX;
376}
377let ExeDomain = SSEPackedSingle in {
378 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss{z}", VR512,
379 VR128X, f32mem>,
380 EVEX_V512, EVEX_CD8<32, CD8VT1>;
381}
382
383let ExeDomain = SSEPackedDouble in {
384 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd{z}", VR512,
385 VR128X, f64mem>,
386 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
387}
388
389def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
390 (VBROADCASTSSZrm addr:$src)>;
391def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
392 (VBROADCASTSDZrm addr:$src)>;
393
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000394def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
395 (VBROADCASTSSZrm addr:$src)>;
396def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
397 (VBROADCASTSDZrm addr:$src)>;
398
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000399multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
400 RegisterClass SrcRC, RegisterClass KRC> {
401 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
402 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
403 []>, EVEX, EVEX_V512;
404 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
405 (ins KRC:$mask, SrcRC:$src),
406 !strconcat(OpcodeStr,
407 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
408 []>, EVEX, EVEX_V512, EVEX_KZ;
409}
410
411defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
412defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
413 VEX_W;
414
415def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
416 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
417
418def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
419 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
420
421def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
422 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000423def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
424 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000425def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
426 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000427def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
428 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000429
Cameron McInally394d5572013-10-31 13:56:31 +0000430def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
431 (VPBROADCASTDrZrr GR32:$src)>;
432def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
433 (VPBROADCASTQrZrr GR64:$src)>;
434
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000435multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
436 X86MemOperand x86memop, PatFrag ld_frag,
437 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
438 RegisterClass KRC> {
439 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
440 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
441 [(set DstRC:$dst,
442 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
443 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
444 VR128X:$src),
445 !strconcat(OpcodeStr,
446 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
447 [(set DstRC:$dst,
448 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
449 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000450 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000451 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
452 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
453 [(set DstRC:$dst,
454 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
455 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
456 x86memop:$src),
457 !strconcat(OpcodeStr,
458 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
459 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
460 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000461 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000462}
463
464defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
465 loadi32, VR512, v16i32, v4i32, VK16WM>,
466 EVEX_V512, EVEX_CD8<32, CD8VT1>;
467defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
468 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
469 EVEX_CD8<64, CD8VT1>;
470
Cameron McInally394d5572013-10-31 13:56:31 +0000471def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
472 (VPBROADCASTDZrr VR128X:$src)>;
473def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
474 (VPBROADCASTQZrr VR128X:$src)>;
475
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000476def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
477 (VBROADCASTSSZrr VR128X:$src)>;
478def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
479 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000480
481def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
482 (VBROADCASTSSZrr VR128X:$src)>;
483def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
484 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000485
486// Provide fallback in case the load node that is used in the patterns above
487// is used by additional users, which prevents the pattern selection.
488def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
489 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
490def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
491 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
492
493
494let Predicates = [HasAVX512] in {
495def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
496 (EXTRACT_SUBREG
497 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
498 addr:$src)), sub_ymm)>;
499}
500//===----------------------------------------------------------------------===//
501// AVX-512 BROADCAST MASK TO VECTOR REGISTER
502//---
503
504multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
505 RegisterClass DstRC, RegisterClass KRC,
506 ValueType OpVT, ValueType SrcVT> {
507def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
508 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
509 []>, EVEX;
510}
511
512defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
513 VK16, v16i32, v16i1>, EVEX_V512;
514defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
515 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
516
517//===----------------------------------------------------------------------===//
518// AVX-512 - VPERM
519//
520// -- immediate form --
521multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
522 SDNode OpNode, PatFrag mem_frag,
523 X86MemOperand x86memop, ValueType OpVT> {
524 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
525 (ins RC:$src1, i8imm:$src2),
526 !strconcat(OpcodeStr,
527 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
528 [(set RC:$dst,
529 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
530 EVEX;
531 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
532 (ins x86memop:$src1, i8imm:$src2),
533 !strconcat(OpcodeStr,
534 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
535 [(set RC:$dst,
536 (OpVT (OpNode (mem_frag addr:$src1),
537 (i8 imm:$src2))))]>, EVEX;
538}
539
540defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
541 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
542let ExeDomain = SSEPackedDouble in
543defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
544 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
545
546// -- VPERM - register form --
547multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
548 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
549
550 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
551 (ins RC:$src1, RC:$src2),
552 !strconcat(OpcodeStr,
553 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
554 [(set RC:$dst,
555 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
556
557 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
558 (ins RC:$src1, x86memop:$src2),
559 !strconcat(OpcodeStr,
560 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
561 [(set RC:$dst,
562 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
563 EVEX_4V;
564}
565
566defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
567 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
568defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
569 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
570let ExeDomain = SSEPackedSingle in
571defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
572 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
573let ExeDomain = SSEPackedDouble in
574defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
575 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
576
577// -- VPERM2I - 3 source operands form --
578multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
579 PatFrag mem_frag, X86MemOperand x86memop,
580 ValueType OpVT> {
581let Constraints = "$src1 = $dst" in {
582 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
583 (ins RC:$src1, RC:$src2, RC:$src3),
584 !strconcat(OpcodeStr,
585 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
586 [(set RC:$dst,
587 (OpVT (X86VPermv3 RC:$src1, RC:$src2, RC:$src3)))]>,
588 EVEX_4V;
589
590 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
591 (ins RC:$src1, RC:$src2, x86memop:$src3),
592 !strconcat(OpcodeStr,
593 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
594 [(set RC:$dst,
595 (OpVT (X86VPermv3 RC:$src1, RC:$src2,
596 (mem_frag addr:$src3))))]>, EVEX_4V;
597 }
598}
599defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32, i512mem,
600 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
601defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64, i512mem,
602 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
603defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32, i512mem,
604 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
605defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64, i512mem,
606 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
607
608//===----------------------------------------------------------------------===//
609// AVX-512 - BLEND using mask
610//
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000611multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, Intrinsic Int,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000612 RegisterClass KRC, RegisterClass RC,
613 X86MemOperand x86memop, PatFrag mem_frag,
614 SDNode OpNode, ValueType vt> {
615 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
616 (ins KRC:$mask, RC:$src1, RC:$src2),
617 !strconcat(OpcodeStr,
618 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
619 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
620 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000621 def rr_Int : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
622 (ins KRC:$mask, RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000623 !strconcat(OpcodeStr,
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000624 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
625 [(set RC:$dst, (Int KRC:$mask, (vt RC:$src2),
626 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
627
628 let mayLoad = 1 in {
629 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
630 (ins KRC:$mask, RC:$src1, x86memop:$src2),
631 !strconcat(OpcodeStr,
Cameron McInallycbb51da2013-12-04 18:05:36 +0000632 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000633 []>,
634 EVEX_4V, EVEX_K;
635
636 def rm_Int : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
637 (ins KRC:$mask, RC:$src1, x86memop:$src2),
638 !strconcat(OpcodeStr,
Cameron McInallycbb51da2013-12-04 18:05:36 +0000639 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000640 [(set RC:$dst, (Int KRC:$mask, (vt RC:$src1),
641 (mem_frag addr:$src2)))]>,
642 EVEX_4V, EVEX_K;
643 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000644}
645
646let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000647defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallye3cc4aa2013-12-06 13:35:35 +0000648 int_x86_avx512_mask_blend_ps_512,
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000649 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000650 memopv16f32, vselect, v16f32>,
651 EVEX_CD8<32, CD8VF>, EVEX_V512;
652let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000653defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallye3cc4aa2013-12-06 13:35:35 +0000654 int_x86_avx512_mask_blend_pd_512,
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000655 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000656 memopv8f64, vselect, v8f64>,
657 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
658
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000659defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallye3cc4aa2013-12-06 13:35:35 +0000660 int_x86_avx512_mask_blend_d_512,
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000661 VK16WM, VR512, f512mem,
662 memopv16i32, vselect, v16i32>,
663 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000664
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000665defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallye3cc4aa2013-12-06 13:35:35 +0000666 int_x86_avx512_mask_blend_q_512,
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000667 VK8WM, VR512, f512mem,
668 memopv8i64, vselect, v8i64>,
669 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000670
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000671let Predicates = [HasAVX512] in {
672def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
673 (v8f32 VR256X:$src2))),
674 (EXTRACT_SUBREG
675 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
676 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
677 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
678
679def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
680 (v8i32 VR256X:$src2))),
681 (EXTRACT_SUBREG
682 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
683 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
684 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
685}
686
687multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
688 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
689 SDNode OpNode, ValueType vt> {
690 def rr : AVX512BI<opc, MRMSrcReg,
691 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
692 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
693 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
694 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
695 def rm : AVX512BI<opc, MRMSrcMem,
696 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
697 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
698 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
699 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
700}
701
702defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
703 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512;
704defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
705 memopv8i64, X86pcmpeqm, v8i64>, T8, EVEX_V512, VEX_W;
706
707defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
708 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512;
709defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
710 memopv8i64, X86pcmpgtm, v8i64>, T8, EVEX_V512, VEX_W;
711
712def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
713 (COPY_TO_REGCLASS (VPCMPGTDZrr
714 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
715 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
716
717def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
718 (COPY_TO_REGCLASS (VPCMPEQDZrr
719 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
720 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
721
722multiclass avx512_icmp_cc<bits<8> opc, RegisterClass KRC,
723 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
724 SDNode OpNode, ValueType vt, Operand CC, string asm,
725 string asm_alt> {
726 def rri : AVX512AIi8<opc, MRMSrcReg,
727 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
728 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
729 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
730 def rmi : AVX512AIi8<opc, MRMSrcMem,
731 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
732 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
733 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
734 // Accept explicit immediate argument form instead of comparison code.
735 let neverHasSideEffects = 1 in {
736 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
737 (outs RC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
738 asm_alt, [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
739 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
740 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
741 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
742 }
743}
744
745defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16, VR512, i512mem, memopv16i32,
746 X86cmpm, v16i32, AVXCC,
747 "vpcmp${cc}d\t{$src2, $src1, $dst|$dst, $src1, $src2}",
748 "vpcmpd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
749 EVEX_V512, EVEX_CD8<32, CD8VF>;
750defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16, VR512, i512mem, memopv16i32,
751 X86cmpmu, v16i32, AVXCC,
752 "vpcmp${cc}ud\t{$src2, $src1, $dst|$dst, $src1, $src2}",
753 "vpcmpud\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
754 EVEX_V512, EVEX_CD8<32, CD8VF>;
755
756defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8, VR512, i512mem, memopv8i64,
757 X86cmpm, v8i64, AVXCC,
758 "vpcmp${cc}q\t{$src2, $src1, $dst|$dst, $src1, $src2}",
759 "vpcmpq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
760 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
761defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8, VR512, i512mem, memopv8i64,
762 X86cmpmu, v8i64, AVXCC,
763 "vpcmp${cc}uq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
764 "vpcmpuq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
765 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
766
767// avx512_cmp_packed - sse 1 & 2 compare packed instructions
768multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
769 X86MemOperand x86memop, Operand CC,
770 SDNode OpNode, ValueType vt, string asm,
771 string asm_alt, Domain d> {
772 def rri : AVX512PIi8<0xC2, MRMSrcReg,
773 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
774 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
775 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
776 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
777 [(set KRC:$dst,
778 (OpNode (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
779
780 // Accept explicit immediate argument form instead of comparison code.
781 let neverHasSideEffects = 1 in {
Craig Toppera328ee42013-10-09 04:24:38 +0000782 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000783 (outs RC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Craig Toppera328ee42013-10-09 04:24:38 +0000784 asm_alt, [], d>;
785 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000786 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Craig Toppera328ee42013-10-09 04:24:38 +0000787 asm_alt, [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000788 }
789}
790
791defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, AVXCC, X86cmpm, v16f32,
792 "vcmp${cc}ps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
793 "vcmpps\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}",
Elena Demikhovskyb30371c2013-10-02 06:39:07 +0000794 SSEPackedSingle>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, AVXCC, X86cmpm, v8f64,
796 "vcmp${cc}pd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
797 "vcmppd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}",
Elena Demikhovskyb30371c2013-10-02 06:39:07 +0000798 SSEPackedDouble>, OpSize, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000799 EVEX_CD8<64, CD8VF>;
800
801def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
802 (COPY_TO_REGCLASS (VCMPPSZrri
803 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
804 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
805 imm:$cc), VK8)>;
806def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
807 (COPY_TO_REGCLASS (VPCMPDZrri
808 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
809 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
810 imm:$cc), VK8)>;
811def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
812 (COPY_TO_REGCLASS (VPCMPUDZrri
813 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
814 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
815 imm:$cc), VK8)>;
816
817// Mask register copy, including
818// - copy between mask registers
819// - load/store mask registers
820// - copy from GPR to mask register and vice versa
821//
822multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
823 string OpcodeStr, RegisterClass KRC,
824 ValueType vt, X86MemOperand x86memop> {
825 let neverHasSideEffects = 1 in {
826 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
827 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
828 let mayLoad = 1 in
829 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
830 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
831 [(set KRC:$dst, (vt (load addr:$src)))]>;
832 let mayStore = 1 in
833 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
834 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
835 }
836}
837
838multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
839 string OpcodeStr,
840 RegisterClass KRC, RegisterClass GRC> {
841 let neverHasSideEffects = 1 in {
842 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
843 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
844 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
845 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
846 }
847}
848
849let Predicates = [HasAVX512] in {
850 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
851 VEX, TB;
852 defm KMOVW : avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
853 VEX, TB;
854}
855
856let Predicates = [HasAVX512] in {
857 // GR16 from/to 16-bit mask
858 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
859 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
860 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
861 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
862
863 // Store kreg in memory
864 def : Pat<(store (v16i1 VK16:$src), addr:$dst),
865 (KMOVWmk addr:$dst, VK16:$src)>;
866
867 def : Pat<(store (v8i1 VK8:$src), addr:$dst),
868 (KMOVWmk addr:$dst, (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16)))>;
869}
870// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
871let Predicates = [HasAVX512] in {
872 // GR from/to 8-bit mask without native support
873 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
874 (COPY_TO_REGCLASS
875 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
876 VK8)>;
877 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
878 (EXTRACT_SUBREG
879 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
880 sub_8bit)>;
881}
882
883// Mask unary operation
884// - KNOT
885multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
886 RegisterClass KRC, SDPatternOperator OpNode> {
887 let Predicates = [HasAVX512] in
888 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
889 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
890 [(set KRC:$dst, (OpNode KRC:$src))]>;
891}
892
893multiclass avx512_mask_unop_w<bits<8> opc, string OpcodeStr,
894 SDPatternOperator OpNode> {
895 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
896 VEX, TB;
897}
898
899defm KNOT : avx512_mask_unop_w<0x44, "knot", not>;
900
Elena Demikhovskye382c3f2013-12-10 13:53:10 +0000901multiclass avx512_mask_unop_int<string IntName, string InstName> {
902 let Predicates = [HasAVX512] in
903 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
904 (i16 GR16:$src)),
905 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
906 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
907}
908defm : avx512_mask_unop_int<"knot", "KNOT">;
909
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000910def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
911def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
912 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
913
914// With AVX-512, 8-bit mask is promoted to 16-bit mask.
915def : Pat<(not VK8:$src),
916 (COPY_TO_REGCLASS
917 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
918
919// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +0000920// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000921multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
922 RegisterClass KRC, SDPatternOperator OpNode> {
923 let Predicates = [HasAVX512] in
924 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
925 !strconcat(OpcodeStr,
926 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
927 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
928}
929
930multiclass avx512_mask_binop_w<bits<8> opc, string OpcodeStr,
931 SDPatternOperator OpNode> {
932 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
933 VEX_4V, VEX_L, TB;
934}
935
936def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
937def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
938
939let isCommutable = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000940 defm KAND : avx512_mask_binop_w<0x41, "kand", and>;
941 let isCommutable = 0 in
942 defm KANDN : avx512_mask_binop_w<0x42, "kandn", andn>;
943 defm KOR : avx512_mask_binop_w<0x45, "kor", or>;
944 defm KXNOR : avx512_mask_binop_w<0x46, "kxnor", xnor>;
945 defm KXOR : avx512_mask_binop_w<0x47, "kxor", xor>;
946}
947
948multiclass avx512_mask_binop_int<string IntName, string InstName> {
949 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +0000950 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
951 (i16 GR16:$src1), (i16 GR16:$src2)),
952 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
953 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
954 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000955}
956
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000957defm : avx512_mask_binop_int<"kand", "KAND">;
958defm : avx512_mask_binop_int<"kandn", "KANDN">;
959defm : avx512_mask_binop_int<"kor", "KOR">;
960defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
961defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +0000962
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000963// With AVX-512, 8-bit mask is promoted to 16-bit mask.
964multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
965 let Predicates = [HasAVX512] in
966 def : Pat<(OpNode VK8:$src1, VK8:$src2),
967 (COPY_TO_REGCLASS
968 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
969 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
970}
971
972defm : avx512_binop_pat<and, KANDWrr>;
973defm : avx512_binop_pat<andn, KANDNWrr>;
974defm : avx512_binop_pat<or, KORWrr>;
975defm : avx512_binop_pat<xnor, KXNORWrr>;
976defm : avx512_binop_pat<xor, KXORWrr>;
977
978// Mask unpacking
979multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +0000980 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000981 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +0000982 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000983 !strconcat(OpcodeStr,
984 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
985}
986
987multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +0000988 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000989 VEX_4V, VEX_L, OpSize, TB;
990}
991
992defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
993
994multiclass avx512_mask_unpck_int<string IntName, string InstName> {
995 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +0000996 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
997 (i16 GR16:$src1), (i16 GR16:$src2)),
998 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
999 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1000 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001001}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001002defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001003
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001004// Mask bit testing
1005multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1006 SDNode OpNode> {
1007 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1008 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
1009 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
1010 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1011}
1012
1013multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1014 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
1015 VEX, TB;
1016}
1017
1018defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
1019defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest>;
1020
1021// Mask shift
1022multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1023 SDNode OpNode> {
1024 let Predicates = [HasAVX512] in
1025 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1026 !strconcat(OpcodeStr,
1027 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
1028 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1029}
1030
1031multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1032 SDNode OpNode> {
1033 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
1034 VEX, OpSize, TA, VEX_W;
1035}
1036
1037defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", shl>;
1038defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", srl>;
1039
1040// Mask setting all 0s or 1s
1041multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1042 let Predicates = [HasAVX512] in
1043 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1044 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1045 [(set KRC:$dst, (VT Val))]>;
1046}
1047
1048multiclass avx512_mask_setop_w<PatFrag Val> {
1049 defm B : avx512_mask_setop<VK8, v8i1, Val>;
1050 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1051}
1052
1053defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1054defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1055
1056// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1057let Predicates = [HasAVX512] in {
1058 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1059 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
1060}
1061def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1062 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1063
1064def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1065 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1066
1067def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1068 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1069
1070//===----------------------------------------------------------------------===//
1071// AVX-512 - Aligned and unaligned load and store
1072//
1073
1074multiclass avx512_mov_packed<bits<8> opc, RegisterClass RC, RegisterClass KRC,
1075 X86MemOperand x86memop, PatFrag ld_frag,
1076 string asm, Domain d> {
1077let neverHasSideEffects = 1 in
1078 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
1079 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), [], d>,
1080 EVEX;
1081let canFoldAsLoad = 1 in
1082 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
1083 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1084 [(set RC:$dst, (ld_frag addr:$src))], d>, EVEX;
1085let Constraints = "$src1 = $dst" in {
1086 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1087 (ins RC:$src1, KRC:$mask, RC:$src2),
1088 !strconcat(asm,
1089 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
1090 EVEX, EVEX_K;
1091 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1092 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1093 !strconcat(asm,
1094 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
1095 [], d>, EVEX, EVEX_K;
1096}
1097}
1098
1099defm VMOVAPSZ : avx512_mov_packed<0x28, VR512, VK16WM, f512mem, alignedloadv16f32,
1100 "vmovaps", SSEPackedSingle>,
1101 EVEX_V512, EVEX_CD8<32, CD8VF>;
1102defm VMOVAPDZ : avx512_mov_packed<0x28, VR512, VK8WM, f512mem, alignedloadv8f64,
1103 "vmovapd", SSEPackedDouble>,
1104 OpSize, EVEX_V512, VEX_W,
1105 EVEX_CD8<64, CD8VF>;
1106defm VMOVUPSZ : avx512_mov_packed<0x10, VR512, VK16WM, f512mem, loadv16f32,
1107 "vmovups", SSEPackedSingle>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001108 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001109defm VMOVUPDZ : avx512_mov_packed<0x10, VR512, VK8WM, f512mem, loadv8f64,
1110 "vmovupd", SSEPackedDouble>,
1111 OpSize, EVEX_V512, VEX_W,
1112 EVEX_CD8<64, CD8VF>;
1113def VMOVAPSZmr : AVX512PI<0x29, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1114 "vmovaps\t{$src, $dst|$dst, $src}",
1115 [(alignedstore512 (v16f32 VR512:$src), addr:$dst)],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001116 SSEPackedSingle>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001117def VMOVAPDZmr : AVX512PI<0x29, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1118 "vmovapd\t{$src, $dst|$dst, $src}",
1119 [(alignedstore512 (v8f64 VR512:$src), addr:$dst)],
1120 SSEPackedDouble>, EVEX, EVEX_V512,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001121 OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001122def VMOVUPSZmr : AVX512PI<0x11, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1123 "vmovups\t{$src, $dst|$dst, $src}",
1124 [(store (v16f32 VR512:$src), addr:$dst)],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001125 SSEPackedSingle>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001126def VMOVUPDZmr : AVX512PI<0x11, MRMDestMem, (outs), (ins f512mem:$dst, VR512:$src),
1127 "vmovupd\t{$src, $dst|$dst, $src}",
1128 [(store (v8f64 VR512:$src), addr:$dst)],
1129 SSEPackedDouble>, EVEX, EVEX_V512,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001130 OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001131
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001132let neverHasSideEffects = 1 in {
1133 def VMOVDQA32rr : AVX512BI<0x6F, MRMSrcReg, (outs VR512:$dst),
1134 (ins VR512:$src),
1135 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1136 EVEX, EVEX_V512;
1137 def VMOVDQA64rr : AVX512BI<0x6F, MRMSrcReg, (outs VR512:$dst),
1138 (ins VR512:$src),
1139 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1140 EVEX, EVEX_V512, VEX_W;
1141let mayStore = 1 in {
1142 def VMOVDQA32mr : AVX512BI<0x7F, MRMDestMem, (outs),
1143 (ins i512mem:$dst, VR512:$src),
1144 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1145 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
1146 def VMOVDQA64mr : AVX512BI<0x7F, MRMDestMem, (outs),
1147 (ins i512mem:$dst, VR512:$src),
1148 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1149 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1150}
1151let mayLoad = 1 in {
1152def VMOVDQA32rm : AVX512BI<0x6F, MRMSrcMem, (outs VR512:$dst),
1153 (ins i512mem:$src),
1154 "vmovdqa32\t{$src, $dst|$dst, $src}", []>,
1155 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
1156def VMOVDQA64rm : AVX512BI<0x6F, MRMSrcMem, (outs VR512:$dst),
1157 (ins i512mem:$src),
1158 "vmovdqa64\t{$src, $dst|$dst, $src}", []>,
1159 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1160}
1161}
1162
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001163// 512-bit aligned load/store
1164def : Pat<(alignedloadv8i64 addr:$src), (VMOVDQA64rm addr:$src)>;
1165def : Pat<(alignedloadv16i32 addr:$src), (VMOVDQA32rm addr:$src)>;
1166
1167def : Pat<(alignedstore512 (v8i64 VR512:$src), addr:$dst),
1168 (VMOVDQA64mr addr:$dst, VR512:$src)>;
1169def : Pat<(alignedstore512 (v16i32 VR512:$src), addr:$dst),
1170 (VMOVDQA32mr addr:$dst, VR512:$src)>;
1171
1172multiclass avx512_mov_int<bits<8> load_opc, bits<8> store_opc, string asm,
1173 RegisterClass RC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001174 PatFrag ld_frag, X86MemOperand x86memop> {
1175let neverHasSideEffects = 1 in
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001176 def rr : AVX512XSI<load_opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
1177 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001178let canFoldAsLoad = 1 in
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001179 def rm : AVX512XSI<load_opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
1180 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1181 [(set RC:$dst, (ld_frag addr:$src))]>, EVEX;
1182let mayStore = 1 in
1183 def mr : AVX512XSI<store_opc, MRMDestMem, (outs),
1184 (ins x86memop:$dst, VR512:$src),
1185 !strconcat(asm, "\t{$src, $dst|$dst, $src}"), []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001186let Constraints = "$src1 = $dst" in {
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001187 def rrk : AVX512XSI<load_opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001188 (ins RC:$src1, KRC:$mask, RC:$src2),
1189 !strconcat(asm,
1190 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), []>,
1191 EVEX, EVEX_K;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001192 def rmk : AVX512XSI<load_opc, MRMSrcMem, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001193 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1194 !strconcat(asm,
1195 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
1196 []>, EVEX, EVEX_K;
1197}
1198}
1199
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001200defm VMOVDQU32 : avx512_mov_int<0x6F, 0x7F, "vmovdqu32", VR512, VK16WM,
1201 memopv16i32, i512mem>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001202 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001203defm VMOVDQU64 : avx512_mov_int<0x6F, 0x7F, "vmovdqu64", VR512, VK8WM,
1204 memopv8i64, i512mem>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001205 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1206
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001207// 512-bit unaligned load/store
1208def : Pat<(loadv8i64 addr:$src), (VMOVDQU64rm addr:$src)>;
1209def : Pat<(loadv16i32 addr:$src), (VMOVDQU32rm addr:$src)>;
1210
1211def : Pat<(store (v8i64 VR512:$src), addr:$dst),
1212 (VMOVDQU64mr addr:$dst, VR512:$src)>;
1213def : Pat<(store (v16i32 VR512:$src), addr:$dst),
1214 (VMOVDQU32mr addr:$dst, VR512:$src)>;
1215
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001216let AddedComplexity = 20 in {
1217def : Pat<(v16f32 (vselect VK16WM:$mask, (v16f32 VR512:$src1),
1218 (v16f32 VR512:$src2))),
1219 (VMOVUPSZrrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1220def : Pat<(v8f64 (vselect VK8WM:$mask, (v8f64 VR512:$src1),
1221 (v8f64 VR512:$src2))),
1222 (VMOVUPDZrrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1223def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src1),
1224 (v16i32 VR512:$src2))),
1225 (VMOVDQU32rrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1226def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src1),
1227 (v8i64 VR512:$src2))),
1228 (VMOVDQU64rrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1229}
1230// Move Int Doubleword to Packed Double Int
1231//
1232def VMOVDI2PDIZrr : AVX512SI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
1233 "vmovd{z}\t{$src, $dst|$dst, $src}",
1234 [(set VR128X:$dst,
1235 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1236 EVEX, VEX_LIG;
1237def VMOVDI2PDIZrm : AVX512SI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
1238 "vmovd{z}\t{$src, $dst|$dst, $src}",
1239 [(set VR128X:$dst,
1240 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1241 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1242def VMOV64toPQIZrr : AVX512SI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
1243 "vmovq{z}\t{$src, $dst|$dst, $src}",
1244 [(set VR128X:$dst,
1245 (v2i64 (scalar_to_vector GR64:$src)))],
1246 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001247let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001248def VMOV64toSDZrr : AVX512SI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
1249 "vmovq{z}\t{$src, $dst|$dst, $src}",
1250 [(set FR64:$dst, (bitconvert GR64:$src))],
1251 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
1252def VMOVSDto64Zrr : AVX512SI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
1253 "vmovq{z}\t{$src, $dst|$dst, $src}",
1254 [(set GR64:$dst, (bitconvert FR64:$src))],
1255 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001256}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001257def VMOVSDto64Zmr : AVX512SI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
1258 "vmovq{z}\t{$src, $dst|$dst, $src}",
1259 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1260 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1261 EVEX_CD8<64, CD8VT1>;
1262
1263// Move Int Doubleword to Single Scalar
1264//
Craig Topper88adf2a2013-10-12 05:41:08 +00001265let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001266def VMOVDI2SSZrr : AVX512SI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
1267 "vmovd{z}\t{$src, $dst|$dst, $src}",
1268 [(set FR32X:$dst, (bitconvert GR32:$src))],
1269 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1270
1271def VMOVDI2SSZrm : AVX512SI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
1272 "vmovd{z}\t{$src, $dst|$dst, $src}",
1273 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1274 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001275}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001276
1277// Move Packed Doubleword Int to Packed Double Int
1278//
1279def VMOVPDI2DIZrr : AVX512SI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
1280 "vmovd{z}\t{$src, $dst|$dst, $src}",
1281 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1282 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1283 EVEX, VEX_LIG;
1284def VMOVPDI2DIZmr : AVX512SI<0x7E, MRMDestMem, (outs),
1285 (ins i32mem:$dst, VR128X:$src),
1286 "vmovd{z}\t{$src, $dst|$dst, $src}",
1287 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1288 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1289 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1290
1291// Move Packed Doubleword Int first element to Doubleword Int
1292//
1293def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
1294 "vmovq{z}\t{$src, $dst|$dst, $src}",
1295 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1296 (iPTR 0)))],
1297 IIC_SSE_MOVD_ToGP>, TB, OpSize, EVEX, VEX_LIG, VEX_W,
1298 Requires<[HasAVX512, In64BitMode]>;
1299
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001300def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001301 (ins i64mem:$dst, VR128X:$src),
1302 "vmovq{z}\t{$src, $dst|$dst, $src}",
1303 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1304 addr:$dst)], IIC_SSE_MOVDQ>,
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001305 EVEX, OpSize, VEX_LIG, VEX_W, TB, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001306 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1307
1308// Move Scalar Single to Double Int
1309//
Craig Topper88adf2a2013-10-12 05:41:08 +00001310let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001311def VMOVSS2DIZrr : AVX512SI<0x7E, MRMDestReg, (outs GR32:$dst),
1312 (ins FR32X:$src),
1313 "vmovd{z}\t{$src, $dst|$dst, $src}",
1314 [(set GR32:$dst, (bitconvert FR32X:$src))],
1315 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
1316def VMOVSS2DIZmr : AVX512SI<0x7E, MRMDestMem, (outs),
1317 (ins i32mem:$dst, FR32X:$src),
1318 "vmovd{z}\t{$src, $dst|$dst, $src}",
1319 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1320 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001321}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001322
1323// Move Quadword Int to Packed Quadword Int
1324//
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001325def VMOVQI2PQIZrm : AVX512SI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001326 (ins i64mem:$src),
1327 "vmovq{z}\t{$src, $dst|$dst, $src}",
1328 [(set VR128X:$dst,
1329 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1330 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1331
1332//===----------------------------------------------------------------------===//
1333// AVX-512 MOVSS, MOVSD
1334//===----------------------------------------------------------------------===//
1335
1336multiclass avx512_move_scalar <string asm, RegisterClass RC,
1337 SDNode OpNode, ValueType vt,
1338 X86MemOperand x86memop, PatFrag mem_pat> {
1339 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
1340 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1341 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1342 (scalar_to_vector RC:$src2))))],
1343 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
1344 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
1345 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1346 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1347 EVEX, VEX_LIG;
1348 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
1349 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
1350 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1351 EVEX, VEX_LIG;
1352}
1353
1354let ExeDomain = SSEPackedSingle in
1355defm VMOVSSZ : avx512_move_scalar<"movss{z}", FR32X, X86Movss, v4f32, f32mem,
1356 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1357
1358let ExeDomain = SSEPackedDouble in
1359defm VMOVSDZ : avx512_move_scalar<"movsd{z}", FR64X, X86Movsd, v2f64, f64mem,
1360 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1361
1362
1363// For the disassembler
1364let isCodeGenOnly = 1 in {
1365 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1366 (ins VR128X:$src1, FR32X:$src2),
1367 "movss{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
1368 IIC_SSE_MOV_S_RR>,
1369 XS, EVEX_4V, VEX_LIG;
1370 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1371 (ins VR128X:$src1, FR64X:$src2),
1372 "movsd{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
1373 IIC_SSE_MOV_S_RR>,
1374 XD, EVEX_4V, VEX_LIG, VEX_W;
1375}
1376
1377let Predicates = [HasAVX512] in {
1378 let AddedComplexity = 15 in {
1379 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1380 // MOVS{S,D} to the lower bits.
1381 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1382 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1383 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1384 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1385 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1386 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1387 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1388 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1389
1390 // Move low f32 and clear high bits.
1391 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1392 (SUBREG_TO_REG (i32 0),
1393 (VMOVSSZrr (v4f32 (V_SET0)),
1394 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1395 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1396 (SUBREG_TO_REG (i32 0),
1397 (VMOVSSZrr (v4i32 (V_SET0)),
1398 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1399 }
1400
1401 let AddedComplexity = 20 in {
1402 // MOVSSrm zeros the high parts of the register; represent this
1403 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1404 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1405 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1406 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1407 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1408 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1409 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1410
1411 // MOVSDrm zeros the high parts of the register; represent this
1412 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1413 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1414 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1415 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1416 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1417 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1418 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1419 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1420 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1421 def : Pat<(v2f64 (X86vzload addr:$src)),
1422 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1423
1424 // Represent the same patterns above but in the form they appear for
1425 // 256-bit types
1426 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1427 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001428 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001429 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1430 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1431 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1432 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1433 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1434 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1435 }
1436 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1437 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1438 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1439 FR32X:$src)), sub_xmm)>;
1440 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1441 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1442 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1443 FR64X:$src)), sub_xmm)>;
1444 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1445 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001446 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001447
1448 // Move low f64 and clear high bits.
1449 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1450 (SUBREG_TO_REG (i32 0),
1451 (VMOVSDZrr (v2f64 (V_SET0)),
1452 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1453
1454 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1455 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1456 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1457
1458 // Extract and store.
1459 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1460 addr:$dst),
1461 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1462 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1463 addr:$dst),
1464 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1465
1466 // Shuffle with VMOVSS
1467 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1468 (VMOVSSZrr (v4i32 VR128X:$src1),
1469 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1470 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1471 (VMOVSSZrr (v4f32 VR128X:$src1),
1472 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1473
1474 // 256-bit variants
1475 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1476 (SUBREG_TO_REG (i32 0),
1477 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1478 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1479 sub_xmm)>;
1480 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1481 (SUBREG_TO_REG (i32 0),
1482 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1483 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1484 sub_xmm)>;
1485
1486 // Shuffle with VMOVSD
1487 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1488 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1489 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1490 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1491 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1492 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1493 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1494 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1495
1496 // 256-bit variants
1497 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1498 (SUBREG_TO_REG (i32 0),
1499 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
1500 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
1501 sub_xmm)>;
1502 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1503 (SUBREG_TO_REG (i32 0),
1504 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
1505 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
1506 sub_xmm)>;
1507
1508 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1509 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1510 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1511 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1512 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1513 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1514 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1515 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1516}
1517
1518let AddedComplexity = 15 in
1519def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
1520 (ins VR128X:$src),
1521 "vmovq{z}\t{$src, $dst|$dst, $src}",
1522 [(set VR128X:$dst, (v2i64 (X86vzmovl
1523 (v2i64 VR128X:$src))))],
1524 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
1525
1526let AddedComplexity = 20 in
1527def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
1528 (ins i128mem:$src),
1529 "vmovq{z}\t{$src, $dst|$dst, $src}",
1530 [(set VR128X:$dst, (v2i64 (X86vzmovl
1531 (loadv2i64 addr:$src))))],
1532 IIC_SSE_MOVDQ>, EVEX, VEX_W,
1533 EVEX_CD8<8, CD8VT8>;
1534
1535let Predicates = [HasAVX512] in {
1536 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
1537 let AddedComplexity = 20 in {
1538 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
1539 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001540 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
1541 (VMOV64toPQIZrr GR64:$src)>;
1542 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
1543 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001544
1545 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
1546 (VMOVDI2PDIZrm addr:$src)>;
1547 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
1548 (VMOVDI2PDIZrm addr:$src)>;
1549 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
1550 (VMOVZPQILo2PQIZrm addr:$src)>;
1551 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
1552 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00001553 def : Pat<(v2i64 (X86vzload addr:$src)),
1554 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001555 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001556
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001557 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
1558 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1559 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
1560 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
1561 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1562 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
1563 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
1564}
1565
1566def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
1567 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1568
1569def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
1570 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1571
1572def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
1573 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1574
1575def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
1576 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1577
1578//===----------------------------------------------------------------------===//
1579// AVX-512 - Integer arithmetic
1580//
1581multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1582 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
1583 X86MemOperand x86memop, PatFrag scalar_mfrag,
1584 X86MemOperand x86scalar_mop, string BrdcstStr,
1585 OpndItins itins, bit IsCommutable = 0> {
1586 let isCommutable = IsCommutable in
1587 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1588 (ins RC:$src1, RC:$src2),
1589 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1590 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1591 itins.rr>, EVEX_4V;
1592 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1593 (ins RC:$src1, x86memop:$src2),
1594 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1595 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
1596 itins.rm>, EVEX_4V;
1597 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1598 (ins RC:$src1, x86scalar_mop:$src2),
1599 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
1600 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1601 [(set RC:$dst, (OpNode RC:$src1,
1602 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
1603 itins.rm>, EVEX_4V, EVEX_B;
1604}
1605multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
1606 ValueType DstVT, ValueType SrcVT, RegisterClass RC,
1607 PatFrag memop_frag, X86MemOperand x86memop,
1608 OpndItins itins,
1609 bit IsCommutable = 0> {
1610 let isCommutable = IsCommutable in
1611 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1612 (ins RC:$src1, RC:$src2),
1613 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1614 []>, EVEX_4V, VEX_W;
1615 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1616 (ins RC:$src1, x86memop:$src2),
1617 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1618 []>, EVEX_4V, VEX_W;
1619}
1620
1621defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VR512, memopv16i32,
1622 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1623 EVEX_V512, EVEX_CD8<32, CD8VF>;
1624
1625defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VR512, memopv16i32,
1626 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 0>,
1627 EVEX_V512, EVEX_CD8<32, CD8VF>;
1628
1629defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VR512, memopv16i32,
1630 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1631 T8, EVEX_V512, EVEX_CD8<32, CD8VF>;
1632
1633defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VR512, memopv8i64,
1634 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 1>,
1635 EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
1636
1637defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VR512, memopv8i64,
1638 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1639 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1640
1641defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32,
1642 VR512, memopv8i64, i512mem, SSE_INTALU_ITINS_P, 1>, T8,
1643 EVEX_V512, EVEX_CD8<64, CD8VF>;
1644
1645defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32,
1646 VR512, memopv8i64, i512mem, SSE_INTMUL_ITINS_P, 1>, EVEX_V512,
1647 EVEX_CD8<64, CD8VF>;
1648
1649def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
1650 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1651
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001652defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VR512, memopv16i32,
1653 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1654 T8, EVEX_V512, EVEX_CD8<32, CD8VF>;
1655defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VR512, memopv8i64,
1656 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1657 T8, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1658
1659defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VR512, memopv16i32,
1660 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1661 EVEX_V512, EVEX_CD8<32, CD8VF>;
1662defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VR512, memopv8i64,
1663 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1664 T8, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1665
1666defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VR512, memopv16i32,
1667 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1668 T8, EVEX_V512, EVEX_CD8<32, CD8VF>;
1669defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VR512, memopv8i64,
1670 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1671 T8, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1672
1673defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VR512, memopv16i32,
1674 i512mem, loadi32, i32mem, "{1to16}", SSE_INTALU_ITINS_P, 1>,
1675 T8, EVEX_V512, EVEX_CD8<32, CD8VF>;
1676defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VR512, memopv8i64,
1677 i512mem, loadi64, i64mem, "{1to8}", SSE_INTALU_ITINS_P, 0>,
1678 T8, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1679
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001680//===----------------------------------------------------------------------===//
1681// AVX-512 - Unpack Instructions
1682//===----------------------------------------------------------------------===//
1683
1684multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
1685 PatFrag mem_frag, RegisterClass RC,
1686 X86MemOperand x86memop, string asm,
1687 Domain d> {
1688 def rr : AVX512PI<opc, MRMSrcReg,
1689 (outs RC:$dst), (ins RC:$src1, RC:$src2),
1690 asm, [(set RC:$dst,
1691 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001692 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001693 def rm : AVX512PI<opc, MRMSrcMem,
1694 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1695 asm, [(set RC:$dst,
1696 (vt (OpNode RC:$src1,
1697 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001698 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001699}
1700
1701defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
1702 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1703 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1704defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
1705 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1706 SSEPackedDouble>, OpSize, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1707defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
1708 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1709 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1710defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
1711 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
1712 SSEPackedDouble>, OpSize, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1713
1714multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
1715 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
1716 X86MemOperand x86memop> {
1717 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1718 (ins RC:$src1, RC:$src2),
1719 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1720 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1721 IIC_SSE_UNPCK>, EVEX_4V;
1722 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1723 (ins RC:$src1, x86memop:$src2),
1724 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1725 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
1726 (bitconvert (memop_frag addr:$src2)))))],
1727 IIC_SSE_UNPCK>, EVEX_4V;
1728}
1729defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
1730 VR512, memopv16i32, i512mem>, EVEX_V512,
1731 EVEX_CD8<32, CD8VF>;
1732defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
1733 VR512, memopv8i64, i512mem>, EVEX_V512,
1734 VEX_W, EVEX_CD8<64, CD8VF>;
1735defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
1736 VR512, memopv16i32, i512mem>, EVEX_V512,
1737 EVEX_CD8<32, CD8VF>;
1738defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
1739 VR512, memopv8i64, i512mem>, EVEX_V512,
1740 VEX_W, EVEX_CD8<64, CD8VF>;
1741//===----------------------------------------------------------------------===//
1742// AVX-512 - PSHUFD
1743//
1744
1745multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
1746 SDNode OpNode, PatFrag mem_frag,
1747 X86MemOperand x86memop, ValueType OpVT> {
1748 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
1749 (ins RC:$src1, i8imm:$src2),
1750 !strconcat(OpcodeStr,
1751 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1752 [(set RC:$dst,
1753 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
1754 EVEX;
1755 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
1756 (ins x86memop:$src1, i8imm:$src2),
1757 !strconcat(OpcodeStr,
1758 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1759 [(set RC:$dst,
1760 (OpVT (OpNode (mem_frag addr:$src1),
1761 (i8 imm:$src2))))]>, EVEX;
1762}
1763
1764defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
1765 i512mem, v16i32>, OpSize, EVEX_V512, EVEX_CD8<32, CD8VF>;
1766
1767let ExeDomain = SSEPackedSingle in
1768defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
1769 memopv16f32, i512mem, v16f32>, OpSize, TA, EVEX_V512,
1770 EVEX_CD8<32, CD8VF>;
1771let ExeDomain = SSEPackedDouble in
1772defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
1773 memopv8f64, i512mem, v8f64>, OpSize, TA, EVEX_V512,
1774 VEX_W, EVEX_CD8<32, CD8VF>;
1775
1776def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
1777 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1778def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
1779 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1780
1781//===----------------------------------------------------------------------===//
1782// AVX-512 Logical Instructions
1783//===----------------------------------------------------------------------===//
1784
1785defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VR512, memopv16i32,
1786 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
1787 EVEX_V512, EVEX_CD8<32, CD8VF>;
1788defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VR512, memopv8i64,
1789 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
1790 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1791defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VR512, memopv16i32,
1792 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
1793 EVEX_V512, EVEX_CD8<32, CD8VF>;
1794defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VR512, memopv8i64,
1795 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
1796 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1797defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VR512, memopv16i32,
1798 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
1799 EVEX_V512, EVEX_CD8<32, CD8VF>;
1800defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VR512, memopv8i64,
1801 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
1802 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1803defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VR512,
1804 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1805 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1806defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VR512, memopv8i64,
1807 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 0>,
1808 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1809
1810//===----------------------------------------------------------------------===//
1811// AVX-512 FP arithmetic
1812//===----------------------------------------------------------------------===//
1813
1814multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
1815 SizeItins itins> {
1816 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss{z}"), OpNode, FR32X,
1817 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
1818 EVEX_CD8<32, CD8VT1>;
1819 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd{z}"), OpNode, FR64X,
1820 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
1821 EVEX_CD8<64, CD8VT1>;
1822}
1823
1824let isCommutable = 1 in {
1825defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
1826defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
1827defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
1828defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
1829}
1830let isCommutable = 0 in {
1831defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
1832defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
1833}
1834
1835multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1836 RegisterClass RC, ValueType vt,
1837 X86MemOperand x86memop, PatFrag mem_frag,
1838 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
1839 string BrdcstStr,
1840 Domain d, OpndItins itins, bit commutable> {
1841 let isCommutable = commutable in
1842 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
1843 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1844 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001845 EVEX_4V, TB;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001846 let mayLoad = 1 in {
1847 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1848 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1849 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001850 itins.rm, d>, EVEX_4V, TB;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001851 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
1852 (ins RC:$src1, x86scalar_mop:$src2),
1853 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
1854 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1855 [(set RC:$dst, (OpNode RC:$src1,
1856 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00001857 itins.rm, d>, EVEX_4V, EVEX_B, TB;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001858 }
1859}
1860
1861defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VR512, v16f32, f512mem,
1862 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
1863 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1864
1865defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VR512, v8f64, f512mem,
1866 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
1867 SSE_ALU_ITINS_P.d, 1>,
1868 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
1869
1870defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VR512, v16f32, f512mem,
1871 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
1872 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1873defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VR512, v8f64, f512mem,
1874 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
1875 SSE_ALU_ITINS_P.d, 1>,
1876 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
1877
1878defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VR512, v16f32, f512mem,
1879 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
1880 SSE_ALU_ITINS_P.s, 1>,
1881 EVEX_V512, EVEX_CD8<32, CD8VF>;
1882defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VR512, v16f32, f512mem,
1883 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
1884 SSE_ALU_ITINS_P.s, 1>,
1885 EVEX_V512, EVEX_CD8<32, CD8VF>;
1886
1887defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VR512, v8f64, f512mem,
1888 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
1889 SSE_ALU_ITINS_P.d, 1>,
1890 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
1891defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VR512, v8f64, f512mem,
1892 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
1893 SSE_ALU_ITINS_P.d, 1>,
1894 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
1895
1896defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VR512, v16f32, f512mem,
1897 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
1898 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1899defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VR512, v16f32, f512mem,
1900 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
1901 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1902
1903defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VR512, v8f64, f512mem,
1904 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
1905 SSE_ALU_ITINS_P.d, 0>,
1906 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
1907defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VR512, v8f64, f512mem,
1908 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
1909 SSE_ALU_ITINS_P.d, 0>,
1910 EVEX_V512, OpSize, VEX_W, EVEX_CD8<64, CD8VF>;
1911
1912//===----------------------------------------------------------------------===//
1913// AVX-512 VPTESTM instructions
1914//===----------------------------------------------------------------------===//
1915
1916multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1917 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
1918 SDNode OpNode, ValueType vt> {
1919 def rr : AVX5128I<opc, MRMSrcReg,
1920 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
1921 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1922 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))]>, EVEX_4V;
1923 def rm : AVX5128I<opc, MRMSrcMem,
1924 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
1925 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1926 [(set KRC:$dst, (OpNode (vt RC:$src1),
1927 (bitconvert (memop_frag addr:$src2))))]>, EVEX_4V;
1928}
1929
1930defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
1931 memopv16i32, X86testm, v16i32>, EVEX_V512,
1932 EVEX_CD8<32, CD8VF>;
1933defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
1934 memopv8i64, X86testm, v8i64>, EVEX_V512, VEX_W,
1935 EVEX_CD8<64, CD8VF>;
1936
1937//===----------------------------------------------------------------------===//
1938// AVX-512 Shift instructions
1939//===----------------------------------------------------------------------===//
1940multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
1941 string OpcodeStr, SDNode OpNode, RegisterClass RC,
1942 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
1943 RegisterClass KRC> {
1944 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00001945 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001946 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00001947 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001948 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
1949 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00001950 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001951 !strconcat(OpcodeStr,
1952 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1953 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
1954 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00001955 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001956 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1957 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00001958 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001959 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00001960 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001961 !strconcat(OpcodeStr,
1962 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1963 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
1964}
1965
1966multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1967 RegisterClass RC, ValueType vt, ValueType SrcVT,
1968 PatFrag bc_frag, RegisterClass KRC> {
1969 // src2 is always 128-bit
1970 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1971 (ins RC:$src1, VR128X:$src2),
1972 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1973 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
1974 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
1975 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1976 (ins KRC:$mask, RC:$src1, VR128X:$src2),
1977 !strconcat(OpcodeStr,
1978 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1979 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
1980 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1981 (ins RC:$src1, i128mem:$src2),
1982 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1983 [(set RC:$dst, (vt (OpNode RC:$src1,
1984 (bc_frag (memopv2i64 addr:$src2)))))],
1985 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
1986 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1987 (ins KRC:$mask, RC:$src1, i128mem:$src2),
1988 !strconcat(OpcodeStr,
1989 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1990 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
1991}
1992
1993defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
1994 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
1995 EVEX_V512, EVEX_CD8<32, CD8VF>;
1996defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
1997 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
1998 EVEX_CD8<32, CD8VQ>;
1999
2000defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2001 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2002 EVEX_CD8<64, CD8VF>, VEX_W;
2003defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2004 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2005 EVEX_CD8<64, CD8VQ>, VEX_W;
2006
2007defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2008 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2009 EVEX_CD8<32, CD8VF>;
2010defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2011 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2012 EVEX_CD8<32, CD8VQ>;
2013
2014defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2015 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2016 EVEX_CD8<64, CD8VF>, VEX_W;
2017defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2018 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2019 EVEX_CD8<64, CD8VQ>, VEX_W;
2020
2021defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2022 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2023 EVEX_V512, EVEX_CD8<32, CD8VF>;
2024defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2025 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2026 EVEX_CD8<32, CD8VQ>;
2027
2028defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2029 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2030 EVEX_CD8<64, CD8VF>, VEX_W;
2031defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2032 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2033 EVEX_CD8<64, CD8VQ>, VEX_W;
2034
2035//===-------------------------------------------------------------------===//
2036// Variable Bit Shifts
2037//===-------------------------------------------------------------------===//
2038multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2039 RegisterClass RC, ValueType vt,
2040 X86MemOperand x86memop, PatFrag mem_frag> {
2041 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2042 (ins RC:$src1, RC:$src2),
2043 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2044 [(set RC:$dst,
2045 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2046 EVEX_4V;
2047 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2048 (ins RC:$src1, x86memop:$src2),
2049 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2050 [(set RC:$dst,
2051 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2052 EVEX_4V;
2053}
2054
2055defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2056 i512mem, memopv16i32>, EVEX_V512,
2057 EVEX_CD8<32, CD8VF>;
2058defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2059 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2060 EVEX_CD8<64, CD8VF>;
2061defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2062 i512mem, memopv16i32>, EVEX_V512,
2063 EVEX_CD8<32, CD8VF>;
2064defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2065 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2066 EVEX_CD8<64, CD8VF>;
2067defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2068 i512mem, memopv16i32>, EVEX_V512,
2069 EVEX_CD8<32, CD8VF>;
2070defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2071 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2072 EVEX_CD8<64, CD8VF>;
2073
2074//===----------------------------------------------------------------------===//
2075// AVX-512 - MOVDDUP
2076//===----------------------------------------------------------------------===//
2077
2078multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2079 X86MemOperand x86memop, PatFrag memop_frag> {
2080def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
2081 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2082 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2083def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
2084 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2085 [(set RC:$dst,
2086 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2087}
2088
2089defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2090 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2091def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2092 (VMOVDDUPZrm addr:$src)>;
2093
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002094//===---------------------------------------------------------------------===//
2095// Replicate Single FP - MOVSHDUP and MOVSLDUP
2096//===---------------------------------------------------------------------===//
2097multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2098 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2099 X86MemOperand x86memop> {
2100 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
2101 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2102 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2103 let mayLoad = 1 in
2104 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
2105 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2106 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2107}
2108
2109defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2110 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2111 EVEX_CD8<32, CD8VF>;
2112defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2113 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2114 EVEX_CD8<32, CD8VF>;
2115
2116def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2117def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2118 (VMOVSHDUPZrm addr:$src)>;
2119def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2120def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2121 (VMOVSLDUPZrm addr:$src)>;
2122
2123//===----------------------------------------------------------------------===//
2124// Move Low to High and High to Low packed FP Instructions
2125//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002126def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2127 (ins VR128X:$src1, VR128X:$src2),
2128 "vmovlhps{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2129 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2130 IIC_SSE_MOV_LH>, EVEX_4V;
2131def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2132 (ins VR128X:$src1, VR128X:$src2),
2133 "vmovhlps{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2134 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2135 IIC_SSE_MOV_LH>, EVEX_4V;
2136
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002137let Predicates = [HasAVX512] in {
2138 // MOVLHPS patterns
2139 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2140 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2141 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2142 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002143
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002144 // MOVHLPS patterns
2145 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2146 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2147}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002148
2149//===----------------------------------------------------------------------===//
2150// FMA - Fused Multiply Operations
2151//
2152let Constraints = "$src1 = $dst" in {
2153multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2154 RegisterClass RC, X86MemOperand x86memop,
2155 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2156 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2157 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2158 (ins RC:$src1, RC:$src2, RC:$src3),
2159 !strconcat(OpcodeStr,"\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2160 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2161
2162 let mayLoad = 1 in
2163 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2164 (ins RC:$src1, RC:$src2, x86memop:$src3),
2165 !strconcat(OpcodeStr, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2166 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2167 (mem_frag addr:$src3))))]>;
2168 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2169 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
2170 !strconcat(OpcodeStr, "\t{${src3}", BrdcstStr,
2171 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2172 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2173 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2174}
2175} // Constraints = "$src1 = $dst"
2176
2177let ExeDomain = SSEPackedSingle in {
2178 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2179 memopv16f32, f32mem, loadf32, "{1to16}",
2180 X86Fmadd, v16f32>, EVEX_V512,
2181 EVEX_CD8<32, CD8VF>;
2182 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2183 memopv16f32, f32mem, loadf32, "{1to16}",
2184 X86Fmsub, v16f32>, EVEX_V512,
2185 EVEX_CD8<32, CD8VF>;
2186 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2187 memopv16f32, f32mem, loadf32, "{1to16}",
2188 X86Fmaddsub, v16f32>,
2189 EVEX_V512, EVEX_CD8<32, CD8VF>;
2190 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2191 memopv16f32, f32mem, loadf32, "{1to16}",
2192 X86Fmsubadd, v16f32>,
2193 EVEX_V512, EVEX_CD8<32, CD8VF>;
2194 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2195 memopv16f32, f32mem, loadf32, "{1to16}",
2196 X86Fnmadd, v16f32>, EVEX_V512,
2197 EVEX_CD8<32, CD8VF>;
2198 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2199 memopv16f32, f32mem, loadf32, "{1to16}",
2200 X86Fnmsub, v16f32>, EVEX_V512,
2201 EVEX_CD8<32, CD8VF>;
2202}
2203let ExeDomain = SSEPackedDouble in {
2204 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2205 memopv8f64, f64mem, loadf64, "{1to8}",
2206 X86Fmadd, v8f64>, EVEX_V512,
2207 VEX_W, EVEX_CD8<64, CD8VF>;
2208 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2209 memopv8f64, f64mem, loadf64, "{1to8}",
2210 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2211 EVEX_CD8<64, CD8VF>;
2212 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2213 memopv8f64, f64mem, loadf64, "{1to8}",
2214 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2215 EVEX_CD8<64, CD8VF>;
2216 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2217 memopv8f64, f64mem, loadf64, "{1to8}",
2218 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2219 EVEX_CD8<64, CD8VF>;
2220 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2221 memopv8f64, f64mem, loadf64, "{1to8}",
2222 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2223 EVEX_CD8<64, CD8VF>;
2224 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2225 memopv8f64, f64mem, loadf64, "{1to8}",
2226 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2227 EVEX_CD8<64, CD8VF>;
2228}
2229
2230let Constraints = "$src1 = $dst" in {
2231multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
2232 RegisterClass RC, X86MemOperand x86memop,
2233 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2234 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2235 let mayLoad = 1 in
2236 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2237 (ins RC:$src1, RC:$src3, x86memop:$src2),
2238 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
2239 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
2240 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2241 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
2242 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
2243 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
2244 [(set RC:$dst, (OpNode RC:$src1,
2245 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
2246}
2247} // Constraints = "$src1 = $dst"
2248
2249
2250let ExeDomain = SSEPackedSingle in {
2251 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
2252 memopv16f32, f32mem, loadf32, "{1to16}",
2253 X86Fmadd, v16f32>, EVEX_V512,
2254 EVEX_CD8<32, CD8VF>;
2255 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
2256 memopv16f32, f32mem, loadf32, "{1to16}",
2257 X86Fmsub, v16f32>, EVEX_V512,
2258 EVEX_CD8<32, CD8VF>;
2259 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
2260 memopv16f32, f32mem, loadf32, "{1to16}",
2261 X86Fmaddsub, v16f32>,
2262 EVEX_V512, EVEX_CD8<32, CD8VF>;
2263 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
2264 memopv16f32, f32mem, loadf32, "{1to16}",
2265 X86Fmsubadd, v16f32>,
2266 EVEX_V512, EVEX_CD8<32, CD8VF>;
2267 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
2268 memopv16f32, f32mem, loadf32, "{1to16}",
2269 X86Fnmadd, v16f32>, EVEX_V512,
2270 EVEX_CD8<32, CD8VF>;
2271 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
2272 memopv16f32, f32mem, loadf32, "{1to16}",
2273 X86Fnmsub, v16f32>, EVEX_V512,
2274 EVEX_CD8<32, CD8VF>;
2275}
2276let ExeDomain = SSEPackedDouble in {
2277 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
2278 memopv8f64, f64mem, loadf64, "{1to8}",
2279 X86Fmadd, v8f64>, EVEX_V512,
2280 VEX_W, EVEX_CD8<64, CD8VF>;
2281 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
2282 memopv8f64, f64mem, loadf64, "{1to8}",
2283 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2284 EVEX_CD8<64, CD8VF>;
2285 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
2286 memopv8f64, f64mem, loadf64, "{1to8}",
2287 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2288 EVEX_CD8<64, CD8VF>;
2289 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
2290 memopv8f64, f64mem, loadf64, "{1to8}",
2291 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2292 EVEX_CD8<64, CD8VF>;
2293 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
2294 memopv8f64, f64mem, loadf64, "{1to8}",
2295 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2296 EVEX_CD8<64, CD8VF>;
2297 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
2298 memopv8f64, f64mem, loadf64, "{1to8}",
2299 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2300 EVEX_CD8<64, CD8VF>;
2301}
2302
2303// Scalar FMA
2304let Constraints = "$src1 = $dst" in {
2305multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2306 RegisterClass RC, ValueType OpVT,
2307 X86MemOperand x86memop, Operand memop,
2308 PatFrag mem_frag> {
2309 let isCommutable = 1 in
2310 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2311 (ins RC:$src1, RC:$src2, RC:$src3),
2312 !strconcat(OpcodeStr,
2313 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2314 [(set RC:$dst,
2315 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
2316 let mayLoad = 1 in
2317 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2318 (ins RC:$src1, RC:$src2, f128mem:$src3),
2319 !strconcat(OpcodeStr,
2320 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2321 [(set RC:$dst,
2322 (OpVT (OpNode RC:$src2, RC:$src1,
2323 (mem_frag addr:$src3))))]>;
2324}
2325
2326} // Constraints = "$src1 = $dst"
2327
2328defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss{z}", X86Fmadd, FR32X,
2329 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
2330defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd{z}", X86Fmadd, FR64X,
2331 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
2332defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss{z}", X86Fmsub, FR32X,
2333 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
2334defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd{z}", X86Fmsub, FR64X,
2335 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
2336defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss{z}", X86Fnmadd, FR32X,
2337 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
2338defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd{z}", X86Fnmadd, FR64X,
2339 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
2340defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss{z}", X86Fnmsub, FR32X,
2341 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
2342defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd{z}", X86Fnmsub, FR64X,
2343 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
2344
2345//===----------------------------------------------------------------------===//
2346// AVX-512 Scalar convert from sign integer to float/double
2347//===----------------------------------------------------------------------===//
2348
2349multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2350 X86MemOperand x86memop, string asm> {
2351let neverHasSideEffects = 1 in {
2352 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002353 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
2354 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002355 let mayLoad = 1 in
2356 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
2357 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002358 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
2359 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002360} // neverHasSideEffects = 1
2361}
Andrew Trick15a47742013-10-09 05:11:10 +00002362let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002363defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}{z}">,
2364 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002365defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}{z}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002366 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2367defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}{z}">,
2368 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002369defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}{z}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002370 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2371
2372def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
2373 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2374def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002375 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002376def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
2377 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2378def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002379 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002380
2381def : Pat<(f32 (sint_to_fp GR32:$src)),
2382 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2383def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002384 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002385def : Pat<(f64 (sint_to_fp GR32:$src)),
2386 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2387def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002388 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
2389
2390defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}{z}">,
2391 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2392defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}{z}">,
2393 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2394defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}{z}">,
2395 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2396defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}{z}">,
2397 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2398
2399def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
2400 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2401def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
2402 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2403def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
2404 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2405def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
2406 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2407
2408def : Pat<(f32 (uint_to_fp GR32:$src)),
2409 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2410def : Pat<(f32 (uint_to_fp GR64:$src)),
2411 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
2412def : Pat<(f64 (uint_to_fp GR32:$src)),
2413 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2414def : Pat<(f64 (uint_to_fp GR64:$src)),
2415 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00002416}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417
2418//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002419// AVX-512 Scalar convert from float/double to integer
2420//===----------------------------------------------------------------------===//
2421multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2422 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
2423 string asm> {
2424let neverHasSideEffects = 1 in {
2425 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
2426 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2427 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG;
2428 let mayLoad = 1 in
2429 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
2430 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG;
2431} // neverHasSideEffects = 1
2432}
2433let Predicates = [HasAVX512] in {
2434// Convert float/double to signed/unsigned int 32/64
2435defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
2436 ssmem, sse_load_f32, "cvtss2si{z}">,
2437 XS, EVEX_CD8<32, CD8VT1>;
2438defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
2439 ssmem, sse_load_f32, "cvtss2si{z}">,
2440 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
2441defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
2442 ssmem, sse_load_f32, "cvtss2usi{z}">,
2443 XS, EVEX_CD8<32, CD8VT1>;
2444defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2445 int_x86_avx512_cvtss2usi64, ssmem,
2446 sse_load_f32, "cvtss2usi{z}">, XS, VEX_W,
2447 EVEX_CD8<32, CD8VT1>;
2448defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
2449 sdmem, sse_load_f64, "cvtsd2si{z}">,
2450 XD, EVEX_CD8<64, CD8VT1>;
2451defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
2452 sdmem, sse_load_f64, "cvtsd2si{z}">,
2453 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2454defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
2455 sdmem, sse_load_f64, "cvtsd2usi{z}">,
2456 XD, EVEX_CD8<64, CD8VT1>;
2457defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2458 int_x86_avx512_cvtsd2usi64, sdmem,
2459 sse_load_f64, "cvtsd2usi{z}">, XD, VEX_W,
2460 EVEX_CD8<64, CD8VT1>;
2461
2462defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2463 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}{z}",
2464 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2465defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2466 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}{z}",
2467 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2468defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2469 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}{z}",
2470 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2471defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2472 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}{z}",
2473 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
2474
2475defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2476 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}{z}",
2477 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2478defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2479 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}{z}",
2480 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2481defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2482 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}{z}",
2483 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2484defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2485 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}{z}",
2486 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
2487
2488// Convert float/double to signed/unsigned int 32/64 with truncation
2489defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
2490 ssmem, sse_load_f32, "cvttss2si{z}">,
2491 XS, EVEX_CD8<32, CD8VT1>;
2492defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2493 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
2494 "cvttss2si{z}">, XS, VEX_W,
2495 EVEX_CD8<32, CD8VT1>;
2496defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
2497 sdmem, sse_load_f64, "cvttsd2si{z}">, XD,
2498 EVEX_CD8<64, CD8VT1>;
2499defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2500 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
2501 "cvttsd2si{z}">, XD, VEX_W,
2502 EVEX_CD8<64, CD8VT1>;
2503defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2504 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
2505 "cvttss2si{z}">, XS, EVEX_CD8<32, CD8VT1>;
2506defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2507 int_x86_avx512_cvttss2usi64, ssmem,
2508 sse_load_f32, "cvttss2usi{z}">, XS, VEX_W,
2509 EVEX_CD8<32, CD8VT1>;
2510defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2511 int_x86_avx512_cvttsd2usi,
2512 sdmem, sse_load_f64, "cvttsd2usi{z}">, XD,
2513 EVEX_CD8<64, CD8VT1>;
2514defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2515 int_x86_avx512_cvttsd2usi64, sdmem,
2516 sse_load_f64, "cvttsd2usi{z}">, XD, VEX_W,
2517 EVEX_CD8<64, CD8VT1>;
2518}
2519
2520multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2521 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
2522 string asm> {
2523 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
2524 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2525 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
2526 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
2527 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2528 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
2529}
2530
2531defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
2532 loadf32, "cvttss2si{z}">, XS,
2533 EVEX_CD8<32, CD8VT1>;
2534defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
2535 loadf32, "cvttss2usi{z}">, XS,
2536 EVEX_CD8<32, CD8VT1>;
2537defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
2538 loadf32, "cvttss2si{z}">, XS, VEX_W,
2539 EVEX_CD8<32, CD8VT1>;
2540defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
2541 loadf32, "cvttss2usi{z}">, XS, VEX_W,
2542 EVEX_CD8<32, CD8VT1>;
2543defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
2544 loadf64, "cvttsd2si{z}">, XD,
2545 EVEX_CD8<64, CD8VT1>;
2546defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
2547 loadf64, "cvttsd2usi{z}">, XD,
2548 EVEX_CD8<64, CD8VT1>;
2549defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
2550 loadf64, "cvttsd2si{z}">, XD, VEX_W,
2551 EVEX_CD8<64, CD8VT1>;
2552defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
2553 loadf64, "cvttsd2usi{z}">, XD, VEX_W,
2554 EVEX_CD8<64, CD8VT1>;
2555//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002556// AVX-512 Convert form float to double and back
2557//===----------------------------------------------------------------------===//
2558let neverHasSideEffects = 1 in {
2559def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
2560 (ins FR32X:$src1, FR32X:$src2),
2561 "vcvtss2sd{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2562 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
2563let mayLoad = 1 in
2564def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
2565 (ins FR32X:$src1, f32mem:$src2),
2566 "vcvtss2sd{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2567 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
2568 EVEX_CD8<32, CD8VT1>;
2569
2570// Convert scalar double to scalar single
2571def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
2572 (ins FR64X:$src1, FR64X:$src2),
2573 "vcvtsd2ss{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2574 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
2575let mayLoad = 1 in
2576def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
2577 (ins FR64X:$src1, f64mem:$src2),
2578 "vcvtsd2ss{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2579 []>, EVEX_4V, VEX_LIG, VEX_W,
2580 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
2581}
2582
2583def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
2584 Requires<[HasAVX512]>;
2585def : Pat<(fextend (loadf32 addr:$src)),
2586 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
2587
2588def : Pat<(extloadf32 addr:$src),
2589 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
2590 Requires<[HasAVX512, OptForSize]>;
2591
2592def : Pat<(extloadf32 addr:$src),
2593 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
2594 Requires<[HasAVX512, OptForSpeed]>;
2595
2596def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
2597 Requires<[HasAVX512]>;
2598
2599multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
2600 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
2601 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
2602 Domain d> {
2603let neverHasSideEffects = 1 in {
2604 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
2605 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2606 [(set DstRC:$dst,
2607 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
2608 let mayLoad = 1 in
2609 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
2610 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
2611 [(set DstRC:$dst,
2612 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
2613} // neverHasSideEffects = 1
2614}
2615
2616defm VCVTPD2PSZ : avx512_vcvt_fp<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
2617 memopv8f64, f512mem, v8f32, v8f64,
2618 SSEPackedSingle>, EVEX_V512, VEX_W, OpSize,
2619 EVEX_CD8<64, CD8VF>;
2620
2621defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
2622 memopv4f64, f256mem, v8f64, v8f32,
2623 SSEPackedDouble>, EVEX_V512, EVEX_CD8<32, CD8VH>;
2624def : Pat<(v8f64 (extloadv8f32 addr:$src)),
2625 (VCVTPS2PDZrm addr:$src)>;
2626
2627//===----------------------------------------------------------------------===//
2628// AVX-512 Vector convert from sign integer to float/double
2629//===----------------------------------------------------------------------===//
2630
2631defm VCVTDQ2PSZ : avx512_vcvt_fp<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
2632 memopv8i64, i512mem, v16f32, v16i32,
2633 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
2634
2635defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
2636 memopv4i64, i256mem, v8f64, v8i32,
2637 SSEPackedDouble>, EVEX_V512, XS,
2638 EVEX_CD8<32, CD8VH>;
2639
2640defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
2641 memopv16f32, f512mem, v16i32, v16f32,
2642 SSEPackedSingle>, EVEX_V512, XS,
2643 EVEX_CD8<32, CD8VF>;
2644
2645defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
2646 memopv8f64, f512mem, v8i32, v8f64,
2647 SSEPackedDouble>, EVEX_V512, OpSize, VEX_W,
2648 EVEX_CD8<64, CD8VF>;
2649
2650defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
2651 memopv16f32, f512mem, v16i32, v16f32,
2652 SSEPackedSingle>, EVEX_V512,
2653 EVEX_CD8<32, CD8VF>;
2654
2655defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
2656 memopv8f64, f512mem, v8i32, v8f64,
2657 SSEPackedDouble>, EVEX_V512, VEX_W,
2658 EVEX_CD8<64, CD8VF>;
2659
2660defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
2661 memopv4i64, f256mem, v8f64, v8i32,
2662 SSEPackedDouble>, EVEX_V512, XS,
2663 EVEX_CD8<32, CD8VH>;
2664
2665defm VCVTUDQ2PSZ : avx512_vcvt_fp<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
2666 memopv16i32, f512mem, v16f32, v16i32,
2667 SSEPackedSingle>, EVEX_V512, XD,
2668 EVEX_CD8<32, CD8VF>;
2669
2670def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
2671 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
2672 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
2673
2674
2675def : Pat<(int_x86_avx512_cvtdq2_ps_512 VR512:$src),
2676 (VCVTDQ2PSZrr VR512:$src)>;
2677def : Pat<(int_x86_avx512_cvtdq2_ps_512 (bitconvert (memopv8i64 addr:$src))),
2678 (VCVTDQ2PSZrm addr:$src)>;
2679
2680def VCVTPS2DQZrr : AVX512BI<0x5B, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2681 "vcvtps2dq\t{$src, $dst|$dst, $src}",
2682 [(set VR512:$dst,
2683 (int_x86_avx512_cvt_ps2dq_512 VR512:$src))],
2684 IIC_SSE_CVT_PS_RR>, EVEX, EVEX_V512;
2685def VCVTPS2DQZrm : AVX512BI<0x5B, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
2686 "vcvtps2dq\t{$src, $dst|$dst, $src}",
2687 [(set VR512:$dst,
2688 (int_x86_avx512_cvt_ps2dq_512 (memopv16f32 addr:$src)))],
2689 IIC_SSE_CVT_PS_RM>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
2690
2691
2692let Predicates = [HasAVX512] in {
2693 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
2694 (VCVTPD2PSZrm addr:$src)>;
2695 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
2696 (VCVTPS2PDZrm addr:$src)>;
2697}
2698
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00002699//===----------------------------------------------------------------------===//
2700// Half precision conversion instructions
2701//===----------------------------------------------------------------------===//
2702multiclass avx512_f16c_ph2ps<RegisterClass destRC, RegisterClass srcRC,
2703 X86MemOperand x86memop, Intrinsic Int> {
2704 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
2705 "vcvtph2ps\t{$src, $dst|$dst, $src}",
2706 [(set destRC:$dst, (Int srcRC:$src))]>, EVEX;
2707 let neverHasSideEffects = 1, mayLoad = 1 in
2708 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
2709 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
2710}
2711
2712multiclass avx512_f16c_ps2ph<RegisterClass destRC, RegisterClass srcRC,
2713 X86MemOperand x86memop, Intrinsic Int> {
2714 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
2715 (ins srcRC:$src1, i32i8imm:$src2),
2716 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2717 [(set destRC:$dst, (Int srcRC:$src1, imm:$src2))]>, EVEX;
2718 let neverHasSideEffects = 1, mayStore = 1 in
2719 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
2720 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
2721 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
2722}
2723
2724defm VCVTPH2PSZ : avx512_f16c_ph2ps<VR512, VR256X, f256mem,
2725 int_x86_avx512_vcvtph2ps_512>, EVEX_V512,
2726 EVEX_CD8<32, CD8VH>;
2727defm VCVTPS2PHZ : avx512_f16c_ps2ph<VR256X, VR512, f256mem,
2728 int_x86_avx512_vcvtps2ph_512>, EVEX_V512,
2729 EVEX_CD8<32, CD8VH>;
2730
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002731let Defs = [EFLAGS], Predicates = [HasAVX512] in {
2732 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
2733 "ucomiss{z}">, TB, EVEX, VEX_LIG,
2734 EVEX_CD8<32, CD8VT1>;
2735 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
2736 "ucomisd{z}">, TB, OpSize, EVEX,
2737 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2738 let Pattern = []<dag> in {
2739 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
2740 "comiss{z}">, TB, EVEX, VEX_LIG,
2741 EVEX_CD8<32, CD8VT1>;
2742 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
2743 "comisd{z}">, TB, OpSize, EVEX,
2744 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2745 }
2746 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
2747 load, "ucomiss">, TB, EVEX, VEX_LIG,
2748 EVEX_CD8<32, CD8VT1>;
2749 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
2750 load, "ucomisd">, TB, OpSize, EVEX,
2751 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2752
2753 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
2754 load, "comiss">, TB, EVEX, VEX_LIG,
2755 EVEX_CD8<32, CD8VT1>;
2756 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
2757 load, "comisd">, TB, OpSize, EVEX,
2758 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2759}
2760
2761/// avx512_unop_p - AVX-512 unops in packed form.
2762multiclass avx512_fp_unop_p<bits<8> opc, string OpcodeStr, SDNode OpNode> {
2763 def PSZr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2764 !strconcat(OpcodeStr,
2765 "ps\t{$src, $dst|$dst, $src}"),
2766 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))]>,
2767 EVEX, EVEX_V512;
2768 def PSZm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins f256mem:$src),
2769 !strconcat(OpcodeStr,
2770 "ps\t{$src, $dst|$dst, $src}"),
2771 [(set VR512:$dst, (OpNode (memopv16f32 addr:$src)))]>,
2772 EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
2773 def PDZr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2774 !strconcat(OpcodeStr,
2775 "pd\t{$src, $dst|$dst, $src}"),
2776 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))]>,
2777 EVEX, EVEX_V512, VEX_W;
2778 def PDZm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
2779 !strconcat(OpcodeStr,
2780 "pd\t{$src, $dst|$dst, $src}"),
2781 [(set VR512:$dst, (OpNode (memopv16f32 addr:$src)))]>,
2782 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2783}
2784
2785/// avx512_fp_unop_p_int - AVX-512 intrinsics unops in packed forms.
2786multiclass avx512_fp_unop_p_int<bits<8> opc, string OpcodeStr,
2787 Intrinsic V16F32Int, Intrinsic V8F64Int> {
2788 def PSZr_Int : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2789 !strconcat(OpcodeStr,
2790 "ps\t{$src, $dst|$dst, $src}"),
2791 [(set VR512:$dst, (V16F32Int VR512:$src))]>,
2792 EVEX, EVEX_V512;
2793 def PSZm_Int : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
2794 !strconcat(OpcodeStr,
2795 "ps\t{$src, $dst|$dst, $src}"),
2796 [(set VR512:$dst,
2797 (V16F32Int (memopv16f32 addr:$src)))]>, EVEX,
2798 EVEX_V512, EVEX_CD8<32, CD8VF>;
2799 def PDZr_Int : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2800 !strconcat(OpcodeStr,
2801 "pd\t{$src, $dst|$dst, $src}"),
2802 [(set VR512:$dst, (V8F64Int VR512:$src))]>,
2803 EVEX, EVEX_V512, VEX_W;
2804 def PDZm_Int : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
2805 !strconcat(OpcodeStr,
2806 "pd\t{$src, $dst|$dst, $src}"),
2807 [(set VR512:$dst,
2808 (V8F64Int (memopv8f64 addr:$src)))]>,
2809 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2810}
2811
2812/// avx512_fp_unop_s - AVX-512 unops in scalar form.
Elena Demikhovskya3a71402013-10-09 08:16:14 +00002813multiclass avx512_fp_unop_s<bits<8> opc, string OpcodeStr> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002814 let hasSideEffects = 0 in {
2815 def SSZr : AVX5128I<opc, MRMSrcReg, (outs FR32X:$dst),
2816 (ins FR32X:$src1, FR32X:$src2),
2817 !strconcat(OpcodeStr,
2818 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2819 []>, EVEX_4V;
2820 let mayLoad = 1 in {
2821 def SSZm : AVX5128I<opc, MRMSrcMem, (outs FR32X:$dst),
2822 (ins FR32X:$src1, f32mem:$src2),
2823 !strconcat(OpcodeStr,
2824 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2825 []>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
2826 def SSZm_Int : AVX5128I<opc, MRMSrcMem, (outs VR128X:$dst),
2827 (ins VR128X:$src1, ssmem:$src2),
2828 !strconcat(OpcodeStr,
2829 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya3a71402013-10-09 08:16:14 +00002830 []>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002831 }
2832 def SDZr : AVX5128I<opc, MRMSrcReg, (outs FR64X:$dst),
2833 (ins FR64X:$src1, FR64X:$src2),
2834 !strconcat(OpcodeStr,
2835 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
2836 EVEX_4V, VEX_W;
2837 let mayLoad = 1 in {
2838 def SDZm : AVX5128I<opc, MRMSrcMem, (outs FR64X:$dst),
2839 (ins FR64X:$src1, f64mem:$src2),
2840 !strconcat(OpcodeStr,
2841 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00002842 EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002843 def SDZm_Int : AVX5128I<opc, MRMSrcMem, (outs VR128X:$dst),
2844 (ins VR128X:$src1, sdmem:$src2),
2845 !strconcat(OpcodeStr,
2846 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya3a71402013-10-09 08:16:14 +00002847 []>, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002848 }
2849}
2850}
2851
Elena Demikhovskya3a71402013-10-09 08:16:14 +00002852defm VRCP14 : avx512_fp_unop_s<0x4D, "vrcp14">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002853 avx512_fp_unop_p<0x4C, "vrcp14", X86frcp>,
2854 avx512_fp_unop_p_int<0x4C, "vrcp14",
2855 int_x86_avx512_rcp14_ps_512, int_x86_avx512_rcp14_pd_512>;
2856
Elena Demikhovskya3a71402013-10-09 08:16:14 +00002857defm VRSQRT14 : avx512_fp_unop_s<0x4F, "vrsqrt14">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002858 avx512_fp_unop_p<0x4E, "vrsqrt14", X86frsqrt>,
2859 avx512_fp_unop_p_int<0x4E, "vrsqrt14",
2860 int_x86_avx512_rsqrt14_ps_512, int_x86_avx512_rsqrt14_pd_512>;
2861
Elena Demikhovskya3a71402013-10-09 08:16:14 +00002862def : Pat<(int_x86_avx512_rsqrt14_ss VR128X:$src),
2863 (COPY_TO_REGCLASS (VRSQRT14SSZr (f32 (IMPLICIT_DEF)),
2864 (COPY_TO_REGCLASS VR128X:$src, FR32)),
2865 VR128X)>;
2866def : Pat<(int_x86_avx512_rsqrt14_ss sse_load_f32:$src),
2867 (VRSQRT14SSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
2868
2869def : Pat<(int_x86_avx512_rcp14_ss VR128X:$src),
2870 (COPY_TO_REGCLASS (VRCP14SSZr (f32 (IMPLICIT_DEF)),
2871 (COPY_TO_REGCLASS VR128X:$src, FR32)),
2872 VR128X)>;
2873def : Pat<(int_x86_avx512_rcp14_ss sse_load_f32:$src),
2874 (VRCP14SSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
2875
2876let AddedComplexity = 20, Predicates = [HasERI] in {
2877defm VRCP28 : avx512_fp_unop_s<0xCB, "vrcp28">,
2878 avx512_fp_unop_p<0xCA, "vrcp28", X86frcp>,
2879 avx512_fp_unop_p_int<0xCA, "vrcp28",
2880 int_x86_avx512_rcp28_ps_512, int_x86_avx512_rcp28_pd_512>;
2881
2882defm VRSQRT28 : avx512_fp_unop_s<0xCD, "vrsqrt28">,
2883 avx512_fp_unop_p<0xCC, "vrsqrt28", X86frsqrt>,
2884 avx512_fp_unop_p_int<0xCC, "vrsqrt28",
2885 int_x86_avx512_rsqrt28_ps_512, int_x86_avx512_rsqrt28_pd_512>;
2886}
2887
2888let Predicates = [HasERI] in {
2889 def : Pat<(int_x86_avx512_rsqrt28_ss VR128X:$src),
2890 (COPY_TO_REGCLASS (VRSQRT28SSZr (f32 (IMPLICIT_DEF)),
2891 (COPY_TO_REGCLASS VR128X:$src, FR32)),
2892 VR128X)>;
2893 def : Pat<(int_x86_avx512_rsqrt28_ss sse_load_f32:$src),
2894 (VRSQRT28SSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
2895
2896 def : Pat<(int_x86_avx512_rcp28_ss VR128X:$src),
2897 (COPY_TO_REGCLASS (VRCP28SSZr (f32 (IMPLICIT_DEF)),
2898 (COPY_TO_REGCLASS VR128X:$src, FR32)),
2899 VR128X)>;
2900 def : Pat<(int_x86_avx512_rcp28_ss sse_load_f32:$src),
2901 (VRCP28SSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
2902}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002903multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
2904 Intrinsic V16F32Int, Intrinsic V8F64Int,
2905 OpndItins itins_s, OpndItins itins_d> {
2906 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2907 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2908 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
2909 EVEX, EVEX_V512;
2910
2911 let mayLoad = 1 in
2912 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
2913 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2914 [(set VR512:$dst,
2915 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
2916 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
2917
2918 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2919 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2920 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
2921 EVEX, EVEX_V512;
2922
2923 let mayLoad = 1 in
2924 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
2925 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2926 [(set VR512:$dst, (OpNode
2927 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
2928 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
2929
2930 def PSZr_Int : AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2931 !strconcat(OpcodeStr,
2932 "ps\t{$src, $dst|$dst, $src}"),
2933 [(set VR512:$dst, (V16F32Int VR512:$src))]>,
2934 EVEX, EVEX_V512;
2935 def PSZm_Int : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
2936 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
2937 [(set VR512:$dst,
2938 (V16F32Int (memopv16f32 addr:$src)))]>, EVEX,
2939 EVEX_V512, EVEX_CD8<32, CD8VF>;
2940 def PDZr_Int : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
2941 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
2942 [(set VR512:$dst, (V8F64Int VR512:$src))]>,
2943 EVEX, EVEX_V512, VEX_W;
2944 def PDZm_Int : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
2945 !strconcat(OpcodeStr,
2946 "pd\t{$src, $dst|$dst, $src}"),
2947 [(set VR512:$dst, (V8F64Int (memopv8f64 addr:$src)))]>,
2948 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
2949}
2950
2951multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
2952 Intrinsic F32Int, Intrinsic F64Int,
2953 OpndItins itins_s, OpndItins itins_d> {
2954 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
2955 (ins FR32X:$src1, FR32X:$src2),
2956 !strconcat(OpcodeStr,
2957 "ss{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2958 [], itins_s.rr>, XS, EVEX_4V;
2959 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
2960 (ins VR128X:$src1, VR128X:$src2),
2961 !strconcat(OpcodeStr,
2962 "ss{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2963 [(set VR128X:$dst,
2964 (F32Int VR128X:$src1, VR128X:$src2))],
2965 itins_s.rr>, XS, EVEX_4V;
2966 let mayLoad = 1 in {
2967 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
2968 (ins FR32X:$src1, f32mem:$src2),
2969 !strconcat(OpcodeStr,
2970 "ss{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2971 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
2972 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
2973 (ins VR128X:$src1, ssmem:$src2),
2974 !strconcat(OpcodeStr,
2975 "ss{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2976 [(set VR128X:$dst,
2977 (F32Int VR128X:$src1, sse_load_f32:$src2))],
2978 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
2979 }
2980 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
2981 (ins FR64X:$src1, FR64X:$src2),
2982 !strconcat(OpcodeStr,
2983 "sd{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
2984 XD, EVEX_4V, VEX_W;
2985 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
2986 (ins VR128X:$src1, VR128X:$src2),
2987 !strconcat(OpcodeStr,
2988 "sd{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2989 [(set VR128X:$dst,
2990 (F64Int VR128X:$src1, VR128X:$src2))],
2991 itins_s.rr>, XD, EVEX_4V, VEX_W;
2992 let mayLoad = 1 in {
2993 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
2994 (ins FR64X:$src1, f64mem:$src2),
2995 !strconcat(OpcodeStr,
2996 "sd{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
2997 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
2998 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
2999 (ins VR128X:$src1, sdmem:$src2),
3000 !strconcat(OpcodeStr,
3001 "sd{z}\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3002 [(set VR128X:$dst,
3003 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3004 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3005 }
3006}
3007
3008
3009defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3010 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3011 SSE_SQRTSS, SSE_SQRTSD>,
3012 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
3013 int_x86_avx512_sqrt_ps_512, int_x86_avx512_sqrt_pd_512,
3014 SSE_SQRTPS, SSE_SQRTPD>;
3015
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003016let Predicates = [HasAVX512] in {
3017 def : Pat<(f32 (fsqrt FR32X:$src)),
3018 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3019 def : Pat<(f32 (fsqrt (load addr:$src))),
3020 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3021 Requires<[OptForSize]>;
3022 def : Pat<(f64 (fsqrt FR64X:$src)),
3023 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3024 def : Pat<(f64 (fsqrt (load addr:$src))),
3025 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3026 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003027
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003028 def : Pat<(f32 (X86frsqrt FR32X:$src)),
3029 (VRSQRT14SSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3030 def : Pat<(f32 (X86frsqrt (load addr:$src))),
3031 (VRSQRT14SSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3032 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003033
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003034 def : Pat<(f32 (X86frcp FR32X:$src)),
3035 (VRCP14SSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3036 def : Pat<(f32 (X86frcp (load addr:$src))),
3037 (VRCP14SSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3038 Requires<[OptForSize]>;
3039
3040 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3041 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3042 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3043 VR128X)>;
3044 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3045 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3046
3047 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3048 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3049 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3050 VR128X)>;
3051 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3052 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3053}
3054
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003055
3056multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3057 X86MemOperand x86memop, RegisterClass RC,
3058 PatFrag mem_frag32, PatFrag mem_frag64,
3059 Intrinsic V4F32Int, Intrinsic V2F64Int,
3060 CD8VForm VForm> {
3061let ExeDomain = SSEPackedSingle in {
3062 // Intrinsic operation, reg.
3063 // Vector intrinsic operation, reg
3064 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3065 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3066 !strconcat(OpcodeStr,
3067 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3068 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3069
3070 // Vector intrinsic operation, mem
3071 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3072 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3073 !strconcat(OpcodeStr,
3074 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3075 [(set RC:$dst,
3076 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3077 EVEX_CD8<32, VForm>;
3078} // ExeDomain = SSEPackedSingle
3079
3080let ExeDomain = SSEPackedDouble in {
3081 // Vector intrinsic operation, reg
3082 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3083 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3084 !strconcat(OpcodeStr,
3085 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3086 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3087
3088 // Vector intrinsic operation, mem
3089 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
3090 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3091 !strconcat(OpcodeStr,
3092 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3093 [(set RC:$dst,
3094 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
3095 EVEX_CD8<64, VForm>;
3096} // ExeDomain = SSEPackedDouble
3097}
3098
3099multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3100 string OpcodeStr,
3101 Intrinsic F32Int,
3102 Intrinsic F64Int> {
3103let ExeDomain = GenericDomain in {
3104 // Operation, reg.
3105 let hasSideEffects = 0 in
3106 def SSr : AVX512AIi8<opcss, MRMSrcReg,
3107 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
3108 !strconcat(OpcodeStr,
3109 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3110 []>;
3111
3112 // Intrinsic operation, reg.
3113 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
3114 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3115 !strconcat(OpcodeStr,
3116 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3117 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
3118
3119 // Intrinsic operation, mem.
3120 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
3121 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
3122 !strconcat(OpcodeStr,
3123 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3124 [(set VR128X:$dst, (F32Int VR128X:$src1,
3125 sse_load_f32:$src2, imm:$src3))]>,
3126 EVEX_CD8<32, CD8VT1>;
3127
3128 // Operation, reg.
3129 let hasSideEffects = 0 in
3130 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
3131 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
3132 !strconcat(OpcodeStr,
3133 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3134 []>, VEX_W;
3135
3136 // Intrinsic operation, reg.
3137 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
3138 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3139 !strconcat(OpcodeStr,
3140 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3141 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
3142 VEX_W;
3143
3144 // Intrinsic operation, mem.
3145 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
3146 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
3147 !strconcat(OpcodeStr,
3148 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3149 [(set VR128X:$dst,
3150 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
3151 VEX_W, EVEX_CD8<64, CD8VT1>;
3152} // ExeDomain = GenericDomain
3153}
3154
3155let Predicates = [HasAVX512] in {
3156 defm VRNDSCALE : avx512_fp_binop_rm<0x0A, 0x0B, "vrndscale",
3157 int_x86_avx512_rndscale_ss,
3158 int_x86_avx512_rndscale_sd>, EVEX_4V;
3159
3160 defm VRNDSCALEZ : avx512_fp_unop_rm<0x08, 0x09, "vrndscale", f256mem, VR512,
3161 memopv16f32, memopv8f64,
3162 int_x86_avx512_rndscale_ps_512,
3163 int_x86_avx512_rndscale_pd_512, CD8VF>,
3164 EVEX, EVEX_V512;
3165}
3166
3167def : Pat<(ffloor FR32X:$src),
3168 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
3169def : Pat<(f64 (ffloor FR64X:$src)),
3170 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
3171def : Pat<(f32 (fnearbyint FR32X:$src)),
3172 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
3173def : Pat<(f64 (fnearbyint FR64X:$src)),
3174 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
3175def : Pat<(f32 (fceil FR32X:$src)),
3176 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
3177def : Pat<(f64 (fceil FR64X:$src)),
3178 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
3179def : Pat<(f32 (frint FR32X:$src)),
3180 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
3181def : Pat<(f64 (frint FR64X:$src)),
3182 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
3183def : Pat<(f32 (ftrunc FR32X:$src)),
3184 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
3185def : Pat<(f64 (ftrunc FR64X:$src)),
3186 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
3187
3188def : Pat<(v16f32 (ffloor VR512:$src)),
3189 (VRNDSCALEZPSr VR512:$src, (i32 0x1))>;
3190def : Pat<(v16f32 (fnearbyint VR512:$src)),
3191 (VRNDSCALEZPSr VR512:$src, (i32 0xC))>;
3192def : Pat<(v16f32 (fceil VR512:$src)),
3193 (VRNDSCALEZPSr VR512:$src, (i32 0x2))>;
3194def : Pat<(v16f32 (frint VR512:$src)),
3195 (VRNDSCALEZPSr VR512:$src, (i32 0x4))>;
3196def : Pat<(v16f32 (ftrunc VR512:$src)),
3197 (VRNDSCALEZPSr VR512:$src, (i32 0x3))>;
3198
3199def : Pat<(v8f64 (ffloor VR512:$src)),
3200 (VRNDSCALEZPDr VR512:$src, (i32 0x1))>;
3201def : Pat<(v8f64 (fnearbyint VR512:$src)),
3202 (VRNDSCALEZPDr VR512:$src, (i32 0xC))>;
3203def : Pat<(v8f64 (fceil VR512:$src)),
3204 (VRNDSCALEZPDr VR512:$src, (i32 0x2))>;
3205def : Pat<(v8f64 (frint VR512:$src)),
3206 (VRNDSCALEZPDr VR512:$src, (i32 0x4))>;
3207def : Pat<(v8f64 (ftrunc VR512:$src)),
3208 (VRNDSCALEZPDr VR512:$src, (i32 0x3))>;
3209
3210//-------------------------------------------------
3211// Integer truncate and extend operations
3212//-------------------------------------------------
3213
3214multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
3215 RegisterClass dstRC, RegisterClass srcRC,
3216 RegisterClass KRC, X86MemOperand x86memop> {
3217 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3218 (ins srcRC:$src),
3219 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
3220 []>, EVEX;
3221
3222 def krr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3223 (ins KRC:$mask, srcRC:$src),
3224 !strconcat(OpcodeStr,
3225 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
3226 []>, EVEX, EVEX_KZ;
3227
3228 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
3229 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3230 []>, EVEX;
3231}
3232defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
3233 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3234defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
3235 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3236defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
3237 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3238defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
3239 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3240defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
3241 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3242defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
3243 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3244defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
3245 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3246defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
3247 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3248defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
3249 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3250defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
3251 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3252defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
3253 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3254defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
3255 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3256defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
3257 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3258defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
3259 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3260defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
3261 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3262
3263def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
3264def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
3265def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
3266def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
3267def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
3268
3269def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
3270 (VPMOVDBkrr VK16WM:$mask, VR512:$src)>;
3271def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
3272 (VPMOVDWkrr VK16WM:$mask, VR512:$src)>;
3273def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
3274 (VPMOVQWkrr VK8WM:$mask, VR512:$src)>;
3275def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
3276 (VPMOVQDkrr VK8WM:$mask, VR512:$src)>;
3277
3278
3279multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass DstRC,
3280 RegisterClass SrcRC, SDNode OpNode, PatFrag mem_frag,
3281 X86MemOperand x86memop, ValueType OpVT, ValueType InVT> {
3282
3283 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3284 (ins SrcRC:$src),
3285 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3286 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
3287 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
3288 (ins x86memop:$src),
3289 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
3290 [(set DstRC:$dst,
3291 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
3292 EVEX;
3293}
3294
3295defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VR512, VR128X, X86vzext,
3296 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3297 EVEX_CD8<8, CD8VQ>;
3298defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VR512, VR128X, X86vzext,
3299 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3300 EVEX_CD8<8, CD8VO>;
3301defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VR512, VR256X, X86vzext,
3302 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3303 EVEX_CD8<16, CD8VH>;
3304defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VR512, VR128X, X86vzext,
3305 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3306 EVEX_CD8<16, CD8VQ>;
3307defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VR512, VR256X, X86vzext,
3308 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3309 EVEX_CD8<32, CD8VH>;
3310
3311defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VR512, VR128X, X86vsext,
3312 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3313 EVEX_CD8<8, CD8VQ>;
3314defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VR512, VR128X, X86vsext,
3315 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3316 EVEX_CD8<8, CD8VO>;
3317defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VR512, VR256X, X86vsext,
3318 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3319 EVEX_CD8<16, CD8VH>;
3320defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VR512, VR128X, X86vsext,
3321 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3322 EVEX_CD8<16, CD8VQ>;
3323defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VR512, VR256X, X86vsext,
3324 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3325 EVEX_CD8<32, CD8VH>;
3326
3327//===----------------------------------------------------------------------===//
3328// GATHER - SCATTER Operations
3329
3330multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3331 RegisterClass RC, X86MemOperand memop> {
3332let mayLoad = 1,
3333 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
3334 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
3335 (ins RC:$src1, KRC:$mask, memop:$src2),
3336 !strconcat(OpcodeStr,
3337 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
3338 []>, EVEX, EVEX_K;
3339}
3340defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
3341 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3342defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
3343 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3344
3345defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
3346 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3347defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
3348 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3349
3350defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
3351 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3352defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
3353 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3354
3355defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
3356 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3357defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
3358 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3359
3360multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3361 RegisterClass RC, X86MemOperand memop> {
3362let mayStore = 1, Constraints = "$mask = $mask_wb" in
3363 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
3364 (ins memop:$dst, KRC:$mask, RC:$src2),
3365 !strconcat(OpcodeStr,
3366 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
3367 []>, EVEX, EVEX_K;
3368}
3369
3370defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
3371 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3372defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
3373 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3374
3375defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
3376 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3377defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
3378 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3379
3380defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
3381 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3382defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
3383 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3384
3385defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
3386 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
3387defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
3388 EVEX_V512, EVEX_CD8<32, CD8VT1>;
3389
3390//===----------------------------------------------------------------------===//
3391// VSHUFPS - VSHUFPD Operations
3392
3393multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
3394 ValueType vt, string OpcodeStr, PatFrag mem_frag,
3395 Domain d> {
3396 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
3397 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
3398 !strconcat(OpcodeStr,
3399 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3400 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
3401 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003402 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
3404 (ins RC:$src1, RC:$src2, i8imm:$src3),
3405 !strconcat(OpcodeStr,
3406 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3407 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
3408 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003409 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003410}
3411
3412defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
3413 SSEPackedSingle>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3414defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
3415 SSEPackedDouble>, OpSize, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3416
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00003417def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3418 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
3419def : Pat<(v16i32 (X86Shufp VR512:$src1,
3420 (memopv16i32 addr:$src2), (i8 imm:$imm))),
3421 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
3422
3423def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3424 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
3425def : Pat<(v8i64 (X86Shufp VR512:$src1,
3426 (memopv8i64 addr:$src2), (i8 imm:$imm))),
3427 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003428
3429multiclass avx512_alignr<string OpcodeStr, RegisterClass RC,
3430 X86MemOperand x86memop> {
3431 def rri : AVX512AIi8<0x03, MRMSrcReg, (outs RC:$dst),
3432 (ins RC:$src1, RC:$src2, i8imm:$src3),
3433 !strconcat(OpcodeStr,
3434 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3435 []>, EVEX_4V;
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003436 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003437 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
3438 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
3439 !strconcat(OpcodeStr,
3440 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3441 []>, EVEX_4V;
3442}
3443defm VALIGND : avx512_alignr<"valignd", VR512, i512mem>,
3444 EVEX_V512, EVEX_CD8<32, CD8VF>;
3445defm VALIGNQ : avx512_alignr<"valignq", VR512, i512mem>,
3446 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3447
3448def : Pat<(v16f32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3449 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
3450def : Pat<(v8f64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3451 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
3452def : Pat<(v16i32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3453 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
3454def : Pat<(v8i64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
3455 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
3456
3457multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, RegisterClass RC,
3458 X86MemOperand x86memop> {
3459 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3460 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
3461 EVEX;
3462 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
3463 (ins x86memop:$src),
3464 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
3465 EVEX;
3466}
3467
3468defm VPABSD : avx512_vpabs<0x1E, "vpabsd", VR512, i512mem>, EVEX_V512,
3469 EVEX_CD8<32, CD8VF>;
3470defm VPABSQ : avx512_vpabs<0x1F, "vpabsq", VR512, i512mem>, EVEX_V512, VEX_W,
3471 EVEX_CD8<64, CD8VF>;
3472
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003473multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003474 RegisterClass RC, RegisterClass KRC,
3475 X86MemOperand x86memop,
3476 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003477 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3478 (ins RC:$src),
3479 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003480 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003481 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3482 (ins x86memop:$src),
3483 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003484 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003485 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3486 (ins x86scalar_mop:$src),
3487 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
3488 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
3489 []>, EVEX, EVEX_B;
3490 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3491 (ins KRC:$mask, RC:$src),
3492 !strconcat(OpcodeStr,
3493 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003494 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003495 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3496 (ins KRC:$mask, x86memop:$src),
3497 !strconcat(OpcodeStr,
3498 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003499 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003500 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3501 (ins KRC:$mask, x86scalar_mop:$src),
3502 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
3503 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
3504 BrdcstStr, "}"),
3505 []>, EVEX, EVEX_KZ, EVEX_B;
3506
3507 let Constraints = "$src1 = $dst" in {
3508 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3509 (ins RC:$src1, KRC:$mask, RC:$src2),
3510 !strconcat(OpcodeStr,
3511 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003512 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003513 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3514 (ins RC:$src1, KRC:$mask, x86memop:$src2),
3515 !strconcat(OpcodeStr,
3516 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003517 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003518 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3519 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
3520 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
3521 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
3522 []>, EVEX, EVEX_K, EVEX_B;
3523 }
3524}
3525
3526let Predicates = [HasCDI] in {
3527defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003528 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003529 EVEX_V512, EVEX_CD8<32, CD8VF>;
3530
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003531
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003532defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003533 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003534 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003535
Elena Demikhovskydacddb02013-11-03 13:46:31 +00003536}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00003537
3538def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
3539 GR16:$mask),
3540 (VPCONFLICTDrrk VR512:$src1,
3541 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
3542
3543def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
3544 GR8:$mask),
3545 (VPCONFLICTQrrk VR512:$src1,
3546 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;