blob: 019261edb5b20b426707dc869ffc2ea5136b842c [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng10043e22007-01-19 07:51:42 +000015#include "ARM.h"
Evan Cheng2aa91cc2009-08-08 03:20:32 +000016#include "ARMBaseInstrInfo.h"
Craig Topper5fa0caa2012-03-26 00:45:15 +000017#include "ARMBaseRegisterInfo.h"
James Molloy556763d2014-05-16 14:14:30 +000018#include "ARMISelLowering.h"
Evan Chengf030f2d2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Craig Toppera9253262014-03-22 23:51:00 +000020#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000021#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherae326492015-03-12 22:48:50 +000022#include "ThumbRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/ADT/DenseMap.h"
24#include "llvm/ADT/STLExtras.h"
25#include "llvm/ADT/SmallPtrSet.h"
26#include "llvm/ADT/SmallSet.h"
27#include "llvm/ADT/SmallVector.h"
28#include "llvm/ADT/Statistic.h"
Evan Cheng10043e22007-01-19 07:51:42 +000029#include "llvm/CodeGen/MachineBasicBlock.h"
30#include "llvm/CodeGen/MachineFunctionPass.h"
31#include "llvm/CodeGen/MachineInstr.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng185c9ef2009-06-13 09:12:55 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengd28de672007-03-06 18:02:41 +000034#include "llvm/CodeGen/RegisterScavenging.h"
Evan Chenga20cde32011-07-20 23:34:39 +000035#include "llvm/CodeGen/SelectionDAGNodes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000036#include "llvm/IR/DataLayout.h"
37#include "llvm/IR/DerivedTypes.h"
38#include "llvm/IR/Function.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/Support/Debug.h"
40#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000041#include "llvm/Support/raw_ostream.h"
Evan Cheng10043e22007-01-19 07:51:42 +000042#include "llvm/Target/TargetInstrInfo.h"
43#include "llvm/Target/TargetMachine.h"
Evan Cheng1283c6a2009-06-15 08:28:29 +000044#include "llvm/Target/TargetRegisterInfo.h"
Evan Cheng10043e22007-01-19 07:51:42 +000045using namespace llvm;
46
Chandler Carruth84e68b22014-04-22 02:41:26 +000047#define DEBUG_TYPE "arm-ldst-opt"
48
Evan Cheng10043e22007-01-19 07:51:42 +000049STATISTIC(NumLDMGened , "Number of ldm instructions generated");
50STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbachd7cf55c2009-11-09 00:11:35 +000051STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
52STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Cheng185c9ef2009-06-13 09:12:55 +000053STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Cheng0e796032009-06-18 02:04:01 +000054STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
55STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
56STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
57STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
58STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
59STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Cheng185c9ef2009-06-13 09:12:55 +000060
61/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
62/// load / store instructions to form ldm / stm instructions.
Evan Cheng10043e22007-01-19 07:51:42 +000063
64namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +000065 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel8c78a0b2007-05-03 01:11:54 +000066 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000067 ARMLoadStoreOpt() : MachineFunctionPass(ID) {}
Devang Patel09f162c2007-05-01 21:15:47 +000068
Evan Cheng10043e22007-01-19 07:51:42 +000069 const TargetInstrInfo *TII;
Dan Gohman3a4be0f2008-02-10 18:45:23 +000070 const TargetRegisterInfo *TRI;
Evan Chengc3770ac2011-11-08 21:21:09 +000071 const ARMSubtarget *STI;
James Molloy556763d2014-05-16 14:14:30 +000072 const TargetLowering *TL;
Evan Chengf030f2d2007-03-07 20:30:36 +000073 ARMFunctionInfo *AFI;
Evan Chengd28de672007-03-06 18:02:41 +000074 RegScavenger *RS;
James Molloy92a15072014-05-16 14:11:38 +000075 bool isThumb1, isThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +000076
Craig Topper6bc27bf2014-03-10 02:09:33 +000077 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng10043e22007-01-19 07:51:42 +000078
Craig Topper6bc27bf2014-03-10 02:09:33 +000079 const char *getPassName() const override {
Evan Cheng10043e22007-01-19 07:51:42 +000080 return "ARM load / store optimization pass";
81 }
82
83 private:
84 struct MemOpQueueEntry {
85 int Offset;
Evan Cheng1fb4de82010-06-21 21:21:14 +000086 unsigned Reg;
87 bool isKill;
Evan Cheng10043e22007-01-19 07:51:42 +000088 unsigned Position;
89 MachineBasicBlock::iterator MBBI;
90 bool Merged;
Owen Andersond6c5a742011-03-29 16:45:53 +000091 MemOpQueueEntry(int o, unsigned r, bool k, unsigned p,
Evan Cheng1fb4de82010-06-21 21:21:14 +000092 MachineBasicBlock::iterator i)
93 : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {}
Evan Cheng10043e22007-01-19 07:51:42 +000094 };
95 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
96 typedef MemOpQueue::iterator MemOpQueueIter;
97
Tim Northover569f69d2013-10-10 09:28:20 +000098 void findUsesOfImpDef(SmallVectorImpl<MachineOperand *> &UsesOfImpDefs,
99 const MemOpQueue &MemOps, unsigned DefReg,
100 unsigned RangeBegin, unsigned RangeEnd);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000101 void UpdateBaseRegUses(MachineBasicBlock &MBB,
102 MachineBasicBlock::iterator MBBI,
103 DebugLoc dl, unsigned Base, unsigned WordOffset,
104 ARMCC::CondCodes Pred, unsigned PredReg);
Evan Cheng31587902009-06-05 19:08:58 +0000105 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Matthias Braunfa3872e2015-05-18 20:27:55 +0000106 int Offset, unsigned Base, bool BaseKill, unsigned Opcode,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000107 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000108 DebugLoc dl,
109 ArrayRef<std::pair<unsigned, bool> > Regs,
110 ArrayRef<unsigned> ImpDefs);
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000111 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000112 MemOpQueue &MemOps,
113 unsigned memOpsBegin,
114 unsigned memOpsEnd,
115 unsigned insertAfter,
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000116 int Offset,
117 unsigned Base,
118 bool BaseKill,
Matthias Braunfa3872e2015-05-18 20:27:55 +0000119 unsigned Opcode,
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000120 ARMCC::CondCodes Pred,
121 unsigned PredReg,
122 unsigned Scratch,
123 DebugLoc dl,
Craig Topperb94011f2013-07-14 04:42:23 +0000124 SmallVectorImpl<MachineBasicBlock::iterator> &Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000125 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
Matthias Braunfa3872e2015-05-18 20:27:55 +0000126 unsigned Opcode, unsigned Size,
Evan Chengc154c112009-06-05 17:56:14 +0000127 ARMCC::CondCodes Pred, unsigned PredReg,
128 unsigned Scratch, MemOpQueue &MemOps,
Craig Topperb94011f2013-07-14 04:42:23 +0000129 SmallVectorImpl<MachineBasicBlock::iterator> &Merges);
Evan Cheng977195e2007-03-08 02:55:08 +0000130 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng1283c6a2009-06-15 08:28:29 +0000131 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
132 MachineBasicBlock::iterator &MBBI);
Evan Cheng4605e8a2009-07-09 23:11:34 +0000133 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
134 MachineBasicBlock::iterator MBBI,
135 const TargetInstrInfo *TII,
136 bool &Advance,
137 MachineBasicBlock::iterator &I);
138 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
139 MachineBasicBlock::iterator MBBI,
140 bool &Advance,
141 MachineBasicBlock::iterator &I);
Evan Cheng10043e22007-01-19 07:51:42 +0000142 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
143 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
144 };
Devang Patel8c78a0b2007-05-03 01:11:54 +0000145 char ARMLoadStoreOpt::ID = 0;
Evan Cheng10043e22007-01-19 07:51:42 +0000146}
147
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000148static bool definesCPSR(const MachineInstr *MI) {
149 for (const auto &MO : MI->operands()) {
150 if (!MO.isReg())
151 continue;
152 if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead())
153 // If the instruction has live CPSR def, then it's not safe to fold it
154 // into load / store.
155 return true;
156 }
157
158 return false;
159}
160
161static int getMemoryOpOffset(const MachineInstr *MI) {
Matthias Braunfa3872e2015-05-18 20:27:55 +0000162 unsigned Opcode = MI->getOpcode();
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000163 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
164 unsigned NumOperands = MI->getDesc().getNumOperands();
165 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
166
167 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
168 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
169 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 ||
170 Opcode == ARM::LDRi12 || Opcode == ARM::STRi12)
171 return OffField;
172
173 // Thumb1 immediate offsets are scaled by 4
Renato Golinb9887ef2015-02-25 14:41:06 +0000174 if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi ||
175 Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi)
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000176 return OffField * 4;
177
178 int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField)
179 : ARM_AM::getAM5Offset(OffField) * 4;
180 ARM_AM::AddrOpc Op = isAM3 ? ARM_AM::getAM3Op(OffField)
181 : ARM_AM::getAM5Op(OffField);
182
183 if (Op == ARM_AM::sub)
184 return -Offset;
185
186 return Offset;
187}
188
Matthias Braunfa3872e2015-05-18 20:27:55 +0000189static int getLoadStoreMultipleOpcode(unsigned Opcode, ARM_AM::AMSubMode Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +0000190 switch (Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000191 default: llvm_unreachable("Unhandled opcode!");
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000192 case ARM::LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000193 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000194 switch (Mode) {
195 default: llvm_unreachable("Unhandled submode!");
196 case ARM_AM::ia: return ARM::LDMIA;
197 case ARM_AM::da: return ARM::LDMDA;
198 case ARM_AM::db: return ARM::LDMDB;
199 case ARM_AM::ib: return ARM::LDMIB;
200 }
Jim Grosbach338de3e2010-10-27 23:12:14 +0000201 case ARM::STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000202 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000203 switch (Mode) {
204 default: llvm_unreachable("Unhandled submode!");
205 case ARM_AM::ia: return ARM::STMIA;
206 case ARM_AM::da: return ARM::STMDA;
207 case ARM_AM::db: return ARM::STMDB;
208 case ARM_AM::ib: return ARM::STMIB;
209 }
James Molloy556763d2014-05-16 14:14:30 +0000210 case ARM::tLDRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000211 case ARM::tLDRspi:
James Molloy556763d2014-05-16 14:14:30 +0000212 // tLDMIA is writeback-only - unless the base register is in the input
213 // reglist.
214 ++NumLDMGened;
215 switch (Mode) {
216 default: llvm_unreachable("Unhandled submode!");
217 case ARM_AM::ia: return ARM::tLDMIA;
218 }
219 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000220 case ARM::tSTRspi:
James Molloy556763d2014-05-16 14:14:30 +0000221 // There is no non-writeback tSTMIA either.
222 ++NumSTMGened;
223 switch (Mode) {
224 default: llvm_unreachable("Unhandled submode!");
225 case ARM_AM::ia: return ARM::tSTMIA_UPD;
226 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000227 case ARM::t2LDRi8:
228 case ARM::t2LDRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000229 ++NumLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000230 switch (Mode) {
231 default: llvm_unreachable("Unhandled submode!");
232 case ARM_AM::ia: return ARM::t2LDMIA;
233 case ARM_AM::db: return ARM::t2LDMDB;
234 }
Evan Cheng4605e8a2009-07-09 23:11:34 +0000235 case ARM::t2STRi8:
236 case ARM::t2STRi12:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000237 ++NumSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000238 switch (Mode) {
239 default: llvm_unreachable("Unhandled submode!");
240 case ARM_AM::ia: return ARM::t2STMIA;
241 case ARM_AM::db: return ARM::t2STMDB;
242 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000243 case ARM::VLDRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000244 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000245 switch (Mode) {
246 default: llvm_unreachable("Unhandled submode!");
247 case ARM_AM::ia: return ARM::VLDMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000248 case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000249 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000250 case ARM::VSTRS:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000251 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000252 switch (Mode) {
253 default: llvm_unreachable("Unhandled submode!");
254 case ARM_AM::ia: return ARM::VSTMSIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000255 case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000256 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000257 case ARM::VLDRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000258 ++NumVLDMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000259 switch (Mode) {
260 default: llvm_unreachable("Unhandled submode!");
261 case ARM_AM::ia: return ARM::VLDMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000262 case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000263 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000264 case ARM::VSTRD:
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000265 ++NumVSTMGened;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000266 switch (Mode) {
267 default: llvm_unreachable("Unhandled submode!");
268 case ARM_AM::ia: return ARM::VSTMDIA;
Owen Andersond6c5a742011-03-29 16:45:53 +0000269 case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000270 }
Evan Cheng10043e22007-01-19 07:51:42 +0000271 }
Evan Cheng10043e22007-01-19 07:51:42 +0000272}
273
Bill Wendlingb100f912010-11-17 05:31:09 +0000274namespace llvm {
275 namespace ARM_AM {
276
Matthias Braunfa3872e2015-05-18 20:27:55 +0000277AMSubMode getLoadStoreMultipleSubMode(unsigned Opcode) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000278 switch (Opcode) {
279 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000280 case ARM::LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000281 case ARM::LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000282 case ARM::LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000283 case ARM::STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000284 case ARM::STMIA_UPD:
James Molloy556763d2014-05-16 14:14:30 +0000285 case ARM::tLDMIA:
286 case ARM::tLDMIA_UPD:
287 case ARM::tSTMIA_UPD:
Bill Wendlingb9bd5942010-11-18 19:44:29 +0000288 case ARM::t2LDMIA_RET:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000289 case ARM::t2LDMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000290 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000291 case ARM::t2STMIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000292 case ARM::t2STMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000293 case ARM::VLDMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000294 case ARM::VLDMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000295 case ARM::VSTMSIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000296 case ARM::VSTMSIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000297 case ARM::VLDMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000298 case ARM::VLDMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000299 case ARM::VSTMDIA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000300 case ARM::VSTMDIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000301 return ARM_AM::ia;
302
303 case ARM::LDMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000304 case ARM::LDMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000305 case ARM::STMDA:
Bill Wendling11cc1762010-11-17 19:16:20 +0000306 case ARM::STMDA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000307 return ARM_AM::da;
308
309 case ARM::LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000310 case ARM::LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000311 case ARM::STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000312 case ARM::STMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000313 case ARM::t2LDMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000314 case ARM::t2LDMDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000315 case ARM::t2STMDB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000316 case ARM::t2STMDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000317 case ARM::VLDMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000318 case ARM::VSTMSDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000319 case ARM::VLDMDDB_UPD:
Bill Wendling11cc1762010-11-17 19:16:20 +0000320 case ARM::VSTMDDB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000321 return ARM_AM::db;
322
323 case ARM::LDMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000324 case ARM::LDMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000325 case ARM::STMIB:
Bill Wendling11cc1762010-11-17 19:16:20 +0000326 case ARM::STMIB_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000327 return ARM_AM::ib;
328 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000329}
330
Bill Wendlingb100f912010-11-17 05:31:09 +0000331 } // end namespace ARM_AM
332} // end namespace llvm
333
James Molloy556763d2014-05-16 14:14:30 +0000334static bool isT1i32Load(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000335 return Opc == ARM::tLDRi || Opc == ARM::tLDRspi;
James Molloy556763d2014-05-16 14:14:30 +0000336}
337
Evan Cheng71756e72009-08-04 01:43:45 +0000338static bool isT2i32Load(unsigned Opc) {
339 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
340}
341
Evan Cheng4605e8a2009-07-09 23:11:34 +0000342static bool isi32Load(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000343 return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ;
344}
345
346static bool isT1i32Store(unsigned Opc) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000347 return Opc == ARM::tSTRi || Opc == ARM::tSTRspi;
Evan Cheng71756e72009-08-04 01:43:45 +0000348}
349
350static bool isT2i32Store(unsigned Opc) {
351 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000352}
353
354static bool isi32Store(unsigned Opc) {
James Molloy556763d2014-05-16 14:14:30 +0000355 return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc);
356}
357
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000358static unsigned getImmScale(unsigned Opc) {
359 switch (Opc) {
360 default: llvm_unreachable("Unhandled opcode!");
361 case ARM::tLDRi:
362 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000363 case ARM::tLDRspi:
364 case ARM::tSTRspi:
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000365 return 1;
366 case ARM::tLDRHi:
367 case ARM::tSTRHi:
368 return 2;
369 case ARM::tLDRBi:
370 case ARM::tSTRBi:
371 return 4;
372 }
373}
374
375/// Update future uses of the base register with the offset introduced
376/// due to writeback. This function only works on Thumb1.
377void
378ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB,
379 MachineBasicBlock::iterator MBBI,
380 DebugLoc dl, unsigned Base,
381 unsigned WordOffset,
382 ARMCC::CondCodes Pred, unsigned PredReg) {
383 assert(isThumb1 && "Can only update base register uses for Thumb1!");
384 // Start updating any instructions with immediate offsets. Insert a SUB before
385 // the first non-updateable instruction (if any).
386 for (; MBBI != MBB.end(); ++MBBI) {
387 bool InsertSub = false;
388 unsigned Opc = MBBI->getOpcode();
389
390 if (MBBI->readsRegister(Base)) {
391 int Offset;
392 bool IsLoad =
393 Opc == ARM::tLDRi || Opc == ARM::tLDRHi || Opc == ARM::tLDRBi;
394 bool IsStore =
395 Opc == ARM::tSTRi || Opc == ARM::tSTRHi || Opc == ARM::tSTRBi;
396
397 if (IsLoad || IsStore) {
398 // Loads and stores with immediate offsets can be updated, but only if
399 // the new offset isn't negative.
400 // The MachineOperand containing the offset immediate is the last one
401 // before predicates.
402 MachineOperand &MO =
403 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
404 // The offsets are scaled by 1, 2 or 4 depending on the Opcode.
405 Offset = MO.getImm() - WordOffset * getImmScale(Opc);
406
407 // If storing the base register, it needs to be reset first.
408 unsigned InstrSrcReg = MBBI->getOperand(0).getReg();
409
410 if (Offset >= 0 && !(IsStore && InstrSrcReg == Base))
411 MO.setImm(Offset);
412 else
413 InsertSub = true;
414
415 } else if ((Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) &&
416 !definesCPSR(MBBI)) {
417 // SUBS/ADDS using this register, with a dead def of the CPSR.
418 // Merge it with the update; if the merged offset is too large,
419 // insert a new sub instead.
420 MachineOperand &MO =
421 MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3);
422 Offset = (Opc == ARM::tSUBi8) ?
423 MO.getImm() + WordOffset * 4 :
424 MO.getImm() - WordOffset * 4 ;
425 if (Offset >= 0 && TL->isLegalAddImmediate(Offset)) {
426 // FIXME: Swap ADDS<->SUBS if Offset < 0, erase instruction if
427 // Offset == 0.
428 MO.setImm(Offset);
429 // The base register has now been reset, so exit early.
430 return;
431 } else {
432 InsertSub = true;
433 }
434
435 } else {
436 // Can't update the instruction.
437 InsertSub = true;
438 }
439
440 } else if (definesCPSR(MBBI) || MBBI->isCall() || MBBI->isBranch()) {
441 // Since SUBS sets the condition flags, we can't place the base reset
442 // after an instruction that has a live CPSR def.
443 // The base register might also contain an argument for a function call.
444 InsertSub = true;
445 }
446
447 if (InsertSub) {
448 // An instruction above couldn't be updated, so insert a sub.
449 AddDefaultT1CC(BuildMI(MBB, MBBI, dl, TII->get(ARM::tSUBi8), Base), true)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000450 .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000451 return;
452 }
453
454 if (MBBI->killsRegister(Base))
455 // Register got killed. Stop updating.
456 return;
457 }
458
459 // End of block was reached.
460 if (MBB.succ_size() > 0) {
461 // FIXME: Because of a bug, live registers are sometimes missing from
462 // the successor blocks' live-in sets. This means we can't trust that
463 // information and *always* have to reset at the end of a block.
464 // See PR21029.
465 if (MBBI != MBB.end()) --MBBI;
466 AddDefaultT1CC(
467 BuildMI(MBB, MBBI, dl, TII->get(ARM::tSUBi8), Base), true)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000468 .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg);
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000469 }
470}
471
Evan Cheng31587902009-06-05 19:08:58 +0000472/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Cheng10043e22007-01-19 07:51:42 +0000473/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000474/// It returns true if the transformation is done.
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000475bool
Evan Cheng31587902009-06-05 19:08:58 +0000476ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000477 MachineBasicBlock::iterator MBBI,
478 int Offset, unsigned Base, bool BaseKill,
Matthias Braunfa3872e2015-05-18 20:27:55 +0000479 unsigned Opcode, ARMCC::CondCodes Pred,
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000480 unsigned PredReg, unsigned Scratch, DebugLoc dl,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000481 ArrayRef<std::pair<unsigned, bool> > Regs,
482 ArrayRef<unsigned> ImpDefs) {
Evan Cheng10043e22007-01-19 07:51:42 +0000483 // Only a single register to load / store. Don't bother.
484 unsigned NumRegs = Regs.size();
485 if (NumRegs <= 1)
486 return false;
487
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000488 // For Thumb1 targets, it might be necessary to clobber the CPSR to merge.
489 // Compute liveness information for that register to make the decision.
490 bool SafeToClobberCPSR = !isThumb1 ||
491 (MBB.computeRegisterLiveness(TRI, ARM::CPSR, std::prev(MBBI), 15) ==
492 MachineBasicBlock::LQR_Dead);
493
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000494 bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback.
495
496 // Exception: If the base register is in the input reglist, Thumb1 LDM is
497 // non-writeback.
498 // It's also not possible to merge an STR of the base register in Thumb1.
499 if (isThumb1)
Matthias Braunaa9fa352015-05-27 05:12:40 +0000500 for (const std::pair<unsigned, bool> &R : Regs)
501 if (Base == R.first) {
Renato Golinb9887ef2015-02-25 14:41:06 +0000502 assert(Base != ARM::SP && "Thumb1 does not allow SP in register list");
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000503 if (Opcode == ARM::tLDRi) {
504 Writeback = false;
505 break;
506 } else if (Opcode == ARM::tSTRi) {
507 return false;
508 }
509 }
510
Evan Cheng10043e22007-01-19 07:51:42 +0000511 ARM_AM::AMSubMode Mode = ARM_AM::ia;
James Molloy556763d2014-05-16 14:14:30 +0000512 // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA.
Bob Wilson13ce07f2010-08-27 23:18:17 +0000513 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
James Molloy556763d2014-05-16 14:14:30 +0000514 bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1;
515
James Molloybb73c232014-05-16 14:08:46 +0000516 if (Offset == 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000517 Mode = ARM_AM::ib;
James Molloybb73c232014-05-16 14:08:46 +0000518 } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) {
Evan Cheng10043e22007-01-19 07:51:42 +0000519 Mode = ARM_AM::da;
James Molloy556763d2014-05-16 14:14:30 +0000520 } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) {
Bob Wilsonca5af122010-08-27 23:57:52 +0000521 // VLDM/VSTM do not support DB mode without also updating the base reg.
Evan Cheng10043e22007-01-19 07:51:42 +0000522 Mode = ARM_AM::db;
Renato Golinb9887ef2015-02-25 14:41:06 +0000523 } else if (Offset != 0 || Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) {
James Molloybb73c232014-05-16 14:08:46 +0000524 // Check if this is a supported opcode before inserting instructions to
Owen Anderson7ac53ad2011-03-29 20:27:38 +0000525 // calculate a new base register.
526 if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false;
527
Evan Cheng10043e22007-01-19 07:51:42 +0000528 // If starting offset isn't zero, insert a MI to materialize a new base.
529 // But only do so if it is cost effective, i.e. merging more than two
530 // loads / stores.
531 if (NumRegs <= 2)
532 return false;
533
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000534 // On Thumb1, it's not worth materializing a new base register without
535 // clobbering the CPSR (i.e. not using ADDS/SUBS).
536 if (!SafeToClobberCPSR)
537 return false;
538
Evan Cheng10043e22007-01-19 07:51:42 +0000539 unsigned NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000540 if (isi32Load(Opcode)) {
Evan Cheng10043e22007-01-19 07:51:42 +0000541 // If it is a load, then just use one of the destination register to
542 // use as the new base.
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000543 NewBase = Regs[NumRegs-1].first;
James Molloybb73c232014-05-16 14:08:46 +0000544 } else {
Evan Cheng2818fdd2007-03-07 02:38:05 +0000545 // Use the scratch register to use as a new base.
546 NewBase = Scratch;
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000547 if (NewBase == 0)
548 return false;
Evan Cheng10043e22007-01-19 07:51:42 +0000549 }
James Molloy556763d2014-05-16 14:14:30 +0000550
551 int BaseOpc =
552 isThumb2 ? ARM::t2ADDri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000553 (isThumb1 && Base == ARM::SP) ? ARM::tADDrSPi :
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000554 (isThumb1 && Offset < 8) ? ARM::tADDi3 :
James Molloy556763d2014-05-16 14:14:30 +0000555 isThumb1 ? ARM::tADDi8 : ARM::ADDri;
556
Evan Cheng10043e22007-01-19 07:51:42 +0000557 if (Offset < 0) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000558 Offset = - Offset;
James Molloy556763d2014-05-16 14:14:30 +0000559 BaseOpc =
560 isThumb2 ? ARM::t2SUBri :
Renato Golinb9887ef2015-02-25 14:41:06 +0000561 (isThumb1 && Offset < 8 && Base != ARM::SP) ? ARM::tSUBi3 :
James Molloy556763d2014-05-16 14:14:30 +0000562 isThumb1 ? ARM::tSUBi8 : ARM::SUBri;
Evan Cheng10043e22007-01-19 07:51:42 +0000563 }
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000564
James Molloy556763d2014-05-16 14:14:30 +0000565 if (!TL->isLegalAddImmediate(Offset))
566 // FIXME: Try add with register operand?
567 return false; // Probably not worth it then.
568
569 if (isThumb1) {
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000570 // Thumb1: depending on immediate size, use either
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000571 // ADDS NewBase, Base, #imm3
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000572 // or
Moritz Rotheef9f4d2014-09-16 16:25:07 +0000573 // MOV NewBase, Base
574 // ADDS NewBase, #imm8.
Renato Golinb9887ef2015-02-25 14:41:06 +0000575 if (Base != NewBase &&
576 (BaseOpc == ARM::tADDi8 || BaseOpc == ARM::tSUBi8)) {
James Molloy556763d2014-05-16 14:14:30 +0000577 // Need to insert a MOV to the new base first.
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000578 if (isARMLowRegister(NewBase) && isARMLowRegister(Base) &&
Eric Christopher1b21f002015-01-29 00:19:33 +0000579 !STI->hasV6Ops()) {
Jonathan Roelofs229eb4c2015-01-21 22:39:43 +0000580 // thumbv4t doesn't have lo->lo copies, and we can't predicate tMOVSr
581 if (Pred != ARMCC::AL)
582 return false;
583 BuildMI(MBB, MBBI, dl, TII->get(ARM::tMOVSr), NewBase)
584 .addReg(Base, getKillRegState(BaseKill));
585 } else
586 BuildMI(MBB, MBBI, dl, TII->get(ARM::tMOVr), NewBase)
587 .addReg(Base, getKillRegState(BaseKill))
588 .addImm(Pred).addReg(PredReg);
589
Moritz Rothdfdda0d2014-08-21 17:11:03 +0000590 // Set up BaseKill and Base correctly to insert the ADDS/SUBS below.
591 Base = NewBase;
592 BaseKill = false;
James Molloy556763d2014-05-16 14:14:30 +0000593 }
Renato Golinb9887ef2015-02-25 14:41:06 +0000594 if (BaseOpc == ARM::tADDrSPi) {
595 assert(Offset % 4 == 0 && "tADDrSPi offset is scaled by 4");
596 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
597 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset/4)
598 .addImm(Pred).addReg(PredReg);
599 } else
600 AddDefaultT1CC(BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase), true)
601 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
602 .addImm(Pred).addReg(PredReg);
James Molloy556763d2014-05-16 14:14:30 +0000603 } else {
604 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
605 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
606 .addImm(Pred).addReg(PredReg).addReg(0);
607 }
Evan Cheng10043e22007-01-19 07:51:42 +0000608 Base = NewBase;
James Molloybb73c232014-05-16 14:08:46 +0000609 BaseKill = true; // New base is always killed straight away.
Evan Cheng10043e22007-01-19 07:51:42 +0000610 }
611
Bob Wilsonba75e812010-03-16 00:31:15 +0000612 bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS ||
613 Opcode == ARM::VLDRD);
James Molloy556763d2014-05-16 14:14:30 +0000614
615 // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with
616 // base register writeback.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000617 Opcode = getLoadStoreMultipleOpcode(Opcode, Mode);
Owen Andersonc48981f2011-03-29 17:42:25 +0000618 if (!Opcode) return false;
James Molloy556763d2014-05-16 14:14:30 +0000619
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000620 // Check if a Thumb1 LDM/STM merge is safe. This is the case if:
621 // - There is no writeback (LDM of base register),
622 // - the base register is killed by the merged instruction,
623 // - or it's safe to overwrite the condition flags, i.e. to insert a SUBS
624 // to reset the base register.
625 // Otherwise, don't merge.
626 // It's safe to return here since the code to materialize a new base register
627 // above is also conditional on SafeToClobberCPSR.
628 if (isThumb1 && !SafeToClobberCPSR && Writeback && !BaseKill)
629 return false;
Moritz Roth8f376562014-08-15 17:00:30 +0000630
James Molloy556763d2014-05-16 14:14:30 +0000631 MachineInstrBuilder MIB;
632
633 if (Writeback) {
634 if (Opcode == ARM::tLDMIA)
635 // Update tLDMIA with writeback if necessary.
636 Opcode = ARM::tLDMIA_UPD;
637
James Molloy556763d2014-05-16 14:14:30 +0000638 MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode));
639
640 // Thumb1: we might need to set base writeback when building the MI.
641 MIB.addReg(Base, getDefRegState(true))
642 .addReg(Base, getKillRegState(BaseKill));
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000643
644 // The base isn't dead after a merged instruction with writeback.
645 // Insert a sub instruction after the newly formed instruction to reset.
646 if (!BaseKill)
647 UpdateBaseRegUses(MBB, MBBI, dl, Base, NumRegs, Pred, PredReg);
648
James Molloy556763d2014-05-16 14:14:30 +0000649 } else {
650 // No writeback, simply build the MachineInstr.
651 MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode));
652 MIB.addReg(Base, getKillRegState(BaseKill));
653 }
654
655 MIB.addImm(Pred).addReg(PredReg);
656
Matthias Braunaa9fa352015-05-27 05:12:40 +0000657 for (const std::pair<unsigned, bool> &R : Regs)
658 MIB = MIB.addReg(R.first, getDefRegState(isDef)
659 | getKillRegState(R.second));
Evan Cheng10043e22007-01-19 07:51:42 +0000660
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000661 // Add implicit defs for super-registers.
Matthias Braunaa9fa352015-05-27 05:12:40 +0000662 for (unsigned ImpDef : ImpDefs)
663 MIB.addReg(ImpDef, RegState::ImplicitDefine);
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000664
Evan Cheng10043e22007-01-19 07:51:42 +0000665 return true;
666}
667
Tim Northover569f69d2013-10-10 09:28:20 +0000668/// \brief Find all instructions using a given imp-def within a range.
669///
670/// We are trying to combine a range of instructions, one of which (located at
671/// position RangeBegin) implicitly defines a register. The final LDM/STM will
672/// be placed at RangeEnd, and so any uses of this definition between RangeStart
673/// and RangeEnd must be modified to use an undefined value.
674///
675/// The live range continues until we find a second definition or one of the
676/// uses we find is a kill. Unfortunately MemOps is not sorted by Position, so
677/// we must consider all uses and decide which are relevant in a second pass.
678void ARMLoadStoreOpt::findUsesOfImpDef(
679 SmallVectorImpl<MachineOperand *> &UsesOfImpDefs, const MemOpQueue &MemOps,
680 unsigned DefReg, unsigned RangeBegin, unsigned RangeEnd) {
681 std::map<unsigned, MachineOperand *> Uses;
682 unsigned LastLivePos = RangeEnd;
683
684 // First we find all uses of this register with Position between RangeBegin
685 // and RangeEnd, any or all of these could be uses of a definition at
686 // RangeBegin. We also record the latest position a definition at RangeBegin
687 // would be considered live.
688 for (unsigned i = 0; i < MemOps.size(); ++i) {
689 MachineInstr &MI = *MemOps[i].MBBI;
690 unsigned MIPosition = MemOps[i].Position;
691 if (MIPosition <= RangeBegin || MIPosition > RangeEnd)
692 continue;
693
694 // If this instruction defines the register, then any later use will be of
695 // that definition rather than ours.
696 if (MI.definesRegister(DefReg))
697 LastLivePos = std::min(LastLivePos, MIPosition);
698
699 MachineOperand *UseOp = MI.findRegisterUseOperand(DefReg);
700 if (!UseOp)
701 continue;
702
703 // If this instruction kills the register then (assuming liveness is
704 // correct when we start) we don't need to think about anything after here.
705 if (UseOp->isKill())
706 LastLivePos = std::min(LastLivePos, MIPosition);
707
708 Uses[MIPosition] = UseOp;
709 }
710
711 // Now we traverse the list of all uses, and append the ones that actually use
712 // our definition to the requested list.
713 for (std::map<unsigned, MachineOperand *>::iterator I = Uses.begin(),
714 E = Uses.end();
715 I != E; ++I) {
716 // List is sorted by position so once we've found one out of range there
717 // will be no more to consider.
718 if (I->first > LastLivePos)
719 break;
720 UsesOfImpDefs.push_back(I->second);
721 }
722}
723
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000724// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
725// success.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000726void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB,
727 MemOpQueue &memOps,
728 unsigned memOpsBegin, unsigned memOpsEnd,
729 unsigned insertAfter, int Offset,
730 unsigned Base, bool BaseKill,
Matthias Braunfa3872e2015-05-18 20:27:55 +0000731 unsigned Opcode,
Evan Cheng1fb4de82010-06-21 21:21:14 +0000732 ARMCC::CondCodes Pred, unsigned PredReg,
733 unsigned Scratch,
734 DebugLoc dl,
Craig Topperb94011f2013-07-14 04:42:23 +0000735 SmallVectorImpl<MachineBasicBlock::iterator> &Merges) {
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000736 // First calculate which of the registers should be killed by the merged
737 // instruction.
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000738 const unsigned insertPos = memOps[insertAfter].Position;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000739 SmallSet<unsigned, 4> KilledRegs;
740 DenseMap<unsigned, unsigned> Killer;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000741 for (unsigned i = 0, e = memOps.size(); i != e; ++i) {
742 if (i == memOpsBegin) {
743 i = memOpsEnd;
744 if (i == e)
745 break;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000746 }
Evan Cheng1fb4de82010-06-21 21:21:14 +0000747 if (memOps[i].Position < insertPos && memOps[i].isKill) {
748 unsigned Reg = memOps[i].Reg;
749 KilledRegs.insert(Reg);
750 Killer[Reg] = i;
751 }
752 }
753
754 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000755 SmallVector<unsigned, 8> ImpDefs;
Tim Northover569f69d2013-10-10 09:28:20 +0000756 SmallVector<MachineOperand *, 8> UsesOfImpDefs;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000757 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Evan Cheng1fb4de82010-06-21 21:21:14 +0000758 unsigned Reg = memOps[i].Reg;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000759 // If we are inserting the merged operation after an operation that
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000760 // uses the same register, make sure to transfer any kill flag.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000761 bool isKill = memOps[i].isKill || KilledRegs.count(Reg);
Jakob Stoklund Olesen398932a2009-12-23 21:34:03 +0000762 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000763
764 // Collect any implicit defs of super-registers. They must be preserved.
Matthias Braune41e1462015-05-29 02:56:46 +0000765 for (const MachineOperand &MO : memOps[i].MBBI->operands()) {
766 if (!MO.isReg() || !MO.isDef() || !MO.isImplicit() || MO.isDead())
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000767 continue;
Matthias Braune41e1462015-05-29 02:56:46 +0000768 unsigned DefReg = MO.getReg();
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000769 if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) == ImpDefs.end())
770 ImpDefs.push_back(DefReg);
Tim Northover569f69d2013-10-10 09:28:20 +0000771
772 // There may be other uses of the definition between this instruction and
773 // the eventual LDM/STM position. These should be marked undef if the
774 // merge takes place.
775 findUsesOfImpDef(UsesOfImpDefs, memOps, DefReg, memOps[i].Position,
776 insertPos);
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000777 }
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000778 }
779
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000780 // Try to do the merge.
781 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000782 ++Loc;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000783 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesencdee3262012-03-28 22:50:56 +0000784 Pred, PredReg, Scratch, dl, Regs, ImpDefs))
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000785 return;
Jakob Stoklund Olesen64870c52009-12-23 21:28:31 +0000786
787 // Merge succeeded, update records.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000788 Merges.push_back(std::prev(Loc));
Tim Northover569f69d2013-10-10 09:28:20 +0000789
790 // In gathering loads together, we may have moved the imp-def of a register
791 // past one of its uses. This is OK, since we know better than the rest of
792 // LLVM what's OK with ARM loads and stores; but we still have to adjust the
793 // affected uses.
794 for (SmallVectorImpl<MachineOperand *>::iterator I = UsesOfImpDefs.begin(),
795 E = UsesOfImpDefs.end();
James Molloybb73c232014-05-16 14:08:46 +0000796 I != E; ++I)
Tim Northover569f69d2013-10-10 09:28:20 +0000797 (*I)->setIsUndef();
798
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000799 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000800 // Remove kill flags from any memops that come before insertPos.
Evan Cheng1fb4de82010-06-21 21:21:14 +0000801 if (Regs[i-memOpsBegin].second) {
802 unsigned Reg = Regs[i-memOpsBegin].first;
803 if (KilledRegs.count(Reg)) {
804 unsigned j = Killer[Reg];
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000805 int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true);
806 assert(Idx >= 0 && "Cannot find killing operand");
807 memOps[j].MBBI->getOperand(Idx).setIsKill(false);
Jakob Stoklund Olesen4d30f902010-08-30 21:52:40 +0000808 memOps[j].isKill = false;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000809 }
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000810 memOps[i].isKill = true;
Evan Cheng1fb4de82010-06-21 21:21:14 +0000811 }
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000812 MBB.erase(memOps[i].MBBI);
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000813 // Update this memop to refer to the merged instruction.
814 // We may need to move kill flags again.
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000815 memOps[i].Merged = true;
Jakob Stoklund Olesend9c80ef2011-02-15 19:51:58 +0000816 memOps[i].MBBI = Merges.back();
817 memOps[i].Position = insertPos;
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000818 }
Moritz Rothf5d0c7c2014-09-24 16:35:50 +0000819
820 // Update memOps offsets, since they may have been modified by MergeOps.
821 for (auto &MemOp : memOps) {
822 MemOp.Offset = getMemoryOpOffset(MemOp.MBBI);
823 }
Jakob Stoklund Olesen655e4e62009-12-23 21:28:23 +0000824}
825
Evan Cheng41bc2fd2007-03-06 21:59:20 +0000826/// MergeLDR_STR - Merge a number of load / store instructions into one or more
827/// load / store multiple instructions.
Evan Chengc154c112009-06-05 17:56:14 +0000828void
Evan Cheng2818fdd2007-03-07 02:38:05 +0000829ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Matthias Braunfa3872e2015-05-18 20:27:55 +0000830 unsigned Base, unsigned Opcode, unsigned Size,
Craig Topperb94011f2013-07-14 04:42:23 +0000831 ARMCC::CondCodes Pred, unsigned PredReg,
832 unsigned Scratch, MemOpQueue &MemOps,
833 SmallVectorImpl<MachineBasicBlock::iterator> &Merges) {
Bob Wilson13ce07f2010-08-27 23:18:17 +0000834 bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +0000835 int Offset = MemOps[SIndex].Offset;
836 int SOffset = Offset;
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000837 unsigned insertAfter = SIndex;
Evan Cheng10043e22007-01-19 07:51:42 +0000838 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng7fce2cf2009-06-05 18:19:23 +0000839 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000840 const MachineOperand &PMO = Loc->getOperand(0);
841 unsigned PReg = PMO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000842 unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg);
Jim Grosbachbf598592010-03-26 18:41:09 +0000843 unsigned Count = 1;
Bob Wilsond135c692011-04-05 23:03:25 +0000844 unsigned Limit = ~0U;
Moritz Roth378a43b2014-08-15 17:00:20 +0000845 bool BaseKill = false;
Bob Wilsond135c692011-04-05 23:03:25 +0000846 // vldm / vstm limit are 32 for S variants, 16 for D variants.
847
848 switch (Opcode) {
849 default: break;
850 case ARM::VSTRS:
851 Limit = 32;
852 break;
853 case ARM::VSTRD:
854 Limit = 16;
855 break;
856 case ARM::VLDRD:
857 Limit = 16;
858 break;
859 case ARM::VLDRS:
860 Limit = 32;
861 break;
862 }
Evan Cheng0f7cbe82007-05-15 01:29:07 +0000863
Evan Cheng10043e22007-01-19 07:51:42 +0000864 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
865 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen0fa4fe02009-12-23 21:28:42 +0000866 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
867 unsigned Reg = MO.getReg();
Eric Christopher6ac277c2012-08-09 22:10:21 +0000868 unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg);
Bob Wilsond135c692011-04-05 23:03:25 +0000869 // Register numbers must be in ascending order. For VFP / NEON load and
870 // store multiples, the registers must also be consecutive and within the
871 // limit on the number of registers per instruction.
Evan Cheng439bda92010-02-12 22:17:21 +0000872 if (Reg != ARM::SP &&
873 NewOffset == Offset + (int)Size &&
Bob Wilsond135c692011-04-05 23:03:25 +0000874 ((isNotVFP && RegNum > PRegNum) ||
Arnold Schwaighoferd7e8d922013-09-04 17:41:16 +0000875 ((Count < Limit) && RegNum == PRegNum+1)) &&
876 // On Swift we don't want vldm/vstm to start with a odd register num
877 // because Q register unaligned vldm/vstm need more uops.
878 (!STI->isSwift() || isNotVFP || Count != 1 || !(PRegNum & 0x1))) {
Evan Cheng10043e22007-01-19 07:51:42 +0000879 Offset += Size;
Evan Cheng10043e22007-01-19 07:51:42 +0000880 PRegNum = RegNum;
Jim Grosbachbf598592010-03-26 18:41:09 +0000881 ++Count;
Evan Cheng10043e22007-01-19 07:51:42 +0000882 } else {
883 // Can't merge this in. Try merge the earlier ones first.
Moritz Roth378a43b2014-08-15 17:00:20 +0000884 // We need to compute BaseKill here because the MemOps may have been
885 // reordered.
886 BaseKill = Loc->killsRegister(Base);
887
888 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset, Base,
889 BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Chengc154c112009-06-05 17:56:14 +0000890 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
891 MemOps, Merges);
892 return;
Evan Cheng10043e22007-01-19 07:51:42 +0000893 }
894
Moritz Roth378a43b2014-08-15 17:00:20 +0000895 if (MemOps[i].Position > MemOps[insertAfter].Position) {
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000896 insertAfter = i;
Moritz Roth378a43b2014-08-15 17:00:20 +0000897 Loc = MemOps[i].MBBI;
898 }
Evan Cheng10043e22007-01-19 07:51:42 +0000899 }
900
Moritz Roth378a43b2014-08-15 17:00:20 +0000901 BaseKill = Loc->killsRegister(Base);
Jakob Stoklund Olesen8921d4c2009-12-23 21:28:37 +0000902 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
903 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng10043e22007-01-19 07:51:42 +0000904}
905
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000906static bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
907 unsigned Bytes, unsigned Limit,
908 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000909 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000910 if (!MI)
911 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000912
913 bool CheckCPSRDef = false;
914 switch (MI->getOpcode()) {
915 default: return false;
James Molloy556763d2014-05-16 14:14:30 +0000916 case ARM::tSUBi8:
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000917 case ARM::t2SUBri:
918 case ARM::SUBri:
919 CheckCPSRDef = true;
Matthias Braunaa9fa352015-05-27 05:12:40 +0000920 break;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000921 case ARM::tSUBspi:
922 break;
923 }
Evan Cheng71756e72009-08-04 01:43:45 +0000924
925 // Make sure the offset fits in 8 bits.
Bob Wilsonaf371b42010-08-27 21:44:35 +0000926 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng71756e72009-08-04 01:43:45 +0000927 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000928
James Molloy556763d2014-05-16 14:14:30 +0000929 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi ||
930 MI->getOpcode() == ARM::tSUBi8) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000931 if (!(MI->getOperand(0).getReg() == Base &&
932 MI->getOperand(1).getReg() == Base &&
James Molloy556763d2014-05-16 14:14:30 +0000933 (MI->getOperand(2).getImm() * Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000934 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000935 MyPredReg == PredReg))
936 return false;
937
938 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000939}
940
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000941static bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
942 unsigned Bytes, unsigned Limit,
943 ARMCC::CondCodes Pred, unsigned PredReg) {
Evan Cheng94f04c62007-07-05 07:18:20 +0000944 unsigned MyPredReg = 0;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000945 if (!MI)
946 return false;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000947
948 bool CheckCPSRDef = false;
949 switch (MI->getOpcode()) {
950 default: return false;
James Molloy556763d2014-05-16 14:14:30 +0000951 case ARM::tADDi8:
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000952 case ARM::t2ADDri:
953 case ARM::ADDri:
954 CheckCPSRDef = true;
Matthias Braunaa9fa352015-05-27 05:12:40 +0000955 break;
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000956 case ARM::tADDspi:
957 break;
958 }
Evan Cheng71756e72009-08-04 01:43:45 +0000959
Bob Wilsonaf371b42010-08-27 21:44:35 +0000960 if (Bytes == 0 || (Limit && Bytes >= Limit))
Evan Cheng4605e8a2009-07-09 23:11:34 +0000961 // Make sure the offset fits in 8 bits.
Evan Cheng71756e72009-08-04 01:43:45 +0000962 return false;
Evan Cheng4605e8a2009-07-09 23:11:34 +0000963
James Molloy556763d2014-05-16 14:14:30 +0000964 unsigned Scale = (MI->getOpcode() == ARM::tADDspi ||
965 MI->getOpcode() == ARM::tADDi8) ? 4 : 1; // FIXME
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000966 if (!(MI->getOperand(0).getReg() == Base &&
967 MI->getOperand(1).getReg() == Base &&
James Molloy556763d2014-05-16 14:14:30 +0000968 (MI->getOperand(2).getImm() * Scale) == Bytes &&
Craig Topperf6e7e122012-03-27 07:21:54 +0000969 getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng45d8f8a02012-02-07 07:09:28 +0000970 MyPredReg == PredReg))
971 return false;
972
973 return CheckCPSRDef ? !definesCPSR(MI) : true;
Evan Cheng10043e22007-01-19 07:51:42 +0000974}
975
976static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
977 switch (MI->getOpcode()) {
978 default: return 0;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000979 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +0000980 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +0000981 case ARM::tLDRi:
982 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +0000983 case ARM::tLDRspi:
984 case ARM::tSTRspi:
Evan Cheng4605e8a2009-07-09 23:11:34 +0000985 case ARM::t2LDRi8:
986 case ARM::t2LDRi12:
987 case ARM::t2STRi8:
988 case ARM::t2STRi12:
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000989 case ARM::VLDRS:
990 case ARM::VSTRS:
Evan Cheng10043e22007-01-19 07:51:42 +0000991 return 4;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000992 case ARM::VLDRD:
993 case ARM::VSTRD:
Evan Cheng10043e22007-01-19 07:51:42 +0000994 return 8;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000995 case ARM::LDMIA:
996 case ARM::LDMDA:
997 case ARM::LDMDB:
998 case ARM::LDMIB:
999 case ARM::STMIA:
1000 case ARM::STMDA:
1001 case ARM::STMDB:
1002 case ARM::STMIB:
James Molloy556763d2014-05-16 14:14:30 +00001003 case ARM::tLDMIA:
1004 case ARM::tLDMIA_UPD:
1005 case ARM::tSTMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001006 case ARM::t2LDMIA:
1007 case ARM::t2LDMDB:
1008 case ARM::t2STMIA:
1009 case ARM::t2STMDB:
1010 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001011 case ARM::VSTMSIA:
Bob Wilsoned197682010-09-10 18:25:35 +00001012 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001013 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001014 case ARM::VSTMDIA:
Bob Wilsoned197682010-09-10 18:25:35 +00001015 return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8;
Evan Cheng10043e22007-01-19 07:51:42 +00001016 }
1017}
1018
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001019static unsigned getUpdatingLSMultipleOpcode(unsigned Opc,
1020 ARM_AM::AMSubMode Mode) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001021 switch (Opc) {
Bob Wilson947f04b2010-03-13 01:08:20 +00001022 default: llvm_unreachable("Unhandled opcode!");
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001023 case ARM::LDMIA:
1024 case ARM::LDMDA:
1025 case ARM::LDMDB:
1026 case ARM::LDMIB:
1027 switch (Mode) {
1028 default: llvm_unreachable("Unhandled submode!");
1029 case ARM_AM::ia: return ARM::LDMIA_UPD;
1030 case ARM_AM::ib: return ARM::LDMIB_UPD;
1031 case ARM_AM::da: return ARM::LDMDA_UPD;
1032 case ARM_AM::db: return ARM::LDMDB_UPD;
1033 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001034 case ARM::STMIA:
1035 case ARM::STMDA:
1036 case ARM::STMDB:
1037 case ARM::STMIB:
1038 switch (Mode) {
1039 default: llvm_unreachable("Unhandled submode!");
1040 case ARM_AM::ia: return ARM::STMIA_UPD;
1041 case ARM_AM::ib: return ARM::STMIB_UPD;
1042 case ARM_AM::da: return ARM::STMDA_UPD;
1043 case ARM_AM::db: return ARM::STMDB_UPD;
1044 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001045 case ARM::t2LDMIA:
1046 case ARM::t2LDMDB:
1047 switch (Mode) {
1048 default: llvm_unreachable("Unhandled submode!");
1049 case ARM_AM::ia: return ARM::t2LDMIA_UPD;
1050 case ARM_AM::db: return ARM::t2LDMDB_UPD;
1051 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001052 case ARM::t2STMIA:
1053 case ARM::t2STMDB:
1054 switch (Mode) {
1055 default: llvm_unreachable("Unhandled submode!");
1056 case ARM_AM::ia: return ARM::t2STMIA_UPD;
1057 case ARM_AM::db: return ARM::t2STMDB_UPD;
1058 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001059 case ARM::VLDMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001060 switch (Mode) {
1061 default: llvm_unreachable("Unhandled submode!");
1062 case ARM_AM::ia: return ARM::VLDMSIA_UPD;
1063 case ARM_AM::db: return ARM::VLDMSDB_UPD;
1064 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001065 case ARM::VLDMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001066 switch (Mode) {
1067 default: llvm_unreachable("Unhandled submode!");
1068 case ARM_AM::ia: return ARM::VLDMDIA_UPD;
1069 case ARM_AM::db: return ARM::VLDMDDB_UPD;
1070 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001071 case ARM::VSTMSIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001072 switch (Mode) {
1073 default: llvm_unreachable("Unhandled submode!");
1074 case ARM_AM::ia: return ARM::VSTMSIA_UPD;
1075 case ARM_AM::db: return ARM::VSTMSDB_UPD;
1076 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001077 case ARM::VSTMDIA:
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001078 switch (Mode) {
1079 default: llvm_unreachable("Unhandled submode!");
1080 case ARM_AM::ia: return ARM::VSTMDIA_UPD;
1081 case ARM_AM::db: return ARM::VSTMDDB_UPD;
1082 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001083 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001084}
1085
Evan Cheng4605e8a2009-07-09 23:11:34 +00001086/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001087/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Cheng10043e22007-01-19 07:51:42 +00001088///
1089/// stmia rn, <ra, rb, rc>
1090/// rn := rn + 4 * 3;
1091/// =>
1092/// stmia rn!, <ra, rb, rc>
1093///
1094/// rn := rn - 4 * 3;
1095/// ldmia rn, <ra, rb, rc>
1096/// =>
1097/// ldmdb rn!, <ra, rb, rc>
Evan Cheng4605e8a2009-07-09 23:11:34 +00001098bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
1099 MachineBasicBlock::iterator MBBI,
1100 bool &Advance,
1101 MachineBasicBlock::iterator &I) {
James Molloy556763d2014-05-16 14:14:30 +00001102 // Thumb1 is already using updating loads/stores.
1103 if (isThumb1) return false;
1104
Evan Cheng10043e22007-01-19 07:51:42 +00001105 MachineInstr *MI = MBBI;
1106 unsigned Base = MI->getOperand(0).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +00001107 bool BaseKill = MI->getOperand(0).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001108 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng94f04c62007-07-05 07:18:20 +00001109 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001110 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Matthias Braunfa3872e2015-05-18 20:27:55 +00001111 unsigned Opcode = MI->getOpcode();
Bob Wilson947f04b2010-03-13 01:08:20 +00001112 DebugLoc dl = MI->getDebugLoc();
Evan Cheng10043e22007-01-19 07:51:42 +00001113
Bob Wilson13ce07f2010-08-27 23:18:17 +00001114 // Can't use an updating ld/st if the base register is also a dest
1115 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001116 for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i)
Bob Wilson13ce07f2010-08-27 23:18:17 +00001117 if (MI->getOperand(i).getReg() == Base)
1118 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001119
1120 bool DoMerge = false;
Bill Wendlingb100f912010-11-17 05:31:09 +00001121 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode);
Evan Cheng10043e22007-01-19 07:51:42 +00001122
Bob Wilson947f04b2010-03-13 01:08:20 +00001123 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001124 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1125 if (MBBI != BeginMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001126 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001127 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
1128 --PrevMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +00001129 if (Mode == ARM_AM::ia &&
1130 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
1131 Mode = ARM_AM::db;
1132 DoMerge = true;
1133 } else if (Mode == ARM_AM::ib &&
1134 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
1135 Mode = ARM_AM::da;
1136 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001137 }
Bob Wilson947f04b2010-03-13 01:08:20 +00001138 if (DoMerge)
1139 MBB.erase(PrevMBBI);
1140 }
Evan Cheng10043e22007-01-19 07:51:42 +00001141
Bob Wilson947f04b2010-03-13 01:08:20 +00001142 // Try merging with the next instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001143 MachineBasicBlock::iterator EndMBBI = MBB.end();
1144 if (!DoMerge && MBBI != EndMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001145 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001146 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1147 ++NextMBBI;
Bob Wilson13ce07f2010-08-27 23:18:17 +00001148 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
1149 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
1150 DoMerge = true;
1151 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
1152 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
1153 DoMerge = true;
Bob Wilson947f04b2010-03-13 01:08:20 +00001154 }
1155 if (DoMerge) {
1156 if (NextMBBI == I) {
1157 Advance = true;
1158 ++I;
1159 }
1160 MBB.erase(NextMBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001161 }
1162 }
1163
Bob Wilson947f04b2010-03-13 01:08:20 +00001164 if (!DoMerge)
1165 return false;
1166
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001167 unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode);
Bob Wilson947f04b2010-03-13 01:08:20 +00001168 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
1169 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson13ce07f2010-08-27 23:18:17 +00001170 .addReg(Base, getKillRegState(BaseKill))
Bob Wilson13ce07f2010-08-27 23:18:17 +00001171 .addImm(Pred).addReg(PredReg);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001172
Bob Wilson947f04b2010-03-13 01:08:20 +00001173 // Transfer the rest of operands.
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001174 for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum)
Bob Wilson947f04b2010-03-13 01:08:20 +00001175 MIB.addOperand(MI->getOperand(OpNum));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001176
Bob Wilson947f04b2010-03-13 01:08:20 +00001177 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +00001178 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Bob Wilson947f04b2010-03-13 01:08:20 +00001179
1180 MBB.erase(MBBI);
1181 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001182}
1183
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001184static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc,
1185 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001186 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001187 case ARM::LDRi12:
Owen Anderson16d33f32011-08-26 20:43:14 +00001188 return ARM::LDR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001189 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001190 return ARM::STR_PRE_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001191 case ARM::VLDRS:
1192 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1193 case ARM::VLDRD:
1194 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1195 case ARM::VSTRS:
1196 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1197 case ARM::VSTRD:
1198 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001199 case ARM::t2LDRi8:
1200 case ARM::t2LDRi12:
1201 return ARM::t2LDR_PRE;
1202 case ARM::t2STRi8:
1203 case ARM::t2STRi12:
1204 return ARM::t2STR_PRE;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001205 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001206 }
Evan Cheng10043e22007-01-19 07:51:42 +00001207}
1208
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001209static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc,
1210 ARM_AM::AddrOpc Mode) {
Evan Cheng10043e22007-01-19 07:51:42 +00001211 switch (Opc) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001212 case ARM::LDRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001213 return ARM::LDR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001214 case ARM::STRi12:
Owen Anderson2aedba62011-07-26 20:54:26 +00001215 return ARM::STR_POST_IMM;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001216 case ARM::VLDRS:
1217 return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD;
1218 case ARM::VLDRD:
1219 return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD;
1220 case ARM::VSTRS:
1221 return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD;
1222 case ARM::VSTRD:
1223 return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD;
Evan Cheng4605e8a2009-07-09 23:11:34 +00001224 case ARM::t2LDRi8:
1225 case ARM::t2LDRi12:
1226 return ARM::t2LDR_POST;
1227 case ARM::t2STRi8:
1228 case ARM::t2STRi12:
1229 return ARM::t2STR_POST;
Torok Edwinfbcc6632009-07-14 16:55:14 +00001230 default: llvm_unreachable("Unhandled opcode!");
Evan Cheng10043e22007-01-19 07:51:42 +00001231 }
Evan Cheng10043e22007-01-19 07:51:42 +00001232}
1233
Evan Cheng4605e8a2009-07-09 23:11:34 +00001234/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Cheng10043e22007-01-19 07:51:42 +00001235/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001236bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
1237 MachineBasicBlock::iterator MBBI,
1238 const TargetInstrInfo *TII,
1239 bool &Advance,
1240 MachineBasicBlock::iterator &I) {
James Molloy556763d2014-05-16 14:14:30 +00001241 // Thumb1 doesn't have updating LDR/STR.
1242 // FIXME: Use LDM/STM with single register instead.
1243 if (isThumb1) return false;
1244
Evan Cheng10043e22007-01-19 07:51:42 +00001245 MachineInstr *MI = MBBI;
1246 unsigned Base = MI->getOperand(1).getReg();
Evan Cheng41bc2fd2007-03-06 21:59:20 +00001247 bool BaseKill = MI->getOperand(1).isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001248 unsigned Bytes = getLSMultipleTransferSize(MI);
Matthias Braunfa3872e2015-05-18 20:27:55 +00001249 unsigned Opcode = MI->getOpcode();
Dale Johannesen7647da62009-02-13 02:25:56 +00001250 DebugLoc dl = MI->getDebugLoc();
Bob Wilsonaf10d272010-03-12 22:50:09 +00001251 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
1252 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
Jim Grosbach338de3e2010-10-27 23:12:14 +00001253 bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12);
1254 if (isi32Load(Opcode) || isi32Store(Opcode))
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001255 if (MI->getOperand(2).getImm() != 0)
1256 return false;
Bob Wilsonaf10d272010-03-12 22:50:09 +00001257 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001258 return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001259
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001260 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Cheng10043e22007-01-19 07:51:42 +00001261 // Can't do the merge if the destination register is the same as the would-be
1262 // writeback register.
Chad Rosierace9c5d2013-03-25 16:29:20 +00001263 if (MI->getOperand(0).getReg() == Base)
Evan Cheng10043e22007-01-19 07:51:42 +00001264 return false;
1265
Evan Cheng94f04c62007-07-05 07:18:20 +00001266 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001267 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng10043e22007-01-19 07:51:42 +00001268 bool DoMerge = false;
1269 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1270 unsigned NewOpc = 0;
Evan Cheng71756e72009-08-04 01:43:45 +00001271 // AM2 - 12 bits, thumb2 - 8 bits.
1272 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsonaf10d272010-03-12 22:50:09 +00001273
1274 // Try merging with the previous instruction.
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001275 MachineBasicBlock::iterator BeginMBBI = MBB.begin();
1276 if (MBBI != BeginMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001277 MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001278 while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue())
1279 --PrevMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +00001280 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001281 DoMerge = true;
1282 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +00001283 } else if (!isAM5 &&
1284 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001285 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001286 }
Bob Wilsonaf10d272010-03-12 22:50:09 +00001287 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001288 NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Cheng10043e22007-01-19 07:51:42 +00001289 MBB.erase(PrevMBBI);
Bob Wilsonaf10d272010-03-12 22:50:09 +00001290 }
Evan Cheng10043e22007-01-19 07:51:42 +00001291 }
1292
Bob Wilsonaf10d272010-03-12 22:50:09 +00001293 // Try merging with the next instruction.
Jim Grosbach8fe3cc82010-06-08 22:53:32 +00001294 MachineBasicBlock::iterator EndMBBI = MBB.end();
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001295 if (!DoMerge && MBBI != EndMBBI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001296 MachineBasicBlock::iterator NextMBBI = std::next(MBBI);
Jim Grosbachb30b81e2010-06-03 22:41:15 +00001297 while (NextMBBI != EndMBBI && NextMBBI->isDebugValue())
1298 ++NextMBBI;
Evan Cheng71756e72009-08-04 01:43:45 +00001299 if (!isAM5 &&
1300 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001301 DoMerge = true;
1302 AddSub = ARM_AM::sub;
Evan Cheng71756e72009-08-04 01:43:45 +00001303 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Cheng10043e22007-01-19 07:51:42 +00001304 DoMerge = true;
Evan Cheng10043e22007-01-19 07:51:42 +00001305 }
Evan Chengd0e360e2007-09-19 21:48:07 +00001306 if (DoMerge) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001307 NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub);
Evan Chengd0e360e2007-09-19 21:48:07 +00001308 if (NextMBBI == I) {
1309 Advance = true;
1310 ++I;
1311 }
Evan Cheng10043e22007-01-19 07:51:42 +00001312 MBB.erase(NextMBBI);
Evan Chengd0e360e2007-09-19 21:48:07 +00001313 }
Evan Cheng10043e22007-01-19 07:51:42 +00001314 }
1315
1316 if (!DoMerge)
1317 return false;
1318
Bob Wilson53149402010-03-13 00:43:32 +00001319 if (isAM5) {
James Molloybb73c232014-05-16 14:08:46 +00001320 // VLDM[SD]_UPD, VSTM[SD]_UPD
Bob Wilson13ce07f2010-08-27 23:18:17 +00001321 // (There are no base-updating versions of VLDR/VSTR instructions, but the
1322 // updating load/store-multiple instructions can be used with only one
1323 // register.)
Bob Wilson53149402010-03-13 00:43:32 +00001324 MachineOperand &MO = MI->getOperand(0);
1325 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bob Wilson947f04b2010-03-13 01:08:20 +00001326 .addReg(Base, getDefRegState(true)) // WB base register
Bob Wilson53149402010-03-13 00:43:32 +00001327 .addReg(Base, getKillRegState(isLd ? BaseKill : false))
Bob Wilson53149402010-03-13 00:43:32 +00001328 .addImm(Pred).addReg(PredReg)
Bob Wilson53149402010-03-13 00:43:32 +00001329 .addReg(MO.getReg(), (isLd ? getDefRegState(true) :
1330 getKillRegState(MO.isKill())));
1331 } else if (isLd) {
Jim Grosbach23254742011-08-12 22:20:41 +00001332 if (isAM2) {
Owen Anderson63143432011-08-29 17:59:41 +00001333 // LDR_PRE, LDR_POST
1334 if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) {
Owen Anderson243274c2011-08-29 21:14:19 +00001335 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Owen Anderson63143432011-08-29 17:59:41 +00001336 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1337 .addReg(Base, RegState::Define)
1338 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
1339 } else {
Owen Anderson243274c2011-08-29 21:14:19 +00001340 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Owen Anderson63143432011-08-29 17:59:41 +00001341 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1342 .addReg(Base, RegState::Define)
1343 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
1344 }
Jim Grosbach23254742011-08-12 22:20:41 +00001345 } else {
1346 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +00001347 // t2LDR_PRE, t2LDR_POST
1348 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
1349 .addReg(Base, RegState::Define)
1350 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001351 }
Evan Cheng71756e72009-08-04 01:43:45 +00001352 } else {
1353 MachineOperand &MO = MI->getOperand(0);
Jim Grosbachf0c95ca2011-08-05 20:35:44 +00001354 // FIXME: post-indexed stores use am2offset_imm, which still encodes
1355 // the vestigal zero-reg offset register. When that's fixed, this clause
1356 // can be removed entirely.
Jim Grosbach23254742011-08-12 22:20:41 +00001357 if (isAM2 && NewOpc == ARM::STR_POST_IMM) {
1358 int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
Evan Cheng71756e72009-08-04 01:43:45 +00001359 // STR_PRE, STR_POST
1360 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
1361 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1362 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001363 } else {
1364 int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Cheng71756e72009-08-04 01:43:45 +00001365 // t2STR_PRE, t2STR_POST
1366 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
1367 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
1368 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Jim Grosbach23254742011-08-12 22:20:41 +00001369 }
Evan Cheng10043e22007-01-19 07:51:42 +00001370 }
1371 MBB.erase(MBBI);
1372
1373 return true;
1374}
1375
Eric Christopher8f2cd022011-05-25 21:19:19 +00001376/// isMemoryOp - Returns true if instruction is a memory operation that this
1377/// pass is capable of operating on.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001378static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001379 // When no memory operands are present, conservatively assume unaligned,
1380 // volatile, unfoldable.
1381 if (!MI->hasOneMemOperand())
1382 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001383
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001384 const MachineMemOperand *MMO = *MI->memoperands_begin();
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001385
Jakob Stoklund Olesenc1eccbc2010-06-29 01:13:07 +00001386 // Don't touch volatile memory accesses - we may be changing their order.
1387 if (MMO->isVolatile())
1388 return false;
1389
1390 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
1391 // not.
1392 if (MMO->getAlignment() < 4)
1393 return false;
Jakob Stoklund Olesenbff09062010-01-14 00:54:10 +00001394
Jakob Stoklund Olesen0b94eb12010-02-24 18:57:08 +00001395 // str <undef> could probably be eliminated entirely, but for now we just want
1396 // to avoid making a mess of it.
1397 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
1398 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
1399 MI->getOperand(0).isUndef())
1400 return false;
1401
Bob Wilsoncf6e29a2010-03-04 21:04:38 +00001402 // Likewise don't mess with references to undefined addresses.
1403 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
1404 MI->getOperand(1).isUndef())
1405 return false;
1406
Matthias Braunfa3872e2015-05-18 20:27:55 +00001407 unsigned Opcode = MI->getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001408 switch (Opcode) {
1409 default: break;
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001410 case ARM::VLDRS:
1411 case ARM::VSTRS:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001412 return MI->getOperand(1).isReg();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001413 case ARM::VLDRD:
1414 case ARM::VSTRD:
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001415 return MI->getOperand(1).isReg();
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001416 case ARM::LDRi12:
Jim Grosbach338de3e2010-10-27 23:12:14 +00001417 case ARM::STRi12:
James Molloy556763d2014-05-16 14:14:30 +00001418 case ARM::tLDRi:
1419 case ARM::tSTRi:
Renato Golinb9887ef2015-02-25 14:41:06 +00001420 case ARM::tLDRspi:
1421 case ARM::tSTRspi:
Evan Cheng4605e8a2009-07-09 23:11:34 +00001422 case ARM::t2LDRi8:
1423 case ARM::t2LDRi12:
1424 case ARM::t2STRi8:
1425 case ARM::t2STRi12:
Evan Chenga6b9cab2009-09-27 09:46:04 +00001426 return MI->getOperand(1).isReg();
Evan Chengd28de672007-03-06 18:02:41 +00001427 }
1428 return false;
1429}
1430
Evan Cheng977195e2007-03-08 02:55:08 +00001431/// AdvanceRS - Advance register scavenger to just before the earliest memory
1432/// op that is being merged.
1433void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
1434 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
1435 unsigned Position = MemOps[0].Position;
1436 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
1437 if (MemOps[i].Position < Position) {
1438 Position = MemOps[i].Position;
1439 Loc = MemOps[i].MBBI;
1440 }
1441 }
1442
1443 if (Loc != MBB.begin())
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001444 RS->forward(std::prev(Loc));
Evan Cheng977195e2007-03-08 02:55:08 +00001445}
1446
Evan Cheng1283c6a2009-06-15 08:28:29 +00001447static void InsertLDR_STR(MachineBasicBlock &MBB,
1448 MachineBasicBlock::iterator &MBBI,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001449 int Offset, bool isDef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001450 DebugLoc dl, unsigned NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001451 unsigned Reg, bool RegDeadKill, bool RegUndef,
1452 unsigned BaseReg, bool BaseKill, bool BaseUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001453 bool OffKill, bool OffUndef,
Evan Cheng1283c6a2009-06-15 08:28:29 +00001454 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001455 const TargetInstrInfo *TII, bool isT2) {
Evan Chenga6b9cab2009-09-27 09:46:04 +00001456 if (isDef) {
1457 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1458 TII->get(NewOpc))
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001459 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenga6b9cab2009-09-27 09:46:04 +00001460 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001461 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1462 } else {
1463 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
1464 TII->get(NewOpc))
1465 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
1466 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
Evan Chenga6b9cab2009-09-27 09:46:04 +00001467 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
1468 }
Evan Cheng1283c6a2009-06-15 08:28:29 +00001469}
1470
1471bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
1472 MachineBasicBlock::iterator &MBBI) {
1473 MachineInstr *MI = &*MBBI;
1474 unsigned Opcode = MI->getOpcode();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001475 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
1476 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Chengc3770ac2011-11-08 21:21:09 +00001477 const MachineOperand &BaseOp = MI->getOperand(2);
1478 unsigned BaseReg = BaseOp.getReg();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001479 unsigned EvenReg = MI->getOperand(0).getReg();
1480 unsigned OddReg = MI->getOperand(1).getReg();
1481 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
1482 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
Evan Chengc3770ac2011-11-08 21:21:09 +00001483 // ARM errata 602117: LDRD with base in list may result in incorrect base
1484 // register when interrupted or faulted.
Evan Cheng94307f62011-11-09 01:57:03 +00001485 bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3();
Evan Chengc3770ac2011-11-08 21:21:09 +00001486 if (!Errata602117 &&
1487 ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum))
Evan Cheng1283c6a2009-06-15 08:28:29 +00001488 return false;
1489
Evan Cheng1fb4de82010-06-21 21:21:14 +00001490 MachineBasicBlock::iterator NewBBI = MBBI;
Evan Chenga6b9cab2009-09-27 09:46:04 +00001491 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
1492 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001493 bool EvenDeadKill = isLd ?
1494 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001495 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001496 bool OddDeadKill = isLd ?
1497 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001498 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001499 bool BaseKill = BaseOp.isKill();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001500 bool BaseUndef = BaseOp.isUndef();
Evan Chenga6b9cab2009-09-27 09:46:04 +00001501 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
1502 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001503 int OffImm = getMemoryOpOffset(MI);
1504 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001505 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001506
Jim Grosbach338de3e2010-10-27 23:12:14 +00001507 if (OddRegNum > EvenRegNum && OffImm == 0) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001508 // Ascending register numbers and no offset. It's safe to change it to a
1509 // ldm or stm.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001510 unsigned NewOpc = (isLd)
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001511 ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA)
1512 : (isT2 ? ARM::t2STMIA : ARM::STMIA);
Evan Cheng0e796032009-06-18 02:04:01 +00001513 if (isLd) {
1514 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1515 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001516 .addImm(Pred).addReg(PredReg)
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001517 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001518 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Cheng0e796032009-06-18 02:04:01 +00001519 ++NumLDRD2LDM;
1520 } else {
1521 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
1522 .addReg(BaseReg, getKillRegState(BaseKill))
Evan Cheng0e796032009-06-18 02:04:01 +00001523 .addImm(Pred).addReg(PredReg)
Evan Chenga6b9cab2009-09-27 09:46:04 +00001524 .addReg(EvenReg,
1525 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
1526 .addReg(OddReg,
Evan Cheng3bbc6c32009-10-01 01:33:39 +00001527 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Cheng0e796032009-06-18 02:04:01 +00001528 ++NumSTRD2STM;
1529 }
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001530 NewBBI = std::prev(MBBI);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001531 } else {
1532 // Split into two instructions.
Evan Chenga6b9cab2009-09-27 09:46:04 +00001533 unsigned NewOpc = (isLd)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001534 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
Jim Grosbach338de3e2010-10-27 23:12:14 +00001535 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001536 // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset,
1537 // so adjust and use t2LDRi12 here for that.
1538 unsigned NewOpc2 = (isLd)
1539 ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12)
1540 : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001541 DebugLoc dl = MBBI->getDebugLoc();
1542 // If this is a load and base register is killed, it may have been
1543 // re-defed by the load, make sure the first load does not clobber it.
Evan Cheng0e796032009-06-18 02:04:01 +00001544 if (isLd &&
Evan Cheng1283c6a2009-06-15 08:28:29 +00001545 (BaseKill || OffKill) &&
Jim Grosbach338de3e2010-10-27 23:12:14 +00001546 (TRI->regsOverlap(EvenReg, BaseReg))) {
1547 assert(!TRI->regsOverlap(OddReg, BaseReg));
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001548 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001549 OddReg, OddDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001550 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001551 Pred, PredReg, TII, isT2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001552 NewBBI = std::prev(MBBI);
Evan Chenga6b9cab2009-09-27 09:46:04 +00001553 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
1554 EvenReg, EvenDeadKill, false,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001555 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001556 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001557 } else {
Evan Cheng66401c92009-11-14 01:50:00 +00001558 if (OddReg == EvenReg && EvenDeadKill) {
Jim Grosbach84511e12010-06-02 21:53:11 +00001559 // If the two source operands are the same, the kill marker is
1560 // probably on the first one. e.g.
Evan Cheng66401c92009-11-14 01:50:00 +00001561 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
1562 EvenDeadKill = false;
1563 OddDeadKill = true;
1564 }
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001565 // Never kill the base register in the first instruction.
Jakob Stoklund Olesenb6a7a892012-03-28 23:07:03 +00001566 if (EvenReg == BaseReg)
1567 EvenDeadKill = false;
Evan Cheng5d8df7f2009-06-19 01:59:04 +00001568 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001569 EvenReg, EvenDeadKill, EvenUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001570 BaseReg, false, BaseUndef, false, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001571 Pred, PredReg, TII, isT2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001572 NewBBI = std::prev(MBBI);
Jim Grosbach8f99bc3a2012-04-10 00:13:07 +00001573 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001574 OddReg, OddDeadKill, OddUndef,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001575 BaseReg, BaseKill, BaseUndef, OffKill, OffUndef,
Evan Chenga6b9cab2009-09-27 09:46:04 +00001576 Pred, PredReg, TII, isT2);
Evan Cheng1283c6a2009-06-15 08:28:29 +00001577 }
Evan Cheng0e796032009-06-18 02:04:01 +00001578 if (isLd)
1579 ++NumLDRD2LDR;
1580 else
1581 ++NumSTRD2STR;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001582 }
1583
Evan Cheng1283c6a2009-06-15 08:28:29 +00001584 MBB.erase(MI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001585 MBBI = NewBBI;
1586 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001587 }
1588 return false;
1589}
1590
Evan Cheng10043e22007-01-19 07:51:42 +00001591/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
1592/// ops of the same base and incrementing offset into LDM / STM ops.
1593bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
1594 unsigned NumMerges = 0;
1595 unsigned NumMemOps = 0;
1596 MemOpQueue MemOps;
1597 unsigned CurrBase = 0;
Matthias Braunfa3872e2015-05-18 20:27:55 +00001598 unsigned CurrOpc = ~0u;
Evan Cheng10043e22007-01-19 07:51:42 +00001599 unsigned CurrSize = 0;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001600 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001601 unsigned CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001602 unsigned Position = 0;
Evan Chengc154c112009-06-05 17:56:14 +00001603 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengd28de672007-03-06 18:02:41 +00001604
Evan Cheng2818fdd2007-03-07 02:38:05 +00001605 RS->enterBasicBlock(&MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001606 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1607 while (MBBI != E) {
Evan Cheng1283c6a2009-06-15 08:28:29 +00001608 if (FixInvalidRegPairOp(MBB, MBBI))
1609 continue;
1610
Evan Cheng10043e22007-01-19 07:51:42 +00001611 bool Advance = false;
1612 bool TryMerge = false;
Evan Cheng10043e22007-01-19 07:51:42 +00001613
Evan Chengd28de672007-03-06 18:02:41 +00001614 bool isMemOp = isMemoryOp(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001615 if (isMemOp) {
Matthias Braunfa3872e2015-05-18 20:27:55 +00001616 unsigned Opcode = MBBI->getOpcode();
Evan Chengd28de672007-03-06 18:02:41 +00001617 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Cheng1fb4de82010-06-21 21:21:14 +00001618 const MachineOperand &MO = MBBI->getOperand(0);
1619 unsigned Reg = MO.getReg();
1620 bool isKill = MO.isDef() ? false : MO.isKill();
Evan Cheng10043e22007-01-19 07:51:42 +00001621 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng94f04c62007-07-05 07:18:20 +00001622 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001623 ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001624 int Offset = getMemoryOpOffset(MBBI);
Evan Cheng10043e22007-01-19 07:51:42 +00001625 // Watch out for:
1626 // r4 := ldr [r5]
1627 // r5 := ldr [r5, #4]
1628 // r6 := ldr [r5, #8]
1629 //
1630 // The second ldr has effectively broken the chain even though it
1631 // looks like the later ldr(s) use the same base register. Try to
1632 // merge the ldr's so far, including this one. But don't try to
1633 // combine the following ldr(s).
Matthias Braunaa9fa352015-05-27 05:12:40 +00001634 bool Clobber = isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg();
Hao Liua2ff6982013-04-18 09:11:08 +00001635
1636 // Watch out for:
1637 // r4 := ldr [r0, #8]
1638 // r4 := ldr [r0, #4]
1639 //
1640 // The optimization may reorder the second ldr in front of the first
1641 // ldr, which violates write after write(WAW) dependence. The same as
1642 // str. Try to merge inst(s) already in MemOps.
1643 bool Overlap = false;
1644 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); I != E; ++I) {
1645 if (TRI->regsOverlap(Reg, I->MBBI->getOperand(0).getReg())) {
1646 Overlap = true;
1647 break;
1648 }
1649 }
1650
Evan Cheng10043e22007-01-19 07:51:42 +00001651 if (CurrBase == 0 && !Clobber) {
1652 // Start of a new chain.
1653 CurrBase = Base;
1654 CurrOpc = Opcode;
1655 CurrSize = Size;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001656 CurrPred = Pred;
Evan Cheng94f04c62007-07-05 07:18:20 +00001657 CurrPredReg = PredReg;
Evan Cheng1fb4de82010-06-21 21:21:14 +00001658 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI));
Dan Gohmand2d1ae12010-06-22 15:08:57 +00001659 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001660 Advance = true;
Hao Liua2ff6982013-04-18 09:11:08 +00001661 } else if (!Overlap) {
Evan Cheng10043e22007-01-19 07:51:42 +00001662 if (Clobber) {
1663 TryMerge = true;
1664 Advance = true;
1665 }
1666
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001667 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng94f04c62007-07-05 07:18:20 +00001668 // No need to match PredReg.
Evan Cheng10043e22007-01-19 07:51:42 +00001669 // Continue adding to the queue.
1670 if (Offset > MemOps.back().Offset) {
Renato Golin91de8282013-04-05 16:39:53 +00001671 MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill,
1672 Position, MBBI));
1673 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001674 Advance = true;
1675 } else {
Renato Golin91de8282013-04-05 16:39:53 +00001676 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1677 I != E; ++I) {
1678 if (Offset < I->Offset) {
1679 MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill,
1680 Position, MBBI));
1681 ++NumMemOps;
Evan Cheng10043e22007-01-19 07:51:42 +00001682 Advance = true;
1683 break;
Renato Golin91de8282013-04-05 16:39:53 +00001684 } else if (Offset == I->Offset) {
Evan Cheng10043e22007-01-19 07:51:42 +00001685 // Collision! This can't be merged!
1686 break;
1687 }
1688 }
1689 }
1690 }
1691 }
1692 }
1693
Jim Grosbach5fa01582010-06-09 22:21:24 +00001694 if (MBBI->isDebugValue()) {
1695 ++MBBI;
1696 if (MBBI == E)
1697 // Reach the end of the block, try merging the memory instructions.
1698 TryMerge = true;
1699 } else if (Advance) {
Evan Cheng10043e22007-01-19 07:51:42 +00001700 ++Position;
1701 ++MBBI;
Evan Cheng943f4f42009-10-22 06:47:35 +00001702 if (MBBI == E)
1703 // Reach the end of the block, try merging the memory instructions.
1704 TryMerge = true;
James Molloybb73c232014-05-16 14:08:46 +00001705 } else {
Evan Cheng10043e22007-01-19 07:51:42 +00001706 TryMerge = true;
James Molloybb73c232014-05-16 14:08:46 +00001707 }
Evan Cheng10043e22007-01-19 07:51:42 +00001708
1709 if (TryMerge) {
1710 if (NumMemOps > 1) {
Evan Cheng2818fdd2007-03-07 02:38:05 +00001711 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng2818fdd2007-03-07 02:38:05 +00001712 // First advance to the instruction just before the start of the chain.
Evan Cheng977195e2007-03-08 02:55:08 +00001713 AdvanceRS(MBB, MemOps);
James Molloy556763d2014-05-16 14:14:30 +00001714
Jakob Stoklund Olesen36d74772009-08-18 21:14:54 +00001715 // Find a scratch register.
James Molloy556763d2014-05-16 14:14:30 +00001716 unsigned Scratch =
1717 RS->FindUnusedReg(isThumb1 ? &ARM::tGPRRegClass : &ARM::GPRRegClass);
1718
Evan Cheng2818fdd2007-03-07 02:38:05 +00001719 // Process the load / store instructions.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001720 RS->forward(std::prev(MBBI));
Evan Cheng2818fdd2007-03-07 02:38:05 +00001721
1722 // Merge ops.
Evan Chengc154c112009-06-05 17:56:14 +00001723 Merges.clear();
1724 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1725 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng2818fdd2007-03-07 02:38:05 +00001726
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001727 // Try folding preceding/trailing base inc/dec into the generated
Evan Cheng10043e22007-01-19 07:51:42 +00001728 // LDM/STM ops.
Evan Chengc154c112009-06-05 17:56:14 +00001729 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001730 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001731 ++NumMerges;
Evan Chengc154c112009-06-05 17:56:14 +00001732 NumMerges += Merges.size();
Evan Cheng10043e22007-01-19 07:51:42 +00001733
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001734 // Try folding preceding/trailing base inc/dec into those load/store
Evan Cheng2818fdd2007-03-07 02:38:05 +00001735 // that were not merged to form LDM/STM ops.
1736 for (unsigned i = 0; i != NumMemOps; ++i)
1737 if (!MemOps[i].Merged)
Evan Cheng4605e8a2009-07-09 23:11:34 +00001738 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Chengdfe6e682009-06-03 06:14:58 +00001739 ++NumMerges;
Evan Cheng2818fdd2007-03-07 02:38:05 +00001740
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001741 // RS may be pointing to an instruction that's deleted.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001742 RS->skipTo(std::prev(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001743 } else if (NumMemOps == 1) {
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001744 // Try folding preceding/trailing base inc/dec into the single
Evan Cheng7f5976e2009-06-04 01:15:28 +00001745 // load/store.
Evan Cheng4605e8a2009-07-09 23:11:34 +00001746 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng7f5976e2009-06-04 01:15:28 +00001747 ++NumMerges;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001748 RS->forward(std::prev(MBBI));
Evan Cheng7f5976e2009-06-04 01:15:28 +00001749 }
Evan Cheng2818fdd2007-03-07 02:38:05 +00001750 }
Evan Cheng10043e22007-01-19 07:51:42 +00001751
1752 CurrBase = 0;
Matthias Braunfa3872e2015-05-18 20:27:55 +00001753 CurrOpc = ~0u;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001754 CurrSize = 0;
1755 CurrPred = ARMCC::AL;
Evan Cheng94f04c62007-07-05 07:18:20 +00001756 CurrPredReg = 0;
Evan Cheng10043e22007-01-19 07:51:42 +00001757 if (NumMemOps) {
1758 MemOps.clear();
1759 NumMemOps = 0;
1760 }
1761
1762 // If iterator hasn't been advanced and this is not a memory op, skip it.
1763 // It can't start a new chain anyway.
1764 if (!Advance && !isMemOp && MBBI != E) {
1765 ++Position;
1766 ++MBBI;
1767 }
1768 }
1769 }
1770 return NumMerges > 0;
1771}
1772
Bob Wilson162242b2010-03-20 22:20:40 +00001773/// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001774/// ("bx lr" and "mov pc, lr") into the preceding stack restore so it
Bob Wilson162242b2010-03-20 22:20:40 +00001775/// directly restore the value of LR into pc.
1776/// ldmfd sp!, {..., lr}
Evan Cheng10043e22007-01-19 07:51:42 +00001777/// bx lr
Bob Wilson162242b2010-03-20 22:20:40 +00001778/// or
1779/// ldmfd sp!, {..., lr}
1780/// mov pc, lr
Evan Cheng10043e22007-01-19 07:51:42 +00001781/// =>
Bob Wilson162242b2010-03-20 22:20:40 +00001782/// ldmfd sp!, {..., pc}
Evan Cheng10043e22007-01-19 07:51:42 +00001783bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
James Molloy556763d2014-05-16 14:14:30 +00001784 // Thumb1 LDM doesn't allow high registers.
1785 if (isThumb1) return false;
Evan Cheng10043e22007-01-19 07:51:42 +00001786 if (MBB.empty()) return false;
1787
Jakob Stoklund Olesenbbb1a542011-01-13 22:47:43 +00001788 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001789 if (MBBI != MBB.begin() &&
Bob Wilson162242b2010-03-20 22:20:40 +00001790 (MBBI->getOpcode() == ARM::BX_RET ||
1791 MBBI->getOpcode() == ARM::tBX_RET ||
1792 MBBI->getOpcode() == ARM::MOVPCLR)) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001793 MachineInstr *PrevMI = std::prev(MBBI);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001794 unsigned Opcode = PrevMI->getOpcode();
1795 if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD ||
1796 Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD ||
1797 Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Evan Cheng10043e22007-01-19 07:51:42 +00001798 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng71756e72009-08-04 01:43:45 +00001799 if (MO.getReg() != ARM::LR)
1800 return false;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001801 unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET);
1802 assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) ||
1803 Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!");
Evan Cheng71756e72009-08-04 01:43:45 +00001804 PrevMI->setDesc(TII->get(NewOpc));
1805 MO.setReg(ARM::PC);
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001806 PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI);
Evan Cheng71756e72009-08-04 01:43:45 +00001807 MBB.erase(MBBI);
1808 return true;
Evan Cheng10043e22007-01-19 07:51:42 +00001809 }
1810 }
1811 return false;
1812}
1813
1814bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Eric Christopher1b21f002015-01-29 00:19:33 +00001815 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
1816 TL = STI->getTargetLowering();
Evan Chengf030f2d2007-03-07 20:30:36 +00001817 AFI = Fn.getInfo<ARMFunctionInfo>();
Eric Christopher1b21f002015-01-29 00:19:33 +00001818 TII = STI->getInstrInfo();
1819 TRI = STI->getRegisterInfo();
Evan Cheng2818fdd2007-03-07 02:38:05 +00001820 RS = new RegScavenger();
Evan Cheng4605e8a2009-07-09 23:11:34 +00001821 isThumb2 = AFI->isThumb2Function();
James Molloy92a15072014-05-16 14:11:38 +00001822 isThumb1 = AFI->isThumbFunction() && !isThumb2;
1823
Evan Cheng10043e22007-01-19 07:51:42 +00001824 bool Modified = false;
1825 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1826 ++MFI) {
1827 MachineBasicBlock &MBB = *MFI;
1828 Modified |= LoadStoreMultipleOpti(MBB);
Eric Christopher1b21f002015-01-29 00:19:33 +00001829 if (STI->hasV5TOps())
Bob Wilson914df822011-01-06 19:24:41 +00001830 Modified |= MergeReturnIntoLDM(MBB);
Evan Cheng10043e22007-01-19 07:51:42 +00001831 }
Evan Chengd28de672007-03-06 18:02:41 +00001832
1833 delete RS;
Evan Cheng10043e22007-01-19 07:51:42 +00001834 return Modified;
1835}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001836
1837
1838/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1839/// load / stores from consecutive locations close to make it more
1840/// likely they will be combined later.
1841
1842namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +00001843 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Cheng185c9ef2009-06-13 09:12:55 +00001844 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +00001845 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {}
Evan Cheng185c9ef2009-06-13 09:12:55 +00001846
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001847 const DataLayout *TD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001848 const TargetInstrInfo *TII;
1849 const TargetRegisterInfo *TRI;
Evan Cheng1283c6a2009-06-15 08:28:29 +00001850 const ARMSubtarget *STI;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001851 MachineRegisterInfo *MRI;
Evan Chengfd6aad72009-09-25 21:44:53 +00001852 MachineFunction *MF;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001853
Craig Topper6bc27bf2014-03-10 02:09:33 +00001854 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001855
Craig Topper6bc27bf2014-03-10 02:09:33 +00001856 const char *getPassName() const override {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001857 return "ARM pre- register allocation load / store optimization pass";
1858 }
1859
1860 private:
Evan Chengeba57e42009-06-15 20:54:56 +00001861 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1862 unsigned &NewOpc, unsigned &EvenReg,
1863 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001864 int &Offset,
Evan Chengfd6aad72009-09-25 21:44:53 +00001865 unsigned &PredReg, ARMCC::CondCodes &Pred,
1866 bool &isT2);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001867 bool RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00001868 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00001869 unsigned Base, bool isLd,
1870 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1871 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1872 };
1873 char ARMPreAllocLoadStoreOpt::ID = 0;
1874}
1875
1876bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Eric Christopher8b770652015-01-26 19:03:15 +00001877 TD = Fn.getTarget().getDataLayout();
Eric Christopher7c558cf2014-10-14 08:44:19 +00001878 STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget());
Eric Christopher1b21f002015-01-29 00:19:33 +00001879 TII = STI->getInstrInfo();
1880 TRI = STI->getRegisterInfo();
Evan Cheng185c9ef2009-06-13 09:12:55 +00001881 MRI = &Fn.getRegInfo();
Evan Chengfd6aad72009-09-25 21:44:53 +00001882 MF = &Fn;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001883
1884 bool Modified = false;
1885 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1886 ++MFI)
1887 Modified |= RescheduleLoadStoreInstrs(MFI);
1888
1889 return Modified;
1890}
1891
Evan Chengb4b20bb2009-06-19 23:17:27 +00001892static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1893 MachineBasicBlock::iterator I,
1894 MachineBasicBlock::iterator E,
Craig Topper71b7b682014-08-21 05:55:13 +00001895 SmallPtrSetImpl<MachineInstr*> &MemOps,
Evan Chengb4b20bb2009-06-19 23:17:27 +00001896 SmallSet<unsigned, 4> &MemRegs,
1897 const TargetRegisterInfo *TRI) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00001898 // Are there stores / loads / calls between them?
1899 // FIXME: This is overly conservative. We should make use of alias information
1900 // some day.
Evan Chengb4b20bb2009-06-19 23:17:27 +00001901 SmallSet<unsigned, 4> AddedRegPressure;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001902 while (++I != E) {
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00001903 if (I->isDebugValue() || MemOps.count(&*I))
Evan Chengb4b20bb2009-06-19 23:17:27 +00001904 continue;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001905 if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001906 return false;
Evan Cheng7f8e5632011-12-07 07:15:52 +00001907 if (isLd && I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001908 return false;
1909 if (!isLd) {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001910 if (I->mayLoad())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001911 return false;
1912 // It's not safe to move the first 'str' down.
1913 // str r1, [r0]
1914 // strh r5, [r0]
1915 // str r4, [r0, #+4]
Evan Cheng7f8e5632011-12-07 07:15:52 +00001916 if (I->mayStore())
Evan Cheng185c9ef2009-06-13 09:12:55 +00001917 return false;
1918 }
1919 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1920 MachineOperand &MO = I->getOperand(j);
Evan Chengb4b20bb2009-06-19 23:17:27 +00001921 if (!MO.isReg())
1922 continue;
1923 unsigned Reg = MO.getReg();
1924 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Cheng185c9ef2009-06-13 09:12:55 +00001925 return false;
Evan Chengb4b20bb2009-06-19 23:17:27 +00001926 if (Reg != Base && !MemRegs.count(Reg))
1927 AddedRegPressure.insert(Reg);
Evan Cheng185c9ef2009-06-13 09:12:55 +00001928 }
1929 }
Evan Chengb4b20bb2009-06-19 23:17:27 +00001930
1931 // Estimate register pressure increase due to the transformation.
1932 if (MemRegs.size() <= 4)
1933 // Ok if we are moving small number of instructions.
1934 return true;
1935 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Cheng185c9ef2009-06-13 09:12:55 +00001936}
1937
Andrew Trick28c1d182011-11-11 22:18:09 +00001938
1939/// Copy Op0 and Op1 operands into a new array assigned to MI.
1940static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0,
1941 MachineInstr *Op1) {
1942 assert(MI->memoperands_empty() && "expected a new machineinstr");
1943 size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin())
1944 + (Op1->memoperands_end() - Op1->memoperands_begin());
1945
1946 MachineFunction *MF = MI->getParent()->getParent();
1947 MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs);
1948 MachineSDNode::mmo_iterator MemEnd =
1949 std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin);
1950 MemEnd =
1951 std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd);
1952 MI->setMemRefs(MemBegin, MemEnd);
1953}
1954
Evan Chengeba57e42009-06-15 20:54:56 +00001955bool
1956ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1957 DebugLoc &dl,
1958 unsigned &NewOpc, unsigned &EvenReg,
1959 unsigned &OddReg, unsigned &BaseReg,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001960 int &Offset, unsigned &PredReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00001961 ARMCC::CondCodes &Pred,
1962 bool &isT2) {
Evan Cheng139c3db2009-09-29 07:07:30 +00001963 // Make sure we're allowed to generate LDRD/STRD.
1964 if (!STI->hasV5TEOps())
1965 return false;
1966
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00001967 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengfd6aad72009-09-25 21:44:53 +00001968 unsigned Scale = 1;
Evan Chengeba57e42009-06-15 20:54:56 +00001969 unsigned Opcode = Op0->getOpcode();
James Molloybb73c232014-05-16 14:08:46 +00001970 if (Opcode == ARM::LDRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001971 NewOpc = ARM::LDRD;
James Molloybb73c232014-05-16 14:08:46 +00001972 } else if (Opcode == ARM::STRi12) {
Evan Chengeba57e42009-06-15 20:54:56 +00001973 NewOpc = ARM::STRD;
James Molloybb73c232014-05-16 14:08:46 +00001974 } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
Evan Chengfd6aad72009-09-25 21:44:53 +00001975 NewOpc = ARM::t2LDRDi8;
1976 Scale = 4;
1977 isT2 = true;
1978 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1979 NewOpc = ARM::t2STRDi8;
1980 Scale = 4;
1981 isT2 = true;
James Molloybb73c232014-05-16 14:08:46 +00001982 } else {
Evan Chengfd6aad72009-09-25 21:44:53 +00001983 return false;
James Molloybb73c232014-05-16 14:08:46 +00001984 }
Evan Chengfd6aad72009-09-25 21:44:53 +00001985
Jim Grosbach9302bfd2010-10-26 19:34:41 +00001986 // Make sure the base address satisfies i64 ld / st alignment requirement.
Quentin Colombet663150f2013-06-20 22:51:44 +00001987 // At the moment, we ignore the memoryoperand's value.
1988 // If we want to use AliasAnalysis, we should check it accordingly.
Evan Chengeba57e42009-06-15 20:54:56 +00001989 if (!Op0->hasOneMemOperand() ||
Dan Gohman48b185d2009-09-25 20:36:54 +00001990 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng1283c6a2009-06-15 08:28:29 +00001991 return false;
1992
Dan Gohman48b185d2009-09-25 20:36:54 +00001993 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Dan Gohman913c9982010-04-15 04:33:49 +00001994 const Function *Func = MF->getFunction();
Evan Cheng1283c6a2009-06-15 08:28:29 +00001995 unsigned ReqAlign = STI->hasV6Ops()
Jim Grosbach338de3e2010-10-27 23:12:14 +00001996 ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext()))
Evan Chengfd6aad72009-09-25 21:44:53 +00001997 : 8; // Pre-v6 need 8-byte align
Evan Chengeba57e42009-06-15 20:54:56 +00001998 if (Align < ReqAlign)
1999 return false;
2000
2001 // Then make sure the immediate offset fits.
2002 int OffImm = getMemoryOpOffset(Op0);
Evan Chenga6b9cab2009-09-27 09:46:04 +00002003 if (isT2) {
Evan Cheng42401d62011-03-15 18:41:52 +00002004 int Limit = (1 << 8) * Scale;
2005 if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1)))
2006 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002007 Offset = OffImm;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002008 } else {
2009 ARM_AM::AddrOpc AddSub = ARM_AM::add;
2010 if (OffImm < 0) {
2011 AddSub = ARM_AM::sub;
2012 OffImm = - OffImm;
2013 }
2014 int Limit = (1 << 8) * Scale;
2015 if (OffImm >= Limit || (OffImm & (Scale-1)))
2016 return false;
Evan Chengfd6aad72009-09-25 21:44:53 +00002017 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenga6b9cab2009-09-27 09:46:04 +00002018 }
Evan Chengeba57e42009-06-15 20:54:56 +00002019 EvenReg = Op0->getOperand(0).getReg();
Evan Chengad0dba52009-06-15 21:18:20 +00002020 OddReg = Op1->getOperand(0).getReg();
Evan Chengeba57e42009-06-15 20:54:56 +00002021 if (EvenReg == OddReg)
2022 return false;
2023 BaseReg = Op0->getOperand(1).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00002024 Pred = getInstrPredicate(Op0, PredReg);
Evan Chengeba57e42009-06-15 20:54:56 +00002025 dl = Op0->getDebugLoc();
2026 return true;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002027}
2028
Evan Cheng185c9ef2009-06-13 09:12:55 +00002029bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
Craig Topperaf0dea12013-07-04 01:31:24 +00002030 SmallVectorImpl<MachineInstr *> &Ops,
Evan Cheng185c9ef2009-06-13 09:12:55 +00002031 unsigned Base, bool isLd,
2032 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
2033 bool RetVal = false;
2034
2035 // Sort by offset (in reverse order).
Benjamin Kramer3a377bc2014-03-01 11:47:00 +00002036 std::sort(Ops.begin(), Ops.end(),
2037 [](const MachineInstr *LHS, const MachineInstr *RHS) {
2038 int LOffset = getMemoryOpOffset(LHS);
2039 int ROffset = getMemoryOpOffset(RHS);
2040 assert(LHS == RHS || LOffset != ROffset);
2041 return LOffset > ROffset;
2042 });
Evan Cheng185c9ef2009-06-13 09:12:55 +00002043
2044 // The loads / stores of the same base are in order. Scan them from first to
Jim Grosbach1bcdf322010-06-04 00:15:00 +00002045 // last and check for the following:
Evan Cheng185c9ef2009-06-13 09:12:55 +00002046 // 1. Any def of base.
2047 // 2. Any gaps.
2048 while (Ops.size() > 1) {
2049 unsigned FirstLoc = ~0U;
2050 unsigned LastLoc = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +00002051 MachineInstr *FirstOp = nullptr;
2052 MachineInstr *LastOp = nullptr;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002053 int LastOffset = 0;
Evan Cheng0e796032009-06-18 02:04:01 +00002054 unsigned LastOpcode = 0;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002055 unsigned LastBytes = 0;
2056 unsigned NumMove = 0;
2057 for (int i = Ops.size() - 1; i >= 0; --i) {
2058 MachineInstr *Op = Ops[i];
2059 unsigned Loc = MI2LocMap[Op];
2060 if (Loc <= FirstLoc) {
2061 FirstLoc = Loc;
2062 FirstOp = Op;
2063 }
2064 if (Loc >= LastLoc) {
2065 LastLoc = Loc;
2066 LastOp = Op;
2067 }
2068
Andrew Trick642f0f62012-01-11 03:56:08 +00002069 unsigned LSMOpcode
2070 = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia);
2071 if (LastOpcode && LSMOpcode != LastOpcode)
Evan Cheng0e796032009-06-18 02:04:01 +00002072 break;
2073
Evan Cheng185c9ef2009-06-13 09:12:55 +00002074 int Offset = getMemoryOpOffset(Op);
2075 unsigned Bytes = getLSMultipleTransferSize(Op);
2076 if (LastBytes) {
2077 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
2078 break;
2079 }
2080 LastOffset = Offset;
2081 LastBytes = Bytes;
Andrew Trick642f0f62012-01-11 03:56:08 +00002082 LastOpcode = LSMOpcode;
Evan Chengfd6aad72009-09-25 21:44:53 +00002083 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002084 break;
2085 }
2086
2087 if (NumMove <= 1)
2088 Ops.pop_back();
2089 else {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002090 SmallPtrSet<MachineInstr*, 4> MemOps;
2091 SmallSet<unsigned, 4> MemRegs;
2092 for (int i = NumMove-1; i >= 0; --i) {
2093 MemOps.insert(Ops[i]);
2094 MemRegs.insert(Ops[i]->getOperand(0).getReg());
2095 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002096
2097 // Be conservative, if the instructions are too far apart, don't
2098 // move them. We want to limit the increase of register pressure.
Evan Chengb4b20bb2009-06-19 23:17:27 +00002099 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002100 if (DoMove)
Evan Chengb4b20bb2009-06-19 23:17:27 +00002101 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
2102 MemOps, MemRegs, TRI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002103 if (!DoMove) {
2104 for (unsigned i = 0; i != NumMove; ++i)
2105 Ops.pop_back();
2106 } else {
2107 // This is the new location for the loads / stores.
2108 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Jim Grosbachf14e08b2010-06-15 00:41:09 +00002109 while (InsertPos != MBB->end()
2110 && (MemOps.count(InsertPos) || InsertPos->isDebugValue()))
Evan Cheng185c9ef2009-06-13 09:12:55 +00002111 ++InsertPos;
Evan Cheng1283c6a2009-06-15 08:28:29 +00002112
2113 // If we are moving a pair of loads / stores, see if it makes sense
2114 // to try to allocate a pair of registers that can form register pairs.
Evan Chengeba57e42009-06-15 20:54:56 +00002115 MachineInstr *Op0 = Ops.back();
2116 MachineInstr *Op1 = Ops[Ops.size()-2];
2117 unsigned EvenReg = 0, OddReg = 0;
Jim Grosbach338de3e2010-10-27 23:12:14 +00002118 unsigned BaseReg = 0, PredReg = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002119 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengfd6aad72009-09-25 21:44:53 +00002120 bool isT2 = false;
Evan Chengeba57e42009-06-15 20:54:56 +00002121 unsigned NewOpc = 0;
Evan Chenga6b9cab2009-09-27 09:46:04 +00002122 int Offset = 0;
Evan Chengeba57e42009-06-15 20:54:56 +00002123 DebugLoc dl;
2124 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
Jim Grosbach338de3e2010-10-27 23:12:14 +00002125 EvenReg, OddReg, BaseReg,
Evan Chengfd6aad72009-09-25 21:44:53 +00002126 Offset, PredReg, Pred, isT2)) {
Evan Chengeba57e42009-06-15 20:54:56 +00002127 Ops.pop_back();
2128 Ops.pop_back();
Evan Cheng1283c6a2009-06-15 08:28:29 +00002129
Evan Cheng6cc775f2011-06-28 19:10:37 +00002130 const MCInstrDesc &MCID = TII->get(NewOpc);
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00002131 const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF);
Cameron Zwarichec645bf2011-05-18 21:25:14 +00002132 MRI->constrainRegClass(EvenReg, TRC);
2133 MRI->constrainRegClass(OddReg, TRC);
2134
Evan Chengeba57e42009-06-15 20:54:56 +00002135 // Form the pair instruction.
Evan Cheng0e796032009-06-18 02:04:01 +00002136 if (isLd) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002137 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng1283c6a2009-06-15 08:28:29 +00002138 .addReg(EvenReg, RegState::Define)
2139 .addReg(OddReg, RegState::Define)
Evan Chengfd6aad72009-09-25 21:44:53 +00002140 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002141 // FIXME: We're converting from LDRi12 to an insn that still
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002142 // uses addrmode2, so we need an explicit offset reg. It should
Jim Grosbach338de3e2010-10-27 23:12:14 +00002143 // always by reg0 since we're transforming LDRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002144 if (!isT2)
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00002145 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002146 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00002147 concatenateMemOperands(MIB, Op0, Op1);
2148 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002149 ++NumLDRDFormed;
2150 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002151 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID)
Evan Cheng1283c6a2009-06-15 08:28:29 +00002152 .addReg(EvenReg)
2153 .addReg(OddReg)
Evan Chengfd6aad72009-09-25 21:44:53 +00002154 .addReg(BaseReg);
Jim Grosbach338de3e2010-10-27 23:12:14 +00002155 // FIXME: We're converting from LDRi12 to an insn that still
2156 // uses addrmode2, so we need an explicit offset reg. It should
2157 // always by reg0 since we're transforming STRi12s.
Evan Chengfd6aad72009-09-25 21:44:53 +00002158 if (!isT2)
Jim Grosbach338de3e2010-10-27 23:12:14 +00002159 MIB.addReg(0);
Evan Chengfd6aad72009-09-25 21:44:53 +00002160 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Andrew Trick28c1d182011-11-11 22:18:09 +00002161 concatenateMemOperands(MIB, Op0, Op1);
2162 DEBUG(dbgs() << "Formed " << *MIB << "\n");
Evan Cheng0e796032009-06-18 02:04:01 +00002163 ++NumSTRDFormed;
2164 }
2165 MBB->erase(Op0);
2166 MBB->erase(Op1);
Evan Cheng1283c6a2009-06-15 08:28:29 +00002167
2168 // Add register allocation hints to form register pairs.
2169 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
2170 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengeba57e42009-06-15 20:54:56 +00002171 } else {
2172 for (unsigned i = 0; i != NumMove; ++i) {
2173 MachineInstr *Op = Ops.back();
2174 Ops.pop_back();
2175 MBB->splice(InsertPos, MBB, Op);
2176 }
Evan Cheng185c9ef2009-06-13 09:12:55 +00002177 }
2178
2179 NumLdStMoved += NumMove;
2180 RetVal = true;
2181 }
2182 }
2183 }
2184
2185 return RetVal;
2186}
2187
2188bool
2189ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
2190 bool RetVal = false;
2191
2192 DenseMap<MachineInstr*, unsigned> MI2LocMap;
2193 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
2194 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
2195 SmallVector<unsigned, 4> LdBases;
2196 SmallVector<unsigned, 4> StBases;
2197
2198 unsigned Loc = 0;
2199 MachineBasicBlock::iterator MBBI = MBB->begin();
2200 MachineBasicBlock::iterator E = MBB->end();
2201 while (MBBI != E) {
2202 for (; MBBI != E; ++MBBI) {
2203 MachineInstr *MI = MBBI;
Evan Cheng7f8e5632011-12-07 07:15:52 +00002204 if (MI->isCall() || MI->isTerminator()) {
Evan Cheng185c9ef2009-06-13 09:12:55 +00002205 // Stop at barriers.
2206 ++MBBI;
2207 break;
2208 }
2209
Jim Grosbach4e5e6a82010-06-04 01:23:30 +00002210 if (!MI->isDebugValue())
2211 MI2LocMap[MI] = ++Loc;
2212
Evan Cheng185c9ef2009-06-13 09:12:55 +00002213 if (!isMemoryOp(MI))
2214 continue;
2215 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00002216 if (getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Cheng185c9ef2009-06-13 09:12:55 +00002217 continue;
2218
Evan Chengfd6aad72009-09-25 21:44:53 +00002219 int Opc = MI->getOpcode();
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002220 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Cheng185c9ef2009-06-13 09:12:55 +00002221 unsigned Base = MI->getOperand(1).getReg();
2222 int Offset = getMemoryOpOffset(MI);
2223
2224 bool StopHere = false;
2225 if (isLd) {
2226 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2227 Base2LdsMap.find(Base);
2228 if (BI != Base2LdsMap.end()) {
2229 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2230 if (Offset == getMemoryOpOffset(BI->second[i])) {
2231 StopHere = true;
2232 break;
2233 }
2234 }
2235 if (!StopHere)
2236 BI->second.push_back(MI);
2237 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002238 Base2LdsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002239 LdBases.push_back(Base);
2240 }
2241 } else {
2242 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
2243 Base2StsMap.find(Base);
2244 if (BI != Base2StsMap.end()) {
2245 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
2246 if (Offset == getMemoryOpOffset(BI->second[i])) {
2247 StopHere = true;
2248 break;
2249 }
2250 }
2251 if (!StopHere)
2252 BI->second.push_back(MI);
2253 } else {
Craig Topper9ae47072013-07-10 16:38:35 +00002254 Base2StsMap[Base].push_back(MI);
Evan Cheng185c9ef2009-06-13 09:12:55 +00002255 StBases.push_back(Base);
2256 }
2257 }
2258
2259 if (StopHere) {
Evan Chengb4b20bb2009-06-19 23:17:27 +00002260 // Found a duplicate (a base+offset combination that's seen earlier).
2261 // Backtrack.
Evan Cheng185c9ef2009-06-13 09:12:55 +00002262 --Loc;
2263 break;
2264 }
2265 }
2266
2267 // Re-schedule loads.
2268 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
2269 unsigned Base = LdBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002270 SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002271 if (Lds.size() > 1)
2272 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
2273 }
2274
2275 // Re-schedule stores.
2276 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
2277 unsigned Base = StBases[i];
Craig Topperaf0dea12013-07-04 01:31:24 +00002278 SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base];
Evan Cheng185c9ef2009-06-13 09:12:55 +00002279 if (Sts.size() > 1)
2280 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
2281 }
2282
2283 if (MBBI != E) {
2284 Base2LdsMap.clear();
2285 Base2StsMap.clear();
2286 LdBases.clear();
2287 StBases.clear();
2288 }
2289 }
2290
2291 return RetVal;
2292}
2293
2294
2295/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
2296/// optimization pass.
2297FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
2298 if (PreAlloc)
2299 return new ARMPreAllocLoadStoreOpt();
2300 return new ARMLoadStoreOpt();
2301}