Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ------------===// |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains a pass that performs load / store related peephole |
| 11 | // optimizations. This pass should be run after register allocation. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 15 | #include "ARM.h" |
Evan Cheng | 2aa91cc | 2009-08-08 03:20:32 +0000 | [diff] [blame] | 16 | #include "ARMBaseInstrInfo.h" |
Craig Topper | 5fa0caa | 2012-03-26 00:45:15 +0000 | [diff] [blame] | 17 | #include "ARMBaseRegisterInfo.h" |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 18 | #include "ARMISelLowering.h" |
Evan Cheng | f030f2d | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 19 | #include "ARMMachineFunctionInfo.h" |
Craig Topper | a925326 | 2014-03-22 23:51:00 +0000 | [diff] [blame] | 20 | #include "ARMSubtarget.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 21 | #include "MCTargetDesc/ARMAddressingModes.h" |
Eric Christopher | ae32649 | 2015-03-12 22:48:50 +0000 | [diff] [blame] | 22 | #include "ThumbRegisterInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 23 | #include "llvm/ADT/DenseMap.h" |
| 24 | #include "llvm/ADT/STLExtras.h" |
| 25 | #include "llvm/ADT/SmallPtrSet.h" |
| 26 | #include "llvm/ADT/SmallSet.h" |
| 27 | #include "llvm/ADT/SmallVector.h" |
| 28 | #include "llvm/ADT/Statistic.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| 30 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 31 | #include "llvm/CodeGen/MachineInstr.h" |
| 32 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/RegisterScavenging.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/SelectionDAGNodes.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 36 | #include "llvm/IR/DataLayout.h" |
| 37 | #include "llvm/IR/DerivedTypes.h" |
| 38 | #include "llvm/IR/Function.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 39 | #include "llvm/Support/Debug.h" |
| 40 | #include "llvm/Support/ErrorHandling.h" |
Benjamin Kramer | 799003b | 2015-03-23 19:32:43 +0000 | [diff] [blame] | 41 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 42 | #include "llvm/Target/TargetInstrInfo.h" |
| 43 | #include "llvm/Target/TargetMachine.h" |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 44 | #include "llvm/Target/TargetRegisterInfo.h" |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 45 | using namespace llvm; |
| 46 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 47 | #define DEBUG_TYPE "arm-ldst-opt" |
| 48 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 49 | STATISTIC(NumLDMGened , "Number of ldm instructions generated"); |
| 50 | STATISTIC(NumSTMGened , "Number of stm instructions generated"); |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 51 | STATISTIC(NumVLDMGened, "Number of vldm instructions generated"); |
| 52 | STATISTIC(NumVSTMGened, "Number of vstm instructions generated"); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 53 | STATISTIC(NumLdStMoved, "Number of load / store instructions moved"); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 54 | STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation"); |
| 55 | STATISTIC(NumSTRDFormed,"Number of strd created before allocation"); |
| 56 | STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm"); |
| 57 | STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm"); |
| 58 | STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's"); |
| 59 | STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's"); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 60 | |
| 61 | /// ARMAllocLoadStoreOpt - Post- register allocation pass the combine |
| 62 | /// load / store instructions to form ldm / stm instructions. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 63 | |
| 64 | namespace { |
Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 65 | struct ARMLoadStoreOpt : public MachineFunctionPass { |
Devang Patel | 8c78a0b | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 66 | static char ID; |
Owen Anderson | a7aed18 | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 67 | ARMLoadStoreOpt() : MachineFunctionPass(ID) {} |
Devang Patel | 09f162c | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 68 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 69 | const TargetInstrInfo *TII; |
Dan Gohman | 3a4be0f | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 70 | const TargetRegisterInfo *TRI; |
Evan Cheng | c3770ac | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 71 | const ARMSubtarget *STI; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 72 | const TargetLowering *TL; |
Evan Cheng | f030f2d | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 73 | ARMFunctionInfo *AFI; |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 74 | RegScavenger *RS; |
James Molloy | 92a1507 | 2014-05-16 14:11:38 +0000 | [diff] [blame] | 75 | bool isThumb1, isThumb2; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 76 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 77 | bool runOnMachineFunction(MachineFunction &Fn) override; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 78 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 79 | const char *getPassName() const override { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 80 | return "ARM load / store optimization pass"; |
| 81 | } |
| 82 | |
| 83 | private: |
| 84 | struct MemOpQueueEntry { |
| 85 | int Offset; |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 86 | unsigned Reg; |
| 87 | bool isKill; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 88 | unsigned Position; |
| 89 | MachineBasicBlock::iterator MBBI; |
| 90 | bool Merged; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 91 | MemOpQueueEntry(int o, unsigned r, bool k, unsigned p, |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 92 | MachineBasicBlock::iterator i) |
| 93 | : Offset(o), Reg(r), isKill(k), Position(p), MBBI(i), Merged(false) {} |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 94 | }; |
| 95 | typedef SmallVector<MemOpQueueEntry,8> MemOpQueue; |
| 96 | typedef MemOpQueue::iterator MemOpQueueIter; |
| 97 | |
Tim Northover | 569f69d | 2013-10-10 09:28:20 +0000 | [diff] [blame] | 98 | void findUsesOfImpDef(SmallVectorImpl<MachineOperand *> &UsesOfImpDefs, |
| 99 | const MemOpQueue &MemOps, unsigned DefReg, |
| 100 | unsigned RangeBegin, unsigned RangeEnd); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 101 | void UpdateBaseRegUses(MachineBasicBlock &MBB, |
| 102 | MachineBasicBlock::iterator MBBI, |
| 103 | DebugLoc dl, unsigned Base, unsigned WordOffset, |
| 104 | ARMCC::CondCodes Pred, unsigned PredReg); |
Evan Cheng | 3158790 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 105 | bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 106 | int Offset, unsigned Base, bool BaseKill, unsigned Opcode, |
Evan Cheng | 7fce2cf | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 107 | ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch, |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 108 | DebugLoc dl, |
| 109 | ArrayRef<std::pair<unsigned, bool> > Regs, |
| 110 | ArrayRef<unsigned> ImpDefs); |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 111 | void MergeOpsUpdate(MachineBasicBlock &MBB, |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 112 | MemOpQueue &MemOps, |
| 113 | unsigned memOpsBegin, |
| 114 | unsigned memOpsEnd, |
| 115 | unsigned insertAfter, |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 116 | int Offset, |
| 117 | unsigned Base, |
| 118 | bool BaseKill, |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 119 | unsigned Opcode, |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 120 | ARMCC::CondCodes Pred, |
| 121 | unsigned PredReg, |
| 122 | unsigned Scratch, |
| 123 | DebugLoc dl, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 124 | SmallVectorImpl<MachineBasicBlock::iterator> &Merges); |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 125 | void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base, |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 126 | unsigned Opcode, unsigned Size, |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 127 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 128 | unsigned Scratch, MemOpQueue &MemOps, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 129 | SmallVectorImpl<MachineBasicBlock::iterator> &Merges); |
Evan Cheng | 977195e | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 130 | void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 131 | bool FixInvalidRegPairOp(MachineBasicBlock &MBB, |
| 132 | MachineBasicBlock::iterator &MBBI); |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 133 | bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB, |
| 134 | MachineBasicBlock::iterator MBBI, |
| 135 | const TargetInstrInfo *TII, |
| 136 | bool &Advance, |
| 137 | MachineBasicBlock::iterator &I); |
| 138 | bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB, |
| 139 | MachineBasicBlock::iterator MBBI, |
| 140 | bool &Advance, |
| 141 | MachineBasicBlock::iterator &I); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 142 | bool LoadStoreMultipleOpti(MachineBasicBlock &MBB); |
| 143 | bool MergeReturnIntoLDM(MachineBasicBlock &MBB); |
| 144 | }; |
Devang Patel | 8c78a0b | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 145 | char ARMLoadStoreOpt::ID = 0; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 146 | } |
| 147 | |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 148 | static bool definesCPSR(const MachineInstr *MI) { |
| 149 | for (const auto &MO : MI->operands()) { |
| 150 | if (!MO.isReg()) |
| 151 | continue; |
| 152 | if (MO.isDef() && MO.getReg() == ARM::CPSR && !MO.isDead()) |
| 153 | // If the instruction has live CPSR def, then it's not safe to fold it |
| 154 | // into load / store. |
| 155 | return true; |
| 156 | } |
| 157 | |
| 158 | return false; |
| 159 | } |
| 160 | |
| 161 | static int getMemoryOpOffset(const MachineInstr *MI) { |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 162 | unsigned Opcode = MI->getOpcode(); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 163 | bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD; |
| 164 | unsigned NumOperands = MI->getDesc().getNumOperands(); |
| 165 | unsigned OffField = MI->getOperand(NumOperands-3).getImm(); |
| 166 | |
| 167 | if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 || |
| 168 | Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 || |
| 169 | Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8 || |
| 170 | Opcode == ARM::LDRi12 || Opcode == ARM::STRi12) |
| 171 | return OffField; |
| 172 | |
| 173 | // Thumb1 immediate offsets are scaled by 4 |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 174 | if (Opcode == ARM::tLDRi || Opcode == ARM::tSTRi || |
| 175 | Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 176 | return OffField * 4; |
| 177 | |
| 178 | int Offset = isAM3 ? ARM_AM::getAM3Offset(OffField) |
| 179 | : ARM_AM::getAM5Offset(OffField) * 4; |
| 180 | ARM_AM::AddrOpc Op = isAM3 ? ARM_AM::getAM3Op(OffField) |
| 181 | : ARM_AM::getAM5Op(OffField); |
| 182 | |
| 183 | if (Op == ARM_AM::sub) |
| 184 | return -Offset; |
| 185 | |
| 186 | return Offset; |
| 187 | } |
| 188 | |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 189 | static int getLoadStoreMultipleOpcode(unsigned Opcode, ARM_AM::AMSubMode Mode) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 190 | switch (Opcode) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 191 | default: llvm_unreachable("Unhandled opcode!"); |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 192 | case ARM::LDRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 193 | ++NumLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 194 | switch (Mode) { |
| 195 | default: llvm_unreachable("Unhandled submode!"); |
| 196 | case ARM_AM::ia: return ARM::LDMIA; |
| 197 | case ARM_AM::da: return ARM::LDMDA; |
| 198 | case ARM_AM::db: return ARM::LDMDB; |
| 199 | case ARM_AM::ib: return ARM::LDMIB; |
| 200 | } |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 201 | case ARM::STRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 202 | ++NumSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 203 | switch (Mode) { |
| 204 | default: llvm_unreachable("Unhandled submode!"); |
| 205 | case ARM_AM::ia: return ARM::STMIA; |
| 206 | case ARM_AM::da: return ARM::STMDA; |
| 207 | case ARM_AM::db: return ARM::STMDB; |
| 208 | case ARM_AM::ib: return ARM::STMIB; |
| 209 | } |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 210 | case ARM::tLDRi: |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 211 | case ARM::tLDRspi: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 212 | // tLDMIA is writeback-only - unless the base register is in the input |
| 213 | // reglist. |
| 214 | ++NumLDMGened; |
| 215 | switch (Mode) { |
| 216 | default: llvm_unreachable("Unhandled submode!"); |
| 217 | case ARM_AM::ia: return ARM::tLDMIA; |
| 218 | } |
| 219 | case ARM::tSTRi: |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 220 | case ARM::tSTRspi: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 221 | // There is no non-writeback tSTMIA either. |
| 222 | ++NumSTMGened; |
| 223 | switch (Mode) { |
| 224 | default: llvm_unreachable("Unhandled submode!"); |
| 225 | case ARM_AM::ia: return ARM::tSTMIA_UPD; |
| 226 | } |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 227 | case ARM::t2LDRi8: |
| 228 | case ARM::t2LDRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 229 | ++NumLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 230 | switch (Mode) { |
| 231 | default: llvm_unreachable("Unhandled submode!"); |
| 232 | case ARM_AM::ia: return ARM::t2LDMIA; |
| 233 | case ARM_AM::db: return ARM::t2LDMDB; |
| 234 | } |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 235 | case ARM::t2STRi8: |
| 236 | case ARM::t2STRi12: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 237 | ++NumSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 238 | switch (Mode) { |
| 239 | default: llvm_unreachable("Unhandled submode!"); |
| 240 | case ARM_AM::ia: return ARM::t2STMIA; |
| 241 | case ARM_AM::db: return ARM::t2STMDB; |
| 242 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 243 | case ARM::VLDRS: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 244 | ++NumVLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 245 | switch (Mode) { |
| 246 | default: llvm_unreachable("Unhandled submode!"); |
| 247 | case ARM_AM::ia: return ARM::VLDMSIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 248 | case ARM_AM::db: return 0; // Only VLDMSDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 249 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 250 | case ARM::VSTRS: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 251 | ++NumVSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 252 | switch (Mode) { |
| 253 | default: llvm_unreachable("Unhandled submode!"); |
| 254 | case ARM_AM::ia: return ARM::VSTMSIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 255 | case ARM_AM::db: return 0; // Only VSTMSDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 256 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 257 | case ARM::VLDRD: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 258 | ++NumVLDMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 259 | switch (Mode) { |
| 260 | default: llvm_unreachable("Unhandled submode!"); |
| 261 | case ARM_AM::ia: return ARM::VLDMDIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 262 | case ARM_AM::db: return 0; // Only VLDMDDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 263 | } |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 264 | case ARM::VSTRD: |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 265 | ++NumVSTMGened; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 266 | switch (Mode) { |
| 267 | default: llvm_unreachable("Unhandled submode!"); |
| 268 | case ARM_AM::ia: return ARM::VSTMDIA; |
Owen Anderson | d6c5a74 | 2011-03-29 16:45:53 +0000 | [diff] [blame] | 269 | case ARM_AM::db: return 0; // Only VSTMDDB_UPD exists. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 270 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 271 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 272 | } |
| 273 | |
Bill Wendling | b100f91 | 2010-11-17 05:31:09 +0000 | [diff] [blame] | 274 | namespace llvm { |
| 275 | namespace ARM_AM { |
| 276 | |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 277 | AMSubMode getLoadStoreMultipleSubMode(unsigned Opcode) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 278 | switch (Opcode) { |
| 279 | default: llvm_unreachable("Unhandled opcode!"); |
Bill Wendling | b9bd594 | 2010-11-18 19:44:29 +0000 | [diff] [blame] | 280 | case ARM::LDMIA_RET: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 281 | case ARM::LDMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 282 | case ARM::LDMIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 283 | case ARM::STMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 284 | case ARM::STMIA_UPD: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 285 | case ARM::tLDMIA: |
| 286 | case ARM::tLDMIA_UPD: |
| 287 | case ARM::tSTMIA_UPD: |
Bill Wendling | b9bd594 | 2010-11-18 19:44:29 +0000 | [diff] [blame] | 288 | case ARM::t2LDMIA_RET: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 289 | case ARM::t2LDMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 290 | case ARM::t2LDMIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 291 | case ARM::t2STMIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 292 | case ARM::t2STMIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 293 | case ARM::VLDMSIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 294 | case ARM::VLDMSIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 295 | case ARM::VSTMSIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 296 | case ARM::VSTMSIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 297 | case ARM::VLDMDIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 298 | case ARM::VLDMDIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 299 | case ARM::VSTMDIA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 300 | case ARM::VSTMDIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 301 | return ARM_AM::ia; |
| 302 | |
| 303 | case ARM::LDMDA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 304 | case ARM::LDMDA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 305 | case ARM::STMDA: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 306 | case ARM::STMDA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 307 | return ARM_AM::da; |
| 308 | |
| 309 | case ARM::LDMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 310 | case ARM::LDMDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 311 | case ARM::STMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 312 | case ARM::STMDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 313 | case ARM::t2LDMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 314 | case ARM::t2LDMDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 315 | case ARM::t2STMDB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 316 | case ARM::t2STMDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 317 | case ARM::VLDMSDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 318 | case ARM::VSTMSDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 319 | case ARM::VLDMDDB_UPD: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 320 | case ARM::VSTMDDB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 321 | return ARM_AM::db; |
| 322 | |
| 323 | case ARM::LDMIB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 324 | case ARM::LDMIB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 325 | case ARM::STMIB: |
Bill Wendling | 11cc176 | 2010-11-17 19:16:20 +0000 | [diff] [blame] | 326 | case ARM::STMIB_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 327 | return ARM_AM::ib; |
| 328 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 329 | } |
| 330 | |
Bill Wendling | b100f91 | 2010-11-17 05:31:09 +0000 | [diff] [blame] | 331 | } // end namespace ARM_AM |
| 332 | } // end namespace llvm |
| 333 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 334 | static bool isT1i32Load(unsigned Opc) { |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 335 | return Opc == ARM::tLDRi || Opc == ARM::tLDRspi; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 336 | } |
| 337 | |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 338 | static bool isT2i32Load(unsigned Opc) { |
| 339 | return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8; |
| 340 | } |
| 341 | |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 342 | static bool isi32Load(unsigned Opc) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 343 | return Opc == ARM::LDRi12 || isT1i32Load(Opc) || isT2i32Load(Opc) ; |
| 344 | } |
| 345 | |
| 346 | static bool isT1i32Store(unsigned Opc) { |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 347 | return Opc == ARM::tSTRi || Opc == ARM::tSTRspi; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 348 | } |
| 349 | |
| 350 | static bool isT2i32Store(unsigned Opc) { |
| 351 | return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 352 | } |
| 353 | |
| 354 | static bool isi32Store(unsigned Opc) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 355 | return Opc == ARM::STRi12 || isT1i32Store(Opc) || isT2i32Store(Opc); |
| 356 | } |
| 357 | |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 358 | static unsigned getImmScale(unsigned Opc) { |
| 359 | switch (Opc) { |
| 360 | default: llvm_unreachable("Unhandled opcode!"); |
| 361 | case ARM::tLDRi: |
| 362 | case ARM::tSTRi: |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 363 | case ARM::tLDRspi: |
| 364 | case ARM::tSTRspi: |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 365 | return 1; |
| 366 | case ARM::tLDRHi: |
| 367 | case ARM::tSTRHi: |
| 368 | return 2; |
| 369 | case ARM::tLDRBi: |
| 370 | case ARM::tSTRBi: |
| 371 | return 4; |
| 372 | } |
| 373 | } |
| 374 | |
| 375 | /// Update future uses of the base register with the offset introduced |
| 376 | /// due to writeback. This function only works on Thumb1. |
| 377 | void |
| 378 | ARMLoadStoreOpt::UpdateBaseRegUses(MachineBasicBlock &MBB, |
| 379 | MachineBasicBlock::iterator MBBI, |
| 380 | DebugLoc dl, unsigned Base, |
| 381 | unsigned WordOffset, |
| 382 | ARMCC::CondCodes Pred, unsigned PredReg) { |
| 383 | assert(isThumb1 && "Can only update base register uses for Thumb1!"); |
| 384 | // Start updating any instructions with immediate offsets. Insert a SUB before |
| 385 | // the first non-updateable instruction (if any). |
| 386 | for (; MBBI != MBB.end(); ++MBBI) { |
| 387 | bool InsertSub = false; |
| 388 | unsigned Opc = MBBI->getOpcode(); |
| 389 | |
| 390 | if (MBBI->readsRegister(Base)) { |
| 391 | int Offset; |
| 392 | bool IsLoad = |
| 393 | Opc == ARM::tLDRi || Opc == ARM::tLDRHi || Opc == ARM::tLDRBi; |
| 394 | bool IsStore = |
| 395 | Opc == ARM::tSTRi || Opc == ARM::tSTRHi || Opc == ARM::tSTRBi; |
| 396 | |
| 397 | if (IsLoad || IsStore) { |
| 398 | // Loads and stores with immediate offsets can be updated, but only if |
| 399 | // the new offset isn't negative. |
| 400 | // The MachineOperand containing the offset immediate is the last one |
| 401 | // before predicates. |
| 402 | MachineOperand &MO = |
| 403 | MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3); |
| 404 | // The offsets are scaled by 1, 2 or 4 depending on the Opcode. |
| 405 | Offset = MO.getImm() - WordOffset * getImmScale(Opc); |
| 406 | |
| 407 | // If storing the base register, it needs to be reset first. |
| 408 | unsigned InstrSrcReg = MBBI->getOperand(0).getReg(); |
| 409 | |
| 410 | if (Offset >= 0 && !(IsStore && InstrSrcReg == Base)) |
| 411 | MO.setImm(Offset); |
| 412 | else |
| 413 | InsertSub = true; |
| 414 | |
| 415 | } else if ((Opc == ARM::tSUBi8 || Opc == ARM::tADDi8) && |
| 416 | !definesCPSR(MBBI)) { |
| 417 | // SUBS/ADDS using this register, with a dead def of the CPSR. |
| 418 | // Merge it with the update; if the merged offset is too large, |
| 419 | // insert a new sub instead. |
| 420 | MachineOperand &MO = |
| 421 | MBBI->getOperand(MBBI->getDesc().getNumOperands() - 3); |
| 422 | Offset = (Opc == ARM::tSUBi8) ? |
| 423 | MO.getImm() + WordOffset * 4 : |
| 424 | MO.getImm() - WordOffset * 4 ; |
| 425 | if (Offset >= 0 && TL->isLegalAddImmediate(Offset)) { |
| 426 | // FIXME: Swap ADDS<->SUBS if Offset < 0, erase instruction if |
| 427 | // Offset == 0. |
| 428 | MO.setImm(Offset); |
| 429 | // The base register has now been reset, so exit early. |
| 430 | return; |
| 431 | } else { |
| 432 | InsertSub = true; |
| 433 | } |
| 434 | |
| 435 | } else { |
| 436 | // Can't update the instruction. |
| 437 | InsertSub = true; |
| 438 | } |
| 439 | |
| 440 | } else if (definesCPSR(MBBI) || MBBI->isCall() || MBBI->isBranch()) { |
| 441 | // Since SUBS sets the condition flags, we can't place the base reset |
| 442 | // after an instruction that has a live CPSR def. |
| 443 | // The base register might also contain an argument for a function call. |
| 444 | InsertSub = true; |
| 445 | } |
| 446 | |
| 447 | if (InsertSub) { |
| 448 | // An instruction above couldn't be updated, so insert a sub. |
| 449 | AddDefaultT1CC(BuildMI(MBB, MBBI, dl, TII->get(ARM::tSUBi8), Base), true) |
Matthias Braun | aa9fa35 | 2015-05-27 05:12:40 +0000 | [diff] [blame] | 450 | .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 451 | return; |
| 452 | } |
| 453 | |
| 454 | if (MBBI->killsRegister(Base)) |
| 455 | // Register got killed. Stop updating. |
| 456 | return; |
| 457 | } |
| 458 | |
| 459 | // End of block was reached. |
| 460 | if (MBB.succ_size() > 0) { |
| 461 | // FIXME: Because of a bug, live registers are sometimes missing from |
| 462 | // the successor blocks' live-in sets. This means we can't trust that |
| 463 | // information and *always* have to reset at the end of a block. |
| 464 | // See PR21029. |
| 465 | if (MBBI != MBB.end()) --MBBI; |
| 466 | AddDefaultT1CC( |
| 467 | BuildMI(MBB, MBBI, dl, TII->get(ARM::tSUBi8), Base), true) |
Matthias Braun | aa9fa35 | 2015-05-27 05:12:40 +0000 | [diff] [blame] | 468 | .addReg(Base).addImm(WordOffset * 4).addImm(Pred).addReg(PredReg); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 469 | } |
| 470 | } |
| 471 | |
Evan Cheng | 3158790 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 472 | /// MergeOps - Create and insert a LDM or STM with Base as base register and |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 473 | /// registers in Regs as the register operands that would be loaded / stored. |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 474 | /// It returns true if the transformation is done. |
Evan Cheng | 7fce2cf | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 475 | bool |
Evan Cheng | 3158790 | 2009-06-05 19:08:58 +0000 | [diff] [blame] | 476 | ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB, |
Evan Cheng | 7fce2cf | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 477 | MachineBasicBlock::iterator MBBI, |
| 478 | int Offset, unsigned Base, bool BaseKill, |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 479 | unsigned Opcode, ARMCC::CondCodes Pred, |
Evan Cheng | 7fce2cf | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 480 | unsigned PredReg, unsigned Scratch, DebugLoc dl, |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 481 | ArrayRef<std::pair<unsigned, bool> > Regs, |
| 482 | ArrayRef<unsigned> ImpDefs) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 483 | // Only a single register to load / store. Don't bother. |
| 484 | unsigned NumRegs = Regs.size(); |
| 485 | if (NumRegs <= 1) |
| 486 | return false; |
| 487 | |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 488 | // For Thumb1 targets, it might be necessary to clobber the CPSR to merge. |
| 489 | // Compute liveness information for that register to make the decision. |
| 490 | bool SafeToClobberCPSR = !isThumb1 || |
| 491 | (MBB.computeRegisterLiveness(TRI, ARM::CPSR, std::prev(MBBI), 15) == |
| 492 | MachineBasicBlock::LQR_Dead); |
| 493 | |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 494 | bool Writeback = isThumb1; // Thumb1 LDM/STM have base reg writeback. |
| 495 | |
| 496 | // Exception: If the base register is in the input reglist, Thumb1 LDM is |
| 497 | // non-writeback. |
| 498 | // It's also not possible to merge an STR of the base register in Thumb1. |
| 499 | if (isThumb1) |
Matthias Braun | aa9fa35 | 2015-05-27 05:12:40 +0000 | [diff] [blame] | 500 | for (const std::pair<unsigned, bool> &R : Regs) |
| 501 | if (Base == R.first) { |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 502 | assert(Base != ARM::SP && "Thumb1 does not allow SP in register list"); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 503 | if (Opcode == ARM::tLDRi) { |
| 504 | Writeback = false; |
| 505 | break; |
| 506 | } else if (Opcode == ARM::tSTRi) { |
| 507 | return false; |
| 508 | } |
| 509 | } |
| 510 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 511 | ARM_AM::AMSubMode Mode = ARM_AM::ia; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 512 | // VFP and Thumb2 do not support IB or DA modes. Thumb1 only supports IA. |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 513 | bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 514 | bool haveIBAndDA = isNotVFP && !isThumb2 && !isThumb1; |
| 515 | |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 516 | if (Offset == 4 && haveIBAndDA) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 517 | Mode = ARM_AM::ib; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 518 | } else if (Offset == -4 * (int)NumRegs + 4 && haveIBAndDA) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 519 | Mode = ARM_AM::da; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 520 | } else if (Offset == -4 * (int)NumRegs && isNotVFP && !isThumb1) { |
Bob Wilson | ca5af12 | 2010-08-27 23:57:52 +0000 | [diff] [blame] | 521 | // VLDM/VSTM do not support DB mode without also updating the base reg. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 522 | Mode = ARM_AM::db; |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 523 | } else if (Offset != 0 || Opcode == ARM::tLDRspi || Opcode == ARM::tSTRspi) { |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 524 | // Check if this is a supported opcode before inserting instructions to |
Owen Anderson | 7ac53ad | 2011-03-29 20:27:38 +0000 | [diff] [blame] | 525 | // calculate a new base register. |
| 526 | if (!getLoadStoreMultipleOpcode(Opcode, Mode)) return false; |
| 527 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 528 | // If starting offset isn't zero, insert a MI to materialize a new base. |
| 529 | // But only do so if it is cost effective, i.e. merging more than two |
| 530 | // loads / stores. |
| 531 | if (NumRegs <= 2) |
| 532 | return false; |
| 533 | |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 534 | // On Thumb1, it's not worth materializing a new base register without |
| 535 | // clobbering the CPSR (i.e. not using ADDS/SUBS). |
| 536 | if (!SafeToClobberCPSR) |
| 537 | return false; |
| 538 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 539 | unsigned NewBase; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 540 | if (isi32Load(Opcode)) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 541 | // If it is a load, then just use one of the destination register to |
| 542 | // use as the new base. |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 543 | NewBase = Regs[NumRegs-1].first; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 544 | } else { |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 545 | // Use the scratch register to use as a new base. |
| 546 | NewBase = Scratch; |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 547 | if (NewBase == 0) |
| 548 | return false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 549 | } |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 550 | |
| 551 | int BaseOpc = |
| 552 | isThumb2 ? ARM::t2ADDri : |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 553 | (isThumb1 && Base == ARM::SP) ? ARM::tADDrSPi : |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 554 | (isThumb1 && Offset < 8) ? ARM::tADDi3 : |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 555 | isThumb1 ? ARM::tADDi8 : ARM::ADDri; |
| 556 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 557 | if (Offset < 0) { |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 558 | Offset = - Offset; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 559 | BaseOpc = |
| 560 | isThumb2 ? ARM::t2SUBri : |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 561 | (isThumb1 && Offset < 8 && Base != ARM::SP) ? ARM::tSUBi3 : |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 562 | isThumb1 ? ARM::tSUBi8 : ARM::SUBri; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 563 | } |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 564 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 565 | if (!TL->isLegalAddImmediate(Offset)) |
| 566 | // FIXME: Try add with register operand? |
| 567 | return false; // Probably not worth it then. |
| 568 | |
| 569 | if (isThumb1) { |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 570 | // Thumb1: depending on immediate size, use either |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 571 | // ADDS NewBase, Base, #imm3 |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 572 | // or |
Moritz Roth | eef9f4d | 2014-09-16 16:25:07 +0000 | [diff] [blame] | 573 | // MOV NewBase, Base |
| 574 | // ADDS NewBase, #imm8. |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 575 | if (Base != NewBase && |
| 576 | (BaseOpc == ARM::tADDi8 || BaseOpc == ARM::tSUBi8)) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 577 | // Need to insert a MOV to the new base first. |
Jonathan Roelofs | 229eb4c | 2015-01-21 22:39:43 +0000 | [diff] [blame] | 578 | if (isARMLowRegister(NewBase) && isARMLowRegister(Base) && |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 579 | !STI->hasV6Ops()) { |
Jonathan Roelofs | 229eb4c | 2015-01-21 22:39:43 +0000 | [diff] [blame] | 580 | // thumbv4t doesn't have lo->lo copies, and we can't predicate tMOVSr |
| 581 | if (Pred != ARMCC::AL) |
| 582 | return false; |
| 583 | BuildMI(MBB, MBBI, dl, TII->get(ARM::tMOVSr), NewBase) |
| 584 | .addReg(Base, getKillRegState(BaseKill)); |
| 585 | } else |
| 586 | BuildMI(MBB, MBBI, dl, TII->get(ARM::tMOVr), NewBase) |
| 587 | .addReg(Base, getKillRegState(BaseKill)) |
| 588 | .addImm(Pred).addReg(PredReg); |
| 589 | |
Moritz Roth | dfdda0d | 2014-08-21 17:11:03 +0000 | [diff] [blame] | 590 | // Set up BaseKill and Base correctly to insert the ADDS/SUBS below. |
| 591 | Base = NewBase; |
| 592 | BaseKill = false; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 593 | } |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 594 | if (BaseOpc == ARM::tADDrSPi) { |
| 595 | assert(Offset % 4 == 0 && "tADDrSPi offset is scaled by 4"); |
| 596 | BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase) |
| 597 | .addReg(Base, getKillRegState(BaseKill)).addImm(Offset/4) |
| 598 | .addImm(Pred).addReg(PredReg); |
| 599 | } else |
| 600 | AddDefaultT1CC(BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase), true) |
| 601 | .addReg(Base, getKillRegState(BaseKill)).addImm(Offset) |
| 602 | .addImm(Pred).addReg(PredReg); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 603 | } else { |
| 604 | BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase) |
| 605 | .addReg(Base, getKillRegState(BaseKill)).addImm(Offset) |
| 606 | .addImm(Pred).addReg(PredReg).addReg(0); |
| 607 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 608 | Base = NewBase; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 609 | BaseKill = true; // New base is always killed straight away. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 610 | } |
| 611 | |
Bob Wilson | ba75e81 | 2010-03-16 00:31:15 +0000 | [diff] [blame] | 612 | bool isDef = (isi32Load(Opcode) || Opcode == ARM::VLDRS || |
| 613 | Opcode == ARM::VLDRD); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 614 | |
| 615 | // Get LS multiple opcode. Note that for Thumb1 this might be an opcode with |
| 616 | // base register writeback. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 617 | Opcode = getLoadStoreMultipleOpcode(Opcode, Mode); |
Owen Anderson | c48981f | 2011-03-29 17:42:25 +0000 | [diff] [blame] | 618 | if (!Opcode) return false; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 619 | |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 620 | // Check if a Thumb1 LDM/STM merge is safe. This is the case if: |
| 621 | // - There is no writeback (LDM of base register), |
| 622 | // - the base register is killed by the merged instruction, |
| 623 | // - or it's safe to overwrite the condition flags, i.e. to insert a SUBS |
| 624 | // to reset the base register. |
| 625 | // Otherwise, don't merge. |
| 626 | // It's safe to return here since the code to materialize a new base register |
| 627 | // above is also conditional on SafeToClobberCPSR. |
| 628 | if (isThumb1 && !SafeToClobberCPSR && Writeback && !BaseKill) |
| 629 | return false; |
Moritz Roth | 8f37656 | 2014-08-15 17:00:30 +0000 | [diff] [blame] | 630 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 631 | MachineInstrBuilder MIB; |
| 632 | |
| 633 | if (Writeback) { |
| 634 | if (Opcode == ARM::tLDMIA) |
| 635 | // Update tLDMIA with writeback if necessary. |
| 636 | Opcode = ARM::tLDMIA_UPD; |
| 637 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 638 | MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode)); |
| 639 | |
| 640 | // Thumb1: we might need to set base writeback when building the MI. |
| 641 | MIB.addReg(Base, getDefRegState(true)) |
| 642 | .addReg(Base, getKillRegState(BaseKill)); |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 643 | |
| 644 | // The base isn't dead after a merged instruction with writeback. |
| 645 | // Insert a sub instruction after the newly formed instruction to reset. |
| 646 | if (!BaseKill) |
| 647 | UpdateBaseRegUses(MBB, MBBI, dl, Base, NumRegs, Pred, PredReg); |
| 648 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 649 | } else { |
| 650 | // No writeback, simply build the MachineInstr. |
| 651 | MIB = BuildMI(MBB, MBBI, dl, TII->get(Opcode)); |
| 652 | MIB.addReg(Base, getKillRegState(BaseKill)); |
| 653 | } |
| 654 | |
| 655 | MIB.addImm(Pred).addReg(PredReg); |
| 656 | |
Matthias Braun | aa9fa35 | 2015-05-27 05:12:40 +0000 | [diff] [blame] | 657 | for (const std::pair<unsigned, bool> &R : Regs) |
| 658 | MIB = MIB.addReg(R.first, getDefRegState(isDef) |
| 659 | | getKillRegState(R.second)); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 660 | |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 661 | // Add implicit defs for super-registers. |
Matthias Braun | aa9fa35 | 2015-05-27 05:12:40 +0000 | [diff] [blame] | 662 | for (unsigned ImpDef : ImpDefs) |
| 663 | MIB.addReg(ImpDef, RegState::ImplicitDefine); |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 664 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 665 | return true; |
| 666 | } |
| 667 | |
Tim Northover | 569f69d | 2013-10-10 09:28:20 +0000 | [diff] [blame] | 668 | /// \brief Find all instructions using a given imp-def within a range. |
| 669 | /// |
| 670 | /// We are trying to combine a range of instructions, one of which (located at |
| 671 | /// position RangeBegin) implicitly defines a register. The final LDM/STM will |
| 672 | /// be placed at RangeEnd, and so any uses of this definition between RangeStart |
| 673 | /// and RangeEnd must be modified to use an undefined value. |
| 674 | /// |
| 675 | /// The live range continues until we find a second definition or one of the |
| 676 | /// uses we find is a kill. Unfortunately MemOps is not sorted by Position, so |
| 677 | /// we must consider all uses and decide which are relevant in a second pass. |
| 678 | void ARMLoadStoreOpt::findUsesOfImpDef( |
| 679 | SmallVectorImpl<MachineOperand *> &UsesOfImpDefs, const MemOpQueue &MemOps, |
| 680 | unsigned DefReg, unsigned RangeBegin, unsigned RangeEnd) { |
| 681 | std::map<unsigned, MachineOperand *> Uses; |
| 682 | unsigned LastLivePos = RangeEnd; |
| 683 | |
| 684 | // First we find all uses of this register with Position between RangeBegin |
| 685 | // and RangeEnd, any or all of these could be uses of a definition at |
| 686 | // RangeBegin. We also record the latest position a definition at RangeBegin |
| 687 | // would be considered live. |
| 688 | for (unsigned i = 0; i < MemOps.size(); ++i) { |
| 689 | MachineInstr &MI = *MemOps[i].MBBI; |
| 690 | unsigned MIPosition = MemOps[i].Position; |
| 691 | if (MIPosition <= RangeBegin || MIPosition > RangeEnd) |
| 692 | continue; |
| 693 | |
| 694 | // If this instruction defines the register, then any later use will be of |
| 695 | // that definition rather than ours. |
| 696 | if (MI.definesRegister(DefReg)) |
| 697 | LastLivePos = std::min(LastLivePos, MIPosition); |
| 698 | |
| 699 | MachineOperand *UseOp = MI.findRegisterUseOperand(DefReg); |
| 700 | if (!UseOp) |
| 701 | continue; |
| 702 | |
| 703 | // If this instruction kills the register then (assuming liveness is |
| 704 | // correct when we start) we don't need to think about anything after here. |
| 705 | if (UseOp->isKill()) |
| 706 | LastLivePos = std::min(LastLivePos, MIPosition); |
| 707 | |
| 708 | Uses[MIPosition] = UseOp; |
| 709 | } |
| 710 | |
| 711 | // Now we traverse the list of all uses, and append the ones that actually use |
| 712 | // our definition to the requested list. |
| 713 | for (std::map<unsigned, MachineOperand *>::iterator I = Uses.begin(), |
| 714 | E = Uses.end(); |
| 715 | I != E; ++I) { |
| 716 | // List is sorted by position so once we've found one out of range there |
| 717 | // will be no more to consider. |
| 718 | if (I->first > LastLivePos) |
| 719 | break; |
| 720 | UsesOfImpDefs.push_back(I->second); |
| 721 | } |
| 722 | } |
| 723 | |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 724 | // MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on |
| 725 | // success. |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 726 | void ARMLoadStoreOpt::MergeOpsUpdate(MachineBasicBlock &MBB, |
| 727 | MemOpQueue &memOps, |
| 728 | unsigned memOpsBegin, unsigned memOpsEnd, |
| 729 | unsigned insertAfter, int Offset, |
| 730 | unsigned Base, bool BaseKill, |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 731 | unsigned Opcode, |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 732 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 733 | unsigned Scratch, |
| 734 | DebugLoc dl, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 735 | SmallVectorImpl<MachineBasicBlock::iterator> &Merges) { |
Jakob Stoklund Olesen | 64870c5 | 2009-12-23 21:28:31 +0000 | [diff] [blame] | 736 | // First calculate which of the registers should be killed by the merged |
| 737 | // instruction. |
Jakob Stoklund Olesen | 398932a | 2009-12-23 21:34:03 +0000 | [diff] [blame] | 738 | const unsigned insertPos = memOps[insertAfter].Position; |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 739 | SmallSet<unsigned, 4> KilledRegs; |
| 740 | DenseMap<unsigned, unsigned> Killer; |
Jakob Stoklund Olesen | d9c80ef | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 741 | for (unsigned i = 0, e = memOps.size(); i != e; ++i) { |
| 742 | if (i == memOpsBegin) { |
| 743 | i = memOpsEnd; |
| 744 | if (i == e) |
| 745 | break; |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 746 | } |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 747 | if (memOps[i].Position < insertPos && memOps[i].isKill) { |
| 748 | unsigned Reg = memOps[i].Reg; |
| 749 | KilledRegs.insert(Reg); |
| 750 | Killer[Reg] = i; |
| 751 | } |
| 752 | } |
| 753 | |
| 754 | SmallVector<std::pair<unsigned, bool>, 8> Regs; |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 755 | SmallVector<unsigned, 8> ImpDefs; |
Tim Northover | 569f69d | 2013-10-10 09:28:20 +0000 | [diff] [blame] | 756 | SmallVector<MachineOperand *, 8> UsesOfImpDefs; |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 757 | for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) { |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 758 | unsigned Reg = memOps[i].Reg; |
Jakob Stoklund Olesen | d9c80ef | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 759 | // If we are inserting the merged operation after an operation that |
Jakob Stoklund Olesen | 398932a | 2009-12-23 21:34:03 +0000 | [diff] [blame] | 760 | // uses the same register, make sure to transfer any kill flag. |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 761 | bool isKill = memOps[i].isKill || KilledRegs.count(Reg); |
Jakob Stoklund Olesen | 398932a | 2009-12-23 21:34:03 +0000 | [diff] [blame] | 762 | Regs.push_back(std::make_pair(Reg, isKill)); |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 763 | |
| 764 | // Collect any implicit defs of super-registers. They must be preserved. |
Matthias Braun | e41e146 | 2015-05-29 02:56:46 +0000 | [diff] [blame^] | 765 | for (const MachineOperand &MO : memOps[i].MBBI->operands()) { |
| 766 | if (!MO.isReg() || !MO.isDef() || !MO.isImplicit() || MO.isDead()) |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 767 | continue; |
Matthias Braun | e41e146 | 2015-05-29 02:56:46 +0000 | [diff] [blame^] | 768 | unsigned DefReg = MO.getReg(); |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 769 | if (std::find(ImpDefs.begin(), ImpDefs.end(), DefReg) == ImpDefs.end()) |
| 770 | ImpDefs.push_back(DefReg); |
Tim Northover | 569f69d | 2013-10-10 09:28:20 +0000 | [diff] [blame] | 771 | |
| 772 | // There may be other uses of the definition between this instruction and |
| 773 | // the eventual LDM/STM position. These should be marked undef if the |
| 774 | // merge takes place. |
| 775 | findUsesOfImpDef(UsesOfImpDefs, memOps, DefReg, memOps[i].Position, |
| 776 | insertPos); |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 777 | } |
Jakob Stoklund Olesen | 64870c5 | 2009-12-23 21:28:31 +0000 | [diff] [blame] | 778 | } |
| 779 | |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 780 | // Try to do the merge. |
| 781 | MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI; |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 782 | ++Loc; |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 783 | if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode, |
Jakob Stoklund Olesen | cdee326 | 2012-03-28 22:50:56 +0000 | [diff] [blame] | 784 | Pred, PredReg, Scratch, dl, Regs, ImpDefs)) |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 785 | return; |
Jakob Stoklund Olesen | 64870c5 | 2009-12-23 21:28:31 +0000 | [diff] [blame] | 786 | |
| 787 | // Merge succeeded, update records. |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 788 | Merges.push_back(std::prev(Loc)); |
Tim Northover | 569f69d | 2013-10-10 09:28:20 +0000 | [diff] [blame] | 789 | |
| 790 | // In gathering loads together, we may have moved the imp-def of a register |
| 791 | // past one of its uses. This is OK, since we know better than the rest of |
| 792 | // LLVM what's OK with ARM loads and stores; but we still have to adjust the |
| 793 | // affected uses. |
| 794 | for (SmallVectorImpl<MachineOperand *>::iterator I = UsesOfImpDefs.begin(), |
| 795 | E = UsesOfImpDefs.end(); |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 796 | I != E; ++I) |
Tim Northover | 569f69d | 2013-10-10 09:28:20 +0000 | [diff] [blame] | 797 | (*I)->setIsUndef(); |
| 798 | |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 799 | for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) { |
Jakob Stoklund Olesen | d9c80ef | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 800 | // Remove kill flags from any memops that come before insertPos. |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 801 | if (Regs[i-memOpsBegin].second) { |
| 802 | unsigned Reg = Regs[i-memOpsBegin].first; |
| 803 | if (KilledRegs.count(Reg)) { |
| 804 | unsigned j = Killer[Reg]; |
Jakob Stoklund Olesen | d9c80ef | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 805 | int Idx = memOps[j].MBBI->findRegisterUseOperandIdx(Reg, true); |
| 806 | assert(Idx >= 0 && "Cannot find killing operand"); |
| 807 | memOps[j].MBBI->getOperand(Idx).setIsKill(false); |
Jakob Stoklund Olesen | 4d30f90 | 2010-08-30 21:52:40 +0000 | [diff] [blame] | 808 | memOps[j].isKill = false; |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 809 | } |
Jakob Stoklund Olesen | d9c80ef | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 810 | memOps[i].isKill = true; |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 811 | } |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 812 | MBB.erase(memOps[i].MBBI); |
Jakob Stoklund Olesen | d9c80ef | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 813 | // Update this memop to refer to the merged instruction. |
| 814 | // We may need to move kill flags again. |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 815 | memOps[i].Merged = true; |
Jakob Stoklund Olesen | d9c80ef | 2011-02-15 19:51:58 +0000 | [diff] [blame] | 816 | memOps[i].MBBI = Merges.back(); |
| 817 | memOps[i].Position = insertPos; |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 818 | } |
Moritz Roth | f5d0c7c | 2014-09-24 16:35:50 +0000 | [diff] [blame] | 819 | |
| 820 | // Update memOps offsets, since they may have been modified by MergeOps. |
| 821 | for (auto &MemOp : memOps) { |
| 822 | MemOp.Offset = getMemoryOpOffset(MemOp.MBBI); |
| 823 | } |
Jakob Stoklund Olesen | 655e4e6 | 2009-12-23 21:28:23 +0000 | [diff] [blame] | 824 | } |
| 825 | |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 826 | /// MergeLDR_STR - Merge a number of load / store instructions into one or more |
| 827 | /// load / store multiple instructions. |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 828 | void |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 829 | ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 830 | unsigned Base, unsigned Opcode, unsigned Size, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 831 | ARMCC::CondCodes Pred, unsigned PredReg, |
| 832 | unsigned Scratch, MemOpQueue &MemOps, |
| 833 | SmallVectorImpl<MachineBasicBlock::iterator> &Merges) { |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 834 | bool isNotVFP = isi32Load(Opcode) || isi32Store(Opcode); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 835 | int Offset = MemOps[SIndex].Offset; |
| 836 | int SOffset = Offset; |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 837 | unsigned insertAfter = SIndex; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 838 | MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI; |
Evan Cheng | 7fce2cf | 2009-06-05 18:19:23 +0000 | [diff] [blame] | 839 | DebugLoc dl = Loc->getDebugLoc(); |
Jakob Stoklund Olesen | 0fa4fe0 | 2009-12-23 21:28:42 +0000 | [diff] [blame] | 840 | const MachineOperand &PMO = Loc->getOperand(0); |
| 841 | unsigned PReg = PMO.getReg(); |
Eric Christopher | 6ac277c | 2012-08-09 22:10:21 +0000 | [diff] [blame] | 842 | unsigned PRegNum = PMO.isUndef() ? UINT_MAX : TRI->getEncodingValue(PReg); |
Jim Grosbach | bf59859 | 2010-03-26 18:41:09 +0000 | [diff] [blame] | 843 | unsigned Count = 1; |
Bob Wilson | d135c69 | 2011-04-05 23:03:25 +0000 | [diff] [blame] | 844 | unsigned Limit = ~0U; |
Moritz Roth | 378a43b | 2014-08-15 17:00:20 +0000 | [diff] [blame] | 845 | bool BaseKill = false; |
Bob Wilson | d135c69 | 2011-04-05 23:03:25 +0000 | [diff] [blame] | 846 | // vldm / vstm limit are 32 for S variants, 16 for D variants. |
| 847 | |
| 848 | switch (Opcode) { |
| 849 | default: break; |
| 850 | case ARM::VSTRS: |
| 851 | Limit = 32; |
| 852 | break; |
| 853 | case ARM::VSTRD: |
| 854 | Limit = 16; |
| 855 | break; |
| 856 | case ARM::VLDRD: |
| 857 | Limit = 16; |
| 858 | break; |
| 859 | case ARM::VLDRS: |
| 860 | Limit = 32; |
| 861 | break; |
| 862 | } |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 863 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 864 | for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) { |
| 865 | int NewOffset = MemOps[i].Offset; |
Jakob Stoklund Olesen | 0fa4fe0 | 2009-12-23 21:28:42 +0000 | [diff] [blame] | 866 | const MachineOperand &MO = MemOps[i].MBBI->getOperand(0); |
| 867 | unsigned Reg = MO.getReg(); |
Eric Christopher | 6ac277c | 2012-08-09 22:10:21 +0000 | [diff] [blame] | 868 | unsigned RegNum = MO.isUndef() ? UINT_MAX : TRI->getEncodingValue(Reg); |
Bob Wilson | d135c69 | 2011-04-05 23:03:25 +0000 | [diff] [blame] | 869 | // Register numbers must be in ascending order. For VFP / NEON load and |
| 870 | // store multiples, the registers must also be consecutive and within the |
| 871 | // limit on the number of registers per instruction. |
Evan Cheng | 439bda9 | 2010-02-12 22:17:21 +0000 | [diff] [blame] | 872 | if (Reg != ARM::SP && |
| 873 | NewOffset == Offset + (int)Size && |
Bob Wilson | d135c69 | 2011-04-05 23:03:25 +0000 | [diff] [blame] | 874 | ((isNotVFP && RegNum > PRegNum) || |
Arnold Schwaighofer | d7e8d92 | 2013-09-04 17:41:16 +0000 | [diff] [blame] | 875 | ((Count < Limit) && RegNum == PRegNum+1)) && |
| 876 | // On Swift we don't want vldm/vstm to start with a odd register num |
| 877 | // because Q register unaligned vldm/vstm need more uops. |
| 878 | (!STI->isSwift() || isNotVFP || Count != 1 || !(PRegNum & 0x1))) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 879 | Offset += Size; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 880 | PRegNum = RegNum; |
Jim Grosbach | bf59859 | 2010-03-26 18:41:09 +0000 | [diff] [blame] | 881 | ++Count; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 882 | } else { |
| 883 | // Can't merge this in. Try merge the earlier ones first. |
Moritz Roth | 378a43b | 2014-08-15 17:00:20 +0000 | [diff] [blame] | 884 | // We need to compute BaseKill here because the MemOps may have been |
| 885 | // reordered. |
| 886 | BaseKill = Loc->killsRegister(Base); |
| 887 | |
| 888 | MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset, Base, |
| 889 | BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges); |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 890 | MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch, |
| 891 | MemOps, Merges); |
| 892 | return; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 893 | } |
| 894 | |
Moritz Roth | 378a43b | 2014-08-15 17:00:20 +0000 | [diff] [blame] | 895 | if (MemOps[i].Position > MemOps[insertAfter].Position) { |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 896 | insertAfter = i; |
Moritz Roth | 378a43b | 2014-08-15 17:00:20 +0000 | [diff] [blame] | 897 | Loc = MemOps[i].MBBI; |
| 898 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 899 | } |
| 900 | |
Moritz Roth | 378a43b | 2014-08-15 17:00:20 +0000 | [diff] [blame] | 901 | BaseKill = Loc->killsRegister(Base); |
Jakob Stoklund Olesen | 8921d4c | 2009-12-23 21:28:37 +0000 | [diff] [blame] | 902 | MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset, |
| 903 | Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 904 | } |
| 905 | |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 906 | static bool isMatchingDecrement(MachineInstr *MI, unsigned Base, |
| 907 | unsigned Bytes, unsigned Limit, |
| 908 | ARMCC::CondCodes Pred, unsigned PredReg) { |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 909 | unsigned MyPredReg = 0; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 910 | if (!MI) |
| 911 | return false; |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 912 | |
| 913 | bool CheckCPSRDef = false; |
| 914 | switch (MI->getOpcode()) { |
| 915 | default: return false; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 916 | case ARM::tSUBi8: |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 917 | case ARM::t2SUBri: |
| 918 | case ARM::SUBri: |
| 919 | CheckCPSRDef = true; |
Matthias Braun | aa9fa35 | 2015-05-27 05:12:40 +0000 | [diff] [blame] | 920 | break; |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 921 | case ARM::tSUBspi: |
| 922 | break; |
| 923 | } |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 924 | |
| 925 | // Make sure the offset fits in 8 bits. |
Bob Wilson | af371b4 | 2010-08-27 21:44:35 +0000 | [diff] [blame] | 926 | if (Bytes == 0 || (Limit && Bytes >= Limit)) |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 927 | return false; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 928 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 929 | unsigned Scale = (MI->getOpcode() == ARM::tSUBspi || |
| 930 | MI->getOpcode() == ARM::tSUBi8) ? 4 : 1; // FIXME |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 931 | if (!(MI->getOperand(0).getReg() == Base && |
| 932 | MI->getOperand(1).getReg() == Base && |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 933 | (MI->getOperand(2).getImm() * Scale) == Bytes && |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 934 | getInstrPredicate(MI, MyPredReg) == Pred && |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 935 | MyPredReg == PredReg)) |
| 936 | return false; |
| 937 | |
| 938 | return CheckCPSRDef ? !definesCPSR(MI) : true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 939 | } |
| 940 | |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 941 | static bool isMatchingIncrement(MachineInstr *MI, unsigned Base, |
| 942 | unsigned Bytes, unsigned Limit, |
| 943 | ARMCC::CondCodes Pred, unsigned PredReg) { |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 944 | unsigned MyPredReg = 0; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 945 | if (!MI) |
| 946 | return false; |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 947 | |
| 948 | bool CheckCPSRDef = false; |
| 949 | switch (MI->getOpcode()) { |
| 950 | default: return false; |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 951 | case ARM::tADDi8: |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 952 | case ARM::t2ADDri: |
| 953 | case ARM::ADDri: |
| 954 | CheckCPSRDef = true; |
Matthias Braun | aa9fa35 | 2015-05-27 05:12:40 +0000 | [diff] [blame] | 955 | break; |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 956 | case ARM::tADDspi: |
| 957 | break; |
| 958 | } |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 959 | |
Bob Wilson | af371b4 | 2010-08-27 21:44:35 +0000 | [diff] [blame] | 960 | if (Bytes == 0 || (Limit && Bytes >= Limit)) |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 961 | // Make sure the offset fits in 8 bits. |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 962 | return false; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 963 | |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 964 | unsigned Scale = (MI->getOpcode() == ARM::tADDspi || |
| 965 | MI->getOpcode() == ARM::tADDi8) ? 4 : 1; // FIXME |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 966 | if (!(MI->getOperand(0).getReg() == Base && |
| 967 | MI->getOperand(1).getReg() == Base && |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 968 | (MI->getOperand(2).getImm() * Scale) == Bytes && |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 969 | getInstrPredicate(MI, MyPredReg) == Pred && |
Evan Cheng | 45d8f8a0 | 2012-02-07 07:09:28 +0000 | [diff] [blame] | 970 | MyPredReg == PredReg)) |
| 971 | return false; |
| 972 | |
| 973 | return CheckCPSRDef ? !definesCPSR(MI) : true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 974 | } |
| 975 | |
| 976 | static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) { |
| 977 | switch (MI->getOpcode()) { |
| 978 | default: return 0; |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 979 | case ARM::LDRi12: |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 980 | case ARM::STRi12: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 981 | case ARM::tLDRi: |
| 982 | case ARM::tSTRi: |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 983 | case ARM::tLDRspi: |
| 984 | case ARM::tSTRspi: |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 985 | case ARM::t2LDRi8: |
| 986 | case ARM::t2LDRi12: |
| 987 | case ARM::t2STRi8: |
| 988 | case ARM::t2STRi12: |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 989 | case ARM::VLDRS: |
| 990 | case ARM::VSTRS: |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 991 | return 4; |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 992 | case ARM::VLDRD: |
| 993 | case ARM::VSTRD: |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 994 | return 8; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 995 | case ARM::LDMIA: |
| 996 | case ARM::LDMDA: |
| 997 | case ARM::LDMDB: |
| 998 | case ARM::LDMIB: |
| 999 | case ARM::STMIA: |
| 1000 | case ARM::STMDA: |
| 1001 | case ARM::STMDB: |
| 1002 | case ARM::STMIB: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1003 | case ARM::tLDMIA: |
| 1004 | case ARM::tLDMIA_UPD: |
| 1005 | case ARM::tSTMIA_UPD: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1006 | case ARM::t2LDMIA: |
| 1007 | case ARM::t2LDMDB: |
| 1008 | case ARM::t2STMIA: |
| 1009 | case ARM::t2STMDB: |
| 1010 | case ARM::VLDMSIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1011 | case ARM::VSTMSIA: |
Bob Wilson | ed19768 | 2010-09-10 18:25:35 +0000 | [diff] [blame] | 1012 | return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 4; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1013 | case ARM::VLDMDIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1014 | case ARM::VSTMDIA: |
Bob Wilson | ed19768 | 2010-09-10 18:25:35 +0000 | [diff] [blame] | 1015 | return (MI->getNumOperands() - MI->getDesc().getNumOperands() + 1) * 8; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1016 | } |
| 1017 | } |
| 1018 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1019 | static unsigned getUpdatingLSMultipleOpcode(unsigned Opc, |
| 1020 | ARM_AM::AMSubMode Mode) { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1021 | switch (Opc) { |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1022 | default: llvm_unreachable("Unhandled opcode!"); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1023 | case ARM::LDMIA: |
| 1024 | case ARM::LDMDA: |
| 1025 | case ARM::LDMDB: |
| 1026 | case ARM::LDMIB: |
| 1027 | switch (Mode) { |
| 1028 | default: llvm_unreachable("Unhandled submode!"); |
| 1029 | case ARM_AM::ia: return ARM::LDMIA_UPD; |
| 1030 | case ARM_AM::ib: return ARM::LDMIB_UPD; |
| 1031 | case ARM_AM::da: return ARM::LDMDA_UPD; |
| 1032 | case ARM_AM::db: return ARM::LDMDB_UPD; |
| 1033 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1034 | case ARM::STMIA: |
| 1035 | case ARM::STMDA: |
| 1036 | case ARM::STMDB: |
| 1037 | case ARM::STMIB: |
| 1038 | switch (Mode) { |
| 1039 | default: llvm_unreachable("Unhandled submode!"); |
| 1040 | case ARM_AM::ia: return ARM::STMIA_UPD; |
| 1041 | case ARM_AM::ib: return ARM::STMIB_UPD; |
| 1042 | case ARM_AM::da: return ARM::STMDA_UPD; |
| 1043 | case ARM_AM::db: return ARM::STMDB_UPD; |
| 1044 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1045 | case ARM::t2LDMIA: |
| 1046 | case ARM::t2LDMDB: |
| 1047 | switch (Mode) { |
| 1048 | default: llvm_unreachable("Unhandled submode!"); |
| 1049 | case ARM_AM::ia: return ARM::t2LDMIA_UPD; |
| 1050 | case ARM_AM::db: return ARM::t2LDMDB_UPD; |
| 1051 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1052 | case ARM::t2STMIA: |
| 1053 | case ARM::t2STMDB: |
| 1054 | switch (Mode) { |
| 1055 | default: llvm_unreachable("Unhandled submode!"); |
| 1056 | case ARM_AM::ia: return ARM::t2STMIA_UPD; |
| 1057 | case ARM_AM::db: return ARM::t2STMDB_UPD; |
| 1058 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1059 | case ARM::VLDMSIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1060 | switch (Mode) { |
| 1061 | default: llvm_unreachable("Unhandled submode!"); |
| 1062 | case ARM_AM::ia: return ARM::VLDMSIA_UPD; |
| 1063 | case ARM_AM::db: return ARM::VLDMSDB_UPD; |
| 1064 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1065 | case ARM::VLDMDIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1066 | switch (Mode) { |
| 1067 | default: llvm_unreachable("Unhandled submode!"); |
| 1068 | case ARM_AM::ia: return ARM::VLDMDIA_UPD; |
| 1069 | case ARM_AM::db: return ARM::VLDMDDB_UPD; |
| 1070 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1071 | case ARM::VSTMSIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1072 | switch (Mode) { |
| 1073 | default: llvm_unreachable("Unhandled submode!"); |
| 1074 | case ARM_AM::ia: return ARM::VSTMSIA_UPD; |
| 1075 | case ARM_AM::db: return ARM::VSTMSDB_UPD; |
| 1076 | } |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1077 | case ARM::VSTMDIA: |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1078 | switch (Mode) { |
| 1079 | default: llvm_unreachable("Unhandled submode!"); |
| 1080 | case ARM_AM::ia: return ARM::VSTMDIA_UPD; |
| 1081 | case ARM_AM::db: return ARM::VSTMDDB_UPD; |
| 1082 | } |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1083 | } |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1084 | } |
| 1085 | |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1086 | /// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1087 | /// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible: |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1088 | /// |
| 1089 | /// stmia rn, <ra, rb, rc> |
| 1090 | /// rn := rn + 4 * 3; |
| 1091 | /// => |
| 1092 | /// stmia rn!, <ra, rb, rc> |
| 1093 | /// |
| 1094 | /// rn := rn - 4 * 3; |
| 1095 | /// ldmia rn, <ra, rb, rc> |
| 1096 | /// => |
| 1097 | /// ldmdb rn!, <ra, rb, rc> |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1098 | bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB, |
| 1099 | MachineBasicBlock::iterator MBBI, |
| 1100 | bool &Advance, |
| 1101 | MachineBasicBlock::iterator &I) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1102 | // Thumb1 is already using updating loads/stores. |
| 1103 | if (isThumb1) return false; |
| 1104 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1105 | MachineInstr *MI = MBBI; |
| 1106 | unsigned Base = MI->getOperand(0).getReg(); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1107 | bool BaseKill = MI->getOperand(0).isKill(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1108 | unsigned Bytes = getLSMultipleTransferSize(MI); |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1109 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1110 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1111 | unsigned Opcode = MI->getOpcode(); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1112 | DebugLoc dl = MI->getDebugLoc(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1113 | |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1114 | // Can't use an updating ld/st if the base register is also a dest |
| 1115 | // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1116 | for (unsigned i = 2, e = MI->getNumOperands(); i != e; ++i) |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1117 | if (MI->getOperand(i).getReg() == Base) |
| 1118 | return false; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1119 | |
| 1120 | bool DoMerge = false; |
Bill Wendling | b100f91 | 2010-11-17 05:31:09 +0000 | [diff] [blame] | 1121 | ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(Opcode); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1122 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1123 | // Try merging with the previous instruction. |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1124 | MachineBasicBlock::iterator BeginMBBI = MBB.begin(); |
| 1125 | if (MBBI != BeginMBBI) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1126 | MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI); |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1127 | while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue()) |
| 1128 | --PrevMBBI; |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1129 | if (Mode == ARM_AM::ia && |
| 1130 | isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 1131 | Mode = ARM_AM::db; |
| 1132 | DoMerge = true; |
| 1133 | } else if (Mode == ARM_AM::ib && |
| 1134 | isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 1135 | Mode = ARM_AM::da; |
| 1136 | DoMerge = true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1137 | } |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1138 | if (DoMerge) |
| 1139 | MBB.erase(PrevMBBI); |
| 1140 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1141 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1142 | // Try merging with the next instruction. |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1143 | MachineBasicBlock::iterator EndMBBI = MBB.end(); |
| 1144 | if (!DoMerge && MBBI != EndMBBI) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1145 | MachineBasicBlock::iterator NextMBBI = std::next(MBBI); |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1146 | while (NextMBBI != EndMBBI && NextMBBI->isDebugValue()) |
| 1147 | ++NextMBBI; |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1148 | if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) && |
| 1149 | isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 1150 | DoMerge = true; |
| 1151 | } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) && |
| 1152 | isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) { |
| 1153 | DoMerge = true; |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1154 | } |
| 1155 | if (DoMerge) { |
| 1156 | if (NextMBBI == I) { |
| 1157 | Advance = true; |
| 1158 | ++I; |
| 1159 | } |
| 1160 | MBB.erase(NextMBBI); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1161 | } |
| 1162 | } |
| 1163 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1164 | if (!DoMerge) |
| 1165 | return false; |
| 1166 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1167 | unsigned NewOpc = getUpdatingLSMultipleOpcode(Opcode, Mode); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1168 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII->get(NewOpc)) |
| 1169 | .addReg(Base, getDefRegState(true)) // WB base register |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1170 | .addReg(Base, getKillRegState(BaseKill)) |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1171 | .addImm(Pred).addReg(PredReg); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1172 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1173 | // Transfer the rest of operands. |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1174 | for (unsigned OpNum = 3, e = MI->getNumOperands(); OpNum != e; ++OpNum) |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1175 | MIB.addOperand(MI->getOperand(OpNum)); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1176 | |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1177 | // Transfer memoperands. |
Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 1178 | MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end()); |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1179 | |
| 1180 | MBB.erase(MBBI); |
| 1181 | return true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1182 | } |
| 1183 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1184 | static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc, |
| 1185 | ARM_AM::AddrOpc Mode) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1186 | switch (Opc) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1187 | case ARM::LDRi12: |
Owen Anderson | 16d33f3 | 2011-08-26 20:43:14 +0000 | [diff] [blame] | 1188 | return ARM::LDR_PRE_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1189 | case ARM::STRi12: |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1190 | return ARM::STR_PRE_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1191 | case ARM::VLDRS: |
| 1192 | return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD; |
| 1193 | case ARM::VLDRD: |
| 1194 | return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD; |
| 1195 | case ARM::VSTRS: |
| 1196 | return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD; |
| 1197 | case ARM::VSTRD: |
| 1198 | return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1199 | case ARM::t2LDRi8: |
| 1200 | case ARM::t2LDRi12: |
| 1201 | return ARM::t2LDR_PRE; |
| 1202 | case ARM::t2STRi8: |
| 1203 | case ARM::t2STRi12: |
| 1204 | return ARM::t2STR_PRE; |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1205 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1206 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1207 | } |
| 1208 | |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1209 | static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc, |
| 1210 | ARM_AM::AddrOpc Mode) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1211 | switch (Opc) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1212 | case ARM::LDRi12: |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1213 | return ARM::LDR_POST_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1214 | case ARM::STRi12: |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1215 | return ARM::STR_POST_IMM; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1216 | case ARM::VLDRS: |
| 1217 | return Mode == ARM_AM::add ? ARM::VLDMSIA_UPD : ARM::VLDMSDB_UPD; |
| 1218 | case ARM::VLDRD: |
| 1219 | return Mode == ARM_AM::add ? ARM::VLDMDIA_UPD : ARM::VLDMDDB_UPD; |
| 1220 | case ARM::VSTRS: |
| 1221 | return Mode == ARM_AM::add ? ARM::VSTMSIA_UPD : ARM::VSTMSDB_UPD; |
| 1222 | case ARM::VSTRD: |
| 1223 | return Mode == ARM_AM::add ? ARM::VSTMDIA_UPD : ARM::VSTMDDB_UPD; |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1224 | case ARM::t2LDRi8: |
| 1225 | case ARM::t2LDRi12: |
| 1226 | return ARM::t2LDR_POST; |
| 1227 | case ARM::t2STRi8: |
| 1228 | case ARM::t2STRi12: |
| 1229 | return ARM::t2STR_POST; |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1230 | default: llvm_unreachable("Unhandled opcode!"); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1231 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1232 | } |
| 1233 | |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1234 | /// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1235 | /// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible: |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1236 | bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB, |
| 1237 | MachineBasicBlock::iterator MBBI, |
| 1238 | const TargetInstrInfo *TII, |
| 1239 | bool &Advance, |
| 1240 | MachineBasicBlock::iterator &I) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1241 | // Thumb1 doesn't have updating LDR/STR. |
| 1242 | // FIXME: Use LDM/STM with single register instead. |
| 1243 | if (isThumb1) return false; |
| 1244 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1245 | MachineInstr *MI = MBBI; |
| 1246 | unsigned Base = MI->getOperand(1).getReg(); |
Evan Cheng | 41bc2fd | 2007-03-06 21:59:20 +0000 | [diff] [blame] | 1247 | bool BaseKill = MI->getOperand(1).isKill(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1248 | unsigned Bytes = getLSMultipleTransferSize(MI); |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1249 | unsigned Opcode = MI->getOpcode(); |
Dale Johannesen | 7647da6 | 2009-02-13 02:25:56 +0000 | [diff] [blame] | 1250 | DebugLoc dl = MI->getDebugLoc(); |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1251 | bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS || |
| 1252 | Opcode == ARM::VSTRD || Opcode == ARM::VSTRS); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1253 | bool isAM2 = (Opcode == ARM::LDRi12 || Opcode == ARM::STRi12); |
| 1254 | if (isi32Load(Opcode) || isi32Store(Opcode)) |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1255 | if (MI->getOperand(2).getImm() != 0) |
| 1256 | return false; |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1257 | if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0) |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1258 | return false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1259 | |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1260 | bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1261 | // Can't do the merge if the destination register is the same as the would-be |
| 1262 | // writeback register. |
Chad Rosier | ace9c5d | 2013-03-25 16:29:20 +0000 | [diff] [blame] | 1263 | if (MI->getOperand(0).getReg() == Base) |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1264 | return false; |
| 1265 | |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1266 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1267 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1268 | bool DoMerge = false; |
| 1269 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 1270 | unsigned NewOpc = 0; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1271 | // AM2 - 12 bits, thumb2 - 8 bits. |
| 1272 | unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100); |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1273 | |
| 1274 | // Try merging with the previous instruction. |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1275 | MachineBasicBlock::iterator BeginMBBI = MBB.begin(); |
| 1276 | if (MBBI != BeginMBBI) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1277 | MachineBasicBlock::iterator PrevMBBI = std::prev(MBBI); |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1278 | while (PrevMBBI != BeginMBBI && PrevMBBI->isDebugValue()) |
| 1279 | --PrevMBBI; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1280 | if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1281 | DoMerge = true; |
| 1282 | AddSub = ARM_AM::sub; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1283 | } else if (!isAM5 && |
| 1284 | isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1285 | DoMerge = true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1286 | } |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1287 | if (DoMerge) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1288 | NewOpc = getPreIndexedLoadStoreOpcode(Opcode, AddSub); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1289 | MBB.erase(PrevMBBI); |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1290 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1291 | } |
| 1292 | |
Bob Wilson | af10d27 | 2010-03-12 22:50:09 +0000 | [diff] [blame] | 1293 | // Try merging with the next instruction. |
Jim Grosbach | 8fe3cc8 | 2010-06-08 22:53:32 +0000 | [diff] [blame] | 1294 | MachineBasicBlock::iterator EndMBBI = MBB.end(); |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1295 | if (!DoMerge && MBBI != EndMBBI) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1296 | MachineBasicBlock::iterator NextMBBI = std::next(MBBI); |
Jim Grosbach | b30b81e | 2010-06-03 22:41:15 +0000 | [diff] [blame] | 1297 | while (NextMBBI != EndMBBI && NextMBBI->isDebugValue()) |
| 1298 | ++NextMBBI; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1299 | if (!isAM5 && |
| 1300 | isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1301 | DoMerge = true; |
| 1302 | AddSub = ARM_AM::sub; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1303 | } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1304 | DoMerge = true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1305 | } |
Evan Cheng | d0e360e | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 1306 | if (DoMerge) { |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1307 | NewOpc = getPostIndexedLoadStoreOpcode(Opcode, AddSub); |
Evan Cheng | d0e360e | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 1308 | if (NextMBBI == I) { |
| 1309 | Advance = true; |
| 1310 | ++I; |
| 1311 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1312 | MBB.erase(NextMBBI); |
Evan Cheng | d0e360e | 2007-09-19 21:48:07 +0000 | [diff] [blame] | 1313 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1314 | } |
| 1315 | |
| 1316 | if (!DoMerge) |
| 1317 | return false; |
| 1318 | |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1319 | if (isAM5) { |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1320 | // VLDM[SD]_UPD, VSTM[SD]_UPD |
Bob Wilson | 13ce07f | 2010-08-27 23:18:17 +0000 | [diff] [blame] | 1321 | // (There are no base-updating versions of VLDR/VSTR instructions, but the |
| 1322 | // updating load/store-multiple instructions can be used with only one |
| 1323 | // register.) |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1324 | MachineOperand &MO = MI->getOperand(0); |
| 1325 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc)) |
Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1326 | .addReg(Base, getDefRegState(true)) // WB base register |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1327 | .addReg(Base, getKillRegState(isLd ? BaseKill : false)) |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1328 | .addImm(Pred).addReg(PredReg) |
Bob Wilson | 5314940 | 2010-03-13 00:43:32 +0000 | [diff] [blame] | 1329 | .addReg(MO.getReg(), (isLd ? getDefRegState(true) : |
| 1330 | getKillRegState(MO.isKill()))); |
| 1331 | } else if (isLd) { |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1332 | if (isAM2) { |
Owen Anderson | 6314343 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 1333 | // LDR_PRE, LDR_POST |
| 1334 | if (NewOpc == ARM::LDR_PRE_IMM || NewOpc == ARM::LDRB_PRE_IMM) { |
Owen Anderson | 243274c | 2011-08-29 21:14:19 +0000 | [diff] [blame] | 1335 | int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes; |
Owen Anderson | 6314343 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 1336 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg()) |
| 1337 | .addReg(Base, RegState::Define) |
| 1338 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1339 | } else { |
Owen Anderson | 243274c | 2011-08-29 21:14:19 +0000 | [diff] [blame] | 1340 | int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift); |
Owen Anderson | 6314343 | 2011-08-29 17:59:41 +0000 | [diff] [blame] | 1341 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg()) |
| 1342 | .addReg(Base, RegState::Define) |
| 1343 | .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1344 | } |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1345 | } else { |
| 1346 | int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1347 | // t2LDR_PRE, t2LDR_POST |
| 1348 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg()) |
| 1349 | .addReg(Base, RegState::Define) |
| 1350 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1351 | } |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1352 | } else { |
| 1353 | MachineOperand &MO = MI->getOperand(0); |
Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 1354 | // FIXME: post-indexed stores use am2offset_imm, which still encodes |
| 1355 | // the vestigal zero-reg offset register. When that's fixed, this clause |
| 1356 | // can be removed entirely. |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1357 | if (isAM2 && NewOpc == ARM::STR_POST_IMM) { |
| 1358 | int Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1359 | // STR_PRE, STR_POST |
| 1360 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base) |
| 1361 | .addReg(MO.getReg(), getKillRegState(MO.isKill())) |
| 1362 | .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1363 | } else { |
| 1364 | int Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes; |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1365 | // t2STR_PRE, t2STR_POST |
| 1366 | BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base) |
| 1367 | .addReg(MO.getReg(), getKillRegState(MO.isKill())) |
| 1368 | .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg); |
Jim Grosbach | 2325474 | 2011-08-12 22:20:41 +0000 | [diff] [blame] | 1369 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1370 | } |
| 1371 | MBB.erase(MBBI); |
| 1372 | |
| 1373 | return true; |
| 1374 | } |
| 1375 | |
Eric Christopher | 8f2cd02 | 2011-05-25 21:19:19 +0000 | [diff] [blame] | 1376 | /// isMemoryOp - Returns true if instruction is a memory operation that this |
| 1377 | /// pass is capable of operating on. |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1378 | static bool isMemoryOp(const MachineInstr *MI) { |
Jakob Stoklund Olesen | c1eccbc | 2010-06-29 01:13:07 +0000 | [diff] [blame] | 1379 | // When no memory operands are present, conservatively assume unaligned, |
| 1380 | // volatile, unfoldable. |
| 1381 | if (!MI->hasOneMemOperand()) |
| 1382 | return false; |
Jakob Stoklund Olesen | bff0906 | 2010-01-14 00:54:10 +0000 | [diff] [blame] | 1383 | |
Jakob Stoklund Olesen | c1eccbc | 2010-06-29 01:13:07 +0000 | [diff] [blame] | 1384 | const MachineMemOperand *MMO = *MI->memoperands_begin(); |
Jakob Stoklund Olesen | bff0906 | 2010-01-14 00:54:10 +0000 | [diff] [blame] | 1385 | |
Jakob Stoklund Olesen | c1eccbc | 2010-06-29 01:13:07 +0000 | [diff] [blame] | 1386 | // Don't touch volatile memory accesses - we may be changing their order. |
| 1387 | if (MMO->isVolatile()) |
| 1388 | return false; |
| 1389 | |
| 1390 | // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is |
| 1391 | // not. |
| 1392 | if (MMO->getAlignment() < 4) |
| 1393 | return false; |
Jakob Stoklund Olesen | bff0906 | 2010-01-14 00:54:10 +0000 | [diff] [blame] | 1394 | |
Jakob Stoklund Olesen | 0b94eb1 | 2010-02-24 18:57:08 +0000 | [diff] [blame] | 1395 | // str <undef> could probably be eliminated entirely, but for now we just want |
| 1396 | // to avoid making a mess of it. |
| 1397 | // FIXME: Use str <undef> as a wildcard to enable better stm folding. |
| 1398 | if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() && |
| 1399 | MI->getOperand(0).isUndef()) |
| 1400 | return false; |
| 1401 | |
Bob Wilson | cf6e29a | 2010-03-04 21:04:38 +0000 | [diff] [blame] | 1402 | // Likewise don't mess with references to undefined addresses. |
| 1403 | if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() && |
| 1404 | MI->getOperand(1).isUndef()) |
| 1405 | return false; |
| 1406 | |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1407 | unsigned Opcode = MI->getOpcode(); |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1408 | switch (Opcode) { |
| 1409 | default: break; |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1410 | case ARM::VLDRS: |
| 1411 | case ARM::VSTRS: |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1412 | return MI->getOperand(1).isReg(); |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1413 | case ARM::VLDRD: |
| 1414 | case ARM::VSTRD: |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1415 | return MI->getOperand(1).isReg(); |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1416 | case ARM::LDRi12: |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1417 | case ARM::STRi12: |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1418 | case ARM::tLDRi: |
| 1419 | case ARM::tSTRi: |
Renato Golin | b9887ef | 2015-02-25 14:41:06 +0000 | [diff] [blame] | 1420 | case ARM::tLDRspi: |
| 1421 | case ARM::tSTRspi: |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1422 | case ARM::t2LDRi8: |
| 1423 | case ARM::t2LDRi12: |
| 1424 | case ARM::t2STRi8: |
| 1425 | case ARM::t2STRi12: |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1426 | return MI->getOperand(1).isReg(); |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1427 | } |
| 1428 | return false; |
| 1429 | } |
| 1430 | |
Evan Cheng | 977195e | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 1431 | /// AdvanceRS - Advance register scavenger to just before the earliest memory |
| 1432 | /// op that is being merged. |
| 1433 | void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) { |
| 1434 | MachineBasicBlock::iterator Loc = MemOps[0].MBBI; |
| 1435 | unsigned Position = MemOps[0].Position; |
| 1436 | for (unsigned i = 1, e = MemOps.size(); i != e; ++i) { |
| 1437 | if (MemOps[i].Position < Position) { |
| 1438 | Position = MemOps[i].Position; |
| 1439 | Loc = MemOps[i].MBBI; |
| 1440 | } |
| 1441 | } |
| 1442 | |
| 1443 | if (Loc != MBB.begin()) |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1444 | RS->forward(std::prev(Loc)); |
Evan Cheng | 977195e | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 1445 | } |
| 1446 | |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1447 | static void InsertLDR_STR(MachineBasicBlock &MBB, |
| 1448 | MachineBasicBlock::iterator &MBBI, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1449 | int Offset, bool isDef, |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1450 | DebugLoc dl, unsigned NewOpc, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1451 | unsigned Reg, bool RegDeadKill, bool RegUndef, |
| 1452 | unsigned BaseReg, bool BaseKill, bool BaseUndef, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1453 | bool OffKill, bool OffUndef, |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1454 | ARMCC::CondCodes Pred, unsigned PredReg, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1455 | const TargetInstrInfo *TII, bool isT2) { |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1456 | if (isDef) { |
| 1457 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(), |
| 1458 | TII->get(NewOpc)) |
Evan Cheng | 5d8df7f | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1459 | .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill)) |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1460 | .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef)); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1461 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1462 | } else { |
| 1463 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(), |
| 1464 | TII->get(NewOpc)) |
| 1465 | .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef)) |
| 1466 | .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef)); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1467 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
| 1468 | } |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1469 | } |
| 1470 | |
| 1471 | bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB, |
| 1472 | MachineBasicBlock::iterator &MBBI) { |
| 1473 | MachineInstr *MI = &*MBBI; |
| 1474 | unsigned Opcode = MI->getOpcode(); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1475 | if (Opcode == ARM::LDRD || Opcode == ARM::STRD || |
| 1476 | Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) { |
Evan Cheng | c3770ac | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1477 | const MachineOperand &BaseOp = MI->getOperand(2); |
| 1478 | unsigned BaseReg = BaseOp.getReg(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1479 | unsigned EvenReg = MI->getOperand(0).getReg(); |
| 1480 | unsigned OddReg = MI->getOperand(1).getReg(); |
| 1481 | unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false); |
| 1482 | unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false); |
Evan Cheng | c3770ac | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1483 | // ARM errata 602117: LDRD with base in list may result in incorrect base |
| 1484 | // register when interrupted or faulted. |
Evan Cheng | 94307f6 | 2011-11-09 01:57:03 +0000 | [diff] [blame] | 1485 | bool Errata602117 = EvenReg == BaseReg && STI->isCortexM3(); |
Evan Cheng | c3770ac | 2011-11-08 21:21:09 +0000 | [diff] [blame] | 1486 | if (!Errata602117 && |
| 1487 | ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)) |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1488 | return false; |
| 1489 | |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1490 | MachineBasicBlock::iterator NewBBI = MBBI; |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1491 | bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8; |
| 1492 | bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8; |
Evan Cheng | 5d8df7f | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1493 | bool EvenDeadKill = isLd ? |
| 1494 | MI->getOperand(0).isDead() : MI->getOperand(0).isKill(); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1495 | bool EvenUndef = MI->getOperand(0).isUndef(); |
Evan Cheng | 5d8df7f | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1496 | bool OddDeadKill = isLd ? |
| 1497 | MI->getOperand(1).isDead() : MI->getOperand(1).isKill(); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1498 | bool OddUndef = MI->getOperand(1).isUndef(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1499 | bool BaseKill = BaseOp.isKill(); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1500 | bool BaseUndef = BaseOp.isUndef(); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1501 | bool OffKill = isT2 ? false : MI->getOperand(3).isKill(); |
| 1502 | bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1503 | int OffImm = getMemoryOpOffset(MI); |
| 1504 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1505 | ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1506 | |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1507 | if (OddRegNum > EvenRegNum && OffImm == 0) { |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1508 | // Ascending register numbers and no offset. It's safe to change it to a |
| 1509 | // ldm or stm. |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1510 | unsigned NewOpc = (isLd) |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1511 | ? (isT2 ? ARM::t2LDMIA : ARM::LDMIA) |
| 1512 | : (isT2 ? ARM::t2STMIA : ARM::STMIA); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1513 | if (isLd) { |
| 1514 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 1515 | .addReg(BaseReg, getKillRegState(BaseKill)) |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1516 | .addImm(Pred).addReg(PredReg) |
Evan Cheng | 5d8df7f | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1517 | .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill)) |
Evan Cheng | 3bbc6c3 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1518 | .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill)); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1519 | ++NumLDRD2LDM; |
| 1520 | } else { |
| 1521 | BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc)) |
| 1522 | .addReg(BaseReg, getKillRegState(BaseKill)) |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1523 | .addImm(Pred).addReg(PredReg) |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1524 | .addReg(EvenReg, |
| 1525 | getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef)) |
| 1526 | .addReg(OddReg, |
Evan Cheng | 3bbc6c3 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 1527 | getKillRegState(OddDeadKill) | getUndefRegState(OddUndef)); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1528 | ++NumSTRD2STM; |
| 1529 | } |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1530 | NewBBI = std::prev(MBBI); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1531 | } else { |
| 1532 | // Split into two instructions. |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1533 | unsigned NewOpc = (isLd) |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1534 | ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12) |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1535 | : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12); |
Jim Grosbach | 8f99bc3a | 2012-04-10 00:13:07 +0000 | [diff] [blame] | 1536 | // Be extra careful for thumb2. t2LDRi8 can't reference a zero offset, |
| 1537 | // so adjust and use t2LDRi12 here for that. |
| 1538 | unsigned NewOpc2 = (isLd) |
| 1539 | ? (isT2 ? (OffImm+4 < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDRi12) |
| 1540 | : (isT2 ? (OffImm+4 < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STRi12); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1541 | DebugLoc dl = MBBI->getDebugLoc(); |
| 1542 | // If this is a load and base register is killed, it may have been |
| 1543 | // re-defed by the load, make sure the first load does not clobber it. |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1544 | if (isLd && |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1545 | (BaseKill || OffKill) && |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1546 | (TRI->regsOverlap(EvenReg, BaseReg))) { |
| 1547 | assert(!TRI->regsOverlap(OddReg, BaseReg)); |
Jim Grosbach | 8f99bc3a | 2012-04-10 00:13:07 +0000 | [diff] [blame] | 1548 | InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1549 | OddReg, OddDeadKill, false, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1550 | BaseReg, false, BaseUndef, false, OffUndef, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1551 | Pred, PredReg, TII, isT2); |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1552 | NewBBI = std::prev(MBBI); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1553 | InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, |
| 1554 | EvenReg, EvenDeadKill, false, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1555 | BaseReg, BaseKill, BaseUndef, OffKill, OffUndef, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1556 | Pred, PredReg, TII, isT2); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1557 | } else { |
Evan Cheng | 66401c9 | 2009-11-14 01:50:00 +0000 | [diff] [blame] | 1558 | if (OddReg == EvenReg && EvenDeadKill) { |
Jim Grosbach | 84511e1 | 2010-06-02 21:53:11 +0000 | [diff] [blame] | 1559 | // If the two source operands are the same, the kill marker is |
| 1560 | // probably on the first one. e.g. |
Evan Cheng | 66401c9 | 2009-11-14 01:50:00 +0000 | [diff] [blame] | 1561 | // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0 |
| 1562 | EvenDeadKill = false; |
| 1563 | OddDeadKill = true; |
| 1564 | } |
Jakob Stoklund Olesen | b6a7a89 | 2012-03-28 23:07:03 +0000 | [diff] [blame] | 1565 | // Never kill the base register in the first instruction. |
Jakob Stoklund Olesen | b6a7a89 | 2012-03-28 23:07:03 +0000 | [diff] [blame] | 1566 | if (EvenReg == BaseReg) |
| 1567 | EvenDeadKill = false; |
Evan Cheng | 5d8df7f | 2009-06-19 01:59:04 +0000 | [diff] [blame] | 1568 | InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1569 | EvenReg, EvenDeadKill, EvenUndef, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1570 | BaseReg, false, BaseUndef, false, OffUndef, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1571 | Pred, PredReg, TII, isT2); |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1572 | NewBBI = std::prev(MBBI); |
Jim Grosbach | 8f99bc3a | 2012-04-10 00:13:07 +0000 | [diff] [blame] | 1573 | InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc2, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1574 | OddReg, OddDeadKill, OddUndef, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1575 | BaseReg, BaseKill, BaseUndef, OffKill, OffUndef, |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 1576 | Pred, PredReg, TII, isT2); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1577 | } |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 1578 | if (isLd) |
| 1579 | ++NumLDRD2LDR; |
| 1580 | else |
| 1581 | ++NumSTRD2STR; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1582 | } |
| 1583 | |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1584 | MBB.erase(MI); |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1585 | MBBI = NewBBI; |
| 1586 | return true; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1587 | } |
| 1588 | return false; |
| 1589 | } |
| 1590 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1591 | /// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR |
| 1592 | /// ops of the same base and incrementing offset into LDM / STM ops. |
| 1593 | bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) { |
| 1594 | unsigned NumMerges = 0; |
| 1595 | unsigned NumMemOps = 0; |
| 1596 | MemOpQueue MemOps; |
| 1597 | unsigned CurrBase = 0; |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1598 | unsigned CurrOpc = ~0u; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1599 | unsigned CurrSize = 0; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1600 | ARMCC::CondCodes CurrPred = ARMCC::AL; |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1601 | unsigned CurrPredReg = 0; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1602 | unsigned Position = 0; |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1603 | SmallVector<MachineBasicBlock::iterator,4> Merges; |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1604 | |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1605 | RS->enterBasicBlock(&MBB); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1606 | MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end(); |
| 1607 | while (MBBI != E) { |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1608 | if (FixInvalidRegPairOp(MBB, MBBI)) |
| 1609 | continue; |
| 1610 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1611 | bool Advance = false; |
| 1612 | bool TryMerge = false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1613 | |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1614 | bool isMemOp = isMemoryOp(MBBI); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1615 | if (isMemOp) { |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1616 | unsigned Opcode = MBBI->getOpcode(); |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1617 | unsigned Size = getLSMultipleTransferSize(MBBI); |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1618 | const MachineOperand &MO = MBBI->getOperand(0); |
| 1619 | unsigned Reg = MO.getReg(); |
| 1620 | bool isKill = MO.isDef() ? false : MO.isKill(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1621 | unsigned Base = MBBI->getOperand(1).getReg(); |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1622 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1623 | ARMCC::CondCodes Pred = getInstrPredicate(MBBI, PredReg); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1624 | int Offset = getMemoryOpOffset(MBBI); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1625 | // Watch out for: |
| 1626 | // r4 := ldr [r5] |
| 1627 | // r5 := ldr [r5, #4] |
| 1628 | // r6 := ldr [r5, #8] |
| 1629 | // |
| 1630 | // The second ldr has effectively broken the chain even though it |
| 1631 | // looks like the later ldr(s) use the same base register. Try to |
| 1632 | // merge the ldr's so far, including this one. But don't try to |
| 1633 | // combine the following ldr(s). |
Matthias Braun | aa9fa35 | 2015-05-27 05:12:40 +0000 | [diff] [blame] | 1634 | bool Clobber = isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg(); |
Hao Liu | a2ff698 | 2013-04-18 09:11:08 +0000 | [diff] [blame] | 1635 | |
| 1636 | // Watch out for: |
| 1637 | // r4 := ldr [r0, #8] |
| 1638 | // r4 := ldr [r0, #4] |
| 1639 | // |
| 1640 | // The optimization may reorder the second ldr in front of the first |
| 1641 | // ldr, which violates write after write(WAW) dependence. The same as |
| 1642 | // str. Try to merge inst(s) already in MemOps. |
| 1643 | bool Overlap = false; |
| 1644 | for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); I != E; ++I) { |
| 1645 | if (TRI->regsOverlap(Reg, I->MBBI->getOperand(0).getReg())) { |
| 1646 | Overlap = true; |
| 1647 | break; |
| 1648 | } |
| 1649 | } |
| 1650 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1651 | if (CurrBase == 0 && !Clobber) { |
| 1652 | // Start of a new chain. |
| 1653 | CurrBase = Base; |
| 1654 | CurrOpc = Opcode; |
| 1655 | CurrSize = Size; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1656 | CurrPred = Pred; |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1657 | CurrPredReg = PredReg; |
Evan Cheng | 1fb4de8 | 2010-06-21 21:21:14 +0000 | [diff] [blame] | 1658 | MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, Position, MBBI)); |
Dan Gohman | d2d1ae1 | 2010-06-22 15:08:57 +0000 | [diff] [blame] | 1659 | ++NumMemOps; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1660 | Advance = true; |
Hao Liu | a2ff698 | 2013-04-18 09:11:08 +0000 | [diff] [blame] | 1661 | } else if (!Overlap) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1662 | if (Clobber) { |
| 1663 | TryMerge = true; |
| 1664 | Advance = true; |
| 1665 | } |
| 1666 | |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1667 | if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) { |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1668 | // No need to match PredReg. |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1669 | // Continue adding to the queue. |
| 1670 | if (Offset > MemOps.back().Offset) { |
Renato Golin | 91de828 | 2013-04-05 16:39:53 +0000 | [diff] [blame] | 1671 | MemOps.push_back(MemOpQueueEntry(Offset, Reg, isKill, |
| 1672 | Position, MBBI)); |
| 1673 | ++NumMemOps; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1674 | Advance = true; |
| 1675 | } else { |
Renato Golin | 91de828 | 2013-04-05 16:39:53 +0000 | [diff] [blame] | 1676 | for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end(); |
| 1677 | I != E; ++I) { |
| 1678 | if (Offset < I->Offset) { |
| 1679 | MemOps.insert(I, MemOpQueueEntry(Offset, Reg, isKill, |
| 1680 | Position, MBBI)); |
| 1681 | ++NumMemOps; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1682 | Advance = true; |
| 1683 | break; |
Renato Golin | 91de828 | 2013-04-05 16:39:53 +0000 | [diff] [blame] | 1684 | } else if (Offset == I->Offset) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1685 | // Collision! This can't be merged! |
| 1686 | break; |
| 1687 | } |
| 1688 | } |
| 1689 | } |
| 1690 | } |
| 1691 | } |
| 1692 | } |
| 1693 | |
Jim Grosbach | 5fa0158 | 2010-06-09 22:21:24 +0000 | [diff] [blame] | 1694 | if (MBBI->isDebugValue()) { |
| 1695 | ++MBBI; |
| 1696 | if (MBBI == E) |
| 1697 | // Reach the end of the block, try merging the memory instructions. |
| 1698 | TryMerge = true; |
| 1699 | } else if (Advance) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1700 | ++Position; |
| 1701 | ++MBBI; |
Evan Cheng | 943f4f4 | 2009-10-22 06:47:35 +0000 | [diff] [blame] | 1702 | if (MBBI == E) |
| 1703 | // Reach the end of the block, try merging the memory instructions. |
| 1704 | TryMerge = true; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1705 | } else { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1706 | TryMerge = true; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1707 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1708 | |
| 1709 | if (TryMerge) { |
| 1710 | if (NumMemOps > 1) { |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1711 | // Try to find a free register to use as a new base in case it's needed. |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1712 | // First advance to the instruction just before the start of the chain. |
Evan Cheng | 977195e | 2007-03-08 02:55:08 +0000 | [diff] [blame] | 1713 | AdvanceRS(MBB, MemOps); |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1714 | |
Jakob Stoklund Olesen | 36d7477 | 2009-08-18 21:14:54 +0000 | [diff] [blame] | 1715 | // Find a scratch register. |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1716 | unsigned Scratch = |
| 1717 | RS->FindUnusedReg(isThumb1 ? &ARM::tGPRRegClass : &ARM::GPRRegClass); |
| 1718 | |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1719 | // Process the load / store instructions. |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1720 | RS->forward(std::prev(MBBI)); |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1721 | |
| 1722 | // Merge ops. |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1723 | Merges.clear(); |
| 1724 | MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize, |
| 1725 | CurrPred, CurrPredReg, Scratch, MemOps, Merges); |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1726 | |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1727 | // Try folding preceding/trailing base inc/dec into the generated |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1728 | // LDM/STM ops. |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1729 | for (unsigned i = 0, e = Merges.size(); i < e; ++i) |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1730 | if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI)) |
Evan Cheng | dfe6e68 | 2009-06-03 06:14:58 +0000 | [diff] [blame] | 1731 | ++NumMerges; |
Evan Cheng | c154c11 | 2009-06-05 17:56:14 +0000 | [diff] [blame] | 1732 | NumMerges += Merges.size(); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1733 | |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1734 | // Try folding preceding/trailing base inc/dec into those load/store |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1735 | // that were not merged to form LDM/STM ops. |
| 1736 | for (unsigned i = 0; i != NumMemOps; ++i) |
| 1737 | if (!MemOps[i].Merged) |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1738 | if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI)) |
Evan Cheng | dfe6e68 | 2009-06-03 06:14:58 +0000 | [diff] [blame] | 1739 | ++NumMerges; |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1740 | |
Jim Grosbach | f24f9d9 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1741 | // RS may be pointing to an instruction that's deleted. |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1742 | RS->skipTo(std::prev(MBBI)); |
Evan Cheng | 7f5976e | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1743 | } else if (NumMemOps == 1) { |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1744 | // Try folding preceding/trailing base inc/dec into the single |
Evan Cheng | 7f5976e | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1745 | // load/store. |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1746 | if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) { |
Evan Cheng | 7f5976e | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1747 | ++NumMerges; |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1748 | RS->forward(std::prev(MBBI)); |
Evan Cheng | 7f5976e | 2009-06-04 01:15:28 +0000 | [diff] [blame] | 1749 | } |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1750 | } |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1751 | |
| 1752 | CurrBase = 0; |
Matthias Braun | fa3872e | 2015-05-18 20:27:55 +0000 | [diff] [blame] | 1753 | CurrOpc = ~0u; |
Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1754 | CurrSize = 0; |
| 1755 | CurrPred = ARMCC::AL; |
Evan Cheng | 94f04c6 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 1756 | CurrPredReg = 0; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1757 | if (NumMemOps) { |
| 1758 | MemOps.clear(); |
| 1759 | NumMemOps = 0; |
| 1760 | } |
| 1761 | |
| 1762 | // If iterator hasn't been advanced and this is not a memory op, skip it. |
| 1763 | // It can't start a new chain anyway. |
| 1764 | if (!Advance && !isMemOp && MBBI != E) { |
| 1765 | ++Position; |
| 1766 | ++MBBI; |
| 1767 | } |
| 1768 | } |
| 1769 | } |
| 1770 | return NumMerges > 0; |
| 1771 | } |
| 1772 | |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1773 | /// MergeReturnIntoLDM - If this is a exit BB, try merging the return ops |
Chris Lattner | 0ab5e2c | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 1774 | /// ("bx lr" and "mov pc, lr") into the preceding stack restore so it |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1775 | /// directly restore the value of LR into pc. |
| 1776 | /// ldmfd sp!, {..., lr} |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1777 | /// bx lr |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1778 | /// or |
| 1779 | /// ldmfd sp!, {..., lr} |
| 1780 | /// mov pc, lr |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1781 | /// => |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1782 | /// ldmfd sp!, {..., pc} |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1783 | bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) { |
James Molloy | 556763d | 2014-05-16 14:14:30 +0000 | [diff] [blame] | 1784 | // Thumb1 LDM doesn't allow high registers. |
| 1785 | if (isThumb1) return false; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1786 | if (MBB.empty()) return false; |
| 1787 | |
Jakob Stoklund Olesen | bbb1a54 | 2011-01-13 22:47:43 +0000 | [diff] [blame] | 1788 | MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr(); |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1789 | if (MBBI != MBB.begin() && |
Bob Wilson | 162242b | 2010-03-20 22:20:40 +0000 | [diff] [blame] | 1790 | (MBBI->getOpcode() == ARM::BX_RET || |
| 1791 | MBBI->getOpcode() == ARM::tBX_RET || |
| 1792 | MBBI->getOpcode() == ARM::MOVPCLR)) { |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1793 | MachineInstr *PrevMI = std::prev(MBBI); |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1794 | unsigned Opcode = PrevMI->getOpcode(); |
| 1795 | if (Opcode == ARM::LDMIA_UPD || Opcode == ARM::LDMDA_UPD || |
| 1796 | Opcode == ARM::LDMDB_UPD || Opcode == ARM::LDMIB_UPD || |
| 1797 | Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) { |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1798 | MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1799 | if (MO.getReg() != ARM::LR) |
| 1800 | return false; |
Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1801 | unsigned NewOpc = (isThumb2 ? ARM::t2LDMIA_RET : ARM::LDMIA_RET); |
| 1802 | assert(((isThumb2 && Opcode == ARM::t2LDMIA_UPD) || |
| 1803 | Opcode == ARM::LDMIA_UPD) && "Unsupported multiple load-return!"); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1804 | PrevMI->setDesc(TII->get(NewOpc)); |
| 1805 | MO.setReg(ARM::PC); |
Jakob Stoklund Olesen | 33f5d14 | 2012-12-20 22:54:02 +0000 | [diff] [blame] | 1806 | PrevMI->copyImplicitOps(*MBB.getParent(), &*MBBI); |
Evan Cheng | 71756e7 | 2009-08-04 01:43:45 +0000 | [diff] [blame] | 1807 | MBB.erase(MBBI); |
| 1808 | return true; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1809 | } |
| 1810 | } |
| 1811 | return false; |
| 1812 | } |
| 1813 | |
| 1814 | bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1815 | STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget()); |
| 1816 | TL = STI->getTargetLowering(); |
Evan Cheng | f030f2d | 2007-03-07 20:30:36 +0000 | [diff] [blame] | 1817 | AFI = Fn.getInfo<ARMFunctionInfo>(); |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1818 | TII = STI->getInstrInfo(); |
| 1819 | TRI = STI->getRegisterInfo(); |
Evan Cheng | 2818fdd | 2007-03-07 02:38:05 +0000 | [diff] [blame] | 1820 | RS = new RegScavenger(); |
Evan Cheng | 4605e8a | 2009-07-09 23:11:34 +0000 | [diff] [blame] | 1821 | isThumb2 = AFI->isThumb2Function(); |
James Molloy | 92a1507 | 2014-05-16 14:11:38 +0000 | [diff] [blame] | 1822 | isThumb1 = AFI->isThumbFunction() && !isThumb2; |
| 1823 | |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1824 | bool Modified = false; |
| 1825 | for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; |
| 1826 | ++MFI) { |
| 1827 | MachineBasicBlock &MBB = *MFI; |
| 1828 | Modified |= LoadStoreMultipleOpti(MBB); |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1829 | if (STI->hasV5TOps()) |
Bob Wilson | 914df82 | 2011-01-06 19:24:41 +0000 | [diff] [blame] | 1830 | Modified |= MergeReturnIntoLDM(MBB); |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1831 | } |
Evan Cheng | d28de67 | 2007-03-06 18:02:41 +0000 | [diff] [blame] | 1832 | |
| 1833 | delete RS; |
Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1834 | return Modified; |
| 1835 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1836 | |
| 1837 | |
| 1838 | /// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move |
| 1839 | /// load / stores from consecutive locations close to make it more |
| 1840 | /// likely they will be combined later. |
| 1841 | |
| 1842 | namespace { |
Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 1843 | struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{ |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1844 | static char ID; |
Owen Anderson | a7aed18 | 2010-08-06 18:33:48 +0000 | [diff] [blame] | 1845 | ARMPreAllocLoadStoreOpt() : MachineFunctionPass(ID) {} |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1846 | |
Micah Villmow | cdfe20b | 2012-10-08 16:38:25 +0000 | [diff] [blame] | 1847 | const DataLayout *TD; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1848 | const TargetInstrInfo *TII; |
| 1849 | const TargetRegisterInfo *TRI; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1850 | const ARMSubtarget *STI; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1851 | MachineRegisterInfo *MRI; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1852 | MachineFunction *MF; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1853 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 1854 | bool runOnMachineFunction(MachineFunction &Fn) override; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1855 | |
Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 1856 | const char *getPassName() const override { |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1857 | return "ARM pre- register allocation load / store optimization pass"; |
| 1858 | } |
| 1859 | |
| 1860 | private: |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1861 | bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl, |
| 1862 | unsigned &NewOpc, unsigned &EvenReg, |
| 1863 | unsigned &OddReg, unsigned &BaseReg, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1864 | int &Offset, |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1865 | unsigned &PredReg, ARMCC::CondCodes &Pred, |
| 1866 | bool &isT2); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1867 | bool RescheduleOps(MachineBasicBlock *MBB, |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 1868 | SmallVectorImpl<MachineInstr *> &Ops, |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1869 | unsigned Base, bool isLd, |
| 1870 | DenseMap<MachineInstr*, unsigned> &MI2LocMap); |
| 1871 | bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB); |
| 1872 | }; |
| 1873 | char ARMPreAllocLoadStoreOpt::ID = 0; |
| 1874 | } |
| 1875 | |
| 1876 | bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) { |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 1877 | TD = Fn.getTarget().getDataLayout(); |
Eric Christopher | 7c558cf | 2014-10-14 08:44:19 +0000 | [diff] [blame] | 1878 | STI = &static_cast<const ARMSubtarget &>(Fn.getSubtarget()); |
Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1879 | TII = STI->getInstrInfo(); |
| 1880 | TRI = STI->getRegisterInfo(); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1881 | MRI = &Fn.getRegInfo(); |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1882 | MF = &Fn; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1883 | |
| 1884 | bool Modified = false; |
| 1885 | for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E; |
| 1886 | ++MFI) |
| 1887 | Modified |= RescheduleLoadStoreInstrs(MFI); |
| 1888 | |
| 1889 | return Modified; |
| 1890 | } |
| 1891 | |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1892 | static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base, |
| 1893 | MachineBasicBlock::iterator I, |
| 1894 | MachineBasicBlock::iterator E, |
Craig Topper | 71b7b68 | 2014-08-21 05:55:13 +0000 | [diff] [blame] | 1895 | SmallPtrSetImpl<MachineInstr*> &MemOps, |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1896 | SmallSet<unsigned, 4> &MemRegs, |
| 1897 | const TargetRegisterInfo *TRI) { |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1898 | // Are there stores / loads / calls between them? |
| 1899 | // FIXME: This is overly conservative. We should make use of alias information |
| 1900 | // some day. |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1901 | SmallSet<unsigned, 4> AddedRegPressure; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1902 | while (++I != E) { |
Jim Grosbach | 4e5e6a8 | 2010-06-04 01:23:30 +0000 | [diff] [blame] | 1903 | if (I->isDebugValue() || MemOps.count(&*I)) |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1904 | continue; |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1905 | if (I->isCall() || I->isTerminator() || I->hasUnmodeledSideEffects()) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1906 | return false; |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1907 | if (isLd && I->mayStore()) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1908 | return false; |
| 1909 | if (!isLd) { |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1910 | if (I->mayLoad()) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1911 | return false; |
| 1912 | // It's not safe to move the first 'str' down. |
| 1913 | // str r1, [r0] |
| 1914 | // strh r5, [r0] |
| 1915 | // str r4, [r0, #+4] |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1916 | if (I->mayStore()) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1917 | return false; |
| 1918 | } |
| 1919 | for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) { |
| 1920 | MachineOperand &MO = I->getOperand(j); |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1921 | if (!MO.isReg()) |
| 1922 | continue; |
| 1923 | unsigned Reg = MO.getReg(); |
| 1924 | if (MO.isDef() && TRI->regsOverlap(Reg, Base)) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1925 | return false; |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1926 | if (Reg != Base && !MemRegs.count(Reg)) |
| 1927 | AddedRegPressure.insert(Reg); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1928 | } |
| 1929 | } |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 1930 | |
| 1931 | // Estimate register pressure increase due to the transformation. |
| 1932 | if (MemRegs.size() <= 4) |
| 1933 | // Ok if we are moving small number of instructions. |
| 1934 | return true; |
| 1935 | return AddedRegPressure.size() <= MemRegs.size() * 2; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 1936 | } |
| 1937 | |
Andrew Trick | 28c1d18 | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 1938 | |
| 1939 | /// Copy Op0 and Op1 operands into a new array assigned to MI. |
| 1940 | static void concatenateMemOperands(MachineInstr *MI, MachineInstr *Op0, |
| 1941 | MachineInstr *Op1) { |
| 1942 | assert(MI->memoperands_empty() && "expected a new machineinstr"); |
| 1943 | size_t numMemRefs = (Op0->memoperands_end() - Op0->memoperands_begin()) |
| 1944 | + (Op1->memoperands_end() - Op1->memoperands_begin()); |
| 1945 | |
| 1946 | MachineFunction *MF = MI->getParent()->getParent(); |
| 1947 | MachineSDNode::mmo_iterator MemBegin = MF->allocateMemRefsArray(numMemRefs); |
| 1948 | MachineSDNode::mmo_iterator MemEnd = |
| 1949 | std::copy(Op0->memoperands_begin(), Op0->memoperands_end(), MemBegin); |
| 1950 | MemEnd = |
| 1951 | std::copy(Op1->memoperands_begin(), Op1->memoperands_end(), MemEnd); |
| 1952 | MI->setMemRefs(MemBegin, MemEnd); |
| 1953 | } |
| 1954 | |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1955 | bool |
| 1956 | ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, |
| 1957 | DebugLoc &dl, |
| 1958 | unsigned &NewOpc, unsigned &EvenReg, |
| 1959 | unsigned &OddReg, unsigned &BaseReg, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1960 | int &Offset, unsigned &PredReg, |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1961 | ARMCC::CondCodes &Pred, |
| 1962 | bool &isT2) { |
Evan Cheng | 139c3db | 2009-09-29 07:07:30 +0000 | [diff] [blame] | 1963 | // Make sure we're allowed to generate LDRD/STRD. |
| 1964 | if (!STI->hasV5TEOps()) |
| 1965 | return false; |
| 1966 | |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1967 | // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1968 | unsigned Scale = 1; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1969 | unsigned Opcode = Op0->getOpcode(); |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1970 | if (Opcode == ARM::LDRi12) { |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1971 | NewOpc = ARM::LDRD; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1972 | } else if (Opcode == ARM::STRi12) { |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1973 | NewOpc = ARM::STRD; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1974 | } else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) { |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1975 | NewOpc = ARM::t2LDRDi8; |
| 1976 | Scale = 4; |
| 1977 | isT2 = true; |
| 1978 | } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) { |
| 1979 | NewOpc = ARM::t2STRDi8; |
| 1980 | Scale = 4; |
| 1981 | isT2 = true; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1982 | } else { |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1983 | return false; |
James Molloy | bb73c23 | 2014-05-16 14:08:46 +0000 | [diff] [blame] | 1984 | } |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1985 | |
Jim Grosbach | 9302bfd | 2010-10-26 19:34:41 +0000 | [diff] [blame] | 1986 | // Make sure the base address satisfies i64 ld / st alignment requirement. |
Quentin Colombet | 663150f | 2013-06-20 22:51:44 +0000 | [diff] [blame] | 1987 | // At the moment, we ignore the memoryoperand's value. |
| 1988 | // If we want to use AliasAnalysis, we should check it accordingly. |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1989 | if (!Op0->hasOneMemOperand() || |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1990 | (*Op0->memoperands_begin())->isVolatile()) |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1991 | return false; |
| 1992 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1993 | unsigned Align = (*Op0->memoperands_begin())->getAlignment(); |
Dan Gohman | 913c998 | 2010-04-15 04:33:49 +0000 | [diff] [blame] | 1994 | const Function *Func = MF->getFunction(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 1995 | unsigned ReqAlign = STI->hasV6Ops() |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1996 | ? TD->getABITypeAlignment(Type::getInt64Ty(Func->getContext())) |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 1997 | : 8; // Pre-v6 need 8-byte align |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 1998 | if (Align < ReqAlign) |
| 1999 | return false; |
| 2000 | |
| 2001 | // Then make sure the immediate offset fits. |
| 2002 | int OffImm = getMemoryOpOffset(Op0); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 2003 | if (isT2) { |
Evan Cheng | 42401d6 | 2011-03-15 18:41:52 +0000 | [diff] [blame] | 2004 | int Limit = (1 << 8) * Scale; |
| 2005 | if (OffImm >= Limit || (OffImm <= -Limit) || (OffImm & (Scale-1))) |
| 2006 | return false; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2007 | Offset = OffImm; |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 2008 | } else { |
| 2009 | ARM_AM::AddrOpc AddSub = ARM_AM::add; |
| 2010 | if (OffImm < 0) { |
| 2011 | AddSub = ARM_AM::sub; |
| 2012 | OffImm = - OffImm; |
| 2013 | } |
| 2014 | int Limit = (1 << 8) * Scale; |
| 2015 | if (OffImm >= Limit || (OffImm & (Scale-1))) |
| 2016 | return false; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2017 | Offset = ARM_AM::getAM3Opc(AddSub, OffImm); |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 2018 | } |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2019 | EvenReg = Op0->getOperand(0).getReg(); |
Evan Cheng | ad0dba5 | 2009-06-15 21:18:20 +0000 | [diff] [blame] | 2020 | OddReg = Op1->getOperand(0).getReg(); |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2021 | if (EvenReg == OddReg) |
| 2022 | return false; |
| 2023 | BaseReg = Op0->getOperand(1).getReg(); |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 2024 | Pred = getInstrPredicate(Op0, PredReg); |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2025 | dl = Op0->getDebugLoc(); |
| 2026 | return true; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2027 | } |
| 2028 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2029 | bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB, |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 2030 | SmallVectorImpl<MachineInstr *> &Ops, |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2031 | unsigned Base, bool isLd, |
| 2032 | DenseMap<MachineInstr*, unsigned> &MI2LocMap) { |
| 2033 | bool RetVal = false; |
| 2034 | |
| 2035 | // Sort by offset (in reverse order). |
Benjamin Kramer | 3a377bc | 2014-03-01 11:47:00 +0000 | [diff] [blame] | 2036 | std::sort(Ops.begin(), Ops.end(), |
| 2037 | [](const MachineInstr *LHS, const MachineInstr *RHS) { |
| 2038 | int LOffset = getMemoryOpOffset(LHS); |
| 2039 | int ROffset = getMemoryOpOffset(RHS); |
| 2040 | assert(LHS == RHS || LOffset != ROffset); |
| 2041 | return LOffset > ROffset; |
| 2042 | }); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2043 | |
| 2044 | // The loads / stores of the same base are in order. Scan them from first to |
Jim Grosbach | 1bcdf32 | 2010-06-04 00:15:00 +0000 | [diff] [blame] | 2045 | // last and check for the following: |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2046 | // 1. Any def of base. |
| 2047 | // 2. Any gaps. |
| 2048 | while (Ops.size() > 1) { |
| 2049 | unsigned FirstLoc = ~0U; |
| 2050 | unsigned LastLoc = 0; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 2051 | MachineInstr *FirstOp = nullptr; |
| 2052 | MachineInstr *LastOp = nullptr; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2053 | int LastOffset = 0; |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2054 | unsigned LastOpcode = 0; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2055 | unsigned LastBytes = 0; |
| 2056 | unsigned NumMove = 0; |
| 2057 | for (int i = Ops.size() - 1; i >= 0; --i) { |
| 2058 | MachineInstr *Op = Ops[i]; |
| 2059 | unsigned Loc = MI2LocMap[Op]; |
| 2060 | if (Loc <= FirstLoc) { |
| 2061 | FirstLoc = Loc; |
| 2062 | FirstOp = Op; |
| 2063 | } |
| 2064 | if (Loc >= LastLoc) { |
| 2065 | LastLoc = Loc; |
| 2066 | LastOp = Op; |
| 2067 | } |
| 2068 | |
Andrew Trick | 642f0f6 | 2012-01-11 03:56:08 +0000 | [diff] [blame] | 2069 | unsigned LSMOpcode |
| 2070 | = getLoadStoreMultipleOpcode(Op->getOpcode(), ARM_AM::ia); |
| 2071 | if (LastOpcode && LSMOpcode != LastOpcode) |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2072 | break; |
| 2073 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2074 | int Offset = getMemoryOpOffset(Op); |
| 2075 | unsigned Bytes = getLSMultipleTransferSize(Op); |
| 2076 | if (LastBytes) { |
| 2077 | if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes)) |
| 2078 | break; |
| 2079 | } |
| 2080 | LastOffset = Offset; |
| 2081 | LastBytes = Bytes; |
Andrew Trick | 642f0f6 | 2012-01-11 03:56:08 +0000 | [diff] [blame] | 2082 | LastOpcode = LSMOpcode; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2083 | if (++NumMove == 8) // FIXME: Tune this limit. |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2084 | break; |
| 2085 | } |
| 2086 | |
| 2087 | if (NumMove <= 1) |
| 2088 | Ops.pop_back(); |
| 2089 | else { |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2090 | SmallPtrSet<MachineInstr*, 4> MemOps; |
| 2091 | SmallSet<unsigned, 4> MemRegs; |
| 2092 | for (int i = NumMove-1; i >= 0; --i) { |
| 2093 | MemOps.insert(Ops[i]); |
| 2094 | MemRegs.insert(Ops[i]->getOperand(0).getReg()); |
| 2095 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2096 | |
| 2097 | // Be conservative, if the instructions are too far apart, don't |
| 2098 | // move them. We want to limit the increase of register pressure. |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2099 | bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this. |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2100 | if (DoMove) |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2101 | DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp, |
| 2102 | MemOps, MemRegs, TRI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2103 | if (!DoMove) { |
| 2104 | for (unsigned i = 0; i != NumMove; ++i) |
| 2105 | Ops.pop_back(); |
| 2106 | } else { |
| 2107 | // This is the new location for the loads / stores. |
| 2108 | MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp; |
Jim Grosbach | f14e08b | 2010-06-15 00:41:09 +0000 | [diff] [blame] | 2109 | while (InsertPos != MBB->end() |
| 2110 | && (MemOps.count(InsertPos) || InsertPos->isDebugValue())) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2111 | ++InsertPos; |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2112 | |
| 2113 | // If we are moving a pair of loads / stores, see if it makes sense |
| 2114 | // to try to allocate a pair of registers that can form register pairs. |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2115 | MachineInstr *Op0 = Ops.back(); |
| 2116 | MachineInstr *Op1 = Ops[Ops.size()-2]; |
| 2117 | unsigned EvenReg = 0, OddReg = 0; |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2118 | unsigned BaseReg = 0, PredReg = 0; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2119 | ARMCC::CondCodes Pred = ARMCC::AL; |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2120 | bool isT2 = false; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2121 | unsigned NewOpc = 0; |
Evan Cheng | a6b9cab | 2009-09-27 09:46:04 +0000 | [diff] [blame] | 2122 | int Offset = 0; |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2123 | DebugLoc dl; |
| 2124 | if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc, |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2125 | EvenReg, OddReg, BaseReg, |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2126 | Offset, PredReg, Pred, isT2)) { |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2127 | Ops.pop_back(); |
| 2128 | Ops.pop_back(); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2129 | |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 2130 | const MCInstrDesc &MCID = TII->get(NewOpc); |
Jakob Stoklund Olesen | 3c52f02 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 2131 | const TargetRegisterClass *TRC = TII->getRegClass(MCID, 0, TRI, *MF); |
Cameron Zwarich | ec645bf | 2011-05-18 21:25:14 +0000 | [diff] [blame] | 2132 | MRI->constrainRegClass(EvenReg, TRC); |
| 2133 | MRI->constrainRegClass(OddReg, TRC); |
| 2134 | |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2135 | // Form the pair instruction. |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2136 | if (isLd) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 2137 | MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID) |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2138 | .addReg(EvenReg, RegState::Define) |
| 2139 | .addReg(OddReg, RegState::Define) |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2140 | .addReg(BaseReg); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2141 | // FIXME: We're converting from LDRi12 to an insn that still |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2142 | // uses addrmode2, so we need an explicit offset reg. It should |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2143 | // always by reg0 since we're transforming LDRi12s. |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2144 | if (!isT2) |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 2145 | MIB.addReg(0); |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2146 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
Andrew Trick | 28c1d18 | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 2147 | concatenateMemOperands(MIB, Op0, Op1); |
| 2148 | DEBUG(dbgs() << "Formed " << *MIB << "\n"); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2149 | ++NumLDRDFormed; |
| 2150 | } else { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 2151 | MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos, dl, MCID) |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2152 | .addReg(EvenReg) |
| 2153 | .addReg(OddReg) |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2154 | .addReg(BaseReg); |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2155 | // FIXME: We're converting from LDRi12 to an insn that still |
| 2156 | // uses addrmode2, so we need an explicit offset reg. It should |
| 2157 | // always by reg0 since we're transforming STRi12s. |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2158 | if (!isT2) |
Jim Grosbach | 338de3e | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 2159 | MIB.addReg(0); |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2160 | MIB.addImm(Offset).addImm(Pred).addReg(PredReg); |
Andrew Trick | 28c1d18 | 2011-11-11 22:18:09 +0000 | [diff] [blame] | 2161 | concatenateMemOperands(MIB, Op0, Op1); |
| 2162 | DEBUG(dbgs() << "Formed " << *MIB << "\n"); |
Evan Cheng | 0e79603 | 2009-06-18 02:04:01 +0000 | [diff] [blame] | 2163 | ++NumSTRDFormed; |
| 2164 | } |
| 2165 | MBB->erase(Op0); |
| 2166 | MBB->erase(Op1); |
Evan Cheng | 1283c6a | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 2167 | |
| 2168 | // Add register allocation hints to form register pairs. |
| 2169 | MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg); |
| 2170 | MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg); |
Evan Cheng | eba57e4 | 2009-06-15 20:54:56 +0000 | [diff] [blame] | 2171 | } else { |
| 2172 | for (unsigned i = 0; i != NumMove; ++i) { |
| 2173 | MachineInstr *Op = Ops.back(); |
| 2174 | Ops.pop_back(); |
| 2175 | MBB->splice(InsertPos, MBB, Op); |
| 2176 | } |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2177 | } |
| 2178 | |
| 2179 | NumLdStMoved += NumMove; |
| 2180 | RetVal = true; |
| 2181 | } |
| 2182 | } |
| 2183 | } |
| 2184 | |
| 2185 | return RetVal; |
| 2186 | } |
| 2187 | |
| 2188 | bool |
| 2189 | ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) { |
| 2190 | bool RetVal = false; |
| 2191 | |
| 2192 | DenseMap<MachineInstr*, unsigned> MI2LocMap; |
| 2193 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap; |
| 2194 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap; |
| 2195 | SmallVector<unsigned, 4> LdBases; |
| 2196 | SmallVector<unsigned, 4> StBases; |
| 2197 | |
| 2198 | unsigned Loc = 0; |
| 2199 | MachineBasicBlock::iterator MBBI = MBB->begin(); |
| 2200 | MachineBasicBlock::iterator E = MBB->end(); |
| 2201 | while (MBBI != E) { |
| 2202 | for (; MBBI != E; ++MBBI) { |
| 2203 | MachineInstr *MI = MBBI; |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 2204 | if (MI->isCall() || MI->isTerminator()) { |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2205 | // Stop at barriers. |
| 2206 | ++MBBI; |
| 2207 | break; |
| 2208 | } |
| 2209 | |
Jim Grosbach | 4e5e6a8 | 2010-06-04 01:23:30 +0000 | [diff] [blame] | 2210 | if (!MI->isDebugValue()) |
| 2211 | MI2LocMap[MI] = ++Loc; |
| 2212 | |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2213 | if (!isMemoryOp(MI)) |
| 2214 | continue; |
| 2215 | unsigned PredReg = 0; |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 2216 | if (getInstrPredicate(MI, PredReg) != ARMCC::AL) |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2217 | continue; |
| 2218 | |
Evan Cheng | fd6aad7 | 2009-09-25 21:44:53 +0000 | [diff] [blame] | 2219 | int Opc = MI->getOpcode(); |
Jim Grosbach | d7cf55c | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2220 | bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2221 | unsigned Base = MI->getOperand(1).getReg(); |
| 2222 | int Offset = getMemoryOpOffset(MI); |
| 2223 | |
| 2224 | bool StopHere = false; |
| 2225 | if (isLd) { |
| 2226 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI = |
| 2227 | Base2LdsMap.find(Base); |
| 2228 | if (BI != Base2LdsMap.end()) { |
| 2229 | for (unsigned i = 0, e = BI->second.size(); i != e; ++i) { |
| 2230 | if (Offset == getMemoryOpOffset(BI->second[i])) { |
| 2231 | StopHere = true; |
| 2232 | break; |
| 2233 | } |
| 2234 | } |
| 2235 | if (!StopHere) |
| 2236 | BI->second.push_back(MI); |
| 2237 | } else { |
Craig Topper | 9ae4707 | 2013-07-10 16:38:35 +0000 | [diff] [blame] | 2238 | Base2LdsMap[Base].push_back(MI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2239 | LdBases.push_back(Base); |
| 2240 | } |
| 2241 | } else { |
| 2242 | DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI = |
| 2243 | Base2StsMap.find(Base); |
| 2244 | if (BI != Base2StsMap.end()) { |
| 2245 | for (unsigned i = 0, e = BI->second.size(); i != e; ++i) { |
| 2246 | if (Offset == getMemoryOpOffset(BI->second[i])) { |
| 2247 | StopHere = true; |
| 2248 | break; |
| 2249 | } |
| 2250 | } |
| 2251 | if (!StopHere) |
| 2252 | BI->second.push_back(MI); |
| 2253 | } else { |
Craig Topper | 9ae4707 | 2013-07-10 16:38:35 +0000 | [diff] [blame] | 2254 | Base2StsMap[Base].push_back(MI); |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2255 | StBases.push_back(Base); |
| 2256 | } |
| 2257 | } |
| 2258 | |
| 2259 | if (StopHere) { |
Evan Cheng | b4b20bb | 2009-06-19 23:17:27 +0000 | [diff] [blame] | 2260 | // Found a duplicate (a base+offset combination that's seen earlier). |
| 2261 | // Backtrack. |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2262 | --Loc; |
| 2263 | break; |
| 2264 | } |
| 2265 | } |
| 2266 | |
| 2267 | // Re-schedule loads. |
| 2268 | for (unsigned i = 0, e = LdBases.size(); i != e; ++i) { |
| 2269 | unsigned Base = LdBases[i]; |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 2270 | SmallVectorImpl<MachineInstr *> &Lds = Base2LdsMap[Base]; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2271 | if (Lds.size() > 1) |
| 2272 | RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap); |
| 2273 | } |
| 2274 | |
| 2275 | // Re-schedule stores. |
| 2276 | for (unsigned i = 0, e = StBases.size(); i != e; ++i) { |
| 2277 | unsigned Base = StBases[i]; |
Craig Topper | af0dea1 | 2013-07-04 01:31:24 +0000 | [diff] [blame] | 2278 | SmallVectorImpl<MachineInstr *> &Sts = Base2StsMap[Base]; |
Evan Cheng | 185c9ef | 2009-06-13 09:12:55 +0000 | [diff] [blame] | 2279 | if (Sts.size() > 1) |
| 2280 | RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap); |
| 2281 | } |
| 2282 | |
| 2283 | if (MBBI != E) { |
| 2284 | Base2LdsMap.clear(); |
| 2285 | Base2StsMap.clear(); |
| 2286 | LdBases.clear(); |
| 2287 | StBases.clear(); |
| 2288 | } |
| 2289 | } |
| 2290 | |
| 2291 | return RetVal; |
| 2292 | } |
| 2293 | |
| 2294 | |
| 2295 | /// createARMLoadStoreOptimizationPass - returns an instance of the load / store |
| 2296 | /// optimization pass. |
| 2297 | FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) { |
| 2298 | if (PreAlloc) |
| 2299 | return new ARMPreAllocLoadStoreOpt(); |
| 2300 | return new ARMLoadStoreOpt(); |
| 2301 | } |