blob: 9b9e75ce9e1ca0d26313799a087506ac7246876b [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrArithmetic.td - Integer Arithmetic Instrs --*- tablegen -*-===//
2//
Chris Lattner39c70f42010-10-05 16:39:12 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner39c70f42010-10-05 16:39:12 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the integer arithmetic instructions in the X86
11// architecture.
12//
13//===----------------------------------------------------------------------===//
14
15//===----------------------------------------------------------------------===//
16// LEA - Load Effective Address
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000017let SchedRW = [WriteLEA] in {
Craig Topperc50d64b2014-11-26 00:46:26 +000018let hasSideEffects = 0 in
Chris Lattner39c70f42010-10-05 16:39:12 +000019def LEA16r : I<0x8D, MRMSrcMem,
Craig Topper7c102522015-01-08 07:41:30 +000020 (outs GR16:$dst), (ins anymem:$src),
Simon Pilgrim35935c02018-04-12 18:46:15 +000021 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +000022let isReMaterializable = 1 in
23def LEA32r : I<0x8D, MRMSrcMem,
Craig Topper7c102522015-01-08 07:41:30 +000024 (outs GR32:$dst), (ins anymem:$src),
Chris Lattner39c70f42010-10-05 16:39:12 +000025 "lea{l}\t{$src|$dst}, {$dst|$src}",
Simon Pilgrim35935c02018-04-12 18:46:15 +000026 [(set GR32:$dst, lea32addr:$src)]>,
Craig Topperfa6298a2014-02-02 09:25:09 +000027 OpSize32, Requires<[Not64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +000028
29def LEA64_32r : I<0x8D, MRMSrcMem,
30 (outs GR32:$dst), (ins lea64_32mem:$src),
31 "lea{l}\t{$src|$dst}, {$dst|$src}",
Simon Pilgrim35935c02018-04-12 18:46:15 +000032 [(set GR32:$dst, lea64_32addr:$src)]>,
Craig Topperfa6298a2014-02-02 09:25:09 +000033 OpSize32, Requires<[In64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +000034
35let isReMaterializable = 1 in
David Sehr8114a7a2013-02-01 19:28:09 +000036def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Chris Lattner39c70f42010-10-05 16:39:12 +000037 "lea{q}\t{$src|$dst}, {$dst|$src}",
Simon Pilgrim35935c02018-04-12 18:46:15 +000038 [(set GR64:$dst, lea64addr:$src)]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000039} // SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +000040
41//===----------------------------------------------------------------------===//
42// Fixed-Register Multiplication and Division Instructions.
43//
44
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000045// SchedModel info for instruction that loads one value and gets the second
46// (and possibly third) value from a register.
47// This is used for instructions that put the memory operands before other
48// uses.
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000049class SchedLoadReg<X86FoldableSchedWrite Sched> : Sched<[Sched.Folded,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000050 // Memory operand.
51 ReadDefault, ReadDefault, ReadDefault, ReadDefault, ReadDefault,
52 // Register reads (implicit or explicit).
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000053 Sched.ReadAfterFold, Sched.ReadAfterFold]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000054
Chris Lattner39c70f42010-10-05 16:39:12 +000055// Extra precision multiplication
56
57// AL is really implied by AX, but the registers in Defs must match the
58// SDNode results (i8, i32).
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000059// AL,AH = AL*GR8
Chris Lattner39c70f42010-10-05 16:39:12 +000060let Defs = [AL,EFLAGS,AX], Uses = [AL] in
61def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
62 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
63 // This probably ought to be moved to a def : Pat<> if the
64 // syntax can be accepted.
65 [(set AL, (mul AL, GR8:$src)),
Simon Pilgrim00865a42018-09-24 15:21:57 +000066 (implicit EFLAGS)]>, Sched<[WriteIMul8]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000067// AX,DX = AX*GR16
Craig Topperc50d64b2014-11-26 00:46:26 +000068let Defs = [AX,DX,EFLAGS], Uses = [AX], hasSideEffects = 0 in
Chris Lattner39c70f42010-10-05 16:39:12 +000069def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
Craig Topperaf237202012-12-26 22:19:23 +000070 "mul{w}\t$src",
Simon Pilgrim00865a42018-09-24 15:21:57 +000071 []>, OpSize16, Sched<[WriteIMul16]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000072// EAX,EDX = EAX*GR32
Craig Topperc50d64b2014-11-26 00:46:26 +000073let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], hasSideEffects = 0 in
Chris Lattner39c70f42010-10-05 16:39:12 +000074def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000075 "mul{l}\t$src",
Simon Pilgrim35935c02018-04-12 18:46:15 +000076 [/*(set EAX, EDX, EFLAGS, (X86umul_flag EAX, GR32:$src))*/]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +000077 OpSize32, Sched<[WriteIMul32]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000078// RAX,RDX = RAX*GR64
Craig Topperc50d64b2014-11-26 00:46:26 +000079let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], hasSideEffects = 0 in
Chris Lattnerc2f5e572010-10-05 20:23:31 +000080def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000081 "mul{q}\t$src",
Simon Pilgrim35935c02018-04-12 18:46:15 +000082 [/*(set RAX, RDX, EFLAGS, (X86umul_flag RAX, GR64:$src))*/]>,
Simon Pilgrim2864b462018-05-08 14:55:16 +000083 Sched<[WriteIMul64]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000084// AL,AH = AL*[mem8]
Chris Lattner39c70f42010-10-05 16:39:12 +000085let Defs = [AL,EFLAGS,AX], Uses = [AL] in
86def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
87 "mul{b}\t$src",
88 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
89 // This probably ought to be moved to a def : Pat<> if the
90 // syntax can be accepted.
91 [(set AL, (mul AL, (loadi8 addr:$src))),
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000092 (implicit EFLAGS)]>, SchedLoadReg<WriteIMul8>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000093// AX,DX = AX*[mem16]
Craig Topperc50d64b2014-11-26 00:46:26 +000094let mayLoad = 1, hasSideEffects = 0 in {
Chris Lattner39c70f42010-10-05 16:39:12 +000095let Defs = [AX,DX,EFLAGS], Uses = [AX] in
96def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +000097 "mul{w}\t$src", []>, OpSize16, SchedLoadReg<WriteIMul16>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +000098// EAX,EDX = EAX*[mem32]
Chris Lattner39c70f42010-10-05 16:39:12 +000099let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
100def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000101 "mul{l}\t$src", []>, OpSize32, SchedLoadReg<WriteIMul32>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000102// RAX,RDX = RAX*[mem64]
Craig Topper7412aa92011-10-22 23:13:53 +0000103let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000104def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000105 "mul{q}\t$src", []>, SchedLoadReg<WriteIMul64>,
Craig Topper23c34882017-12-15 19:01:51 +0000106 Requires<[In64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000107}
108
Craig Topperc50d64b2014-11-26 00:46:26 +0000109let hasSideEffects = 0 in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000110// AL,AH = AL*GR8
Chris Lattner39c70f42010-10-05 16:39:12 +0000111let Defs = [AL,EFLAGS,AX], Uses = [AL] in
Simon Pilgrim35935c02018-04-12 18:46:15 +0000112def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000113 Sched<[WriteIMul8]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000114// AX,DX = AX*GR16
Chris Lattner39c70f42010-10-05 16:39:12 +0000115let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Simon Pilgrim35935c02018-04-12 18:46:15 +0000116def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000117 OpSize16, Sched<[WriteIMul16]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000118// EAX,EDX = EAX*GR32
Chris Lattner39c70f42010-10-05 16:39:12 +0000119let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Simon Pilgrim35935c02018-04-12 18:46:15 +0000120def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000121 OpSize32, Sched<[WriteIMul32]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000122// RAX,RDX = RAX*GR64
Craig Topper7412aa92011-10-22 23:13:53 +0000123let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Simon Pilgrim35935c02018-04-12 18:46:15 +0000124def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src), "imul{q}\t$src", []>,
Simon Pilgrim2864b462018-05-08 14:55:16 +0000125 Sched<[WriteIMul64]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000126
Chris Lattner39c70f42010-10-05 16:39:12 +0000127let mayLoad = 1 in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000128// AL,AH = AL*[mem8]
Chris Lattner39c70f42010-10-05 16:39:12 +0000129let Defs = [AL,EFLAGS,AX], Uses = [AL] in
130def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000131 "imul{b}\t$src", []>, SchedLoadReg<WriteIMul8>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000132// AX,DX = AX*[mem16]
Chris Lattner39c70f42010-10-05 16:39:12 +0000133let Defs = [AX,DX,EFLAGS], Uses = [AX] in
134def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000135 "imul{w}\t$src", []>, OpSize16, SchedLoadReg<WriteIMul16>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000136// EAX,EDX = EAX*[mem32]
Chris Lattner39c70f42010-10-05 16:39:12 +0000137let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
138def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000139 "imul{l}\t$src", []>, OpSize32, SchedLoadReg<WriteIMul32>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000140// RAX,RDX = RAX*[mem64]
Craig Topper7412aa92011-10-22 23:13:53 +0000141let Defs = [RAX,RDX,EFLAGS], Uses = [RAX] in
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000142def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000143 "imul{q}\t$src", []>, SchedLoadReg<WriteIMul64>,
Craig Topper23c34882017-12-15 19:01:51 +0000144 Requires<[In64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000145}
Craig Topperc50d64b2014-11-26 00:46:26 +0000146} // hasSideEffects
Chris Lattner39c70f42010-10-05 16:39:12 +0000147
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000148
149let Defs = [EFLAGS] in {
150let Constraints = "$src1 = $dst" in {
151
Simon Pilgrim2864b462018-05-08 14:55:16 +0000152let isCommutable = 1 in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000153// X = IMUL Y, Z --> X = IMUL Z, Y
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000154// Register-Register Signed Integer Multiply
155def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
156 "imul{w}\t{$src2, $dst|$dst, $src2}",
157 [(set GR16:$dst, EFLAGS,
Simon Pilgrim2864b462018-05-08 14:55:16 +0000158 (X86smul_flag GR16:$src1, GR16:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000159 Sched<[WriteIMul16Reg]>, TB, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000160def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
161 "imul{l}\t{$src2, $dst|$dst, $src2}",
162 [(set GR32:$dst, EFLAGS,
Simon Pilgrim2864b462018-05-08 14:55:16 +0000163 (X86smul_flag GR32:$src1, GR32:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000164 Sched<[WriteIMul32Reg]>, TB, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000165def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
166 (ins GR64:$src1, GR64:$src2),
167 "imul{q}\t{$src2, $dst|$dst, $src2}",
168 [(set GR64:$dst, EFLAGS,
Simon Pilgrim2864b462018-05-08 14:55:16 +0000169 (X86smul_flag GR64:$src1, GR64:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000170 Sched<[WriteIMul64Reg]>, TB;
Simon Pilgrim2864b462018-05-08 14:55:16 +0000171} // isCommutable
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000172
173// Register-Memory Signed Integer Multiply
174def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
175 (ins GR16:$src1, i16mem:$src2),
176 "imul{w}\t{$src2, $dst|$dst, $src2}",
177 [(set GR16:$dst, EFLAGS,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000178 (X86smul_flag GR16:$src1, (loadi16 addr:$src2)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000179 Sched<[WriteIMul16Reg.Folded, WriteIMul16Reg.ReadAfterFold]>, TB, OpSize16;
Craig Topperaf237202012-12-26 22:19:23 +0000180def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst),
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000181 (ins GR32:$src1, i32mem:$src2),
182 "imul{l}\t{$src2, $dst|$dst, $src2}",
183 [(set GR32:$dst, EFLAGS,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000184 (X86smul_flag GR32:$src1, (loadi32 addr:$src2)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000185 Sched<[WriteIMul32Reg.Folded, WriteIMul32Reg.ReadAfterFold]>, TB, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000186def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
187 (ins GR64:$src1, i64mem:$src2),
188 "imul{q}\t{$src2, $dst|$dst, $src2}",
189 [(set GR64:$dst, EFLAGS,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000190 (X86smul_flag GR64:$src1, (loadi64 addr:$src2)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000191 Sched<[WriteIMul64Reg.Folded, WriteIMul32Reg.ReadAfterFold]>, TB;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000192} // Constraints = "$src1 = $dst"
193
194} // Defs = [EFLAGS]
195
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000196// Surprisingly enough, these are not two address instructions!
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000197let Defs = [EFLAGS] in {
198// Register-Integer Signed Integer Multiply
199def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
200 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
201 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperaf237202012-12-26 22:19:23 +0000202 [(set GR16:$dst, EFLAGS,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000203 (X86smul_flag GR16:$src1, imm:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000204 Sched<[WriteIMul16Imm]>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000205def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
206 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
207 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
208 [(set GR16:$dst, EFLAGS,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000209 (X86smul_flag GR16:$src1, i16immSExt8:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000210 Sched<[WriteIMul16Imm]>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000211def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
212 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
213 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
214 [(set GR32:$dst, EFLAGS,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000215 (X86smul_flag GR32:$src1, imm:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000216 Sched<[WriteIMul32Imm]>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000217def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
218 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
219 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
220 [(set GR32:$dst, EFLAGS,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000221 (X86smul_flag GR32:$src1, i32immSExt8:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000222 Sched<[WriteIMul32Imm]>, OpSize32;
David Woodhouse0b6c9492014-01-30 22:20:41 +0000223def IMUL64rri32 : RIi32S<0x69, MRMSrcReg, // GR64 = GR64*I32
224 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
225 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
226 [(set GR64:$dst, EFLAGS,
Simon Pilgrim2864b462018-05-08 14:55:16 +0000227 (X86smul_flag GR64:$src1, i64immSExt32:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000228 Sched<[WriteIMul64Imm]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000229def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
230 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
231 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
232 [(set GR64:$dst, EFLAGS,
Simon Pilgrim2864b462018-05-08 14:55:16 +0000233 (X86smul_flag GR64:$src1, i64immSExt8:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000234 Sched<[WriteIMul64Imm]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000235
236// Memory-Integer Signed Integer Multiply
237def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
238 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
239 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
240 [(set GR16:$dst, EFLAGS,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000241 (X86smul_flag (loadi16 addr:$src1), imm:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000242 Sched<[WriteIMul16Imm.Folded]>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000243def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
244 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
245 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
246 [(set GR16:$dst, EFLAGS,
Craig Toppera3cac952018-04-04 07:00:19 +0000247 (X86smul_flag (loadi16 addr:$src1),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000248 i16immSExt8:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000249 Sched<[WriteIMul16Imm.Folded]>, OpSize16;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000250def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
251 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
252 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
253 [(set GR32:$dst, EFLAGS,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000254 (X86smul_flag (loadi32 addr:$src1), imm:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000255 Sched<[WriteIMul32Imm.Folded]>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000256def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
257 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
258 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
259 [(set GR32:$dst, EFLAGS,
Craig Toppera3cac952018-04-04 07:00:19 +0000260 (X86smul_flag (loadi32 addr:$src1),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000261 i32immSExt8:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000262 Sched<[WriteIMul32Imm.Folded]>, OpSize32;
David Woodhouse0b6c9492014-01-30 22:20:41 +0000263def IMUL64rmi32 : RIi32S<0x69, MRMSrcMem, // GR64 = [mem64]*I32
264 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
265 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
266 [(set GR64:$dst, EFLAGS,
Craig Toppera3cac952018-04-04 07:00:19 +0000267 (X86smul_flag (loadi64 addr:$src1),
Simon Pilgrim2864b462018-05-08 14:55:16 +0000268 i64immSExt32:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000269 Sched<[WriteIMul64Imm.Folded]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000270def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
271 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
272 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
273 [(set GR64:$dst, EFLAGS,
Craig Toppera3cac952018-04-04 07:00:19 +0000274 (X86smul_flag (loadi64 addr:$src1),
Simon Pilgrim2864b462018-05-08 14:55:16 +0000275 i64immSExt8:$src2))]>,
Simon Pilgrim00865a42018-09-24 15:21:57 +0000276 Sched<[WriteIMul64Imm.Folded]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000277} // Defs = [EFLAGS]
278
Chris Lattner39c70f42010-10-05 16:39:12 +0000279// unsigned division/remainder
Craig Topper92a70b12013-01-05 07:39:25 +0000280let hasSideEffects = 1 in { // so that we don't speculatively execute
Eric Christopher5331f0e2013-06-11 23:41:44 +0000281let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000282def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Simon Pilgrim25805542018-05-08 13:51:45 +0000283 "div{b}\t$src", []>, Sched<[WriteDiv8]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000284let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
285def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Simon Pilgrim25805542018-05-08 13:51:45 +0000286 "div{w}\t$src", []>, Sched<[WriteDiv16]>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000287let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
288def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Simon Pilgrim25805542018-05-08 13:51:45 +0000289 "div{l}\t$src", []>, Sched<[WriteDiv32]>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000290// RDX:RAX/r64 = RAX,RDX
291let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
292def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src),
Simon Pilgrim25805542018-05-08 13:51:45 +0000293 "div{q}\t$src", []>, Sched<[WriteDiv64]>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000294
Chris Lattner39c70f42010-10-05 16:39:12 +0000295let mayLoad = 1 in {
Eric Christopher5331f0e2013-06-11 23:41:44 +0000296let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000297def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000298 "div{b}\t$src", []>, SchedLoadReg<WriteDiv8>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000299let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
300def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000301 "div{w}\t$src", []>, OpSize16, SchedLoadReg<WriteDiv16>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000302let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Chris Lattner39c70f42010-10-05 16:39:12 +0000303def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src),
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000304 "div{l}\t$src", []>, SchedLoadReg<WriteDiv32>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000305// RDX:RAX/[mem64] = RAX,RDX
306let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
307def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src),
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000308 "div{q}\t$src", []>, SchedLoadReg<WriteDiv64>,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000309 Requires<[In64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000310}
311
312// Signed division/remainder.
Eric Christopher5331f0e2013-06-11 23:41:44 +0000313let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000314def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Simon Pilgrim25805542018-05-08 13:51:45 +0000315 "idiv{b}\t$src", []>, Sched<[WriteIDiv8]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000316let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
317def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Simon Pilgrim25805542018-05-08 13:51:45 +0000318 "idiv{w}\t$src", []>, Sched<[WriteIDiv16]>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000319let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
320def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Simon Pilgrim25805542018-05-08 13:51:45 +0000321 "idiv{l}\t$src", []>, Sched<[WriteIDiv32]>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000322// RDX:RAX/r64 = RAX,RDX
323let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in
324def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src),
Simon Pilgrim25805542018-05-08 13:51:45 +0000325 "idiv{q}\t$src", []>, Sched<[WriteIDiv64]>;
Craig Topper7412aa92011-10-22 23:13:53 +0000326
327let mayLoad = 1 in {
Eric Christopher5331f0e2013-06-11 23:41:44 +0000328let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Chris Lattner39c70f42010-10-05 16:39:12 +0000329def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000330 "idiv{b}\t$src", []>, SchedLoadReg<WriteIDiv8>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000331let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
332def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000333 "idiv{w}\t$src", []>, OpSize16, SchedLoadReg<WriteIDiv16>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000334let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in // EDX:EAX/[mem32] = EAX,EDX
Craig Topperaf237202012-12-26 22:19:23 +0000335def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src),
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000336 "idiv{l}\t$src", []>, OpSize32, SchedLoadReg<WriteIDiv32>;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000337let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in // RDX:RAX/[mem64] = RAX,RDX
338def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src),
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000339 "idiv{q}\t$src", []>, SchedLoadReg<WriteIDiv64>,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000340 Requires<[In64BitMode]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000341}
Craig Topperc7910822012-12-27 03:01:18 +0000342} // hasSideEffects = 0
Chris Lattner39c70f42010-10-05 16:39:12 +0000343
344//===----------------------------------------------------------------------===//
345// Two address Instructions.
346//
Chris Lattner39c70f42010-10-05 16:39:12 +0000347
348// unary instructions
349let CodeSize = 2 in {
350let Defs = [EFLAGS] in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000351let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000352def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src1),
353 "neg{b}\t$dst",
354 [(set GR8:$dst, (ineg GR8:$src1)),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000355 (implicit EFLAGS)]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000356def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src1),
357 "neg{w}\t$dst",
358 [(set GR16:$dst, (ineg GR16:$src1)),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000359 (implicit EFLAGS)]>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000360def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src1),
361 "neg{l}\t$dst",
362 [(set GR32:$dst, (ineg GR32:$src1)),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000363 (implicit EFLAGS)]>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000364def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src1), "neg{q}\t$dst",
365 [(set GR64:$dst, (ineg GR64:$src1)),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000366 (implicit EFLAGS)]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000367} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner182e87c2010-10-05 16:52:25 +0000368
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000369// Read-modify-write negate.
Craig Topperf0d04262018-04-06 16:16:48 +0000370let SchedRW = [WriteALURMW] in {
Chris Lattner182e87c2010-10-05 16:52:25 +0000371def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst),
372 "neg{b}\t$dst",
373 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000374 (implicit EFLAGS)]>;
Chris Lattner182e87c2010-10-05 16:52:25 +0000375def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst),
376 "neg{w}\t$dst",
377 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000378 (implicit EFLAGS)]>, OpSize16;
Chris Lattner182e87c2010-10-05 16:52:25 +0000379def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst),
380 "neg{l}\t$dst",
381 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000382 (implicit EFLAGS)]>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000383def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
384 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000385 (implicit EFLAGS)]>,
Craig Topper23c34882017-12-15 19:01:51 +0000386 Requires<[In64BitMode]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000387} // SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000388} // Defs = [EFLAGS]
389
Chris Lattner182e87c2010-10-05 16:52:25 +0000390
Chris Lattner13111b02010-10-05 21:09:45 +0000391// Note: NOT does not set EFLAGS!
Chris Lattner182e87c2010-10-05 16:52:25 +0000392
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000393let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000394def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src1),
395 "not{b}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000396 [(set GR8:$dst, (not GR8:$src1))]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000397def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src1),
398 "not{w}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000399 [(set GR16:$dst, (not GR16:$src1))]>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000400def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src1),
401 "not{l}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000402 [(set GR32:$dst, (not GR32:$src1))]>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000403def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src1), "not{q}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000404 [(set GR64:$dst, (not GR64:$src1))]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000405} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner182e87c2010-10-05 16:52:25 +0000406
Craig Topperf0d04262018-04-06 16:16:48 +0000407let SchedRW = [WriteALURMW] in {
Chris Lattner182e87c2010-10-05 16:52:25 +0000408def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst),
409 "not{b}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000410 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Chris Lattner182e87c2010-10-05 16:52:25 +0000411def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst),
412 "not{w}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000413 [(store (not (loadi16 addr:$dst)), addr:$dst)]>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000414 OpSize16;
Chris Lattner182e87c2010-10-05 16:52:25 +0000415def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst),
416 "not{l}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000417 [(store (not (loadi32 addr:$dst)), addr:$dst)]>,
Craig Topperfa6298a2014-02-02 09:25:09 +0000418 OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000419def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000420 [(store (not (loadi64 addr:$dst)), addr:$dst)]>,
Craig Topper23c34882017-12-15 19:01:51 +0000421 Requires<[In64BitMode]>;
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000422} // SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000423} // CodeSize
424
425// TODO: inc/dec is slow for P4, but fast for Pentium-M.
426let Defs = [EFLAGS] in {
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000427let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000428let CodeSize = 2 in
429def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
430 "inc{b}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000431 [(set GR8:$dst, EFLAGS, (X86inc_flag GR8:$src1))]>;
Craig Topperddbf51f2015-01-06 07:35:50 +0000432let isConvertibleToThreeAddress = 1, CodeSize = 2 in { // Can xform into LEA.
433def INC16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
434 "inc{w}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000435 [(set GR16:$dst, EFLAGS, (X86inc_flag GR16:$src1))]>, OpSize16;
Craig Topperddbf51f2015-01-06 07:35:50 +0000436def INC32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
437 "inc{l}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000438 [(set GR32:$dst, EFLAGS, (X86inc_flag GR32:$src1))]>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000439def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src1), "inc{q}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000440 [(set GR64:$dst, EFLAGS, (X86inc_flag GR64:$src1))]>;
Chris Lattner27c763d2010-10-05 20:35:37 +0000441} // isConvertibleToThreeAddress = 1, CodeSize = 2
442
Craig Topperddbf51f2015-01-06 07:35:50 +0000443// Short forms only valid in 32-bit mode. Selected during MCInst lowering.
444let CodeSize = 1, hasSideEffects = 0 in {
445def INC16r_alt : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000446 "inc{w}\t$dst", []>,
Craig Topperddbf51f2015-01-06 07:35:50 +0000447 OpSize16, Requires<[Not64BitMode]>;
448def INC32r_alt : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000449 "inc{l}\t$dst", []>,
Craig Topperddbf51f2015-01-06 07:35:50 +0000450 OpSize32, Requires<[Not64BitMode]>;
451} // CodeSize = 1, hasSideEffects = 0
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000452} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner182e87c2010-10-05 16:52:25 +0000453
Craig Topperf0d04262018-04-06 16:16:48 +0000454let CodeSize = 2, SchedRW = [WriteALURMW] in {
Craig Topper23c34882017-12-15 19:01:51 +0000455let Predicates = [UseIncDec] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000456 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
457 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000458 (implicit EFLAGS)]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000459 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
460 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000461 (implicit EFLAGS)]>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000462 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
463 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000464 (implicit EFLAGS)]>, OpSize32;
Craig Topper23c34882017-12-15 19:01:51 +0000465} // Predicates
466let Predicates = [UseIncDec, In64BitMode] in {
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000467 def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
468 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000469 (implicit EFLAGS)]>;
Craig Topper23c34882017-12-15 19:01:51 +0000470} // Predicates
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000471} // CodeSize = 2, SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000472
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000473let Constraints = "$src1 = $dst", SchedRW = [WriteALU] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000474let CodeSize = 2 in
475def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
476 "dec{b}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000477 [(set GR8:$dst, EFLAGS, (X86dec_flag GR8:$src1))]>;
Craig Topperddbf51f2015-01-06 07:35:50 +0000478let isConvertibleToThreeAddress = 1, CodeSize = 2 in { // Can xform into LEA.
479def DEC16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
480 "dec{w}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000481 [(set GR16:$dst, EFLAGS, (X86dec_flag GR16:$src1))]>, OpSize16;
Craig Topperddbf51f2015-01-06 07:35:50 +0000482def DEC32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
483 "dec{l}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000484 [(set GR32:$dst, EFLAGS, (X86dec_flag GR32:$src1))]>, OpSize32;
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000485def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src1), "dec{q}\t$dst",
Simon Pilgrim35935c02018-04-12 18:46:15 +0000486 [(set GR64:$dst, EFLAGS, (X86dec_flag GR64:$src1))]>;
Craig Topperddbf51f2015-01-06 07:35:50 +0000487} // isConvertibleToThreeAddress = 1, CodeSize = 2
488
489// Short forms only valid in 32-bit mode. Selected during MCInst lowering.
490let CodeSize = 1, hasSideEffects = 0 in {
491def DEC16r_alt : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src1),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000492 "dec{w}\t$dst", []>,
Craig Topperddbf51f2015-01-06 07:35:50 +0000493 OpSize16, Requires<[Not64BitMode]>;
494def DEC32r_alt : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src1),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000495 "dec{l}\t$dst", []>,
Craig Topperddbf51f2015-01-06 07:35:50 +0000496 OpSize32, Requires<[Not64BitMode]>;
497} // CodeSize = 1, hasSideEffects = 0
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000498} // Constraints = "$src1 = $dst", SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000499
Chris Lattner182e87c2010-10-05 16:52:25 +0000500
Craig Topperf0d04262018-04-06 16:16:48 +0000501let CodeSize = 2, SchedRW = [WriteALURMW] in {
Craig Topper23c34882017-12-15 19:01:51 +0000502let Predicates = [UseIncDec] in {
Chris Lattner39c70f42010-10-05 16:39:12 +0000503 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
504 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000505 (implicit EFLAGS)]>;
Chris Lattner39c70f42010-10-05 16:39:12 +0000506 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
507 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000508 (implicit EFLAGS)]>, OpSize16;
Chris Lattner39c70f42010-10-05 16:39:12 +0000509 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
510 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000511 (implicit EFLAGS)]>, OpSize32;
Craig Topper23c34882017-12-15 19:01:51 +0000512} // Predicates
513let Predicates = [UseIncDec, In64BitMode] in {
Chris Lattnerc2f5e572010-10-05 20:23:31 +0000514 def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
515 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000516 (implicit EFLAGS)]>;
Craig Topper23c34882017-12-15 19:01:51 +0000517} // Predicates
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000518} // CodeSize = 2, SchedRW
Chris Lattner39c70f42010-10-05 16:39:12 +0000519} // Defs = [EFLAGS]
520
Chris Lattner1fc81e92010-10-06 00:45:24 +0000521/// X86TypeInfo - This is a bunch of information that describes relevant X86
522/// information about value types. For example, it can tell you what the
523/// register class and preferred load to use.
524class X86TypeInfo<ValueType vt, string instrsuffix, RegisterClass regclass,
Chris Lattnere17d7212010-10-07 00:12:45 +0000525 PatFrag loadnode, X86MemOperand memoperand, ImmType immkind,
526 Operand immoperand, SDPatternOperator immoperator,
527 Operand imm8operand, SDPatternOperator imm8operator,
Craig Topperfa6298a2014-02-02 09:25:09 +0000528 bit hasOddOpcode, OperandSize opSize,
David Woodhouse956965c2014-01-08 12:57:40 +0000529 bit hasREX_WPrefix> {
Chris Lattner1fc81e92010-10-06 00:45:24 +0000530 /// VT - This is the value type itself.
531 ValueType VT = vt;
Craig Topperaf237202012-12-26 22:19:23 +0000532
Chris Lattner1fc81e92010-10-06 00:45:24 +0000533 /// InstrSuffix - This is the suffix used on instructions with this type. For
534 /// example, i8 -> "b", i16 -> "w", i32 -> "l", i64 -> "q".
535 string InstrSuffix = instrsuffix;
Craig Topperaf237202012-12-26 22:19:23 +0000536
Chris Lattner1fc81e92010-10-06 00:45:24 +0000537 /// RegClass - This is the register class associated with this type. For
538 /// example, i8 -> GR8, i16 -> GR16, i32 -> GR32, i64 -> GR64.
539 RegisterClass RegClass = regclass;
Craig Topperaf237202012-12-26 22:19:23 +0000540
Chris Lattner1fc81e92010-10-06 00:45:24 +0000541 /// LoadNode - This is the load node associated with this type. For
542 /// example, i8 -> loadi8, i16 -> loadi16, i32 -> loadi32, i64 -> loadi64.
543 PatFrag LoadNode = loadnode;
Craig Topperaf237202012-12-26 22:19:23 +0000544
Chris Lattner1fc81e92010-10-06 00:45:24 +0000545 /// MemOperand - This is the memory operand associated with this type. For
546 /// example, i8 -> i8mem, i16 -> i16mem, i32 -> i32mem, i64 -> i64mem.
547 X86MemOperand MemOperand = memoperand;
Craig Topperaf237202012-12-26 22:19:23 +0000548
Chris Lattner6e85be22010-10-06 05:55:42 +0000549 /// ImmEncoding - This is the encoding of an immediate of this type. For
550 /// example, i8 -> Imm8, i16 -> Imm16, i32 -> Imm32. Note that i64 -> Imm32
551 /// since the immediate fields of i64 instructions is a 32-bit sign extended
552 /// value.
553 ImmType ImmEncoding = immkind;
Craig Topperaf237202012-12-26 22:19:23 +0000554
Chris Lattner6e85be22010-10-06 05:55:42 +0000555 /// ImmOperand - This is the operand kind of an immediate of this type. For
556 /// example, i8 -> i8imm, i16 -> i16imm, i32 -> i32imm. Note that i64 ->
557 /// i64i32imm since the immediate fields of i64 instructions is a 32-bit sign
558 /// extended value.
559 Operand ImmOperand = immoperand;
Craig Topperaf237202012-12-26 22:19:23 +0000560
Chris Lattner356f16c2010-10-07 00:01:39 +0000561 /// ImmOperator - This is the operator that should be used to match an
562 /// immediate of this kind in a pattern (e.g. imm, or i64immSExt32).
563 SDPatternOperator ImmOperator = immoperator;
Craig Topperaf237202012-12-26 22:19:23 +0000564
Chris Lattnere17d7212010-10-07 00:12:45 +0000565 /// Imm8Operand - This is the operand kind to use for an imm8 of this type.
566 /// For example, i8 -> <invalid>, i16 -> i16i8imm, i32 -> i32i8imm. This is
567 /// only used for instructions that have a sign-extended imm8 field form.
568 Operand Imm8Operand = imm8operand;
Craig Topperaf237202012-12-26 22:19:23 +0000569
Chris Lattnere17d7212010-10-07 00:12:45 +0000570 /// Imm8Operator - This is the operator that should be used to match an 8-bit
571 /// sign extended immediate of this kind in a pattern (e.g. imm16immSExt8).
572 SDPatternOperator Imm8Operator = imm8operator;
Craig Topperaf237202012-12-26 22:19:23 +0000573
Chris Lattnera46073b2010-10-06 05:28:38 +0000574 /// HasOddOpcode - This bit is true if the instruction should have an odd (as
575 /// opposed to even) opcode. Operations on i8 are usually even, operations on
576 /// other datatypes are odd.
577 bit HasOddOpcode = hasOddOpcode;
Craig Topperaf237202012-12-26 22:19:23 +0000578
Craig Topperfa6298a2014-02-02 09:25:09 +0000579 /// OpSize - Selects whether the instruction needs a 0x66 prefix based on
580 /// 16-bit vs 32-bit mode. i8/i64 set this to OpSizeFixed. i16 sets this
581 /// to Opsize16. i32 sets this to OpSize32.
582 OperandSize OpSize = opSize;
David Woodhouse956965c2014-01-08 12:57:40 +0000583
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000584 /// HasREX_WPrefix - This bit is set to true if the instruction should have
585 /// the 0x40 REX prefix. This is set for i64 types.
586 bit HasREX_WPrefix = hasREX_WPrefix;
Chris Lattner1fc81e92010-10-06 00:45:24 +0000587}
Chris Lattner73591942010-10-05 23:32:05 +0000588
Chris Lattnere17d7212010-10-07 00:12:45 +0000589def invalid_node : SDNode<"<<invalid_node>>", SDTIntLeaf,[],"<<invalid_node>>">;
590
591
Michael Kuperstein243c0732015-08-11 14:10:58 +0000592def Xi8 : X86TypeInfo<i8, "b", GR8, loadi8, i8mem,
593 Imm8, i8imm, imm8_su, i8imm, invalid_node,
Craig Topperfa6298a2014-02-02 09:25:09 +0000594 0, OpSizeFixed, 0>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000595def Xi16 : X86TypeInfo<i16, "w", GR16, loadi16, i16mem,
Michael Kuperstein243c0732015-08-11 14:10:58 +0000596 Imm16, i16imm, imm16_su, i16i8imm, i16immSExt8_su,
Craig Topperfa6298a2014-02-02 09:25:09 +0000597 1, OpSize16, 0>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000598def Xi32 : X86TypeInfo<i32, "l", GR32, loadi32, i32mem,
Michael Kuperstein243c0732015-08-11 14:10:58 +0000599 Imm32, i32imm, imm32_su, i32i8imm, i32immSExt8_su,
Craig Topperfa6298a2014-02-02 09:25:09 +0000600 1, OpSize32, 0>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000601def Xi64 : X86TypeInfo<i64, "q", GR64, loadi64, i64mem,
Sanjay Patel904cd392016-08-16 21:35:16 +0000602 Imm32S, i64i32imm, i64immSExt32_su, i64i8imm, i64immSExt8_su,
Craig Topperfa6298a2014-02-02 09:25:09 +0000603 1, OpSizeFixed, 1>;
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000604
605/// ITy - This instruction base class takes the type info for the instruction.
606/// Using this, it:
607/// 1. Concatenates together the instruction mnemonic with the appropriate
608/// suffix letter, a tab, and the arguments.
609/// 2. Infers whether the instruction should have a 0x66 prefix byte.
610/// 3. Infers whether the instruction should have a 0x40 REX_W prefix.
Chris Lattnera46073b2010-10-06 05:28:38 +0000611/// 4. Infers whether the low bit of the opcode should be 0 (for i8 operations)
612/// or 1 (for i16,i32,i64 operations).
Craig Topperaf237202012-12-26 22:19:23 +0000613class ITy<bits<8> opcode, Format f, X86TypeInfo typeinfo, dag outs, dag ins,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000614 string mnemonic, string args, list<dag> pattern>
Chris Lattnera46073b2010-10-06 05:28:38 +0000615 : I<{opcode{7}, opcode{6}, opcode{5}, opcode{4},
616 opcode{3}, opcode{2}, opcode{1}, typeinfo.HasOddOpcode },
Craig Topperaf237202012-12-26 22:19:23 +0000617 f, outs, ins,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000618 !strconcat(mnemonic, "{", typeinfo.InstrSuffix, "}\t", args), pattern> {
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000619
620 // Infer instruction prefixes from type info.
Craig Topperfa6298a2014-02-02 09:25:09 +0000621 let OpSize = typeinfo.OpSize;
Chris Lattnerb6da2be2010-10-06 05:20:57 +0000622 let hasREX_WPrefix = typeinfo.HasREX_WPrefix;
623}
Chris Lattner1fc81e92010-10-06 00:45:24 +0000624
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000625// BinOpRR - Instructions like "add reg, reg, reg".
626class BinOpRR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000627 dag outlist, X86FoldableSchedWrite sched, list<dag> pattern>
Craig Topperc20b46d2017-10-01 23:53:53 +0000628 : ITy<opcode, MRMDestReg, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000629 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000630 mnemonic, "{$src2, $src1|$src1, $src2}", pattern>,
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000631 Sched<[sched]>;
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000632
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000633// BinOpRR_F - Instructions like "cmp reg, Reg", where the pattern has
634// just a EFLAGS as a result.
635class BinOpRR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topperc20b46d2017-10-01 23:53:53 +0000636 SDPatternOperator opnode>
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000637 : BinOpRR<opcode, mnemonic, typeinfo, (outs), WriteALU,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000638 [(set EFLAGS,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000639 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))]>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000640
Chris Lattner752b60b2010-10-07 20:01:55 +0000641// BinOpRR_RF - Instructions like "add reg, reg, reg", where the pattern has
642// both a regclass and EFLAGS as a result.
643class BinOpRR_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
644 SDNode opnode>
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000645 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), WriteALU,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000646 [(set typeinfo.RegClass:$dst, EFLAGS,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000647 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2))]>;
Chris Lattner73591942010-10-05 23:32:05 +0000648
Chris Lattner846c20d2010-12-20 00:59:46 +0000649// BinOpRR_RFF - Instructions like "adc reg, reg, reg", where the pattern has
650// both a regclass and EFLAGS as a result, and has EFLAGS as input.
651class BinOpRR_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
652 SDNode opnode>
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000653 : BinOpRR<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), WriteADC,
Chris Lattner846c20d2010-12-20 00:59:46 +0000654 [(set typeinfo.RegClass:$dst, EFLAGS,
655 (opnode typeinfo.RegClass:$src1, typeinfo.RegClass:$src2,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000656 EFLAGS))]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000657
Chris Lattner894d2e62010-10-07 00:35:28 +0000658// BinOpRR_Rev - Instructions like "add reg, reg, reg" (reversed encoding).
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000659class BinOpRR_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
660 X86FoldableSchedWrite sched = WriteALU>
Chris Lattner94eff912010-10-06 05:35:22 +0000661 : ITy<opcode, MRMSrcReg, typeinfo,
662 (outs typeinfo.RegClass:$dst),
663 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000664 mnemonic, "{$src2, $dst|$dst, $src2}", []>,
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000665 Sched<[sched]> {
Chris Lattner94eff912010-10-06 05:35:22 +0000666 // The disassembler should know about this, but not the asmparser.
667 let isCodeGenOnly = 1;
Craig Topper3484fc22014-01-05 04:17:28 +0000668 let ForceDisassemble = 1;
Craig Topper1b8c0752012-12-26 21:30:22 +0000669 let hasSideEffects = 0;
Chris Lattner94eff912010-10-06 05:35:22 +0000670}
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000671
Preston Gurd3fe264d2013-09-13 19:23:28 +0000672// BinOpRR_RDD_Rev - Instructions like "adc reg, reg, reg" (reversed encoding).
673class BinOpRR_RFF_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000674 : BinOpRR_Rev<opcode, mnemonic, typeinfo, WriteADC>;
Preston Gurd3fe264d2013-09-13 19:23:28 +0000675
Craig Toppera88e3562011-09-11 21:41:45 +0000676// BinOpRR_F_Rev - Instructions like "cmp reg, reg" (reversed encoding).
677class BinOpRR_F_Rev<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo>
678 : ITy<opcode, MRMSrcReg, typeinfo, (outs),
679 (ins typeinfo.RegClass:$src1, typeinfo.RegClass:$src2),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000680 mnemonic, "{$src2, $src1|$src1, $src2}", []>,
Jakob Stoklund Olesene2289b72013-03-18 21:32:39 +0000681 Sched<[WriteALU]> {
Craig Toppera88e3562011-09-11 21:41:45 +0000682 // The disassembler should know about this, but not the asmparser.
683 let isCodeGenOnly = 1;
Craig Topper3484fc22014-01-05 04:17:28 +0000684 let ForceDisassemble = 1;
Craig Topper5b807aa2012-12-27 02:08:46 +0000685 let hasSideEffects = 0;
Craig Toppera88e3562011-09-11 21:41:45 +0000686}
687
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000688// BinOpRM - Instructions like "add reg, reg, [mem]".
689class BinOpRM<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000690 dag outlist, X86FoldableSchedWrite sched, list<dag> pattern>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000691 : ITy<opcode, MRMSrcMem, typeinfo, outlist,
Chris Lattner752b60b2010-10-07 20:01:55 +0000692 (ins typeinfo.RegClass:$src1, typeinfo.MemOperand:$src2),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000693 mnemonic, "{$src2, $src1|$src1, $src2}", pattern>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000694 Sched<[sched.Folded, sched.ReadAfterFold]>;
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000695
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000696// BinOpRM_F - Instructions like "cmp reg, [mem]".
697class BinOpRM_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topperc20b46d2017-10-01 23:53:53 +0000698 SDNode opnode>
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000699 : BinOpRM<opcode, mnemonic, typeinfo, (outs), WriteALU,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000700 [(set EFLAGS,
701 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
702
Chris Lattner752b60b2010-10-07 20:01:55 +0000703// BinOpRM_RF - Instructions like "add reg, reg, [mem]".
704class BinOpRM_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattner9fece2b2010-10-07 20:06:24 +0000705 SDNode opnode>
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000706 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), WriteALU,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000707 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattner7bbd8092010-10-06 04:58:43 +0000708 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2)))]>;
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000709
Chris Lattner846c20d2010-12-20 00:59:46 +0000710// BinOpRM_RFF - Instructions like "adc reg, reg, [mem]".
711class BinOpRM_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
712 SDNode opnode>
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000713 : BinOpRM<opcode, mnemonic, typeinfo, (outs typeinfo.RegClass:$dst), WriteADC,
Chris Lattner846c20d2010-12-20 00:59:46 +0000714 [(set typeinfo.RegClass:$dst, EFLAGS,
715 (opnode typeinfo.RegClass:$src1, (typeinfo.LoadNode addr:$src2),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000716 EFLAGS))]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000717
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000718// BinOpRI - Instructions like "add reg, reg, imm".
719class BinOpRI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000720 Format f, dag outlist, X86FoldableSchedWrite sched, list<dag> pattern>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000721 : ITy<opcode, f, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000722 (ins typeinfo.RegClass:$src1, typeinfo.ImmOperand:$src2),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000723 mnemonic, "{$src2, $src1|$src1, $src2}", pattern>,
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000724 Sched<[sched]> {
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000725 let ImmT = typeinfo.ImmEncoding;
726}
727
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000728// BinOpRI_F - Instructions like "cmp reg, imm".
729class BinOpRI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000730 SDPatternOperator opnode, Format f>
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000731 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs), WriteALU,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000732 [(set EFLAGS,
733 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
734
Chris Lattner752b60b2010-10-07 20:01:55 +0000735// BinOpRI_RF - Instructions like "add reg, reg, imm".
736class BinOpRI_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
737 SDNode opnode, Format f>
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000738 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), WriteALU,
Craig Topperaf237202012-12-26 22:19:23 +0000739 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000740 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2))]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000741// BinOpRI_RFF - Instructions like "adc reg, reg, imm".
742class BinOpRI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
743 SDNode opnode, Format f>
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000744 : BinOpRI<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), WriteADC,
Craig Topperaf237202012-12-26 22:19:23 +0000745 [(set typeinfo.RegClass:$dst, EFLAGS,
Chris Lattner846c20d2010-12-20 00:59:46 +0000746 (opnode typeinfo.RegClass:$src1, typeinfo.ImmOperator:$src2,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000747 EFLAGS))]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000748
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000749// BinOpRI8 - Instructions like "add reg, reg, imm8".
750class BinOpRI8<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000751 Format f, dag outlist, X86FoldableSchedWrite sched, list<dag> pattern>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000752 : ITy<opcode, f, typeinfo, outlist,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000753 (ins typeinfo.RegClass:$src1, typeinfo.Imm8Operand:$src2),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000754 mnemonic, "{$src2, $src1|$src1, $src2}", pattern>,
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000755 Sched<[sched]> {
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000756 let ImmT = Imm8; // Always 8-bit immediate.
Chris Lattner6e85be22010-10-06 05:55:42 +0000757}
Chris Lattnereadaeaa2010-10-06 00:30:49 +0000758
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000759// BinOpRI8_F - Instructions like "cmp reg, imm8".
760class BinOpRI8_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000761 SDPatternOperator opnode, Format f>
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000762 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs), WriteALU,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000763 [(set EFLAGS,
764 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattner94eff912010-10-06 05:35:22 +0000765
Chris Lattner752b60b2010-10-07 20:01:55 +0000766// BinOpRI8_RF - Instructions like "add reg, reg, imm8".
767class BinOpRI8_RF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000768 SDPatternOperator opnode, Format f>
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000769 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), WriteALU,
Chris Lattnera8c0bbb2010-10-07 20:14:23 +0000770 [(set typeinfo.RegClass:$dst, EFLAGS,
771 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2))]>;
Chris Lattnere17d7212010-10-07 00:12:45 +0000772
Chris Lattner846c20d2010-12-20 00:59:46 +0000773// BinOpRI8_RFF - Instructions like "adc reg, reg, imm8".
774class BinOpRI8_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000775 SDPatternOperator opnode, Format f>
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000776 : BinOpRI8<opcode, mnemonic, typeinfo, f, (outs typeinfo.RegClass:$dst), WriteADC,
Chris Lattner846c20d2010-12-20 00:59:46 +0000777 [(set typeinfo.RegClass:$dst, EFLAGS,
778 (opnode typeinfo.RegClass:$src1, typeinfo.Imm8Operator:$src2,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000779 EFLAGS))]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000780
Chris Lattner894d2e62010-10-07 00:35:28 +0000781// BinOpMR - Instructions like "add [mem], reg".
782class BinOpMR<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000783 list<dag> pattern>
Chris Lattner894d2e62010-10-07 00:35:28 +0000784 : ITy<opcode, MRMDestMem, typeinfo,
785 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.RegClass:$src),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000786 mnemonic, "{$src, $dst|$dst, $src}", pattern>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000787
788// BinOpMR_RMW - Instructions like "add [mem], reg".
789class BinOpMR_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
790 SDNode opnode>
791 : BinOpMR<opcode, mnemonic, typeinfo,
792 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src), addr:$dst),
Craig Topperf0d04262018-04-06 16:16:48 +0000793 (implicit EFLAGS)]>, Sched<[WriteALURMW]>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000794
Chris Lattner846c20d2010-12-20 00:59:46 +0000795// BinOpMR_RMW_FF - Instructions like "adc [mem], reg".
796class BinOpMR_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
797 SDNode opnode>
798 : BinOpMR<opcode, mnemonic, typeinfo,
Craig Topper4778fa72018-03-20 03:55:17 +0000799 [(store (opnode (load addr:$dst), typeinfo.RegClass:$src, EFLAGS),
800 addr:$dst),
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000801 (implicit EFLAGS)]>, Sched<[WriteADCRMW]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000802
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000803// BinOpMR_F - Instructions like "cmp [mem], reg".
804class BinOpMR_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Craig Topperc20b46d2017-10-01 23:53:53 +0000805 SDPatternOperator opnode>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000806 : BinOpMR<opcode, mnemonic, typeinfo,
Craig Topper98ae8f82018-02-12 02:48:42 +0000807 [(set EFLAGS, (opnode (typeinfo.LoadNode addr:$dst),
Craig Topper4778fa72018-03-20 03:55:17 +0000808 typeinfo.RegClass:$src))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000809 Sched<[WriteALU.Folded, ReadDefault, ReadDefault, ReadDefault,
810 ReadDefault, ReadDefault, WriteALU.ReadAfterFold]>;
Chris Lattner894d2e62010-10-07 00:35:28 +0000811
812// BinOpMI - Instructions like "add [mem], imm".
Craig Topperc51b7992014-12-29 16:25:22 +0000813class BinOpMI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000814 Format f, list<dag> pattern>
Chris Lattnerf5c60d82010-10-07 21:31:03 +0000815 : ITy<opcode, f, typeinfo,
Chris Lattner894d2e62010-10-07 00:35:28 +0000816 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.ImmOperand:$src),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000817 mnemonic, "{$src, $dst|$dst, $src}", pattern> {
Chris Lattner894d2e62010-10-07 00:35:28 +0000818 let ImmT = typeinfo.ImmEncoding;
819}
820
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000821// BinOpMI_RMW - Instructions like "add [mem], imm".
Craig Topperc51b7992014-12-29 16:25:22 +0000822class BinOpMI_RMW<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000823 SDNode opnode, Format f>
Craig Topperc51b7992014-12-29 16:25:22 +0000824 : BinOpMI<opcode, mnemonic, typeinfo, f,
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000825 [(store (opnode (typeinfo.VT (load addr:$dst)),
826 typeinfo.ImmOperator:$src), addr:$dst),
Craig Topperf0d04262018-04-06 16:16:48 +0000827 (implicit EFLAGS)]>, Sched<[WriteALURMW]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000828// BinOpMI_RMW_FF - Instructions like "adc [mem], imm".
Craig Topperc51b7992014-12-29 16:25:22 +0000829class BinOpMI_RMW_FF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
830 SDNode opnode, Format f>
831 : BinOpMI<opcode, mnemonic, typeinfo, f,
Chris Lattner846c20d2010-12-20 00:59:46 +0000832 [(store (opnode (typeinfo.VT (load addr:$dst)),
Craig Topper4778fa72018-03-20 03:55:17 +0000833 typeinfo.ImmOperator:$src, EFLAGS), addr:$dst),
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000834 (implicit EFLAGS)]>, Sched<[WriteADCRMW]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000835
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000836// BinOpMI_F - Instructions like "cmp [mem], imm".
Craig Topperc51b7992014-12-29 16:25:22 +0000837class BinOpMI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
838 SDPatternOperator opnode, Format f>
839 : BinOpMI<opcode, mnemonic, typeinfo, f,
Craig Topper98ae8f82018-02-12 02:48:42 +0000840 [(set EFLAGS, (opnode (typeinfo.LoadNode addr:$dst),
Craig Topper4778fa72018-03-20 03:55:17 +0000841 typeinfo.ImmOperator:$src))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000842 Sched<[WriteALU.Folded]>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000843
Chris Lattner894d2e62010-10-07 00:35:28 +0000844// BinOpMI8 - Instructions like "add [mem], imm8".
Chris Lattner9fece2b2010-10-07 20:06:24 +0000845class BinOpMI8<string mnemonic, X86TypeInfo typeinfo,
Simon Pilgrim35935c02018-04-12 18:46:15 +0000846 Format f, list<dag> pattern>
Chris Lattner9fece2b2010-10-07 20:06:24 +0000847 : ITy<0x82, f, typeinfo,
Chris Lattner894d2e62010-10-07 00:35:28 +0000848 (outs), (ins typeinfo.MemOperand:$dst, typeinfo.Imm8Operand:$src),
Simon Pilgrim35935c02018-04-12 18:46:15 +0000849 mnemonic, "{$src, $dst|$dst, $src}", pattern> {
Chris Lattner894d2e62010-10-07 00:35:28 +0000850 let ImmT = Imm8; // Always 8-bit immediate.
851}
852
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000853// BinOpMI8_RMW - Instructions like "add [mem], imm8".
854class BinOpMI8_RMW<string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000855 SDPatternOperator opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000856 : BinOpMI8<mnemonic, typeinfo, f,
857 [(store (opnode (load addr:$dst),
858 typeinfo.Imm8Operator:$src), addr:$dst),
Craig Topperf0d04262018-04-06 16:16:48 +0000859 (implicit EFLAGS)]>, Sched<[WriteALURMW]>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000860
Chris Lattner846c20d2010-12-20 00:59:46 +0000861// BinOpMI8_RMW_FF - Instructions like "adc [mem], imm8".
862class BinOpMI8_RMW_FF<string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000863 SDPatternOperator opnode, Format f>
Chris Lattner846c20d2010-12-20 00:59:46 +0000864 : BinOpMI8<mnemonic, typeinfo, f,
865 [(store (opnode (load addr:$dst),
866 typeinfo.Imm8Operator:$src, EFLAGS), addr:$dst),
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000867 (implicit EFLAGS)]>, Sched<[WriteADCRMW]>;
Chris Lattner846c20d2010-12-20 00:59:46 +0000868
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000869// BinOpMI8_F - Instructions like "cmp [mem], imm8".
870class BinOpMI8_F<string mnemonic, X86TypeInfo typeinfo,
Craig Topper874a1962014-12-29 16:25:23 +0000871 SDPatternOperator opnode, Format f>
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000872 : BinOpMI8<mnemonic, typeinfo, f,
Craig Topper98ae8f82018-02-12 02:48:42 +0000873 [(set EFLAGS, (opnode (typeinfo.LoadNode addr:$dst),
Craig Topper4778fa72018-03-20 03:55:17 +0000874 typeinfo.Imm8Operator:$src))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +0000875 Sched<[WriteALU.Folded]>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +0000876
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000877// BinOpAI - Instructions like "add %eax, %eax, imm", that imp-def EFLAGS.
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000878class BinOpAI<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000879 Register areg, string operands, X86FoldableSchedWrite sched = WriteALU>
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000880 : ITy<opcode, RawFrm, typeinfo,
881 (outs), (ins typeinfo.ImmOperand:$src),
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000882 mnemonic, operands, []>, Sched<[sched]> {
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000883 let ImmT = typeinfo.ImmEncoding;
884 let Uses = [areg];
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000885 let Defs = [areg, EFLAGS];
Craig Topperaf237202012-12-26 22:19:23 +0000886 let hasSideEffects = 0;
Chris Lattnerb71a77d2010-10-07 00:43:39 +0000887}
Chris Lattner94eff912010-10-06 05:35:22 +0000888
Craig Topperfcc34bd2015-10-11 19:54:02 +0000889// BinOpAI_RFF - Instructions like "adc %eax, %eax, imm", that implicitly define
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000890// and use EFLAGS.
Craig Topperfcc34bd2015-10-11 19:54:02 +0000891class BinOpAI_RFF<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
892 Register areg, string operands>
Simon Pilgrim0c0336e2018-05-17 12:43:42 +0000893 : BinOpAI<opcode, mnemonic, typeinfo, areg, operands, WriteADC> {
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000894 let Uses = [areg, EFLAGS];
895}
896
Craig Topperfcc34bd2015-10-11 19:54:02 +0000897// BinOpAI_F - Instructions like "cmp %eax, %eax, imm", that imp-def EFLAGS.
898class BinOpAI_F<bits<8> opcode, string mnemonic, X86TypeInfo typeinfo,
899 Register areg, string operands>
900 : BinOpAI<opcode, mnemonic, typeinfo, areg, operands> {
901 let Defs = [EFLAGS];
902}
903
Chris Lattner752b60b2010-10-07 20:01:55 +0000904/// ArithBinOp_RF - This is an arithmetic binary operator where the pattern is
905/// defined with "(set GPR:$dst, EFLAGS, (...".
906///
907/// It would be nice to get rid of the second and third argument here, but
908/// tblgen can't handle dependent type references aggressively enough: PR8330
909multiclass ArithBinOp_RF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
910 string mnemonic, Format RegMRM, Format MemMRM,
911 SDNode opnodeflag, SDNode opnode,
912 bit CommutableRR, bit ConvertibleToThreeAddress> {
Chris Lattner26d6a042010-10-07 01:10:20 +0000913 let Defs = [EFLAGS] in {
914 let Constraints = "$src1 = $dst" in {
Craig Topper31d6d9a2014-12-29 16:25:26 +0000915 let isCommutable = CommutableRR in {
Craig Topper31d6d9a2014-12-29 16:25:26 +0000916 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Sanjay Patel44eaa492018-12-12 17:58:27 +0000917 def NAME#8rr : BinOpRR_RF<BaseOpc, mnemonic, Xi8 , opnodeflag>;
Craig Topper31d6d9a2014-12-29 16:25:26 +0000918 def NAME#16rr : BinOpRR_RF<BaseOpc, mnemonic, Xi16, opnodeflag>;
919 def NAME#32rr : BinOpRR_RF<BaseOpc, mnemonic, Xi32, opnodeflag>;
920 def NAME#64rr : BinOpRR_RF<BaseOpc, mnemonic, Xi64, opnodeflag>;
921 } // isConvertibleToThreeAddress
Chris Lattner26d6a042010-10-07 01:10:20 +0000922 } // isCommutable
923
Ayman Musa0b4f97d2017-05-28 12:39:37 +0000924 def NAME#8rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi8>, FoldGenData<NAME#8rr>;
925 def NAME#16rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi16>, FoldGenData<NAME#16rr>;
926 def NAME#32rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi32>, FoldGenData<NAME#32rr>;
927 def NAME#64rr_REV : BinOpRR_Rev<BaseOpc2, mnemonic, Xi64>, FoldGenData<NAME#64rr>;
Chris Lattner26d6a042010-10-07 01:10:20 +0000928
Craig Topper25cdf922013-01-07 05:26:58 +0000929 def NAME#8rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi8 , opnodeflag>;
930 def NAME#16rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi16, opnodeflag>;
931 def NAME#32rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi32, opnodeflag>;
932 def NAME#64rm : BinOpRM_RF<BaseOpc2, mnemonic, Xi64, opnodeflag>;
Chris Lattner26d6a042010-10-07 01:10:20 +0000933
Chris Lattner67677512010-10-07 01:37:01 +0000934 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Sanjay Patel44eaa492018-12-12 17:58:27 +0000935 def NAME#8ri : BinOpRI_RF<0x80, mnemonic, Xi8 , opnodeflag, RegMRM>;
936
Chris Lattner35e6ce472010-10-08 05:12:14 +0000937 // NOTE: These are order specific, we want the ri8 forms to be listed
938 // first so that they are slightly preferred to the ri forms.
Craig Topper25cdf922013-01-07 05:26:58 +0000939 def NAME#16ri8 : BinOpRI8_RF<0x82, mnemonic, Xi16, opnodeflag, RegMRM>;
940 def NAME#32ri8 : BinOpRI8_RF<0x82, mnemonic, Xi32, opnodeflag, RegMRM>;
941 def NAME#64ri8 : BinOpRI8_RF<0x82, mnemonic, Xi64, opnodeflag, RegMRM>;
Chris Lattner35e6ce472010-10-08 05:12:14 +0000942
Craig Topper25cdf922013-01-07 05:26:58 +0000943 def NAME#16ri : BinOpRI_RF<0x80, mnemonic, Xi16, opnodeflag, RegMRM>;
944 def NAME#32ri : BinOpRI_RF<0x80, mnemonic, Xi32, opnodeflag, RegMRM>;
945 def NAME#64ri32: BinOpRI_RF<0x80, mnemonic, Xi64, opnodeflag, RegMRM>;
Chris Lattner67677512010-10-07 01:37:01 +0000946 }
Chris Lattner26d6a042010-10-07 01:10:20 +0000947 } // Constraints = "$src1 = $dst"
948
Ayman Musa11966ab2017-04-26 11:34:09 +0000949 let mayLoad = 1, mayStore = 1 in {
950 def NAME#8mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi8 , opnode>;
951 def NAME#16mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi16, opnode>;
952 def NAME#32mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi32, opnode>;
953 def NAME#64mr : BinOpMR_RMW<BaseOpc, mnemonic, Xi64, opnode>;
954 }
Chris Lattner26d6a042010-10-07 01:10:20 +0000955
Chris Lattner35e6ce472010-10-08 05:12:14 +0000956 // NOTE: These are order specific, we want the mi8 forms to be listed
957 // first so that they are slightly preferred to the mi forms.
Craig Topper25cdf922013-01-07 05:26:58 +0000958 def NAME#16mi8 : BinOpMI8_RMW<mnemonic, Xi16, opnode, MemMRM>;
959 def NAME#32mi8 : BinOpMI8_RMW<mnemonic, Xi32, opnode, MemMRM>;
Craig Topper23c34882017-12-15 19:01:51 +0000960 let Predicates = [In64BitMode] in
Craig Topper25cdf922013-01-07 05:26:58 +0000961 def NAME#64mi8 : BinOpMI8_RMW<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +0000962
Craig Topperc51b7992014-12-29 16:25:22 +0000963 def NAME#8mi : BinOpMI_RMW<0x80, mnemonic, Xi8 , opnode, MemMRM>;
964 def NAME#16mi : BinOpMI_RMW<0x80, mnemonic, Xi16, opnode, MemMRM>;
965 def NAME#32mi : BinOpMI_RMW<0x80, mnemonic, Xi32, opnode, MemMRM>;
Craig Topper23c34882017-12-15 19:01:51 +0000966 let Predicates = [In64BitMode] in
Craig Topperc51b7992014-12-29 16:25:22 +0000967 def NAME#64mi32 : BinOpMI_RMW<0x80, mnemonic, Xi64, opnode, MemMRM>;
Craig Topper874a1962014-12-29 16:25:23 +0000968
969 // These are for the disassembler since 0x82 opcode behaves like 0x80, but
970 // not in 64-bit mode.
971 let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1,
972 hasSideEffects = 0 in {
973 let Constraints = "$src1 = $dst" in
974 def NAME#8ri8 : BinOpRI8_RF<0x82, mnemonic, Xi8, null_frag, RegMRM>;
975 let mayLoad = 1, mayStore = 1 in
976 def NAME#8mi8 : BinOpMI8_RMW<mnemonic, Xi8, null_frag, MemMRM>;
977 }
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000978 } // Defs = [EFLAGS]
Chris Lattner26d6a042010-10-07 01:10:20 +0000979
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000980 def NAME#8i8 : BinOpAI<BaseOpc4, mnemonic, Xi8 , AL,
Craig Topperefd67d42013-07-31 02:47:52 +0000981 "{$src, %al|al, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000982 def NAME#16i16 : BinOpAI<BaseOpc4, mnemonic, Xi16, AX,
Craig Topperefd67d42013-07-31 02:47:52 +0000983 "{$src, %ax|ax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000984 def NAME#32i32 : BinOpAI<BaseOpc4, mnemonic, Xi32, EAX,
Craig Topperefd67d42013-07-31 02:47:52 +0000985 "{$src, %eax|eax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +0000986 def NAME#64i32 : BinOpAI<BaseOpc4, mnemonic, Xi64, RAX,
Craig Topperefd67d42013-07-31 02:47:52 +0000987 "{$src, %rax|rax, $src}">;
Chris Lattner26d6a042010-10-07 01:10:20 +0000988}
989
Chris Lattner846c20d2010-12-20 00:59:46 +0000990/// ArithBinOp_RFF - This is an arithmetic binary operator where the pattern is
991/// defined with "(set GPR:$dst, EFLAGS, (node LHS, RHS, EFLAGS))" like ADC and
992/// SBB.
Chris Lattner752b60b2010-10-07 20:01:55 +0000993///
Chris Lattner846c20d2010-12-20 00:59:46 +0000994/// It would be nice to get rid of the second and third argument here, but
995/// tblgen can't handle dependent type references aggressively enough: PR8330
996multiclass ArithBinOp_RFF<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
997 string mnemonic, Format RegMRM, Format MemMRM,
998 SDNode opnode, bit CommutableRR,
999 bit ConvertibleToThreeAddress> {
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001000 let Uses = [EFLAGS], Defs = [EFLAGS] in {
Chris Lattner752b60b2010-10-07 20:01:55 +00001001 let Constraints = "$src1 = $dst" in {
Craig Topper31d6d9a2014-12-29 16:25:26 +00001002 let isCommutable = CommutableRR in {
Craig Topper25cdf922013-01-07 05:26:58 +00001003 def NAME#8rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi8 , opnode>;
Craig Topper31d6d9a2014-12-29 16:25:26 +00001004 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
1005 def NAME#16rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi16, opnode>;
1006 def NAME#32rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi32, opnode>;
1007 def NAME#64rr : BinOpRR_RFF<BaseOpc, mnemonic, Xi64, opnode>;
1008 } // isConvertibleToThreeAddress
Chris Lattner752b60b2010-10-07 20:01:55 +00001009 } // isCommutable
Chris Lattner39c70f42010-10-05 16:39:12 +00001010
Ayman Musa0b4f97d2017-05-28 12:39:37 +00001011 def NAME#8rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi8>, FoldGenData<NAME#8rr>;
1012 def NAME#16rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi16>, FoldGenData<NAME#16rr>;
1013 def NAME#32rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi32>, FoldGenData<NAME#32rr>;
1014 def NAME#64rr_REV : BinOpRR_RFF_Rev<BaseOpc2, mnemonic, Xi64>, FoldGenData<NAME#64rr>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001015
Craig Topper25cdf922013-01-07 05:26:58 +00001016 def NAME#8rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi8 , opnode>;
1017 def NAME#16rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi16, opnode>;
1018 def NAME#32rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi32, opnode>;
1019 def NAME#64rm : BinOpRM_RFF<BaseOpc2, mnemonic, Xi64, opnode>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001020
Craig Topper31d6d9a2014-12-29 16:25:26 +00001021 def NAME#8ri : BinOpRI_RFF<0x80, mnemonic, Xi8 , opnode, RegMRM>;
1022
Chris Lattner752b60b2010-10-07 20:01:55 +00001023 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner35e6ce472010-10-08 05:12:14 +00001024 // NOTE: These are order specific, we want the ri8 forms to be listed
1025 // first so that they are slightly preferred to the ri forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001026 def NAME#16ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi16, opnode, RegMRM>;
1027 def NAME#32ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi32, opnode, RegMRM>;
1028 def NAME#64ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattner35e6ce472010-10-08 05:12:14 +00001029
Craig Topper25cdf922013-01-07 05:26:58 +00001030 def NAME#16ri : BinOpRI_RFF<0x80, mnemonic, Xi16, opnode, RegMRM>;
1031 def NAME#32ri : BinOpRI_RFF<0x80, mnemonic, Xi32, opnode, RegMRM>;
1032 def NAME#64ri32: BinOpRI_RFF<0x80, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001033 }
1034 } // Constraints = "$src1 = $dst"
1035
Craig Topper25cdf922013-01-07 05:26:58 +00001036 def NAME#8mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi8 , opnode>;
1037 def NAME#16mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi16, opnode>;
1038 def NAME#32mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi32, opnode>;
1039 def NAME#64mr : BinOpMR_RMW_FF<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattner752b60b2010-10-07 20:01:55 +00001040
Chris Lattner35e6ce472010-10-08 05:12:14 +00001041 // NOTE: These are order specific, we want the mi8 forms to be listed
1042 // first so that they are slightly preferred to the mi forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001043 def NAME#16mi8 : BinOpMI8_RMW_FF<mnemonic, Xi16, opnode, MemMRM>;
1044 def NAME#32mi8 : BinOpMI8_RMW_FF<mnemonic, Xi32, opnode, MemMRM>;
Craig Topper23c34882017-12-15 19:01:51 +00001045 let Predicates = [In64BitMode] in
Craig Topper25cdf922013-01-07 05:26:58 +00001046 def NAME#64mi8 : BinOpMI8_RMW_FF<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001047
Craig Topperc51b7992014-12-29 16:25:22 +00001048 def NAME#8mi : BinOpMI_RMW_FF<0x80, mnemonic, Xi8 , opnode, MemMRM>;
1049 def NAME#16mi : BinOpMI_RMW_FF<0x80, mnemonic, Xi16, opnode, MemMRM>;
1050 def NAME#32mi : BinOpMI_RMW_FF<0x80, mnemonic, Xi32, opnode, MemMRM>;
Craig Topper23c34882017-12-15 19:01:51 +00001051 let Predicates = [In64BitMode] in
Craig Topperc51b7992014-12-29 16:25:22 +00001052 def NAME#64mi32 : BinOpMI_RMW_FF<0x80, mnemonic, Xi64, opnode, MemMRM>;
Craig Topper874a1962014-12-29 16:25:23 +00001053
1054 // These are for the disassembler since 0x82 opcode behaves like 0x80, but
1055 // not in 64-bit mode.
1056 let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1,
1057 hasSideEffects = 0 in {
1058 let Constraints = "$src1 = $dst" in
1059 def NAME#8ri8 : BinOpRI8_RFF<0x82, mnemonic, Xi8, null_frag, RegMRM>;
1060 let mayLoad = 1, mayStore = 1 in
1061 def NAME#8mi8 : BinOpMI8_RMW_FF<mnemonic, Xi8, null_frag, MemMRM>;
1062 }
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001063 } // Uses = [EFLAGS], Defs = [EFLAGS]
Chris Lattner752b60b2010-10-07 20:01:55 +00001064
Craig Topperfcc34bd2015-10-11 19:54:02 +00001065 def NAME#8i8 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi8 , AL,
1066 "{$src, %al|al, $src}">;
1067 def NAME#16i16 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi16, AX,
1068 "{$src, %ax|ax, $src}">;
1069 def NAME#32i32 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi32, EAX,
1070 "{$src, %eax|eax, $src}">;
1071 def NAME#64i32 : BinOpAI_RFF<BaseOpc4, mnemonic, Xi64, RAX,
1072 "{$src, %rax|rax, $src}">;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001073}
1074
1075/// ArithBinOp_F - This is an arithmetic binary operator where the pattern is
1076/// defined with "(set EFLAGS, (...". It would be really nice to find a way
1077/// to factor this with the other ArithBinOp_*.
1078///
1079multiclass ArithBinOp_F<bits<8> BaseOpc, bits<8> BaseOpc2, bits<8> BaseOpc4,
1080 string mnemonic, Format RegMRM, Format MemMRM,
1081 SDNode opnode,
1082 bit CommutableRR, bit ConvertibleToThreeAddress> {
1083 let Defs = [EFLAGS] in {
Craig Topper31d6d9a2014-12-29 16:25:26 +00001084 let isCommutable = CommutableRR in {
Craig Topper25cdf922013-01-07 05:26:58 +00001085 def NAME#8rr : BinOpRR_F<BaseOpc, mnemonic, Xi8 , opnode>;
Craig Topper31d6d9a2014-12-29 16:25:26 +00001086 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
1087 def NAME#16rr : BinOpRR_F<BaseOpc, mnemonic, Xi16, opnode>;
1088 def NAME#32rr : BinOpRR_F<BaseOpc, mnemonic, Xi32, opnode>;
1089 def NAME#64rr : BinOpRR_F<BaseOpc, mnemonic, Xi64, opnode>;
1090 }
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001091 } // isCommutable
1092
Ayman Musa0b4f97d2017-05-28 12:39:37 +00001093 def NAME#8rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi8>, FoldGenData<NAME#8rr>;
1094 def NAME#16rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi16>, FoldGenData<NAME#16rr>;
1095 def NAME#32rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi32>, FoldGenData<NAME#32rr>;
1096 def NAME#64rr_REV : BinOpRR_F_Rev<BaseOpc2, mnemonic, Xi64>, FoldGenData<NAME#64rr>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001097
Craig Topper25cdf922013-01-07 05:26:58 +00001098 def NAME#8rm : BinOpRM_F<BaseOpc2, mnemonic, Xi8 , opnode>;
1099 def NAME#16rm : BinOpRM_F<BaseOpc2, mnemonic, Xi16, opnode>;
1100 def NAME#32rm : BinOpRM_F<BaseOpc2, mnemonic, Xi32, opnode>;
1101 def NAME#64rm : BinOpRM_F<BaseOpc2, mnemonic, Xi64, opnode>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001102
Craig Topper31d6d9a2014-12-29 16:25:26 +00001103 def NAME#8ri : BinOpRI_F<0x80, mnemonic, Xi8 , opnode, RegMRM>;
1104
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001105 let isConvertibleToThreeAddress = ConvertibleToThreeAddress in {
Chris Lattner35e6ce472010-10-08 05:12:14 +00001106 // NOTE: These are order specific, we want the ri8 forms to be listed
1107 // first so that they are slightly preferred to the ri forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001108 def NAME#16ri8 : BinOpRI8_F<0x82, mnemonic, Xi16, opnode, RegMRM>;
1109 def NAME#32ri8 : BinOpRI8_F<0x82, mnemonic, Xi32, opnode, RegMRM>;
1110 def NAME#64ri8 : BinOpRI8_F<0x82, mnemonic, Xi64, opnode, RegMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001111
Craig Topper25cdf922013-01-07 05:26:58 +00001112 def NAME#16ri : BinOpRI_F<0x80, mnemonic, Xi16, opnode, RegMRM>;
1113 def NAME#32ri : BinOpRI_F<0x80, mnemonic, Xi32, opnode, RegMRM>;
1114 def NAME#64ri32: BinOpRI_F<0x80, mnemonic, Xi64, opnode, RegMRM>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001115 }
1116
Craig Topper25cdf922013-01-07 05:26:58 +00001117 def NAME#8mr : BinOpMR_F<BaseOpc, mnemonic, Xi8 , opnode>;
1118 def NAME#16mr : BinOpMR_F<BaseOpc, mnemonic, Xi16, opnode>;
1119 def NAME#32mr : BinOpMR_F<BaseOpc, mnemonic, Xi32, opnode>;
1120 def NAME#64mr : BinOpMR_F<BaseOpc, mnemonic, Xi64, opnode>;
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001121
Chris Lattner35e6ce472010-10-08 05:12:14 +00001122 // NOTE: These are order specific, we want the mi8 forms to be listed
1123 // first so that they are slightly preferred to the mi forms.
Craig Topper25cdf922013-01-07 05:26:58 +00001124 def NAME#16mi8 : BinOpMI8_F<mnemonic, Xi16, opnode, MemMRM>;
1125 def NAME#32mi8 : BinOpMI8_F<mnemonic, Xi32, opnode, MemMRM>;
Craig Topper23c34882017-12-15 19:01:51 +00001126 let Predicates = [In64BitMode] in
Craig Topper25cdf922013-01-07 05:26:58 +00001127 def NAME#64mi8 : BinOpMI8_F<mnemonic, Xi64, opnode, MemMRM>;
Craig Topperaf237202012-12-26 22:19:23 +00001128
Craig Topperc51b7992014-12-29 16:25:22 +00001129 def NAME#8mi : BinOpMI_F<0x80, mnemonic, Xi8 , opnode, MemMRM>;
1130 def NAME#16mi : BinOpMI_F<0x80, mnemonic, Xi16, opnode, MemMRM>;
1131 def NAME#32mi : BinOpMI_F<0x80, mnemonic, Xi32, opnode, MemMRM>;
Craig Topper23c34882017-12-15 19:01:51 +00001132 let Predicates = [In64BitMode] in
Craig Topperc51b7992014-12-29 16:25:22 +00001133 def NAME#64mi32 : BinOpMI_F<0x80, mnemonic, Xi64, opnode, MemMRM>;
Craig Topper874a1962014-12-29 16:25:23 +00001134
1135 // These are for the disassembler since 0x82 opcode behaves like 0x80, but
1136 // not in 64-bit mode.
1137 let Predicates = [Not64BitMode], isCodeGenOnly = 1, ForceDisassemble = 1,
1138 hasSideEffects = 0 in {
1139 def NAME#8ri8 : BinOpRI8_F<0x82, mnemonic, Xi8, null_frag, RegMRM>;
1140 let mayLoad = 1 in
1141 def NAME#8mi8 : BinOpMI8_F<mnemonic, Xi8, null_frag, MemMRM>;
1142 }
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001143 } // Defs = [EFLAGS]
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001144
Craig Topperfcc34bd2015-10-11 19:54:02 +00001145 def NAME#8i8 : BinOpAI_F<BaseOpc4, mnemonic, Xi8 , AL,
1146 "{$src, %al|al, $src}">;
1147 def NAME#16i16 : BinOpAI_F<BaseOpc4, mnemonic, Xi16, AX,
1148 "{$src, %ax|ax, $src}">;
1149 def NAME#32i32 : BinOpAI_F<BaseOpc4, mnemonic, Xi32, EAX,
1150 "{$src, %eax|eax, $src}">;
1151 def NAME#64i32 : BinOpAI_F<BaseOpc4, mnemonic, Xi64, RAX,
1152 "{$src, %rax|rax, $src}">;
Chris Lattner752b60b2010-10-07 20:01:55 +00001153}
1154
1155
1156defm AND : ArithBinOp_RF<0x20, 0x22, 0x24, "and", MRM4r, MRM4m,
1157 X86and_flag, and, 1, 0>;
1158defm OR : ArithBinOp_RF<0x08, 0x0A, 0x0C, "or", MRM1r, MRM1m,
1159 X86or_flag, or, 1, 0>;
1160defm XOR : ArithBinOp_RF<0x30, 0x32, 0x34, "xor", MRM6r, MRM6m,
1161 X86xor_flag, xor, 1, 0>;
1162defm ADD : ArithBinOp_RF<0x00, 0x02, 0x04, "add", MRM0r, MRM0m,
1163 X86add_flag, add, 1, 1>;
Manman Ren1be131b2012-08-08 00:51:41 +00001164let isCompare = 1 in {
Chris Lattner752b60b2010-10-07 20:01:55 +00001165defm SUB : ArithBinOp_RF<0x28, 0x2A, 0x2C, "sub", MRM5r, MRM5m,
1166 X86sub_flag, sub, 0, 0>;
Manman Ren1be131b2012-08-08 00:51:41 +00001167}
Chris Lattner39c70f42010-10-05 16:39:12 +00001168
1169// Arithmetic.
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001170defm ADC : ArithBinOp_RFF<0x10, 0x12, 0x14, "adc", MRM2r, MRM2m, X86adc_flag,
1171 1, 0>;
1172defm SBB : ArithBinOp_RFF<0x18, 0x1A, 0x1C, "sbb", MRM3r, MRM3m, X86sbb_flag,
1173 0, 0>;
Chris Lattner39c70f42010-10-05 16:39:12 +00001174
Manman Renc9656732012-07-06 17:36:20 +00001175let isCompare = 1 in {
Chris Lattnerae8d67d2010-10-07 20:56:25 +00001176defm CMP : ArithBinOp_F<0x38, 0x3A, 0x3C, "cmp", MRM7r, MRM7m, X86cmp, 0, 0>;
Manman Renc9656732012-07-06 17:36:20 +00001177}
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001178
Craig Topper0fd5cde2018-09-06 22:41:44 +00001179// Patterns to recognize loads on the LHS of an ADC. We can't make X86adc_flag
1180// commutable since it has EFLAGs as an input.
Craig Topper2c9dede2018-09-06 23:55:36 +00001181def : Pat<(X86adc_flag (loadi8 addr:$src2), GR8:$src1, EFLAGS),
1182 (ADC8rm GR8:$src1, addr:$src2)>;
1183def : Pat<(X86adc_flag (loadi16 addr:$src2), GR16:$src1, EFLAGS),
1184 (ADC16rm GR16:$src1, addr:$src2)>;
1185def : Pat<(X86adc_flag (loadi32 addr:$src2), GR32:$src1, EFLAGS),
1186 (ADC32rm GR32:$src1, addr:$src2)>;
1187def : Pat<(X86adc_flag (loadi64 addr:$src2), GR64:$src1, EFLAGS),
1188 (ADC64rm GR64:$src1, addr:$src2)>;
1189
1190// Patterns to recognize RMW ADC with loads in operand 1.
1191def : Pat<(store (X86adc_flag GR8:$src, (loadi8 addr:$dst), EFLAGS),
1192 addr:$dst),
1193 (ADC8mr addr:$dst, GR8:$src)>;
1194def : Pat<(store (X86adc_flag GR16:$src, (loadi16 addr:$dst), EFLAGS),
1195 addr:$dst),
1196 (ADC16mr addr:$dst, GR16:$src)>;
1197def : Pat<(store (X86adc_flag GR32:$src, (loadi32 addr:$dst), EFLAGS),
1198 addr:$dst),
1199 (ADC32mr addr:$dst, GR32:$src)>;
1200def : Pat<(store (X86adc_flag GR64:$src, (loadi64 addr:$dst), EFLAGS),
1201 addr:$dst),
1202 (ADC64mr addr:$dst, GR64:$src)>;
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001203
1204//===----------------------------------------------------------------------===//
1205// Semantically, test instructions are similar like AND, except they don't
1206// generate a result. From an encoding perspective, they are very different:
1207// they don't have all the usual imm8 and REV forms, and are encoded into a
1208// different space.
1209def X86testpat : PatFrag<(ops node:$lhs, node:$rhs),
1210 (X86cmp (and_su node:$lhs, node:$rhs), 0)>;
1211
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001212let isCompare = 1 in {
1213 let Defs = [EFLAGS] in {
1214 let isCommutable = 1 in {
Craig Topper84a00bd2018-12-19 18:49:13 +00001215 // Avoid selecting these and instead use a test+and. Post processing will
1216 // combine them. This gives bunch of other patterns that start with
1217 // and a chance to match.
1218 def TEST8rr : BinOpRR_F<0x84, "test", Xi8 , null_frag>;
1219 def TEST16rr : BinOpRR_F<0x84, "test", Xi16, null_frag>;
1220 def TEST32rr : BinOpRR_F<0x84, "test", Xi32, null_frag>;
1221 def TEST64rr : BinOpRR_F<0x84, "test", Xi64, null_frag>;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001222 } // isCommutable
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001223
Craig Toppere8c50fc2018-12-24 01:10:13 +00001224 let hasSideEffects = 0, mayLoad = 1 in {
1225 def TEST8mr : BinOpMR_F<0x84, "test", Xi8 , null_frag>;
1226 def TEST16mr : BinOpMR_F<0x84, "test", Xi16, null_frag>;
1227 def TEST32mr : BinOpMR_F<0x84, "test", Xi32, null_frag>;
1228 def TEST64mr : BinOpMR_F<0x84, "test", Xi64, null_frag>;
1229 }
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001230
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001231 def TEST8ri : BinOpRI_F<0xF6, "test", Xi8 , X86testpat, MRM0r>;
1232 def TEST16ri : BinOpRI_F<0xF6, "test", Xi16, X86testpat, MRM0r>;
1233 def TEST32ri : BinOpRI_F<0xF6, "test", Xi32, X86testpat, MRM0r>;
Craig Topper23c34882017-12-15 19:01:51 +00001234 let Predicates = [In64BitMode] in
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001235 def TEST64ri32 : BinOpRI_F<0xF6, "test", Xi64, X86testpat, MRM0r>;
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001236
Craig Topperc51b7992014-12-29 16:25:22 +00001237 def TEST8mi : BinOpMI_F<0xF6, "test", Xi8 , X86testpat, MRM0m>;
1238 def TEST16mi : BinOpMI_F<0xF6, "test", Xi16, X86testpat, MRM0m>;
1239 def TEST32mi : BinOpMI_F<0xF6, "test", Xi32, X86testpat, MRM0m>;
Craig Topper23c34882017-12-15 19:01:51 +00001240 let Predicates = [In64BitMode] in
Craig Topperc51b7992014-12-29 16:25:22 +00001241 def TEST64mi32 : BinOpMI_F<0xF6, "test", Xi64, X86testpat, MRM0m>;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001242 } // Defs = [EFLAGS]
Craig Topperaf237202012-12-26 22:19:23 +00001243
Craig Topperfcc34bd2015-10-11 19:54:02 +00001244 def TEST8i8 : BinOpAI_F<0xA8, "test", Xi8 , AL,
1245 "{$src, %al|al, $src}">;
1246 def TEST16i16 : BinOpAI_F<0xA8, "test", Xi16, AX,
1247 "{$src, %ax|ax, $src}">;
1248 def TEST32i32 : BinOpAI_F<0xA8, "test", Xi32, EAX,
1249 "{$src, %eax|eax, $src}">;
1250 def TEST64i32 : BinOpAI_F<0xA8, "test", Xi64, RAX,
1251 "{$src, %rax|rax, $src}">;
Ahmed Bougacha00e08db2013-05-29 21:13:57 +00001252} // isCompare
Chris Lattnerf5c60d82010-10-07 21:31:03 +00001253
Craig Topper965de2c2011-10-14 07:06:56 +00001254//===----------------------------------------------------------------------===//
1255// ANDN Instruction
1256//
1257multiclass bmi_andn<string mnemonic, RegisterClass RC, X86MemOperand x86memop,
1258 PatFrag ld_frag> {
1259 def rr : I<0xF2, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
1260 !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim35935c02018-04-12 18:46:15 +00001261 [(set RC:$dst, EFLAGS, (X86and_flag (not RC:$src1), RC:$src2))]>,
1262 Sched<[WriteALU]>;
Craig Topper965de2c2011-10-14 07:06:56 +00001263 def rm : I<0xF2, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
1264 !strconcat(mnemonic, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1265 [(set RC:$dst, EFLAGS,
Simon Pilgrim35935c02018-04-12 18:46:15 +00001266 (X86and_flag (not RC:$src1), (ld_frag addr:$src2)))]>,
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00001267 Sched<[WriteALU.Folded, WriteALU.ReadAfterFold]>;
Craig Topper965de2c2011-10-14 07:06:56 +00001268}
1269
Craig Topper9a06f242018-02-05 18:31:04 +00001270// Complexity is reduced to give and with immediate a chance to match first.
1271let Predicates = [HasBMI], Defs = [EFLAGS], AddedComplexity = -6 in {
Craig Topper5ccb6172014-02-18 00:21:49 +00001272 defm ANDN32 : bmi_andn<"andn{l}", GR32, i32mem, loadi32>, T8PS, VEX_4V;
1273 defm ANDN64 : bmi_andn<"andn{q}", GR64, i64mem, loadi64>, T8PS, VEX_4V, VEX_W;
Craig Topper965de2c2011-10-14 07:06:56 +00001274}
Craig Toppere94d2772011-10-23 00:33:32 +00001275
Craig Topper9a06f242018-02-05 18:31:04 +00001276let Predicates = [HasBMI], AddedComplexity = -6 in {
Craig Topperf3ff6ae2012-12-17 05:12:30 +00001277 def : Pat<(and (not GR32:$src1), GR32:$src2),
1278 (ANDN32rr GR32:$src1, GR32:$src2)>;
1279 def : Pat<(and (not GR64:$src1), GR64:$src2),
1280 (ANDN64rr GR64:$src1, GR64:$src2)>;
1281 def : Pat<(and (not GR32:$src1), (loadi32 addr:$src2)),
1282 (ANDN32rm GR32:$src1, addr:$src2)>;
1283 def : Pat<(and (not GR64:$src1), (loadi64 addr:$src2)),
1284 (ANDN64rm GR64:$src1, addr:$src2)>;
1285}
1286
Craig Toppere94d2772011-10-23 00:33:32 +00001287//===----------------------------------------------------------------------===//
1288// MULX Instruction
1289//
Simon Pilgrim2864b462018-05-08 14:55:16 +00001290multiclass bmi_mulx<string mnemonic, RegisterClass RC, X86MemOperand x86memop,
1291 X86FoldableSchedWrite sched> {
Craig Topperc50d64b2014-11-26 00:46:26 +00001292let hasSideEffects = 0 in {
Craig Toppere94d2772011-10-23 00:33:32 +00001293 let isCommutable = 1 in
1294 def rr : I<0xF6, MRMSrcReg, (outs RC:$dst1, RC:$dst2), (ins RC:$src),
1295 !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"),
Simon Pilgrim2864b462018-05-08 14:55:16 +00001296 []>, T8XD, VEX_4V, Sched<[sched, WriteIMulH]>;
Craig Toppere94d2772011-10-23 00:33:32 +00001297
1298 let mayLoad = 1 in
1299 def rm : I<0xF6, MRMSrcMem, (outs RC:$dst1, RC:$dst2), (ins x86memop:$src),
1300 !strconcat(mnemonic, "\t{$src, $dst2, $dst1|$dst1, $dst2, $src}"),
Simon Pilgrim2864b462018-05-08 14:55:16 +00001301 []>, T8XD, VEX_4V, Sched<[sched.Folded, WriteIMulH]>;
Craig Toppere94d2772011-10-23 00:33:32 +00001302}
1303}
1304
1305let Predicates = [HasBMI2] in {
1306 let Uses = [EDX] in
Simon Pilgrim00865a42018-09-24 15:21:57 +00001307 defm MULX32 : bmi_mulx<"mulx{l}", GR32, i32mem, WriteIMul32>;
Craig Toppere94d2772011-10-23 00:33:32 +00001308 let Uses = [RDX] in
Simon Pilgrim2864b462018-05-08 14:55:16 +00001309 defm MULX64 : bmi_mulx<"mulx{q}", GR64, i64mem, WriteIMul64>, VEX_W;
Craig Toppere94d2772011-10-23 00:33:32 +00001310}
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001311
1312//===----------------------------------------------------------------------===//
Chandler Carruth42446252018-04-01 21:53:18 +00001313// ADCX and ADOX Instructions
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001314//
Craig Topper22626132018-09-12 15:47:34 +00001315// We don't have patterns for these as there is no advantage over ADC for
1316// most code.
Craig Topper2e2aee02014-12-18 05:02:08 +00001317let Predicates = [HasADX], Defs = [EFLAGS], Uses = [EFLAGS],
Craig Topper22626132018-09-12 15:47:34 +00001318 Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Craig Toppera2c96942018-09-08 18:47:56 +00001319 let SchedRW = [WriteADC], isCommutable = 1 in {
Robert Khasanov7c5a8432014-08-21 09:27:00 +00001320 def ADCX32rr : I<0xF6, MRMSrcReg, (outs GR32:$dst),
Craig Topperdc4a6d12018-04-01 23:58:50 +00001321 (ins GR32:$src1, GR32:$src2),
Craig Topper22626132018-09-12 15:47:34 +00001322 "adcx{l}\t{$src2, $dst|$dst, $src2}", []>, T8PD;
Robert Khasanov7c5a8432014-08-21 09:27:00 +00001323 def ADCX64rr : RI<0xF6, MRMSrcReg, (outs GR64:$dst),
Craig Topperdc4a6d12018-04-01 23:58:50 +00001324 (ins GR64:$src1, GR64:$src2),
Craig Topper22626132018-09-12 15:47:34 +00001325 "adcx{q}\t{$src2, $dst|$dst, $src2}", []>, T8PD;
Chandler Carruth42446252018-04-01 21:53:18 +00001326
Craig Topperdc4a6d12018-04-01 23:58:50 +00001327 def ADOX32rr : I<0xF6, MRMSrcReg, (outs GR32:$dst),
1328 (ins GR32:$src1, GR32:$src2),
Simon Pilgrim35935c02018-04-12 18:46:15 +00001329 "adox{l}\t{$src2, $dst|$dst, $src2}", []>, T8XS;
Chandler Carruth42446252018-04-01 21:53:18 +00001330
Craig Topperdc4a6d12018-04-01 23:58:50 +00001331 def ADOX64rr : RI<0xF6, MRMSrcReg, (outs GR64:$dst),
1332 (ins GR64:$src1, GR64:$src2),
Simon Pilgrim35935c02018-04-12 18:46:15 +00001333 "adox{q}\t{$src2, $dst|$dst, $src2}", []>, T8XS;
Jakob Stoklund Olesen50bd7132013-03-20 16:56:36 +00001334 } // SchedRW
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001335
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00001336 let mayLoad = 1, SchedRW = [WriteADC.Folded, WriteADC.ReadAfterFold] in {
Robert Khasanov7c5a8432014-08-21 09:27:00 +00001337 def ADCX32rm : I<0xF6, MRMSrcMem, (outs GR32:$dst),
Craig Topperdc4a6d12018-04-01 23:58:50 +00001338 (ins GR32:$src1, i32mem:$src2),
Craig Topper22626132018-09-12 15:47:34 +00001339 "adcx{l}\t{$src2, $dst|$dst, $src2}", []>, T8PD;
Andrew Trick7201f4f2013-06-21 18:33:04 +00001340
Robert Khasanov7c5a8432014-08-21 09:27:00 +00001341 def ADCX64rm : RI<0xF6, MRMSrcMem, (outs GR64:$dst),
Craig Topperdc4a6d12018-04-01 23:58:50 +00001342 (ins GR64:$src1, i64mem:$src2),
Craig Topper22626132018-09-12 15:47:34 +00001343 "adcx{q}\t{$src2, $dst|$dst, $src2}", []>, T8PD;
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001344
Craig Topperdc4a6d12018-04-01 23:58:50 +00001345 def ADOX32rm : I<0xF6, MRMSrcMem, (outs GR32:$dst),
1346 (ins GR32:$src1, i32mem:$src2),
Simon Pilgrim35935c02018-04-12 18:46:15 +00001347 "adox{l}\t{$src2, $dst|$dst, $src2}", []>, T8XS;
Andrew Trick7201f4f2013-06-21 18:33:04 +00001348
Craig Topperdc4a6d12018-04-01 23:58:50 +00001349 def ADOX64rm : RI<0xF6, MRMSrcMem, (outs GR64:$dst),
1350 (ins GR64:$src1, i64mem:$src2),
Simon Pilgrim35935c02018-04-12 18:46:15 +00001351 "adox{q}\t{$src2, $dst|$dst, $src2}", []>, T8XS;
Simon Pilgrimf09fc3b2018-10-05 17:57:29 +00001352 } // mayLoad, SchedRW
Kay Tiong Khoof809c642013-02-14 19:08:21 +00001353}