blob: 09cb2bb73bf2f471a77a8662791d5443809675a0 [file] [log] [blame]
Valery Pykhtin355103f2016-09-23 09:08:07 +00001//===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// VOP2 Classes
12//===----------------------------------------------------------------------===//
13
14class VOP2e <bits<6> op, VOPProfile P> : Enc32 {
15 bits<8> vdst;
16 bits<9> src0;
17 bits<8> src1;
18
19 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
20 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
21 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
22 let Inst{30-25} = op;
23 let Inst{31} = 0x0; //encoding
24}
25
26class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 {
27 bits<8> vdst;
28 bits<9> src0;
29 bits<8> src1;
30 bits<32> imm;
31
32 let Inst{8-0} = !if(P.HasSrc0, src0, 0);
33 let Inst{16-9} = !if(P.HasSrc1, src1, 0);
34 let Inst{24-17} = !if(P.EmitDst, vdst, 0);
35 let Inst{30-25} = op;
36 let Inst{31} = 0x0; // encoding
37 let Inst{63-32} = imm;
38}
39
Sam Koltona568e3d2016-12-22 12:57:41 +000040class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> {
41 bits<8> vdst;
42 bits<8> src1;
Matt Arsenaultb4493e92017-02-10 02:42:31 +000043
Sam Koltona568e3d2016-12-22 12:57:41 +000044 let Inst{8-0} = 0xf9; // sdwa
45 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
46 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
47 let Inst{30-25} = op;
48 let Inst{31} = 0x0; // encoding
49}
50
Sam Koltonf7659d712017-05-23 10:08:55 +000051class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> {
52 bits<8> vdst;
53 bits<9> src1;
54
55 let Inst{8-0} = 0xf9; // sdwa
56 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
57 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
58 let Inst{30-25} = op;
59 let Inst{31} = 0x0; // encoding
60 let Inst{63} = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr
61}
62
Valery Pykhtin355103f2016-09-23 09:08:07 +000063class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> :
64 InstSI <P.Outs32, P.Ins32, "", pattern>,
65 VOP <opName>,
66 SIMCInstr <opName#suffix, SIEncodingFamily.NONE>,
67 MnemonicAlias<opName#suffix, opName> {
68
69 let isPseudo = 1;
70 let isCodeGenOnly = 1;
71 let UseNamedOperandTable = 1;
72
73 string Mnemonic = opName;
74 string AsmOperands = P.Asm32;
75
76 let Size = 4;
77 let mayLoad = 0;
78 let mayStore = 0;
79 let hasSideEffects = 0;
80 let SubtargetPredicate = isGCN;
81
82 let VOP2 = 1;
83 let VALU = 1;
84 let Uses = [EXEC];
85
86 let AsmVariantName = AMDGPUAsmVariants.Default;
87
88 VOPProfile Pfl = P;
89}
90
91class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> :
92 InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>,
93 SIMCInstr <ps.PseudoInstr, EncodingFamily> {
94
95 let isPseudo = 0;
96 let isCodeGenOnly = 0;
97
Sam Koltona6792a32016-12-22 11:30:48 +000098 let Constraints = ps.Constraints;
99 let DisableEncoding = ps.DisableEncoding;
100
Valery Pykhtin355103f2016-09-23 09:08:07 +0000101 // copy relevant pseudo op flags
102 let SubtargetPredicate = ps.SubtargetPredicate;
103 let AsmMatchConverter = ps.AsmMatchConverter;
104 let AsmVariantName = ps.AsmVariantName;
105 let Constraints = ps.Constraints;
106 let DisableEncoding = ps.DisableEncoding;
107 let TSFlags = ps.TSFlags;
Dmitry Preobrazhensky03880f82017-03-03 14:31:06 +0000108 let UseNamedOperandTable = ps.UseNamedOperandTable;
109 let Uses = ps.Uses;
Stanislav Mekhanoshinf6300472018-01-15 17:55:35 +0000110 let Defs = ps.Defs;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000111}
112
Sam Koltona568e3d2016-12-22 12:57:41 +0000113class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> :
114 VOP_SDWA_Pseudo <OpName, P, pattern> {
115 let AsmMatchConverter = "cvtSdwaVOP2";
116}
117
Valery Pykhtin355103f2016-09-23 09:08:07 +0000118class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies {
119 list<dag> ret = !if(P.HasModifiers,
120 [(set P.DstVT:$vdst,
Sam Kolton4685b70a2017-07-18 14:23:26 +0000121 (node (P.Src0VT
122 !if(P.HasOMod,
123 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod),
124 (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))),
Valery Pykhtin355103f2016-09-23 09:08:07 +0000125 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
126 [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]);
127}
128
129multiclass VOP2Inst <string opName,
130 VOPProfile P,
131 SDPatternOperator node = null_frag,
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000132 string revOp = opName,
133 bit GFX9Renamed = 0> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000134
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000135 let renamedInGFX9 = GFX9Renamed in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000136
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000137 def _e32 : VOP2_Pseudo <opName, P>,
138 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Sam Koltona568e3d2016-12-22 12:57:41 +0000139
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000140 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
141 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
142
143 def _sdwa : VOP2_SDWA_Pseudo <opName, P>;
144
145 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000146}
147
148multiclass VOP2bInst <string opName,
149 VOPProfile P,
150 SDPatternOperator node = null_frag,
151 string revOp = opName,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000152 bit GFX9Renamed = 0,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000153 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000154 let renamedInGFX9 = GFX9Renamed in {
155 let SchedRW = [Write32Bit, WriteSALU] in {
156 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in {
157 def _e32 : VOP2_Pseudo <opName, P>,
158 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000159
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000160 def _sdwa : VOP2_SDWA_Pseudo <opName, P> {
161 let AsmMatchConverter = "cvtSdwaVOP2b";
162 }
Sam Koltonf7659d712017-05-23 10:08:55 +0000163 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000164
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000165 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
166 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
167 }
Valery Pykhtin355103f2016-09-23 09:08:07 +0000168 }
169}
170
171multiclass VOP2eInst <string opName,
172 VOPProfile P,
173 SDPatternOperator node = null_frag,
174 string revOp = opName,
175 bit useSGPRInput = !eq(P.NumSrcArgs, 3)> {
176
177 let SchedRW = [Write32Bit] in {
178 let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in {
179 def _e32 : VOP2_Pseudo <opName, P>,
180 Commutable_REV<revOp#"_e32", !eq(revOp, opName)>;
181 }
Sam Kolton07dbde22017-01-20 10:01:25 +0000182
Valery Pykhtin355103f2016-09-23 09:08:07 +0000183 def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>,
184 Commutable_REV<revOp#"_e64", !eq(revOp, opName)>;
185 }
186}
187
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000188class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000189 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
190 field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000191 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000192
193 // Hack to stop printing _e64
194 let DstRC = RegisterOperand<VGPR_32>;
195 field string Asm32 = " $vdst, $src0, $src1, $imm";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000196}
197
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000198def VOP_MADAK_F16 : VOP_MADAK <f16>;
199def VOP_MADAK_F32 : VOP_MADAK <f32>;
200
201class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Matt Arsenault4bd72362016-12-10 00:39:12 +0000202 field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm);
203 field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000204 field bit HasExt = 0;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000205
206 // Hack to stop printing _e64
207 let DstRC = RegisterOperand<VGPR_32>;
208 field string Asm32 = " $vdst, $src0, $imm, $src1";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000209}
210
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000211def VOP_MADMK_F16 : VOP_MADMK <f16>;
212def VOP_MADMK_F32 : VOP_MADMK <f32>;
213
Matt Arsenault678e1112017-04-10 17:58:06 +0000214// FIXME: Remove src2_modifiers. It isn't used, so is wasting memory
215// and processing time but it makes it easier to convert to mad.
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000216class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000217 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2);
218 let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3,
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000219 0, HasModifiers, HasOMod, Src0Mod, Src1Mod, Src2Mod>.ret;
Connor Abbott79f3ade2017-08-07 19:10:56 +0000220 let InsDPP = (ins DstRCDPP:$old,
221 Src0ModDPP:$src0_modifiers, Src0DPP:$src0,
Sam Kolton9772eb32017-01-11 11:46:30 +0000222 Src1ModDPP:$src1_modifiers, Src1DPP:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000223 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
224 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
Sam Kolton549c89d2017-06-21 08:53:38 +0000225
Sam Kolton9772eb32017-01-11 11:46:30 +0000226 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
227 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000228 VGPR_32:$src2, // stub argument
Sam Kolton549c89d2017-06-21 08:53:38 +0000229 clampmod:$clamp, omod:$omod,
230 dst_sel:$dst_sel, dst_unused:$dst_unused,
Valery Pykhtin355103f2016-09-23 09:08:07 +0000231 src0_sel:$src0_sel, src1_sel:$src1_sel);
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000232 let Asm32 = getAsm32<1, 2, vt>.ret;
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000233 let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, vt>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000234 let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret;
Sam Koltonf7659d712017-05-23 10:08:55 +0000235 let AsmSDWA = getAsmSDWA<1, 2, vt>.ret;
236 let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt>.ret;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000237 let HasSrc2 = 0;
238 let HasSrc2Mods = 0;
Sam Koltona3ec5c12016-10-07 14:46:06 +0000239 let HasExt = 1;
Sam Koltonf7659d712017-05-23 10:08:55 +0000240 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000241}
242
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000243def VOP_MAC_F16 : VOP_MAC <f16> {
244 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
245 // 'not a string initializer' error.
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000246 let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, f16>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000247}
248
249def VOP_MAC_F32 : VOP_MAC <f32> {
250 // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives
251 // 'not a string initializer' error.
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000252 let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, f32>.ret;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000253}
254
Valery Pykhtin355103f2016-09-23 09:08:07 +0000255// Write out to vcc or arbitrary SGPR.
256def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> {
257 let Asm32 = "$vdst, vcc, $src0, $src1";
258 let Asm64 = "$vdst, $sdst, $src0, $src1";
Sam Koltone66365e2016-12-27 10:06:42 +0000259 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000260 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000261 let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000262 let Outs32 = (outs DstRC:$vdst);
263 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
264}
265
266// Write out to vcc or arbitrary SGPR and read in from vcc or
267// arbitrary SGPR.
268def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
269 // We use VCSrc_b32 to exclude literal constants, even though the
270 // encoding normally allows them since the implicit VCC use means
271 // using one would always violate the constant bus
272 // restriction. SGPRs are still allowed because it should
273 // technically be possible to use VCC again as src0.
274 let Src0RC32 = VCSrc_b32;
275 let Asm32 = "$vdst, vcc, $src0, $src1, vcc";
276 let Asm64 = "$vdst, $sdst, $src0, $src1, $src2";
Sam Koltone66365e2016-12-27 10:06:42 +0000277 let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltonf7659d712017-05-23 10:08:55 +0000278 let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel";
Sam Koltone66365e2016-12-27 10:06:42 +0000279 let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl";
Valery Pykhtin355103f2016-09-23 09:08:07 +0000280 let Outs32 = (outs DstRC:$vdst);
281 let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst);
282
283 // Suppress src2 implied by type since the 32-bit encoding uses an
284 // implicit VCC use.
285 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
Sam Koltone66365e2016-12-27 10:06:42 +0000286
Sam Koltonf7659d712017-05-23 10:08:55 +0000287 let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0,
288 Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000289 clampmod:$clamp,
Sam Kolton549c89d2017-06-21 08:53:38 +0000290 dst_sel:$dst_sel, dst_unused:$dst_unused,
Sam Koltone66365e2016-12-27 10:06:42 +0000291 src0_sel:$src0_sel, src1_sel:$src1_sel);
292
Connor Abbott79f3ade2017-08-07 19:10:56 +0000293 let InsDPP = (ins DstRCDPP:$old,
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000294 Src0DPP:$src0,
295 Src1DPP:$src1,
Sam Koltone66365e2016-12-27 10:06:42 +0000296 dpp_ctrl:$dpp_ctrl, row_mask:$row_mask,
297 bank_mask:$bank_mask, bound_ctrl:$bound_ctrl);
298 let HasExt = 1;
Sam Koltonf7659d712017-05-23 10:08:55 +0000299 let HasSDWA9 = 1;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000300}
301
302// Read in from vcc or arbitrary SGPR
303def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> {
304 let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above.
305 let Asm32 = "$vdst, $src0, $src1, vcc";
306 let Asm64 = "$vdst, $src0, $src1, $src2";
307 let Outs32 = (outs DstRC:$vdst);
308 let Outs64 = (outs DstRC:$vdst);
309
310 // Suppress src2 implied by type since the 32-bit encoding uses an
311 // implicit VCC use.
312 let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1);
313}
314
315def VOP_READLANE : VOPProfile<[i32, i32, i32]> {
316 let Outs32 = (outs SReg_32:$vdst);
317 let Outs64 = Outs32;
318 let Ins32 = (ins VGPR_32:$src0, SCSrc_b32:$src1);
319 let Ins64 = Ins32;
320 let Asm32 = " $vdst, $src0, $src1";
321 let Asm64 = Asm32;
Sam Koltonca5a30e2017-06-22 12:42:14 +0000322 let HasExt = 0;
323 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000324}
325
326def VOP_WRITELANE : VOPProfile<[i32, i32, i32]> {
327 let Outs32 = (outs VGPR_32:$vdst);
328 let Outs64 = Outs32;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000329 let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1);
Valery Pykhtin355103f2016-09-23 09:08:07 +0000330 let Ins64 = Ins32;
331 let Asm32 = " $vdst, $src0, $src1";
332 let Asm64 = Asm32;
Sam Koltonca5a30e2017-06-22 12:42:14 +0000333 let HasExt = 0;
334 let HasSDWA9 = 0;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000335}
336
337//===----------------------------------------------------------------------===//
338// VOP2 Instructions
339//===----------------------------------------------------------------------===//
340
341let SubtargetPredicate = isGCN in {
342
343defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000344def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000345
346let isCommutable = 1 in {
347defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>;
348defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>;
349defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">;
350defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>;
351defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>;
352defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_I32_I32_I32, AMDGPUmul_i24>;
353defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_I32_I32_I32, AMDGPUmulhi_i24>;
354defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_I32_I32_I32, AMDGPUmul_u24>;
355defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_I32_I32_I32, AMDGPUmulhi_u24>;
356defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum>;
357defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum>;
358defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_I32_I32_I32>;
359defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_I32_I32_I32>;
360defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_I32_I32_I32>;
361defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_I32_I32_I32>;
362defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">;
363defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">;
364defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">;
365defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_I32_I32_I32>;
366defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_I32_I32_I32>;
367defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_I32_I32_I32>;
368
369let Constraints = "$vdst = $src2", DisableEncoding="$src2",
370 isConvertibleToThreeAddress = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000371defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000372}
373
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000374def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000375
376// No patterns so that the scalar instructions are always selected.
377// The scalar versions will be replaced with vector when needed later.
378
379// V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI,
380// but the VI instructions behave the same as the SI versions.
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000381defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_add_i32", 1>;
382defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
383defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>;
384defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_addc_u32", 1>;
385defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
386defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000387
388
389let SubtargetPredicate = HasAddNoCarryInsts in {
Dmitry Preobrazhensky1ac71772017-11-29 13:33:40 +0000390defm V_ADD_U32 : VOP2Inst <"v_add_u32", VOP_I32_I32_I32, null_frag, "v_add_u32", 1>;
391defm V_SUB_U32 : VOP2Inst <"v_sub_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32", 1>;
392defm V_SUBREV_U32 : VOP2Inst <"v_subrev_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32", 1>;
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000393}
394
Valery Pykhtin355103f2016-09-23 09:08:07 +0000395} // End isCommutable = 1
396
397// These are special and do not read the exec mask.
398let isConvergent = 1, Uses = []<Register> in {
399def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE,
400 [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))], "">;
401
402def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE, [], "">;
403} // End isConvergent = 1
404
Sam Koltonca5a30e2017-06-22 12:42:14 +0000405defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
406defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>>;
407defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_lo>;
408defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_hi>;
409defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_NO_EXT<VOP_F32_F32_I32>, AMDGPUldexp>;
410defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_NO_EXT<VOP_I32_F32_I32>>; // TODO: set "Uses = dst"
411defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_NO_EXT<VOP_I32_F32_F32>>;
412defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_NO_EXT<VOP_I32_F32_F32>>;
413defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_NO_EXT<VOP_I32_F32_F32>, AMDGPUpkrtz_f16_f32>;
414defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_NO_EXT<VOP_I32_I32_I32>>;
415defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_NO_EXT<VOP_I32_I32_I32>>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000416
417} // End SubtargetPredicate = isGCN
418
Matt Arsenault90c75932017-10-03 00:06:41 +0000419def : GCNPat<
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000420 (AMDGPUadde i32:$src0, i32:$src1, i1:$src2),
421 (V_ADDC_U32_e64 $src0, $src1, $src2)
422>;
423
Matt Arsenault90c75932017-10-03 00:06:41 +0000424def : GCNPat<
Stanislav Mekhanoshine3eb42c2017-06-21 22:05:06 +0000425 (AMDGPUsube i32:$src0, i32:$src1, i1:$src2),
426 (V_SUBB_U32_e64 $src0, $src1, $src2)
427>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000428
429// These instructions only exist on SI and CI
430let SubtargetPredicate = isSICI in {
431
432defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>;
433defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>;
434
435let isCommutable = 1 in {
436defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>;
437defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_I32_I32_I32>;
438defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_I32_I32_I32>;
439defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_I32_I32_I32>;
440} // End isCommutable = 1
441
442} // End let SubtargetPredicate = SICI
443
Sam Koltonf7659d712017-05-23 10:08:55 +0000444let SubtargetPredicate = Has16BitInsts in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000445
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000446def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000447defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>;
448defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000449defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000450defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000451
452let isCommutable = 1 in {
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000453defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>;
454defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000455defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000456defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>;
Dmitry Preobrazhenskyda61a7f2017-05-10 13:00:28 +0000457def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000458defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>;
459defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>;
Matt Arsenault6c06a6f2016-12-08 19:52:38 +0000460defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000461defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000462defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum>;
463defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000464defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>;
465defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>;
466defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>;
467defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>;
Konstantin Zhuravlyovf86e4b72016-11-13 07:01:11 +0000468
469let Constraints = "$vdst = $src2", DisableEncoding="$src2",
470 isConvertibleToThreeAddress = 1 in {
471defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>;
472}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000473} // End isCommutable = 1
474
Sam Koltonf7659d712017-05-23 10:08:55 +0000475} // End SubtargetPredicate = Has16BitInsts
Valery Pykhtin355103f2016-09-23 09:08:07 +0000476
Tom Stellard115a6152016-11-10 16:02:37 +0000477// Note: 16-bit instructions produce a 0 result in the high 16-bits.
478multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> {
479
Matt Arsenault90c75932017-10-03 00:06:41 +0000480def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000481 (op i16:$src0, i16:$src1),
482 (inst $src0, $src1)
483>;
484
Matt Arsenault90c75932017-10-03 00:06:41 +0000485def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000486 (i32 (zext (op i16:$src0, i16:$src1))),
487 (inst $src0, $src1)
488>;
489
Matt Arsenault90c75932017-10-03 00:06:41 +0000490def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +0000491 (i64 (zext (op i16:$src0, i16:$src1))),
492 (REG_SEQUENCE VReg_64,
493 (inst $src0, $src1), sub0,
494 (V_MOV_B32_e32 (i32 0)), sub1)
495>;
496
497}
498
499multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> {
500
Matt Arsenault90c75932017-10-03 00:06:41 +0000501def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000502 (op i16:$src0, i16:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000503 (inst $src1, $src0)
504>;
505
Matt Arsenault90c75932017-10-03 00:06:41 +0000506def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000507 (i32 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000508 (inst $src1, $src0)
509>;
510
511
Matt Arsenault90c75932017-10-03 00:06:41 +0000512def : GCNPat<
Matt Arsenault94163282016-12-22 16:36:25 +0000513 (i64 (zext (op i16:$src0, i16:$src1))),
Tom Stellard115a6152016-11-10 16:02:37 +0000514 (REG_SEQUENCE VReg_64,
515 (inst $src1, $src0), sub0,
516 (V_MOV_B32_e32 (i32 0)), sub1)
517>;
518}
519
Matt Arsenault90c75932017-10-03 00:06:41 +0000520class ZExt_i16_i1_Pat <SDNode ext> : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +0000521 (i16 (ext i1:$src)),
522 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src)
523>;
524
Sam Koltonf7659d712017-05-23 10:08:55 +0000525let Predicates = [Has16BitInsts] in {
Tom Stellard115a6152016-11-10 16:02:37 +0000526
Matt Arsenault27c06292016-12-09 06:19:12 +0000527defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>;
528defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>;
529defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>;
530defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>;
531defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>;
532defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>;
533defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000534
Matt Arsenault90c75932017-10-03 00:06:41 +0000535def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000536 (and i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000537 (V_AND_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000538>;
539
Matt Arsenault90c75932017-10-03 00:06:41 +0000540def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000541 (or i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000542 (V_OR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000543>;
544
Matt Arsenault90c75932017-10-03 00:06:41 +0000545def : GCNPat <
Tom Stellard01e65d22016-11-18 13:53:34 +0000546 (xor i16:$src0, i16:$src1),
Matt Arsenault27c06292016-12-09 06:19:12 +0000547 (V_XOR_B32_e64 $src0, $src1)
Tom Stellard01e65d22016-11-18 13:53:34 +0000548>;
Tom Stellard115a6152016-11-10 16:02:37 +0000549
Matt Arsenault94163282016-12-22 16:36:25 +0000550defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>;
551defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>;
552defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>;
Tom Stellard115a6152016-11-10 16:02:37 +0000553
554def : ZExt_i16_i1_Pat<zext>;
Tom Stellard115a6152016-11-10 16:02:37 +0000555def : ZExt_i16_i1_Pat<anyext>;
556
Matt Arsenault90c75932017-10-03 00:06:41 +0000557def : GCNPat <
Tom Stellardd23de362016-11-15 21:25:56 +0000558 (i16 (sext i1:$src)),
559 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src)
560>;
561
Matt Arsenaultaf635242017-01-30 19:30:24 +0000562// Undo sub x, c -> add x, -c canonicalization since c is more likely
563// an inline immediate than -c.
564// TODO: Also do for 64-bit.
Matt Arsenault90c75932017-10-03 00:06:41 +0000565def : GCNPat<
Matt Arsenaultaf635242017-01-30 19:30:24 +0000566 (add i16:$src0, (i16 NegSubInlineConst16:$src1)),
567 (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1)
568>;
569
Sam Koltonf7659d712017-05-23 10:08:55 +0000570} // End Predicates = [Has16BitInsts]
Tom Stellard115a6152016-11-10 16:02:37 +0000571
Valery Pykhtin355103f2016-09-23 09:08:07 +0000572//===----------------------------------------------------------------------===//
573// SI
574//===----------------------------------------------------------------------===//
575
576let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in {
577
578multiclass VOP2_Real_si <bits<6> op> {
579 def _si :
580 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
581 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
582}
583
584multiclass VOP2_Real_MADK_si <bits<6> op> {
585 def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>,
586 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
587}
588
589multiclass VOP2_Real_e32_si <bits<6> op> {
590 def _e32_si :
591 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>,
592 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
593}
594
595multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
596 def _e64_si :
597 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
598 VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
599}
600
601multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> {
602 def _e64_si :
603 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>,
604 VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
605}
606
607} // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI"
608
609defm V_CNDMASK_B32 : VOP2_Real_e32e64_si <0x0>;
610defm V_ADD_F32 : VOP2_Real_e32e64_si <0x3>;
611defm V_SUB_F32 : VOP2_Real_e32e64_si <0x4>;
612defm V_SUBREV_F32 : VOP2_Real_e32e64_si <0x5>;
613defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_si <0x7>;
614defm V_MUL_F32 : VOP2_Real_e32e64_si <0x8>;
615defm V_MUL_I32_I24 : VOP2_Real_e32e64_si <0x9>;
616defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_si <0xa>;
617defm V_MUL_U32_U24 : VOP2_Real_e32e64_si <0xb>;
618defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_si <0xc>;
619defm V_MIN_F32 : VOP2_Real_e32e64_si <0xf>;
620defm V_MAX_F32 : VOP2_Real_e32e64_si <0x10>;
621defm V_MIN_I32 : VOP2_Real_e32e64_si <0x11>;
622defm V_MAX_I32 : VOP2_Real_e32e64_si <0x12>;
623defm V_MIN_U32 : VOP2_Real_e32e64_si <0x13>;
624defm V_MAX_U32 : VOP2_Real_e32e64_si <0x14>;
625defm V_LSHRREV_B32 : VOP2_Real_e32e64_si <0x16>;
626defm V_ASHRREV_I32 : VOP2_Real_e32e64_si <0x18>;
627defm V_LSHLREV_B32 : VOP2_Real_e32e64_si <0x1a>;
628defm V_AND_B32 : VOP2_Real_e32e64_si <0x1b>;
629defm V_OR_B32 : VOP2_Real_e32e64_si <0x1c>;
630defm V_XOR_B32 : VOP2_Real_e32e64_si <0x1d>;
631defm V_MAC_F32 : VOP2_Real_e32e64_si <0x1f>;
632defm V_MADMK_F32 : VOP2_Real_MADK_si <0x20>;
633defm V_MADAK_F32 : VOP2_Real_MADK_si <0x21>;
634defm V_ADD_I32 : VOP2be_Real_e32e64_si <0x25>;
635defm V_SUB_I32 : VOP2be_Real_e32e64_si <0x26>;
636defm V_SUBREV_I32 : VOP2be_Real_e32e64_si <0x27>;
637defm V_ADDC_U32 : VOP2be_Real_e32e64_si <0x28>;
638defm V_SUBB_U32 : VOP2be_Real_e32e64_si <0x29>;
639defm V_SUBBREV_U32 : VOP2be_Real_e32e64_si <0x2a>;
640
641defm V_READLANE_B32 : VOP2_Real_si <0x01>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000642
643let InOperandList = (ins SSrc_b32:$src0, SCSrc_b32:$src1) in {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000644defm V_WRITELANE_B32 : VOP2_Real_si <0x02>;
Dmitry Preobrazhensky45db65032017-04-05 16:08:21 +0000645}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000646
647defm V_MAC_LEGACY_F32 : VOP2_Real_e32e64_si <0x6>;
648defm V_MIN_LEGACY_F32 : VOP2_Real_e32e64_si <0xd>;
649defm V_MAX_LEGACY_F32 : VOP2_Real_e32e64_si <0xe>;
650defm V_LSHR_B32 : VOP2_Real_e32e64_si <0x15>;
651defm V_ASHR_I32 : VOP2_Real_e32e64_si <0x17>;
652defm V_LSHL_B32 : VOP2_Real_e32e64_si <0x19>;
653
654defm V_BFM_B32 : VOP2_Real_e32e64_si <0x1e>;
655defm V_BCNT_U32_B32 : VOP2_Real_e32e64_si <0x22>;
656defm V_MBCNT_LO_U32_B32 : VOP2_Real_e32e64_si <0x23>;
657defm V_MBCNT_HI_U32_B32 : VOP2_Real_e32e64_si <0x24>;
658defm V_LDEXP_F32 : VOP2_Real_e32e64_si <0x2b>;
659defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>;
660defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>;
661defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>;
662defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e32e64_si <0x2f>;
663defm V_CVT_PK_U16_U32 : VOP2_Real_e32e64_si <0x30>;
664defm V_CVT_PK_I16_I32 : VOP2_Real_e32e64_si <0x31>;
665
666
667//===----------------------------------------------------------------------===//
668// VI
669//===----------------------------------------------------------------------===//
670
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000671class VOP2_DPP <bits<6> op, VOP2_Pseudo ps, string OpName = ps.OpName, VOPProfile P = ps.Pfl> :
672 VOP_DPP <OpName, P> {
Valery Pykhtin355103f2016-09-23 09:08:07 +0000673 let Defs = ps.Defs;
674 let Uses = ps.Uses;
675 let SchedRW = ps.SchedRW;
676 let hasSideEffects = ps.hasSideEffects;
677
678 bits<8> vdst;
679 bits<8> src1;
680 let Inst{8-0} = 0xfa; //dpp
681 let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0);
682 let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0);
683 let Inst{30-25} = op;
684 let Inst{31} = 0x0; //encoding
685}
686
687let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in {
688
689multiclass VOP32_Real_vi <bits<10> op> {
690 def _vi :
691 VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
692 VOP3e_vi<op, !cast<VOP2_Pseudo>(NAME).Pfl>;
693}
694
695multiclass VOP2_Real_MADK_vi <bits<6> op> {
696 def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>,
697 VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>;
698}
699
700multiclass VOP2_Real_e32_vi <bits<6> op> {
701 def _e32_vi :
702 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>,
703 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>;
704}
705
706multiclass VOP2_Real_e64_vi <bits<10> op> {
707 def _e64_vi :
708 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
709 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>;
710}
711
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000712multiclass VOP2_Real_e64only_vi <bits<10> op> {
713 def _e64_vi :
714 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>,
715 VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
716 // Hack to stop printing _e64
717 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64");
718 let OutOperandList = (outs VGPR_32:$vdst);
719 let AsmString = ps.Mnemonic # " " # ps.AsmOperands;
720 }
721}
722
Valery Pykhtin355103f2016-09-23 09:08:07 +0000723multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> :
724 VOP2_Real_e32_vi<op>,
725 VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>;
726
727} // End AssemblerPredicates = [isVI], DecoderNamespace = "VI"
Matt Arsenaultb4493e92017-02-10 02:42:31 +0000728
Sam Koltona568e3d2016-12-22 12:57:41 +0000729multiclass VOP2_SDWA_Real <bits<6> op> {
730 def _sdwa_vi :
731 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
732 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
733}
Valery Pykhtin355103f2016-09-23 09:08:07 +0000734
Sam Koltonf7659d712017-05-23 10:08:55 +0000735multiclass VOP2_SDWA9_Real <bits<6> op> {
736 def _sdwa_gfx9 :
Sam Kolton549c89d2017-06-21 08:53:38 +0000737 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
738 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>;
Sam Koltonf7659d712017-05-23 10:08:55 +0000739}
740
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000741let AssemblerPredicates = [isVIOnly] in {
742
743multiclass VOP2be_Real_e32e64_vi_only <bits<6> op, string OpName, string AsmName> {
744 def _e32_vi :
745 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.VI>,
746 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
747 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
748 let AsmString = AsmName # ps.AsmOperands;
749 let DecoderNamespace = "VI";
750 }
751 def _e64_vi :
752 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.VI>,
753 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
754 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
755 let AsmString = AsmName # ps.AsmOperands;
756 let DecoderNamespace = "VI";
757 }
758 def _sdwa_vi :
759 VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
760 VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
761 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
762 let AsmString = AsmName # ps.AsmOperands;
763 }
764 def _dpp :
765 VOP2_DPP<op, !cast<VOP2_Pseudo>(OpName#"_e32"), AsmName>;
Sam Koltone66365e2016-12-27 10:06:42 +0000766}
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000767}
768
769let AssemblerPredicates = [isGFX9] in {
770
771multiclass VOP2be_Real_e32e64_gfx9 <bits<6> op, string OpName, string AsmName> {
772 def _e32_gfx9 :
773 VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.GFX9>,
774 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> {
775 VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32");
776 let AsmString = AsmName # ps.AsmOperands;
777 let DecoderNamespace = "GFX9";
778 }
779 def _e64_gfx9 :
780 VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.GFX9>,
781 VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> {
782 VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64");
783 let AsmString = AsmName # ps.AsmOperands;
784 let DecoderNamespace = "GFX9";
785 }
786 def _sdwa_gfx9 :
787 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>,
788 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> {
789 VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa");
790 let AsmString = AsmName # ps.AsmOperands;
791 }
792 def _dpp_gfx9 :
793 VOP2_DPP<op, !cast<VOP2_Pseudo>(OpName#"_e32"), AsmName> {
794 let DecoderNamespace = "SDWA9";
795 }
796}
797
798multiclass VOP2_Real_e32e64_gfx9 <bits<6> op> {
799 def _e32_gfx9 :
800 VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX9>,
801 VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>{
802 let DecoderNamespace = "GFX9";
803 }
804 def _e64_gfx9 :
805 VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX9>,
806 VOP3e_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> {
807 let DecoderNamespace = "GFX9";
808 }
809 def _sdwa_gfx9 :
810 VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>,
811 VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> {
812 }
813 def _dpp_gfx9 :
814 VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")> {
815 let DecoderNamespace = "SDWA9";
816 }
817}
818
819} // AssemblerPredicates = [isGFX9]
Sam Koltone66365e2016-12-27 10:06:42 +0000820
Valery Pykhtin355103f2016-09-23 09:08:07 +0000821multiclass VOP2_Real_e32e64_vi <bits<6> op> :
Sam Koltonf7659d712017-05-23 10:08:55 +0000822 Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> {
Sam Koltona568e3d2016-12-22 12:57:41 +0000823 // For now left dpp only for asm/dasm
Valery Pykhtin355103f2016-09-23 09:08:07 +0000824 // TODO: add corresponding pseudo
Valery Pykhtin355103f2016-09-23 09:08:07 +0000825 def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>;
826}
827
828defm V_CNDMASK_B32 : Base_VOP2_Real_e32e64_vi <0x0>;
829defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>;
830defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>;
831defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>;
832defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>;
833defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>;
834defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>;
835defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>;
836defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>;
837defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>;
838defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>;
839defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>;
840defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>;
841defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>;
842defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>;
843defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>;
844defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>;
845defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>;
846defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>;
847defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>;
848defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>;
849defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>;
850defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>;
851defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>;
852defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>;
Dmitry Preobrazhenskya0342dc2017-11-20 18:24:21 +0000853
854defm V_ADD_U32 : VOP2be_Real_e32e64_vi_only <0x19, "V_ADD_I32", "v_add_u32">;
855defm V_SUB_U32 : VOP2be_Real_e32e64_vi_only <0x1a, "V_SUB_I32", "v_sub_u32">;
856defm V_SUBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1b, "V_SUBREV_I32", "v_subrev_u32">;
857defm V_ADDC_U32 : VOP2be_Real_e32e64_vi_only <0x1c, "V_ADDC_U32", "v_addc_u32">;
858defm V_SUBB_U32 : VOP2be_Real_e32e64_vi_only <0x1d, "V_SUBB_U32", "v_subb_u32">;
859defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1e, "V_SUBBREV_U32", "v_subbrev_u32">;
860
861defm V_ADD_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x19, "V_ADD_I32", "v_add_co_u32">;
862defm V_SUB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1a, "V_SUB_I32", "v_sub_co_u32">;
863defm V_SUBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1b, "V_SUBREV_I32", "v_subrev_co_u32">;
864defm V_ADDC_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1c, "V_ADDC_U32", "v_addc_co_u32">;
865defm V_SUBB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1d, "V_SUBB_U32", "v_subb_co_u32">;
866defm V_SUBBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1e, "V_SUBBREV_U32", "v_subbrev_co_u32">;
867
868defm V_ADD_U32 : VOP2_Real_e32e64_gfx9 <0x34>;
869defm V_SUB_U32 : VOP2_Real_e32e64_gfx9 <0x35>;
870defm V_SUBREV_U32 : VOP2_Real_e32e64_gfx9 <0x36>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000871
872defm V_READLANE_B32 : VOP32_Real_vi <0x289>;
873defm V_WRITELANE_B32 : VOP32_Real_vi <0x28a>;
874
Dmitry Preobrazhensky167f8b62017-05-15 14:28:23 +0000875defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>;
876defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>;
877defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>;
878defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>;
879defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>;
880defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>;
881defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>;
882defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>;
883defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>;
884defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>;
885defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000886
887defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>;
888defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>;
889defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>;
890defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>;
891defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>;
892defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>;
893defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>;
894defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>;
895defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>;
896defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>;
897defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>;
898defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>;
899defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>;
Matt Arsenault55e7d652016-12-16 17:40:11 +0000900defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>;
Valery Pykhtin355103f2016-09-23 09:08:07 +0000901defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>;
902defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>;
903defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>;
904defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>;
905defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>;
906defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>;
907defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>;
908
909let SubtargetPredicate = isVI in {
910
911// Aliases to simplify matching of floating-point instructions that
912// are VOP2 on SI and VOP3 on VI.
Sam Kolton4685b70a2017-07-18 14:23:26 +0000913class SI2_VI3Alias <string name, VOP3_Real inst> : InstAlias <
Valery Pykhtin355103f2016-09-23 09:08:07 +0000914 name#" $dst, $src0, $src1",
Sam Kolton4685b70a2017-07-18 14:23:26 +0000915 !if(inst.Pfl.HasOMod,
916 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0),
917 (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0))
Valery Pykhtin355103f2016-09-23 09:08:07 +0000918>, PredicateControl {
919 let UseInstAsmMatchConverter = 0;
920 let AsmVariantName = AMDGPUAsmVariants.VOP3;
921}
922
923def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>;
924def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>;
925def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>;
926def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>;
927def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>;
928
929} // End SubtargetPredicate = isVI