Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 1 | //===-- VOP2Instructions.td - Vector Instruction Defintions ---------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | //===----------------------------------------------------------------------===// |
| 11 | // VOP2 Classes |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | class VOP2e <bits<6> op, VOPProfile P> : Enc32 { |
| 15 | bits<8> vdst; |
| 16 | bits<9> src0; |
| 17 | bits<8> src1; |
| 18 | |
| 19 | let Inst{8-0} = !if(P.HasSrc0, src0, 0); |
| 20 | let Inst{16-9} = !if(P.HasSrc1, src1, 0); |
| 21 | let Inst{24-17} = !if(P.EmitDst, vdst, 0); |
| 22 | let Inst{30-25} = op; |
| 23 | let Inst{31} = 0x0; //encoding |
| 24 | } |
| 25 | |
| 26 | class VOP2_MADKe <bits<6> op, VOPProfile P> : Enc64 { |
| 27 | bits<8> vdst; |
| 28 | bits<9> src0; |
| 29 | bits<8> src1; |
| 30 | bits<32> imm; |
| 31 | |
| 32 | let Inst{8-0} = !if(P.HasSrc0, src0, 0); |
| 33 | let Inst{16-9} = !if(P.HasSrc1, src1, 0); |
| 34 | let Inst{24-17} = !if(P.EmitDst, vdst, 0); |
| 35 | let Inst{30-25} = op; |
| 36 | let Inst{31} = 0x0; // encoding |
| 37 | let Inst{63-32} = imm; |
| 38 | } |
| 39 | |
Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 40 | class VOP2_SDWAe <bits<6> op, VOPProfile P> : VOP_SDWAe <P> { |
| 41 | bits<8> vdst; |
| 42 | bits<8> src1; |
Matt Arsenault | b4493e9 | 2017-02-10 02:42:31 +0000 | [diff] [blame] | 43 | |
Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 44 | let Inst{8-0} = 0xf9; // sdwa |
| 45 | let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0); |
| 46 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); |
| 47 | let Inst{30-25} = op; |
| 48 | let Inst{31} = 0x0; // encoding |
| 49 | } |
| 50 | |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 51 | class VOP2_SDWA9Ae <bits<6> op, VOPProfile P> : VOP_SDWA9Ae <P> { |
| 52 | bits<8> vdst; |
| 53 | bits<9> src1; |
| 54 | |
| 55 | let Inst{8-0} = 0xf9; // sdwa |
| 56 | let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0); |
| 57 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); |
| 58 | let Inst{30-25} = op; |
| 59 | let Inst{31} = 0x0; // encoding |
| 60 | let Inst{63} = !if(P.HasSrc1, src1{8}, 0); // src1_sgpr |
| 61 | } |
| 62 | |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 63 | class VOP2_Pseudo <string opName, VOPProfile P, list<dag> pattern=[], string suffix = "_e32"> : |
| 64 | InstSI <P.Outs32, P.Ins32, "", pattern>, |
| 65 | VOP <opName>, |
| 66 | SIMCInstr <opName#suffix, SIEncodingFamily.NONE>, |
| 67 | MnemonicAlias<opName#suffix, opName> { |
| 68 | |
| 69 | let isPseudo = 1; |
| 70 | let isCodeGenOnly = 1; |
| 71 | let UseNamedOperandTable = 1; |
| 72 | |
| 73 | string Mnemonic = opName; |
| 74 | string AsmOperands = P.Asm32; |
| 75 | |
| 76 | let Size = 4; |
| 77 | let mayLoad = 0; |
| 78 | let mayStore = 0; |
| 79 | let hasSideEffects = 0; |
| 80 | let SubtargetPredicate = isGCN; |
| 81 | |
| 82 | let VOP2 = 1; |
| 83 | let VALU = 1; |
| 84 | let Uses = [EXEC]; |
| 85 | |
| 86 | let AsmVariantName = AMDGPUAsmVariants.Default; |
| 87 | |
| 88 | VOPProfile Pfl = P; |
| 89 | } |
| 90 | |
| 91 | class VOP2_Real <VOP2_Pseudo ps, int EncodingFamily> : |
| 92 | InstSI <ps.OutOperandList, ps.InOperandList, ps.Mnemonic # ps.AsmOperands, []>, |
| 93 | SIMCInstr <ps.PseudoInstr, EncodingFamily> { |
| 94 | |
| 95 | let isPseudo = 0; |
| 96 | let isCodeGenOnly = 0; |
| 97 | |
Sam Kolton | a6792a3 | 2016-12-22 11:30:48 +0000 | [diff] [blame] | 98 | let Constraints = ps.Constraints; |
| 99 | let DisableEncoding = ps.DisableEncoding; |
| 100 | |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 101 | // copy relevant pseudo op flags |
| 102 | let SubtargetPredicate = ps.SubtargetPredicate; |
| 103 | let AsmMatchConverter = ps.AsmMatchConverter; |
| 104 | let AsmVariantName = ps.AsmVariantName; |
| 105 | let Constraints = ps.Constraints; |
| 106 | let DisableEncoding = ps.DisableEncoding; |
| 107 | let TSFlags = ps.TSFlags; |
Dmitry Preobrazhensky | 03880f8 | 2017-03-03 14:31:06 +0000 | [diff] [blame] | 108 | let UseNamedOperandTable = ps.UseNamedOperandTable; |
| 109 | let Uses = ps.Uses; |
Stanislav Mekhanoshin | f630047 | 2018-01-15 17:55:35 +0000 | [diff] [blame] | 110 | let Defs = ps.Defs; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 111 | } |
| 112 | |
Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 113 | class VOP2_SDWA_Pseudo <string OpName, VOPProfile P, list<dag> pattern=[]> : |
| 114 | VOP_SDWA_Pseudo <OpName, P, pattern> { |
| 115 | let AsmMatchConverter = "cvtSdwaVOP2"; |
| 116 | } |
| 117 | |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 118 | class getVOP2Pat64 <SDPatternOperator node, VOPProfile P> : LetDummies { |
| 119 | list<dag> ret = !if(P.HasModifiers, |
| 120 | [(set P.DstVT:$vdst, |
Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 121 | (node (P.Src0VT |
| 122 | !if(P.HasOMod, |
| 123 | (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod), |
| 124 | (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp))), |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 125 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))], |
| 126 | [(set P.DstVT:$vdst, (node P.Src0VT:$src0, P.Src1VT:$src1))]); |
| 127 | } |
| 128 | |
| 129 | multiclass VOP2Inst <string opName, |
| 130 | VOPProfile P, |
| 131 | SDPatternOperator node = null_frag, |
Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 132 | string revOp = opName, |
| 133 | bit GFX9Renamed = 0> { |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 134 | |
Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 135 | let renamedInGFX9 = GFX9Renamed in { |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 136 | |
Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 137 | def _e32 : VOP2_Pseudo <opName, P>, |
| 138 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)>; |
Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 139 | |
Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 140 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, |
| 141 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; |
| 142 | |
| 143 | def _sdwa : VOP2_SDWA_Pseudo <opName, P>; |
| 144 | |
| 145 | } |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 146 | } |
| 147 | |
| 148 | multiclass VOP2bInst <string opName, |
| 149 | VOPProfile P, |
| 150 | SDPatternOperator node = null_frag, |
| 151 | string revOp = opName, |
Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 152 | bit GFX9Renamed = 0, |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 153 | bit useSGPRInput = !eq(P.NumSrcArgs, 3)> { |
Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 154 | let renamedInGFX9 = GFX9Renamed in { |
| 155 | let SchedRW = [Write32Bit, WriteSALU] in { |
| 156 | let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]), Defs = [VCC] in { |
| 157 | def _e32 : VOP2_Pseudo <opName, P>, |
| 158 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)>; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 159 | |
Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 160 | def _sdwa : VOP2_SDWA_Pseudo <opName, P> { |
| 161 | let AsmMatchConverter = "cvtSdwaVOP2b"; |
| 162 | } |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 163 | } |
Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 164 | |
Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 165 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, |
| 166 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; |
| 167 | } |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 168 | } |
| 169 | } |
| 170 | |
| 171 | multiclass VOP2eInst <string opName, |
| 172 | VOPProfile P, |
| 173 | SDPatternOperator node = null_frag, |
| 174 | string revOp = opName, |
| 175 | bit useSGPRInput = !eq(P.NumSrcArgs, 3)> { |
| 176 | |
| 177 | let SchedRW = [Write32Bit] in { |
| 178 | let Uses = !if(useSGPRInput, [VCC, EXEC], [EXEC]) in { |
| 179 | def _e32 : VOP2_Pseudo <opName, P>, |
| 180 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)>; |
| 181 | } |
Sam Kolton | 07dbde2 | 2017-01-20 10:01:25 +0000 | [diff] [blame] | 182 | |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 183 | def _e64 : VOP3_Pseudo <opName, P, getVOP2Pat64<node, P>.ret>, |
| 184 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)>; |
| 185 | } |
| 186 | } |
| 187 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 188 | class VOP_MADAK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> { |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 189 | field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm); |
| 190 | field dag Ins32 = (ins VCSrc_f32:$src0, VGPR_32:$src1, ImmOpType:$imm); |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 191 | field bit HasExt = 0; |
Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 192 | |
| 193 | // Hack to stop printing _e64 |
| 194 | let DstRC = RegisterOperand<VGPR_32>; |
| 195 | field string Asm32 = " $vdst, $src0, $src1, $imm"; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 196 | } |
| 197 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 198 | def VOP_MADAK_F16 : VOP_MADAK <f16>; |
| 199 | def VOP_MADAK_F32 : VOP_MADAK <f32>; |
| 200 | |
| 201 | class VOP_MADMK <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> { |
Matt Arsenault | 4bd7236 | 2016-12-10 00:39:12 +0000 | [diff] [blame] | 202 | field Operand ImmOpType = !if(!eq(vt.Size, 32), f32kimm, f16kimm); |
| 203 | field dag Ins32 = (ins VCSrc_f32:$src0, ImmOpType:$imm, VGPR_32:$src1); |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 204 | field bit HasExt = 0; |
Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 205 | |
| 206 | // Hack to stop printing _e64 |
| 207 | let DstRC = RegisterOperand<VGPR_32>; |
| 208 | field string Asm32 = " $vdst, $src0, $imm, $src1"; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 209 | } |
| 210 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 211 | def VOP_MADMK_F16 : VOP_MADMK <f16>; |
| 212 | def VOP_MADMK_F32 : VOP_MADMK <f32>; |
| 213 | |
Matt Arsenault | 678e111 | 2017-04-10 17:58:06 +0000 | [diff] [blame] | 214 | // FIXME: Remove src2_modifiers. It isn't used, so is wasting memory |
| 215 | // and processing time but it makes it easier to convert to mad. |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 216 | class VOP_MAC <ValueType vt> : VOPProfile <[vt, vt, vt, vt]> { |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 217 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1, VGPR_32:$src2); |
| 218 | let Ins64 = getIns64<Src0RC64, Src1RC64, RegisterOperand<VGPR_32>, 3, |
Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 219 | 0, HasModifiers, HasOMod, Src0Mod, Src1Mod, Src2Mod>.ret; |
Connor Abbott | 79f3ade | 2017-08-07 19:10:56 +0000 | [diff] [blame] | 220 | let InsDPP = (ins DstRCDPP:$old, |
| 221 | Src0ModDPP:$src0_modifiers, Src0DPP:$src0, |
Sam Kolton | 9772eb3 | 2017-01-11 11:46:30 +0000 | [diff] [blame] | 222 | Src1ModDPP:$src1_modifiers, Src1DPP:$src1, |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 223 | dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, |
| 224 | bank_mask:$bank_mask, bound_ctrl:$bound_ctrl); |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 225 | |
Sam Kolton | 9772eb3 | 2017-01-11 11:46:30 +0000 | [diff] [blame] | 226 | let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0, |
| 227 | Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1, |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 228 | VGPR_32:$src2, // stub argument |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 229 | clampmod:$clamp, omod:$omod, |
| 230 | dst_sel:$dst_sel, dst_unused:$dst_unused, |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 231 | src0_sel:$src0_sel, src1_sel:$src1_sel); |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 232 | let Asm32 = getAsm32<1, 2, vt>.ret; |
Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 233 | let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, vt>.ret; |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 234 | let AsmDPP = getAsmDPP<1, 2, HasModifiers, vt>.ret; |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 235 | let AsmSDWA = getAsmSDWA<1, 2, vt>.ret; |
| 236 | let AsmSDWA9 = getAsmSDWA9<1, 1, 2, vt>.ret; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 237 | let HasSrc2 = 0; |
| 238 | let HasSrc2Mods = 0; |
Sam Kolton | a3ec5c1 | 2016-10-07 14:46:06 +0000 | [diff] [blame] | 239 | let HasExt = 1; |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 240 | let HasSDWA9 = 0; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 241 | } |
| 242 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 243 | def VOP_MAC_F16 : VOP_MAC <f16> { |
| 244 | // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives |
| 245 | // 'not a string initializer' error. |
Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 246 | let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, f16>.ret; |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 247 | } |
| 248 | |
| 249 | def VOP_MAC_F32 : VOP_MAC <f32> { |
| 250 | // FIXME: Move 'Asm64' definition to VOP_MAC, and use 'vt'. Currently it gives |
| 251 | // 'not a string initializer' error. |
Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 252 | let Asm64 = getAsm64<1, 2, 0, HasModifiers, HasOMod, f32>.ret; |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 253 | } |
| 254 | |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 255 | // Write out to vcc or arbitrary SGPR. |
| 256 | def VOP2b_I32_I1_I32_I32 : VOPProfile<[i32, i32, i32, untyped]> { |
| 257 | let Asm32 = "$vdst, vcc, $src0, $src1"; |
| 258 | let Asm64 = "$vdst, $sdst, $src0, $src1"; |
Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 259 | let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 260 | let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers$clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 261 | let AsmDPP = "$vdst, vcc, $src0, $src1 $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 262 | let Outs32 = (outs DstRC:$vdst); |
| 263 | let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst); |
| 264 | } |
| 265 | |
| 266 | // Write out to vcc or arbitrary SGPR and read in from vcc or |
| 267 | // arbitrary SGPR. |
| 268 | def VOP2b_I32_I1_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> { |
| 269 | // We use VCSrc_b32 to exclude literal constants, even though the |
| 270 | // encoding normally allows them since the implicit VCC use means |
| 271 | // using one would always violate the constant bus |
| 272 | // restriction. SGPRs are still allowed because it should |
| 273 | // technically be possible to use VCC again as src0. |
| 274 | let Src0RC32 = VCSrc_b32; |
| 275 | let Asm32 = "$vdst, vcc, $src0, $src1, vcc"; |
| 276 | let Asm64 = "$vdst, $sdst, $src0, $src1, $src2"; |
Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 277 | let AsmSDWA = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 278 | let AsmSDWA9 = "$vdst, vcc, $src0_modifiers, $src1_modifiers, vcc $clamp $dst_sel $dst_unused $src0_sel $src1_sel"; |
Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 279 | let AsmDPP = "$vdst, vcc, $src0, $src1, vcc $dpp_ctrl$row_mask$bank_mask$bound_ctrl"; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 280 | let Outs32 = (outs DstRC:$vdst); |
| 281 | let Outs64 = (outs DstRC:$vdst, SReg_64:$sdst); |
| 282 | |
| 283 | // Suppress src2 implied by type since the 32-bit encoding uses an |
| 284 | // implicit VCC use. |
| 285 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1); |
Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 286 | |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 287 | let InsSDWA = (ins Src0ModSDWA:$src0_modifiers, Src0SDWA:$src0, |
| 288 | Src1ModSDWA:$src1_modifiers, Src1SDWA:$src1, |
Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 289 | clampmod:$clamp, |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 290 | dst_sel:$dst_sel, dst_unused:$dst_unused, |
Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 291 | src0_sel:$src0_sel, src1_sel:$src1_sel); |
| 292 | |
Connor Abbott | 79f3ade | 2017-08-07 19:10:56 +0000 | [diff] [blame] | 293 | let InsDPP = (ins DstRCDPP:$old, |
Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 294 | Src0DPP:$src0, |
| 295 | Src1DPP:$src1, |
Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 296 | dpp_ctrl:$dpp_ctrl, row_mask:$row_mask, |
| 297 | bank_mask:$bank_mask, bound_ctrl:$bound_ctrl); |
| 298 | let HasExt = 1; |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 299 | let HasSDWA9 = 1; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 300 | } |
| 301 | |
| 302 | // Read in from vcc or arbitrary SGPR |
| 303 | def VOP2e_I32_I32_I32_I1 : VOPProfile<[i32, i32, i32, i1]> { |
| 304 | let Src0RC32 = VCSrc_b32; // See comment in def VOP2b_I32_I1_I32_I32_I1 above. |
| 305 | let Asm32 = "$vdst, $src0, $src1, vcc"; |
| 306 | let Asm64 = "$vdst, $src0, $src1, $src2"; |
| 307 | let Outs32 = (outs DstRC:$vdst); |
| 308 | let Outs64 = (outs DstRC:$vdst); |
| 309 | |
| 310 | // Suppress src2 implied by type since the 32-bit encoding uses an |
| 311 | // implicit VCC use. |
| 312 | let Ins32 = (ins Src0RC32:$src0, Src1RC32:$src1); |
| 313 | } |
| 314 | |
| 315 | def VOP_READLANE : VOPProfile<[i32, i32, i32]> { |
| 316 | let Outs32 = (outs SReg_32:$vdst); |
| 317 | let Outs64 = Outs32; |
| 318 | let Ins32 = (ins VGPR_32:$src0, SCSrc_b32:$src1); |
| 319 | let Ins64 = Ins32; |
| 320 | let Asm32 = " $vdst, $src0, $src1"; |
| 321 | let Asm64 = Asm32; |
Sam Kolton | ca5a30e | 2017-06-22 12:42:14 +0000 | [diff] [blame] | 322 | let HasExt = 0; |
| 323 | let HasSDWA9 = 0; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 324 | } |
| 325 | |
| 326 | def VOP_WRITELANE : VOPProfile<[i32, i32, i32]> { |
| 327 | let Outs32 = (outs VGPR_32:$vdst); |
| 328 | let Outs64 = Outs32; |
Dmitry Preobrazhensky | 45db6503 | 2017-04-05 16:08:21 +0000 | [diff] [blame] | 329 | let Ins32 = (ins SCSrc_b32:$src0, SCSrc_b32:$src1); |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 330 | let Ins64 = Ins32; |
| 331 | let Asm32 = " $vdst, $src0, $src1"; |
| 332 | let Asm64 = Asm32; |
Sam Kolton | ca5a30e | 2017-06-22 12:42:14 +0000 | [diff] [blame] | 333 | let HasExt = 0; |
| 334 | let HasSDWA9 = 0; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 335 | } |
| 336 | |
| 337 | //===----------------------------------------------------------------------===// |
| 338 | // VOP2 Instructions |
| 339 | //===----------------------------------------------------------------------===// |
| 340 | |
| 341 | let SubtargetPredicate = isGCN in { |
| 342 | |
| 343 | defm V_CNDMASK_B32 : VOP2eInst <"v_cndmask_b32", VOP2e_I32_I32_I32_I1>; |
Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 344 | def V_MADMK_F32 : VOP2_Pseudo <"v_madmk_f32", VOP_MADMK_F32, [], "">; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 345 | |
| 346 | let isCommutable = 1 in { |
| 347 | defm V_ADD_F32 : VOP2Inst <"v_add_f32", VOP_F32_F32_F32, fadd>; |
| 348 | defm V_SUB_F32 : VOP2Inst <"v_sub_f32", VOP_F32_F32_F32, fsub>; |
| 349 | defm V_SUBREV_F32 : VOP2Inst <"v_subrev_f32", VOP_F32_F32_F32, null_frag, "v_sub_f32">; |
| 350 | defm V_MUL_LEGACY_F32 : VOP2Inst <"v_mul_legacy_f32", VOP_F32_F32_F32, AMDGPUfmul_legacy>; |
| 351 | defm V_MUL_F32 : VOP2Inst <"v_mul_f32", VOP_F32_F32_F32, fmul>; |
| 352 | defm V_MUL_I32_I24 : VOP2Inst <"v_mul_i32_i24", VOP_I32_I32_I32, AMDGPUmul_i24>; |
| 353 | defm V_MUL_HI_I32_I24 : VOP2Inst <"v_mul_hi_i32_i24", VOP_I32_I32_I32, AMDGPUmulhi_i24>; |
| 354 | defm V_MUL_U32_U24 : VOP2Inst <"v_mul_u32_u24", VOP_I32_I32_I32, AMDGPUmul_u24>; |
| 355 | defm V_MUL_HI_U32_U24 : VOP2Inst <"v_mul_hi_u32_u24", VOP_I32_I32_I32, AMDGPUmulhi_u24>; |
| 356 | defm V_MIN_F32 : VOP2Inst <"v_min_f32", VOP_F32_F32_F32, fminnum>; |
| 357 | defm V_MAX_F32 : VOP2Inst <"v_max_f32", VOP_F32_F32_F32, fmaxnum>; |
| 358 | defm V_MIN_I32 : VOP2Inst <"v_min_i32", VOP_I32_I32_I32>; |
| 359 | defm V_MAX_I32 : VOP2Inst <"v_max_i32", VOP_I32_I32_I32>; |
| 360 | defm V_MIN_U32 : VOP2Inst <"v_min_u32", VOP_I32_I32_I32>; |
| 361 | defm V_MAX_U32 : VOP2Inst <"v_max_u32", VOP_I32_I32_I32>; |
| 362 | defm V_LSHRREV_B32 : VOP2Inst <"v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32">; |
| 363 | defm V_ASHRREV_I32 : VOP2Inst <"v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32">; |
| 364 | defm V_LSHLREV_B32 : VOP2Inst <"v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32">; |
| 365 | defm V_AND_B32 : VOP2Inst <"v_and_b32", VOP_I32_I32_I32>; |
| 366 | defm V_OR_B32 : VOP2Inst <"v_or_b32", VOP_I32_I32_I32>; |
| 367 | defm V_XOR_B32 : VOP2Inst <"v_xor_b32", VOP_I32_I32_I32>; |
| 368 | |
| 369 | let Constraints = "$vdst = $src2", DisableEncoding="$src2", |
| 370 | isConvertibleToThreeAddress = 1 in { |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 371 | defm V_MAC_F32 : VOP2Inst <"v_mac_f32", VOP_MAC_F32>; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 372 | } |
| 373 | |
Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 374 | def V_MADAK_F32 : VOP2_Pseudo <"v_madak_f32", VOP_MADAK_F32, [], "">; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 375 | |
| 376 | // No patterns so that the scalar instructions are always selected. |
| 377 | // The scalar versions will be replaced with vector when needed later. |
| 378 | |
| 379 | // V_ADD_I32, V_SUB_I32, and V_SUBREV_I32 where renamed to *_U32 in VI, |
| 380 | // but the VI instructions behave the same as the SI versions. |
Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 381 | defm V_ADD_I32 : VOP2bInst <"v_add_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_add_i32", 1>; |
| 382 | defm V_SUB_I32 : VOP2bInst <"v_sub_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>; |
| 383 | defm V_SUBREV_I32 : VOP2bInst <"v_subrev_i32", VOP2b_I32_I1_I32_I32, null_frag, "v_sub_i32", 1>; |
| 384 | defm V_ADDC_U32 : VOP2bInst <"v_addc_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_addc_u32", 1>; |
| 385 | defm V_SUBB_U32 : VOP2bInst <"v_subb_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>; |
| 386 | defm V_SUBBREV_U32 : VOP2bInst <"v_subbrev_u32", VOP2b_I32_I1_I32_I32_I1, null_frag, "v_subb_u32", 1>; |
Matt Arsenault | c37fe66 | 2017-07-20 17:42:47 +0000 | [diff] [blame] | 387 | |
| 388 | |
| 389 | let SubtargetPredicate = HasAddNoCarryInsts in { |
Dmitry Preobrazhensky | 1ac7177 | 2017-11-29 13:33:40 +0000 | [diff] [blame] | 390 | defm V_ADD_U32 : VOP2Inst <"v_add_u32", VOP_I32_I32_I32, null_frag, "v_add_u32", 1>; |
| 391 | defm V_SUB_U32 : VOP2Inst <"v_sub_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32", 1>; |
| 392 | defm V_SUBREV_U32 : VOP2Inst <"v_subrev_u32", VOP_I32_I32_I32, null_frag, "v_sub_u32", 1>; |
Matt Arsenault | c37fe66 | 2017-07-20 17:42:47 +0000 | [diff] [blame] | 393 | } |
| 394 | |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 395 | } // End isCommutable = 1 |
| 396 | |
| 397 | // These are special and do not read the exec mask. |
| 398 | let isConvergent = 1, Uses = []<Register> in { |
| 399 | def V_READLANE_B32 : VOP2_Pseudo<"v_readlane_b32", VOP_READLANE, |
| 400 | [(set i32:$vdst, (int_amdgcn_readlane i32:$src0, i32:$src1))], "">; |
| 401 | |
| 402 | def V_WRITELANE_B32 : VOP2_Pseudo<"v_writelane_b32", VOP_WRITELANE, [], "">; |
| 403 | } // End isConvergent = 1 |
| 404 | |
Sam Kolton | ca5a30e | 2017-06-22 12:42:14 +0000 | [diff] [blame] | 405 | defm V_BFM_B32 : VOP2Inst <"v_bfm_b32", VOP_NO_EXT<VOP_I32_I32_I32>>; |
| 406 | defm V_BCNT_U32_B32 : VOP2Inst <"v_bcnt_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>>; |
| 407 | defm V_MBCNT_LO_U32_B32 : VOP2Inst <"v_mbcnt_lo_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_lo>; |
| 408 | defm V_MBCNT_HI_U32_B32 : VOP2Inst <"v_mbcnt_hi_u32_b32", VOP_NO_EXT<VOP_I32_I32_I32>, int_amdgcn_mbcnt_hi>; |
| 409 | defm V_LDEXP_F32 : VOP2Inst <"v_ldexp_f32", VOP_NO_EXT<VOP_F32_F32_I32>, AMDGPUldexp>; |
| 410 | defm V_CVT_PKACCUM_U8_F32 : VOP2Inst <"v_cvt_pkaccum_u8_f32", VOP_NO_EXT<VOP_I32_F32_I32>>; // TODO: set "Uses = dst" |
| 411 | defm V_CVT_PKNORM_I16_F32 : VOP2Inst <"v_cvt_pknorm_i16_f32", VOP_NO_EXT<VOP_I32_F32_F32>>; |
| 412 | defm V_CVT_PKNORM_U16_F32 : VOP2Inst <"v_cvt_pknorm_u16_f32", VOP_NO_EXT<VOP_I32_F32_F32>>; |
| 413 | defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <"v_cvt_pkrtz_f16_f32", VOP_NO_EXT<VOP_I32_F32_F32>, AMDGPUpkrtz_f16_f32>; |
| 414 | defm V_CVT_PK_U16_U32 : VOP2Inst <"v_cvt_pk_u16_u32", VOP_NO_EXT<VOP_I32_I32_I32>>; |
| 415 | defm V_CVT_PK_I16_I32 : VOP2Inst <"v_cvt_pk_i16_i32", VOP_NO_EXT<VOP_I32_I32_I32>>; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 416 | |
| 417 | } // End SubtargetPredicate = isGCN |
| 418 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 419 | def : GCNPat< |
Stanislav Mekhanoshin | e3eb42c | 2017-06-21 22:05:06 +0000 | [diff] [blame] | 420 | (AMDGPUadde i32:$src0, i32:$src1, i1:$src2), |
| 421 | (V_ADDC_U32_e64 $src0, $src1, $src2) |
| 422 | >; |
| 423 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 424 | def : GCNPat< |
Stanislav Mekhanoshin | e3eb42c | 2017-06-21 22:05:06 +0000 | [diff] [blame] | 425 | (AMDGPUsube i32:$src0, i32:$src1, i1:$src2), |
| 426 | (V_SUBB_U32_e64 $src0, $src1, $src2) |
| 427 | >; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 428 | |
| 429 | // These instructions only exist on SI and CI |
| 430 | let SubtargetPredicate = isSICI in { |
| 431 | |
| 432 | defm V_MIN_LEGACY_F32 : VOP2Inst <"v_min_legacy_f32", VOP_F32_F32_F32, AMDGPUfmin_legacy>; |
| 433 | defm V_MAX_LEGACY_F32 : VOP2Inst <"v_max_legacy_f32", VOP_F32_F32_F32, AMDGPUfmax_legacy>; |
| 434 | |
| 435 | let isCommutable = 1 in { |
| 436 | defm V_MAC_LEGACY_F32 : VOP2Inst <"v_mac_legacy_f32", VOP_F32_F32_F32>; |
| 437 | defm V_LSHR_B32 : VOP2Inst <"v_lshr_b32", VOP_I32_I32_I32>; |
| 438 | defm V_ASHR_I32 : VOP2Inst <"v_ashr_i32", VOP_I32_I32_I32>; |
| 439 | defm V_LSHL_B32 : VOP2Inst <"v_lshl_b32", VOP_I32_I32_I32>; |
| 440 | } // End isCommutable = 1 |
| 441 | |
| 442 | } // End let SubtargetPredicate = SICI |
| 443 | |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 444 | let SubtargetPredicate = Has16BitInsts in { |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 445 | |
Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 446 | def V_MADMK_F16 : VOP2_Pseudo <"v_madmk_f16", VOP_MADMK_F16, [], "">; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 447 | defm V_LSHLREV_B16 : VOP2Inst <"v_lshlrev_b16", VOP_I16_I16_I16>; |
| 448 | defm V_LSHRREV_B16 : VOP2Inst <"v_lshrrev_b16", VOP_I16_I16_I16>; |
Matt Arsenault | 55e7d65 | 2016-12-16 17:40:11 +0000 | [diff] [blame] | 449 | defm V_ASHRREV_I16 : VOP2Inst <"v_ashrrev_i16", VOP_I16_I16_I16>; |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 450 | defm V_LDEXP_F16 : VOP2Inst <"v_ldexp_f16", VOP_F16_F16_I32, AMDGPUldexp>; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 451 | |
| 452 | let isCommutable = 1 in { |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 453 | defm V_ADD_F16 : VOP2Inst <"v_add_f16", VOP_F16_F16_F16, fadd>; |
| 454 | defm V_SUB_F16 : VOP2Inst <"v_sub_f16", VOP_F16_F16_F16, fsub>; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 455 | defm V_SUBREV_F16 : VOP2Inst <"v_subrev_f16", VOP_F16_F16_F16, null_frag, "v_sub_f16">; |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 456 | defm V_MUL_F16 : VOP2Inst <"v_mul_f16", VOP_F16_F16_F16, fmul>; |
Dmitry Preobrazhensky | da61a7f | 2017-05-10 13:00:28 +0000 | [diff] [blame] | 457 | def V_MADAK_F16 : VOP2_Pseudo <"v_madak_f16", VOP_MADAK_F16, [], "">; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 458 | defm V_ADD_U16 : VOP2Inst <"v_add_u16", VOP_I16_I16_I16>; |
| 459 | defm V_SUB_U16 : VOP2Inst <"v_sub_u16" , VOP_I16_I16_I16>; |
Matt Arsenault | 6c06a6f | 2016-12-08 19:52:38 +0000 | [diff] [blame] | 460 | defm V_SUBREV_U16 : VOP2Inst <"v_subrev_u16", VOP_I16_I16_I16, null_frag, "v_sub_u16">; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 461 | defm V_MUL_LO_U16 : VOP2Inst <"v_mul_lo_u16", VOP_I16_I16_I16>; |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 462 | defm V_MAX_F16 : VOP2Inst <"v_max_f16", VOP_F16_F16_F16, fmaxnum>; |
| 463 | defm V_MIN_F16 : VOP2Inst <"v_min_f16", VOP_F16_F16_F16, fminnum>; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 464 | defm V_MAX_U16 : VOP2Inst <"v_max_u16", VOP_I16_I16_I16>; |
| 465 | defm V_MAX_I16 : VOP2Inst <"v_max_i16", VOP_I16_I16_I16>; |
| 466 | defm V_MIN_U16 : VOP2Inst <"v_min_u16", VOP_I16_I16_I16>; |
| 467 | defm V_MIN_I16 : VOP2Inst <"v_min_i16", VOP_I16_I16_I16>; |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 468 | |
| 469 | let Constraints = "$vdst = $src2", DisableEncoding="$src2", |
| 470 | isConvertibleToThreeAddress = 1 in { |
| 471 | defm V_MAC_F16 : VOP2Inst <"v_mac_f16", VOP_MAC_F16>; |
| 472 | } |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 473 | } // End isCommutable = 1 |
| 474 | |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 475 | } // End SubtargetPredicate = Has16BitInsts |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 476 | |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 477 | // Note: 16-bit instructions produce a 0 result in the high 16-bits. |
| 478 | multiclass Arithmetic_i16_Pats <SDPatternOperator op, Instruction inst> { |
| 479 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 480 | def : GCNPat< |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 481 | (op i16:$src0, i16:$src1), |
| 482 | (inst $src0, $src1) |
| 483 | >; |
| 484 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 485 | def : GCNPat< |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 486 | (i32 (zext (op i16:$src0, i16:$src1))), |
| 487 | (inst $src0, $src1) |
| 488 | >; |
| 489 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 490 | def : GCNPat< |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 491 | (i64 (zext (op i16:$src0, i16:$src1))), |
| 492 | (REG_SEQUENCE VReg_64, |
| 493 | (inst $src0, $src1), sub0, |
| 494 | (V_MOV_B32_e32 (i32 0)), sub1) |
| 495 | >; |
| 496 | |
| 497 | } |
| 498 | |
| 499 | multiclass Bits_OpsRev_i16_Pats <SDPatternOperator op, Instruction inst> { |
| 500 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 501 | def : GCNPat< |
Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 502 | (op i16:$src0, i16:$src1), |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 503 | (inst $src1, $src0) |
| 504 | >; |
| 505 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 506 | def : GCNPat< |
Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 507 | (i32 (zext (op i16:$src0, i16:$src1))), |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 508 | (inst $src1, $src0) |
| 509 | >; |
| 510 | |
| 511 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 512 | def : GCNPat< |
Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 513 | (i64 (zext (op i16:$src0, i16:$src1))), |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 514 | (REG_SEQUENCE VReg_64, |
| 515 | (inst $src1, $src0), sub0, |
| 516 | (V_MOV_B32_e32 (i32 0)), sub1) |
| 517 | >; |
| 518 | } |
| 519 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 520 | class ZExt_i16_i1_Pat <SDNode ext> : GCNPat < |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 521 | (i16 (ext i1:$src)), |
| 522 | (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src) |
| 523 | >; |
| 524 | |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 525 | let Predicates = [Has16BitInsts] in { |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 526 | |
Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 527 | defm : Arithmetic_i16_Pats<add, V_ADD_U16_e64>; |
| 528 | defm : Arithmetic_i16_Pats<mul, V_MUL_LO_U16_e64>; |
| 529 | defm : Arithmetic_i16_Pats<sub, V_SUB_U16_e64>; |
| 530 | defm : Arithmetic_i16_Pats<smin, V_MIN_I16_e64>; |
| 531 | defm : Arithmetic_i16_Pats<smax, V_MAX_I16_e64>; |
| 532 | defm : Arithmetic_i16_Pats<umin, V_MIN_U16_e64>; |
| 533 | defm : Arithmetic_i16_Pats<umax, V_MAX_U16_e64>; |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 534 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 535 | def : GCNPat < |
Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 536 | (and i16:$src0, i16:$src1), |
Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 537 | (V_AND_B32_e64 $src0, $src1) |
Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 538 | >; |
| 539 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 540 | def : GCNPat < |
Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 541 | (or i16:$src0, i16:$src1), |
Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 542 | (V_OR_B32_e64 $src0, $src1) |
Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 543 | >; |
| 544 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 545 | def : GCNPat < |
Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 546 | (xor i16:$src0, i16:$src1), |
Matt Arsenault | 27c0629 | 2016-12-09 06:19:12 +0000 | [diff] [blame] | 547 | (V_XOR_B32_e64 $src0, $src1) |
Tom Stellard | 01e65d2 | 2016-11-18 13:53:34 +0000 | [diff] [blame] | 548 | >; |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 549 | |
Matt Arsenault | 9416328 | 2016-12-22 16:36:25 +0000 | [diff] [blame] | 550 | defm : Bits_OpsRev_i16_Pats<shl, V_LSHLREV_B16_e64>; |
| 551 | defm : Bits_OpsRev_i16_Pats<srl, V_LSHRREV_B16_e64>; |
| 552 | defm : Bits_OpsRev_i16_Pats<sra, V_ASHRREV_I16_e64>; |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 553 | |
| 554 | def : ZExt_i16_i1_Pat<zext>; |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 555 | def : ZExt_i16_i1_Pat<anyext>; |
| 556 | |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 557 | def : GCNPat < |
Tom Stellard | d23de36 | 2016-11-15 21:25:56 +0000 | [diff] [blame] | 558 | (i16 (sext i1:$src)), |
| 559 | (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src) |
| 560 | >; |
| 561 | |
Matt Arsenault | af63524 | 2017-01-30 19:30:24 +0000 | [diff] [blame] | 562 | // Undo sub x, c -> add x, -c canonicalization since c is more likely |
| 563 | // an inline immediate than -c. |
| 564 | // TODO: Also do for 64-bit. |
Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 565 | def : GCNPat< |
Matt Arsenault | af63524 | 2017-01-30 19:30:24 +0000 | [diff] [blame] | 566 | (add i16:$src0, (i16 NegSubInlineConst16:$src1)), |
| 567 | (V_SUB_U16_e64 $src0, NegSubInlineConst16:$src1) |
| 568 | >; |
| 569 | |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 570 | } // End Predicates = [Has16BitInsts] |
Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 571 | |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 572 | //===----------------------------------------------------------------------===// |
| 573 | // SI |
| 574 | //===----------------------------------------------------------------------===// |
| 575 | |
| 576 | let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in { |
| 577 | |
| 578 | multiclass VOP2_Real_si <bits<6> op> { |
| 579 | def _si : |
| 580 | VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>, |
| 581 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; |
| 582 | } |
| 583 | |
| 584 | multiclass VOP2_Real_MADK_si <bits<6> op> { |
| 585 | def _si : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.SI>, |
| 586 | VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; |
| 587 | } |
| 588 | |
| 589 | multiclass VOP2_Real_e32_si <bits<6> op> { |
| 590 | def _e32_si : |
| 591 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>, |
| 592 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>; |
| 593 | } |
| 594 | |
| 595 | multiclass VOP2_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> { |
| 596 | def _e64_si : |
| 597 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>, |
| 598 | VOP3e_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; |
| 599 | } |
| 600 | |
| 601 | multiclass VOP2be_Real_e32e64_si <bits<6> op> : VOP2_Real_e32_si<op> { |
| 602 | def _e64_si : |
| 603 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>, |
| 604 | VOP3be_si <{1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; |
| 605 | } |
| 606 | |
| 607 | } // End AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" |
| 608 | |
| 609 | defm V_CNDMASK_B32 : VOP2_Real_e32e64_si <0x0>; |
| 610 | defm V_ADD_F32 : VOP2_Real_e32e64_si <0x3>; |
| 611 | defm V_SUB_F32 : VOP2_Real_e32e64_si <0x4>; |
| 612 | defm V_SUBREV_F32 : VOP2_Real_e32e64_si <0x5>; |
| 613 | defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_si <0x7>; |
| 614 | defm V_MUL_F32 : VOP2_Real_e32e64_si <0x8>; |
| 615 | defm V_MUL_I32_I24 : VOP2_Real_e32e64_si <0x9>; |
| 616 | defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_si <0xa>; |
| 617 | defm V_MUL_U32_U24 : VOP2_Real_e32e64_si <0xb>; |
| 618 | defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_si <0xc>; |
| 619 | defm V_MIN_F32 : VOP2_Real_e32e64_si <0xf>; |
| 620 | defm V_MAX_F32 : VOP2_Real_e32e64_si <0x10>; |
| 621 | defm V_MIN_I32 : VOP2_Real_e32e64_si <0x11>; |
| 622 | defm V_MAX_I32 : VOP2_Real_e32e64_si <0x12>; |
| 623 | defm V_MIN_U32 : VOP2_Real_e32e64_si <0x13>; |
| 624 | defm V_MAX_U32 : VOP2_Real_e32e64_si <0x14>; |
| 625 | defm V_LSHRREV_B32 : VOP2_Real_e32e64_si <0x16>; |
| 626 | defm V_ASHRREV_I32 : VOP2_Real_e32e64_si <0x18>; |
| 627 | defm V_LSHLREV_B32 : VOP2_Real_e32e64_si <0x1a>; |
| 628 | defm V_AND_B32 : VOP2_Real_e32e64_si <0x1b>; |
| 629 | defm V_OR_B32 : VOP2_Real_e32e64_si <0x1c>; |
| 630 | defm V_XOR_B32 : VOP2_Real_e32e64_si <0x1d>; |
| 631 | defm V_MAC_F32 : VOP2_Real_e32e64_si <0x1f>; |
| 632 | defm V_MADMK_F32 : VOP2_Real_MADK_si <0x20>; |
| 633 | defm V_MADAK_F32 : VOP2_Real_MADK_si <0x21>; |
| 634 | defm V_ADD_I32 : VOP2be_Real_e32e64_si <0x25>; |
| 635 | defm V_SUB_I32 : VOP2be_Real_e32e64_si <0x26>; |
| 636 | defm V_SUBREV_I32 : VOP2be_Real_e32e64_si <0x27>; |
| 637 | defm V_ADDC_U32 : VOP2be_Real_e32e64_si <0x28>; |
| 638 | defm V_SUBB_U32 : VOP2be_Real_e32e64_si <0x29>; |
| 639 | defm V_SUBBREV_U32 : VOP2be_Real_e32e64_si <0x2a>; |
| 640 | |
| 641 | defm V_READLANE_B32 : VOP2_Real_si <0x01>; |
Dmitry Preobrazhensky | 45db6503 | 2017-04-05 16:08:21 +0000 | [diff] [blame] | 642 | |
| 643 | let InOperandList = (ins SSrc_b32:$src0, SCSrc_b32:$src1) in { |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 644 | defm V_WRITELANE_B32 : VOP2_Real_si <0x02>; |
Dmitry Preobrazhensky | 45db6503 | 2017-04-05 16:08:21 +0000 | [diff] [blame] | 645 | } |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 646 | |
| 647 | defm V_MAC_LEGACY_F32 : VOP2_Real_e32e64_si <0x6>; |
| 648 | defm V_MIN_LEGACY_F32 : VOP2_Real_e32e64_si <0xd>; |
| 649 | defm V_MAX_LEGACY_F32 : VOP2_Real_e32e64_si <0xe>; |
| 650 | defm V_LSHR_B32 : VOP2_Real_e32e64_si <0x15>; |
| 651 | defm V_ASHR_I32 : VOP2_Real_e32e64_si <0x17>; |
| 652 | defm V_LSHL_B32 : VOP2_Real_e32e64_si <0x19>; |
| 653 | |
| 654 | defm V_BFM_B32 : VOP2_Real_e32e64_si <0x1e>; |
| 655 | defm V_BCNT_U32_B32 : VOP2_Real_e32e64_si <0x22>; |
| 656 | defm V_MBCNT_LO_U32_B32 : VOP2_Real_e32e64_si <0x23>; |
| 657 | defm V_MBCNT_HI_U32_B32 : VOP2_Real_e32e64_si <0x24>; |
| 658 | defm V_LDEXP_F32 : VOP2_Real_e32e64_si <0x2b>; |
| 659 | defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e32e64_si <0x2c>; |
| 660 | defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e32e64_si <0x2d>; |
| 661 | defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e32e64_si <0x2e>; |
| 662 | defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e32e64_si <0x2f>; |
| 663 | defm V_CVT_PK_U16_U32 : VOP2_Real_e32e64_si <0x30>; |
| 664 | defm V_CVT_PK_I16_I32 : VOP2_Real_e32e64_si <0x31>; |
| 665 | |
| 666 | |
| 667 | //===----------------------------------------------------------------------===// |
| 668 | // VI |
| 669 | //===----------------------------------------------------------------------===// |
| 670 | |
Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 671 | class VOP2_DPP <bits<6> op, VOP2_Pseudo ps, string OpName = ps.OpName, VOPProfile P = ps.Pfl> : |
| 672 | VOP_DPP <OpName, P> { |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 673 | let Defs = ps.Defs; |
| 674 | let Uses = ps.Uses; |
| 675 | let SchedRW = ps.SchedRW; |
| 676 | let hasSideEffects = ps.hasSideEffects; |
| 677 | |
| 678 | bits<8> vdst; |
| 679 | bits<8> src1; |
| 680 | let Inst{8-0} = 0xfa; //dpp |
| 681 | let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0); |
| 682 | let Inst{24-17} = !if(P.EmitDst, vdst{7-0}, 0); |
| 683 | let Inst{30-25} = op; |
| 684 | let Inst{31} = 0x0; //encoding |
| 685 | } |
| 686 | |
| 687 | let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in { |
| 688 | |
| 689 | multiclass VOP32_Real_vi <bits<10> op> { |
| 690 | def _vi : |
| 691 | VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>, |
| 692 | VOP3e_vi<op, !cast<VOP2_Pseudo>(NAME).Pfl>; |
| 693 | } |
| 694 | |
| 695 | multiclass VOP2_Real_MADK_vi <bits<6> op> { |
| 696 | def _vi : VOP2_Real<!cast<VOP2_Pseudo>(NAME), SIEncodingFamily.VI>, |
| 697 | VOP2_MADKe<op{5-0}, !cast<VOP2_Pseudo>(NAME).Pfl>; |
| 698 | } |
| 699 | |
| 700 | multiclass VOP2_Real_e32_vi <bits<6> op> { |
| 701 | def _e32_vi : |
| 702 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>, |
| 703 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>; |
| 704 | } |
| 705 | |
| 706 | multiclass VOP2_Real_e64_vi <bits<10> op> { |
| 707 | def _e64_vi : |
| 708 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>, |
| 709 | VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl>; |
| 710 | } |
| 711 | |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 712 | multiclass VOP2_Real_e64only_vi <bits<10> op> { |
| 713 | def _e64_vi : |
| 714 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>, |
| 715 | VOP3e_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> { |
| 716 | // Hack to stop printing _e64 |
| 717 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(NAME#"_e64"); |
| 718 | let OutOperandList = (outs VGPR_32:$vdst); |
| 719 | let AsmString = ps.Mnemonic # " " # ps.AsmOperands; |
| 720 | } |
| 721 | } |
| 722 | |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 723 | multiclass Base_VOP2_Real_e32e64_vi <bits<6> op> : |
| 724 | VOP2_Real_e32_vi<op>, |
| 725 | VOP2_Real_e64_vi<{0, 1, 0, 0, op{5-0}}>; |
| 726 | |
| 727 | } // End AssemblerPredicates = [isVI], DecoderNamespace = "VI" |
Matt Arsenault | b4493e9 | 2017-02-10 02:42:31 +0000 | [diff] [blame] | 728 | |
Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 729 | multiclass VOP2_SDWA_Real <bits<6> op> { |
| 730 | def _sdwa_vi : |
| 731 | VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, |
| 732 | VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>; |
| 733 | } |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 734 | |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 735 | multiclass VOP2_SDWA9_Real <bits<6> op> { |
| 736 | def _sdwa_gfx9 : |
Sam Kolton | 549c89d | 2017-06-21 08:53:38 +0000 | [diff] [blame] | 737 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, |
| 738 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl>; |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 739 | } |
| 740 | |
Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 741 | let AssemblerPredicates = [isVIOnly] in { |
| 742 | |
| 743 | multiclass VOP2be_Real_e32e64_vi_only <bits<6> op, string OpName, string AsmName> { |
| 744 | def _e32_vi : |
| 745 | VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.VI>, |
| 746 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> { |
| 747 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32"); |
| 748 | let AsmString = AsmName # ps.AsmOperands; |
| 749 | let DecoderNamespace = "VI"; |
| 750 | } |
| 751 | def _e64_vi : |
| 752 | VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.VI>, |
| 753 | VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> { |
| 754 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64"); |
| 755 | let AsmString = AsmName # ps.AsmOperands; |
| 756 | let DecoderNamespace = "VI"; |
| 757 | } |
| 758 | def _sdwa_vi : |
| 759 | VOP_SDWA_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>, |
| 760 | VOP2_SDWAe <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> { |
| 761 | VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa"); |
| 762 | let AsmString = AsmName # ps.AsmOperands; |
| 763 | } |
| 764 | def _dpp : |
| 765 | VOP2_DPP<op, !cast<VOP2_Pseudo>(OpName#"_e32"), AsmName>; |
Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 766 | } |
Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 767 | } |
| 768 | |
| 769 | let AssemblerPredicates = [isGFX9] in { |
| 770 | |
| 771 | multiclass VOP2be_Real_e32e64_gfx9 <bits<6> op, string OpName, string AsmName> { |
| 772 | def _e32_gfx9 : |
| 773 | VOP2_Real<!cast<VOP2_Pseudo>(OpName#"_e32"), SIEncodingFamily.GFX9>, |
| 774 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(OpName#"_e32").Pfl> { |
| 775 | VOP2_Pseudo ps = !cast<VOP2_Pseudo>(OpName#"_e32"); |
| 776 | let AsmString = AsmName # ps.AsmOperands; |
| 777 | let DecoderNamespace = "GFX9"; |
| 778 | } |
| 779 | def _e64_gfx9 : |
| 780 | VOP3_Real<!cast<VOP3_Pseudo>(OpName#"_e64"), SIEncodingFamily.GFX9>, |
| 781 | VOP3be_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(OpName#"_e64").Pfl> { |
| 782 | VOP3_Pseudo ps = !cast<VOP3_Pseudo>(OpName#"_e64"); |
| 783 | let AsmString = AsmName # ps.AsmOperands; |
| 784 | let DecoderNamespace = "GFX9"; |
| 785 | } |
| 786 | def _sdwa_gfx9 : |
| 787 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa")>, |
| 788 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa").Pfl> { |
| 789 | VOP2_SDWA_Pseudo ps = !cast<VOP2_SDWA_Pseudo>(OpName#"_sdwa"); |
| 790 | let AsmString = AsmName # ps.AsmOperands; |
| 791 | } |
| 792 | def _dpp_gfx9 : |
| 793 | VOP2_DPP<op, !cast<VOP2_Pseudo>(OpName#"_e32"), AsmName> { |
| 794 | let DecoderNamespace = "SDWA9"; |
| 795 | } |
| 796 | } |
| 797 | |
| 798 | multiclass VOP2_Real_e32e64_gfx9 <bits<6> op> { |
| 799 | def _e32_gfx9 : |
| 800 | VOP2_Real<!cast<VOP2_Pseudo>(NAME#"_e32"), SIEncodingFamily.GFX9>, |
| 801 | VOP2e<op{5-0}, !cast<VOP2_Pseudo>(NAME#"_e32").Pfl>{ |
| 802 | let DecoderNamespace = "GFX9"; |
| 803 | } |
| 804 | def _e64_gfx9 : |
| 805 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.GFX9>, |
| 806 | VOP3e_vi <{0, 1, 0, 0, op{5-0}}, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> { |
| 807 | let DecoderNamespace = "GFX9"; |
| 808 | } |
| 809 | def _sdwa_gfx9 : |
| 810 | VOP_SDWA9_Real <!cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa")>, |
| 811 | VOP2_SDWA9Ae <op{5-0}, !cast<VOP2_SDWA_Pseudo>(NAME#"_sdwa").Pfl> { |
| 812 | } |
| 813 | def _dpp_gfx9 : |
| 814 | VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")> { |
| 815 | let DecoderNamespace = "SDWA9"; |
| 816 | } |
| 817 | } |
| 818 | |
| 819 | } // AssemblerPredicates = [isGFX9] |
Sam Kolton | e66365e | 2016-12-27 10:06:42 +0000 | [diff] [blame] | 820 | |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 821 | multiclass VOP2_Real_e32e64_vi <bits<6> op> : |
Sam Kolton | f7659d71 | 2017-05-23 10:08:55 +0000 | [diff] [blame] | 822 | Base_VOP2_Real_e32e64_vi<op>, VOP2_SDWA_Real<op>, VOP2_SDWA9_Real<op> { |
Sam Kolton | a568e3d | 2016-12-22 12:57:41 +0000 | [diff] [blame] | 823 | // For now left dpp only for asm/dasm |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 824 | // TODO: add corresponding pseudo |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 825 | def _dpp : VOP2_DPP<op, !cast<VOP2_Pseudo>(NAME#"_e32")>; |
| 826 | } |
| 827 | |
| 828 | defm V_CNDMASK_B32 : Base_VOP2_Real_e32e64_vi <0x0>; |
| 829 | defm V_ADD_F32 : VOP2_Real_e32e64_vi <0x1>; |
| 830 | defm V_SUB_F32 : VOP2_Real_e32e64_vi <0x2>; |
| 831 | defm V_SUBREV_F32 : VOP2_Real_e32e64_vi <0x3>; |
| 832 | defm V_MUL_LEGACY_F32 : VOP2_Real_e32e64_vi <0x4>; |
| 833 | defm V_MUL_F32 : VOP2_Real_e32e64_vi <0x5>; |
| 834 | defm V_MUL_I32_I24 : VOP2_Real_e32e64_vi <0x6>; |
| 835 | defm V_MUL_HI_I32_I24 : VOP2_Real_e32e64_vi <0x7>; |
| 836 | defm V_MUL_U32_U24 : VOP2_Real_e32e64_vi <0x8>; |
| 837 | defm V_MUL_HI_U32_U24 : VOP2_Real_e32e64_vi <0x9>; |
| 838 | defm V_MIN_F32 : VOP2_Real_e32e64_vi <0xa>; |
| 839 | defm V_MAX_F32 : VOP2_Real_e32e64_vi <0xb>; |
| 840 | defm V_MIN_I32 : VOP2_Real_e32e64_vi <0xc>; |
| 841 | defm V_MAX_I32 : VOP2_Real_e32e64_vi <0xd>; |
| 842 | defm V_MIN_U32 : VOP2_Real_e32e64_vi <0xe>; |
| 843 | defm V_MAX_U32 : VOP2_Real_e32e64_vi <0xf>; |
| 844 | defm V_LSHRREV_B32 : VOP2_Real_e32e64_vi <0x10>; |
| 845 | defm V_ASHRREV_I32 : VOP2_Real_e32e64_vi <0x11>; |
| 846 | defm V_LSHLREV_B32 : VOP2_Real_e32e64_vi <0x12>; |
| 847 | defm V_AND_B32 : VOP2_Real_e32e64_vi <0x13>; |
| 848 | defm V_OR_B32 : VOP2_Real_e32e64_vi <0x14>; |
| 849 | defm V_XOR_B32 : VOP2_Real_e32e64_vi <0x15>; |
| 850 | defm V_MAC_F32 : VOP2_Real_e32e64_vi <0x16>; |
| 851 | defm V_MADMK_F32 : VOP2_Real_MADK_vi <0x17>; |
| 852 | defm V_MADAK_F32 : VOP2_Real_MADK_vi <0x18>; |
Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 853 | |
| 854 | defm V_ADD_U32 : VOP2be_Real_e32e64_vi_only <0x19, "V_ADD_I32", "v_add_u32">; |
| 855 | defm V_SUB_U32 : VOP2be_Real_e32e64_vi_only <0x1a, "V_SUB_I32", "v_sub_u32">; |
| 856 | defm V_SUBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1b, "V_SUBREV_I32", "v_subrev_u32">; |
| 857 | defm V_ADDC_U32 : VOP2be_Real_e32e64_vi_only <0x1c, "V_ADDC_U32", "v_addc_u32">; |
| 858 | defm V_SUBB_U32 : VOP2be_Real_e32e64_vi_only <0x1d, "V_SUBB_U32", "v_subb_u32">; |
| 859 | defm V_SUBBREV_U32 : VOP2be_Real_e32e64_vi_only <0x1e, "V_SUBBREV_U32", "v_subbrev_u32">; |
| 860 | |
| 861 | defm V_ADD_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x19, "V_ADD_I32", "v_add_co_u32">; |
| 862 | defm V_SUB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1a, "V_SUB_I32", "v_sub_co_u32">; |
| 863 | defm V_SUBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1b, "V_SUBREV_I32", "v_subrev_co_u32">; |
| 864 | defm V_ADDC_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1c, "V_ADDC_U32", "v_addc_co_u32">; |
| 865 | defm V_SUBB_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1d, "V_SUBB_U32", "v_subb_co_u32">; |
| 866 | defm V_SUBBREV_CO_U32 : VOP2be_Real_e32e64_gfx9 <0x1e, "V_SUBBREV_U32", "v_subbrev_co_u32">; |
| 867 | |
| 868 | defm V_ADD_U32 : VOP2_Real_e32e64_gfx9 <0x34>; |
| 869 | defm V_SUB_U32 : VOP2_Real_e32e64_gfx9 <0x35>; |
| 870 | defm V_SUBREV_U32 : VOP2_Real_e32e64_gfx9 <0x36>; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 871 | |
| 872 | defm V_READLANE_B32 : VOP32_Real_vi <0x289>; |
| 873 | defm V_WRITELANE_B32 : VOP32_Real_vi <0x28a>; |
| 874 | |
Dmitry Preobrazhensky | 167f8b6 | 2017-05-15 14:28:23 +0000 | [diff] [blame] | 875 | defm V_BFM_B32 : VOP2_Real_e64only_vi <0x293>; |
| 876 | defm V_BCNT_U32_B32 : VOP2_Real_e64only_vi <0x28b>; |
| 877 | defm V_MBCNT_LO_U32_B32 : VOP2_Real_e64only_vi <0x28c>; |
| 878 | defm V_MBCNT_HI_U32_B32 : VOP2_Real_e64only_vi <0x28d>; |
| 879 | defm V_LDEXP_F32 : VOP2_Real_e64only_vi <0x288>; |
| 880 | defm V_CVT_PKACCUM_U8_F32 : VOP2_Real_e64only_vi <0x1f0>; |
| 881 | defm V_CVT_PKNORM_I16_F32 : VOP2_Real_e64only_vi <0x294>; |
| 882 | defm V_CVT_PKNORM_U16_F32 : VOP2_Real_e64only_vi <0x295>; |
| 883 | defm V_CVT_PKRTZ_F16_F32 : VOP2_Real_e64only_vi <0x296>; |
| 884 | defm V_CVT_PK_U16_U32 : VOP2_Real_e64only_vi <0x297>; |
| 885 | defm V_CVT_PK_I16_I32 : VOP2_Real_e64only_vi <0x298>; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 886 | |
| 887 | defm V_ADD_F16 : VOP2_Real_e32e64_vi <0x1f>; |
| 888 | defm V_SUB_F16 : VOP2_Real_e32e64_vi <0x20>; |
| 889 | defm V_SUBREV_F16 : VOP2_Real_e32e64_vi <0x21>; |
| 890 | defm V_MUL_F16 : VOP2_Real_e32e64_vi <0x22>; |
| 891 | defm V_MAC_F16 : VOP2_Real_e32e64_vi <0x23>; |
| 892 | defm V_MADMK_F16 : VOP2_Real_MADK_vi <0x24>; |
| 893 | defm V_MADAK_F16 : VOP2_Real_MADK_vi <0x25>; |
| 894 | defm V_ADD_U16 : VOP2_Real_e32e64_vi <0x26>; |
| 895 | defm V_SUB_U16 : VOP2_Real_e32e64_vi <0x27>; |
| 896 | defm V_SUBREV_U16 : VOP2_Real_e32e64_vi <0x28>; |
| 897 | defm V_MUL_LO_U16 : VOP2_Real_e32e64_vi <0x29>; |
| 898 | defm V_LSHLREV_B16 : VOP2_Real_e32e64_vi <0x2a>; |
| 899 | defm V_LSHRREV_B16 : VOP2_Real_e32e64_vi <0x2b>; |
Matt Arsenault | 55e7d65 | 2016-12-16 17:40:11 +0000 | [diff] [blame] | 900 | defm V_ASHRREV_I16 : VOP2_Real_e32e64_vi <0x2c>; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 901 | defm V_MAX_F16 : VOP2_Real_e32e64_vi <0x2d>; |
| 902 | defm V_MIN_F16 : VOP2_Real_e32e64_vi <0x2e>; |
| 903 | defm V_MAX_U16 : VOP2_Real_e32e64_vi <0x2f>; |
| 904 | defm V_MAX_I16 : VOP2_Real_e32e64_vi <0x30>; |
| 905 | defm V_MIN_U16 : VOP2_Real_e32e64_vi <0x31>; |
| 906 | defm V_MIN_I16 : VOP2_Real_e32e64_vi <0x32>; |
| 907 | defm V_LDEXP_F16 : VOP2_Real_e32e64_vi <0x33>; |
| 908 | |
| 909 | let SubtargetPredicate = isVI in { |
| 910 | |
| 911 | // Aliases to simplify matching of floating-point instructions that |
| 912 | // are VOP2 on SI and VOP3 on VI. |
Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 913 | class SI2_VI3Alias <string name, VOP3_Real inst> : InstAlias < |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 914 | name#" $dst, $src0, $src1", |
Sam Kolton | 4685b70a | 2017-07-18 14:23:26 +0000 | [diff] [blame] | 915 | !if(inst.Pfl.HasOMod, |
| 916 | (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0, 0), |
| 917 | (inst VGPR_32:$dst, 0, VCSrc_f32:$src0, 0, VCSrc_f32:$src1, 0)) |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 918 | >, PredicateControl { |
| 919 | let UseInstAsmMatchConverter = 0; |
| 920 | let AsmVariantName = AMDGPUAsmVariants.VOP3; |
| 921 | } |
| 922 | |
| 923 | def : SI2_VI3Alias <"v_ldexp_f32", V_LDEXP_F32_e64_vi>; |
| 924 | def : SI2_VI3Alias <"v_cvt_pkaccum_u8_f32", V_CVT_PKACCUM_U8_F32_e64_vi>; |
| 925 | def : SI2_VI3Alias <"v_cvt_pknorm_i16_f32", V_CVT_PKNORM_I16_F32_e64_vi>; |
| 926 | def : SI2_VI3Alias <"v_cvt_pknorm_u16_f32", V_CVT_PKNORM_U16_F32_e64_vi>; |
| 927 | def : SI2_VI3Alias <"v_cvt_pkrtz_f16_f32", V_CVT_PKRTZ_F16_F32_e64_vi>; |
| 928 | |
| 929 | } // End SubtargetPredicate = isVI |