blob: 0a92cd176541d9d6a1b67d90297bb7eb2a4abe37 [file] [log] [blame]
Eugene Zelenko59e12822017-08-08 00:47:13 +00001//===- SIMachineFunctionInfo.cpp - SI Machine Function Info ---------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Tom Stellard75aadc22012-12-11 21:25:42 +00008//===----------------------------------------------------------------------===//
9
Tom Stellard75aadc22012-12-11 21:25:42 +000010#include "SIMachineFunctionInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000011#include "AMDGPUArgumentUsageInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000012#include "AMDGPUSubtarget.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000013#include "SIRegisterInfo.h"
14#include "Utils/AMDGPUBaseInfo.h"
15#include "llvm/ADT/Optional.h"
16#include "llvm/CodeGen/MachineBasicBlock.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000018#include "llvm/CodeGen/MachineFunction.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000020#include "llvm/IR/CallingConv.h"
Tom Stellardeba61072014-05-02 15:41:42 +000021#include "llvm/IR/Function.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000022#include <cassert>
23#include <vector>
Tom Stellardc149dc02013-11-27 21:23:35 +000024
25#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000026
27using namespace llvm;
28
29SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000030 : AMDGPUMachineFunction(MF),
Jan Sjodin312ccf72017-09-14 20:53:51 +000031 BufferPSV(*(MF.getSubtarget().getInstrInfo())),
32 ImagePSV(*(MF.getSubtarget().getInstrInfo())),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000033 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000034 DispatchPtr(false),
35 QueuePtr(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000036 KernargSegmentPtr(false),
Matt Arsenault8d718dc2016-07-22 17:01:30 +000037 DispatchID(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000038 FlatScratchInit(false),
39 GridWorkgroupCountX(false),
40 GridWorkgroupCountY(false),
41 GridWorkgroupCountZ(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000042 WorkGroupIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000043 WorkGroupIDY(false),
44 WorkGroupIDZ(false),
45 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000046 PrivateSegmentWaveByteOffset(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000047 WorkItemIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000048 WorkItemIDY(false),
Tom Stellard2f3f9852017-01-25 01:25:13 +000049 WorkItemIDZ(false),
Matt Arsenault817c2532017-08-03 23:12:44 +000050 ImplicitBufferPtr(false),
Tim Renouf13229152017-09-29 09:49:35 +000051 ImplicitArgPtr(false),
52 GITPtrHigh(0xffffffff) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000053 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault49affb82015-11-25 20:55:12 +000054 const Function *F = MF.getFunction();
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000055 FlatWorkGroupSizes = ST.getFlatWorkGroupSizes(*F);
56 WavesPerEU = ST.getWavesPerEU(*F);
Matt Arsenault49affb82015-11-25 20:55:12 +000057
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000058 if (!isEntryFunction()) {
59 // Non-entry functions have no special inputs for now, other registers
60 // required for scratch access.
61 ScratchRSrcReg = AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3;
62 ScratchWaveOffsetReg = AMDGPU::SGPR4;
63 FrameOffsetReg = AMDGPU::SGPR5;
Matt Arsenaultf28683c2017-06-26 17:53:59 +000064 StackPtrOffsetReg = AMDGPU::SGPR32;
Matt Arsenault1cc47f82017-07-18 16:44:56 +000065
Matt Arsenault8623e8d2017-08-03 23:00:29 +000066 ArgInfo.PrivateSegmentBuffer =
67 ArgDescriptor::createRegister(ScratchRSrcReg);
68 ArgInfo.PrivateSegmentWaveByteOffset =
69 ArgDescriptor::createRegister(ScratchWaveOffsetReg);
70
Matt Arsenault9166ce82017-07-28 15:52:08 +000071 if (F->hasFnAttribute("amdgpu-implicitarg-ptr"))
72 ImplicitArgPtr = true;
73 } else {
74 if (F->hasFnAttribute("amdgpu-implicitarg-ptr"))
75 KernargSegmentPtr = true;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000076 }
Marek Olsakfccabaf2016-01-13 11:45:36 +000077
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000078 CallingConv::ID CC = F->getCallingConv();
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000079 if (CC == CallingConv::AMDGPU_KERNEL || CC == CallingConv::SPIR_KERNEL) {
Matt Arsenault9166ce82017-07-28 15:52:08 +000080 if (!F->arg_empty())
81 KernargSegmentPtr = true;
Tom Stellardf110f8f2016-04-14 16:27:03 +000082 WorkGroupIDX = true;
83 WorkItemIDX = true;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000084 } else if (CC == CallingConv::AMDGPU_PS) {
85 PSInputAddr = AMDGPU::getInitialPSInputAddr(*F);
Tom Stellardf110f8f2016-04-14 16:27:03 +000086 }
Matt Arsenault49affb82015-11-25 20:55:12 +000087
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000088 if (ST.debuggerEmitPrologue()) {
89 // Enable everything.
Matt Arsenaulte15855d2017-07-17 22:35:50 +000090 WorkGroupIDX = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000091 WorkGroupIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000092 WorkGroupIDZ = true;
Matt Arsenaulte15855d2017-07-17 22:35:50 +000093 WorkItemIDX = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000094 WorkItemIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000095 WorkItemIDZ = true;
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000096 } else {
Matt Arsenaulte15855d2017-07-17 22:35:50 +000097 if (F->hasFnAttribute("amdgpu-work-group-id-x"))
98 WorkGroupIDX = true;
99
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000100 if (F->hasFnAttribute("amdgpu-work-group-id-y"))
101 WorkGroupIDY = true;
102
103 if (F->hasFnAttribute("amdgpu-work-group-id-z"))
104 WorkGroupIDZ = true;
105
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000106 if (F->hasFnAttribute("amdgpu-work-item-id-x"))
107 WorkItemIDX = true;
108
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000109 if (F->hasFnAttribute("amdgpu-work-item-id-y"))
110 WorkItemIDY = true;
111
112 if (F->hasFnAttribute("amdgpu-work-item-id-z"))
113 WorkItemIDZ = true;
114 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000115
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000116 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000117 bool MaySpill = ST.isVGPRSpillingEnabled(*F);
Matt Arsenault1cc47f82017-07-18 16:44:56 +0000118 bool HasStackObjects = FrameInfo.hasStackObjects();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000119
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000120 if (isEntryFunction()) {
121 // X, XY, and XYZ are the only supported combinations, so make sure Y is
122 // enabled if Z is.
123 if (WorkItemIDZ)
124 WorkItemIDY = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000125
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000126 if (HasStackObjects || MaySpill) {
127 PrivateSegmentWaveByteOffset = true;
128
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000129 // HS and GS always have the scratch wave offset in SGPR5 on GFX9.
130 if (ST.getGeneration() >= AMDGPUSubtarget::GFX9 &&
131 (CC == CallingConv::AMDGPU_HS || CC == CallingConv::AMDGPU_GS))
132 ArgInfo.PrivateSegmentWaveByteOffset
133 = ArgDescriptor::createRegister(AMDGPU::SGPR5);
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000134 }
Marek Olsak584d2c02017-05-04 22:25:20 +0000135 }
136
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000137 bool IsCOV2 = ST.isAmdCodeObjectV2(MF);
138 if (IsCOV2) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000139 if (HasStackObjects || MaySpill)
140 PrivateSegmentBuffer = true;
141
142 if (F->hasFnAttribute("amdgpu-dispatch-ptr"))
143 DispatchPtr = true;
Matt Arsenault48ab5262016-04-25 19:27:18 +0000144
145 if (F->hasFnAttribute("amdgpu-queue-ptr"))
146 QueuePtr = true;
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000147
148 if (F->hasFnAttribute("amdgpu-dispatch-id"))
149 DispatchID = true;
Tom Stellard2f3f9852017-01-25 01:25:13 +0000150 } else if (ST.isMesaGfxShader(MF)) {
151 if (HasStackObjects || MaySpill)
Matt Arsenault10fc0622017-06-26 03:01:31 +0000152 ImplicitBufferPtr = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000153 }
154
Matt Arsenault23e4df62017-07-14 00:11:13 +0000155 if (F->hasFnAttribute("amdgpu-kernarg-segment-ptr"))
156 KernargSegmentPtr = true;
157
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000158 if (ST.hasFlatAddressSpace() && isEntryFunction() && IsCOV2) {
159 // TODO: This could be refined a lot. The attribute is a poor way of
160 // detecting calls that may require it before argument lowering.
161 if (HasStackObjects || F->hasFnAttribute("amdgpu-flat-scratch"))
162 FlatScratchInit = true;
163 }
Tim Renouf13229152017-09-29 09:49:35 +0000164
165 Attribute A = F->getFnAttribute("amdgpu-git-ptr-high");
166 StringRef S = A.getValueAsString();
167 if (!S.empty())
168 S.consumeInteger(0, GITPtrHigh);
Matt Arsenault49affb82015-11-25 20:55:12 +0000169}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000170
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000171unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
172 const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000173 ArgInfo.PrivateSegmentBuffer =
174 ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
175 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000176 NumUserSGPRs += 4;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000177 return ArgInfo.PrivateSegmentBuffer.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000178}
179
180unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000181 ArgInfo.DispatchPtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
182 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000183 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000184 return ArgInfo.DispatchPtr.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000185}
186
187unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000188 ArgInfo.QueuePtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
189 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000190 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000191 return ArgInfo.QueuePtr.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000192}
193
194unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000195 ArgInfo.KernargSegmentPtr
196 = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
197 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000198 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000199 return ArgInfo.KernargSegmentPtr.getRegister();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000200}
201
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000202unsigned SIMachineFunctionInfo::addDispatchID(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000203 ArgInfo.DispatchID = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
204 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000205 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000206 return ArgInfo.DispatchID.getRegister();
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000207}
208
Matt Arsenault296b8492016-02-12 06:31:30 +0000209unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000210 ArgInfo.FlatScratchInit = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
211 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault296b8492016-02-12 06:31:30 +0000212 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000213 return ArgInfo.FlatScratchInit.getRegister();
Matt Arsenault296b8492016-02-12 06:31:30 +0000214}
215
Matt Arsenault10fc0622017-06-26 03:01:31 +0000216unsigned SIMachineFunctionInfo::addImplicitBufferPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000217 ArgInfo.ImplicitBufferPtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
218 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Tom Stellard2f3f9852017-01-25 01:25:13 +0000219 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000220 return ArgInfo.ImplicitBufferPtr.getRegister();
Tom Stellard2f3f9852017-01-25 01:25:13 +0000221}
222
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000223static bool isCalleeSavedReg(const MCPhysReg *CSRegs, MCPhysReg Reg) {
224 for (unsigned I = 0; CSRegs[I]; ++I) {
225 if (CSRegs[I] == Reg)
226 return true;
227 }
228
229 return false;
230}
231
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000232/// Reserve a slice of a VGPR to support spilling for FrameIndex \p FI.
233bool SIMachineFunctionInfo::allocateSGPRSpillToVGPR(MachineFunction &MF,
234 int FI) {
235 std::vector<SpilledReg> &SpillLanes = SGPRToVGPRSpills[FI];
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +0000236
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000237 // This has already been allocated.
238 if (!SpillLanes.empty())
239 return true;
240
241 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000242 const SIRegisterInfo *TRI = ST.getRegisterInfo();
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000243 MachineFrameInfo &FrameInfo = MF.getFrameInfo();
244 MachineRegisterInfo &MRI = MF.getRegInfo();
245 unsigned WaveSize = ST.getWavefrontSize();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000246
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000247 unsigned Size = FrameInfo.getObjectSize(FI);
248 assert(Size >= 4 && Size <= 64 && "invalid sgpr spill size");
249 assert(TRI->spillSGPRToVGPR() && "not spilling SGPRs to VGPRs");
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000250
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000251 int NumLanes = Size / 4;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000252
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000253 const MCPhysReg *CSRegs = TRI->getCalleeSavedRegs(&MF);
254
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000255 // Make sure to handle the case where a wide SGPR spill may span between two
256 // VGPRs.
257 for (int I = 0; I < NumLanes; ++I, ++NumVGPRSpillLanes) {
258 unsigned LaneVGPR;
259 unsigned VGPRIndex = (NumVGPRSpillLanes % WaveSize);
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000260
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000261 if (VGPRIndex == 0) {
262 LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass, MF);
263 if (LaneVGPR == AMDGPU::NoRegister) {
Tim Renouf6cb007f2017-09-11 08:31:32 +0000264 // We have no VGPRs left for spilling SGPRs. Reset because we will not
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000265 // partially spill the SGPR to VGPRs.
266 SGPRToVGPRSpills.erase(FI);
267 NumVGPRSpillLanes -= I;
268 return false;
269 }
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000270
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000271 Optional<int> CSRSpillFI;
272 if (FrameInfo.hasCalls() && CSRegs && isCalleeSavedReg(CSRegs, LaneVGPR)) {
273 // TODO: Should this be a CreateSpillStackObject? This is technically a
274 // weird CSR spill.
275 CSRSpillFI = FrameInfo.CreateStackObject(4, 4, false);
276 }
277
278 SpillVGPRs.push_back(SGPRSpillVGPRCSR(LaneVGPR, CSRSpillFI));
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000279
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000280 // Add this register as live-in to all blocks to avoid machine verifer
281 // complaining about use of an undefined physical register.
282 for (MachineBasicBlock &BB : MF)
283 BB.addLiveIn(LaneVGPR);
284 } else {
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000285 LaneVGPR = SpillVGPRs.back().VGPR;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000286 }
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000287
288 SpillLanes.push_back(SpilledReg(LaneVGPR, VGPRIndex));
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000289 }
290
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000291 return true;
292}
293
294void SIMachineFunctionInfo::removeSGPRToVGPRFrameIndices(MachineFrameInfo &MFI) {
295 for (auto &R : SGPRToVGPRSpills)
296 MFI.RemoveStackObject(R.first);
Tom Stellardc149dc02013-11-27 21:23:35 +0000297}