blob: 2ccf4c4785bb99a1241286ad4fcba7fcb1a7c69a [file] [log] [blame]
David Greene509be1f2010-02-09 23:52:19 +00001//======- X86InstrFragmentsSIMD.td - x86 ISA -------------*- tablegen -*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// MMX Pattern Fragments
16//===----------------------------------------------------------------------===//
17
Dale Johannesendd224d22010-09-30 23:57:10 +000018def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
19def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000020
21//===----------------------------------------------------------------------===//
22// SSE specific DAG Nodes.
23//===----------------------------------------------------------------------===//
24
25def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
26 SDTCisFP<0>, SDTCisInt<2> ]>;
27def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
28 SDTCisFP<1>, SDTCisVT<3, i8>]>;
29
30def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
31def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
32def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
33 [SDNPCommutative, SDNPAssociative]>;
34def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
35 [SDNPCommutative, SDNPAssociative]>;
36def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
37 [SDNPCommutative, SDNPAssociative]>;
38def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
39def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
40def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000041def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
David Greene03264ef2010-07-12 23:41:28 +000042def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
43def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Stuart Hastingsbe605492011-06-03 23:53:54 +000044def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>;
45def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
David Greene03264ef2010-07-12 23:41:28 +000046def X86pshufb : SDNode<"X86ISD::PSHUFB",
47 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000049def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000050 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000051 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +000052def X86psignb : SDNode<"X86ISD::PSIGNB",
Nate Begeman97b72c92010-12-17 22:55:37 +000053 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
54 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +000055def X86psignw : SDNode<"X86ISD::PSIGNW",
Nate Begeman97b72c92010-12-17 22:55:37 +000056 SDTypeProfile<1, 2, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
57 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +000058def X86psignd : SDNode<"X86ISD::PSIGND",
Nate Begeman97b72c92010-12-17 22:55:37 +000059 SDTypeProfile<1, 2, [SDTCisVT<0, v4i32>, SDTCisSameAs<0,1>,
60 SDTCisSameAs<0,2>]>>;
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +000061def X86pblendv : SDNode<"X86ISD::PBLENDVB",
Nate Begeman4b9db072010-12-20 22:04:24 +000062 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
63 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>]>>;
David Greene03264ef2010-07-12 23:41:28 +000064def X86pextrb : SDNode<"X86ISD::PEXTRB",
65 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
66def X86pextrw : SDNode<"X86ISD::PEXTRW",
67 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
68def X86pinsrb : SDNode<"X86ISD::PINSRB",
69 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
70 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
71def X86pinsrw : SDNode<"X86ISD::PINSRW",
72 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
73 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
74def X86insrtps : SDNode<"X86ISD::INSERTPS",
75 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
76 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
77def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
78 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
79def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +000080 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
David Greene03264ef2010-07-12 23:41:28 +000081def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
82def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
83def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
84def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
85def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
86def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
87def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
88def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
89def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
90def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
91def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
92def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
93
94def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000095 SDTCisVec<1>,
96 SDTCisSameAs<2, 1>]>;
David Greene03264ef2010-07-12 23:41:28 +000097def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +000098def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
David Greene03264ef2010-07-12 23:41:28 +000099
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000100// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
101// translated into one of the target nodes below during lowering.
102// Note: this is a work in progress...
103def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
104def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
105 SDTCisSameAs<0,2>]>;
106
107def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
108 SDTCisSameAs<0,1>, SDTCisInt<2>]>;
109def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
110 SDTCisSameAs<0,2>, SDTCisInt<3>]>;
111
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000112def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>;
113
114def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
115def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
116def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
117
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000118def X86Shufpd : SDNode<"X86ISD::SHUFPD", SDTShuff3OpI>;
119def X86Shufps : SDNode<"X86ISD::SHUFPS", SDTShuff3OpI>;
120
121def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
122def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
123def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
124
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000125def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
126def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
127
128def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000129def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000130def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000131def X86Movhlpd : SDNode<"X86ISD::MOVHLPD", SDTShuff2Op>;
132
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000133def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
134def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000135
Bruno Cardoso Lopesf8fe47b2011-07-26 22:03:40 +0000136def X86Unpcklps : SDNode<"X86ISD::UNPCKLPS", SDTShuff2Op>;
137def X86Unpcklpd : SDNode<"X86ISD::UNPCKLPD", SDTShuff2Op>;
David Greenedd567b22011-03-02 17:23:43 +0000138def X86Unpcklpsy : SDNode<"X86ISD::VUNPCKLPSY", SDTShuff2Op>;
139def X86Unpcklpdy : SDNode<"X86ISD::VUNPCKLPDY", SDTShuff2Op>;
Bruno Cardoso Lopesf8fe47b2011-07-26 22:03:40 +0000140
141def X86Unpckhps : SDNode<"X86ISD::UNPCKHPS", SDTShuff2Op>;
142def X86Unpckhpd : SDNode<"X86ISD::UNPCKHPD", SDTShuff2Op>;
143def X86Unpckhpsy : SDNode<"X86ISD::VUNPCKHPSY", SDTShuff2Op>;
144def X86Unpckhpdy : SDNode<"X86ISD::VUNPCKHPDY", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000145
146def X86Punpcklbw : SDNode<"X86ISD::PUNPCKLBW", SDTShuff2Op>;
147def X86Punpcklwd : SDNode<"X86ISD::PUNPCKLWD", SDTShuff2Op>;
148def X86Punpckldq : SDNode<"X86ISD::PUNPCKLDQ", SDTShuff2Op>;
149def X86Punpcklqdq : SDNode<"X86ISD::PUNPCKLQDQ", SDTShuff2Op>;
150
151def X86Punpckhbw : SDNode<"X86ISD::PUNPCKHBW", SDTShuff2Op>;
152def X86Punpckhwd : SDNode<"X86ISD::PUNPCKHWD", SDTShuff2Op>;
153def X86Punpckhdq : SDNode<"X86ISD::PUNPCKHDQ", SDTShuff2Op>;
154def X86Punpckhqdq : SDNode<"X86ISD::PUNPCKHQDQ", SDTShuff2Op>;
155
Bruno Cardoso Lopes27a30a72011-07-27 00:56:34 +0000156def X86VPermilps : SDNode<"X86ISD::VPERMILPS", SDTShuff2OpI>;
157def X86VPermilpsy : SDNode<"X86ISD::VPERMILPSY", SDTShuff2OpI>;
158def X86VPermilpd : SDNode<"X86ISD::VPERMILPD", SDTShuff2OpI>;
159def X86VPermilpdy : SDNode<"X86ISD::VPERMILPDY", SDTShuff2OpI>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000160
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000161def X86VPerm2f128 : SDNode<"X86ISD::VPERM2F128", SDTShuff3OpI>;
162
David Greene03264ef2010-07-12 23:41:28 +0000163//===----------------------------------------------------------------------===//
164// SSE Complex Patterns
165//===----------------------------------------------------------------------===//
166
167// These are 'extloads' from a scalar to the low element of a vector, zeroing
168// the top elements. These are used for the SSE 'ss' and 'sd' instruction
169// forms.
170def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000171 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
172 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000173def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000174 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
175 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000176
177def ssmem : Operand<v4f32> {
178 let PrintMethod = "printf32mem";
179 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
180 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000181 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000182}
183def sdmem : Operand<v2f64> {
184 let PrintMethod = "printf64mem";
185 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
186 let ParserMatchClass = X86MemAsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000187 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000188}
189
190//===----------------------------------------------------------------------===//
191// SSE pattern fragments
192//===----------------------------------------------------------------------===//
193
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000194// 128-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000195def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
196def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
197def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
198def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
199
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000200// 256-bit load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000201def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
202def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
203def loadv8i32 : PatFrag<(ops node:$ptr), (v8i32 (load node:$ptr))>;
204def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
205
206// Like 'store', but always requires vector alignment.
207def alignedstore : PatFrag<(ops node:$val, node:$ptr),
208 (store node:$val, node:$ptr), [{
209 return cast<StoreSDNode>(N)->getAlignment() >= 16;
210}]>;
211
212// Like 'load', but always requires vector alignment.
213def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
214 return cast<LoadSDNode>(N)->getAlignment() >= 16;
215}]>;
216
217def alignedloadfsf32 : PatFrag<(ops node:$ptr),
218 (f32 (alignedload node:$ptr))>;
219def alignedloadfsf64 : PatFrag<(ops node:$ptr),
220 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000221
222// 128-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000223def alignedloadv4f32 : PatFrag<(ops node:$ptr),
224 (v4f32 (alignedload node:$ptr))>;
225def alignedloadv2f64 : PatFrag<(ops node:$ptr),
226 (v2f64 (alignedload node:$ptr))>;
227def alignedloadv4i32 : PatFrag<(ops node:$ptr),
228 (v4i32 (alignedload node:$ptr))>;
229def alignedloadv2i64 : PatFrag<(ops node:$ptr),
230 (v2i64 (alignedload node:$ptr))>;
231
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000232// 256-bit aligned load pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000233def alignedloadv8f32 : PatFrag<(ops node:$ptr),
234 (v8f32 (alignedload node:$ptr))>;
235def alignedloadv4f64 : PatFrag<(ops node:$ptr),
236 (v4f64 (alignedload node:$ptr))>;
237def alignedloadv8i32 : PatFrag<(ops node:$ptr),
238 (v8i32 (alignedload node:$ptr))>;
239def alignedloadv4i64 : PatFrag<(ops node:$ptr),
240 (v4i64 (alignedload node:$ptr))>;
241
242// Like 'load', but uses special alignment checks suitable for use in
243// memory operands in most SSE instructions, which are required to
244// be naturally aligned on some targets but not on others. If the subtarget
245// allows unaligned accesses, match any load, though this may require
246// setting a feature bit in the processor (on startup, for example).
247// Opteron 10h and later implement such a feature.
248def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
249 return Subtarget->hasVectorUAMem()
250 || cast<LoadSDNode>(N)->getAlignment() >= 16;
251}]>;
252
253def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
254def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000255
256// 128-bit memop pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000257def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
258def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
259def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
260def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Dale Johannesen1eea3512010-09-13 21:15:43 +0000261def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000262def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
263
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000264// 256-bit memop pattern fragments
Bruno Cardoso Lopes9de0ca72010-07-19 23:32:44 +0000265def memopv32i8 : PatFrag<(ops node:$ptr), (v32i8 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000266def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>;
267def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>;
Bruno Cardoso Lopes3d6a3a02010-08-06 20:03:27 +0000268def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>;
269def memopv8i32 : PatFrag<(ops node:$ptr), (v8i32 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000270
271// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
272// 16-byte boundary.
273// FIXME: 8 byte alignment for mmx reads is not required
274def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
275 return cast<LoadSDNode>(N)->getAlignment() >= 8;
276}]>;
277
Dale Johannesendd224d22010-09-30 23:57:10 +0000278def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000279
280// MOVNT Support
281// Like 'store', but requires the non-temporal bit to be set
282def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
283 (st node:$val, node:$ptr), [{
284 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
285 return ST->isNonTemporal();
286 return false;
287}]>;
288
289def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
290 (st node:$val, node:$ptr), [{
291 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
292 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
293 ST->getAddressingMode() == ISD::UNINDEXED &&
294 ST->getAlignment() >= 16;
295 return false;
296}]>;
297
298def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
299 (st node:$val, node:$ptr), [{
300 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
301 return ST->isNonTemporal() &&
302 ST->getAlignment() < 16;
303 return false;
304}]>;
305
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000306// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000307def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
308def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
309def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
310def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
311def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
312def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
313
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000314// 256-bit bitconvert pattern fragments
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000315def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000316def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000317
David Greene03264ef2010-07-12 23:41:28 +0000318def vzmovl_v2i64 : PatFrag<(ops node:$src),
319 (bitconvert (v2i64 (X86vzmovl
320 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
321def vzmovl_v4i32 : PatFrag<(ops node:$src),
322 (bitconvert (v4i32 (X86vzmovl
323 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
324
325def vzload_v2i64 : PatFrag<(ops node:$src),
326 (bitconvert (v2i64 (X86vzload node:$src)))>;
327
328
329def fp32imm0 : PatLeaf<(f32 fpimm), [{
330 return N->isExactlyValue(+0.0);
331}]>;
332
333// BYTE_imm - Transform bit immediates into byte immediates.
334def BYTE_imm : SDNodeXForm<imm, [{
335 // Transformation function: imm >> 3
336 return getI32Imm(N->getZExtValue() >> 3);
337}]>;
338
339// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
340// SHUFP* etc. imm.
341def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
342 return getI8Imm(X86::getShuffleSHUFImmediate(N));
343}]>;
344
345// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
346// PSHUFHW imm.
347def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
348 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
349}]>;
350
351// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
352// PSHUFLW imm.
353def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
354 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
355}]>;
356
357// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
358// a PALIGNR imm.
359def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
360 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
361}]>;
362
David Greenec4da1102011-02-03 15:50:00 +0000363// EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index
364// to VEXTRACTF128 imm.
365def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{
366 return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N));
367}]>;
368
Bruno Cardoso Lopesdb5fb912011-07-27 00:56:27 +0000369// INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to
David Greene653f1ee2011-02-04 16:08:29 +0000370// VINSERTF128 imm.
371def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{
372 return getI8Imm(X86::getInsertVINSERTF128Immediate(N));
373}]>;
374
David Greene03264ef2010-07-12 23:41:28 +0000375def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
376 (vector_shuffle node:$lhs, node:$rhs), [{
377 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
378 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
379}]>;
380
381def movddup : PatFrag<(ops node:$lhs, node:$rhs),
382 (vector_shuffle node:$lhs, node:$rhs), [{
383 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
384}]>;
385
386def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
387 (vector_shuffle node:$lhs, node:$rhs), [{
388 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
389}]>;
390
391def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
392 (vector_shuffle node:$lhs, node:$rhs), [{
393 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
394}]>;
395
396def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
397 (vector_shuffle node:$lhs, node:$rhs), [{
398 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
399}]>;
400
401def movlp : PatFrag<(ops node:$lhs, node:$rhs),
402 (vector_shuffle node:$lhs, node:$rhs), [{
403 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
404}]>;
405
406def movl : PatFrag<(ops node:$lhs, node:$rhs),
407 (vector_shuffle node:$lhs, node:$rhs), [{
408 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
409}]>;
410
David Greene03264ef2010-07-12 23:41:28 +0000411def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
412 (vector_shuffle node:$lhs, node:$rhs), [{
413 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
414}]>;
415
416def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
417 (vector_shuffle node:$lhs, node:$rhs), [{
418 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
419}]>;
420
David Greene03264ef2010-07-12 23:41:28 +0000421def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
422 (vector_shuffle node:$lhs, node:$rhs), [{
423 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
424}], SHUFFLE_get_shuf_imm>;
425
426def shufp : PatFrag<(ops node:$lhs, node:$rhs),
427 (vector_shuffle node:$lhs, node:$rhs), [{
428 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
429}], SHUFFLE_get_shuf_imm>;
430
431def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
432 (vector_shuffle node:$lhs, node:$rhs), [{
433 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
434}], SHUFFLE_get_pshufhw_imm>;
435
436def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
437 (vector_shuffle node:$lhs, node:$rhs), [{
438 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
439}], SHUFFLE_get_pshuflw_imm>;
440
David Greenec4da1102011-02-03 15:50:00 +0000441def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index),
442 (extract_subvector node:$bigvec,
443 node:$index), [{
444 return X86::isVEXTRACTF128Index(N);
445}], EXTRACT_get_vextractf128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000446
447def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
448 node:$index),
449 (insert_subvector node:$bigvec, node:$smallvec,
450 node:$index), [{
451 return X86::isVINSERTF128Index(N);
452}], INSERT_get_vinsertf128_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000453