blob: 0904d7dc8ab690f28ae1559c0d989d064285fd69 [file] [log] [blame]
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +00001//===-- SIMachineFunctionInfo.cpp -------- SI Machine Function Info -------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Tom Stellard75aadc22012-12-11 21:25:42 +00008//===----------------------------------------------------------------------===//
9
10
11#include "SIMachineFunctionInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000012#include "AMDGPUSubtarget.h"
Tom Stellardeba61072014-05-02 15:41:42 +000013#include "SIInstrInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000014#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000015#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000016#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellardeba61072014-05-02 15:41:42 +000017#include "llvm/IR/Function.h"
18#include "llvm/IR/LLVMContext.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019
20#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000021
22using namespace llvm;
23
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +000024static cl::opt<bool> EnableSpillSGPRToVGPR(
25 "amdgpu-spill-sgpr-to-vgpr",
26 cl::desc("Enable spilling VGPRs to SGPRs"),
27 cl::ReallyHidden,
28 cl::init(true));
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000029
30// Pin the vtable to this file.
31void SIMachineFunctionInfo::anchor() {}
32
Tom Stellard75aadc22012-12-11 21:25:42 +000033SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000034 : AMDGPUMachineFunction(MF),
Tom Stellard96468902014-09-24 01:33:17 +000035 TIDReg(AMDGPU::NoRegister),
Matt Arsenault49affb82015-11-25 20:55:12 +000036 ScratchRSrcReg(AMDGPU::NoRegister),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000037 ScratchWaveOffsetReg(AMDGPU::NoRegister),
38 PrivateSegmentBufferUserSGPR(AMDGPU::NoRegister),
39 DispatchPtrUserSGPR(AMDGPU::NoRegister),
40 QueuePtrUserSGPR(AMDGPU::NoRegister),
41 KernargSegmentPtrUserSGPR(AMDGPU::NoRegister),
42 DispatchIDUserSGPR(AMDGPU::NoRegister),
43 FlatScratchInitUserSGPR(AMDGPU::NoRegister),
44 PrivateSegmentSizeUserSGPR(AMDGPU::NoRegister),
45 GridWorkGroupCountXUserSGPR(AMDGPU::NoRegister),
46 GridWorkGroupCountYUserSGPR(AMDGPU::NoRegister),
47 GridWorkGroupCountZUserSGPR(AMDGPU::NoRegister),
48 WorkGroupIDXSystemSGPR(AMDGPU::NoRegister),
49 WorkGroupIDYSystemSGPR(AMDGPU::NoRegister),
50 WorkGroupIDZSystemSGPR(AMDGPU::NoRegister),
51 WorkGroupInfoSystemSGPR(AMDGPU::NoRegister),
52 PrivateSegmentWaveByteOffsetSystemSGPR(AMDGPU::NoRegister),
Tom Stellardc149dc02013-11-27 21:23:35 +000053 PSInputAddr(0),
Marek Olsak8e9cc632016-01-13 17:23:09 +000054 ReturnsVoid(true),
Tom Stellard79a1fd72016-04-14 16:27:07 +000055 MaximumWorkGroupSize(0),
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +000056 DebuggerReservedVGPRCount(0),
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +000057 DebuggerWorkGroupIDStackObjectIndices{0, 0, 0},
58 DebuggerWorkItemIDStackObjectIndices{0, 0, 0},
Marek Olsakfccabaf2016-01-13 11:45:36 +000059 LDSWaveSpillSize(0),
60 PSInputEna(0),
Tom Stellard96468902014-09-24 01:33:17 +000061 NumUserSGPRs(0),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000062 NumSystemSGPRs(0),
Matt Arsenault49affb82015-11-25 20:55:12 +000063 HasSpilledSGPRs(false),
64 HasSpilledVGPRs(false),
Matt Arsenault296b8492016-02-12 06:31:30 +000065 HasNonSpillStackObjects(false),
66 HasFlatInstructions(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000067 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000068 DispatchPtr(false),
69 QueuePtr(false),
70 DispatchID(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000071 KernargSegmentPtr(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000072 FlatScratchInit(false),
73 GridWorkgroupCountX(false),
74 GridWorkgroupCountY(false),
75 GridWorkgroupCountZ(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000076 WorkGroupIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000077 WorkGroupIDY(false),
78 WorkGroupIDZ(false),
79 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000080 PrivateSegmentWaveByteOffset(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000081 WorkItemIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000082 WorkItemIDY(false),
83 WorkItemIDZ(false) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000084 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
Matt Arsenault49affb82015-11-25 20:55:12 +000085 const Function *F = MF.getFunction();
86
Marek Olsakfccabaf2016-01-13 11:45:36 +000087 PSInputAddr = AMDGPU::getInitialPSInputAddr(*F);
88
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000089 const MachineFrameInfo *FrameInfo = MF.getFrameInfo();
90
Tom Stellardf110f8f2016-04-14 16:27:03 +000091 if (!AMDGPU::isShader(F->getCallingConv())) {
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000092 KernargSegmentPtr = true;
Tom Stellardf110f8f2016-04-14 16:27:03 +000093 WorkGroupIDX = true;
94 WorkItemIDX = true;
95 }
Matt Arsenault49affb82015-11-25 20:55:12 +000096
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +000097 if (F->hasFnAttribute("amdgpu-work-group-id-y") || ST.debuggerEmitPrologue())
Matt Arsenault49affb82015-11-25 20:55:12 +000098 WorkGroupIDY = true;
99
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000100 if (F->hasFnAttribute("amdgpu-work-group-id-z") || ST.debuggerEmitPrologue())
Matt Arsenault49affb82015-11-25 20:55:12 +0000101 WorkGroupIDZ = true;
102
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000103 if (F->hasFnAttribute("amdgpu-work-item-id-y") || ST.debuggerEmitPrologue())
Matt Arsenault49affb82015-11-25 20:55:12 +0000104 WorkItemIDY = true;
105
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000106 if (F->hasFnAttribute("amdgpu-work-item-id-z") || ST.debuggerEmitPrologue())
Matt Arsenault49affb82015-11-25 20:55:12 +0000107 WorkItemIDZ = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000108
Matt Arsenault296b8492016-02-12 06:31:30 +0000109 // X, XY, and XYZ are the only supported combinations, so make sure Y is
110 // enabled if Z is.
111 if (WorkItemIDZ)
112 WorkItemIDY = true;
113
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000114 bool MaySpill = ST.isVGPRSpillingEnabled(*F);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000115 bool HasStackObjects = FrameInfo->hasStackObjects();
116
117 if (HasStackObjects || MaySpill)
118 PrivateSegmentWaveByteOffset = true;
119
120 if (ST.isAmdHsaOS()) {
121 if (HasStackObjects || MaySpill)
122 PrivateSegmentBuffer = true;
123
124 if (F->hasFnAttribute("amdgpu-dispatch-ptr"))
125 DispatchPtr = true;
Matt Arsenault48ab5262016-04-25 19:27:18 +0000126
127 if (F->hasFnAttribute("amdgpu-queue-ptr"))
128 QueuePtr = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000129 }
130
Matt Arsenault296b8492016-02-12 06:31:30 +0000131 // We don't need to worry about accessing spills with flat instructions.
132 // TODO: On VI where we must use flat for global, we should be able to omit
133 // this if it is never used for generic access.
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000134 if (HasStackObjects && ST.getGeneration() >= SISubtarget::SEA_ISLANDS &&
Matt Arsenault296b8492016-02-12 06:31:30 +0000135 ST.isAmdHsaOS())
136 FlatScratchInit = true;
Tom Stellard79a1fd72016-04-14 16:27:07 +0000137
138 if (AMDGPU::isCompute(F->getCallingConv()))
139 MaximumWorkGroupSize = AMDGPU::getMaximumWorkGroupSize(*F);
140 else
141 MaximumWorkGroupSize = ST.getWavefrontSize();
Konstantin Zhuravlyov71515e52016-04-26 17:24:40 +0000142
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000143 if (ST.debuggerReserveRegs())
144 DebuggerReservedVGPRCount = 4;
Matt Arsenault49affb82015-11-25 20:55:12 +0000145}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000146
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000147unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
148 const SIRegisterInfo &TRI) {
149 PrivateSegmentBufferUserSGPR = TRI.getMatchingSuperReg(
150 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass);
151 NumUserSGPRs += 4;
152 return PrivateSegmentBufferUserSGPR;
153}
154
155unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
156 DispatchPtrUserSGPR = TRI.getMatchingSuperReg(
157 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
158 NumUserSGPRs += 2;
159 return DispatchPtrUserSGPR;
160}
161
162unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
163 QueuePtrUserSGPR = TRI.getMatchingSuperReg(
164 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
165 NumUserSGPRs += 2;
166 return QueuePtrUserSGPR;
167}
168
169unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
170 KernargSegmentPtrUserSGPR = TRI.getMatchingSuperReg(
171 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
172 NumUserSGPRs += 2;
173 return KernargSegmentPtrUserSGPR;
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000174}
175
Matt Arsenault296b8492016-02-12 06:31:30 +0000176unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
177 FlatScratchInitUserSGPR = TRI.getMatchingSuperReg(
178 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass);
179 NumUserSGPRs += 2;
180 return FlatScratchInitUserSGPR;
181}
182
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000183SIMachineFunctionInfo::SpilledReg SIMachineFunctionInfo::getSpilledReg (
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000184 MachineFunction *MF,
185 unsigned FrameIndex,
186 unsigned SubIdx) {
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +0000187 if (!EnableSpillSGPRToVGPR)
188 return SpilledReg();
189
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000190 const SISubtarget &ST = MF->getSubtarget<SISubtarget>();
191 const SIRegisterInfo *TRI = ST.getRegisterInfo();
192
Tom Stellard649b5db2016-03-04 18:31:18 +0000193 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000194 MachineRegisterInfo &MRI = MF->getRegInfo();
195 int64_t Offset = FrameInfo->getObjectOffset(FrameIndex);
196 Offset += SubIdx * 4;
197
198 unsigned LaneVGPRIdx = Offset / (64 * 4);
199 unsigned Lane = (Offset / 4) % 64;
200
201 struct SpilledReg Spill;
Tom Stellard649b5db2016-03-04 18:31:18 +0000202 Spill.Lane = Lane;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000203
204 if (!LaneVGPRs.count(LaneVGPRIdx)) {
Tom Stellard42fb60e2015-01-14 15:42:31 +0000205 unsigned LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass);
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000206
Tom Stellard649b5db2016-03-04 18:31:18 +0000207 if (LaneVGPR == AMDGPU::NoRegister)
208 // We have no VGPRs left for spilling SGPRs.
209 return Spill;
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000210
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000211
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000212 LaneVGPRs[LaneVGPRIdx] = LaneVGPR;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000213
214 // Add this register as live-in to all blocks to avoid machine verifer
215 // complaining about use of an undefined physical register.
216 for (MachineFunction::iterator BI = MF->begin(), BE = MF->end();
217 BI != BE; ++BI) {
218 BI->addLiveIn(LaneVGPR);
219 }
220 }
221
222 Spill.VGPR = LaneVGPRs[LaneVGPRIdx];
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000223 return Spill;
Tom Stellardc149dc02013-11-27 21:23:35 +0000224}
Tom Stellard96468902014-09-24 01:33:17 +0000225
226unsigned SIMachineFunctionInfo::getMaximumWorkGroupSize(
227 const MachineFunction &MF) const {
Tom Stellard79a1fd72016-04-14 16:27:07 +0000228 return MaximumWorkGroupSize;
Tom Stellard96468902014-09-24 01:33:17 +0000229}