blob: ae73e9f356006d9ed410111d1e3c0a02a0167fb8 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000023#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/CodeGen/Analysis.h"
25#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
28#include "llvm/CodeGen/GCStrategy.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000036#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000037#include "llvm/IR/CallingConv.h"
38#include "llvm/IR/Constants.h"
39#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000040#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000041#include "llvm/IR/DerivedTypes.h"
42#include "llvm/IR/Function.h"
43#include "llvm/IR/GlobalVariable.h"
44#include "llvm/IR/InlineAsm.h"
45#include "llvm/IR/Instructions.h"
46#include "llvm/IR/IntrinsicInst.h"
47#include "llvm/IR/Intrinsics.h"
48#include "llvm/IR/LLVMContext.h"
49#include "llvm/IR/Module.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000050#include "llvm/IR/Statepoint.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000051#include "llvm/Support/CommandLine.h"
52#include "llvm/Support/Debug.h"
53#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Support/MathExtras.h"
55#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000056#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000057#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000058#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Andersonbb15fec2011-12-08 22:15:21 +000059#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000060#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000061#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000062#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000063#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000064#include <algorithm>
65using namespace llvm;
66
Chandler Carruth1b9dde02014-04-22 02:02:50 +000067#define DEBUG_TYPE "isel"
68
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000069/// LimitFloatPrecision - Generate low-precision inline sequences for
70/// some float libcalls (6, 8 or 12 bits).
71static unsigned LimitFloatPrecision;
72
73static cl::opt<unsigned, true>
74LimitFPPrecision("limit-float-precision",
75 cl::desc("Generate low-precision inline sequences "
76 "for some float libcalls"),
77 cl::location(LimitFloatPrecision),
78 cl::init(0));
79
Andrew Trick116efac2010-11-12 17:50:46 +000080// Limit the width of DAG chains. This is important in general to prevent
81// prevent DAG-based analysis from blowing up. For example, alias analysis and
82// load clustering may not complete in reasonable time. It is difficult to
83// recognize and avoid this situation within each individual analysis, and
84// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000085// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000086//
87// MaxParallelChains default is arbitrarily high to avoid affecting
88// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000089// sequence over this should have been converted to llvm.memcpy by the
90// frontend. It easy to induce this behavior with .ll code such as:
91// %buffer = alloca [4096 x i8]
92// %data = load [4096 x i8]* %argPtr
93// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000094static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000095
Andrew Trickef9de2a2013-05-25 02:42:55 +000096static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000097 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000098 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +000099
Dan Gohman575fad32008-09-03 16:12:24 +0000100/// getCopyFromParts - Create a value that contains the specified legal parts
101/// combined into the value they represent. If the parts combine to a type
102/// larger then ValueVT then AssertOp can be used to specify whether the extra
103/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
104/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000105static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000106 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000107 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000108 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000109 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000110 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000111 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
112 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000113
Dan Gohman575fad32008-09-03 16:12:24 +0000114 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000115 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000116 SDValue Val = Parts[0];
117
118 if (NumParts > 1) {
119 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000120 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000121 unsigned PartBits = PartVT.getSizeInBits();
122 unsigned ValueBits = ValueVT.getSizeInBits();
123
124 // Assemble the power of 2 part.
125 unsigned RoundParts = NumParts & (NumParts - 1) ?
126 1 << Log2_32(NumParts) : NumParts;
127 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000128 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000129 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000130 SDValue Lo, Hi;
131
Owen Anderson117c9e82009-08-12 00:36:31 +0000132 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000133
Dan Gohman575fad32008-09-03 16:12:24 +0000134 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000135 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000136 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000137 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000138 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000139 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000140 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
141 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000142 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000143
Dan Gohman575fad32008-09-03 16:12:24 +0000144 if (TLI.isBigEndian())
145 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000146
Chris Lattner05bcb482010-08-24 23:20:40 +0000147 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000148
149 if (RoundParts < NumParts) {
150 // Assemble the trailing non-power-of-2 part.
151 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000152 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000153 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000154 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000155
156 // Combine the round and odd parts.
157 Lo = Val;
158 if (TLI.isBigEndian())
159 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000160 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000161 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
162 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000163 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000164 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000165 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
166 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000167 }
Eli Friedman9030c352009-05-20 06:02:09 +0000168 } else if (PartVT.isFloatingPoint()) {
169 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000170 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000171 "Unexpected split");
172 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000173 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
174 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000175 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000176 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000177 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000178 } else {
179 // FP split into integer parts (soft fp)
180 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
181 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000182 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000183 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000184 }
185 }
186
187 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000188 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000189
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000190 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000191 return Val;
192
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000193 if (PartEVT.isInteger() && ValueVT.isInteger()) {
194 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000195 // For a truncate, see if we have any information to
196 // indicate whether the truncated bits will always be
197 // zero or sign-extension.
198 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000199 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000200 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000201 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000202 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000203 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000204 }
205
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000206 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000207 // FP_ROUND's are always exact here.
208 if (ValueVT.bitsLT(Val.getValueType()))
209 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000210 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000211
Chris Lattner05bcb482010-08-24 23:20:40 +0000212 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000213 }
214
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000215 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000216 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000217
Torok Edwinfbcc6632009-07-14 16:55:14 +0000218 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000219}
220
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000221static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
222 const Twine &ErrMsg) {
223 const Instruction *I = dyn_cast_or_null<Instruction>(V);
224 if (!V)
225 return Ctx.emitError(ErrMsg);
226
227 const char *AsmError = ", possible invalid constraint for vector type";
228 if (const CallInst *CI = dyn_cast<CallInst>(I))
229 if (isa<InlineAsm>(CI->getCalledValue()))
230 return Ctx.emitError(I, ErrMsg + AsmError);
231
232 return Ctx.emitError(I, ErrMsg);
233}
234
Bill Wendling81406f62012-09-26 04:04:19 +0000235/// getCopyFromPartsVector - Create a value that contains the specified legal
236/// parts combined into the value they represent. If the parts combine to a
237/// type larger then ValueVT then AssertOp can be used to specify whether the
238/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
239/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000240static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000241 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000242 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000243 assert(ValueVT.isVector() && "Not a vector value");
244 assert(NumParts > 0 && "No parts to assemble!");
245 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
246 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000247
Chris Lattner05bcb482010-08-24 23:20:40 +0000248 // Handle a multi-element vector.
249 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000250 EVT IntermediateVT;
251 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000252 unsigned NumIntermediates;
253 unsigned NumRegs =
254 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
255 NumIntermediates, RegisterVT);
256 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
257 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000258 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000259 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000260 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000261
Chris Lattner05bcb482010-08-24 23:20:40 +0000262 // Assemble the parts into intermediate operands.
263 SmallVector<SDValue, 8> Ops(NumIntermediates);
264 if (NumIntermediates == NumParts) {
265 // If the register was not expanded, truncate or copy the value,
266 // as appropriate.
267 for (unsigned i = 0; i != NumParts; ++i)
268 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000269 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000270 } else if (NumParts > 0) {
271 // If the intermediate type was expanded, build the intermediate
272 // operands from the parts.
273 assert(NumParts % NumIntermediates == 0 &&
274 "Must expand into a divisible number of parts!");
275 unsigned Factor = NumParts / NumIntermediates;
276 for (unsigned i = 0; i != NumIntermediates; ++i)
277 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000278 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000279 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000280
Chris Lattner05bcb482010-08-24 23:20:40 +0000281 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
282 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000283 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
284 : ISD::BUILD_VECTOR,
285 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000286 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000287
Chris Lattner05bcb482010-08-24 23:20:40 +0000288 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000289 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000290
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000291 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000292 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000293
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000294 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000295 // If the element type of the source/dest vectors are the same, but the
296 // parts vector has more elements than the value vector, then we have a
297 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
298 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000299 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
300 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000301 "Cannot narrow, it would be a lossy transformation");
302 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000303 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000304 }
305
Chris Lattner75ff0532010-08-25 22:49:25 +0000306 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000307 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000308 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
309
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000310 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000311 "Cannot handle this kind of promotion");
312 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000313 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000314 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
315 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000316
Chris Lattner75ff0532010-08-25 22:49:25 +0000317 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000318
Eric Christopher690030c2011-06-01 19:55:10 +0000319 // Trivial bitcast if the types are the same size and the destination
320 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000321 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000322 TLI.isTypeLegal(ValueVT))
323 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000324
Nadav Rotem083837e2011-06-12 14:49:38 +0000325 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000326 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000327 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
328 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000329 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000330 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000331
332 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000333 ValueVT.getVectorElementType() != PartEVT) {
334 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000335 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
336 DL, ValueVT.getScalarType(), Val);
337 }
338
Chris Lattner05bcb482010-08-24 23:20:40 +0000339 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
340}
341
Andrew Trickef9de2a2013-05-25 02:42:55 +0000342static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000343 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000344 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000345
Dan Gohman575fad32008-09-03 16:12:24 +0000346/// getCopyToParts - Create a series of nodes that contain the specified value
347/// split into legal parts. If the parts contain more bits than Val, then, for
348/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000349static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000350 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000351 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000352 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000353 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000354
Chris Lattner96a77eb2010-08-24 23:10:06 +0000355 // Handle the vector case separately.
356 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000357 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000358
Chris Lattner96a77eb2010-08-24 23:10:06 +0000359 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000360 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000361 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000362 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
363
Chris Lattner96a77eb2010-08-24 23:10:06 +0000364 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000365 return;
366
Chris Lattner96a77eb2010-08-24 23:10:06 +0000367 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000368 EVT PartEVT = PartVT;
369 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000370 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000371 Parts[0] = Val;
372 return;
373 }
374
Chris Lattner96a77eb2010-08-24 23:10:06 +0000375 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
376 // If the parts cover more bits than the value has, promote the value.
377 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
378 assert(NumParts == 1 && "Do not know what to promote to!");
379 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
380 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000381 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
382 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000383 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000384 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
385 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000386 if (PartVT == MVT::x86mmx)
387 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000388 }
389 } else if (PartBits == ValueVT.getSizeInBits()) {
390 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000391 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000392 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000393 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
394 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000395 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
396 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000397 "Unknown mismatch!");
398 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
399 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000400 if (PartVT == MVT::x86mmx)
401 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000402 }
403
404 // The value may have changed - recompute ValueVT.
405 ValueVT = Val.getValueType();
406 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
407 "Failed to tile the value with PartVT!");
408
409 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000410 if (PartEVT != ValueVT)
411 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
412 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000413
Chris Lattner96a77eb2010-08-24 23:10:06 +0000414 Parts[0] = Val;
415 return;
416 }
417
418 // Expand the value into multiple parts.
419 if (NumParts & (NumParts - 1)) {
420 // The number of parts is not a power of 2. Split off and copy the tail.
421 assert(PartVT.isInteger() && ValueVT.isInteger() &&
422 "Do not know what to expand to!");
423 unsigned RoundParts = 1 << Log2_32(NumParts);
424 unsigned RoundBits = RoundParts * PartBits;
425 unsigned OddParts = NumParts - RoundParts;
426 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
427 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000428 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000429
430 if (TLI.isBigEndian())
431 // The odd parts were reversed by getCopyToParts - unreverse them.
432 std::reverse(Parts + RoundParts, Parts + NumParts);
433
434 NumParts = RoundParts;
435 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
436 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
437 }
438
439 // The number of parts is a power of 2. Repeatedly bisect the value using
440 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000441 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000442 EVT::getIntegerVT(*DAG.getContext(),
443 ValueVT.getSizeInBits()),
444 Val);
445
446 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
447 for (unsigned i = 0; i < NumParts; i += StepSize) {
448 unsigned ThisBits = StepSize * PartBits / 2;
449 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
450 SDValue &Part0 = Parts[i];
451 SDValue &Part1 = Parts[i+StepSize/2];
452
453 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
454 ThisVT, Part0, DAG.getIntPtrConstant(1));
455 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
456 ThisVT, Part0, DAG.getIntPtrConstant(0));
457
458 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000459 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
460 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000461 }
462 }
463 }
464
465 if (TLI.isBigEndian())
466 std::reverse(Parts, Parts + OrigNumParts);
467}
468
469
470/// getCopyToPartsVector - Create a series of nodes that contain the specified
471/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000472static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000473 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000474 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000475 EVT ValueVT = Val.getValueType();
476 assert(ValueVT.isVector() && "Not a vector");
477 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000478
Chris Lattner96a77eb2010-08-24 23:10:06 +0000479 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000480 EVT PartEVT = PartVT;
481 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000482 // Nothing to do.
483 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
484 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000485 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000486 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000487 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
488 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000489 EVT ElementVT = PartVT.getVectorElementType();
490 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
491 // undef elements.
492 SmallVector<SDValue, 16> Ops;
493 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
494 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000495 ElementVT, Val, DAG.getConstant(i,
496 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000497
Chris Lattner75ff0532010-08-25 22:49:25 +0000498 for (unsigned i = ValueVT.getVectorNumElements(),
499 e = PartVT.getVectorNumElements(); i != e; ++i)
500 Ops.push_back(DAG.getUNDEF(ElementVT));
501
Craig Topper48d114b2014-04-26 18:35:24 +0000502 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000503
504 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000505
Chris Lattner75ff0532010-08-25 22:49:25 +0000506 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
507 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000508 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000509 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000510 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000511 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000512
513 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000514 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000515 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
516 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000517 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000518 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000519 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000520 "Only trivial vector-to-scalar conversions should get here!");
521 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000522 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000523
524 bool Smaller = ValueVT.bitsLE(PartVT);
525 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
526 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000527 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000528
Chris Lattner96a77eb2010-08-24 23:10:06 +0000529 Parts[0] = Val;
530 return;
531 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000532
Dan Gohman575fad32008-09-03 16:12:24 +0000533 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000534 EVT IntermediateVT;
535 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000536 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000537 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000538 IntermediateVT,
539 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000540 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000541
Dan Gohman575fad32008-09-03 16:12:24 +0000542 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
543 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000544 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000545
Dan Gohman575fad32008-09-03 16:12:24 +0000546 // Split the vector into intermediate operands.
547 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000548 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000549 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000550 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000551 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000552 DAG.getConstant(i * (NumElements / NumIntermediates),
553 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000554 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000555 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000556 IntermediateVT, Val,
557 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000558 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000559
Dan Gohman575fad32008-09-03 16:12:24 +0000560 // Split the intermediate operands into legal parts.
561 if (NumParts == NumIntermediates) {
562 // If the register was not expanded, promote or copy the value,
563 // as appropriate.
564 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000565 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000566 } else if (NumParts > 0) {
567 // If the intermediate type was expanded, split each the value into
568 // legal parts.
Michael Ilsemanaddddc42014-12-15 18:48:43 +0000569 assert(NumIntermediates != 0 && "division by zero");
Dan Gohman575fad32008-09-03 16:12:24 +0000570 assert(NumParts % NumIntermediates == 0 &&
571 "Must expand into a divisible number of parts!");
572 unsigned Factor = NumParts / NumIntermediates;
573 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000574 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000575 }
576}
577
Dan Gohman4db93c92010-05-29 17:53:24 +0000578namespace {
579 /// RegsForValue - This struct represents the registers (physical or virtual)
580 /// that a particular set of values is assigned, and the type information
581 /// about the value. The most common situation is to represent one value at a
582 /// time, but struct or array values are handled element-wise as multiple
583 /// values. The splitting of aggregates is performed recursively, so that we
584 /// never have aggregate-typed registers. The values at this point do not
585 /// necessarily have legal types, so each value may require one or more
586 /// registers of some legal type.
587 ///
588 struct RegsForValue {
589 /// ValueVTs - The value types of the values, which may not be legal, and
590 /// may need be promoted or synthesized from one or more registers.
591 ///
592 SmallVector<EVT, 4> ValueVTs;
593
594 /// RegVTs - The value types of the registers. This is the same size as
595 /// ValueVTs and it records, for each value, what the type of the assigned
596 /// register or registers are. (Individual values are never synthesized
597 /// from more than one type of register.)
598 ///
599 /// With virtual registers, the contents of RegVTs is redundant with TLI's
600 /// getRegisterType member function, however when with physical registers
601 /// it is necessary to have a separate record of the types.
602 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000603 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000604
605 /// Regs - This list holds the registers assigned to the values.
606 /// Each legal or promoted value requires one register, and each
607 /// expanded value requires multiple registers.
608 ///
609 SmallVector<unsigned, 4> Regs;
610
611 RegsForValue() {}
612
613 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000614 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000615 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
616
Dan Gohman4db93c92010-05-29 17:53:24 +0000617 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000618 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000619 ComputeValueVTs(tli, Ty, ValueVTs);
620
621 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
622 EVT ValueVT = ValueVTs[Value];
623 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000624 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000625 for (unsigned i = 0; i != NumRegs; ++i)
626 Regs.push_back(Reg + i);
627 RegVTs.push_back(RegisterVT);
628 Reg += NumRegs;
629 }
630 }
631
Dan Gohman4db93c92010-05-29 17:53:24 +0000632 /// append - Add the specified values to this one.
633 void append(const RegsForValue &RHS) {
634 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
635 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
636 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
637 }
638
639 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
640 /// this value and returns the result as a ValueVTs value. This uses
641 /// Chain/Flag as the input and updates them for the output Chain/Flag.
642 /// If the Flag pointer is NULL, no flag is used.
643 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000644 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000645 SDValue &Chain, SDValue *Flag,
Craig Topperc0196b12014-04-14 00:51:57 +0000646 const Value *V = nullptr) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000647
648 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
649 /// specified value into the registers specified by this object. This uses
650 /// Chain/Flag as the input and updates them for the output Chain/Flag.
651 /// If the Flag pointer is NULL, no flag is used.
Jiangning Liuffbc6902014-09-19 05:30:35 +0000652 void
653 getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, SDValue &Chain,
654 SDValue *Flag, const Value *V,
655 ISD::NodeType PreferredExtendType = ISD::ANY_EXTEND) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000656
657 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
658 /// operand list. This adds the code marker, matching input operand index
659 /// (if applicable), and includes the number of values added into it.
660 void AddInlineAsmOperands(unsigned Kind,
661 bool HasMatching, unsigned MatchingIdx,
662 SelectionDAG &DAG,
663 std::vector<SDValue> &Ops) const;
664 };
665}
666
667/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
668/// this value and returns the result as a ValueVT value. This uses
669/// Chain/Flag as the input and updates them for the output Chain/Flag.
670/// If the Flag pointer is NULL, no flag is used.
671SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
672 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000673 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000674 SDValue &Chain, SDValue *Flag,
675 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000676 // A Value with type {} or [0 x %t] needs no registers.
677 if (ValueVTs.empty())
678 return SDValue();
679
Dan Gohman4db93c92010-05-29 17:53:24 +0000680 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
681
682 // Assemble the legal parts into the final values.
683 SmallVector<SDValue, 4> Values(ValueVTs.size());
684 SmallVector<SDValue, 8> Parts;
685 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
686 // Copy the legal parts from the registers.
687 EVT ValueVT = ValueVTs[Value];
688 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000689 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000690
691 Parts.resize(NumRegs);
692 for (unsigned i = 0; i != NumRegs; ++i) {
693 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000694 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000695 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
696 } else {
697 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
698 *Flag = P.getValue(2);
699 }
700
701 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000702 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000703
704 // If the source register was virtual and if we know something about it,
705 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000706 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000707 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000708 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000709
710 const FunctionLoweringInfo::LiveOutInfo *LOI =
711 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
712 if (!LOI)
713 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000714
Chris Lattnercb404362010-12-13 01:11:17 +0000715 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000716 unsigned NumSignBits = LOI->NumSignBits;
717 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000718
Quentin Colombetb51a6862013-06-18 20:14:39 +0000719 if (NumZeroBits == RegSize) {
720 // The current value is a zero.
721 // Explicitly express that as it would be easier for
722 // optimizations to kick in.
723 Parts[i] = DAG.getConstant(0, RegisterVT);
724 continue;
725 }
726
Chris Lattnercb404362010-12-13 01:11:17 +0000727 // FIXME: We capture more information than the dag can represent. For
728 // now, just use the tightest assertzext/assertsext possible.
729 bool isSExt = true;
730 EVT FromVT(MVT::Other);
731 if (NumSignBits == RegSize)
732 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
733 else if (NumZeroBits >= RegSize-1)
734 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
735 else if (NumSignBits > RegSize-8)
736 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
737 else if (NumZeroBits >= RegSize-8)
738 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
739 else if (NumSignBits > RegSize-16)
740 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
741 else if (NumZeroBits >= RegSize-16)
742 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
743 else if (NumSignBits > RegSize-32)
744 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
745 else if (NumZeroBits >= RegSize-32)
746 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
747 else
748 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000749
Chris Lattnercb404362010-12-13 01:11:17 +0000750 // Add an assertion node.
751 assert(FromVT != MVT::Other);
752 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
753 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000754 }
755
756 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000757 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000758 Part += NumRegs;
759 Parts.clear();
760 }
761
Craig Topper48d114b2014-04-26 18:35:24 +0000762 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000763}
764
765/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
766/// specified value into the registers specified by this object. This uses
767/// Chain/Flag as the input and updates them for the output Chain/Flag.
768/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000769void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000770 SDValue &Chain, SDValue *Flag, const Value *V,
771 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000772 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000773 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000774
775 // Get the list of the values's legal parts.
776 unsigned NumRegs = Regs.size();
777 SmallVector<SDValue, 8> Parts(NumRegs);
778 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
779 EVT ValueVT = ValueVTs[Value];
780 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000781 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000782
783 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
784 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000785
Chris Lattner05bcb482010-08-24 23:20:40 +0000786 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000787 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000788 Part += NumParts;
789 }
790
791 // Copy the parts into the registers.
792 SmallVector<SDValue, 8> Chains(NumRegs);
793 for (unsigned i = 0; i != NumRegs; ++i) {
794 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000795 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000796 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
797 } else {
798 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
799 *Flag = Part.getValue(1);
800 }
801
802 Chains[i] = Part.getValue(0);
803 }
804
805 if (NumRegs == 1 || Flag)
806 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
807 // flagged to it. That is the CopyToReg nodes and the user are considered
808 // a single scheduling unit. If we create a TokenFactor and return it as
809 // chain, then the TokenFactor is both a predecessor (operand) of the
810 // user as well as a successor (the TF operands are flagged to the user).
811 // c1, f1 = CopyToReg
812 // c2, f2 = CopyToReg
813 // c3 = TokenFactor c1, c2
814 // ...
815 // = op c3, ..., f2
816 Chain = Chains[NumRegs-1];
817 else
Craig Topper48d114b2014-04-26 18:35:24 +0000818 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000819}
820
821/// AddInlineAsmOperands - Add this value to the specified inlineasm node
822/// operand list. This adds the code marker and includes the number of
823/// values added into it.
824void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
825 unsigned MatchingIdx,
826 SelectionDAG &DAG,
827 std::vector<SDValue> &Ops) const {
828 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
829
830 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
831 if (HasMatching)
832 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000833 else if (!Regs.empty() &&
834 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
835 // Put the register class of the virtual registers in the flag word. That
836 // way, later passes can recompute register class constraints for inline
837 // assembly as well as normal instructions.
838 // Don't do this for tied operands that can use the regclass information
839 // from the def.
840 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
841 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
842 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
843 }
844
Dan Gohman4db93c92010-05-29 17:53:24 +0000845 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
846 Ops.push_back(Res);
847
Reid Kleckneree088972013-12-10 18:27:32 +0000848 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000849 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
850 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000851 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000852 for (unsigned i = 0; i != NumRegs; ++i) {
853 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000854 unsigned TheReg = Regs[Reg++];
855 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
856
Reid Kleckneree088972013-12-10 18:27:32 +0000857 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000858 // If we clobbered the stack pointer, MFI should know about it.
859 assert(DAG.getMachineFunction().getFrameInfo()->
860 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000861 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000862 }
863 }
864}
Dan Gohman575fad32008-09-03 16:12:24 +0000865
Owen Andersonbb15fec2011-12-08 22:15:21 +0000866void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
867 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000868 AA = &aa;
869 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000870 LibInfo = li;
Eric Christopherfc6de422014-08-05 02:39:49 +0000871 DL = DAG.getSubtarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000872 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000873 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000874}
875
Dan Gohmanf5cca352010-04-14 18:24:06 +0000876/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000877/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000878/// for a new block. This doesn't clear out information about
879/// additional blocks that are needed to complete switch lowering
880/// or PHI node updating; that information is cleared out as it is
881/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000882void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000883 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000884 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000885 PendingLoads.clear();
886 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000887 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000888 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000889 SDNodeOrder = LowestSDNodeOrder;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000890 StatepointLowering.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000891}
892
Devang Patel799288382011-05-23 17:44:13 +0000893/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000894/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000895/// information that is dangling in a basic block can be properly
896/// resolved in a different basic block. This allows the
897/// SelectionDAG to resolve dangling debug information attached
898/// to PHI nodes.
899void SelectionDAGBuilder::clearDanglingDebugInfo() {
900 DanglingDebugInfoMap.clear();
901}
902
Dan Gohman575fad32008-09-03 16:12:24 +0000903/// getRoot - Return the current virtual root of the Selection DAG,
904/// flushing any PendingLoad items. This must be done before emitting
905/// a store or any other node that may need to be ordered after any
906/// prior load instructions.
907///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000908SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000909 if (PendingLoads.empty())
910 return DAG.getRoot();
911
912 if (PendingLoads.size() == 1) {
913 SDValue Root = PendingLoads[0];
914 DAG.setRoot(Root);
915 PendingLoads.clear();
916 return Root;
917 }
918
919 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000920 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000921 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000922 PendingLoads.clear();
923 DAG.setRoot(Root);
924 return Root;
925}
926
927/// getControlRoot - Similar to getRoot, but instead of flushing all the
928/// PendingLoad items, flush all the PendingExports items. It is necessary
929/// to do this before emitting a terminator instruction.
930///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000931SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000932 SDValue Root = DAG.getRoot();
933
934 if (PendingExports.empty())
935 return Root;
936
937 // Turn all of the CopyToReg chains into one factored node.
938 if (Root.getOpcode() != ISD::EntryToken) {
939 unsigned i = 0, e = PendingExports.size();
940 for (; i != e; ++i) {
941 assert(PendingExports[i].getNode()->getNumOperands() > 1);
942 if (PendingExports[i].getNode()->getOperand(0) == Root)
943 break; // Don't add the root if we already indirectly depend on it.
944 }
945
946 if (i == e)
947 PendingExports.push_back(Root);
948 }
949
Andrew Trickef9de2a2013-05-25 02:42:55 +0000950 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000951 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000952 PendingExports.clear();
953 DAG.setRoot(Root);
954 return Root;
955}
956
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000957void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000958 // Set up outgoing PHI node register values before emitting the terminator.
959 if (isa<TerminatorInst>(&I))
960 HandlePHINodesInSuccessorBlocks(I.getParent());
961
Andrew Tricke2431c62013-05-25 03:08:10 +0000962 ++SDNodeOrder;
963
Andrew Trick175143b2013-05-25 02:20:36 +0000964 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000965
Dan Gohman575fad32008-09-03 16:12:24 +0000966 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000967
Dan Gohman950fe782010-04-20 15:03:56 +0000968 if (!isa<TerminatorInst>(&I) && !HasTailCall)
969 CopyToExportRegsIfNeeded(&I);
970
Craig Topperc0196b12014-04-14 00:51:57 +0000971 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000972}
973
Dan Gohmanf41ad472010-04-20 15:00:41 +0000974void SelectionDAGBuilder::visitPHI(const PHINode &) {
975 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
976}
977
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000978void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000979 // Note: this doesn't use InstVisitor, because it has to work with
980 // ConstantExpr's in addition to instructions.
981 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000982 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000983 // Build the switch statement using the Instruction.def file.
984#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000985 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000986#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000987 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000988}
Dan Gohman575fad32008-09-03 16:12:24 +0000989
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000990// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
991// generate the debug data structures now that we've seen its definition.
992void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
993 SDValue Val) {
994 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000995 if (DDI.getDI()) {
996 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000997 DebugLoc dl = DDI.getdl();
998 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patelb12ff592010-08-26 23:35:15 +0000999 MDNode *Variable = DI->getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001000 MDNode *Expr = DI->getExpression();
Devang Patelb12ff592010-08-26 23:35:15 +00001001 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +00001002 // A dbg.value for an alloca is always indirect.
1003 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001004 SDDbgValue *SDV;
1005 if (Val.getNode()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001006 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, Offset, IsIndirect,
1007 Val)) {
1008 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
1009 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001010 DAG.AddDbgValue(SDV, Val.getNode(), false);
1011 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001012 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001013 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001014 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1015 }
1016}
1017
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001018/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001019SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001020 // If we already have an SDValue for this value, use it. It's important
1021 // to do this first, so that we don't create a CopyFromReg if we already
1022 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001023 SDValue &N = NodeMap[V];
1024 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001025
Dan Gohmand4322232010-07-01 01:59:43 +00001026 // If there's a virtual register allocated and initialized for this
1027 // value, use it.
1028 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1029 if (It != FuncInfo.ValueMap.end()) {
1030 unsigned InReg = It->second;
Eric Christopher58a24612014-10-08 09:50:54 +00001031 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg,
Eric Christopherd9134482014-08-04 21:25:23 +00001032 V->getType());
Dan Gohmand4322232010-07-01 01:59:43 +00001033 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001034 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Devang Patel70f8e592011-01-25 18:09:58 +00001035 resolveDanglingDebugInfo(V, N);
1036 return N;
Dan Gohmand4322232010-07-01 01:59:43 +00001037 }
1038
1039 // Otherwise create a new SDValue and remember it.
1040 SDValue Val = getValueImpl(V);
1041 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001042 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001043 return Val;
1044}
1045
1046/// getNonRegisterValue - Return an SDValue for the given Value, but
1047/// don't look in FuncInfo.ValueMap for a virtual register.
1048SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1049 // If we already have an SDValue for this value, use it.
1050 SDValue &N = NodeMap[V];
1051 if (N.getNode()) return N;
1052
1053 // Otherwise create a new SDValue and remember it.
1054 SDValue Val = getValueImpl(V);
1055 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001056 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001057 return Val;
1058}
1059
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001060/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001061/// Create an SDValue for the given value.
1062SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001063 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001064
Dan Gohman8422e572010-04-17 15:32:28 +00001065 if (const Constant *C = dyn_cast<Constant>(V)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001066 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001067
Dan Gohman8422e572010-04-17 15:32:28 +00001068 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001069 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001070
Dan Gohman8422e572010-04-17 15:32:28 +00001071 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001072 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001073
Matt Arsenault19231e62013-11-16 20:24:41 +00001074 if (isa<ConstantPointerNull>(C)) {
1075 unsigned AS = V->getType()->getPointerAddressSpace();
Eric Christopher58a24612014-10-08 09:50:54 +00001076 return DAG.getConstant(0, TLI.getPointerTy(AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001077 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001078
Dan Gohman8422e572010-04-17 15:32:28 +00001079 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001080 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001081
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001082 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001083 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001084
Dan Gohman8422e572010-04-17 15:32:28 +00001085 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001086 visit(CE->getOpcode(), *CE);
1087 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001088 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001089 return N1;
1090 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001091
Dan Gohman575fad32008-09-03 16:12:24 +00001092 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1093 SmallVector<SDValue, 4> Constants;
1094 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1095 OI != OE; ++OI) {
1096 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001097 // If the operand is an empty aggregate, there are no values.
1098 if (!Val) continue;
1099 // Add each leaf value from the operand to the Constants list
1100 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001101 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1102 Constants.push_back(SDValue(Val, i));
1103 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001104
Craig Topper64941d92014-04-27 19:20:57 +00001105 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001106 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001107
Chris Lattner00245f42012-01-24 13:41:11 +00001108 if (const ConstantDataSequential *CDS =
1109 dyn_cast<ConstantDataSequential>(C)) {
1110 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001111 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001112 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1113 // Add each leaf value from the operand to the Constants list
1114 // to form a flattened list of all the values.
1115 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1116 Ops.push_back(SDValue(Val, i));
1117 }
1118
1119 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001120 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001121 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001122 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001123 }
Dan Gohman575fad32008-09-03 16:12:24 +00001124
Duncan Sands19d0b472010-02-16 11:11:14 +00001125 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001126 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1127 "Unknown struct or array constant!");
1128
Owen Anderson53aa7a92009-08-10 22:56:29 +00001129 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001130 ComputeValueVTs(TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001131 unsigned NumElts = ValueVTs.size();
1132 if (NumElts == 0)
1133 return SDValue(); // empty struct
1134 SmallVector<SDValue, 4> Constants(NumElts);
1135 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001136 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001137 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001138 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001139 else if (EltVT.isFloatingPoint())
1140 Constants[i] = DAG.getConstantFP(0, EltVT);
1141 else
1142 Constants[i] = DAG.getConstant(0, EltVT);
1143 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001144
Craig Topper64941d92014-04-27 19:20:57 +00001145 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001146 }
1147
Dan Gohman8422e572010-04-17 15:32:28 +00001148 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001149 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001150
Chris Lattner229907c2011-07-18 04:54:35 +00001151 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001152 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001153
Dan Gohman575fad32008-09-03 16:12:24 +00001154 // Now that we know the number and type of the elements, get that number of
1155 // elements into the Ops array based on what kind of constant it is.
1156 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001157 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001158 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001159 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001160 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001161 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Eric Christopher58a24612014-10-08 09:50:54 +00001162 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001163
1164 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001165 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001166 Op = DAG.getConstantFP(0, EltVT);
1167 else
1168 Op = DAG.getConstant(0, EltVT);
1169 Ops.assign(NumElements, Op);
1170 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001171
Dan Gohman575fad32008-09-03 16:12:24 +00001172 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001173 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001174 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001175
Dan Gohman575fad32008-09-03 16:12:24 +00001176 // If this is a static alloca, generate it as the frameindex instead of
1177 // computation.
1178 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1179 DenseMap<const AllocaInst*, int>::iterator SI =
1180 FuncInfo.StaticAllocaMap.find(AI);
1181 if (SI != FuncInfo.StaticAllocaMap.end())
Eric Christopher58a24612014-10-08 09:50:54 +00001182 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001183 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001184
Dan Gohmand4322232010-07-01 01:59:43 +00001185 // If this is an instruction which fast-isel has deferred, select it now.
1186 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001187 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Eric Christopher58a24612014-10-08 09:50:54 +00001188 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001189 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001190 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001191 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001192
Dan Gohmand4322232010-07-01 01:59:43 +00001193 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001194}
1195
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001196void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001197 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001198 SDValue Chain = getControlRoot();
1199 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001200 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001201
Dan Gohmand16aa542010-05-29 17:03:36 +00001202 if (!FuncInfo.CanLowerReturn) {
1203 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001204 const Function *F = I.getParent()->getParent();
1205
1206 // Emit a store of the return value through the virtual register.
1207 // Leave Outs empty so that LowerReturn won't try to load return
1208 // registers the usual way.
1209 SmallVector<EVT, 1> PtrValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001210 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001211 PtrValueVTs);
1212
1213 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1214 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001215
Owen Anderson53aa7a92009-08-10 22:56:29 +00001216 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001217 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00001218 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001219 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001220
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001221 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001222 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001223 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001224 RetPtr.getValueType(), RetPtr,
1225 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001226 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001227 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001228 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001229 // FIXME: better loc info would be nice.
1230 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001231 }
1232
Andrew Trickef9de2a2013-05-25 02:42:55 +00001233 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001234 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001235 } else if (I.getNumOperands() != 0) {
1236 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001237 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001238 unsigned NumValues = ValueVTs.size();
1239 if (NumValues) {
1240 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001241 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1242 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001243
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001244 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001245
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001246 const Function *F = I.getParent()->getParent();
Bill Wendling74dba872012-12-30 13:01:51 +00001247 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1248 Attribute::SExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001249 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling74dba872012-12-30 13:01:51 +00001250 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1251 Attribute::ZExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001252 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman575fad32008-09-03 16:12:24 +00001253
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001254 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Eric Christopher58a24612014-10-08 09:50:54 +00001255 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001256
Eric Christopher58a24612014-10-08 09:50:54 +00001257 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1258 MVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001259 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001260 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001261 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001262 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001263
1264 // 'inreg' on function refers to return value
1265 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling74dba872012-12-30 13:01:51 +00001266 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1267 Attribute::InReg))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001268 Flags.setInReg();
1269
1270 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001271 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001272 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001273 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001274 Flags.setZExt();
1275
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001276 for (unsigned i = 0; i < NumParts; ++i) {
1277 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001278 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001279 OutVals.push_back(Parts[i]);
1280 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001281 }
Dan Gohman575fad32008-09-03 16:12:24 +00001282 }
1283 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001284
1285 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001286 CallingConv::ID CallConv =
1287 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001288 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001289 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001290
1291 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001292 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001293 "LowerReturn didn't return a valid chain!");
1294
1295 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001296 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001297}
1298
Dan Gohman9478c3f2009-04-23 23:13:24 +00001299/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1300/// created for it, emit nodes to copy the value into the virtual
1301/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001302void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001303 // Skip empty types
1304 if (V->getType()->isEmptyTy())
1305 return;
1306
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001307 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1308 if (VMI != FuncInfo.ValueMap.end()) {
1309 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1310 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001311 }
1312}
1313
Dan Gohman575fad32008-09-03 16:12:24 +00001314/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1315/// the current basic block, add it to ValueMap now so that we'll get a
1316/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001317void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001318 // No need to export constants.
1319 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001320
Dan Gohman575fad32008-09-03 16:12:24 +00001321 // Already exported?
1322 if (FuncInfo.isExportedInst(V)) return;
1323
1324 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1325 CopyValueToVirtualRegister(V, Reg);
1326}
1327
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001328bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001329 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001330 // The operands of the setcc have to be in this block. We don't know
1331 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001332 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001333 // Can export from current BB.
1334 if (VI->getParent() == FromBB)
1335 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001336
Dan Gohman575fad32008-09-03 16:12:24 +00001337 // Is already exported, noop.
1338 return FuncInfo.isExportedInst(V);
1339 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001340
Dan Gohman575fad32008-09-03 16:12:24 +00001341 // If this is an argument, we can export it if the BB is the entry block or
1342 // if it is already exported.
1343 if (isa<Argument>(V)) {
1344 if (FromBB == &FromBB->getParent()->getEntryBlock())
1345 return true;
1346
1347 // Otherwise, can only export this if it is already exported.
1348 return FuncInfo.isExportedInst(V);
1349 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001350
Dan Gohman575fad32008-09-03 16:12:24 +00001351 // Otherwise, constants can always be exported.
1352 return true;
1353}
1354
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001355/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001356uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1357 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001358 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1359 if (!BPI)
1360 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001361 const BasicBlock *SrcBB = Src->getBasicBlock();
1362 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001363 return BPI->getEdgeWeight(SrcBB, DstBB);
1364}
1365
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001366void SelectionDAGBuilder::
1367addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1368 uint32_t Weight /* = 0 */) {
1369 if (!Weight)
1370 Weight = getEdgeWeight(Src, Dst);
1371 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001372}
1373
1374
Dan Gohman575fad32008-09-03 16:12:24 +00001375static bool InBlock(const Value *V, const BasicBlock *BB) {
1376 if (const Instruction *I = dyn_cast<Instruction>(V))
1377 return I->getParent() == BB;
1378 return true;
1379}
1380
Dan Gohmand01ddb52008-10-17 21:16:08 +00001381/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1382/// This function emits a branch and is used at the leaves of an OR or an
1383/// AND operator tree.
1384///
1385void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001386SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001387 MachineBasicBlock *TBB,
1388 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001389 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001390 MachineBasicBlock *SwitchBB,
1391 uint32_t TWeight,
1392 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001393 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001394
Dan Gohmand01ddb52008-10-17 21:16:08 +00001395 // If the leaf of the tree is a comparison, merge the condition into
1396 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001397 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001398 // The operands of the cmp have to be in this block. We don't know
1399 // how to export them from some other block. If this is the first block
1400 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001401 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001402 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1403 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001404 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001405 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001406 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001407 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001408 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001409 if (TM.Options.NoNaNsFPMath)
1410 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001411 } else {
Michael Ilsemanaddddc42014-12-15 18:48:43 +00001412 (void)Condition; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001413 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001414 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001415
Craig Topperc0196b12014-04-14 00:51:57 +00001416 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1417 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001418 SwitchCases.push_back(CB);
1419 return;
1420 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001421 }
1422
1423 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001424 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001425 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001426 SwitchCases.push_back(CB);
1427}
1428
Manman Ren4ece7452014-01-31 00:42:44 +00001429/// Scale down both weights to fit into uint32_t.
1430static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1431 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1432 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1433 NewTrue = NewTrue / Scale;
1434 NewFalse = NewFalse / Scale;
1435}
1436
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001437/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001438void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001439 MachineBasicBlock *TBB,
1440 MachineBasicBlock *FBB,
1441 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001442 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001443 unsigned Opc, uint32_t TWeight,
1444 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001445 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001446 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001447 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001448 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1449 BOp->getParent() != CurBB->getBasicBlock() ||
1450 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1451 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001452 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1453 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001454 return;
1455 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001456
Dan Gohman575fad32008-09-03 16:12:24 +00001457 // Create TmpBB after CurBB.
1458 MachineFunction::iterator BBI = CurBB;
1459 MachineFunction &MF = DAG.getMachineFunction();
1460 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1461 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001462
Dan Gohman575fad32008-09-03 16:12:24 +00001463 if (Opc == Instruction::Or) {
1464 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001465 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001466 // jmp_if_X TBB
1467 // jmp TmpBB
1468 // TmpBB:
1469 // jmp_if_Y TBB
1470 // jmp FBB
1471 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001472
Manman Ren4ece7452014-01-31 00:42:44 +00001473 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1474 // The requirement is that
1475 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1476 // = TrueProb for orignal BB.
1477 // Assuming the orignal weights are A and B, one choice is to set BB1's
1478 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1479 // assumes that
1480 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1481 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1482 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001483
Manman Ren4ece7452014-01-31 00:42:44 +00001484 uint64_t NewTrueWeight = TWeight;
1485 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1486 ScaleWeights(NewTrueWeight, NewFalseWeight);
1487 // Emit the LHS condition.
1488 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1489 NewTrueWeight, NewFalseWeight);
1490
1491 NewTrueWeight = TWeight;
1492 NewFalseWeight = 2 * (uint64_t)FWeight;
1493 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001494 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001495 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1496 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001497 } else {
1498 assert(Opc == Instruction::And && "Unknown merge op!");
1499 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001500 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001501 // jmp_if_X TmpBB
1502 // jmp FBB
1503 // TmpBB:
1504 // jmp_if_Y TBB
1505 // jmp FBB
1506 //
1507 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001508
Manman Ren4ece7452014-01-31 00:42:44 +00001509 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1510 // The requirement is that
1511 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1512 // = FalseProb for orignal BB.
1513 // Assuming the orignal weights are A and B, one choice is to set BB1's
1514 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1515 // assumes that
1516 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001517
Manman Ren4ece7452014-01-31 00:42:44 +00001518 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1519 uint64_t NewFalseWeight = FWeight;
1520 ScaleWeights(NewTrueWeight, NewFalseWeight);
1521 // Emit the LHS condition.
1522 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1523 NewTrueWeight, NewFalseWeight);
1524
1525 NewTrueWeight = 2 * (uint64_t)TWeight;
1526 NewFalseWeight = FWeight;
1527 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001528 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001529 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1530 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001531 }
1532}
1533
1534/// If the set of cases should be emitted as a series of branches, return true.
1535/// If we should emit this as a bunch of and/or'd together conditions, return
1536/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001537bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001538SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001539 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001540
Dan Gohman575fad32008-09-03 16:12:24 +00001541 // If this is two comparisons of the same values or'd or and'd together, they
1542 // will get folded into a single comparison, so don't emit two blocks.
1543 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1544 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1545 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1546 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1547 return false;
1548 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001549
Chris Lattner1eea3b02010-01-02 00:00:03 +00001550 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1551 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1552 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1553 Cases[0].CC == Cases[1].CC &&
1554 isa<Constant>(Cases[0].CmpRHS) &&
1555 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1556 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1557 return false;
1558 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1559 return false;
1560 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001561
Dan Gohman575fad32008-09-03 16:12:24 +00001562 return true;
1563}
1564
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001565void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001566 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001567
Dan Gohman575fad32008-09-03 16:12:24 +00001568 // Update machine-CFG edges.
1569 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1570
1571 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00001572 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001573 MachineFunction::iterator BBI = BrMBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001574 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001575 NextBlock = BBI;
1576
1577 if (I.isUnconditional()) {
1578 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001579 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001580
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001581 // If this is not a fall-through branch or optimizations are switched off,
1582 // emit the branch.
1583 if (Succ0MBB != NextBlock || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001584 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001585 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001586 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001587
Dan Gohman575fad32008-09-03 16:12:24 +00001588 return;
1589 }
1590
1591 // If this condition is one of the special cases we handle, do special stuff
1592 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001593 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001594 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1595
1596 // If this is a series of conditions that are or'd or and'd together, emit
1597 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001598 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001599 // For example, instead of something like:
1600 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001601 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001602 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001603 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001604 // or C, F
1605 // jnz foo
1606 // Emit:
1607 // cmp A, B
1608 // je foo
1609 // cmp D, E
1610 // jle foo
1611 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001612 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001613 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001614 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1615 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001616 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001617 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1618 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001619 // If the compares in later blocks need to use values not currently
1620 // exported from this block, export them now. This block should always
1621 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001622 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001623
Dan Gohman575fad32008-09-03 16:12:24 +00001624 // Allow some cases to be rejected.
1625 if (ShouldEmitAsBranches(SwitchCases)) {
1626 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1627 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1628 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1629 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001630
Dan Gohman575fad32008-09-03 16:12:24 +00001631 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001632 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001633 SwitchCases.erase(SwitchCases.begin());
1634 return;
1635 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001636
Dan Gohman575fad32008-09-03 16:12:24 +00001637 // Okay, we decided not to do this, remove any inserted MBB's and clear
1638 // SwitchCases.
1639 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001640 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001641
Dan Gohman575fad32008-09-03 16:12:24 +00001642 SwitchCases.clear();
1643 }
1644 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001645
Dan Gohman575fad32008-09-03 16:12:24 +00001646 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001647 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001648 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001649
Dan Gohman575fad32008-09-03 16:12:24 +00001650 // Use visitSwitchCase to actually insert the fast branch sequence for this
1651 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001652 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001653}
1654
1655/// visitSwitchCase - Emits the necessary code to represent a single node in
1656/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001657void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1658 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001659 SDValue Cond;
1660 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001661 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001662
1663 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001664 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001665 // Fold "(X == true)" to X and "(X == false)" to !X to
1666 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001667 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001668 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001669 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001670 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001671 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001672 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001673 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001674 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001675 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001676 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001677 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001678
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001679 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1680 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001681
1682 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001683 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001684
Bob Wilsone4077362013-09-09 19:14:35 +00001685 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001686 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001687 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001688 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001689 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001690 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001691 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001692 DAG.getConstant(High-Low, VT), ISD::SETULE);
1693 }
1694 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001695
Dan Gohman575fad32008-09-03 16:12:24 +00001696 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001697 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001698 // TrueBB and FalseBB are always different unless the incoming IR is
1699 // degenerate. This only happens when running llc on weird IR.
1700 if (CB.TrueBB != CB.FalseBB)
1701 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001702
Dan Gohman575fad32008-09-03 16:12:24 +00001703 // Set NextBlock to be the MBB immediately after the current one, if any.
1704 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001705 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001706 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001707 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001708 NextBlock = BBI;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001709
Dan Gohman575fad32008-09-03 16:12:24 +00001710 // If the lhs block is the next block, invert the condition so that we can
1711 // fall through to the lhs instead of the rhs block.
1712 if (CB.TrueBB == NextBlock) {
1713 std::swap(CB.TrueBB, CB.FalseBB);
1714 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001715 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001716 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001717
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001718 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001719 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001720 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001721
Evan Cheng79687dd2010-09-23 06:51:55 +00001722 // Insert the false branch. Do this even if it's a fall through branch,
1723 // this makes it easier to do DAG optimizations which require inverting
1724 // the branch condition.
1725 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1726 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001727
1728 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001729}
1730
1731/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001732void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001733 // Emit the code for the jump table
1734 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopher58a24612014-10-08 09:50:54 +00001735 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001736 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001737 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001738 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001739 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001740 MVT::Other, Index.getValue(1),
1741 Table, Index);
1742 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001743}
1744
1745/// visitJumpTableHeader - This function emits necessary code to produce index
1746/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001747void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001748 JumpTableHeader &JTH,
1749 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001750 // Subtract the lowest switch case value from the value being switched on and
1751 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001752 // difference between smallest and largest cases.
1753 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001754 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001755 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001756 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001757
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001758 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001759 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001760 // can be used as an index into the jump table in a subsequent basic block.
1761 // This value may be smaller or larger than the target's pointer type, and
1762 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001763 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1764 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI.getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001765
Eric Christopher58a24612014-10-08 09:50:54 +00001766 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001767 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001768 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001769 JT.Reg = JumpTableReg;
1770
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001771 // Emit the range check for the jump table, and branch to the default block
1772 // for the switch statement if the value being switched on exceeds the largest
1773 // case in the switch.
Eric Christopher58a24612014-10-08 09:50:54 +00001774 SDValue CMP =
1775 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1776 Sub.getValueType()),
1777 Sub, DAG.getConstant(JTH.Last - JTH.First, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001778
1779 // Set NextBlock to be the MBB immediately after the current one, if any.
1780 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001781 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001782 MachineFunction::iterator BBI = SwitchBB;
Bill Wendlingc6b47342009-12-21 23:47:40 +00001783
Dan Gohmane8c913e2009-08-15 02:06:22 +00001784 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001785 NextBlock = BBI;
1786
Andrew Trickef9de2a2013-05-25 02:42:55 +00001787 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001788 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001789 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001790
Bill Wendling954cb182010-01-28 21:51:40 +00001791 if (JT.MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001792 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001793 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001794
Bill Wendlingc6b47342009-12-21 23:47:40 +00001795 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001796}
1797
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001798/// Codegen a new tail for a stack protector check ParentMBB which has had its
1799/// tail spliced into a stack protector check success bb.
1800///
1801/// For a high level explanation of how this fits into the stack protector
1802/// generation see the comment on the declaration of class
1803/// StackProtectorDescriptor.
1804void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1805 MachineBasicBlock *ParentBB) {
1806
1807 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001808 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1809 EVT PtrTy = TLI.getPointerTy();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001810
1811 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1812 int FI = MFI->getStackProtectorIndex();
1813
1814 const Value *IRGuard = SPD.getGuard();
1815 SDValue GuardPtr = getValue(IRGuard);
1816 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1817
1818 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00001819 TLI.getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001820
1821 SDValue Guard;
1822
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001823 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1824 // guard value from the virtual register holding the value. Otherwise, emit a
1825 // volatile load to retrieve the stack guard value.
1826 unsigned GuardReg = SPD.getGuardReg();
1827
Eric Christopher58a24612014-10-08 09:50:54 +00001828 if (GuardReg && TLI.useLoadStackGuardNode())
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001829 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), GuardReg,
1830 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001831 else
1832 Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1833 GuardPtr, MachinePointerInfo(IRGuard, 0),
1834 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001835
1836 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1837 StackSlotPtr,
1838 MachinePointerInfo::getFixedStack(FI),
1839 true, false, false, Align);
1840
1841 // Perform the comparison via a subtract/getsetcc.
1842 EVT VT = Guard.getValueType();
1843 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1844
Eric Christopher58a24612014-10-08 09:50:54 +00001845 SDValue Cmp =
1846 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1847 Sub.getValueType()),
1848 Sub, DAG.getConstant(0, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001849
1850 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1851 // branch to failure MBB.
1852 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1853 MVT::Other, StackSlot.getOperand(0),
1854 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1855 // Otherwise branch to success MBB.
1856 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1857 MVT::Other, BrCond,
1858 DAG.getBasicBlock(SPD.getSuccessMBB()));
1859
1860 DAG.setRoot(Br);
1861}
1862
1863/// Codegen the failure basic block for a stack protector check.
1864///
1865/// A failure stack protector machine basic block consists simply of a call to
1866/// __stack_chk_fail().
1867///
1868/// For a high level explanation of how this fits into the stack protector
1869/// generation see the comment on the declaration of class
1870/// StackProtectorDescriptor.
1871void
1872SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001873 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1874 SDValue Chain =
1875 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1876 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001877 DAG.setRoot(Chain);
1878}
1879
Dan Gohman575fad32008-09-03 16:12:24 +00001880/// visitBitTestHeader - This function emits necessary code to produce value
1881/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001882void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1883 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001884 // Subtract the minimum value
1885 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001886 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001887 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001888 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001889
1890 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001891 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1892 SDValue RangeCmp =
1893 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001894 Sub.getValueType()),
Eric Christopher58a24612014-10-08 09:50:54 +00001895 Sub, DAG.getConstant(B.Range, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001896
Evan Chengac730dd2011-01-06 01:02:44 +00001897 // Determine the type of the test operands.
1898 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001899 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001900 UsePtrType = true;
1901 else {
1902 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001903 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001904 // Switch table case range are encoded into series of masks.
1905 // Just use pointer type, it's guaranteed to fit.
1906 UsePtrType = true;
1907 break;
1908 }
1909 }
1910 if (UsePtrType) {
Eric Christopher58a24612014-10-08 09:50:54 +00001911 VT = TLI.getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001912 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001913 }
Dan Gohman575fad32008-09-03 16:12:24 +00001914
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001915 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001916 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001917 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001918 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001919
1920 // Set NextBlock to be the MBB immediately after the current one, if any.
1921 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001922 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001923 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001924 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001925 NextBlock = BBI;
1926
1927 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1928
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001929 addSuccessorWithWeight(SwitchBB, B.Default);
1930 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001931
Andrew Trickef9de2a2013-05-25 02:42:55 +00001932 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001933 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001934 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001935
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001936 if (MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001937 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001938 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001939
Bill Wendlingc6b47342009-12-21 23:47:40 +00001940 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001941}
1942
1943/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001944void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1945 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001946 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001947 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001948 BitTestCase &B,
1949 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001950 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001951 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001952 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001953 SDValue Cmp;
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001954 unsigned PopCount = CountPopulation_64(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001955 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001956 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001957 // Testing for a single bit; just compare the shift count with what it
1958 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001959 Cmp = DAG.getSetCC(
1960 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1961 DAG.getConstant(countTrailingZeros(B.Mask), VT), ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001962 } else if (PopCount == BB.Range) {
1963 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001964 Cmp = DAG.getSetCC(
1965 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1966 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001967 } else {
1968 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001969 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001970 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001971
Dan Gohman0695e092010-06-24 02:06:24 +00001972 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001973 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001974 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001975 Cmp = DAG.getSetCC(getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00001976 TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp,
1977 DAG.getConstant(0, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001978 }
Dan Gohman575fad32008-09-03 16:12:24 +00001979
Manman Rencf104462012-08-24 18:14:27 +00001980 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1981 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1982 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1983 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001984
Andrew Trickef9de2a2013-05-25 02:42:55 +00001985 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001986 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001987 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001988
1989 // Set NextBlock to be the MBB immediately after the current one, if any.
1990 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001991 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001992 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001993 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001994 NextBlock = BBI;
1995
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001996 if (NextMBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001997 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001998 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001999
Bill Wendlingc6b47342009-12-21 23:47:40 +00002000 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00002001}
2002
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002003void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002004 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002005
Dan Gohman575fad32008-09-03 16:12:24 +00002006 // Retrieve successors.
2007 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2008 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
2009
Gabor Greif08a4c282009-01-15 11:10:44 +00002010 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00002011 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00002012 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00002013 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00002014 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00002015 switch (Fn->getIntrinsicID()) {
2016 default:
2017 llvm_unreachable("Cannot invoke this intrinsic");
2018 case Intrinsic::donothing:
2019 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
2020 break;
2021 case Intrinsic::experimental_patchpoint_void:
2022 case Intrinsic::experimental_patchpoint_i64:
2023 visitPatchpoint(&I, LandingPad);
2024 break;
2025 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00002026 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002027 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002028
2029 // If the value of the invoke is used outside of its defining block, make it
2030 // available as a virtual register.
Dan Gohman9478c3f2009-04-23 23:13:24 +00002031 CopyToExportRegsIfNeeded(&I);
Dan Gohman575fad32008-09-03 16:12:24 +00002032
2033 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002034 addSuccessorWithWeight(InvokeMBB, Return);
2035 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002036
2037 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002038 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002039 MVT::Other, getControlRoot(),
2040 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002041}
2042
Bill Wendlingf891bf82011-07-31 06:30:59 +00002043void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2044 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2045}
2046
Bill Wendling247fd3b2011-08-17 21:56:44 +00002047void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2048 assert(FuncInfo.MBB->isLandingPad() &&
2049 "Call to landingpad not in landing pad!");
2050
2051 MachineBasicBlock *MBB = FuncInfo.MBB;
2052 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2053 AddLandingPadInfo(LP, MMI, MBB);
2054
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002055 // If there aren't registers to copy the values into (e.g., during SjLj
2056 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002057 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2058 if (TLI.getExceptionPointerRegister() == 0 &&
2059 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002060 return;
2061
Bill Wendling247fd3b2011-08-17 21:56:44 +00002062 SmallVector<EVT, 2> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002063 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002064 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002065
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002066 // Get the two live-in registers as SDValues. The physregs have already been
2067 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002068 SDValue Ops[2];
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002069 Ops[0] = DAG.getZExtOrTrunc(
Eric Christopher58a24612014-10-08 09:50:54 +00002070 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2071 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()),
2072 getCurSDLoc(), ValueVTs[0]);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002073 Ops[1] = DAG.getZExtOrTrunc(
Eric Christopher58a24612014-10-08 09:50:54 +00002074 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2075 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()),
2076 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002077
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002078 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002079 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002080 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002081 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002082}
2083
Dan Gohman575fad32008-09-03 16:12:24 +00002084/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2085/// small case ranges).
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002086bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2087 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002088 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002089 MachineBasicBlock *Default,
2090 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002091 // Size is the number of Cases represented by this range.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002092 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohman575fad32008-09-03 16:12:24 +00002093 if (Size > 3)
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002094 return false;
2095
Dan Gohman575fad32008-09-03 16:12:24 +00002096 // Get the MachineFunction which holds the current MBB. This is used when
2097 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002098 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002099
2100 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002101 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002102 MachineFunction::iterator BBI = CR.CaseBB;
2103
Dan Gohmane8c913e2009-08-15 02:06:22 +00002104 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002105 NextBlock = BBI;
2106
Manman Rencf104462012-08-24 18:14:27 +00002107 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramer24656c92010-11-22 09:45:38 +00002108 // If any two of the cases has the same destination, and if one value
Dan Gohman575fad32008-09-03 16:12:24 +00002109 // is the same as the other, but has one bit unset that the other has set,
2110 // use bit manipulation to do two compares at once. For example:
2111 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramer24656c92010-11-22 09:45:38 +00002112 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2113 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2114 if (Size == 2 && CR.CaseBB == SwitchBB) {
2115 Case &Small = *CR.Range.first;
2116 Case &Big = *(CR.Range.second-1);
2117
2118 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2119 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2120 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2121
2122 // Check that there is only one bit different.
2123 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2124 (SmallValue | BigValue) == BigValue) {
2125 // Isolate the common bit.
2126 APInt CommonBit = BigValue & ~SmallValue;
2127 assert((SmallValue | CommonBit) == BigValue &&
2128 CommonBit.countPopulation() == 1 && "Not a common bit?");
2129
2130 SDValue CondLHS = getValue(SV);
2131 EVT VT = CondLHS.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002132 SDLoc DL = getCurSDLoc();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002133
2134 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2135 DAG.getConstant(CommonBit, VT));
2136 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2137 Or, DAG.getConstant(BigValue, VT),
2138 ISD::SETEQ);
2139
2140 // Update successor info.
Manman Rencf104462012-08-24 18:14:27 +00002141 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2142 addSuccessorWithWeight(SwitchBB, Small.BB,
2143 Small.ExtraWeight + Big.ExtraWeight);
2144 addSuccessorWithWeight(SwitchBB, Default,
2145 // The default destination is the first successor in IR.
2146 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramer24656c92010-11-22 09:45:38 +00002147
2148 // Insert the true branch.
2149 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2150 getControlRoot(), Cond,
2151 DAG.getBasicBlock(Small.BB));
2152
2153 // Insert the false branch.
2154 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2155 DAG.getBasicBlock(Default));
2156
2157 DAG.setRoot(BrCond);
2158 return true;
2159 }
2160 }
2161 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002162
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002163 // Order cases by weight so the most likely case will be checked first.
Manman Rencf104462012-08-24 18:14:27 +00002164 uint32_t UnhandledWeights = 0;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002165 if (BPI) {
2166 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Rencf104462012-08-24 18:14:27 +00002167 uint32_t IWeight = I->ExtraWeight;
2168 UnhandledWeights += IWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002169 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Rencf104462012-08-24 18:14:27 +00002170 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002171 if (IWeight > JWeight)
2172 std::swap(*I, *J);
2173 }
2174 }
2175 }
Dan Gohman575fad32008-09-03 16:12:24 +00002176 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002177 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5aad8722012-05-26 21:19:12 +00002178 if (Size > 1 &&
2179 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohman575fad32008-09-03 16:12:24 +00002180 // The last case block won't fall through into 'NextBlock' if we emit the
2181 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002182 // We start at the bottom as it's the case with the least weight.
Stephen Lin6d715e82013-07-06 21:44:25 +00002183 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohman575fad32008-09-03 16:12:24 +00002184 if (I->BB == NextBlock) {
2185 std::swap(*I, BackCase);
2186 break;
2187 }
Dan Gohman575fad32008-09-03 16:12:24 +00002188 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002189
Dan Gohman575fad32008-09-03 16:12:24 +00002190 // Create a CaseBlock record representing a conditional branch to
2191 // the Case's target mbb if the value being switched on SV is equal
2192 // to C.
2193 MachineBasicBlock *CurBlock = CR.CaseBB;
2194 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2195 MachineBasicBlock *FallThrough;
2196 if (I != E-1) {
2197 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2198 CurMF->insert(BBI, FallThrough);
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002199
2200 // Put SV in a virtual register to make it available from the new blocks.
2201 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002202 } else {
2203 // If the last case doesn't match, go to the default block.
2204 FallThrough = Default;
2205 }
2206
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002207 const Value *RHS, *LHS, *MHS;
Dan Gohman575fad32008-09-03 16:12:24 +00002208 ISD::CondCode CC;
2209 if (I->High == I->Low) {
2210 // This is just small small case range :) containing exactly 1 case
2211 CC = ISD::SETEQ;
Craig Topperc0196b12014-04-14 00:51:57 +00002212 LHS = SV; RHS = I->High; MHS = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002213 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00002214 CC = ISD::SETLE;
Dan Gohman575fad32008-09-03 16:12:24 +00002215 LHS = I->Low; MHS = SV; RHS = I->High;
2216 }
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002217
Manman Rencf104462012-08-24 18:14:27 +00002218 // The false weight should be sum of all un-handled cases.
2219 UnhandledWeights -= I->ExtraWeight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002220 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2221 /* me */ CurBlock,
Manman Rencf104462012-08-24 18:14:27 +00002222 /* trueweight */ I->ExtraWeight,
2223 /* falseweight */ UnhandledWeights);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002224
Dan Gohman575fad32008-09-03 16:12:24 +00002225 // If emitting the first comparison, just call visitSwitchCase to emit the
2226 // code into the current block. Otherwise, push the CaseBlock onto the
2227 // vector to be later processed by SDISel, and insert the node's MBB
2228 // before the next MBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002229 if (CurBlock == SwitchBB)
2230 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002231 else
2232 SwitchCases.push_back(CB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002233
Dan Gohman575fad32008-09-03 16:12:24 +00002234 CurBlock = FallThrough;
2235 }
2236
2237 return true;
2238}
2239
2240static inline bool areJTsAllowed(const TargetLowering &TLI) {
Eric Christopher79cc1e32014-09-02 22:28:02 +00002241 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2242 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00002243}
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002244
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002245static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002246 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsone4077362013-09-09 19:14:35 +00002247 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002248 return (LastExt - FirstExt + 1ULL);
2249}
2250
Dan Gohman575fad32008-09-03 16:12:24 +00002251/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnere74e0c82011-09-09 22:06:59 +00002252bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2253 CaseRecVector &WorkList,
2254 const Value *SV,
2255 MachineBasicBlock *Default,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002256 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002257 Case& FrontCase = *CR.Range.first;
2258 Case& BackCase = *(CR.Range.second-1);
2259
Chris Lattner8e1d7222009-11-07 07:50:34 +00002260 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2261 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002262
Chris Lattner8e1d7222009-11-07 07:50:34 +00002263 APInt TSize(First.getBitWidth(), 0);
Chris Lattnere74e0c82011-09-09 22:06:59 +00002264 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohman575fad32008-09-03 16:12:24 +00002265 TSize += I->size();
2266
Eric Christopher58a24612014-10-08 09:50:54 +00002267 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2268 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries()))
Dan Gohman575fad32008-09-03 16:12:24 +00002269 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002270
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002271 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002272 // The density is TSize / Range. Require at least 40%.
2273 // It should not be possible for IntTSize to saturate for sane code, but make
2274 // sure we handle Range saturation correctly.
2275 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2276 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2277 if (IntTSize * 10 < IntRange * 4)
Dan Gohman575fad32008-09-03 16:12:24 +00002278 return false;
2279
David Greene5730f202010-01-05 01:24:57 +00002280 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002281 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002282 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002283
2284 // Get the MachineFunction which holds the current MBB. This is used when
2285 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002286 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002287
2288 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002289 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002290 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002291
2292 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2293
2294 // Create a new basic block to hold the code for loading the address
2295 // of the jump table, and jumping to it. Update successor information;
2296 // we will either branch to the default case for the switch, or the jump
2297 // table.
2298 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2299 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002300
2301 addSuccessorWithWeight(CR.CaseBB, Default);
2302 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002303
Dan Gohman575fad32008-09-03 16:12:24 +00002304 // Build a vector of destination BBs, corresponding to each target
2305 // of the jump table. If the value of the jump table slot corresponds to
2306 // a case statement, push the case's BB onto the vector, otherwise, push
2307 // the default BB.
2308 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002309 APInt TEI = First;
Dan Gohman575fad32008-09-03 16:12:24 +00002310 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002311 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2312 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002313
Bob Wilsone4077362013-09-09 19:14:35 +00002314 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002315 DestBBs.push_back(I->BB);
2316 if (TEI==High)
2317 ++I;
2318 } else {
2319 DestBBs.push_back(Default);
2320 }
2321 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002322
Manman Rencf104462012-08-24 18:14:27 +00002323 // Calculate weight for each unique destination in CR.
2324 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2325 if (FuncInfo.BPI)
2326 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2327 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2328 DestWeights.find(I->BB);
Stephen Lincfe7f352013-07-08 00:37:03 +00002329 if (Itr != DestWeights.end())
Manman Rencf104462012-08-24 18:14:27 +00002330 Itr->second += I->ExtraWeight;
2331 else
2332 DestWeights[I->BB] = I->ExtraWeight;
2333 }
2334
Dan Gohman575fad32008-09-03 16:12:24 +00002335 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002336 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2337 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohman575fad32008-09-03 16:12:24 +00002338 E = DestBBs.end(); I != E; ++I) {
2339 if (!SuccsHandled[(*I)->getNumber()]) {
2340 SuccsHandled[(*I)->getNumber()] = true;
Manman Rencf104462012-08-24 18:14:27 +00002341 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2342 DestWeights.find(*I);
2343 addSuccessorWithWeight(JumpTableBB, *I,
2344 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002345 }
2346 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002347
Bob Wilson3c7cde42010-03-18 18:42:41 +00002348 // Create a jump table index for this jump table.
Eric Christopher58a24612014-10-08 09:50:54 +00002349 unsigned JTEncoding = TLI.getJumpTableEncoding();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002350 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilson3c7cde42010-03-18 18:42:41 +00002351 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002352
Dan Gohman575fad32008-09-03 16:12:24 +00002353 // Set the jump table information so that we can codegen it as a second
2354 // MachineBasicBlock
2355 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman7c0303a2010-04-19 22:41:47 +00002356 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2357 if (CR.CaseBB == SwitchBB)
2358 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002359
Dan Gohman575fad32008-09-03 16:12:24 +00002360 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohman575fad32008-09-03 16:12:24 +00002361 return true;
2362}
2363
2364/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2365/// 2 subtrees.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002366bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2367 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002368 const Value* SV,
Stephen Lin6d715e82013-07-06 21:44:25 +00002369 MachineBasicBlock* SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002370 // Get the MachineFunction which holds the current MBB. This is used when
2371 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002372 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002373
2374 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002375 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002376 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002377
2378 Case& FrontCase = *CR.Range.first;
2379 Case& BackCase = *(CR.Range.second-1);
2380 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2381
2382 // Size is the number of Cases represented by this range.
2383 unsigned Size = CR.Range.second - CR.Range.first;
2384
Chris Lattner8e1d7222009-11-07 07:50:34 +00002385 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2386 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002387 double FMetric = 0;
2388 CaseItr Pivot = CR.Range.first + Size/2;
2389
2390 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2391 // (heuristically) allow us to emit JumpTable's later.
Chris Lattner8e1d7222009-11-07 07:50:34 +00002392 APInt TSize(First.getBitWidth(), 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002393 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2394 I!=E; ++I)
2395 TSize += I->size();
2396
Chris Lattner8e1d7222009-11-07 07:50:34 +00002397 APInt LSize = FrontCase.size();
2398 APInt RSize = TSize-LSize;
David Greene5730f202010-01-05 01:24:57 +00002399 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002400 << "First: " << First << ", Last: " << Last <<'\n'
2401 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002402 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2403 J!=E; ++I, ++J) {
Chris Lattner8e1d7222009-11-07 07:50:34 +00002404 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2405 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002406 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiye01e9862012-05-15 06:50:18 +00002407 assert((Range - 2ULL).isNonNegative() &&
2408 "Invalid case distance");
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002409 // Use volatile double here to avoid excess precision issues on some hosts,
2410 // e.g. that use 80-bit X87 registers.
2411 volatile double LDensity =
2412 (double)LSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002413 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002414 volatile double RDensity =
2415 (double)RSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002416 (Last - RBegin + 1ULL).roundToDouble();
Rafael Espindolad50dbc72013-12-05 04:14:33 +00002417 volatile double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohman575fad32008-09-03 16:12:24 +00002418 // Should always split in some non-trivial place
David Greene5730f202010-01-05 01:24:57 +00002419 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002420 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2421 << "LDensity: " << LDensity
2422 << ", RDensity: " << RDensity << '\n'
2423 << "Metric: " << Metric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002424 if (FMetric < Metric) {
2425 Pivot = J;
2426 FMetric = Metric;
David Greene5730f202010-01-05 01:24:57 +00002427 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002428 }
2429
2430 LSize += J->size();
2431 RSize -= J->size();
2432 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002433
Eric Christopher58a24612014-10-08 09:50:54 +00002434 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2435 if (areJTsAllowed(TLI)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002436 // If our case is dense we *really* should handle it earlier!
2437 assert((FMetric > 0) && "Should handle dense range earlier!");
2438 } else {
2439 Pivot = CR.Range.first + Size/2;
2440 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002441
Dan Gohman575fad32008-09-03 16:12:24 +00002442 CaseRange LHSR(CR.Range.first, Pivot);
2443 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002444 const Constant *C = Pivot->Low;
Craig Topperc0196b12014-04-14 00:51:57 +00002445 MachineBasicBlock *FalseBB = nullptr, *TrueBB = nullptr;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002446
Dan Gohman575fad32008-09-03 16:12:24 +00002447 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002448 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohman575fad32008-09-03 16:12:24 +00002449 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002450 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohman575fad32008-09-03 16:12:24 +00002451 // Pivot's Value, then we can branch directly to the LHS's Target,
2452 // rather than creating a leaf node for it.
2453 if ((LHSR.second - LHSR.first) == 1 &&
2454 LHSR.first->High == CR.GE &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002455 cast<ConstantInt>(C)->getValue() ==
2456 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002457 TrueBB = LHSR.first->BB;
2458 } else {
2459 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2460 CurMF->insert(BBI, TrueBB);
2461 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002462
2463 // Put SV in a virtual register to make it available from the new blocks.
2464 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002465 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002466
Dan Gohman575fad32008-09-03 16:12:24 +00002467 // Similar to the optimization above, if the Value being switched on is
2468 // known to be less than the Constant CR.LT, and the current Case Value
2469 // is CR.LT - 1, then we can branch directly to the target block for
2470 // the current Case Value, rather than emitting a RHS leaf node for it.
2471 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002472 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2473 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002474 FalseBB = RHSR.first->BB;
2475 } else {
2476 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2477 CurMF->insert(BBI, FalseBB);
2478 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002479
2480 // Put SV in a virtual register to make it available from the new blocks.
2481 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002482 }
2483
2484 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002485 // the LHS node if the value being switched on SV is less than C.
Dan Gohman575fad32008-09-03 16:12:24 +00002486 // Otherwise, branch to LHS.
Craig Topperc0196b12014-04-14 00:51:57 +00002487 CaseBlock CB(ISD::SETLT, SV, C, nullptr, TrueBB, FalseBB, CR.CaseBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002488
Dan Gohman7c0303a2010-04-19 22:41:47 +00002489 if (CR.CaseBB == SwitchBB)
2490 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002491 else
2492 SwitchCases.push_back(CB);
2493
2494 return true;
2495}
2496
2497/// handleBitTestsSwitchCase - if current case range has few destination and
2498/// range span less, than machine word bitwidth, encode case range into series
2499/// of masks and emit bit tests with these masks.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002500bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2501 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002502 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002503 MachineBasicBlock* Default,
Stephen Lin6d715e82013-07-06 21:44:25 +00002504 MachineBasicBlock* SwitchBB) {
Eric Christopher58a24612014-10-08 09:50:54 +00002505 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2506 EVT PTy = TLI.getPointerTy();
Owen Andersonc30530d2009-08-10 18:56:59 +00002507 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohman575fad32008-09-03 16:12:24 +00002508
2509 Case& FrontCase = *CR.Range.first;
2510 Case& BackCase = *(CR.Range.second-1);
2511
2512 // Get the MachineFunction which holds the current MBB. This is used when
2513 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002514 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002515
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002516 // If target does not have legal shift left, do not emit bit tests at all.
Eric Christopher58a24612014-10-08 09:50:54 +00002517 if (!TLI.isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002518 return false;
2519
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002520 size_t numCmps = 0;
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002521 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002522 // Single case counts one, case range - two.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002523 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohman575fad32008-09-03 16:12:24 +00002524 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002525
Dan Gohman575fad32008-09-03 16:12:24 +00002526 // Count unique destinations
2527 SmallSet<MachineBasicBlock*, 4> Dests;
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002528 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002529 Dests.insert(I->BB);
2530 if (Dests.size() > 3)
2531 // Don't bother the code below, if there are too much unique destinations
2532 return false;
2533 }
David Greene5730f202010-01-05 01:24:57 +00002534 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002535 << Dests.size() << '\n'
2536 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002537
Dan Gohman575fad32008-09-03 16:12:24 +00002538 // Compute span of values.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002539 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2540 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002541 APInt cmpRange = maxValue - minValue;
2542
David Greene5730f202010-01-05 01:24:57 +00002543 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002544 << "Low bound: " << minValue << '\n'
2545 << "High bound: " << maxValue << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002546
Dan Gohman4ce1fb12010-04-08 23:03:40 +00002547 if (cmpRange.uge(IntPtrBits) ||
Dan Gohman575fad32008-09-03 16:12:24 +00002548 (!(Dests.size() == 1 && numCmps >= 3) &&
2549 !(Dests.size() == 2 && numCmps >= 5) &&
2550 !(Dests.size() >= 3 && numCmps >= 6)))
2551 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002552
David Greene5730f202010-01-05 01:24:57 +00002553 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002554 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2555
Dan Gohman575fad32008-09-03 16:12:24 +00002556 // Optimize the case where all the case values fit in a
2557 // word without having to subtract minValue. In this case,
2558 // we can optimize away the subtraction.
Bob Wilsone4077362013-09-09 19:14:35 +00002559 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002560 cmpRange = maxValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002561 } else {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002562 lowBound = minValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002563 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002564
Dan Gohman575fad32008-09-03 16:12:24 +00002565 CaseBitsVector CasesBits;
2566 unsigned i, count = 0;
2567
2568 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2569 MachineBasicBlock* Dest = I->BB;
2570 for (i = 0; i < count; ++i)
2571 if (Dest == CasesBits[i].BB)
2572 break;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002573
Dan Gohman575fad32008-09-03 16:12:24 +00002574 if (i == count) {
2575 assert((count < 3) && "Too much destinations to test!");
Manman Rencf104462012-08-24 18:14:27 +00002576 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohman575fad32008-09-03 16:12:24 +00002577 count++;
2578 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002579
2580 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2581 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2582
2583 uint64_t lo = (lowValue - lowBound).getZExtValue();
2584 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Rencf104462012-08-24 18:14:27 +00002585 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002586
Dan Gohman575fad32008-09-03 16:12:24 +00002587 for (uint64_t j = lo; j <= hi; j++) {
2588 CasesBits[i].Mask |= 1ULL << j;
2589 CasesBits[i].Bits++;
2590 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002591
Dan Gohman575fad32008-09-03 16:12:24 +00002592 }
2593 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002594
Dan Gohman575fad32008-09-03 16:12:24 +00002595 BitTestInfo BTC;
2596
2597 // Figure out which block is immediately after the current one.
2598 MachineFunction::iterator BBI = CR.CaseBB;
2599 ++BBI;
2600
2601 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2602
David Greene5730f202010-01-05 01:24:57 +00002603 DEBUG(dbgs() << "Cases:\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002604 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene5730f202010-01-05 01:24:57 +00002605 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002606 << ", Bits: " << CasesBits[i].Bits
2607 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002608
2609 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2610 CurMF->insert(BBI, CaseBB);
2611 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2612 CaseBB,
Manman Rencf104462012-08-24 18:14:27 +00002613 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002614
2615 // Put SV in a virtual register to make it available from the new blocks.
2616 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002617 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002618
2619 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengac730dd2011-01-06 01:02:44 +00002620 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00002621 CR.CaseBB, Default, std::move(BTC));
Dan Gohman575fad32008-09-03 16:12:24 +00002622
Dan Gohman7c0303a2010-04-19 22:41:47 +00002623 if (CR.CaseBB == SwitchBB)
2624 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002625
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00002626 BitTestCases.push_back(std::move(BTB));
Dan Gohman575fad32008-09-03 16:12:24 +00002627
2628 return true;
2629}
2630
Dan Gohman575fad32008-09-03 16:12:24 +00002631/// Clusterify - Transform simple list of Cases into list of CaseRange's
Chad Rosierdf82a332014-10-13 19:46:39 +00002632void SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2633 const SwitchInst& SI) {
Manman Rencf104462012-08-24 18:14:27 +00002634 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002635 // Start with "simple" cases.
2636 for (SwitchInst::ConstCaseIt i : SI.cases()) {
Stepan Dyatkovskiy5b648af2012-03-08 07:06:20 +00002637 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002638 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2639
Bob Wilsone4077362013-09-09 19:14:35 +00002640 uint32_t ExtraWeight =
2641 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2642
2643 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2644 SMBB, ExtraWeight));
Dan Gohman575fad32008-09-03 16:12:24 +00002645 }
Bob Wilsone4077362013-09-09 19:14:35 +00002646 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lincfe7f352013-07-08 00:37:03 +00002647
Bob Wilsone4077362013-09-09 19:14:35 +00002648 // Merge case into clusters
2649 if (Cases.size() >= 2)
2650 // Must recompute end() each iteration because it may be
2651 // invalidated by erase if we hold on to it
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002652 for (CaseItr I = Cases.begin(), J = std::next(Cases.begin());
Bob Wilsone4077362013-09-09 19:14:35 +00002653 J != Cases.end(); ) {
2654 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2655 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2656 MachineBasicBlock* nextBB = J->BB;
2657 MachineBasicBlock* currentBB = I->BB;
Stephen Lincfe7f352013-07-08 00:37:03 +00002658
Bob Wilsone4077362013-09-09 19:14:35 +00002659 // If the two neighboring cases go to the same destination, merge them
2660 // into a single case.
2661 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2662 I->High = J->High;
2663 I->ExtraWeight += J->ExtraWeight;
2664 J = Cases.erase(J);
2665 } else {
2666 I = J++;
2667 }
2668 }
Dan Gohman575fad32008-09-03 16:12:24 +00002669
Chad Rosierdf82a332014-10-13 19:46:39 +00002670 DEBUG({
2671 size_t numCmps = 0;
2672 for (auto &I : Cases)
2673 // A range counts double, since it requires two compares.
2674 numCmps += I.Low != I.High ? 2 : 1;
Dan Gohman575fad32008-09-03 16:12:24 +00002675
Chad Rosierdf82a332014-10-13 19:46:39 +00002676 dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
2677 << ". Total compares: " << numCmps << '\n';
2678 });
Dan Gohman575fad32008-09-03 16:12:24 +00002679}
2680
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002681void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2682 MachineBasicBlock *Last) {
2683 // Update JTCases.
2684 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2685 if (JTCases[i].first.HeaderBB == First)
2686 JTCases[i].first.HeaderBB = Last;
2687
2688 // Update BitTestCases.
2689 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2690 if (BitTestCases[i].Parent == First)
2691 BitTestCases[i].Parent = Last;
2692}
2693
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002694void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002695 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002696
Dan Gohman575fad32008-09-03 16:12:24 +00002697 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002698 MachineBasicBlock *NextBlock = nullptr;
Hans Wennborg6c42d1a2014-11-29 21:17:05 +00002699 if (SwitchMBB + 1 != FuncInfo.MF->end())
2700 NextBlock = SwitchMBB + 1;
2701
Hans Wennborg08de8332014-12-06 01:28:50 +00002702
2703 // Create a vector of Cases, sorted so that we can efficiently create a binary
2704 // search tree from them.
2705 CaseVector Cases;
2706 Clusterify(Cases, SI);
2707
2708 // Get the default destination MBB.
Dan Gohman575fad32008-09-03 16:12:24 +00002709 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2710
Hans Wennborg08de8332014-12-06 01:28:50 +00002711 if (isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg()) &&
2712 !Cases.empty()) {
2713 // Replace an unreachable default destination with the most popular case
2714 // destination.
Hans Wennborg224cb822014-12-16 23:41:59 +00002715 DenseMap<const BasicBlock *, unsigned> Popularity;
2716 unsigned MaxPop = 0;
Hans Wennborg08de8332014-12-06 01:28:50 +00002717 const BasicBlock *MaxBB = nullptr;
2718 for (auto I : SI.cases()) {
2719 const BasicBlock *BB = I.getCaseSuccessor();
2720 if (++Popularity[BB] > MaxPop) {
2721 MaxPop = Popularity[BB];
2722 MaxBB = BB;
2723 }
2724 }
2725
2726 // Set new default.
2727 assert(MaxPop > 0);
2728 assert(MaxBB);
2729 Default = FuncInfo.MBBMap[MaxBB];
2730
2731 // Remove cases that were pointing to the destination that is now the default.
2732 Cases.erase(std::remove_if(Cases.begin(), Cases.end(),
2733 [&](const Case &C) { return C.BB == Default; }),
2734 Cases.end());
2735 }
2736
2737 // If there is only the default destination, go there directly.
2738 if (Cases.empty()) {
Dan Gohman575fad32008-09-03 16:12:24 +00002739 // Update machine-CFG edges.
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002740 SwitchMBB->addSuccessor(Default);
Dan Gohman575fad32008-09-03 16:12:24 +00002741
2742 // If this is not a fall-through branch, emit the branch.
Hans Wennborg08de8332014-12-06 01:28:50 +00002743 if (Default != NextBlock) {
2744 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
2745 getControlRoot(), DAG.getBasicBlock(Default)));
2746 }
Dan Gohman575fad32008-09-03 16:12:24 +00002747 return;
2748 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002749
Hans Wennborg08de8332014-12-06 01:28:50 +00002750 // Get the Value to be switched on.
Eli Friedman95031ed2011-09-29 20:21:17 +00002751 const Value *SV = SI.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00002752
2753 // Push the initial CaseRec onto the worklist
2754 CaseRecVector WorkList;
Craig Topperc0196b12014-04-14 00:51:57 +00002755 WorkList.push_back(CaseRec(SwitchMBB,nullptr,nullptr,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002756 CaseRange(Cases.begin(),Cases.end())));
Dan Gohman575fad32008-09-03 16:12:24 +00002757
2758 while (!WorkList.empty()) {
2759 // Grab a record representing a case range to process off the worklist
2760 CaseRec CR = WorkList.back();
2761 WorkList.pop_back();
2762
Dan Gohman7c0303a2010-04-19 22:41:47 +00002763 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002764 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002765
Dan Gohman575fad32008-09-03 16:12:24 +00002766 // If the range has few cases (two or less) emit a series of specific
2767 // tests.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002768 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002769 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002770
Sebastian Popedb31fa2012-09-25 20:35:36 +00002771 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002772 // target supports indirect branches, then emit a jump table rather than
Dan Gohman575fad32008-09-03 16:12:24 +00002773 // lowering the switch to a binary tree of conditional branches.
Sebastian Popedb31fa2012-09-25 20:35:36 +00002774 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman7c0303a2010-04-19 22:41:47 +00002775 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002776 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002777
Dan Gohman575fad32008-09-03 16:12:24 +00002778 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2779 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Chad Rosierdf82a332014-10-13 19:46:39 +00002780 handleBTSplitSwitchCase(CR, WorkList, SV, SwitchMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002781 }
2782}
2783
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002784void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002785 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002786
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002787 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002788 SmallSet<BasicBlock*, 32> Done;
2789 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2790 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002791 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002792 if (!Inserted)
2793 continue;
2794
2795 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002796 addSuccessorWithWeight(IndirectBrMBB, Succ);
2797 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002798
Andrew Trickef9de2a2013-05-25 02:42:55 +00002799 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002800 MVT::Other, getControlRoot(),
2801 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002802}
Dan Gohman575fad32008-09-03 16:12:24 +00002803
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002804void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2805 if (DAG.getTarget().Options.TrapUnreachable)
2806 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2807}
2808
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002809void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002810 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002811 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002812 if (isa<Constant>(I.getOperand(0)) &&
2813 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2814 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002815 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002816 Op2.getValueType(), Op2));
2817 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002818 }
Bill Wendling443d0722009-12-21 22:30:11 +00002819
Dan Gohmana5b96452009-06-04 22:49:04 +00002820 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002821}
2822
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002823void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002824 SDValue Op1 = getValue(I.getOperand(0));
2825 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002826
2827 bool nuw = false;
2828 bool nsw = false;
2829 bool exact = false;
2830 if (const OverflowingBinaryOperator *OFBinOp =
2831 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2832 nuw = OFBinOp->hasNoUnsignedWrap();
2833 nsw = OFBinOp->hasNoSignedWrap();
2834 }
2835 if (const PossiblyExactOperator *ExactOp =
2836 dyn_cast<const PossiblyExactOperator>(&I))
2837 exact = ExactOp->isExact();
2838
2839 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
2840 Op1, Op2, nuw, nsw, exact);
2841 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002842}
2843
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002844void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002845 SDValue Op1 = getValue(I.getOperand(0));
2846 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002847
Eric Christopher58a24612014-10-08 09:50:54 +00002848 EVT ShiftTy =
2849 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002850
Chris Lattner2a720d92011-02-13 09:02:52 +00002851 // Coerce the shift amount to the right type if we can.
2852 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002853 unsigned ShiftSize = ShiftTy.getSizeInBits();
2854 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002855 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002856
Dan Gohman0e8d1992009-04-09 03:51:29 +00002857 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002858 if (ShiftSize > Op2Size)
2859 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002860
Dan Gohman0e8d1992009-04-09 03:51:29 +00002861 // If the operand is larger than the shift count type but the shift
2862 // count type has enough bits to represent any shift value, truncate
2863 // it now. This is a common case and it exposes the truncate to
2864 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002865 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2866 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2867 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002868 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002869 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002870 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002871 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002872
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002873 bool nuw = false;
2874 bool nsw = false;
2875 bool exact = false;
2876
2877 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2878
2879 if (const OverflowingBinaryOperator *OFBinOp =
2880 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2881 nuw = OFBinOp->hasNoUnsignedWrap();
2882 nsw = OFBinOp->hasNoSignedWrap();
2883 }
2884 if (const PossiblyExactOperator *ExactOp =
2885 dyn_cast<const PossiblyExactOperator>(&I))
2886 exact = ExactOp->isExact();
2887 }
2888
2889 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
2890 nuw, nsw, exact);
2891 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002892}
2893
Benjamin Kramer9960a252011-07-08 10:31:30 +00002894void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002895 SDValue Op1 = getValue(I.getOperand(0));
2896 SDValue Op2 = getValue(I.getOperand(1));
2897
2898 // Turn exact SDivs into multiplications.
2899 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2900 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002901 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2902 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002903 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Eric Christopher58a24612014-10-08 09:50:54 +00002904 setValue(&I, DAG.getTargetLoweringInfo()
2905 .BuildExactSDIV(Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002906 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002907 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002908 Op1, Op2));
2909}
2910
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002911void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002912 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002913 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002914 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002915 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002916 predicate = ICmpInst::Predicate(IC->getPredicate());
2917 SDValue Op1 = getValue(I.getOperand(0));
2918 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002919 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002920
Eric Christopher58a24612014-10-08 09:50:54 +00002921 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002922 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002923}
2924
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002925void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002926 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002927 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002928 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002929 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002930 predicate = FCmpInst::Predicate(FC->getPredicate());
2931 SDValue Op1 = getValue(I.getOperand(0));
2932 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002933 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002934 if (TM.Options.NoNaNsFPMath)
2935 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopher58a24612014-10-08 09:50:54 +00002936 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002937 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002938}
2939
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002940void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002941 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002942 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002943 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002944 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002945
Bill Wendling443d0722009-12-21 22:30:11 +00002946 SmallVector<SDValue, 4> Values(NumValues);
2947 SDValue Cond = getValue(I.getOperand(0));
2948 SDValue TrueVal = getValue(I.getOperand(1));
2949 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002950 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2951 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002952
Bill Wendling954cb182010-01-28 21:51:40 +00002953 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002954 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002955 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002956 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002957 SDValue(TrueVal.getNode(),
2958 TrueVal.getResNo() + i),
2959 SDValue(FalseVal.getNode(),
2960 FalseVal.getResNo() + i));
2961
Andrew Trickef9de2a2013-05-25 02:42:55 +00002962 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002963 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002964}
Dan Gohman575fad32008-09-03 16:12:24 +00002965
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002966void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002967 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2968 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002969 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002970 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002971}
2972
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002973void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002974 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2975 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2976 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002977 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002978 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002979}
2980
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002981void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002982 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2983 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2984 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002985 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002986 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002987}
2988
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002989void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002990 // FPTrunc is never a no-op cast, no need to check
2991 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002992 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2993 EVT DestVT = TLI.getValueType(I.getType());
2994 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(), DestVT, N,
2995 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002996}
2997
Stephen Lin6d715e82013-07-06 21:44:25 +00002998void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002999 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00003000 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003001 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003002 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003003}
3004
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003005void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003006 // FPToUI is never a no-op cast, no need to check
3007 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003008 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003009 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003010}
3011
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003012void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003013 // FPToSI is never a no-op cast, no need to check
3014 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003015 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003016 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003017}
3018
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003019void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003020 // UIToFP is never a no-op cast, no need to check
3021 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003022 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003023 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003024}
3025
Stephen Lin6d715e82013-07-06 21:44:25 +00003026void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00003027 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00003028 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003029 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003030 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003031}
3032
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003033void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003034 // What to do depends on the size of the integer and the size of the pointer.
3035 // We can either truncate, zero extend, or no-op, accordingly.
3036 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003037 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003038 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003039}
3040
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003041void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003042 // What to do depends on the size of the integer and the size of the pointer.
3043 // We can either truncate, zero extend, or no-op, accordingly.
3044 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003045 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003046 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003047}
3048
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003049void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003050 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003051 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00003052
Bill Wendling443d0722009-12-21 22:30:11 +00003053 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00003054 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00003055 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00003056 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003057 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00003058 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3059 // might fold any kind of constant expression to an integer constant and that
3060 // is not what we are looking for. Only regcognize a bitcast of a genuine
3061 // constant integer as an opaque constant.
3062 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3063 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
3064 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00003065 else
Bill Wendling443d0722009-12-21 22:30:11 +00003066 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00003067}
3068
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003069void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3070 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3071 const Value *SV = I.getOperand(0);
3072 SDValue N = getValue(SV);
Eric Christopher58a24612014-10-08 09:50:54 +00003073 EVT DestVT = TLI.getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003074
3075 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3076 unsigned DestAS = I.getType()->getPointerAddressSpace();
3077
3078 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3079 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3080
3081 setValue(&I, N);
3082}
3083
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003084void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003085 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003086 SDValue InVec = getValue(I.getOperand(0));
3087 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00003088 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3089 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00003090 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3091 TLI.getValueType(I.getType()), InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003092}
3093
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003094void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003095 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003096 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00003097 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3098 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00003099 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3100 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003101}
3102
Craig Topperf726e152012-01-04 09:23:09 +00003103// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00003104// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00003105// specified sequential range [L, L+Pos). or is undef.
3106static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00003107 unsigned Pos, unsigned Size, int Low) {
3108 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00003109 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003110 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00003111 return true;
3112}
3113
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003114void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00003115 SDValue Src1 = getValue(I.getOperand(0));
3116 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003117
Chris Lattnercf129702012-01-26 02:51:13 +00003118 SmallVector<int, 8> Mask;
3119 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3120 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003121
Eric Christopher58a24612014-10-08 09:50:54 +00003122 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3123 EVT VT = TLI.getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003124 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003125 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003126
Mon P Wang7a824742008-11-16 05:06:27 +00003127 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003128 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003129 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003130 return;
3131 }
3132
3133 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003134 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3135 // Mask is longer than the source vectors and is a multiple of the source
3136 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003137 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003138 if (SrcNumElts*2 == MaskNumElts) {
3139 // First check for Src1 in low and Src2 in high
3140 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3141 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3142 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003143 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003144 VT, Src1, Src2));
3145 return;
3146 }
3147 // Then check for Src2 in low and Src1 in high
3148 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3149 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3150 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003151 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003152 VT, Src2, Src1));
3153 return;
3154 }
Mon P Wang25f01062008-11-10 04:46:22 +00003155 }
3156
Mon P Wang7a824742008-11-16 05:06:27 +00003157 // Pad both vectors with undefs to make them the same length as the mask.
3158 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003159 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3160 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003161 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003162
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003163 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3164 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003165 MOps1[0] = Src1;
3166 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003167
3168 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003169 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003170 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003171 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00003172
Mon P Wang25f01062008-11-10 04:46:22 +00003173 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003174 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003175 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003176 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003177 if (Idx >= (int)SrcNumElts)
3178 Idx -= SrcNumElts - MaskNumElts;
3179 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003180 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003181
Andrew Trickef9de2a2013-05-25 02:42:55 +00003182 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003183 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003184 return;
3185 }
3186
Mon P Wang7a824742008-11-16 05:06:27 +00003187 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003188 // Analyze the access pattern of the vector to see if we can extract
3189 // two subvectors and do the shuffle. The analysis is done by calculating
3190 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003191 int MinRange[2] = { static_cast<int>(SrcNumElts),
3192 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003193 int MaxRange[2] = {-1, -1};
3194
Nate Begeman5f829d82009-04-29 05:20:52 +00003195 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003196 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003197 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003198 if (Idx < 0)
3199 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003200
Nate Begeman5f829d82009-04-29 05:20:52 +00003201 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003202 Input = 1;
3203 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003204 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003205 if (Idx > MaxRange[Input])
3206 MaxRange[Input] = Idx;
3207 if (Idx < MinRange[Input])
3208 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003209 }
Mon P Wang25f01062008-11-10 04:46:22 +00003210
Mon P Wang7a824742008-11-16 05:06:27 +00003211 // Check if the access is smaller than the vector size and can we find
3212 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003213 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3214 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003215 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003216 for (unsigned Input = 0; Input < 2; ++Input) {
3217 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003218 RangeUse[Input] = 0; // Unused
3219 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003220 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003221 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003222
3223 // Find a good start index that is a multiple of the mask length. Then
3224 // see if the rest of the elements are in range.
3225 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3226 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3227 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3228 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003229 }
3230
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003231 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003232 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003233 return;
3234 }
Craig Topper6148fe62012-04-08 23:15:04 +00003235 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003236 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003237 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003238 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003239 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003240 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003241 else
Eric Christopher58a24612014-10-08 09:50:54 +00003242 Src = DAG.getNode(
3243 ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT, Src,
3244 DAG.getConstant(StartIdx[Input], TLI.getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003245 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003246
Mon P Wang7a824742008-11-16 05:06:27 +00003247 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003248 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003249 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003250 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003251 if (Idx >= 0) {
3252 if (Idx < (int)SrcNumElts)
3253 Idx -= StartIdx[0];
3254 else
3255 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3256 }
3257 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003258 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003259
Andrew Trickef9de2a2013-05-25 02:42:55 +00003260 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003261 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003262 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003263 }
3264 }
3265
Mon P Wang7a824742008-11-16 05:06:27 +00003266 // We can't use either concat vectors or extract subvectors so fall back to
3267 // replacing the shuffle with extract and build vector.
3268 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003269 EVT EltVT = VT.getVectorElementType();
Eric Christopher58a24612014-10-08 09:50:54 +00003270 EVT IdxVT = TLI.getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003271 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003272 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003273 int Idx = Mask[i];
3274 SDValue Res;
3275
3276 if (Idx < 0) {
3277 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003278 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003279 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3280 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003281
Andrew Trickef9de2a2013-05-25 02:42:55 +00003282 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003283 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003284 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003285
3286 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003287 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003288
Craig Topper48d114b2014-04-26 18:35:24 +00003289 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00003290}
3291
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003292void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003293 const Value *Op0 = I.getOperand(0);
3294 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003295 Type *AggTy = I.getType();
3296 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003297 bool IntoUndef = isa<UndefValue>(Op0);
3298 bool FromUndef = isa<UndefValue>(Op1);
3299
Jay Foad57aa6362011-07-13 10:26:04 +00003300 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003301
Eric Christopher58a24612014-10-08 09:50:54 +00003302 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003303 SmallVector<EVT, 4> AggValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003304 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003305 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003306 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003307
3308 unsigned NumAggValues = AggValueVTs.size();
3309 unsigned NumValValues = ValValueVTs.size();
3310 SmallVector<SDValue, 4> Values(NumAggValues);
3311
Peter Collingbourne97572632014-09-20 00:10:47 +00003312 // Ignore an insertvalue that produces an empty object
3313 if (!NumAggValues) {
3314 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3315 return;
3316 }
3317
Dan Gohman575fad32008-09-03 16:12:24 +00003318 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003319 unsigned i = 0;
3320 // Copy the beginning value(s) from the original aggregate.
3321 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003322 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003323 SDValue(Agg.getNode(), Agg.getResNo() + i);
3324 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003325 if (NumValValues) {
3326 SDValue Val = getValue(Op1);
3327 for (; i != LinearIndex + NumValValues; ++i)
3328 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3329 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3330 }
Dan Gohman575fad32008-09-03 16:12:24 +00003331 // Copy remaining value(s) from the original aggregate.
3332 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003333 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003334 SDValue(Agg.getNode(), Agg.getResNo() + i);
3335
Andrew Trickef9de2a2013-05-25 02:42:55 +00003336 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003337 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003338}
3339
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003340void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003341 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003342 Type *AggTy = Op0->getType();
3343 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003344 bool OutOfUndef = isa<UndefValue>(Op0);
3345
Jay Foad57aa6362011-07-13 10:26:04 +00003346 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003347
Eric Christopher58a24612014-10-08 09:50:54 +00003348 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003349 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003350 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003351
3352 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003353
3354 // Ignore a extractvalue that produces an empty object
3355 if (!NumValValues) {
3356 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3357 return;
3358 }
3359
Dan Gohman575fad32008-09-03 16:12:24 +00003360 SmallVector<SDValue, 4> Values(NumValValues);
3361
3362 SDValue Agg = getValue(Op0);
3363 // Copy out the selected value(s).
3364 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3365 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003366 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003367 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003368 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003369
Andrew Trickef9de2a2013-05-25 02:42:55 +00003370 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003371 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003372}
3373
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003374void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003375 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003376 // Note that the pointer operand may be a vector of pointers. Take the scalar
3377 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003378 Type *Ty = Op0->getType()->getScalarType();
3379 unsigned AS = Ty->getPointerAddressSpace();
3380 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003381
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003382 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003383 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003384 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003385 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003386 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003387 if (Field) {
3388 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00003389 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003390 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003391 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003392 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003393
Dan Gohman575fad32008-09-03 16:12:24 +00003394 Ty = StTy->getElementType(Field);
3395 } else {
3396 Ty = cast<SequentialType>(Ty)->getElementType();
3397
3398 // If this is a constant subscript, handle it quickly.
Eric Christopher58a24612014-10-08 09:50:54 +00003399 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003400 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00003401 if (CI->isZero()) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003402 uint64_t Offs =
Rafael Espindola5f57f462014-02-21 18:34:28 +00003403 DL->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Chengfe174df2009-02-09 21:01:06 +00003404 SDValue OffsVal;
Eric Christopher58a24612014-10-08 09:50:54 +00003405 EVT PTy = TLI.getPointerTy(AS);
Owen Andersonc30530d2009-08-10 18:56:59 +00003406 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge79105b2009-12-21 23:10:19 +00003407 if (PtrBits < 64)
Tom Stellardfd155822013-08-26 15:05:36 +00003408 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson9f944592009-08-11 20:47:22 +00003409 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge79105b2009-12-21 23:10:19 +00003410 else
Tom Stellardfd155822013-08-26 15:05:36 +00003411 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge79105b2009-12-21 23:10:19 +00003412
Andrew Trickef9de2a2013-05-25 02:42:55 +00003413 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Cheng020588c2009-02-09 20:54:38 +00003414 OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003415 continue;
3416 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003417
Dan Gohman575fad32008-09-03 16:12:24 +00003418 // N = N + Idx * ElementSize;
Eric Christopher58a24612014-10-08 09:50:54 +00003419 APInt ElementSize =
3420 APInt(TLI.getPointerSizeInBits(AS), DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003421 SDValue IdxN = getValue(Idx);
3422
3423 // If the index is smaller or larger than intptr_t, truncate or extend
3424 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003425 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003426
3427 // If this is a multiply by a power of two, turn it into a shl
3428 // immediately. This is a very common case.
3429 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003430 if (ElementSize.isPowerOf2()) {
3431 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003432 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003433 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003434 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003435 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003436 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003437 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003438 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003439 }
3440 }
3441
Andrew Trickef9de2a2013-05-25 02:42:55 +00003442 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003443 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003444 }
3445 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003446
Dan Gohman575fad32008-09-03 16:12:24 +00003447 setValue(&I, N);
3448}
3449
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003450void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003451 // If this is a fixed sized alloca in the entry block of the function,
3452 // allocate it statically on the stack.
3453 if (FuncInfo.StaticAllocaMap.count(&I))
3454 return; // getValue will auto-populate this.
3455
Chris Lattner229907c2011-07-18 04:54:35 +00003456 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00003457 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3458 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003459 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00003460 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
3461 I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00003462
3463 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003464
Eric Christopher58a24612014-10-08 09:50:54 +00003465 EVT IntPtr = TLI.getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003466 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003467 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003468
Andrew Trickef9de2a2013-05-25 02:42:55 +00003469 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003470 AllocSize,
3471 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003472
Dan Gohman575fad32008-09-03 16:12:24 +00003473 // Handle alignment. If the requested alignment is less than or equal to
3474 // the stack alignment, ignore it. If the size is greater than or equal to
3475 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00003476 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00003477 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003478 if (Align <= StackAlign)
3479 Align = 0;
3480
3481 // Round the size of the allocation up to the stack alignment size
3482 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003483 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003484 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003485 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003486
Dan Gohman575fad32008-09-03 16:12:24 +00003487 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003488 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003489 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003490 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3491
3492 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003493 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00003494 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(), VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00003495 setValue(&I, DSA);
3496 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003497
Hans Wennborgacb842d2014-03-05 02:43:26 +00003498 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00003499}
3500
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003501void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003502 if (I.isAtomic())
3503 return visitAtomicLoad(I);
3504
Dan Gohman575fad32008-09-03 16:12:24 +00003505 const Value *SV = I.getOperand(0);
3506 SDValue Ptr = getValue(SV);
3507
Chris Lattner229907c2011-07-18 04:54:35 +00003508 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003509
Dan Gohman575fad32008-09-03 16:12:24 +00003510 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003511 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
3512 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003513 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003514
3515 AAMDNodes AAInfo;
3516 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003517 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003518
Eric Christopher58a24612014-10-08 09:50:54 +00003519 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003520 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003521 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00003522 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003523 unsigned NumValues = ValueVTs.size();
3524 if (NumValues == 0)
3525 return;
3526
3527 SDValue Root;
3528 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003529 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003530 // Serialize volatile loads with other side effects.
3531 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003532 else if (AA->pointsToConstantMemory(
Hal Finkelcc39b672014-07-24 12:16:19 +00003533 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003534 // Do not serialize (non-volatile) loads of constant memory with anything.
3535 Root = DAG.getEntryNode();
3536 ConstantMemory = true;
3537 } else {
3538 // Do not serialize non-volatile loads against each other.
3539 Root = DAG.getRoot();
3540 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003541
Richard Sandiford9afe6132013-12-10 10:36:34 +00003542 if (isVolatile)
Eric Christopher58a24612014-10-08 09:50:54 +00003543 Root = TLI.prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00003544
Dan Gohman575fad32008-09-03 16:12:24 +00003545 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003546 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3547 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003548 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003549 unsigned ChainI = 0;
3550 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3551 // Serializing loads here may result in excessive register pressure, and
3552 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3553 // could recover a bit by hoisting nodes upward in the chain by recognizing
3554 // they are side-effect free or do not alias. The optimizer should really
3555 // avoid this case by converting large object/array copies to llvm.memcpy
3556 // (MaxParallelChains should always remain as failsafe).
3557 if (ChainI == MaxParallelChains) {
3558 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Craig Topper48d114b2014-04-26 18:35:24 +00003559 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003560 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003561 Root = Chain;
3562 ChainI = 0;
3563 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003564 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003565 PtrVT, Ptr,
3566 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003567 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003568 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00003569 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003570 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003571
Dan Gohman575fad32008-09-03 16:12:24 +00003572 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003573 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003574 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003575
Dan Gohman575fad32008-09-03 16:12:24 +00003576 if (!ConstantMemory) {
Craig Topper48d114b2014-04-26 18:35:24 +00003577 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003578 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00003579 if (isVolatile)
3580 DAG.setRoot(Chain);
3581 else
3582 PendingLoads.push_back(Chain);
3583 }
3584
Andrew Trickef9de2a2013-05-25 02:42:55 +00003585 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003586 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003587}
Dan Gohman575fad32008-09-03 16:12:24 +00003588
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003589void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003590 if (I.isAtomic())
3591 return visitAtomicStore(I);
3592
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003593 const Value *SrcV = I.getOperand(0);
3594 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003595
Owen Anderson53aa7a92009-08-10 22:56:29 +00003596 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003597 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00003598 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(),
Eric Christopherd9134482014-08-04 21:25:23 +00003599 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003600 unsigned NumValues = ValueVTs.size();
3601 if (NumValues == 0)
3602 return;
3603
3604 // Get the lowered operands. Note that we do this after
3605 // checking if NumResults is zero, because with zero results
3606 // the operands won't have values in the map.
3607 SDValue Src = getValue(SrcV);
3608 SDValue Ptr = getValue(PtrV);
3609
3610 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003611 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3612 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003613 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003614 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003615 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003616 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003617
3618 AAMDNodes AAInfo;
3619 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003620
Andrew Trick116efac2010-11-12 17:50:46 +00003621 unsigned ChainI = 0;
3622 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3623 // See visitLoad comments.
3624 if (ChainI == MaxParallelChains) {
Craig Topper48d114b2014-04-26 18:35:24 +00003625 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003626 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003627 Root = Chain;
3628 ChainI = 0;
3629 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003630 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003631 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003632 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003633 SDValue(Src.getNode(), Src.getResNo() + i),
3634 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003635 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003636 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003637 }
3638
Craig Topper48d114b2014-04-26 18:35:24 +00003639 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003640 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003641 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003642}
3643
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003644void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) {
3645 SDLoc sdl = getCurSDLoc();
3646
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003647 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask)
3648 Value *PtrOperand = I.getArgOperand(1);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003649 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003650 SDValue Src0 = getValue(I.getArgOperand(0));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003651 SDValue Mask = getValue(I.getArgOperand(3));
3652 EVT VT = Src0.getValueType();
3653 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3654 if (!Alignment)
3655 Alignment = DAG.getEVTAlignment(VT);
3656
3657 AAMDNodes AAInfo;
3658 I.getAAMetadata(AAInfo);
3659
3660 MachineMemOperand *MMO =
3661 DAG.getMachineFunction().
3662 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3663 MachineMemOperand::MOStore, VT.getStoreSize(),
3664 Alignment, AAInfo);
3665 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, MMO);
3666 DAG.setRoot(StoreNode);
3667 setValue(&I, StoreNode);
3668}
3669
3670void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) {
3671 SDLoc sdl = getCurSDLoc();
3672
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003673 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003674 Value *PtrOperand = I.getArgOperand(0);
3675 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003676 SDValue Src0 = getValue(I.getArgOperand(3));
3677 SDValue Mask = getValue(I.getArgOperand(2));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003678
3679 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3680 EVT VT = TLI.getValueType(I.getType());
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003681 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003682 if (!Alignment)
3683 Alignment = DAG.getEVTAlignment(VT);
3684
3685 AAMDNodes AAInfo;
3686 I.getAAMetadata(AAInfo);
3687 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3688
3689 SDValue InChain = DAG.getRoot();
3690 if (AA->pointsToConstantMemory(
3691 AliasAnalysis::Location(PtrOperand,
3692 AA->getTypeStoreSize(I.getType()),
3693 AAInfo))) {
3694 // Do not serialize (non-volatile) loads of constant memory with anything.
3695 InChain = DAG.getEntryNode();
3696 }
3697
3698 MachineMemOperand *MMO =
3699 DAG.getMachineFunction().
3700 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3701 MachineMemOperand::MOLoad, VT.getStoreSize(),
3702 Alignment, AAInfo, Ranges);
3703
3704 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, MMO);
3705 SDValue OutChain = Load.getValue(1);
3706 DAG.setRoot(OutChain);
3707 setValue(&I, Load);
3708}
3709
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003710void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003711 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003712 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3713 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003714 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003715
3716 SDValue InChain = getRoot();
3717
Tim Northover420a2162014-06-13 14:24:07 +00003718 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3719 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3720 SDValue L = DAG.getAtomicCmpSwap(
3721 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3722 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3723 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003724 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003725
Tim Northover420a2162014-06-13 14:24:07 +00003726 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003727
Eli Friedmanadec5872011-07-29 03:05:32 +00003728 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003729 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003730}
3731
3732void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003733 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003734 ISD::NodeType NT;
3735 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003736 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003737 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3738 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3739 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3740 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3741 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3742 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3743 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3744 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3745 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3746 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3747 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3748 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003749 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003750 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003751
3752 SDValue InChain = getRoot();
3753
Robin Morissete2de06b2014-10-16 20:34:57 +00003754 SDValue L =
3755 DAG.getAtomic(NT, dl,
3756 getValue(I.getValOperand()).getSimpleValueType(),
3757 InChain,
3758 getValue(I.getPointerOperand()),
3759 getValue(I.getValOperand()),
3760 I.getPointerOperand(),
3761 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003762
3763 SDValue OutChain = L.getValue(1);
3764
Eli Friedmanadec5872011-07-29 03:05:32 +00003765 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003766 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003767}
3768
Eli Friedmanfee02c62011-07-25 23:16:38 +00003769void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003770 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003771 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003772 SDValue Ops[3];
3773 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00003774 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3775 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003776 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003777}
3778
Eli Friedman342e8df2011-08-24 20:50:09 +00003779void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003780 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003781 AtomicOrdering Order = I.getOrdering();
3782 SynchronizationScope Scope = I.getSynchScope();
3783
3784 SDValue InChain = getRoot();
3785
Eric Christopher58a24612014-10-08 09:50:54 +00003786 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3787 EVT VT = TLI.getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003788
Evan Chenga72b9702013-02-06 02:06:33 +00003789 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003790 report_fatal_error("Cannot generate unaligned atomic load");
3791
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003792 MachineMemOperand *MMO =
3793 DAG.getMachineFunction().
3794 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3795 MachineMemOperand::MOVolatile |
3796 MachineMemOperand::MOLoad,
3797 VT.getStoreSize(),
3798 I.getAlignment() ? I.getAlignment() :
3799 DAG.getEVTAlignment(VT));
3800
Eric Christopher58a24612014-10-08 09:50:54 +00003801 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003802 SDValue L =
3803 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3804 getValue(I.getPointerOperand()), MMO,
3805 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003806
3807 SDValue OutChain = L.getValue(1);
3808
Eli Friedman342e8df2011-08-24 20:50:09 +00003809 setValue(&I, L);
3810 DAG.setRoot(OutChain);
3811}
3812
3813void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003814 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003815
3816 AtomicOrdering Order = I.getOrdering();
3817 SynchronizationScope Scope = I.getSynchScope();
3818
3819 SDValue InChain = getRoot();
3820
Eric Christopher58a24612014-10-08 09:50:54 +00003821 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3822 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003823
Evan Chenga72b9702013-02-06 02:06:33 +00003824 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003825 report_fatal_error("Cannot generate unaligned atomic store");
3826
Robin Morissete2de06b2014-10-16 20:34:57 +00003827 SDValue OutChain =
3828 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3829 InChain,
3830 getValue(I.getPointerOperand()),
3831 getValue(I.getValueOperand()),
3832 I.getPointerOperand(), I.getAlignment(),
3833 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003834
3835 DAG.setRoot(OutChain);
3836}
3837
Dan Gohman575fad32008-09-03 16:12:24 +00003838/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3839/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003840void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003841 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003842 bool HasChain = !I.doesNotAccessMemory();
3843 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3844
3845 // Build the operand list.
3846 SmallVector<SDValue, 8> Ops;
3847 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3848 if (OnlyLoad) {
3849 // We don't need to serialize loads against other loads.
3850 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003851 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003852 Ops.push_back(getRoot());
3853 }
3854 }
Mon P Wang769134b2008-11-01 20:24:53 +00003855
3856 // Info is set by getTgtMemInstrinsic
3857 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003858 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3859 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003860
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003861 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003862 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3863 Info.opc == ISD::INTRINSIC_W_CHAIN)
Eric Christopher58a24612014-10-08 09:50:54 +00003864 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003865
3866 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003867 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3868 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003869 Ops.push_back(Op);
3870 }
3871
Owen Anderson53aa7a92009-08-10 22:56:29 +00003872 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003873 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003874
Dan Gohman575fad32008-09-03 16:12:24 +00003875 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003876 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003877
Craig Topperabb4ac72014-04-16 06:10:51 +00003878 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003879
3880 // Create the node.
3881 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003882 if (IsTgtIntrinsic) {
3883 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003884 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003885 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003886 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003887 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003888 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003889 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003890 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003891 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003892 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003893 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003894 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003895 }
3896
Dan Gohman575fad32008-09-03 16:12:24 +00003897 if (HasChain) {
3898 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3899 if (OnlyLoad)
3900 PendingLoads.push_back(Chain);
3901 else
3902 DAG.setRoot(Chain);
3903 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003904
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003905 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003906 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00003907 EVT VT = TLI.getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003908 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003909 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003910
Dan Gohman575fad32008-09-03 16:12:24 +00003911 setValue(&I, Result);
3912 }
3913}
3914
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003915/// GetSignificand - Get the significand and build it into a floating-point
3916/// number with exponent of 1:
3917///
3918/// Op = (Op & 0x007fffff) | 0x3f800000;
3919///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003920/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003921static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003922GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003923 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3924 DAG.getConstant(0x007fffff, MVT::i32));
3925 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3926 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003927 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003928}
3929
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003930/// GetExponent - Get the exponent:
3931///
Bill Wendling23959162009-01-20 21:17:57 +00003932/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003933///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003934/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003935static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003936GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003937 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003938 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3939 DAG.getConstant(0x7f800000, MVT::i32));
3940 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003941 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003942 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3943 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003944 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003945}
3946
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003947/// getF32Constant - Get 32-bit floating point constant.
3948static SDValue
3949getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00003950 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3951 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003952}
3953
Craig Topperd2638c12012-11-24 18:52:06 +00003954/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003955/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003956static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003957 const TargetLowering &TLI) {
3958 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003959 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003960
3961 // Put the exponent in the right bit position for later addition to the
3962 // final result:
3963 //
3964 // #define LOG2OFe 1.4426950f
3965 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson9f944592009-08-11 20:47:22 +00003966 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003967 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson9f944592009-08-11 20:47:22 +00003968 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling48217d82008-09-09 22:13:54 +00003969
3970 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00003971 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3972 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling48217d82008-09-09 22:13:54 +00003973
3974 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00003975 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00003976 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003977
Craig Topper4a981752012-11-24 08:22:37 +00003978 SDValue TwoToFracPartOfX;
Bill Wendling48217d82008-09-09 22:13:54 +00003979 if (LimitFloatPrecision <= 6) {
3980 // For floating-point precision of 6:
3981 //
3982 // TwoToFractionalPartOfX =
3983 // 0.997535578f +
3984 // (0.735607626f + 0.252464424f * x) * x;
3985 //
3986 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003987 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003988 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00003989 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003990 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00003991 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00003992 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3993 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00003994 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48217d82008-09-09 22:13:54 +00003995 // For floating-point precision of 12:
3996 //
3997 // TwoToFractionalPartOfX =
3998 // 0.999892986f +
3999 // (0.696457318f +
4000 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4001 //
4002 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004003 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004004 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004005 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004006 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004007 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4008 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004009 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004010 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004011 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4012 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004013 } else { // LimitFloatPrecision <= 18
Bill Wendling48217d82008-09-09 22:13:54 +00004014 // For floating-point precision of 18:
4015 //
4016 // TwoToFractionalPartOfX =
4017 // 0.999999982f +
4018 // (0.693148872f +
4019 // (0.240227044f +
4020 // (0.554906021e-1f +
4021 // (0.961591928e-2f +
4022 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4023 //
4024 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004025 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004026 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004027 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004028 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004029 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4030 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004031 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004032 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4033 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004034 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004035 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4036 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004037 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004038 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4039 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004040 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004041 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004042 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4043 getF32Constant(DAG, 0x3f800000));
Bill Wendling48217d82008-09-09 22:13:54 +00004044 }
Craig Topper4a981752012-11-24 08:22:37 +00004045
4046 // Add the exponent into the result in integer domain.
4047 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004048 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4049 DAG.getNode(ISD::ADD, dl, MVT::i32,
4050 t13, IntegerPartOfX));
Bill Wendling48217d82008-09-09 22:13:54 +00004051 }
4052
Craig Topperd2638c12012-11-24 18:52:06 +00004053 // No special expansion.
4054 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004055}
4056
Craig Topperbef254a2012-11-23 18:38:31 +00004057/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00004058/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004059static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004060 const TargetLowering &TLI) {
4061 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00004062 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004063 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004064
4065 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004066 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004067 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004068 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004069
4070 // Get the significand and build it into a floating-point number with
4071 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004072 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004073
Craig Topper3669de42012-11-16 19:08:44 +00004074 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00004075 if (LimitFloatPrecision <= 6) {
4076 // For floating-point precision of 6:
4077 //
4078 // LogofMantissa =
4079 // -1.1609546f +
4080 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004081 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00004082 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004083 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004084 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00004085 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004086 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00004087 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004088 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4089 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00004090 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00004091 // For floating-point precision of 12:
4092 //
4093 // LogOfMantissa =
4094 // -1.7417939f +
4095 // (2.8212026f +
4096 // (-1.4699568f +
4097 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4098 //
4099 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004100 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004101 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00004102 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004103 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00004104 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4105 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004106 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00004107 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4108 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004109 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00004110 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004111 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4112 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00004113 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00004114 // For floating-point precision of 18:
4115 //
4116 // LogOfMantissa =
4117 // -2.1072184f +
4118 // (4.2372794f +
4119 // (-3.7029485f +
4120 // (2.2781945f +
4121 // (-0.87823314f +
4122 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4123 //
4124 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004125 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004126 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00004127 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004128 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00004129 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4130 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004131 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004132 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4133 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004134 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004135 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4136 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004137 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004138 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4139 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004140 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004141 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004142 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4143 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004144 }
Craig Topper3669de42012-11-16 19:08:44 +00004145
Craig Topperbef254a2012-11-23 18:38:31 +00004146 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004147 }
4148
Craig Topperbef254a2012-11-23 18:38:31 +00004149 // No special expansion.
4150 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004151}
4152
Craig Topperbef254a2012-11-23 18:38:31 +00004153/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004154/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004155static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004156 const TargetLowering &TLI) {
4157 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004158 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004159 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004160
Bill Wendlinged3bb782008-09-09 20:39:27 +00004161 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004162 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004163
Bill Wendling48416782008-09-09 00:28:24 +00004164 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004165 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004166 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004167
Bill Wendling48416782008-09-09 00:28:24 +00004168 // Different possible minimax approximations of significand in
4169 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004170 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004171 if (LimitFloatPrecision <= 6) {
4172 // For floating-point precision of 6:
4173 //
4174 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4175 //
4176 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004177 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004178 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004179 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004180 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004181 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004182 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4183 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004184 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004185 // For floating-point precision of 12:
4186 //
4187 // Log2ofMantissa =
4188 // -2.51285454f +
4189 // (4.07009056f +
4190 // (-2.12067489f +
4191 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004192 //
Bill Wendling48416782008-09-09 00:28:24 +00004193 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004194 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004195 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004196 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004197 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004198 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4199 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004200 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004201 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4202 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004203 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004204 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004205 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4206 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004207 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004208 // For floating-point precision of 18:
4209 //
4210 // Log2ofMantissa =
4211 // -3.0400495f +
4212 // (6.1129976f +
4213 // (-5.3420409f +
4214 // (3.2865683f +
4215 // (-1.2669343f +
4216 // (0.27515199f -
4217 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4218 //
4219 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004220 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004221 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004222 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004223 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004224 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4225 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004226 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004227 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4228 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004229 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004230 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4231 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004232 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004233 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4234 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004235 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004236 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004237 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4238 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004239 }
Craig Topper3669de42012-11-16 19:08:44 +00004240
Craig Topperbef254a2012-11-23 18:38:31 +00004241 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004242 }
Bill Wendling48416782008-09-09 00:28:24 +00004243
Craig Topperbef254a2012-11-23 18:38:31 +00004244 // No special expansion.
4245 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004246}
4247
Craig Topperbef254a2012-11-23 18:38:31 +00004248/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004249/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004250static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004251 const TargetLowering &TLI) {
4252 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004253 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004254 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004255
Bill Wendlinged3bb782008-09-09 20:39:27 +00004256 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004257 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004258 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004259 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004260
4261 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004262 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004263 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004264
Craig Topper3669de42012-11-16 19:08:44 +00004265 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004266 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004267 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004268 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004269 // Log10ofMantissa =
4270 // -0.50419619f +
4271 // (0.60948995f - 0.10380950f * x) * x;
4272 //
4273 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004274 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004275 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004276 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004277 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004278 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004279 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4280 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004281 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004282 // For floating-point precision of 12:
4283 //
4284 // Log10ofMantissa =
4285 // -0.64831180f +
4286 // (0.91751397f +
4287 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4288 //
4289 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004290 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004291 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004292 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004293 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004294 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4295 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004296 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004297 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004298 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4299 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004300 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004301 // For floating-point precision of 18:
4302 //
4303 // Log10ofMantissa =
4304 // -0.84299375f +
4305 // (1.5327582f +
4306 // (-1.0688956f +
4307 // (0.49102474f +
4308 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4309 //
4310 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004311 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004312 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004313 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004314 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004315 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4316 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004317 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004318 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4319 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004320 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004321 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4322 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004323 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004324 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004325 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4326 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004327 }
Craig Topper3669de42012-11-16 19:08:44 +00004328
Craig Topperbef254a2012-11-23 18:38:31 +00004329 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004330 }
Bill Wendling48416782008-09-09 00:28:24 +00004331
Craig Topperbef254a2012-11-23 18:38:31 +00004332 // No special expansion.
4333 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004334}
4335
Craig Topperd2638c12012-11-24 18:52:06 +00004336/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004337/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004338static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004339 const TargetLowering &TLI) {
4340 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingab6676a2008-09-09 22:39:21 +00004341 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson9f944592009-08-11 20:47:22 +00004342 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004343
4344 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004345 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4346 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004347
4348 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004349 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004350 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004351
Craig Topper4a981752012-11-24 08:22:37 +00004352 SDValue TwoToFractionalPartOfX;
Bill Wendlingab6676a2008-09-09 22:39:21 +00004353 if (LimitFloatPrecision <= 6) {
4354 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004355 //
Bill Wendlingab6676a2008-09-09 22:39:21 +00004356 // TwoToFractionalPartOfX =
4357 // 0.997535578f +
4358 // (0.735607626f + 0.252464424f * x) * x;
4359 //
4360 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004361 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004362 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004363 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004364 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004365 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00004366 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4367 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004368 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingab6676a2008-09-09 22:39:21 +00004369 // For floating-point precision of 12:
4370 //
4371 // TwoToFractionalPartOfX =
4372 // 0.999892986f +
4373 // (0.696457318f +
4374 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4375 //
4376 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004377 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004378 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004379 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004380 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004381 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4382 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004383 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004384 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004385 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4386 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004387 } else { // LimitFloatPrecision <= 18
Bill Wendlingab6676a2008-09-09 22:39:21 +00004388 // For floating-point precision of 18:
4389 //
4390 // TwoToFractionalPartOfX =
4391 // 0.999999982f +
4392 // (0.693148872f +
4393 // (0.240227044f +
4394 // (0.554906021e-1f +
4395 // (0.961591928e-2f +
4396 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4397 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004398 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004399 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004400 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004401 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004402 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4403 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004404 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004405 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4406 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004407 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004408 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4409 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004410 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004411 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4412 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004413 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004414 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004415 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4416 getF32Constant(DAG, 0x3f800000));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004417 }
Craig Topper4a981752012-11-24 08:22:37 +00004418
4419 // Add the exponent into the result in integer domain.
4420 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4421 TwoToFractionalPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004422 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4423 DAG.getNode(ISD::ADD, dl, MVT::i32,
4424 t13, IntegerPartOfX));
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004425 }
Bill Wendlingab6676a2008-09-09 22:39:21 +00004426
Craig Topperd2638c12012-11-24 18:52:06 +00004427 // No special expansion.
4428 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004429}
4430
Bill Wendling648930b2008-09-10 00:20:20 +00004431/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4432/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004433static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004434 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004435 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004436 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004437 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004438 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4439 APFloat Ten(10.0f);
4440 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004441 }
4442 }
4443
Craig Topper268b6222012-11-25 00:48:58 +00004444 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004445 // Put the exponent in the right bit position for later addition to the
4446 // final result:
4447 //
4448 // #define LOG2OF10 3.3219281f
4449 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper79bd2052012-11-25 08:08:58 +00004450 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004451 getF32Constant(DAG, 0x40549a78));
Owen Anderson9f944592009-08-11 20:47:22 +00004452 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling648930b2008-09-10 00:20:20 +00004453
4454 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004455 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4456 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling648930b2008-09-10 00:20:20 +00004457
4458 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004459 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004460 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling648930b2008-09-10 00:20:20 +00004461
Craig Topper85719442012-11-25 00:15:07 +00004462 SDValue TwoToFractionalPartOfX;
Bill Wendling648930b2008-09-10 00:20:20 +00004463 if (LimitFloatPrecision <= 6) {
4464 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004465 //
Bill Wendling648930b2008-09-10 00:20:20 +00004466 // twoToFractionalPartOfX =
4467 // 0.997535578f +
4468 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004469 //
Bill Wendling648930b2008-09-10 00:20:20 +00004470 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004471 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004472 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004473 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004474 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004475 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper85719442012-11-25 00:15:07 +00004476 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4477 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004478 } else if (LimitFloatPrecision <= 12) {
Bill Wendling648930b2008-09-10 00:20:20 +00004479 // For floating-point precision of 12:
4480 //
4481 // TwoToFractionalPartOfX =
4482 // 0.999892986f +
4483 // (0.696457318f +
4484 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4485 //
4486 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004487 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004488 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004489 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004490 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004491 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4492 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004493 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004494 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper85719442012-11-25 00:15:07 +00004495 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4496 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004497 } else { // LimitFloatPrecision <= 18
Bill Wendling648930b2008-09-10 00:20:20 +00004498 // For floating-point precision of 18:
4499 //
4500 // TwoToFractionalPartOfX =
4501 // 0.999999982f +
4502 // (0.693148872f +
4503 // (0.240227044f +
4504 // (0.554906021e-1f +
4505 // (0.961591928e-2f +
4506 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4507 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004508 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004509 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004510 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004511 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004512 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4513 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004514 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004515 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4516 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004517 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004518 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4519 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004520 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004521 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4522 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004523 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004524 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper85719442012-11-25 00:15:07 +00004525 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4526 getF32Constant(DAG, 0x3f800000));
Bill Wendling648930b2008-09-10 00:20:20 +00004527 }
Craig Topper85719442012-11-25 00:15:07 +00004528
4529 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper79bd2052012-11-25 08:08:58 +00004530 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4531 DAG.getNode(ISD::ADD, dl, MVT::i32,
4532 t13, IntegerPartOfX));
Bill Wendling648930b2008-09-10 00:20:20 +00004533 }
4534
Craig Topper79bd2052012-11-25 08:08:58 +00004535 // No special expansion.
4536 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004537}
4538
Chris Lattner39f18e52010-01-01 03:32:16 +00004539
4540/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004541static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004542 SelectionDAG &DAG) {
4543 // If RHS is a constant, we can expand this out to a multiplication tree,
4544 // otherwise we end up lowering to a call to __powidf2 (for example). When
4545 // optimizing for size, we only want to do this if the expansion would produce
4546 // a small number of multiplies, otherwise we do the full expansion.
4547 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4548 // Get the exponent as a positive value.
4549 unsigned Val = RHSC->getSExtValue();
4550 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004551
Chris Lattner39f18e52010-01-01 03:32:16 +00004552 // powi(x, 0) -> 1.0
4553 if (Val == 0)
4554 return DAG.getConstantFP(1.0, LHS.getValueType());
4555
Dan Gohman913c9982010-04-15 04:33:49 +00004556 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling698e84f2012-12-30 10:32:01 +00004557 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4558 Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004559 // If optimizing for size, don't insert too many multiplies. This
4560 // inserts up to 5 multiplies.
4561 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4562 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004563 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004564 // powi(x,15) generates one more multiply than it should), but this has
4565 // the benefit of being both really simple and much better than a libcall.
4566 SDValue Res; // Logically starts equal to 1.0
4567 SDValue CurSquare = LHS;
4568 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004569 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004570 if (Res.getNode())
4571 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4572 else
4573 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004574 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004575
Chris Lattner39f18e52010-01-01 03:32:16 +00004576 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4577 CurSquare, CurSquare);
4578 Val >>= 1;
4579 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004580
Chris Lattner39f18e52010-01-01 03:32:16 +00004581 // If the original was negative, invert the result, producing 1/(x*x*x).
4582 if (RHSC->getSExtValue() < 0)
4583 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4584 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4585 return Res;
4586 }
4587 }
4588
4589 // Otherwise, expand to a libcall.
4590 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4591}
4592
Devang Patel8e60ff12011-05-16 21:24:05 +00004593// getTruncatedArgReg - Find underlying register used for an truncated
4594// argument.
4595static unsigned getTruncatedArgReg(const SDValue &N) {
4596 if (N.getOpcode() != ISD::TRUNCATE)
4597 return 0;
4598
4599 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004600 if (Ext.getOpcode() == ISD::AssertZext ||
4601 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004602 const SDValue &CFR = Ext.getOperand(0);
4603 if (CFR.getOpcode() == ISD::CopyFromReg)
4604 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004605 if (CFR.getOpcode() == ISD::TRUNCATE)
4606 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004607 }
4608 return 0;
4609}
4610
Evan Cheng6e822452010-04-28 23:08:54 +00004611/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4612/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4613/// At the end of instruction selection, they will be inserted to the entry BB.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004614bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V,
4615 MDNode *Variable,
4616 MDNode *Expr, int64_t Offset,
4617 bool IsIndirect,
4618 const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004619 const Argument *Arg = dyn_cast<Argument>(V);
4620 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004621 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004622
Devang Patel03955532010-04-29 20:40:36 +00004623 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00004624 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004625
Devang Patela46953d2010-04-29 18:50:36 +00004626 // Ignore inlined function arguments here.
4627 DIVariable DV(Variable);
Devang Patel03955532010-04-29 20:40:36 +00004628 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004629 return false;
4630
David Blaikie0252265b2013-06-16 20:34:15 +00004631 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004632 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004633 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4634 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004635
David Blaikie0252265b2013-06-16 20:34:15 +00004636 if (!Op && N.getNode()) {
4637 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004638 if (N.getOpcode() == ISD::CopyFromReg)
4639 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4640 else
4641 Reg = getTruncatedArgReg(N);
4642 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004643 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4644 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4645 if (PR)
4646 Reg = PR;
4647 }
David Blaikie0252265b2013-06-16 20:34:15 +00004648 if (Reg)
4649 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004650 }
4651
David Blaikie0252265b2013-06-16 20:34:15 +00004652 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004653 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004654 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004655 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004656 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004657 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004658
David Blaikie0252265b2013-06-16 20:34:15 +00004659 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004660 // Check if frame index is available.
4661 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004662 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004663 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4664 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004665
David Blaikie0252265b2013-06-16 20:34:15 +00004666 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004667 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004668
David Blaikie0252265b2013-06-16 20:34:15 +00004669 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004670 FuncInfo.ArgDbgValues.push_back(
4671 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE),
4672 IsIndirect, Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004673 else
4674 FuncInfo.ArgDbgValues.push_back(
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004675 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4676 .addOperand(*Op)
4677 .addImm(Offset)
4678 .addMetadata(Variable)
4679 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004680
Evan Cheng5fb45a22010-04-29 01:40:30 +00004681 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004682}
Chris Lattner39f18e52010-01-01 03:32:16 +00004683
Douglas Gregor6739a892010-05-11 06:17:44 +00004684// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004685#if defined(_MSC_VER) && defined(setjmp) && \
4686 !defined(setjmp_undefined_for_msvc)
4687# pragma push_macro("setjmp")
4688# undef setjmp
4689# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004690#endif
4691
Dan Gohman575fad32008-09-03 16:12:24 +00004692/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4693/// we want to emit this as a call to a named external function, return the name
4694/// otherwise lower it and return null.
4695const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004696SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004697 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004698 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004699 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004700 SDValue Res;
4701
Dan Gohman575fad32008-09-03 16:12:24 +00004702 switch (Intrinsic) {
4703 default:
4704 // By default, turn this into a target intrinsic node.
4705 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004706 return nullptr;
4707 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4708 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4709 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004710 case Intrinsic::returnaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004711 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004712 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004713 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004714 case Intrinsic::frameaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004715 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004716 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004717 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004718 case Intrinsic::read_register: {
4719 Value *Reg = I.getArgOperand(0);
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004720 SDValue RegName =
4721 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Eric Christopher58a24612014-10-08 09:50:54 +00004722 EVT VT = TLI.getValueType(I.getType());
Renato Golinc7aea402014-05-06 16:51:25 +00004723 setValue(&I, DAG.getNode(ISD::READ_REGISTER, sdl, VT, RegName));
4724 return nullptr;
4725 }
4726 case Intrinsic::write_register: {
4727 Value *Reg = I.getArgOperand(0);
4728 Value *RegValue = I.getArgOperand(1);
4729 SDValue Chain = getValue(RegValue).getOperand(0);
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004730 SDValue RegName =
4731 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Renato Golinc7aea402014-05-06 16:51:25 +00004732 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
4733 RegName, getValue(RegValue)));
4734 return nullptr;
4735 }
Dan Gohman575fad32008-09-03 16:12:24 +00004736 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004737 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004738 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004739 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004740 case Intrinsic::memcpy: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004741 // Assert for address < 256 since we support only user defined address
4742 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004743 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004744 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004745 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004746 < 256 &&
4747 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004748 SDValue Op1 = getValue(I.getArgOperand(0));
4749 SDValue Op2 = getValue(I.getArgOperand(1));
4750 SDValue Op3 = getValue(I.getArgOperand(2));
4751 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004752 if (!Align)
4753 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004754 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004755 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattner2510de22010-09-21 05:40:29 +00004756 MachinePointerInfo(I.getArgOperand(0)),
4757 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004758 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004759 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004760 case Intrinsic::memset: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004761 // Assert for address < 256 since we support only user defined address
4762 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004763 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004764 < 256 &&
4765 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004766 SDValue Op1 = getValue(I.getArgOperand(0));
4767 SDValue Op2 = getValue(I.getArgOperand(1));
4768 SDValue Op3 = getValue(I.getArgOperand(2));
4769 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004770 if (!Align)
4771 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004772 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004773 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004774 MachinePointerInfo(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004775 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004776 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004777 case Intrinsic::memmove: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004778 // Assert for address < 256 since we support only user defined address
4779 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004780 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004781 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004782 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004783 < 256 &&
4784 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004785 SDValue Op1 = getValue(I.getArgOperand(0));
4786 SDValue Op2 = getValue(I.getArgOperand(1));
4787 SDValue Op3 = getValue(I.getArgOperand(2));
4788 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004789 if (!Align)
4790 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004791 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004792 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004793 MachinePointerInfo(I.getArgOperand(0)),
4794 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004795 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004796 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004797 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004798 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Pateldf45c7f2009-10-09 22:42:28 +00004799 MDNode *Variable = DI.getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004800 MDNode *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004801 const Value *Address = DI.getAddress();
Manman Ren983a16c2013-06-28 05:43:10 +00004802 DIVariable DIVar(Variable);
4803 assert((!DIVar || DIVar.isVariable()) &&
4804 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4805 if (!Address || !DIVar) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004806 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004807 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004808 }
Dale Johannesene0983522010-04-26 20:06:49 +00004809
Devang Patel3bffd522010-09-02 21:29:42 +00004810 // Check if address has undef value.
4811 if (isa<UndefValue>(Address) ||
4812 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004813 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004814 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004815 }
4816
Dale Johannesene0983522010-04-26 20:06:49 +00004817 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004818 if (!N.getNode() && isa<Argument>(Address))
4819 // Check unused arguments map.
4820 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004821 SDDbgValue *SDV;
4822 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004823 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4824 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004825 // Parameters are handled specially.
4826 bool isParameter =
4827 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4828 isa<Argument>(Address));
4829
Devang Patel98d3edf2010-09-02 21:02:27 +00004830 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4831
Dale Johannesene0983522010-04-26 20:06:49 +00004832 if (isParameter && !AI) {
4833 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4834 if (FINode)
4835 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004836 SDV = DAG.getFrameIndexDbgValue(
4837 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004838 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004839 // Address is an argument, so try to emit its dbg value using
4840 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004841 EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false, N);
Craig Topperc0196b12014-04-14 00:51:57 +00004842 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004843 }
Dale Johannesene0983522010-04-26 20:06:49 +00004844 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004845 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004846 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004847 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004848 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004849 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004850 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4851 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004852 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004853 }
Dale Johannesene0983522010-04-26 20:06:49 +00004854 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4855 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004856 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004857 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004858 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false,
4859 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004860 // If variable is pinned by a alloca in dominating bb then
4861 // use StaticAllocaMap.
4862 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004863 if (AI->getParent() != DI.getParent()) {
4864 DenseMap<const AllocaInst*, int>::iterator SI =
4865 FuncInfo.StaticAllocaMap.find(AI);
4866 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004867 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004868 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004869 DAG.AddDbgValue(SDV, nullptr, false);
4870 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004871 }
Devang Patelda25de82010-09-15 14:48:53 +00004872 }
4873 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004874 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004875 }
Dale Johannesene0983522010-04-26 20:06:49 +00004876 }
Craig Topperc0196b12014-04-14 00:51:57 +00004877 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004878 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004879 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004880 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Ren983a16c2013-06-28 05:43:10 +00004881 DIVariable DIVar(DI.getVariable());
4882 assert((!DIVar || DIVar.isVariable()) &&
4883 "Variable in DbgValueInst should be either null or a DIVariable.");
4884 if (!DIVar)
Craig Topperc0196b12014-04-14 00:51:57 +00004885 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004886
4887 MDNode *Variable = DI.getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004888 MDNode *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004889 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004890 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004891 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004892 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004893
Dale Johannesene0983522010-04-26 20:06:49 +00004894 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004895 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004896 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4897 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004898 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004899 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004900 // Do not use getValue() in here; we don't want to generate code at
4901 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004902 SDValue N = NodeMap[V];
4903 if (!N.getNode() && isa<Argument>(V))
4904 // Check unused arguments map.
4905 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004906 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004907 // A dbg.value for an alloca is always indirect.
4908 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004909 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, Offset,
4910 IsIndirect, N)) {
4911 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4912 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004913 DAG.AddDbgValue(SDV, N.getNode(), false);
4914 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004915 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004916 // Do not call getValue(V) yet, as we don't want to generate code.
4917 // Remember it for later.
4918 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4919 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004920 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004921 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004922 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004923 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004924 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004925 }
4926
4927 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004928 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004929 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004930 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004931 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004932 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004933 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4934 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004935 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004936 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004937 DenseMap<const AllocaInst*, int>::iterator SI =
4938 FuncInfo.StaticAllocaMap.find(AI);
4939 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004940 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004941 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004942 }
Dan Gohman575fad32008-09-03 16:12:24 +00004943
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004944 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004945 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00004946 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004947 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4948 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004949 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004950 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004951 }
4952
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004953 case Intrinsic::eh_return_i32:
4954 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004955 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004956 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004957 MVT::Other,
4958 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004959 getValue(I.getArgOperand(0)),
4960 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004961 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004962 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004963 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004964 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004965 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004966 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004967 TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004968 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004969 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004970 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004971 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004972 CfaArg);
Eric Christopher58a24612014-10-08 09:50:54 +00004973 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
4974 DAG.getConstant(0, TLI.getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004975 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004976 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004977 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004978 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004979 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004980 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004981 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004982 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004983 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004984
Chris Lattnerfb964e52010-04-05 06:19:28 +00004985 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004986 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004987 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004988 case Intrinsic::eh_sjlj_functioncontext: {
4989 // Get and store the index of the function context.
4990 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004991 AllocaInst *FnCtx =
4992 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004993 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4994 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004995 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004996 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004997 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004998 SDValue Ops[2];
4999 Ops[0] = getRoot();
5000 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005001 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00005002 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00005003 setValue(&I, Op.getValue(0));
5004 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005005 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00005006 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00005007 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005008 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00005009 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005010 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00005011 }
Jim Grosbach54c05302010-01-28 01:45:32 +00005012
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00005013 case Intrinsic::masked_load:
5014 visitMaskedLoad(I);
5015 return nullptr;
5016 case Intrinsic::masked_store:
5017 visitMaskedStore(I);
5018 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00005019 case Intrinsic::x86_mmx_pslli_w:
5020 case Intrinsic::x86_mmx_pslli_d:
5021 case Intrinsic::x86_mmx_pslli_q:
5022 case Intrinsic::x86_mmx_psrli_w:
5023 case Intrinsic::x86_mmx_psrli_d:
5024 case Intrinsic::x86_mmx_psrli_q:
5025 case Intrinsic::x86_mmx_psrai_w:
5026 case Intrinsic::x86_mmx_psrai_d: {
5027 SDValue ShAmt = getValue(I.getArgOperand(1));
5028 if (isa<ConstantSDNode>(ShAmt)) {
5029 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00005030 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00005031 }
5032 unsigned NewIntrinsic = 0;
5033 EVT ShAmtVT = MVT::v2i32;
5034 switch (Intrinsic) {
5035 case Intrinsic::x86_mmx_pslli_w:
5036 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
5037 break;
5038 case Intrinsic::x86_mmx_pslli_d:
5039 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
5040 break;
5041 case Intrinsic::x86_mmx_pslli_q:
5042 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
5043 break;
5044 case Intrinsic::x86_mmx_psrli_w:
5045 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
5046 break;
5047 case Intrinsic::x86_mmx_psrli_d:
5048 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
5049 break;
5050 case Intrinsic::x86_mmx_psrli_q:
5051 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
5052 break;
5053 case Intrinsic::x86_mmx_psrai_w:
5054 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
5055 break;
5056 case Intrinsic::x86_mmx_psrai_d:
5057 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
5058 break;
5059 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5060 }
5061
5062 // The vector shift intrinsics with scalars uses 32b shift amounts but
5063 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
5064 // to be zero.
5065 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00005066 SDValue ShOps[2];
5067 ShOps[0] = ShAmt;
5068 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00005069 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Eric Christopher58a24612014-10-08 09:50:54 +00005070 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005071 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
5072 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00005073 DAG.getConstant(NewIntrinsic, MVT::i32),
5074 getValue(I.getArgOperand(0)), ShAmt);
5075 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005076 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00005077 }
Pete Cooper682c76b2012-02-24 03:51:49 +00005078 case Intrinsic::x86_avx_vinsertf128_pd_256:
5079 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperd024cef2012-04-07 22:32:29 +00005080 case Intrinsic::x86_avx_vinsertf128_si_256:
5081 case Intrinsic::x86_avx2_vinserti128: {
Eric Christopher58a24612014-10-08 09:50:54 +00005082 EVT DestVT = TLI.getValueType(I.getType());
5083 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
Pete Cooper682c76b2012-02-24 03:51:49 +00005084 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
5085 ElVT.getVectorNumElements();
Eric Christopher58a24612014-10-08 09:50:54 +00005086 Res =
5087 DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
5088 getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)),
5089 DAG.getConstant(Idx, TLI.getVectorIdxTy()));
Craig Topper2db23532012-09-05 05:48:09 +00005090 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005091 return nullptr;
Craig Topper2db23532012-09-05 05:48:09 +00005092 }
5093 case Intrinsic::x86_avx_vextractf128_pd_256:
5094 case Intrinsic::x86_avx_vextractf128_ps_256:
5095 case Intrinsic::x86_avx_vextractf128_si_256:
5096 case Intrinsic::x86_avx2_vextracti128: {
Eric Christopher58a24612014-10-08 09:50:54 +00005097 EVT DestVT = TLI.getValueType(I.getType());
Craig Topper2db23532012-09-05 05:48:09 +00005098 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
5099 DestVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005100 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topper2db23532012-09-05 05:48:09 +00005101 getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00005102 DAG.getConstant(Idx, TLI.getVectorIdxTy()));
Pete Cooper682c76b2012-02-24 03:51:49 +00005103 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005104 return nullptr;
Pete Cooper682c76b2012-02-24 03:51:49 +00005105 }
Mon P Wang58fb9132008-11-10 20:54:11 +00005106 case Intrinsic::convertff:
5107 case Intrinsic::convertfsi:
5108 case Intrinsic::convertfui:
5109 case Intrinsic::convertsif:
5110 case Intrinsic::convertuif:
5111 case Intrinsic::convertss:
5112 case Intrinsic::convertsu:
5113 case Intrinsic::convertus:
5114 case Intrinsic::convertuu: {
5115 ISD::CvtCode Code = ISD::CVT_INVALID;
5116 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00005117 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00005118 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
5119 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
5120 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
5121 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
5122 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
5123 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
5124 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
5125 case Intrinsic::convertus: Code = ISD::CVT_US; break;
5126 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
5127 }
Eric Christopher58a24612014-10-08 09:50:54 +00005128 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00005129 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005130 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005131 DAG.getValueType(DestVT),
5132 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00005133 getValue(I.getArgOperand(1)),
5134 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005135 Code);
5136 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005137 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00005138 }
Dan Gohman575fad32008-09-03 16:12:24 +00005139 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005140 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00005141 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00005142 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005143 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00005144 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005145 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005146 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00005147 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005148 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005149 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00005150 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005151 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005152 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00005153 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005154 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005155 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00005156 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005157 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005158 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005159 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00005160 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005161 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005162 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00005163 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00005164 case Intrinsic::sin:
5165 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00005166 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00005167 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00005168 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00005169 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00005170 case Intrinsic::nearbyint:
5171 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00005172 unsigned Opcode;
5173 switch (Intrinsic) {
5174 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5175 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5176 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5177 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5178 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5179 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5180 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5181 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5182 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5183 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005184 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005185 }
5186
Andrew Trickef9de2a2013-05-25 02:42:55 +00005187 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005188 getValue(I.getArgOperand(0)).getValueType(),
5189 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005190 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005191 }
Matt Arsenault7c936902014-10-21 23:01:01 +00005192 case Intrinsic::minnum:
5193 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
5194 getValue(I.getArgOperand(0)).getValueType(),
5195 getValue(I.getArgOperand(0)),
5196 getValue(I.getArgOperand(1))));
5197 return nullptr;
5198 case Intrinsic::maxnum:
5199 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
5200 getValue(I.getArgOperand(0)).getValueType(),
5201 getValue(I.getArgOperand(0)),
5202 getValue(I.getArgOperand(1))));
5203 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005204 case Intrinsic::copysign:
5205 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5206 getValue(I.getArgOperand(0)).getValueType(),
5207 getValue(I.getArgOperand(0)),
5208 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00005209 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005210 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005211 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005212 getValue(I.getArgOperand(0)).getValueType(),
5213 getValue(I.getArgOperand(0)),
5214 getValue(I.getArgOperand(1)),
5215 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00005216 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005217 case Intrinsic::fmuladd: {
Eric Christopher58a24612014-10-08 09:50:54 +00005218 EVT VT = TLI.getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005219 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00005220 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005221 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005222 getValue(I.getArgOperand(0)).getValueType(),
5223 getValue(I.getArgOperand(0)),
5224 getValue(I.getArgOperand(1)),
5225 getValue(I.getArgOperand(2))));
5226 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005227 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005228 getValue(I.getArgOperand(0)).getValueType(),
5229 getValue(I.getArgOperand(0)),
5230 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005231 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005232 getValue(I.getArgOperand(0)).getValueType(),
5233 Mul,
5234 getValue(I.getArgOperand(2)));
5235 setValue(&I, Add);
5236 }
Craig Topperc0196b12014-04-14 00:51:57 +00005237 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005238 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005239 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00005240 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
5241 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
5242 getValue(I.getArgOperand(0)),
5243 DAG.getTargetConstant(0, MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00005244 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005245 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00005246 setValue(&I,
Eric Christopher58a24612014-10-08 09:50:54 +00005247 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()),
Tim Northoverf7a02c12014-07-21 09:13:56 +00005248 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
5249 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00005250 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005251 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005252 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005253 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00005254 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005255 }
5256 case Intrinsic::readcyclecounter: {
5257 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005258 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00005259 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005260 setValue(&I, Res);
5261 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005262 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005263 }
Dan Gohman575fad32008-09-03 16:12:24 +00005264 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005265 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005266 getValue(I.getArgOperand(0)).getValueType(),
5267 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005268 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005269 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005270 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005271 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005272 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005273 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005274 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005275 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005276 }
5277 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005278 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005279 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005280 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005281 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005282 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005283 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005284 }
5285 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005286 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005287 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005288 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005289 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005290 }
5291 case Intrinsic::stacksave: {
5292 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005293 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005294 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005295 setValue(&I, Res);
5296 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005297 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005298 }
5299 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005300 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005301 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00005302 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005303 }
Bill Wendling13020d22008-11-18 11:01:33 +00005304 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005305 // Emit code into the DAG to store the stack guard onto the stack.
5306 MachineFunction &MF = DAG.getMachineFunction();
5307 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher58a24612014-10-08 09:50:54 +00005308 EVT PtrTy = TLI.getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005309 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005310 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
5311 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00005312
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005313 // See if Ptr is a bitcast. If it is, look through it and see if we can get
5314 // global variable __stack_chk_guard.
5315 if (!GV)
5316 if (const Operator *BC = dyn_cast<Operator>(Ptr))
5317 if (BC->getOpcode() == Instruction::BitCast)
5318 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
5319
Eric Christopher58a24612014-10-08 09:50:54 +00005320 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005321 // Emit a LOAD_STACK_GUARD node.
5322 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
5323 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005324 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005325 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
5326 unsigned Flags = MachineMemOperand::MOLoad |
5327 MachineMemOperand::MOInvariant;
5328 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
5329 PtrTy.getSizeInBits() / 8,
5330 DAG.getEVTAlignment(PtrTy));
5331 Node->setMemRefs(MemRefs, MemRefs + 1);
5332
5333 // Copy the guard value to a virtual register so that it can be
5334 // retrieved in the epilogue.
5335 Src = SDValue(Node, 0);
5336 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00005337 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005338 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
5339
5340 SPDescriptor.setGuardReg(Reg);
5341 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
5342 } else {
5343 Src = getValue(I.getArgOperand(0)); // The guard's value.
5344 }
5345
Gabor Greifeba0be72010-06-25 09:38:13 +00005346 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005347
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005348 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005349 MFI->setStackProtectorIndex(FI);
5350
5351 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5352
5353 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005354 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005355 MachinePointerInfo::getFixedStack(FI),
5356 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005357 setValue(&I, Res);
5358 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005359 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00005360 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005361 case Intrinsic::objectsize: {
5362 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005363 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005364
5365 assert(CI && "Non-constant type in __builtin_object_size?");
5366
Gabor Greifeba0be72010-06-25 09:38:13 +00005367 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005368 EVT Ty = Arg.getValueType();
5369
Dan Gohmanf1d83042010-06-18 14:22:04 +00005370 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005371 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005372 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005373 Res = DAG.getConstant(0, Ty);
5374
5375 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005376 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00005377 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005378 case Intrinsic::annotation:
5379 case Intrinsic::ptr_annotation:
5380 // Drop the intrinsic, but forward the value
5381 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005382 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00005383 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00005384 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00005385 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00005386 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005387
5388 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005389 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005390
5391 SDValue Ops[6];
5392 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005393 Ops[1] = getValue(I.getArgOperand(0));
5394 Ops[2] = getValue(I.getArgOperand(1));
5395 Ops[3] = getValue(I.getArgOperand(2));
5396 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005397 Ops[5] = DAG.getSrcValue(F);
5398
Craig Topper48d114b2014-04-26 18:35:24 +00005399 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00005400
Duncan Sandsa0984362011-09-06 13:37:06 +00005401 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005402 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00005403 }
5404 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005405 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005406 TLI.getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005407 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005408 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005409 }
Dan Gohman575fad32008-09-03 16:12:24 +00005410 case Intrinsic::gcroot:
5411 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005412 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005413 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005414
Dan Gohman575fad32008-09-03 16:12:24 +00005415 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5416 GFI->addStackRoot(FI->getIndex(), TypeMap);
5417 }
Craig Topperc0196b12014-04-14 00:51:57 +00005418 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005419 case Intrinsic::gcread:
5420 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005421 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005422 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005423 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00005424 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005425
5426 case Intrinsic::expect: {
5427 // Just replace __builtin_expect(exp, c) with EXP.
5428 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005429 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005430 }
5431
Shuxin Yangcdde0592012-10-19 20:11:16 +00005432 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005433 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005434 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005435 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005436 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005437 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005438 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00005439 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005440 }
5441 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005442
5443 TargetLowering::CallLoweringInfo CLI(DAG);
5444 CLI.setDebugLoc(sdl).setChain(getRoot())
5445 .setCallee(CallingConv::C, I.getType(),
Eric Christopher58a24612014-10-08 09:50:54 +00005446 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00005447 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005448
Eric Christopher58a24612014-10-08 09:50:54 +00005449 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005450 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00005451 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005452 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005453
Bill Wendling5eee7442008-11-21 02:38:44 +00005454 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005455 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005456 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005457 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005458 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005459 case Intrinsic::smul_with_overflow: {
5460 ISD::NodeType Op;
5461 switch (Intrinsic) {
5462 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5463 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5464 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5465 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5466 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5467 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5468 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5469 }
5470 SDValue Op1 = getValue(I.getArgOperand(0));
5471 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005472
Craig Topperbc680062012-04-11 04:34:11 +00005473 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005474 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00005475 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00005476 }
Dan Gohman575fad32008-09-03 16:12:24 +00005477 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005478 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005479 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005480 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005481 Ops[1] = getValue(I.getArgOperand(0));
5482 Ops[2] = getValue(I.getArgOperand(1));
5483 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005484 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005485 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00005486 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005487 EVT::getIntegerVT(*Context, 8),
5488 MachinePointerInfo(I.getArgOperand(0)),
5489 0, /* align */
5490 false, /* volatile */
5491 rw==0, /* read */
5492 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00005493 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005494 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005495 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005496 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005497 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005498 // Stack coloring is not enabled in O0, discard region information.
5499 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00005500 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005501
Nadav Rotemd753a952012-09-10 08:43:23 +00005502 SmallVector<Value *, 4> Allocas;
Rafael Espindola5f57f462014-02-21 18:34:28 +00005503 GetUnderlyingObjects(I.getArgOperand(1), Allocas, DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00005504
Craig Toppere1c1d362013-07-03 05:11:49 +00005505 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5506 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005507 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5508
5509 // Could not find an Alloca.
5510 if (!LifetimeObject)
5511 continue;
5512
Pete Cooper230332f2014-10-17 22:59:33 +00005513 // First check that the Alloca is static, otherwise it won't have a
5514 // valid frame index.
5515 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
5516 if (SI == FuncInfo.StaticAllocaMap.end())
5517 return nullptr;
5518
5519 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00005520
5521 SDValue Ops[2];
5522 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00005523 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005524 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5525
Craig Topper48d114b2014-04-26 18:35:24 +00005526 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00005527 DAG.setRoot(Res);
5528 }
Craig Topperc0196b12014-04-14 00:51:57 +00005529 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005530 }
5531 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005532 // Discard region information.
Eric Christopher58a24612014-10-08 09:50:54 +00005533 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00005534 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00005535 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005536 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00005537 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005538 case Intrinsic::stackprotectorcheck: {
5539 // Do not actually emit anything for this basic block. Instead we initialize
5540 // the stack protector descriptor and export the guard variable so we can
5541 // access it in FinishBasicBlock.
5542 const BasicBlock *BB = I.getParent();
5543 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5544 ExportFromCurrentBlock(SPDescriptor.getGuard());
5545
5546 // Flush our exports since we are going to process a terminator.
5547 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00005548 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005549 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00005550 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00005551 return TLI.getClearCacheBuiltinName();
Nuno Lopesec9653b2012-06-28 22:30:12 +00005552 case Intrinsic::donothing:
5553 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00005554 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005555 case Intrinsic::experimental_stackmap: {
5556 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005557 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005558 }
5559 case Intrinsic::experimental_patchpoint_void:
5560 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00005561 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00005562 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005563 }
Philip Reames1a1bdb22014-12-02 18:50:36 +00005564 case Intrinsic::experimental_gc_statepoint: {
5565 visitStatepoint(I);
5566 return nullptr;
5567 }
5568 case Intrinsic::experimental_gc_result_int:
5569 case Intrinsic::experimental_gc_result_float:
5570 case Intrinsic::experimental_gc_result_ptr: {
5571 visitGCResult(I);
5572 return nullptr;
5573 }
5574 case Intrinsic::experimental_gc_relocate: {
5575 visitGCRelocate(I);
5576 return nullptr;
5577 }
Justin Bogner61ba2e32014-12-08 18:02:35 +00005578 case Intrinsic::instrprof_increment:
5579 llvm_unreachable("instrprof failed to lower an increment");
Dan Gohman575fad32008-09-03 16:12:24 +00005580 }
5581}
5582
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005583std::pair<SDValue, SDValue>
5584SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
5585 MachineBasicBlock *LandingPad) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005586 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005587 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005588
Chris Lattnerfb964e52010-04-05 06:19:28 +00005589 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005590 // Insert a label before the invoke call to mark the try range. This can be
5591 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005592 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005593
Jim Grosbach54c05302010-01-28 01:45:32 +00005594 // For SjLj, keep track of which landing pads go with which invokes
5595 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005596 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005597 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005598 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005599 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005600
Jim Grosbach54c05302010-01-28 01:45:32 +00005601 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005602 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005603 }
5604
Dan Gohman575fad32008-09-03 16:12:24 +00005605 // Both PendingLoads and PendingExports must be flushed here;
5606 // this call might not return.
5607 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005608 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005609
5610 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00005611 }
5612
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005613 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
5614 std::pair<SDValue, SDValue> Result = TLI->LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005615
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005616 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005617 "Non-null chain expected with non-tail call!");
5618 assert((Result.second.getNode() || !Result.first.getNode()) &&
5619 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005620
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005621 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005622 // As a special case, a null chain means that a tail call has been emitted
5623 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005624 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005625
5626 // Since there's no actual continuation from this block, nothing can be
5627 // relying on us setting vregs for them.
5628 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005629 } else {
5630 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005631 }
Dan Gohman575fad32008-09-03 16:12:24 +00005632
Chris Lattnerfb964e52010-04-05 06:19:28 +00005633 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005634 // Insert a label at the end of the invoke call to mark the try range. This
5635 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005636 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005637 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005638
5639 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005640 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005641 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005642
5643 return Result;
5644}
5645
5646void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5647 bool isTailCall,
5648 MachineBasicBlock *LandingPad) {
5649 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5650 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5651 Type *RetTy = FTy->getReturnType();
5652
5653 TargetLowering::ArgListTy Args;
5654 TargetLowering::ArgListEntry Entry;
5655 Args.reserve(CS.arg_size());
5656
5657 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5658 i != e; ++i) {
5659 const Value *V = *i;
5660
5661 // Skip empty types
5662 if (V->getType()->isEmptyTy())
5663 continue;
5664
5665 SDValue ArgNode = getValue(V);
5666 Entry.Node = ArgNode; Entry.Ty = V->getType();
5667
5668 // Skip the first return-type Attribute to get to params.
5669 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5670 Args.push_back(Entry);
5671 }
5672
5673 // Check if target-independent constraints permit a tail call here.
5674 // Target-dependent constraints are checked within TLI->LowerCallTo.
5675 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5676 isTailCall = false;
5677
5678 TargetLowering::CallLoweringInfo CLI(DAG);
5679 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5680 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5681 .setTailCall(isTailCall);
5682 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad);
5683
5684 if (Result.first.getNode())
5685 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005686}
5687
Chris Lattner1a32ede2009-12-24 00:37:38 +00005688/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5689/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005690static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005691 for (const User *U : V->users()) {
5692 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005693 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005694 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005695 if (C->isNullValue())
5696 continue;
5697 // Unknown instruction.
5698 return false;
5699 }
5700 return true;
5701}
5702
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005703static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005704 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005705 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005706
Chris Lattner1a32ede2009-12-24 00:37:38 +00005707 // Check to see if this load can be trivially constant folded, e.g. if the
5708 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005709 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005710 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005711 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005712 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005713
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005714 if (const Constant *LoadCst =
5715 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
Rafael Espindola5f57f462014-02-21 18:34:28 +00005716 Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005717 return Builder.getValue(LoadCst);
5718 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005719
Chris Lattner1a32ede2009-12-24 00:37:38 +00005720 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5721 // still constant memory, the input chain can be the entry node.
5722 SDValue Root;
5723 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005724
Chris Lattner1a32ede2009-12-24 00:37:38 +00005725 // Do not serialize (non-volatile) loads of constant memory with anything.
5726 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5727 Root = Builder.DAG.getEntryNode();
5728 ConstantMemory = true;
5729 } else {
5730 // Do not serialize non-volatile loads against each other.
5731 Root = Builder.DAG.getRoot();
5732 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005733
Chris Lattner1a32ede2009-12-24 00:37:38 +00005734 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005735 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005736 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005737 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005738 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005739 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005740
Chris Lattner1a32ede2009-12-24 00:37:38 +00005741 if (!ConstantMemory)
5742 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5743 return LoadVal;
5744}
5745
Richard Sandiforde3827752013-08-16 10:55:47 +00005746/// processIntegerCallValue - Record the value for an instruction that
5747/// produces an integer result, converting the type where necessary.
5748void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5749 SDValue Value,
5750 bool IsSigned) {
Eric Christopher58a24612014-10-08 09:50:54 +00005751 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005752 if (IsSigned)
5753 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5754 else
5755 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5756 setValue(&I, Value);
5757}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005758
5759/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5760/// If so, return true and lower it, otherwise return false and it will be
5761/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005762bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005763 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005764 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005765 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005766
Gabor Greifeba0be72010-06-25 09:38:13 +00005767 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005768 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005769 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005770 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005771 return false;
5772
Richard Sandiforde3827752013-08-16 10:55:47 +00005773 const Value *Size = I.getArgOperand(2);
5774 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5775 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopher58a24612014-10-08 09:50:54 +00005776 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiford564681c2013-08-12 10:28:10 +00005777 setValue(&I, DAG.getConstant(0, CallVT));
5778 return true;
5779 }
5780
Richard Sandiford564681c2013-08-12 10:28:10 +00005781 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5782 std::pair<SDValue, SDValue> Res =
5783 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005784 getValue(LHS), getValue(RHS), getValue(Size),
5785 MachinePointerInfo(LHS),
5786 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005787 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005788 processIntegerCallValue(I, Res.first, true);
5789 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005790 return true;
5791 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005792
Chris Lattner1a32ede2009-12-24 00:37:38 +00005793 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5794 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005795 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005796 bool ActuallyDoIt = true;
5797 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005798 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005799 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005800 default:
5801 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005802 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005803 ActuallyDoIt = false;
5804 break;
5805 case 2:
5806 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005807 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005808 break;
5809 case 4:
5810 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005811 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005812 break;
5813 case 8:
5814 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005815 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005816 break;
5817 /*
5818 case 16:
5819 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005820 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005821 LoadTy = VectorType::get(LoadTy, 4);
5822 break;
5823 */
5824 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005825
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005826 // This turns into unaligned loads. We only do this if the target natively
5827 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5828 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005829
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005830 // Require that we can find a legal MVT, and only do this if the target
5831 // supports unaligned loads of that type. Expanding into byte loads would
5832 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005833 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005834 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005835 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5836 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005837 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5838 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005839 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005840 if (!TLI.isTypeLegal(LoadVT) ||
5841 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5842 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005843 ActuallyDoIt = false;
5844 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005845
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005846 if (ActuallyDoIt) {
5847 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5848 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005849
Andrew Trickef9de2a2013-05-25 02:42:55 +00005850 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005851 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005852 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005853 return true;
5854 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005855 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005856
5857
Chris Lattner1a32ede2009-12-24 00:37:38 +00005858 return false;
5859}
5860
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005861/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5862/// form. If so, return true and lower it, otherwise return false and it
5863/// will be lowered like a normal call.
5864bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5865 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5866 if (I.getNumArgOperands() != 3)
5867 return false;
5868
5869 const Value *Src = I.getArgOperand(0);
5870 const Value *Char = I.getArgOperand(1);
5871 const Value *Length = I.getArgOperand(2);
5872 if (!Src->getType()->isPointerTy() ||
5873 !Char->getType()->isIntegerTy() ||
5874 !Length->getType()->isIntegerTy() ||
5875 !I.getType()->isPointerTy())
5876 return false;
5877
5878 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5879 std::pair<SDValue, SDValue> Res =
5880 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5881 getValue(Src), getValue(Char), getValue(Length),
5882 MachinePointerInfo(Src));
5883 if (Res.first.getNode()) {
5884 setValue(&I, Res.first);
5885 PendingLoads.push_back(Res.second);
5886 return true;
5887 }
5888
5889 return false;
5890}
5891
Richard Sandifordbb83a502013-08-16 11:29:37 +00005892/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5893/// optimized form. If so, return true and lower it, otherwise return false
5894/// and it will be lowered like a normal call.
5895bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5896 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5897 if (I.getNumArgOperands() != 2)
5898 return false;
5899
5900 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5901 if (!Arg0->getType()->isPointerTy() ||
5902 !Arg1->getType()->isPointerTy() ||
5903 !I.getType()->isPointerTy())
5904 return false;
5905
5906 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5907 std::pair<SDValue, SDValue> Res =
5908 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5909 getValue(Arg0), getValue(Arg1),
5910 MachinePointerInfo(Arg0),
5911 MachinePointerInfo(Arg1), isStpcpy);
5912 if (Res.first.getNode()) {
5913 setValue(&I, Res.first);
5914 DAG.setRoot(Res.second);
5915 return true;
5916 }
5917
5918 return false;
5919}
5920
Richard Sandifordca232712013-08-16 11:21:54 +00005921/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5922/// If so, return true and lower it, otherwise return false and it will be
5923/// lowered like a normal call.
5924bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5925 // Verify that the prototype makes sense. int strcmp(void*,void*)
5926 if (I.getNumArgOperands() != 2)
5927 return false;
5928
5929 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5930 if (!Arg0->getType()->isPointerTy() ||
5931 !Arg1->getType()->isPointerTy() ||
5932 !I.getType()->isIntegerTy())
5933 return false;
5934
5935 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5936 std::pair<SDValue, SDValue> Res =
5937 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5938 getValue(Arg0), getValue(Arg1),
5939 MachinePointerInfo(Arg0),
5940 MachinePointerInfo(Arg1));
5941 if (Res.first.getNode()) {
5942 processIntegerCallValue(I, Res.first, true);
5943 PendingLoads.push_back(Res.second);
5944 return true;
5945 }
5946
5947 return false;
5948}
5949
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005950/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5951/// form. If so, return true and lower it, otherwise return false and it
5952/// will be lowered like a normal call.
5953bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5954 // Verify that the prototype makes sense. size_t strlen(char *)
5955 if (I.getNumArgOperands() != 1)
5956 return false;
5957
5958 const Value *Arg0 = I.getArgOperand(0);
5959 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5960 return false;
5961
5962 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5963 std::pair<SDValue, SDValue> Res =
5964 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5965 getValue(Arg0), MachinePointerInfo(Arg0));
5966 if (Res.first.getNode()) {
5967 processIntegerCallValue(I, Res.first, false);
5968 PendingLoads.push_back(Res.second);
5969 return true;
5970 }
5971
5972 return false;
5973}
5974
5975/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5976/// form. If so, return true and lower it, otherwise return false and it
5977/// will be lowered like a normal call.
5978bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5979 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5980 if (I.getNumArgOperands() != 2)
5981 return false;
5982
5983 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5984 if (!Arg0->getType()->isPointerTy() ||
5985 !Arg1->getType()->isIntegerTy() ||
5986 !I.getType()->isIntegerTy())
5987 return false;
5988
5989 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5990 std::pair<SDValue, SDValue> Res =
5991 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5992 getValue(Arg0), getValue(Arg1),
5993 MachinePointerInfo(Arg0));
5994 if (Res.first.getNode()) {
5995 processIntegerCallValue(I, Res.first, false);
5996 PendingLoads.push_back(Res.second);
5997 return true;
5998 }
5999
6000 return false;
6001}
6002
Bob Wilson874886c2012-08-03 23:29:17 +00006003/// visitUnaryFloatCall - If a call instruction is a unary floating-point
6004/// operation (as expected), translate it to an SDNode with the specified opcode
6005/// and return true.
6006bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
6007 unsigned Opcode) {
6008 // Sanity check that it really is a unary floating-point call.
6009 if (I.getNumArgOperands() != 1 ||
6010 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
6011 I.getType() != I.getArgOperand(0)->getType() ||
6012 !I.onlyReadsMemory())
6013 return false;
6014
6015 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00006016 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00006017 return true;
6018}
Chris Lattner1a32ede2009-12-24 00:37:38 +00006019
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00006020/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00006021/// operation (as expected), translate it to an SDNode with the specified opcode
6022/// and return true.
6023bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
6024 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00006025 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00006026 if (I.getNumArgOperands() != 2 ||
6027 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
6028 I.getType() != I.getArgOperand(0)->getType() ||
6029 I.getType() != I.getArgOperand(1)->getType() ||
6030 !I.onlyReadsMemory())
6031 return false;
6032
6033 SDValue Tmp0 = getValue(I.getArgOperand(0));
6034 SDValue Tmp1 = getValue(I.getArgOperand(1));
6035 EVT VT = Tmp0.getValueType();
6036 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
6037 return true;
6038}
6039
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006040void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00006041 // Handle inline assembly differently.
6042 if (isa<InlineAsm>(I.getCalledValue())) {
6043 visitInlineAsm(&I);
6044 return;
6045 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006046
Michael J. Spencer0e36e032010-10-21 20:49:23 +00006047 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00006048 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00006049
Craig Topperc0196b12014-04-14 00:51:57 +00006050 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00006051 if (Function *F = I.getCalledFunction()) {
6052 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00006053 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00006054 if (unsigned IID = II->getIntrinsicID(F)) {
6055 RenameFn = visitIntrinsicCall(I, IID);
6056 if (!RenameFn)
6057 return;
6058 }
6059 }
Dan Gohman575fad32008-09-03 16:12:24 +00006060 if (unsigned IID = F->getIntrinsicID()) {
6061 RenameFn = visitIntrinsicCall(I, IID);
6062 if (!RenameFn)
6063 return;
6064 }
6065 }
6066
6067 // Check for well-known libc/libm calls. If the function is internal, it
6068 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00006069 LibFunc::Func Func;
6070 if (!F->hasLocalLinkage() && F->hasName() &&
6071 LibInfo->getLibFunc(F->getName(), Func) &&
6072 LibInfo->hasOptimizedCodeGen(Func)) {
6073 switch (Func) {
6074 default: break;
6075 case LibFunc::copysign:
6076 case LibFunc::copysignf:
6077 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00006078 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00006079 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
6080 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00006081 I.getType() == I.getArgOperand(1)->getType() &&
6082 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00006083 SDValue LHS = getValue(I.getArgOperand(0));
6084 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00006085 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00006086 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00006087 return;
6088 }
Bob Wilson871701c2012-08-03 21:26:24 +00006089 break;
6090 case LibFunc::fabs:
6091 case LibFunc::fabsf:
6092 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00006093 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00006094 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006095 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00006096 case LibFunc::fmin:
6097 case LibFunc::fminf:
6098 case LibFunc::fminl:
6099 if (visitBinaryFloatCall(I, ISD::FMINNUM))
6100 return;
6101 break;
6102 case LibFunc::fmax:
6103 case LibFunc::fmaxf:
6104 case LibFunc::fmaxl:
6105 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
6106 return;
6107 break;
Bob Wilson871701c2012-08-03 21:26:24 +00006108 case LibFunc::sin:
6109 case LibFunc::sinf:
6110 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00006111 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00006112 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006113 break;
6114 case LibFunc::cos:
6115 case LibFunc::cosf:
6116 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00006117 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00006118 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006119 break;
6120 case LibFunc::sqrt:
6121 case LibFunc::sqrtf:
6122 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00006123 case LibFunc::sqrt_finite:
6124 case LibFunc::sqrtf_finite:
6125 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00006126 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00006127 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006128 break;
6129 case LibFunc::floor:
6130 case LibFunc::floorf:
6131 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00006132 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006133 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006134 break;
6135 case LibFunc::nearbyint:
6136 case LibFunc::nearbyintf:
6137 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006138 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006139 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006140 break;
6141 case LibFunc::ceil:
6142 case LibFunc::ceilf:
6143 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00006144 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006145 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006146 break;
6147 case LibFunc::rint:
6148 case LibFunc::rintf:
6149 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006150 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006151 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006152 break;
Hal Finkel171817e2013-08-07 22:49:12 +00006153 case LibFunc::round:
6154 case LibFunc::roundf:
6155 case LibFunc::roundl:
6156 if (visitUnaryFloatCall(I, ISD::FROUND))
6157 return;
6158 break;
Bob Wilson871701c2012-08-03 21:26:24 +00006159 case LibFunc::trunc:
6160 case LibFunc::truncf:
6161 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00006162 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006163 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006164 break;
6165 case LibFunc::log2:
6166 case LibFunc::log2f:
6167 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006168 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006169 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006170 break;
6171 case LibFunc::exp2:
6172 case LibFunc::exp2f:
6173 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006174 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006175 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006176 break;
6177 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00006178 if (visitMemCmpCall(I))
6179 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006180 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00006181 case LibFunc::memchr:
6182 if (visitMemChrCall(I))
6183 return;
6184 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00006185 case LibFunc::strcpy:
6186 if (visitStrCpyCall(I, false))
6187 return;
6188 break;
6189 case LibFunc::stpcpy:
6190 if (visitStrCpyCall(I, true))
6191 return;
6192 break;
Richard Sandifordca232712013-08-16 11:21:54 +00006193 case LibFunc::strcmp:
6194 if (visitStrCmpCall(I))
6195 return;
6196 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00006197 case LibFunc::strlen:
6198 if (visitStrLenCall(I))
6199 return;
6200 break;
6201 case LibFunc::strnlen:
6202 if (visitStrNLenCall(I))
6203 return;
6204 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006205 }
6206 }
Dan Gohman575fad32008-09-03 16:12:24 +00006207 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006208
Dan Gohman575fad32008-09-03 16:12:24 +00006209 SDValue Callee;
6210 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006211 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006212 else
Eric Christopher58a24612014-10-08 09:50:54 +00006213 Callee = DAG.getExternalSymbol(RenameFn,
6214 DAG.getTargetLoweringInfo().getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006215
Bill Wendling0602f392009-12-23 01:28:19 +00006216 // Check if we can potentially perform a tail call. More detailed checking is
6217 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006218 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006219}
6220
Benjamin Kramer355ce072011-03-26 16:35:10 +00006221namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006222
Dan Gohman575fad32008-09-03 16:12:24 +00006223/// AsmOperandInfo - This contains information for each constraint that we are
6224/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006225class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006226public:
Dan Gohman575fad32008-09-03 16:12:24 +00006227 /// CallOperand - If this is the result output operand or a clobber
6228 /// this is null, otherwise it is the incoming operand to the CallInst.
6229 /// This gets modified as the asm is processed.
6230 SDValue CallOperand;
6231
6232 /// AssignedRegs - If this is a register or register class operand, this
6233 /// contains the set of register corresponding to the operand.
6234 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006235
John Thompson1094c802010-09-13 18:15:37 +00006236 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00006237 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00006238 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006239
Owen Anderson53aa7a92009-08-10 22:56:29 +00006240 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006241 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006242 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006243 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006244 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00006245 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00006246 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006247
Chris Lattner3b1833c2008-10-17 17:05:25 +00006248 if (isa<BasicBlock>(CallOperandVal))
6249 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006250
Chris Lattner229907c2011-07-18 04:54:35 +00006251 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006252
Eric Christopher44804282011-05-09 20:04:43 +00006253 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006254 // If this is an indirect operand, the operand is a pointer to the
6255 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006256 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006257 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006258 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006259 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006260 OpTy = PtrTy->getElementType();
6261 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006262
Eric Christopher44804282011-05-09 20:04:43 +00006263 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006264 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006265 if (STy->getNumElements() == 1)
6266 OpTy = STy->getElementType(0);
6267
Chris Lattner3b1833c2008-10-17 17:05:25 +00006268 // If OpTy is not a single value, it may be a struct/union that we
6269 // can tile with integers.
6270 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00006271 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006272 switch (BitSize) {
6273 default: break;
6274 case 1:
6275 case 8:
6276 case 16:
6277 case 32:
6278 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006279 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006280 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006281 break;
6282 }
6283 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006284
Chris Lattner3b1833c2008-10-17 17:05:25 +00006285 return TLI.getValueType(OpTy, true);
6286 }
Dan Gohman575fad32008-09-03 16:12:24 +00006287};
Dan Gohman4db93c92010-05-29 17:53:24 +00006288
John Thompsone8360b72010-10-29 17:29:13 +00006289typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6290
Benjamin Kramer355ce072011-03-26 16:35:10 +00006291} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006292
Dan Gohman575fad32008-09-03 16:12:24 +00006293/// GetRegistersForValue - Assign registers (virtual or physical) for the
6294/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006295/// register allocator to handle the assignment process. However, if the asm
6296/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006297/// allocation. This produces generally horrible, but correct, code.
6298///
6299/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006300///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006301static void GetRegistersForValue(SelectionDAG &DAG,
6302 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006303 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006304 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006305 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006306
Dan Gohman575fad32008-09-03 16:12:24 +00006307 MachineFunction &MF = DAG.getMachineFunction();
6308 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006309
Dan Gohman575fad32008-09-03 16:12:24 +00006310 // If this is a constraint for a single physreg, or a constraint for a
6311 // register class, find it.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006312 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohman575fad32008-09-03 16:12:24 +00006313 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6314 OpInfo.ConstraintVT);
6315
6316 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006317 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006318 // If this is a FP input in an integer register (or visa versa) insert a bit
6319 // cast of the input value. More generally, handle any case where the input
6320 // value disagrees with the register class we plan to stick this in.
6321 if (OpInfo.Type == InlineAsm::isInput &&
6322 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006323 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006324 // types are identical size, use a bitcast to convert (e.g. two differing
6325 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006326 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00006327 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006328 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006329 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006330 OpInfo.ConstraintVT = RegVT;
6331 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6332 // If the input is a FP value and we want it in FP registers, do a
6333 // bitcast to the corresponding integer type. This turns an f64 value
6334 // into i64, which can be passed with two i32 values on a 32-bit
6335 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006336 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006337 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006338 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006339 OpInfo.ConstraintVT = RegVT;
6340 }
6341 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006342
Owen Anderson117c9e82009-08-12 00:36:31 +00006343 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006344 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006345
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006346 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006347 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006348
6349 // If this is a constraint for a specific physical register, like {r17},
6350 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006351 if (unsigned AssignedReg = PhysReg.first) {
6352 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006353 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006354 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006355
Dan Gohman575fad32008-09-03 16:12:24 +00006356 // Get the actual register value type. This is important, because the user
6357 // may have asked for (e.g.) the AX register in i32 type. We need to
6358 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006359 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006360
Dan Gohman575fad32008-09-03 16:12:24 +00006361 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006362 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006363
6364 // If this is an expanded reference, add the rest of the regs to Regs.
6365 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006366 TargetRegisterClass::iterator I = RC->begin();
6367 for (; *I != AssignedReg; ++I)
6368 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006369
Dan Gohman575fad32008-09-03 16:12:24 +00006370 // Already added the first reg.
6371 --NumRegs; ++I;
6372 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006373 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006374 Regs.push_back(*I);
6375 }
6376 }
Bill Wendlingac087582009-12-22 01:25:10 +00006377
Dan Gohmand16aa542010-05-29 17:03:36 +00006378 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006379 return;
6380 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006381
Dan Gohman575fad32008-09-03 16:12:24 +00006382 // Otherwise, if this was a reference to an LLVM register class, create vregs
6383 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006384 if (const TargetRegisterClass *RC = PhysReg.second) {
6385 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006386 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006387 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006388
Evan Cheng968c3b02009-03-23 08:01:15 +00006389 // Create the appropriate number of virtual registers.
6390 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6391 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006392 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006393
Dan Gohmand16aa542010-05-29 17:03:36 +00006394 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006395 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006396 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006397
Dan Gohman575fad32008-09-03 16:12:24 +00006398 // Otherwise, we couldn't allocate enough registers for this.
6399}
6400
Dan Gohman575fad32008-09-03 16:12:24 +00006401/// visitInlineAsm - Handle a call to an InlineAsm object.
6402///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006403void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6404 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006405
6406 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006407 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006408
Eric Christopher58a24612014-10-08 09:50:54 +00006409 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Evan Chengd26fc5e2011-05-06 20:52:23 +00006410 TargetLowering::AsmOperandInfoVector
Eric Christopher58a24612014-10-08 09:50:54 +00006411 TargetConstraints = TLI.ParseConstraints(CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006412
John Thompson1094c802010-09-13 18:15:37 +00006413 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006414
Dan Gohman575fad32008-09-03 16:12:24 +00006415 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6416 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006417 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6418 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006419 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006420
Patrik Hagglundf9934612012-12-19 15:19:11 +00006421 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006422
6423 // Compute the value type for each operand.
6424 switch (OpInfo.Type) {
6425 case InlineAsm::isOutput:
6426 // Indirect outputs just consume an argument.
6427 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006428 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006429 break;
6430 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006431
Dan Gohman575fad32008-09-03 16:12:24 +00006432 // The return value of the call is this value. As such, there is no
6433 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006434 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006435 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00006436 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006437 } else {
6438 assert(ResNo == 0 && "Asm only has one result!");
Eric Christopher58a24612014-10-08 09:50:54 +00006439 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006440 }
6441 ++ResNo;
6442 break;
6443 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006444 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006445 break;
6446 case InlineAsm::isClobber:
6447 // Nothing to do.
6448 break;
6449 }
6450
6451 // If this is an input or an indirect output, process the call argument.
6452 // BasicBlocks are labels, currently appearing only in asm's.
6453 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006454 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006455 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006456 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006457 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006458 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006459
Eric Christopher58a24612014-10-08 09:50:54 +00006460 OpVT =
6461 OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, DL).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006462 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006463
Dan Gohman575fad32008-09-03 16:12:24 +00006464 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006465
John Thompson1094c802010-09-13 18:15:37 +00006466 // Indirect operand accesses access memory.
6467 if (OpInfo.isIndirect)
6468 hasMemory = true;
6469 else {
6470 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006471 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00006472 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006473 if (CType == TargetLowering::C_Memory) {
6474 hasMemory = true;
6475 break;
6476 }
6477 }
6478 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006479 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006480
John Thompson1094c802010-09-13 18:15:37 +00006481 SDValue Chain, Flag;
6482
6483 // We won't need to flush pending loads if this asm doesn't touch
6484 // memory and is nonvolatile.
6485 if (hasMemory || IA->hasSideEffects())
6486 Chain = getRoot();
6487 else
6488 Chain = DAG.getRoot();
6489
Chris Lattner160e8ab2008-10-18 18:49:30 +00006490 // Second pass over the constraints: compute which constraint option to use
6491 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006492 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006493 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006494
John Thompson8118ef82010-09-24 22:24:05 +00006495 // If this is an output operand with a matching input operand, look up the
6496 // matching input. If their types mismatch, e.g. one is an integer, the
6497 // other is floating point, or their sizes are different, flag it as an
6498 // error.
6499 if (OpInfo.hasMatchingInput()) {
6500 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006501
John Thompson8118ef82010-09-24 22:24:05 +00006502 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00006503 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Eric Christopher58a24612014-10-08 09:50:54 +00006504 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006505 OpInfo.ConstraintVT);
Bill Wendlingd1634052012-07-19 00:04:14 +00006506 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Eric Christopher58a24612014-10-08 09:50:54 +00006507 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006508 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006509 if ((OpInfo.ConstraintVT.isInteger() !=
6510 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006511 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006512 report_fatal_error("Unsupported asm: input constraint"
6513 " with a matching output constraint of"
6514 " incompatible type!");
6515 }
6516 Input.ConstraintVT = OpInfo.ConstraintVT;
6517 }
6518 }
6519
Dan Gohman575fad32008-09-03 16:12:24 +00006520 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006521 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006522
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006523 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6524 OpInfo.Type == InlineAsm::isClobber)
6525 continue;
6526
Dan Gohman575fad32008-09-03 16:12:24 +00006527 // If this is a memory input, and if the operand is not indirect, do what we
6528 // need to to provide an address for the memory input.
6529 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6530 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006531 assert((OpInfo.isMultipleAlternative ||
6532 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006533 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006534
Dan Gohman575fad32008-09-03 16:12:24 +00006535 // Memory operands really want the address of the value. If we don't have
6536 // an indirect input, put it in the constpool if we can, otherwise spill
6537 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006538 // TODO: This isn't quite right. We need to handle these according to
6539 // the addressing mode that the constraint wants. Also, this may take
6540 // an additional register for the computation and we don't want that
6541 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006542
Dan Gohman575fad32008-09-03 16:12:24 +00006543 // If the operand is a float, integer, or vector constant, spill to a
6544 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006545 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006546 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006547 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006548 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Eric Christopher58a24612014-10-08 09:50:54 +00006549 TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006550 } else {
6551 // Otherwise, create a stack slot and emit a store to it before the
6552 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006553 Type *Ty = OpVal->getType();
Eric Christopher58a24612014-10-08 09:50:54 +00006554 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
6555 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006556 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006557 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Eric Christopher58a24612014-10-08 09:50:54 +00006558 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006559 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006560 OpInfo.CallOperand, StackSlot,
6561 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006562 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006563 OpInfo.CallOperand = StackSlot;
6564 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006565
Dan Gohman575fad32008-09-03 16:12:24 +00006566 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006567 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006568
Dan Gohman575fad32008-09-03 16:12:24 +00006569 // It is now an indirect operand.
6570 OpInfo.isIndirect = true;
6571 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006572
Dan Gohman575fad32008-09-03 16:12:24 +00006573 // If this constraint is for a specific register, allocate it before
6574 // anything else.
6575 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00006576 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006577 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006578
Dan Gohman575fad32008-09-03 16:12:24 +00006579 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006580 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006581 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6582 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006583
Dan Gohman575fad32008-09-03 16:12:24 +00006584 // C_Register operands have already been allocated, Other/Memory don't need
6585 // to be.
6586 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00006587 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006588 }
6589
Dan Gohman575fad32008-09-03 16:12:24 +00006590 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6591 std::vector<SDValue> AsmNodeOperands;
6592 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6593 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006594 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Eric Christopher58a24612014-10-08 09:50:54 +00006595 TLI.getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006596
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006597 // If we have a !srcloc metadata node associated with it, we want to attach
6598 // this to the ultimately generated inline asm machineinstr. To do this, we
6599 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00006600 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006601 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006602
Chad Rosier9e1274f2012-10-30 19:11:54 +00006603 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6604 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006605 unsigned ExtraInfo = 0;
6606 if (IA->hasSideEffects())
6607 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6608 if (IA->isAlignStack())
6609 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006610 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006611 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006612
6613 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6614 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6615 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6616
6617 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006618 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006619
Chad Rosier86f60502012-10-30 20:01:12 +00006620 // Ideally, we would only check against memory constraints. However, the
6621 // meaning of an other constraint can be target-specific and we can't easily
6622 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6623 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006624 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6625 OpInfo.ConstraintType == TargetLowering::C_Other) {
6626 if (OpInfo.Type == InlineAsm::isInput)
6627 ExtraInfo |= InlineAsm::Extra_MayLoad;
6628 else if (OpInfo.Type == InlineAsm::isOutput)
6629 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006630 else if (OpInfo.Type == InlineAsm::isClobber)
6631 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006632 }
6633 }
6634
Evan Cheng6eb516d2011-01-07 23:50:32 +00006635 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Eric Christopher58a24612014-10-08 09:50:54 +00006636 TLI.getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006637
Dan Gohman575fad32008-09-03 16:12:24 +00006638 // Loop over all of the inputs, copying the operand values into the
6639 // appropriate registers and processing the output regs.
6640 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006641
Dan Gohman575fad32008-09-03 16:12:24 +00006642 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6643 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006644
Dan Gohman575fad32008-09-03 16:12:24 +00006645 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6646 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6647
6648 switch (OpInfo.Type) {
6649 case InlineAsm::isOutput: {
6650 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6651 OpInfo.ConstraintType != TargetLowering::C_Register) {
6652 // Memory output, or 'other' output (e.g. 'X' constraint).
6653 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6654
6655 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006656 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6657 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Eric Christopher58a24612014-10-08 09:50:54 +00006658 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006659 AsmNodeOperands.push_back(OpInfo.CallOperand);
6660 break;
6661 }
6662
6663 // Otherwise, this is a register or register class output.
6664
6665 // Copy the output from the appropriate register. Find a register that
6666 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006667 if (OpInfo.AssignedRegs.Regs.empty()) {
6668 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006669 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006670 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006671 Twine(OpInfo.ConstraintCode) + "'");
6672 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006673 }
Dan Gohman575fad32008-09-03 16:12:24 +00006674
6675 // If this is an indirect operand, store through the pointer after the
6676 // asm.
6677 if (OpInfo.isIndirect) {
6678 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6679 OpInfo.CallOperandVal));
6680 } else {
6681 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006682 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006683 // Concatenate this output onto the outputs list.
6684 RetValRegs.append(OpInfo.AssignedRegs);
6685 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006686
Dan Gohman575fad32008-09-03 16:12:24 +00006687 // Add information to the INLINEASM node to know that this register is
6688 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006689 OpInfo.AssignedRegs
6690 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6691 ? InlineAsm::Kind_RegDefEarlyClobber
6692 : InlineAsm::Kind_RegDef,
6693 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006694 break;
6695 }
6696 case InlineAsm::isInput: {
6697 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006698
Chris Lattner860df6e2008-10-17 16:47:46 +00006699 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006700 // If this is required to match an output register we have already set,
6701 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006702 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006703
Dan Gohman575fad32008-09-03 16:12:24 +00006704 // Scan until we find the definition we already emitted of this operand.
6705 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006706 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006707 for (; OperandNo; --OperandNo) {
6708 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006709 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006710 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006711 assert((InlineAsm::isRegDefKind(OpFlag) ||
6712 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6713 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006714 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006715 }
6716
Evan Cheng2e559232009-03-20 18:03:34 +00006717 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006718 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006719 if (InlineAsm::isRegDefKind(OpFlag) ||
6720 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006721 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006722 if (OpInfo.isIndirect) {
6723 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006724 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006725 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6726 " don't know how to handle tied "
6727 "indirect register inputs");
6728 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006729 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006730
Dan Gohman575fad32008-09-03 16:12:24 +00006731 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006732 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006733 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006734 MatchedRegs.RegVTs.push_back(RegVT);
6735 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006736 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006737 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006738 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006739 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6740 else {
6741 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006742 Ctx.emitError(CS.getInstruction(),
6743 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006744 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006745 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006746 }
6747 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006748 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006749 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006750 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006751 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006752 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006753 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006754 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006755 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006756
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006757 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6758 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6759 "Unexpected number of operands");
6760 // Add information to the INLINEASM node to know about this input.
6761 // See InlineAsm.h isUseOperandTiedToDef.
6762 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6763 OpInfo.getMatchedOperand());
6764 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Eric Christopher58a24612014-10-08 09:50:54 +00006765 TLI.getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006766 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6767 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006768 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006769
Dale Johannesencaca5482010-07-13 20:17:05 +00006770 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006771 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6772 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006773 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006774
Dale Johannesencaca5482010-07-13 20:17:05 +00006775 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006776 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006777 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006778 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006779 if (Ops.empty()) {
6780 LLVMContext &Ctx = *DAG.getContext();
6781 Ctx.emitError(CS.getInstruction(),
6782 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006783 Twine(OpInfo.ConstraintCode) + "'");
6784 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006785 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006786
Dan Gohman575fad32008-09-03 16:12:24 +00006787 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006788 unsigned ResOpType =
6789 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006790 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Eric Christopher58a24612014-10-08 09:50:54 +00006791 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006792 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6793 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006794 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006795
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006796 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006797 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Eric Christopher58a24612014-10-08 09:50:54 +00006798 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006799 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006800
Dan Gohman575fad32008-09-03 16:12:24 +00006801 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006802 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesenc36660d2008-09-24 01:07:17 +00006803 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Eric Christopher58a24612014-10-08 09:50:54 +00006804 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006805 AsmNodeOperands.push_back(InOperandVal);
6806 break;
6807 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006808
Dan Gohman575fad32008-09-03 16:12:24 +00006809 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6810 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6811 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006812
6813 // TODO: Support this.
6814 if (OpInfo.isIndirect) {
6815 LLVMContext &Ctx = *DAG.getContext();
6816 Ctx.emitError(CS.getInstruction(),
6817 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006818 "for constraint '" +
6819 Twine(OpInfo.ConstraintCode) + "'");
6820 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006821 }
Dan Gohman575fad32008-09-03 16:12:24 +00006822
6823 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006824 if (OpInfo.AssignedRegs.Regs.empty()) {
6825 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006826 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006827 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006828 Twine(OpInfo.ConstraintCode) + "'");
6829 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006830 }
Dan Gohman575fad32008-09-03 16:12:24 +00006831
Andrew Trickef9de2a2013-05-25 02:42:55 +00006832 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006833 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006834
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006835 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006836 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006837 break;
6838 }
6839 case InlineAsm::isClobber: {
6840 // Add the clobbered value to the operand list, so that the register
6841 // allocator is aware that the physreg got clobbered.
6842 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006843 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006844 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006845 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006846 break;
6847 }
6848 }
6849 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006850
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006851 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006852 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006853 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006854
Andrew Trickef9de2a2013-05-25 02:42:55 +00006855 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006856 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006857 Flag = Chain.getValue(1);
6858
6859 // If this asm returns a register value, copy the result from that register
6860 // and set it as the value of the call.
6861 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006862 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006863 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006864
Chris Lattner160e8ab2008-10-18 18:49:30 +00006865 // FIXME: Why don't we do this for inline asms with MRVs?
6866 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Eric Christopher58a24612014-10-08 09:50:54 +00006867 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006868
Chris Lattner160e8ab2008-10-18 18:49:30 +00006869 // If any of the results of the inline asm is a vector, it may have the
6870 // wrong width/num elts. This can happen for register classes that can
6871 // contain multiple different value types. The preg or vreg allocated may
6872 // not have the same VT as was expected. Convert it to the right type
6873 // with bit_convert.
6874 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006875 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006876 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006877
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006878 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006879 ResultType.isInteger() && Val.getValueType().isInteger()) {
6880 // If a result value was tied to an input value, the computed result may
6881 // have a wider width than the expected result. Extract the relevant
6882 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006883 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006884 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006885
Chris Lattner160e8ab2008-10-18 18:49:30 +00006886 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006887 }
Dan Gohman6de25562008-10-18 01:03:45 +00006888
Dan Gohman575fad32008-09-03 16:12:24 +00006889 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006890 // Don't need to use this as a chain in this case.
6891 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6892 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006893 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006894
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006895 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006896
Dan Gohman575fad32008-09-03 16:12:24 +00006897 // Process indirect outputs, first output all of the flagged copies out of
6898 // physregs.
6899 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6900 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006901 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006902 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006903 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006904 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6905 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006906
Dan Gohman575fad32008-09-03 16:12:24 +00006907 // Emit the non-flagged stores from the physregs.
6908 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006909 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006910 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006911 StoresToEmit[i].first,
6912 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006913 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006914 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006915 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006916 }
6917
Dan Gohman575fad32008-09-03 16:12:24 +00006918 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006919 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006920
Dan Gohman575fad32008-09-03 16:12:24 +00006921 DAG.setRoot(Chain);
6922}
6923
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006924void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006925 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006926 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006927 getValue(I.getArgOperand(0)),
6928 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006929}
6930
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006931void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006932 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6933 const DataLayout &DL = *TLI.getDataLayout();
6934 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006935 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006936 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006937 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006938 setValue(&I, V);
6939 DAG.setRoot(V.getValue(1));
6940}
6941
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006942void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006943 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006944 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006945 getValue(I.getArgOperand(0)),
6946 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006947}
6948
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006949void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006950 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006951 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006952 getValue(I.getArgOperand(0)),
6953 getValue(I.getArgOperand(1)),
6954 DAG.getSrcValue(I.getArgOperand(0)),
6955 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006956}
6957
Andrew Trick74f4c742013-10-31 17:18:24 +00006958/// \brief Lower an argument list according to the target calling convention.
6959///
6960/// \return A tuple of <return-value, token-chain>
6961///
6962/// This is a helper for lowering intrinsics that follow a target calling
6963/// convention or require stack pointer adjustment. Only a subset of the
6964/// intrinsic's operands need to participate in the calling convention.
6965std::pair<SDValue, SDValue>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006966SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006967 unsigned NumArgs, SDValue Callee,
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006968 bool UseVoidTy,
6969 MachineBasicBlock *LandingPad) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006970 TargetLowering::ArgListTy Args;
6971 Args.reserve(NumArgs);
6972
6973 // Populate the argument list.
6974 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00006975 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6976 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006977 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006978
6979 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6980
6981 TargetLowering::ArgListEntry Entry;
6982 Entry.Node = getValue(V);
6983 Entry.Ty = V->getType();
6984 Entry.setAttributes(&CS, AttrI);
6985 Args.push_back(Entry);
6986 }
6987
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006988 Type *retTy = UseVoidTy ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006989 TargetLowering::CallLoweringInfo CLI(DAG);
6990 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006991 .setCallee(CS.getCallingConv(), retTy, Callee, std::move(Args), NumArgs)
6992 .setDiscardResult(CS->use_empty());
Andrew Trick74f4c742013-10-31 17:18:24 +00006993
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006994 return lowerInvokable(CLI, LandingPad);
Andrew Trick74f4c742013-10-31 17:18:24 +00006995}
6996
Andrew Trick4a1abb72013-11-22 19:07:36 +00006997/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6998/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006999///
7000/// Constants are converted to TargetConstants purely as an optimization to
7001/// avoid constant materialization and register allocation.
7002///
7003/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
7004/// generate addess computation nodes, and so ExpandISelPseudo can convert the
7005/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
7006/// address materialization and register allocation, but may also be required
7007/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
7008/// alloca in the entry block, then the runtime may assume that the alloca's
7009/// StackMap location can be read immediately after compilation and that the
7010/// location is valid at any point during execution (this is similar to the
7011/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
7012/// only available in a register, then the runtime would need to trap when
7013/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007014static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Andrew Trick4a1abb72013-11-22 19:07:36 +00007015 SmallVectorImpl<SDValue> &Ops,
7016 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007017 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
7018 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00007019 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
7020 Ops.push_back(
7021 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
7022 Ops.push_back(
7023 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00007024 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
7025 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
7026 Ops.push_back(
7027 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00007028 } else
7029 Ops.push_back(OpVal);
7030 }
7031}
7032
Andrew Trick74f4c742013-10-31 17:18:24 +00007033/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
7034void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
7035 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
7036 // [live variables...])
7037
7038 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
7039
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007040 SDValue Chain, InFlag, Callee, NullPtr;
7041 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00007042
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007043 SDLoc DL = getCurSDLoc();
7044 Callee = getValue(CI.getCalledValue());
7045 NullPtr = DAG.getIntPtrConstant(0, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00007046
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007047 // The stackmap intrinsic only records the live variables (the arguemnts
7048 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
7049 // intrinsic, this won't be lowered to a function call. This means we don't
7050 // have to worry about calling conventions and target specific lowering code.
7051 // Instead we perform the call lowering right here.
7052 //
7053 // chain, flag = CALLSEQ_START(chain, 0)
7054 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
7055 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
7056 //
7057 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
7058 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00007059
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00007060 // Add the <id> and <numBytes> constants.
7061 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
7062 Ops.push_back(DAG.getTargetConstant(
7063 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
7064 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
7065 Ops.push_back(DAG.getTargetConstant(
7066 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007067
Andrew Trick74f4c742013-10-31 17:18:24 +00007068 // Push live variables for the stack map.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007069 addStackMapLiveVars(&CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00007070
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007071 // We are not pushing any register mask info here on the operands list,
7072 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00007073
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007074 // Push the chain and the glue flag.
7075 Ops.push_back(Chain);
7076 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00007077
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007078 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00007079 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007080 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
7081 Chain = SDValue(SM, 0);
7082 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00007083
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007084 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00007085
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007086 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00007087
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00007088 // Set the root to the target-lowered call chain.
7089 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007090
7091 // Inform the Frame Information that we have a stackmap in this function.
7092 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00007093}
7094
7095/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007096void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
7097 MachineBasicBlock *LandingPad) {
Andrew Tricke8cba372013-12-13 18:37:10 +00007098 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00007099 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007100 // i8* <target>,
7101 // i32 <numArgs>,
7102 // [Args...],
7103 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00007104
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007105 CallingConv::ID CC = CS.getCallingConv();
7106 bool IsAnyRegCC = CC == CallingConv::AnyReg;
7107 bool HasDef = !CS->getType()->isVoidTy();
7108 SDValue Callee = getValue(CS->getOperand(2)); // <target>
Andrew Trick74f4c742013-10-31 17:18:24 +00007109
7110 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007111 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00007112 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00007113
7114 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00007115 // Intrinsics include all meta-operands up to but not including CC.
7116 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007117 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00007118 "Not enough arguments provided to the patchpoint intrinsic");
7119
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007120 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007121 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00007122 std::pair<SDValue, SDValue> Result =
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007123 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, IsAnyRegCC,
7124 LandingPad);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007125
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007126 SDNode *CallEnd = Result.second.getNode();
7127 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007128 CallEnd = CallEnd->getOperand(0).getNode();
7129
Andrew Trick74f4c742013-10-31 17:18:24 +00007130 /// Get a call instruction from the call sequence chain.
7131 /// Tail calls are not allowed.
7132 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
7133 "Expected a callseq node.");
7134 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007135 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00007136
7137 // Replace the target specific call node with the patchable intrinsic.
7138 SmallVector<SDValue, 8> Ops;
7139
Andrew Tricka2428e02013-11-22 19:07:33 +00007140 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007141 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00007142 Ops.push_back(DAG.getTargetConstant(
Andrew Tricke8cba372013-12-13 18:37:10 +00007143 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007144 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00007145 Ops.push_back(DAG.getTargetConstant(
7146 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
7147
Andrew Trick74f4c742013-10-31 17:18:24 +00007148 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00007149 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00007150 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007151 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
7152 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00007153
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007154 // Adjust <numArgs> to account for any arguments that have been passed on the
7155 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00007156 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007157 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
7158 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007159 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
7160
7161 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007162 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007163
7164 // Add the arguments we omitted previously. The register allocator should
7165 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007166 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00007167 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007168 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00007169
Andrew Tricka2428e02013-11-22 19:07:33 +00007170 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007171 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Andrew Trick74f4c742013-10-31 17:18:24 +00007172 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i)
7173 Ops.push_back(*i);
7174
7175 // Push live variables for the stack map.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007176 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00007177
7178 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007179 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00007180 Ops.push_back(*(Call->op_end()-2));
7181 else
7182 Ops.push_back(*(Call->op_end()-1));
7183
7184 // Push the chain (this is originally the first operand of the call, but
7185 // becomes now the last or second to last operand).
7186 Ops.push_back(*(Call->op_begin()));
7187
7188 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007189 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00007190 Ops.push_back(*(Call->op_end()-1));
7191
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007192 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007193 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007194 // Create the return types based on the intrinsic definition
7195 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7196 SmallVector<EVT, 3> ValueVTs;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007197 ComputeValueVTs(TLI, CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007198 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00007199
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007200 // There is always a chain and a glue type at the end
7201 ValueVTs.push_back(MVT::Other);
7202 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00007203 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007204 } else
7205 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7206
7207 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007208 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7209 getCurSDLoc(), NodeTys, Ops);
7210
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007211 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007212 if (HasDef) {
7213 if (IsAnyRegCC)
7214 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007215 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007216 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007217 }
Andrew Trick6664df12013-11-05 22:44:04 +00007218
7219 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007220 // call sequence. Furthermore the location of the chain and glue can change
7221 // when the AnyReg calling convention is used and the intrinsic returns a
7222 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007223 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007224 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7225 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7226 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7227 } else
7228 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007229 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007230
7231 // Inform the Frame Information that we have a patchpoint in this function.
7232 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00007233}
7234
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007235/// Returns an AttributeSet representing the attributes applied to the return
7236/// value of the given call.
7237static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
7238 SmallVector<Attribute::AttrKind, 2> Attrs;
7239 if (CLI.RetSExt)
7240 Attrs.push_back(Attribute::SExt);
7241 if (CLI.RetZExt)
7242 Attrs.push_back(Attribute::ZExt);
7243 if (CLI.IsInReg)
7244 Attrs.push_back(Attribute::InReg);
7245
7246 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
7247 Attrs);
7248}
7249
Dan Gohman575fad32008-09-03 16:12:24 +00007250/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007251/// implementation, which just calls LowerCall.
7252/// FIXME: When all targets are
7253/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007254std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007255TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007256 // Handle the incoming return values from the call.
7257 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007258 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00007259 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007260 SmallVector<uint64_t, 4> Offsets;
7261 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
7262
7263 SmallVector<ISD::OutputArg, 4> Outs;
7264 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
7265
7266 bool CanLowerReturn =
7267 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
7268 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
7269
7270 SDValue DemoteStackSlot;
7271 int DemoteStackIdx = -100;
7272 if (!CanLowerReturn) {
7273 // FIXME: equivalent assert?
7274 // assert(!CS.hasInAllocaArgument() &&
7275 // "sret demotion is incompatible with inalloca");
7276 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
7277 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
7278 MachineFunction &MF = CLI.DAG.getMachineFunction();
7279 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
7280 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
7281
7282 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
7283 ArgListEntry Entry;
7284 Entry.Node = DemoteStackSlot;
7285 Entry.Ty = StackSlotPtrType;
7286 Entry.isSExt = false;
7287 Entry.isZExt = false;
7288 Entry.isInReg = false;
7289 Entry.isSRet = true;
7290 Entry.isNest = false;
7291 Entry.isByVal = false;
7292 Entry.isReturned = false;
7293 Entry.Alignment = Align;
7294 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
7295 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
7296 } else {
7297 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7298 EVT VT = RetTys[I];
7299 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7300 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7301 for (unsigned i = 0; i != NumRegs; ++i) {
7302 ISD::InputArg MyFlags;
7303 MyFlags.VT = RegisterVT;
7304 MyFlags.ArgVT = VT;
7305 MyFlags.Used = CLI.IsReturnValueUsed;
7306 if (CLI.RetSExt)
7307 MyFlags.Flags.setSExt();
7308 if (CLI.RetZExt)
7309 MyFlags.Flags.setZExt();
7310 if (CLI.IsInReg)
7311 MyFlags.Flags.setInReg();
7312 CLI.Ins.push_back(MyFlags);
7313 }
Stephen Lin699808c2013-04-30 22:49:28 +00007314 }
7315 }
7316
Dan Gohman575fad32008-09-03 16:12:24 +00007317 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007318 CLI.Outs.clear();
7319 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00007320 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00007321 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007322 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007323 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00007324 Type *FinalType = Args[i].Ty;
7325 if (Args[i].isByVal)
7326 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
7327 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
7328 FinalType, CLI.CallConv, CLI.IsVarArg);
7329 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
7330 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007331 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007332 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007333 SDValue Op = SDValue(Args[i].Node.getNode(),
7334 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007335 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007336 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007337
7338 if (Args[i].isZExt)
7339 Flags.setZExt();
7340 if (Args[i].isSExt)
7341 Flags.setSExt();
7342 if (Args[i].isInReg)
7343 Flags.setInReg();
7344 if (Args[i].isSRet)
7345 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007346 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00007347 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007348 if (Args[i].isInAlloca) {
7349 Flags.setInAlloca();
7350 // Set the byval flag for CCAssignFn callbacks that don't know about
7351 // inalloca. This way we can know how many bytes we should've allocated
7352 // and how many bytes a callee cleanup function will pop. If we port
7353 // inalloca to more targets, we'll have to add custom inalloca handling
7354 // in the various CC lowering callbacks.
7355 Flags.setByVal();
7356 }
7357 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00007358 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7359 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007360 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007361 // For ByVal, alignment should come from FE. BE will guess if this
7362 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007363 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007364 if (Args[i].Alignment)
7365 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007366 else
7367 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007368 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007369 }
7370 if (Args[i].isNest)
7371 Flags.setNest();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007372 if (NeedsRegBlock) {
Oliver Stannardc24f2172014-05-09 14:01:47 +00007373 Flags.setInConsecutiveRegs();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007374 if (Value == NumValues - 1)
7375 Flags.setInConsecutiveRegsLast();
7376 }
Dan Gohman575fad32008-09-03 16:12:24 +00007377 Flags.setOrigAlign(OriginalAlignment);
7378
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007379 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007380 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007381 SmallVector<SDValue, 4> Parts(NumParts);
7382 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7383
7384 if (Args[i].isSExt)
7385 ExtendKind = ISD::SIGN_EXTEND;
7386 else if (Args[i].isZExt)
7387 ExtendKind = ISD::ZERO_EXTEND;
7388
Stephen Lin699808c2013-04-30 22:49:28 +00007389 // Conservatively only handle 'returned' on non-vectors for now
7390 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7391 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7392 "unexpected use of 'returned'");
7393 // Before passing 'returned' to the target lowering code, ensure that
7394 // either the register MVT and the actual EVT are the same size or that
7395 // the return value and argument are extended in the same way; in these
7396 // cases it's safe to pass the argument register value unchanged as the
7397 // return register value (although it's at the target's option whether
7398 // to do so)
7399 // TODO: allow code generation to take advantage of partially preserved
7400 // registers rather than clobbering the entire register when the
7401 // parameter extension method is not compatible with the return
7402 // extension method
7403 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7404 (ExtendKind != ISD::ANY_EXTEND &&
7405 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7406 Flags.setReturned();
7407 }
7408
Craig Topperc0196b12014-04-14 00:51:57 +00007409 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
7410 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007411
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007412 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007413 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007414 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007415 i < CLI.NumFixedArgs,
7416 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007417 if (NumParts > 1 && j == 0)
7418 MyFlags.Flags.setSplit();
7419 else if (j != 0)
7420 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007421
Justin Holewinskiaa583972012-05-25 16:35:28 +00007422 CLI.Outs.push_back(MyFlags);
7423 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007424 }
7425 }
7426 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007427
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007428 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007429 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007430
7431 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007432 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007433 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007434 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007435 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007436 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007437 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007438
7439 // For a tail call, the return value is merely live-out and there aren't
7440 // any nodes in the DAG representing it. Return a special value to
7441 // indicate that a tail call has been emitted and no more Instructions
7442 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007443 if (CLI.IsTailCall) {
7444 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007445 return std::make_pair(SDValue(), SDValue());
7446 }
7447
Justin Holewinskiaa583972012-05-25 16:35:28 +00007448 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007449 assert(InVals[i].getNode() &&
7450 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007451 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007452 "LowerCall emitted a value with the wrong type!");
7453 });
7454
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007455 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007456 if (!CanLowerReturn) {
7457 // The instruction result is the result of loading from the
7458 // hidden sret parameter.
7459 SmallVector<EVT, 1> PVTs;
7460 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007461
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007462 ComputeValueVTs(*this, PtrRetTy, PVTs);
7463 assert(PVTs.size() == 1 && "Pointers should fit in one register");
7464 EVT PtrVT = PVTs[0];
7465
7466 unsigned NumValues = RetTys.size();
7467 ReturnValues.resize(NumValues);
7468 SmallVector<SDValue, 4> Chains(NumValues);
7469
7470 for (unsigned i = 0; i < NumValues; ++i) {
7471 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
7472 CLI.DAG.getConstant(Offsets[i], PtrVT));
7473 SDValue L = CLI.DAG.getLoad(
7474 RetTys[i], CLI.DL, CLI.Chain, Add,
7475 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
7476 false, false, 1);
7477 ReturnValues[i] = L;
7478 Chains[i] = L.getValue(1);
7479 }
7480
7481 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
7482 } else {
7483 // Collect the legal value parts into potentially illegal values
7484 // that correspond to the original function's return values.
7485 ISD::NodeType AssertOp = ISD::DELETED_NODE;
7486 if (CLI.RetSExt)
7487 AssertOp = ISD::AssertSext;
7488 else if (CLI.RetZExt)
7489 AssertOp = ISD::AssertZext;
7490 unsigned CurReg = 0;
7491 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7492 EVT VT = RetTys[I];
7493 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7494 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7495
7496 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
7497 NumRegs, RegisterVT, VT, nullptr,
7498 AssertOp));
7499 CurReg += NumRegs;
7500 }
7501
7502 // For a function returning void, there is no return value. We can't create
7503 // such a node, so we just return a null return value in that case. In
7504 // that case, nothing will actually look at the value.
7505 if (ReturnValues.empty())
7506 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007507 }
7508
Justin Holewinskiaa583972012-05-25 16:35:28 +00007509 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00007510 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007511 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007512}
7513
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007514void TargetLowering::LowerOperationWrapper(SDNode *N,
7515 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007516 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007517 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007518 if (Res.getNode())
7519 Results.push_back(Res);
7520}
7521
Dan Gohman21cea8a2010-04-17 15:26:15 +00007522SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007523 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007524}
7525
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007526void
7527SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007528 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007529 assert((Op.getOpcode() != ISD::CopyFromReg ||
7530 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7531 "Copy from a reg to the same reg!");
7532 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7533
Eric Christopher58a24612014-10-08 09:50:54 +00007534 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7535 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007536 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00007537
7538 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
7539 FuncInfo.PreferredExtendType.end())
7540 ? ISD::ANY_EXTEND
7541 : FuncInfo.PreferredExtendType[V];
7542 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00007543 PendingExports.push_back(Chain);
7544}
7545
7546#include "llvm/CodeGen/SelectionDAGISel.h"
7547
Eli Friedman441a01a2011-05-05 16:53:34 +00007548/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7549/// entry block, return true. This includes arguments used by switches, since
7550/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007551static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007552 // With FastISel active, we may be splitting blocks, so force creation
7553 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007554 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007555 return A->use_empty();
7556
7557 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007558 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007559 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7560 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007561
Eli Friedman441a01a2011-05-05 16:53:34 +00007562 return true;
7563}
7564
Eli Bendersky33ebf832013-02-28 23:09:18 +00007565void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007566 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007567 SDLoc dl = SDB->getCurSDLoc();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007568 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007569 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007570
Dan Gohmand16aa542010-05-29 17:03:36 +00007571 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007572 // Put in an sret pointer parameter before all the other parameters.
7573 SmallVector<EVT, 1> ValueVTs;
Eric Christopherb17140d2014-10-08 07:32:17 +00007574 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007575
7576 // NOTE: Assuming that a pointer will never break down to more than one VT
7577 // or one register.
7578 ISD::ArgFlagsTy Flags;
7579 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007580 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007581 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007582 Ins.push_back(RetArg);
7583 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007584
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007585 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007586 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007587 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007588 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007589 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007590 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007591 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007592 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007593 Type *FinalType = I->getType();
7594 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7595 FinalType = cast<PointerType>(FinalType)->getElementType();
7596 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7597 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007598 for (unsigned Value = 0, NumValues = ValueVTs.size();
7599 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007600 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007601 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007602 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007603 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007604
Bill Wendling94dcaf82012-12-30 12:45:13 +00007605 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007606 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007607 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007608 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007609 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007610 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007611 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007612 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007613 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007614 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007615 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7616 Flags.setInAlloca();
7617 // Set the byval flag for CCAssignFn callbacks that don't know about
7618 // inalloca. This way we can know how many bytes we should've allocated
7619 // and how many bytes a callee cleanup function will pop. If we port
7620 // inalloca to more targets, we'll have to add custom inalloca handling
7621 // in the various CC lowering callbacks.
7622 Flags.setByVal();
7623 }
7624 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007625 PointerType *Ty = cast<PointerType>(I->getType());
7626 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007627 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007628 // For ByVal, alignment should be passed from FE. BE will guess if
7629 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007630 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007631 if (F.getParamAlignment(Idx))
7632 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007633 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007634 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007635 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007636 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007637 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007638 Flags.setNest();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007639 if (NeedsRegBlock) {
Oliver Stannardc24f2172014-05-09 14:01:47 +00007640 Flags.setInConsecutiveRegs();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007641 if (Value == NumValues - 1)
7642 Flags.setInConsecutiveRegsLast();
7643 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007644 Flags.setOrigAlign(OriginalAlignment);
7645
Bill Wendlingf7719082013-06-06 00:43:09 +00007646 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7647 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007648 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007649 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7650 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007651 if (NumRegs > 1 && i == 0)
7652 MyFlags.Flags.setSplit();
7653 // if it isn't first piece, alignment must be 1
7654 else if (i > 0)
7655 MyFlags.Flags.setOrigAlign(1);
7656 Ins.push_back(MyFlags);
7657 }
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007658 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007659 }
7660 }
7661
7662 // Call the target to set up the argument values.
7663 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007664 SDValue NewRoot = TLI->LowerFormalArguments(
7665 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007666
7667 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007668 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007669 "LowerFormalArguments didn't return a valid chain!");
7670 assert(InVals.size() == Ins.size() &&
7671 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007672 DEBUG({
7673 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7674 assert(InVals[i].getNode() &&
7675 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007676 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007677 "LowerFormalArguments emitted a value with the wrong type!");
7678 }
7679 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007680
Dan Gohman695d8112009-08-06 15:37:27 +00007681 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007682 DAG.setRoot(NewRoot);
7683
7684 // Set up the argument values.
7685 unsigned i = 0;
7686 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007687 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007688 // Create a virtual register for the sret pointer, and put in a copy
7689 // from the sret argument into it.
7690 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007691 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007692 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007693 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007694 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007695 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007696 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007697
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007698 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007699 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007700 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007701 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007702 NewRoot =
7703 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007704 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007705
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007706 // i indexes lowered arguments. Bump it past the hidden sret argument.
7707 // Idx indexes LLVM arguments. Don't touch it.
7708 ++i;
7709 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007710
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007711 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007712 ++I, ++Idx) {
7713 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007714 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007715 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007716 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007717
7718 // If this argument is unused then remember its value. It is used to generate
7719 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007720 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007721 SDB->setUnusedArgValue(I, InVals[i]);
7722
Adrian Prantl9c930592013-05-16 23:44:12 +00007723 // Also remember any frame index for use in FastISel.
7724 if (FrameIndexSDNode *FI =
7725 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7726 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7727 }
7728
Eli Friedman441a01a2011-05-05 16:53:34 +00007729 for (unsigned Val = 0; Val != NumValues; ++Val) {
7730 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007731 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7732 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007733
7734 if (!I->use_empty()) {
7735 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007736 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007737 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007738 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007739 AssertOp = ISD::AssertZext;
7740
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007741 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007742 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007743 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007744 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007745
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007746 i += NumParts;
7747 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007748
Eli Friedman441a01a2011-05-05 16:53:34 +00007749 // We don't need to do anything else for unused arguments.
7750 if (ArgValues.empty())
7751 continue;
7752
Devang Patel9d904e12011-09-08 22:59:09 +00007753 // Note down frame index.
7754 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007755 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007756 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007757
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007758 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007759 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007760
Eli Friedman441a01a2011-05-05 16:53:34 +00007761 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007762 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007763 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007764 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7765 if (FrameIndexSDNode *FI =
7766 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7767 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7768 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007769
Eli Friedman441a01a2011-05-05 16:53:34 +00007770 // If this argument is live outside of the entry block, insert a copy from
7771 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007772 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007773 // If we can, though, try to skip creating an unnecessary vreg.
7774 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007775 // general. It's also subtly incompatible with the hacks FastISel
7776 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007777 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7778 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7779 FuncInfo->ValueMap[I] = Reg;
7780 continue;
7781 }
7782 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007783 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007784 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007785 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007786 }
Dan Gohman575fad32008-09-03 16:12:24 +00007787 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007788
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007789 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007790
7791 // Finally, if the target has anything special to do, allow it to do so.
7792 // FIXME: this should insert code into the DAG!
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007793 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007794}
7795
7796/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7797/// ensure constants are generated when needed. Remember the virtual registers
7798/// that need to be added to the Machine PHI nodes as input. We cannot just
7799/// directly add them, because expansion might result in multiple MBB's for one
7800/// BB. As such, the start of the BB might correspond to a different MBB than
7801/// the end.
7802///
7803void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007804SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007805 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007806
7807 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7808
7809 // Check successor nodes' PHI nodes that expect a constant to be available
7810 // from this block.
7811 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007812 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007813 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007814 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007815
Dan Gohman575fad32008-09-03 16:12:24 +00007816 // If this terminator has multiple identical successors (common for
7817 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007818 if (!SuccsHandled.insert(SuccMBB).second)
7819 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007820
Dan Gohman575fad32008-09-03 16:12:24 +00007821 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007822
7823 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7824 // nodes and Machine PHI nodes, but the incoming operands have not been
7825 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007826 for (BasicBlock::const_iterator I = SuccBB->begin();
7827 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007828 // Ignore dead phi's.
7829 if (PN->use_empty()) continue;
7830
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007831 // Skip empty types
7832 if (PN->getType()->isEmptyTy())
7833 continue;
7834
Dan Gohman575fad32008-09-03 16:12:24 +00007835 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007836 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007837
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007838 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007839 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007840 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007841 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007842 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007843 }
7844 Reg = RegOut;
7845 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007846 DenseMap<const Value *, unsigned>::iterator I =
7847 FuncInfo.ValueMap.find(PHIOp);
7848 if (I != FuncInfo.ValueMap.end())
7849 Reg = I->second;
7850 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007851 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007852 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007853 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007854 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007855 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007856 }
7857 }
7858
7859 // Remember that this register needs to added to the machine PHI node as
7860 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007861 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007862 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7863 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007864 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007865 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007866 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007867 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007868 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007869 Reg += NumRegisters;
7870 }
7871 }
7872 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007873
Dan Gohmanc594eab2010-04-22 20:46:50 +00007874 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007875}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007876
7877/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7878/// is 0.
7879MachineBasicBlock *
7880SelectionDAGBuilder::StackProtectorDescriptor::
7881AddSuccessorMBB(const BasicBlock *BB,
7882 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007883 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007884 MachineBasicBlock *SuccMBB) {
7885 // If SuccBB has not been created yet, create it.
7886 if (!SuccMBB) {
7887 MachineFunction *MF = ParentMBB->getParent();
7888 MachineFunction::iterator BBI = ParentMBB;
7889 SuccMBB = MF->CreateMachineBasicBlock(BB);
7890 MF->insert(++BBI, SuccMBB);
7891 }
7892 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00007893 ParentMBB->addSuccessor(
7894 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007895 return SuccMBB;
7896}