blob: 8b54e6568b9e4e35cb43f7cbdd852b142b8b5095 [file] [log] [blame]
Dan Gohman23785a12008-08-12 17:42:33 +00001//===----- ScheduleDAGRRList.cpp - Reg pressure reduction list scheduler --===//
Evan Chengd38c22b2006-05-11 23:55:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chengd38c22b2006-05-11 23:55:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This implements bottom-up and top-down register pressure reduction list
11// schedulers, using standard algorithms. The basic approach uses a priority
12// queue of available nodes to schedule. One at a time, nodes are taken from
13// the priority queue (thus in priority order), checked for legality to
14// schedule, and emitted if legal.
15//
16//===----------------------------------------------------------------------===//
17
Jim Laskey29e635d2006-08-02 12:30:23 +000018#include "llvm/CodeGen/SchedulerRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "ScheduleDAGSDNodes.h"
20#include "llvm/ADT/STLExtras.h"
Evan Cheng5924bf72007-09-25 01:54:36 +000021#include "llvm/ADT/SmallSet.h"
Evan Chengd38c22b2006-05-11 23:55:42 +000022#include "llvm/ADT/Statistic.h"
Weiming Zhao4a0b4fb2013-01-29 21:18:43 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
25#include "llvm/CodeGen/SelectionDAGISel.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DataLayout.h"
27#include "llvm/IR/InlineAsm.h"
Chris Lattner3b9f02a2010-04-07 05:20:54 +000028#include "llvm/Support/Debug.h"
29#include "llvm/Support/ErrorHandling.h"
Chris Lattner4dc3edd2009-08-23 06:35:02 +000030#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetInstrInfo.h"
32#include "llvm/Target/TargetLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000034#include "llvm/Target/TargetSubtargetInfo.h"
Evan Chengd38c22b2006-05-11 23:55:42 +000035#include <climits>
Evan Chengd38c22b2006-05-11 23:55:42 +000036using namespace llvm;
37
Chandler Carruth1b9dde02014-04-22 02:02:50 +000038#define DEBUG_TYPE "pre-RA-sched"
39
Dan Gohmanfd227e92008-03-25 17:10:29 +000040STATISTIC(NumBacktracks, "Number of times scheduler backtracked");
Evan Cheng79e97132007-10-05 01:39:18 +000041STATISTIC(NumUnfolds, "Number of nodes unfolded");
Evan Cheng1ec79b42007-09-27 07:09:03 +000042STATISTIC(NumDups, "Number of duplicated nodes");
Evan Chengb2c42c62009-01-12 03:19:55 +000043STATISTIC(NumPRCopies, "Number of physical register copies");
Evan Cheng1ec79b42007-09-27 07:09:03 +000044
Jim Laskey95eda5b2006-08-01 14:21:23 +000045static RegisterScheduler
46 burrListDAGScheduler("list-burr",
Dan Gohman9c4b7d52008-10-14 20:25:08 +000047 "Bottom-up register reduction list scheduling",
Jim Laskey95eda5b2006-08-01 14:21:23 +000048 createBURRListDAGScheduler);
49static RegisterScheduler
Bill Wendling8cbc25d2010-01-23 10:26:57 +000050 sourceListDAGScheduler("source",
51 "Similar to list-burr but schedules in source "
52 "order when possible",
53 createSourceListDAGScheduler);
Jim Laskey95eda5b2006-08-01 14:21:23 +000054
Evan Chengbdd062d2010-05-20 06:13:19 +000055static RegisterScheduler
Evan Cheng725211e2010-05-21 00:42:32 +000056 hybridListDAGScheduler("list-hybrid",
Evan Cheng37b740c2010-07-24 00:39:05 +000057 "Bottom-up register pressure aware list scheduling "
58 "which tries to balance latency and register pressure",
Evan Chengbdd062d2010-05-20 06:13:19 +000059 createHybridListDAGScheduler);
60
Evan Cheng37b740c2010-07-24 00:39:05 +000061static RegisterScheduler
62 ILPListDAGScheduler("list-ilp",
63 "Bottom-up register pressure aware list scheduling "
64 "which tries to balance ILP and register pressure",
65 createILPListDAGScheduler);
66
Andrew Trick47ff14b2011-01-21 05:51:33 +000067static cl::opt<bool> DisableSchedCycles(
Andrew Trickbd428ec2011-01-21 06:19:05 +000068 "disable-sched-cycles", cl::Hidden, cl::init(false),
Andrew Trick47ff14b2011-01-21 05:51:33 +000069 cl::desc("Disable cycle-level precision during preRA scheduling"));
Andrew Trick10ffc2b2010-12-24 05:03:26 +000070
Andrew Trick641e2d42011-03-05 08:00:22 +000071// Temporary sched=list-ilp flags until the heuristics are robust.
Andrew Trickbfbd9722011-04-14 05:15:06 +000072// Some options are also available under sched=list-hybrid.
Andrew Trick641e2d42011-03-05 08:00:22 +000073static cl::opt<bool> DisableSchedRegPressure(
74 "disable-sched-reg-pressure", cl::Hidden, cl::init(false),
75 cl::desc("Disable regpressure priority in sched=list-ilp"));
76static cl::opt<bool> DisableSchedLiveUses(
Andrew Trickdd017322011-03-06 00:03:32 +000077 "disable-sched-live-uses", cl::Hidden, cl::init(true),
Andrew Trick641e2d42011-03-05 08:00:22 +000078 cl::desc("Disable live use priority in sched=list-ilp"));
Andrew Trick2ad0b372011-04-07 19:54:57 +000079static cl::opt<bool> DisableSchedVRegCycle(
80 "disable-sched-vrcycle", cl::Hidden, cl::init(false),
81 cl::desc("Disable virtual register cycle interference checks"));
Andrew Trickbfbd9722011-04-14 05:15:06 +000082static cl::opt<bool> DisableSchedPhysRegJoin(
83 "disable-sched-physreg-join", cl::Hidden, cl::init(false),
84 cl::desc("Disable physreg def-use affinity"));
Andrew Trick641e2d42011-03-05 08:00:22 +000085static cl::opt<bool> DisableSchedStalls(
Andrew Trickdd017322011-03-06 00:03:32 +000086 "disable-sched-stalls", cl::Hidden, cl::init(true),
Andrew Trick641e2d42011-03-05 08:00:22 +000087 cl::desc("Disable no-stall priority in sched=list-ilp"));
88static cl::opt<bool> DisableSchedCriticalPath(
89 "disable-sched-critical-path", cl::Hidden, cl::init(false),
90 cl::desc("Disable critical path priority in sched=list-ilp"));
91static cl::opt<bool> DisableSchedHeight(
92 "disable-sched-height", cl::Hidden, cl::init(false),
93 cl::desc("Disable scheduled-height priority in sched=list-ilp"));
Evan Chengd33b2d62011-11-10 07:43:16 +000094static cl::opt<bool> Disable2AddrHack(
95 "disable-2addr-hack", cl::Hidden, cl::init(true),
96 cl::desc("Disable scheduler's two-address hack"));
Andrew Trick641e2d42011-03-05 08:00:22 +000097
98static cl::opt<int> MaxReorderWindow(
99 "max-sched-reorder", cl::Hidden, cl::init(6),
100 cl::desc("Number of instructions to allow ahead of the critical path "
101 "in sched=list-ilp"));
102
103static cl::opt<unsigned> AvgIPC(
104 "sched-avg-ipc", cl::Hidden, cl::init(1),
105 cl::desc("Average inst/cycle whan no target itinerary exists."));
106
Evan Chengd38c22b2006-05-11 23:55:42 +0000107namespace {
Evan Chengd38c22b2006-05-11 23:55:42 +0000108//===----------------------------------------------------------------------===//
109/// ScheduleDAGRRList - The actual register reduction list scheduler
110/// implementation. This supports both top-down and bottom-up scheduling.
111///
Nick Lewycky02d5f772009-10-25 06:33:48 +0000112class ScheduleDAGRRList : public ScheduleDAGSDNodes {
Evan Chengd38c22b2006-05-11 23:55:42 +0000113private:
Evan Chengbdd062d2010-05-20 06:13:19 +0000114 /// NeedLatency - True if the scheduler will make use of latency information.
115 ///
116 bool NeedLatency;
117
Evan Chengd38c22b2006-05-11 23:55:42 +0000118 /// AvailableQueue - The priority queue to use for the available SUnits.
Evan Chengd38c22b2006-05-11 23:55:42 +0000119 SchedulingPriorityQueue *AvailableQueue;
120
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000121 /// PendingQueue - This contains all of the instructions whose operands have
122 /// been issued, but their results are not ready yet (due to the latency of
123 /// the operation). Once the operands becomes available, the instruction is
124 /// added to the AvailableQueue.
125 std::vector<SUnit*> PendingQueue;
126
127 /// HazardRec - The hazard recognizer to use.
128 ScheduleHazardRecognizer *HazardRec;
129
Andrew Trick528fad92010-12-23 05:42:20 +0000130 /// CurCycle - The current scheduler state corresponds to this cycle.
131 unsigned CurCycle;
132
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000133 /// MinAvailableCycle - Cycle of the soonest available instruction.
134 unsigned MinAvailableCycle;
135
Andrew Trick641e2d42011-03-05 08:00:22 +0000136 /// IssueCount - Count instructions issued in this cycle
137 /// Currently valid only for bottom-up scheduling.
138 unsigned IssueCount;
139
Dan Gohmanc07f6862008-09-23 18:50:48 +0000140 /// LiveRegDefs - A set of physical registers and their definition
Evan Cheng5924bf72007-09-25 01:54:36 +0000141 /// that are "live". These nodes must be scheduled before any other nodes that
142 /// modifies the registers can be scheduled.
Dan Gohmanc07f6862008-09-23 18:50:48 +0000143 unsigned NumLiveRegs;
Evan Cheng5924bf72007-09-25 01:54:36 +0000144 std::vector<SUnit*> LiveRegDefs;
Andrew Tricka52f3252010-12-23 04:16:14 +0000145 std::vector<SUnit*> LiveRegGens;
Evan Cheng5924bf72007-09-25 01:54:36 +0000146
Andrew Trick7cf43612013-02-25 19:11:48 +0000147 // Collect interferences between physical register use/defs.
148 // Each interference is an SUnit and set of physical registers.
149 SmallVector<SUnit*, 4> Interferences;
150 typedef DenseMap<SUnit*, SmallVector<unsigned, 4> > LRegsMapT;
151 LRegsMapT LRegsMap;
152
Dan Gohmanad2134d2008-11-25 00:52:40 +0000153 /// Topo - A topological ordering for SUnits which permits fast IsReachable
154 /// and similar queries.
155 ScheduleDAGTopologicalSort Topo;
156
Eli Friedmand5c173f2011-12-07 22:24:28 +0000157 // Hack to keep track of the inverse of FindCallSeqStart without more crazy
158 // DAG crawling.
159 DenseMap<SUnit*, SUnit*> CallSeqEndForStart;
160
Evan Chengd38c22b2006-05-11 23:55:42 +0000161public:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000162 ScheduleDAGRRList(MachineFunction &mf, bool needlatency,
163 SchedulingPriorityQueue *availqueue,
164 CodeGenOpt::Level OptLevel)
Dan Gohman90fb5522011-10-20 21:44:34 +0000165 : ScheduleDAGSDNodes(mf),
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000166 NeedLatency(needlatency), AvailableQueue(availqueue), CurCycle(0),
Craig Topperc0196b12014-04-14 00:51:57 +0000167 Topo(SUnits, nullptr) {
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000168
Eric Christopheredba30c2014-10-09 06:28:06 +0000169 const TargetSubtargetInfo &STI = mf.getSubtarget();
Andrew Trick47ff14b2011-01-21 05:51:33 +0000170 if (DisableSchedCycles || !NeedLatency)
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000171 HazardRec = new ScheduleHazardRecognizer();
Andrew Trick47ff14b2011-01-21 05:51:33 +0000172 else
Eric Christopheredba30c2014-10-09 06:28:06 +0000173 HazardRec = STI.getInstrInfo()->CreateTargetHazardRecognizer(&STI, this);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000174 }
Evan Chengd38c22b2006-05-11 23:55:42 +0000175
176 ~ScheduleDAGRRList() {
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000177 delete HazardRec;
Evan Chengd38c22b2006-05-11 23:55:42 +0000178 delete AvailableQueue;
179 }
180
Craig Topper7b883b32014-03-08 06:31:39 +0000181 void Schedule() override;
Evan Chengd38c22b2006-05-11 23:55:42 +0000182
Andrew Trick9ccce772011-01-14 21:11:41 +0000183 ScheduleHazardRecognizer *getHazardRec() { return HazardRec; }
184
Roman Levenstein733a4d62008-03-26 11:23:38 +0000185 /// IsReachable - Checks if SU is reachable from TargetSU.
Dan Gohmanad2134d2008-11-25 00:52:40 +0000186 bool IsReachable(const SUnit *SU, const SUnit *TargetSU) {
187 return Topo.IsReachable(SU, TargetSU);
188 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000189
Dan Gohman60d68442009-01-29 19:49:27 +0000190 /// WillCreateCycle - Returns true if adding an edge from SU to TargetSU will
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000191 /// create a cycle.
Dan Gohmanad2134d2008-11-25 00:52:40 +0000192 bool WillCreateCycle(SUnit *SU, SUnit *TargetSU) {
193 return Topo.WillCreateCycle(SU, TargetSU);
194 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000195
Dan Gohman2d170892008-12-09 22:54:47 +0000196 /// AddPred - adds a predecessor edge to SUnit SU.
Roman Levenstein733a4d62008-03-26 11:23:38 +0000197 /// This returns true if this is a new predecessor.
198 /// Updates the topological ordering if required.
Dan Gohman17214e62008-12-16 01:00:55 +0000199 void AddPred(SUnit *SU, const SDep &D) {
Dan Gohman2d170892008-12-09 22:54:47 +0000200 Topo.AddPred(SU, D.getSUnit());
Dan Gohman17214e62008-12-16 01:00:55 +0000201 SU->addPred(D);
Dan Gohmanad2134d2008-11-25 00:52:40 +0000202 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000203
Dan Gohman2d170892008-12-09 22:54:47 +0000204 /// RemovePred - removes a predecessor edge from SUnit SU.
205 /// This returns true if an edge was removed.
206 /// Updates the topological ordering if required.
Dan Gohman17214e62008-12-16 01:00:55 +0000207 void RemovePred(SUnit *SU, const SDep &D) {
Dan Gohman2d170892008-12-09 22:54:47 +0000208 Topo.RemovePred(SU, D.getSUnit());
Dan Gohman17214e62008-12-16 01:00:55 +0000209 SU->removePred(D);
Dan Gohmanad2134d2008-11-25 00:52:40 +0000210 }
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000211
Evan Chengd38c22b2006-05-11 23:55:42 +0000212private:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000213 bool isReady(SUnit *SU) {
Andrew Trick47ff14b2011-01-21 05:51:33 +0000214 return DisableSchedCycles || !AvailableQueue->hasReadyFilter() ||
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000215 AvailableQueue->isReady(SU);
216 }
217
Dan Gohman60d68442009-01-29 19:49:27 +0000218 void ReleasePred(SUnit *SU, const SDep *PredEdge);
Andrew Tricka52f3252010-12-23 04:16:14 +0000219 void ReleasePredecessors(SUnit *SU);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000220 void ReleasePending();
221 void AdvanceToCycle(unsigned NextCycle);
222 void AdvancePastStalls(SUnit *SU);
223 void EmitNode(SUnit *SU);
Andrew Trick528fad92010-12-23 05:42:20 +0000224 void ScheduleNodeBottomUp(SUnit*);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000225 void CapturePred(SDep *PredEdge);
Evan Cheng8e136a92007-09-26 21:36:17 +0000226 void UnscheduleNodeBottomUp(SUnit*);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000227 void RestoreHazardCheckerBottomUp();
228 void BacktrackBottomUp(SUnit*, SUnit*);
Evan Cheng8e136a92007-09-26 21:36:17 +0000229 SUnit *CopyAndMoveSuccessors(SUnit*);
Evan Chengb2c42c62009-01-12 03:19:55 +0000230 void InsertCopiesAndMoveSuccs(SUnit*, unsigned,
231 const TargetRegisterClass*,
232 const TargetRegisterClass*,
Craig Topperb94011f2013-07-14 04:42:23 +0000233 SmallVectorImpl<SUnit*>&);
234 bool DelayForLiveRegsBottomUp(SUnit*, SmallVectorImpl<unsigned>&);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000235
Andrew Trick7cf43612013-02-25 19:11:48 +0000236 void releaseInterferences(unsigned Reg = 0);
237
Andrew Trick528fad92010-12-23 05:42:20 +0000238 SUnit *PickNodeToScheduleBottomUp();
Evan Chengd38c22b2006-05-11 23:55:42 +0000239 void ListScheduleBottomUp();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000240
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000241 /// CreateNewSUnit - Creates a new SUnit and returns a pointer to it.
Roman Levenstein733a4d62008-03-26 11:23:38 +0000242 /// Updates the topological ordering if required.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000243 SUnit *CreateNewSUnit(SDNode *N) {
Dan Gohmanad2134d2008-11-25 00:52:40 +0000244 unsigned NumSUnits = SUnits.size();
Andrew Trick52226d42012-03-07 23:00:49 +0000245 SUnit *NewNode = newSUnit(N);
Roman Levenstein733a4d62008-03-26 11:23:38 +0000246 // Update the topological ordering.
Dan Gohmanad2134d2008-11-25 00:52:40 +0000247 if (NewNode->NodeNum >= NumSUnits)
248 Topo.InitDAGTopologicalSorting();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000249 return NewNode;
250 }
251
Roman Levenstein733a4d62008-03-26 11:23:38 +0000252 /// CreateClone - Creates a new SUnit from an existing one.
253 /// Updates the topological ordering if required.
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000254 SUnit *CreateClone(SUnit *N) {
Dan Gohmanad2134d2008-11-25 00:52:40 +0000255 unsigned NumSUnits = SUnits.size();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000256 SUnit *NewNode = Clone(N);
Roman Levenstein733a4d62008-03-26 11:23:38 +0000257 // Update the topological ordering.
Dan Gohmanad2134d2008-11-25 00:52:40 +0000258 if (NewNode->NodeNum >= NumSUnits)
259 Topo.InitDAGTopologicalSorting();
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000260 return NewNode;
261 }
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000262
Andrew Trick52226d42012-03-07 23:00:49 +0000263 /// forceUnitLatencies - Register-pressure-reducing scheduling doesn't
Evan Chengbdd062d2010-05-20 06:13:19 +0000264 /// need actual latency information but the hybrid scheduler does.
Craig Topper7b883b32014-03-08 06:31:39 +0000265 bool forceUnitLatencies() const override {
Evan Chengbdd062d2010-05-20 06:13:19 +0000266 return !NeedLatency;
267 }
Evan Chengd38c22b2006-05-11 23:55:42 +0000268};
269} // end anonymous namespace
270
Owen Anderson96adc4a2011-06-15 23:35:18 +0000271/// GetCostForDef - Looks up the register class and cost for a given definition.
272/// Typically this just means looking up the representative register class,
Owen Andersonca2f78a2011-11-16 01:02:57 +0000273/// but for untyped values (MVT::Untyped) it means inspecting the node's
Owen Anderson96adc4a2011-06-15 23:35:18 +0000274/// opcode to determine what register class is being generated.
275static void GetCostForDef(const ScheduleDAGSDNodes::RegDefIter &RegDefPos,
276 const TargetLowering *TLI,
277 const TargetInstrInfo *TII,
278 const TargetRegisterInfo *TRI,
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000279 unsigned &RegClass, unsigned &Cost,
280 const MachineFunction &MF) {
Patrik Hagglund05394352012-12-13 18:45:35 +0000281 MVT VT = RegDefPos.GetValue();
Owen Anderson96adc4a2011-06-15 23:35:18 +0000282
283 // Special handling for untyped values. These values can only come from
284 // the expansion of custom DAG-to-DAG patterns.
Owen Andersonca2f78a2011-11-16 01:02:57 +0000285 if (VT == MVT::Untyped) {
Owen Andersond1955e72011-06-21 22:54:23 +0000286 const SDNode *Node = RegDefPos.GetNode();
Owen Andersond1955e72011-06-21 22:54:23 +0000287
Weiming Zhao4a0b4fb2013-01-29 21:18:43 +0000288 // Special handling for CopyFromReg of untyped values.
289 if (!Node->isMachineOpcode() && Node->getOpcode() == ISD::CopyFromReg) {
290 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
291 const TargetRegisterClass *RC = MF.getRegInfo().getRegClass(Reg);
292 RegClass = RC->getID();
293 Cost = 1;
294 return;
295 }
296
297 unsigned Opcode = Node->getMachineOpcode();
Owen Andersond1955e72011-06-21 22:54:23 +0000298 if (Opcode == TargetOpcode::REG_SEQUENCE) {
299 unsigned DstRCIdx = cast<ConstantSDNode>(Node->getOperand(0))->getZExtValue();
300 const TargetRegisterClass *RC = TRI->getRegClass(DstRCIdx);
301 RegClass = RC->getID();
302 Cost = 1;
303 return;
304 }
305
Owen Anderson96adc4a2011-06-15 23:35:18 +0000306 unsigned Idx = RegDefPos.GetIdx();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000307 const MCInstrDesc Desc = TII->get(Opcode);
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000308 const TargetRegisterClass *RC = TII->getRegClass(Desc, Idx, TRI, MF);
Owen Anderson96adc4a2011-06-15 23:35:18 +0000309 RegClass = RC->getID();
310 // FIXME: Cost arbitrarily set to 1 because there doesn't seem to be a
311 // better way to determine it.
312 Cost = 1;
313 } else {
314 RegClass = TLI->getRepRegClassFor(VT)->getID();
315 Cost = TLI->getRepRegClassCostFor(VT);
316 }
317}
Evan Chengd38c22b2006-05-11 23:55:42 +0000318
319/// Schedule - Schedule the DAG using list scheduling.
320void ScheduleDAGRRList::Schedule() {
Evan Chenga77f3d32010-07-21 06:09:07 +0000321 DEBUG(dbgs()
322 << "********** List Scheduling BB#" << BB->getNumber()
Evan Cheng6c1414f2010-10-29 18:09:28 +0000323 << " '" << BB->getName() << "' **********\n");
Evan Cheng5924bf72007-09-25 01:54:36 +0000324
Andrew Trick528fad92010-12-23 05:42:20 +0000325 CurCycle = 0;
Andrew Trick641e2d42011-03-05 08:00:22 +0000326 IssueCount = 0;
Andrew Trick47ff14b2011-01-21 05:51:33 +0000327 MinAvailableCycle = DisableSchedCycles ? 0 : UINT_MAX;
Dan Gohmanc07f6862008-09-23 18:50:48 +0000328 NumLiveRegs = 0;
Dan Gohman198b7ff2011-11-03 21:49:52 +0000329 // Allocate slots for each physical register, plus one for a special register
330 // to track the virtual resource of a calling sequence.
Craig Topperc0196b12014-04-14 00:51:57 +0000331 LiveRegDefs.resize(TRI->getNumRegs() + 1, nullptr);
332 LiveRegGens.resize(TRI->getNumRegs() + 1, nullptr);
Eli Friedmand5c173f2011-12-07 22:24:28 +0000333 CallSeqEndForStart.clear();
Andrew Trick7cf43612013-02-25 19:11:48 +0000334 assert(Interferences.empty() && LRegsMap.empty() && "stale Interferences");
Evan Cheng5924bf72007-09-25 01:54:36 +0000335
Dan Gohman04543e72008-12-23 18:36:58 +0000336 // Build the scheduling graph.
Craig Topperc0196b12014-04-14 00:51:57 +0000337 BuildSchedGraph(nullptr);
Evan Chengd38c22b2006-05-11 23:55:42 +0000338
Evan Chengd38c22b2006-05-11 23:55:42 +0000339 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
Dan Gohman22d07b12008-11-18 02:06:40 +0000340 SUnits[su].dumpAll(this));
Dan Gohmanad2134d2008-11-25 00:52:40 +0000341 Topo.InitDAGTopologicalSorting();
Evan Chengd38c22b2006-05-11 23:55:42 +0000342
Dan Gohman46520a22008-06-21 19:18:17 +0000343 AvailableQueue->initNodes(SUnits);
Andrew Trick2085a962010-12-21 22:25:04 +0000344
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000345 HazardRec->Reset();
346
Dan Gohman90fb5522011-10-20 21:44:34 +0000347 // Execute the actual scheduling loop.
348 ListScheduleBottomUp();
Andrew Trick2085a962010-12-21 22:25:04 +0000349
Evan Chengd38c22b2006-05-11 23:55:42 +0000350 AvailableQueue->releaseState();
Andrew Trickedee68c2012-03-07 05:21:40 +0000351
352 DEBUG({
353 dbgs() << "*** Final schedule ***\n";
354 dumpSchedule();
355 dbgs() << '\n';
356 });
Evan Chengafed73e2006-05-12 01:58:24 +0000357}
Evan Chengd38c22b2006-05-11 23:55:42 +0000358
359//===----------------------------------------------------------------------===//
360// Bottom-Up Scheduling
361//===----------------------------------------------------------------------===//
362
Evan Chengd38c22b2006-05-11 23:55:42 +0000363/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. Add it to
Dan Gohman54a187e2007-08-20 19:28:38 +0000364/// the AvailableQueue if the count reaches zero. Also update its cycle bound.
Dan Gohman60d68442009-01-29 19:49:27 +0000365void ScheduleDAGRRList::ReleasePred(SUnit *SU, const SDep *PredEdge) {
Dan Gohman2d170892008-12-09 22:54:47 +0000366 SUnit *PredSU = PredEdge->getSUnit();
Reid Klecknercea8dab2009-09-30 20:43:07 +0000367
Evan Chengd38c22b2006-05-11 23:55:42 +0000368#ifndef NDEBUG
Reid Klecknercea8dab2009-09-30 20:43:07 +0000369 if (PredSU->NumSuccsLeft == 0) {
David Greenef34d7ac2010-01-05 01:24:54 +0000370 dbgs() << "*** Scheduling failed! ***\n";
Dan Gohman22d07b12008-11-18 02:06:40 +0000371 PredSU->dump(this);
David Greenef34d7ac2010-01-05 01:24:54 +0000372 dbgs() << " has been released too many times!\n";
Craig Topperc0196b12014-04-14 00:51:57 +0000373 llvm_unreachable(nullptr);
Evan Chengd38c22b2006-05-11 23:55:42 +0000374 }
375#endif
Reid Klecknercea8dab2009-09-30 20:43:07 +0000376 --PredSU->NumSuccsLeft;
377
Andrew Trick52226d42012-03-07 23:00:49 +0000378 if (!forceUnitLatencies()) {
Evan Chengbdd062d2010-05-20 06:13:19 +0000379 // Updating predecessor's height. This is now the cycle when the
380 // predecessor can be scheduled without causing a pipeline stall.
381 PredSU->setHeightToAtLeast(SU->getHeight() + PredEdge->getLatency());
382 }
383
Dan Gohmanb9543432009-02-10 23:27:53 +0000384 // If all the node's successors are scheduled, this node is ready
385 // to be scheduled. Ignore the special EntrySU node.
386 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU) {
Dan Gohman4370f262008-04-15 01:22:18 +0000387 PredSU->isAvailable = true;
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000388
389 unsigned Height = PredSU->getHeight();
390 if (Height < MinAvailableCycle)
391 MinAvailableCycle = Height;
392
Andrew Trickc88b7ec2011-03-04 02:03:45 +0000393 if (isReady(PredSU)) {
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000394 AvailableQueue->push(PredSU);
395 }
396 // CapturePred and others may have left the node in the pending queue, avoid
397 // adding it twice.
398 else if (!PredSU->isPending) {
399 PredSU->isPending = true;
400 PendingQueue.push_back(PredSU);
401 }
Evan Chengd38c22b2006-05-11 23:55:42 +0000402 }
403}
404
Dan Gohman198b7ff2011-11-03 21:49:52 +0000405/// IsChainDependent - Test if Outer is reachable from Inner through
406/// chain dependencies.
407static bool IsChainDependent(SDNode *Outer, SDNode *Inner,
408 unsigned NestLevel,
409 const TargetInstrInfo *TII) {
410 SDNode *N = Outer;
411 for (;;) {
412 if (N == Inner)
413 return true;
414 // For a TokenFactor, examine each operand. There may be multiple ways
415 // to get to the CALLSEQ_BEGIN, but we need to find the path with the
416 // most nesting in order to ensure that we find the corresponding match.
417 if (N->getOpcode() == ISD::TokenFactor) {
418 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
419 if (IsChainDependent(N->getOperand(i).getNode(), Inner, NestLevel, TII))
420 return true;
421 return false;
422 }
423 // Check for a lowered CALLSEQ_BEGIN or CALLSEQ_END.
424 if (N->isMachineOpcode()) {
425 if (N->getMachineOpcode() ==
426 (unsigned)TII->getCallFrameDestroyOpcode()) {
427 ++NestLevel;
428 } else if (N->getMachineOpcode() ==
429 (unsigned)TII->getCallFrameSetupOpcode()) {
430 if (NestLevel == 0)
431 return false;
432 --NestLevel;
433 }
434 }
435 // Otherwise, find the chain and continue climbing.
436 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
437 if (N->getOperand(i).getValueType() == MVT::Other) {
438 N = N->getOperand(i).getNode();
439 goto found_chain_operand;
440 }
441 return false;
442 found_chain_operand:;
443 if (N->getOpcode() == ISD::EntryToken)
444 return false;
445 }
446}
447
448/// FindCallSeqStart - Starting from the (lowered) CALLSEQ_END node, locate
449/// the corresponding (lowered) CALLSEQ_BEGIN node.
450///
451/// NestLevel and MaxNested are used in recursion to indcate the current level
452/// of nesting of CALLSEQ_BEGIN and CALLSEQ_END pairs, as well as the maximum
453/// level seen so far.
454///
455/// TODO: It would be better to give CALLSEQ_END an explicit operand to point
456/// to the corresponding CALLSEQ_BEGIN to avoid needing to search for it.
457static SDNode *
458FindCallSeqStart(SDNode *N, unsigned &NestLevel, unsigned &MaxNest,
459 const TargetInstrInfo *TII) {
460 for (;;) {
461 // For a TokenFactor, examine each operand. There may be multiple ways
462 // to get to the CALLSEQ_BEGIN, but we need to find the path with the
463 // most nesting in order to ensure that we find the corresponding match.
464 if (N->getOpcode() == ISD::TokenFactor) {
Craig Topperc0196b12014-04-14 00:51:57 +0000465 SDNode *Best = nullptr;
Dan Gohman198b7ff2011-11-03 21:49:52 +0000466 unsigned BestMaxNest = MaxNest;
467 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
468 unsigned MyNestLevel = NestLevel;
469 unsigned MyMaxNest = MaxNest;
470 if (SDNode *New = FindCallSeqStart(N->getOperand(i).getNode(),
471 MyNestLevel, MyMaxNest, TII))
472 if (!Best || (MyMaxNest > BestMaxNest)) {
473 Best = New;
474 BestMaxNest = MyMaxNest;
475 }
476 }
477 assert(Best);
478 MaxNest = BestMaxNest;
479 return Best;
480 }
481 // Check for a lowered CALLSEQ_BEGIN or CALLSEQ_END.
482 if (N->isMachineOpcode()) {
483 if (N->getMachineOpcode() ==
484 (unsigned)TII->getCallFrameDestroyOpcode()) {
485 ++NestLevel;
486 MaxNest = std::max(MaxNest, NestLevel);
487 } else if (N->getMachineOpcode() ==
488 (unsigned)TII->getCallFrameSetupOpcode()) {
489 assert(NestLevel != 0);
490 --NestLevel;
491 if (NestLevel == 0)
492 return N;
493 }
494 }
495 // Otherwise, find the chain and continue climbing.
496 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
497 if (N->getOperand(i).getValueType() == MVT::Other) {
498 N = N->getOperand(i).getNode();
499 goto found_chain_operand;
500 }
Craig Topperc0196b12014-04-14 00:51:57 +0000501 return nullptr;
Dan Gohman198b7ff2011-11-03 21:49:52 +0000502 found_chain_operand:;
503 if (N->getOpcode() == ISD::EntryToken)
Craig Topperc0196b12014-04-14 00:51:57 +0000504 return nullptr;
Dan Gohman198b7ff2011-11-03 21:49:52 +0000505 }
506}
507
Andrew Trick033efdf2010-12-23 03:15:51 +0000508/// Call ReleasePred for each predecessor, then update register live def/gen.
509/// Always update LiveRegDefs for a register dependence even if the current SU
510/// also defines the register. This effectively create one large live range
511/// across a sequence of two-address node. This is important because the
512/// entire chain must be scheduled together. Example:
513///
514/// flags = (3) add
515/// flags = (2) addc flags
516/// flags = (1) addc flags
517///
518/// results in
519///
520/// LiveRegDefs[flags] = 3
Andrew Tricka52f3252010-12-23 04:16:14 +0000521/// LiveRegGens[flags] = 1
Andrew Trick033efdf2010-12-23 03:15:51 +0000522///
523/// If (2) addc is unscheduled, then (1) addc must also be unscheduled to avoid
524/// interference on flags.
Andrew Tricka52f3252010-12-23 04:16:14 +0000525void ScheduleDAGRRList::ReleasePredecessors(SUnit *SU) {
Evan Chengd38c22b2006-05-11 23:55:42 +0000526 // Bottom up: release predecessors
Chris Lattnerd86418a2006-08-17 00:09:56 +0000527 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Evan Cheng5924bf72007-09-25 01:54:36 +0000528 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000529 ReleasePred(SU, &*I);
530 if (I->isAssignedRegDep()) {
Evan Cheng5924bf72007-09-25 01:54:36 +0000531 // This is a physical register dependency and it's impossible or
Andrew Trick2085a962010-12-21 22:25:04 +0000532 // expensive to copy the register. Make sure nothing that can
Evan Cheng5924bf72007-09-25 01:54:36 +0000533 // clobber the register is scheduled between the predecessor and
534 // this node.
Andrew Tricka52f3252010-12-23 04:16:14 +0000535 SUnit *RegDef = LiveRegDefs[I->getReg()]; (void)RegDef;
Andrew Trick033efdf2010-12-23 03:15:51 +0000536 assert((!RegDef || RegDef == SU || RegDef == I->getSUnit()) &&
537 "interference on register dependence");
Andrew Tricka52f3252010-12-23 04:16:14 +0000538 LiveRegDefs[I->getReg()] = I->getSUnit();
539 if (!LiveRegGens[I->getReg()]) {
Dan Gohmanc07f6862008-09-23 18:50:48 +0000540 ++NumLiveRegs;
Andrew Tricka52f3252010-12-23 04:16:14 +0000541 LiveRegGens[I->getReg()] = SU;
Evan Cheng5924bf72007-09-25 01:54:36 +0000542 }
543 }
544 }
Dan Gohman198b7ff2011-11-03 21:49:52 +0000545
546 // If we're scheduling a lowered CALLSEQ_END, find the corresponding
547 // CALLSEQ_BEGIN. Inject an artificial physical register dependence between
548 // these nodes, to prevent other calls from being interscheduled with them.
549 unsigned CallResource = TRI->getNumRegs();
550 if (!LiveRegDefs[CallResource])
551 for (SDNode *Node = SU->getNode(); Node; Node = Node->getGluedNode())
552 if (Node->isMachineOpcode() &&
553 Node->getMachineOpcode() == (unsigned)TII->getCallFrameDestroyOpcode()) {
554 unsigned NestLevel = 0;
555 unsigned MaxNest = 0;
556 SDNode *N = FindCallSeqStart(Node, NestLevel, MaxNest, TII);
557
558 SUnit *Def = &SUnits[N->getNodeId()];
Eli Friedmand5c173f2011-12-07 22:24:28 +0000559 CallSeqEndForStart[Def] = SU;
560
Dan Gohman198b7ff2011-11-03 21:49:52 +0000561 ++NumLiveRegs;
562 LiveRegDefs[CallResource] = Def;
563 LiveRegGens[CallResource] = SU;
564 break;
565 }
Dan Gohmanb9543432009-02-10 23:27:53 +0000566}
567
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000568/// Check to see if any of the pending instructions are ready to issue. If
569/// so, add them to the available queue.
570void ScheduleDAGRRList::ReleasePending() {
Andrew Trick47ff14b2011-01-21 05:51:33 +0000571 if (DisableSchedCycles) {
Andrew Trick5ce945c2010-12-24 07:10:19 +0000572 assert(PendingQueue.empty() && "pending instrs not allowed in this mode");
573 return;
574 }
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000575
576 // If the available queue is empty, it is safe to reset MinAvailableCycle.
577 if (AvailableQueue->empty())
578 MinAvailableCycle = UINT_MAX;
579
580 // Check to see if any of the pending instructions are ready to issue. If
581 // so, add them to the available queue.
582 for (unsigned i = 0, e = PendingQueue.size(); i != e; ++i) {
Dan Gohman90fb5522011-10-20 21:44:34 +0000583 unsigned ReadyCycle = PendingQueue[i]->getHeight();
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000584 if (ReadyCycle < MinAvailableCycle)
585 MinAvailableCycle = ReadyCycle;
586
587 if (PendingQueue[i]->isAvailable) {
588 if (!isReady(PendingQueue[i]))
589 continue;
590 AvailableQueue->push(PendingQueue[i]);
591 }
592 PendingQueue[i]->isPending = false;
593 PendingQueue[i] = PendingQueue.back();
594 PendingQueue.pop_back();
595 --i; --e;
596 }
597}
598
599/// Move the scheduler state forward by the specified number of Cycles.
600void ScheduleDAGRRList::AdvanceToCycle(unsigned NextCycle) {
601 if (NextCycle <= CurCycle)
602 return;
603
Andrew Trick641e2d42011-03-05 08:00:22 +0000604 IssueCount = 0;
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000605 AvailableQueue->setCurCycle(NextCycle);
Andrew Trick47ff14b2011-01-21 05:51:33 +0000606 if (!HazardRec->isEnabled()) {
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000607 // Bypass lots of virtual calls in case of long latency.
608 CurCycle = NextCycle;
609 }
610 else {
611 for (; CurCycle != NextCycle; ++CurCycle) {
Dan Gohman90fb5522011-10-20 21:44:34 +0000612 HazardRec->RecedeCycle();
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000613 }
614 }
615 // FIXME: Instead of visiting the pending Q each time, set a dirty flag on the
616 // available Q to release pending nodes at least once before popping.
617 ReleasePending();
618}
619
620/// Move the scheduler state forward until the specified node's dependents are
621/// ready and can be scheduled with no resource conflicts.
622void ScheduleDAGRRList::AdvancePastStalls(SUnit *SU) {
Andrew Trick47ff14b2011-01-21 05:51:33 +0000623 if (DisableSchedCycles)
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000624 return;
625
Andrew Trickb53a00d2011-04-13 00:38:32 +0000626 // FIXME: Nodes such as CopyFromReg probably should not advance the current
627 // cycle. Otherwise, we can wrongly mask real stalls. If the non-machine node
628 // has predecessors the cycle will be advanced when they are scheduled.
629 // But given the crude nature of modeling latency though such nodes, we
630 // currently need to treat these nodes like real instructions.
631 // if (!SU->getNode() || !SU->getNode()->isMachineOpcode()) return;
632
Dan Gohman90fb5522011-10-20 21:44:34 +0000633 unsigned ReadyCycle = SU->getHeight();
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000634
635 // Bump CurCycle to account for latency. We assume the latency of other
636 // available instructions may be hidden by the stall (not a full pipe stall).
637 // This updates the hazard recognizer's cycle before reserving resources for
638 // this instruction.
639 AdvanceToCycle(ReadyCycle);
640
641 // Calls are scheduled in their preceding cycle, so don't conflict with
642 // hazards from instructions after the call. EmitNode will reset the
643 // scoreboard state before emitting the call.
Dan Gohman90fb5522011-10-20 21:44:34 +0000644 if (SU->isCall)
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000645 return;
646
647 // FIXME: For resource conflicts in very long non-pipelined stages, we
648 // should probably skip ahead here to avoid useless scoreboard checks.
649 int Stalls = 0;
650 while (true) {
651 ScheduleHazardRecognizer::HazardType HT =
Dan Gohman90fb5522011-10-20 21:44:34 +0000652 HazardRec->getHazardType(SU, -Stalls);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000653
654 if (HT == ScheduleHazardRecognizer::NoHazard)
655 break;
656
657 ++Stalls;
658 }
659 AdvanceToCycle(CurCycle + Stalls);
660}
661
662/// Record this SUnit in the HazardRecognizer.
663/// Does not update CurCycle.
664void ScheduleDAGRRList::EmitNode(SUnit *SU) {
Andrew Trick47ff14b2011-01-21 05:51:33 +0000665 if (!HazardRec->isEnabled())
Andrew Trickc9405662010-12-24 06:46:50 +0000666 return;
667
668 // Check for phys reg copy.
669 if (!SU->getNode())
670 return;
671
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000672 switch (SU->getNode()->getOpcode()) {
673 default:
674 assert(SU->getNode()->isMachineOpcode() &&
675 "This target-independent node should not be scheduled.");
676 break;
677 case ISD::MERGE_VALUES:
678 case ISD::TokenFactor:
Nadav Rotem7c277da2012-09-06 09:17:37 +0000679 case ISD::LIFETIME_START:
680 case ISD::LIFETIME_END:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000681 case ISD::CopyToReg:
682 case ISD::CopyFromReg:
683 case ISD::EH_LABEL:
684 // Noops don't affect the scoreboard state. Copies are likely to be
685 // removed.
686 return;
687 case ISD::INLINEASM:
688 // For inline asm, clear the pipeline state.
689 HazardRec->Reset();
690 return;
691 }
Dan Gohman90fb5522011-10-20 21:44:34 +0000692 if (SU->isCall) {
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000693 // Calls are scheduled with their preceding instructions. For bottom-up
694 // scheduling, clear the pipeline state before emitting.
695 HazardRec->Reset();
696 }
697
698 HazardRec->EmitInstruction(SU);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000699}
700
Andrew Trickb53a00d2011-04-13 00:38:32 +0000701static void resetVRegCycle(SUnit *SU);
702
Dan Gohmanb9543432009-02-10 23:27:53 +0000703/// ScheduleNodeBottomUp - Add the node to the schedule. Decrement the pending
704/// count of its predecessors. If a predecessor pending count is zero, add it to
705/// the Available queue.
Andrew Trick528fad92010-12-23 05:42:20 +0000706void ScheduleDAGRRList::ScheduleNodeBottomUp(SUnit *SU) {
Andrew Trick1b60ad62011-04-12 20:14:07 +0000707 DEBUG(dbgs() << "\n*** Scheduling [" << CurCycle << "]: ");
Dan Gohmanb9543432009-02-10 23:27:53 +0000708 DEBUG(SU->dump(this));
709
Evan Chengbdd062d2010-05-20 06:13:19 +0000710#ifndef NDEBUG
711 if (CurCycle < SU->getHeight())
Andrew Trickb53a00d2011-04-13 00:38:32 +0000712 DEBUG(dbgs() << " Height [" << SU->getHeight()
713 << "] pipeline stall!\n");
Evan Chengbdd062d2010-05-20 06:13:19 +0000714#endif
715
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000716 // FIXME: Do not modify node height. It may interfere with
717 // backtracking. Instead add a "ready cycle" to SUnit. Before scheduling the
Eric Christopher1b4b1e52011-03-21 18:06:21 +0000718 // node its ready cycle can aid heuristics, and after scheduling it can
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000719 // indicate the scheduled cycle.
Dan Gohmanb9543432009-02-10 23:27:53 +0000720 SU->setHeightToAtLeast(CurCycle);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000721
Robert Wilhelmf0cfb832013-09-28 11:46:15 +0000722 // Reserve resources for the scheduled instruction.
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000723 EmitNode(SU);
724
Dan Gohmanb9543432009-02-10 23:27:53 +0000725 Sequence.push_back(SU);
726
Andrew Trick52226d42012-03-07 23:00:49 +0000727 AvailableQueue->scheduledNode(SU);
Chris Lattner981afd22010-12-20 00:55:43 +0000728
Andrew Trick641e2d42011-03-05 08:00:22 +0000729 // If HazardRec is disabled, and each inst counts as one cycle, then
Andrew Trickb53a00d2011-04-13 00:38:32 +0000730 // advance CurCycle before ReleasePredecessors to avoid useless pushes to
Andrew Trickc88b7ec2011-03-04 02:03:45 +0000731 // PendingQueue for schedulers that implement HasReadyFilter.
Andrew Trick641e2d42011-03-05 08:00:22 +0000732 if (!HazardRec->isEnabled() && AvgIPC < 2)
Andrew Trickc88b7ec2011-03-04 02:03:45 +0000733 AdvanceToCycle(CurCycle + 1);
734
Andrew Trick033efdf2010-12-23 03:15:51 +0000735 // Update liveness of predecessors before successors to avoid treating a
736 // two-address node as a live range def.
Andrew Tricka52f3252010-12-23 04:16:14 +0000737 ReleasePredecessors(SU);
Evan Cheng5924bf72007-09-25 01:54:36 +0000738
739 // Release all the implicit physical register defs that are live.
740 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
741 I != E; ++I) {
Andrew Trick033efdf2010-12-23 03:15:51 +0000742 // LiveRegDegs[I->getReg()] != SU when SU is a two-address node.
743 if (I->isAssignedRegDep() && LiveRegDefs[I->getReg()] == SU) {
744 assert(NumLiveRegs > 0 && "NumLiveRegs is already zero!");
745 --NumLiveRegs;
Craig Topperc0196b12014-04-14 00:51:57 +0000746 LiveRegDefs[I->getReg()] = nullptr;
747 LiveRegGens[I->getReg()] = nullptr;
Andrew Trick7cf43612013-02-25 19:11:48 +0000748 releaseInterferences(I->getReg());
Evan Cheng5924bf72007-09-25 01:54:36 +0000749 }
750 }
Dan Gohman198b7ff2011-11-03 21:49:52 +0000751 // Release the special call resource dependence, if this is the beginning
752 // of a call.
753 unsigned CallResource = TRI->getNumRegs();
754 if (LiveRegDefs[CallResource] == SU)
755 for (const SDNode *SUNode = SU->getNode(); SUNode;
756 SUNode = SUNode->getGluedNode()) {
757 if (SUNode->isMachineOpcode() &&
758 SUNode->getMachineOpcode() == (unsigned)TII->getCallFrameSetupOpcode()) {
759 assert(NumLiveRegs > 0 && "NumLiveRegs is already zero!");
760 --NumLiveRegs;
Craig Topperc0196b12014-04-14 00:51:57 +0000761 LiveRegDefs[CallResource] = nullptr;
762 LiveRegGens[CallResource] = nullptr;
Andrew Trick7cf43612013-02-25 19:11:48 +0000763 releaseInterferences(CallResource);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000764 }
765 }
Evan Cheng5924bf72007-09-25 01:54:36 +0000766
Andrew Trickb53a00d2011-04-13 00:38:32 +0000767 resetVRegCycle(SU);
768
Evan Chengd38c22b2006-05-11 23:55:42 +0000769 SU->isScheduled = true;
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000770
771 // Conditions under which the scheduler should eagerly advance the cycle:
772 // (1) No available instructions
773 // (2) All pipelines full, so available instructions must have hazards.
774 //
Andrew Trickb53a00d2011-04-13 00:38:32 +0000775 // If HazardRec is disabled, the cycle was pre-advanced before calling
776 // ReleasePredecessors. In that case, IssueCount should remain 0.
Andrew Trickc88b7ec2011-03-04 02:03:45 +0000777 //
778 // Check AvailableQueue after ReleasePredecessors in case of zero latency.
Andrew Trickb53a00d2011-04-13 00:38:32 +0000779 if (HazardRec->isEnabled() || AvgIPC > 1) {
780 if (SU->getNode() && SU->getNode()->isMachineOpcode())
781 ++IssueCount;
782 if ((HazardRec->isEnabled() && HazardRec->atIssueLimit())
783 || (!HazardRec->isEnabled() && IssueCount == AvgIPC))
784 AdvanceToCycle(CurCycle + 1);
785 }
Evan Chengd38c22b2006-05-11 23:55:42 +0000786}
787
Evan Cheng5924bf72007-09-25 01:54:36 +0000788/// CapturePred - This does the opposite of ReleasePred. Since SU is being
789/// unscheduled, incrcease the succ left count of its predecessors. Remove
790/// them from AvailableQueue if necessary.
Andrew Trick2085a962010-12-21 22:25:04 +0000791void ScheduleDAGRRList::CapturePred(SDep *PredEdge) {
Dan Gohman2d170892008-12-09 22:54:47 +0000792 SUnit *PredSU = PredEdge->getSUnit();
Evan Cheng5924bf72007-09-25 01:54:36 +0000793 if (PredSU->isAvailable) {
794 PredSU->isAvailable = false;
795 if (!PredSU->isPending)
796 AvailableQueue->remove(PredSU);
797 }
798
Reid Kleckner8ff5c192009-09-30 20:15:38 +0000799 assert(PredSU->NumSuccsLeft < UINT_MAX && "NumSuccsLeft will overflow!");
Evan Cheng038dcc52007-09-28 19:24:24 +0000800 ++PredSU->NumSuccsLeft;
Evan Cheng5924bf72007-09-25 01:54:36 +0000801}
802
803/// UnscheduleNodeBottomUp - Remove the node from the schedule, update its and
804/// its predecessor states to reflect the change.
805void ScheduleDAGRRList::UnscheduleNodeBottomUp(SUnit *SU) {
David Greenef34d7ac2010-01-05 01:24:54 +0000806 DEBUG(dbgs() << "*** Unscheduling [" << SU->getHeight() << "]: ");
Dan Gohman22d07b12008-11-18 02:06:40 +0000807 DEBUG(SU->dump(this));
Evan Cheng5924bf72007-09-25 01:54:36 +0000808
Evan Cheng5924bf72007-09-25 01:54:36 +0000809 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
810 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000811 CapturePred(&*I);
Andrew Tricka52f3252010-12-23 04:16:14 +0000812 if (I->isAssignedRegDep() && SU == LiveRegGens[I->getReg()]){
Dan Gohmanc07f6862008-09-23 18:50:48 +0000813 assert(NumLiveRegs > 0 && "NumLiveRegs is already zero!");
Dan Gohman2d170892008-12-09 22:54:47 +0000814 assert(LiveRegDefs[I->getReg()] == I->getSUnit() &&
Evan Cheng5924bf72007-09-25 01:54:36 +0000815 "Physical register dependency violated?");
Dan Gohmanc07f6862008-09-23 18:50:48 +0000816 --NumLiveRegs;
Craig Topperc0196b12014-04-14 00:51:57 +0000817 LiveRegDefs[I->getReg()] = nullptr;
818 LiveRegGens[I->getReg()] = nullptr;
Andrew Trick7cf43612013-02-25 19:11:48 +0000819 releaseInterferences(I->getReg());
Evan Cheng5924bf72007-09-25 01:54:36 +0000820 }
821 }
822
Dan Gohman198b7ff2011-11-03 21:49:52 +0000823 // Reclaim the special call resource dependence, if this is the beginning
824 // of a call.
825 unsigned CallResource = TRI->getNumRegs();
826 for (const SDNode *SUNode = SU->getNode(); SUNode;
827 SUNode = SUNode->getGluedNode()) {
828 if (SUNode->isMachineOpcode() &&
829 SUNode->getMachineOpcode() == (unsigned)TII->getCallFrameSetupOpcode()) {
830 ++NumLiveRegs;
831 LiveRegDefs[CallResource] = SU;
Eli Friedmand5c173f2011-12-07 22:24:28 +0000832 LiveRegGens[CallResource] = CallSeqEndForStart[SU];
Dan Gohman198b7ff2011-11-03 21:49:52 +0000833 }
834 }
835
836 // Release the special call resource dependence, if this is the end
837 // of a call.
838 if (LiveRegGens[CallResource] == SU)
839 for (const SDNode *SUNode = SU->getNode(); SUNode;
840 SUNode = SUNode->getGluedNode()) {
841 if (SUNode->isMachineOpcode() &&
842 SUNode->getMachineOpcode() == (unsigned)TII->getCallFrameDestroyOpcode()) {
843 assert(NumLiveRegs > 0 && "NumLiveRegs is already zero!");
844 --NumLiveRegs;
Craig Topperc0196b12014-04-14 00:51:57 +0000845 LiveRegDefs[CallResource] = nullptr;
846 LiveRegGens[CallResource] = nullptr;
Andrew Trick7cf43612013-02-25 19:11:48 +0000847 releaseInterferences(CallResource);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000848 }
849 }
850
Evan Cheng5924bf72007-09-25 01:54:36 +0000851 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
852 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +0000853 if (I->isAssignedRegDep()) {
Eli Friedman0bdc0832011-12-07 22:06:02 +0000854 if (!LiveRegDefs[I->getReg()])
855 ++NumLiveRegs;
Andrew Trick033efdf2010-12-23 03:15:51 +0000856 // This becomes the nearest def. Note that an earlier def may still be
857 // pending if this is a two-address node.
858 LiveRegDefs[I->getReg()] = SU;
Craig Topperc0196b12014-04-14 00:51:57 +0000859 if (LiveRegGens[I->getReg()] == nullptr ||
Andrew Tricka52f3252010-12-23 04:16:14 +0000860 I->getSUnit()->getHeight() < LiveRegGens[I->getReg()]->getHeight())
861 LiveRegGens[I->getReg()] = I->getSUnit();
Evan Cheng5924bf72007-09-25 01:54:36 +0000862 }
863 }
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000864 if (SU->getHeight() < MinAvailableCycle)
865 MinAvailableCycle = SU->getHeight();
Evan Cheng5924bf72007-09-25 01:54:36 +0000866
Dan Gohmandddc1ac2008-12-16 03:25:46 +0000867 SU->setHeightDirty();
Evan Cheng5924bf72007-09-25 01:54:36 +0000868 SU->isScheduled = false;
869 SU->isAvailable = true;
Andrew Trick47ff14b2011-01-21 05:51:33 +0000870 if (!DisableSchedCycles && AvailableQueue->hasReadyFilter()) {
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000871 // Don't make available until backtracking is complete.
872 SU->isPending = true;
873 PendingQueue.push_back(SU);
874 }
875 else {
876 AvailableQueue->push(SU);
877 }
Andrew Trick52226d42012-03-07 23:00:49 +0000878 AvailableQueue->unscheduledNode(SU);
Evan Cheng5924bf72007-09-25 01:54:36 +0000879}
880
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000881/// After backtracking, the hazard checker needs to be restored to a state
Sylvestre Ledru35521e22012-07-23 08:51:15 +0000882/// corresponding the current cycle.
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000883void ScheduleDAGRRList::RestoreHazardCheckerBottomUp() {
884 HazardRec->Reset();
885
886 unsigned LookAhead = std::min((unsigned)Sequence.size(),
887 HazardRec->getMaxLookAhead());
888 if (LookAhead == 0)
889 return;
890
891 std::vector<SUnit*>::const_iterator I = (Sequence.end() - LookAhead);
892 unsigned HazardCycle = (*I)->getHeight();
893 for (std::vector<SUnit*>::const_iterator E = Sequence.end(); I != E; ++I) {
894 SUnit *SU = *I;
895 for (; SU->getHeight() > HazardCycle; ++HazardCycle) {
896 HazardRec->RecedeCycle();
897 }
898 EmitNode(SU);
899 }
900}
901
Evan Cheng8e136a92007-09-26 21:36:17 +0000902/// BacktrackBottomUp - Backtrack scheduling to a previous cycle specified in
Dan Gohman60d68442009-01-29 19:49:27 +0000903/// BTCycle in order to schedule a specific node.
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000904void ScheduleDAGRRList::BacktrackBottomUp(SUnit *SU, SUnit *BtSU) {
905 SUnit *OldSU = Sequence.back();
906 while (true) {
Evan Cheng5924bf72007-09-25 01:54:36 +0000907 Sequence.pop_back();
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000908 // FIXME: use ready cycle instead of height
909 CurCycle = OldSU->getHeight();
Evan Cheng5924bf72007-09-25 01:54:36 +0000910 UnscheduleNodeBottomUp(OldSU);
Evan Chengbdd062d2010-05-20 06:13:19 +0000911 AvailableQueue->setCurCycle(CurCycle);
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000912 if (OldSU == BtSU)
913 break;
914 OldSU = Sequence.back();
Evan Cheng5924bf72007-09-25 01:54:36 +0000915 }
916
Dan Gohman60d68442009-01-29 19:49:27 +0000917 assert(!SU->isSucc(OldSU) && "Something is wrong!");
Evan Cheng1ec79b42007-09-27 07:09:03 +0000918
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000919 RestoreHazardCheckerBottomUp();
920
Andrew Trick5ce945c2010-12-24 07:10:19 +0000921 ReleasePending();
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000922
Evan Cheng1ec79b42007-09-27 07:09:03 +0000923 ++NumBacktracks;
Evan Cheng5924bf72007-09-25 01:54:36 +0000924}
925
Evan Cheng3b245872010-02-05 01:27:11 +0000926static bool isOperandOf(const SUnit *SU, SDNode *N) {
927 for (const SDNode *SUNode = SU->getNode(); SUNode;
Chris Lattner11a33812010-12-23 17:24:32 +0000928 SUNode = SUNode->getGluedNode()) {
Evan Cheng3b245872010-02-05 01:27:11 +0000929 if (SUNode->isOperandOf(N))
930 return true;
931 }
932 return false;
933}
934
Evan Cheng5924bf72007-09-25 01:54:36 +0000935/// CopyAndMoveSuccessors - Clone the specified node and move its scheduled
936/// successors to the newly created node.
937SUnit *ScheduleDAGRRList::CopyAndMoveSuccessors(SUnit *SU) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000938 SDNode *N = SU->getNode();
Evan Cheng79e97132007-10-05 01:39:18 +0000939 if (!N)
Craig Topperc0196b12014-04-14 00:51:57 +0000940 return nullptr;
Evan Cheng79e97132007-10-05 01:39:18 +0000941
Andrew Trickc9405662010-12-24 06:46:50 +0000942 if (SU->getNode()->getGluedNode())
Craig Topperc0196b12014-04-14 00:51:57 +0000943 return nullptr;
Andrew Trickc9405662010-12-24 06:46:50 +0000944
Evan Cheng79e97132007-10-05 01:39:18 +0000945 SUnit *NewSU;
Evan Cheng79e97132007-10-05 01:39:18 +0000946 bool TryUnfold = false;
Evan Cheng84d0ebc2007-10-05 01:42:35 +0000947 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Craig Topper7f416c82014-11-16 21:17:18 +0000948 MVT VT = N->getSimpleValueType(i);
Chris Lattner3e5fbd72010-12-21 02:38:05 +0000949 if (VT == MVT::Glue)
Craig Topperc0196b12014-04-14 00:51:57 +0000950 return nullptr;
Owen Anderson9f944592009-08-11 20:47:22 +0000951 else if (VT == MVT::Other)
Evan Cheng84d0ebc2007-10-05 01:42:35 +0000952 TryUnfold = true;
953 }
Evan Cheng79e97132007-10-05 01:39:18 +0000954 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000955 const SDValue &Op = N->getOperand(i);
Craig Topper7f416c82014-11-16 21:17:18 +0000956 MVT VT = Op.getNode()->getSimpleValueType(Op.getResNo());
Chris Lattner3e5fbd72010-12-21 02:38:05 +0000957 if (VT == MVT::Glue)
Craig Topperc0196b12014-04-14 00:51:57 +0000958 return nullptr;
Evan Cheng79e97132007-10-05 01:39:18 +0000959 }
960
961 if (TryUnfold) {
Dan Gohmane6e13482008-06-21 15:52:51 +0000962 SmallVector<SDNode*, 2> NewNodes;
Dan Gohman5a390b92008-11-13 21:21:28 +0000963 if (!TII->unfoldMemoryOperand(*DAG, N, NewNodes))
Craig Topperc0196b12014-04-14 00:51:57 +0000964 return nullptr;
Evan Cheng79e97132007-10-05 01:39:18 +0000965
Pete Cooper7c7ba1b2011-11-15 21:57:53 +0000966 // unfolding an x86 DEC64m operation results in store, dec, load which
967 // can't be handled here so quit
968 if (NewNodes.size() == 3)
Craig Topperc0196b12014-04-14 00:51:57 +0000969 return nullptr;
Pete Cooper7c7ba1b2011-11-15 21:57:53 +0000970
Evan Chengbdd062d2010-05-20 06:13:19 +0000971 DEBUG(dbgs() << "Unfolding SU #" << SU->NodeNum << "\n");
Evan Cheng79e97132007-10-05 01:39:18 +0000972 assert(NewNodes.size() == 2 && "Expected a load folding node!");
973
974 N = NewNodes[1];
975 SDNode *LoadNode = NewNodes[0];
Evan Cheng79e97132007-10-05 01:39:18 +0000976 unsigned NumVals = N->getNumValues();
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000977 unsigned OldNumVals = SU->getNode()->getNumValues();
Evan Cheng79e97132007-10-05 01:39:18 +0000978 for (unsigned i = 0; i != NumVals; ++i)
Dan Gohman1ddfcba2008-11-13 21:36:12 +0000979 DAG->ReplaceAllUsesOfValueWith(SDValue(SU->getNode(), i), SDValue(N, i));
980 DAG->ReplaceAllUsesOfValueWith(SDValue(SU->getNode(), OldNumVals-1),
Dan Gohman5a390b92008-11-13 21:21:28 +0000981 SDValue(LoadNode, 1));
Evan Cheng79e97132007-10-05 01:39:18 +0000982
Dan Gohmane52e0892008-11-11 21:34:44 +0000983 // LoadNode may already exist. This can happen when there is another
984 // load from the same location and producing the same type of value
985 // but it has different alignment or volatileness.
986 bool isNewLoad = true;
987 SUnit *LoadSU;
988 if (LoadNode->getNodeId() != -1) {
989 LoadSU = &SUnits[LoadNode->getNodeId()];
990 isNewLoad = false;
991 } else {
992 LoadSU = CreateNewSUnit(LoadNode);
993 LoadNode->setNodeId(LoadSU->NodeNum);
Andrew Trickd0548ae2011-02-04 03:18:17 +0000994
995 InitNumRegDefsLeft(LoadSU);
Andrew Trick52226d42012-03-07 23:00:49 +0000996 computeLatency(LoadSU);
Dan Gohmane52e0892008-11-11 21:34:44 +0000997 }
998
Roman Levenstein7e71b4b2008-03-26 09:18:09 +0000999 SUnit *NewSU = CreateNewSUnit(N);
Dan Gohman46520a22008-06-21 19:18:17 +00001000 assert(N->getNodeId() == -1 && "Node already inserted!");
1001 N->setNodeId(NewSU->NodeNum);
Andrew Trick2085a962010-12-21 22:25:04 +00001002
Evan Cheng6cc775f2011-06-28 19:10:37 +00001003 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
1004 for (unsigned i = 0; i != MCID.getNumOperands(); ++i) {
1005 if (MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1) {
Evan Cheng79e97132007-10-05 01:39:18 +00001006 NewSU->isTwoAddress = true;
1007 break;
1008 }
1009 }
Evan Cheng6cc775f2011-06-28 19:10:37 +00001010 if (MCID.isCommutable())
Evan Cheng79e97132007-10-05 01:39:18 +00001011 NewSU->isCommutable = true;
Andrew Trickd0548ae2011-02-04 03:18:17 +00001012
1013 InitNumRegDefsLeft(NewSU);
Andrew Trick52226d42012-03-07 23:00:49 +00001014 computeLatency(NewSU);
Evan Cheng79e97132007-10-05 01:39:18 +00001015
Dan Gohmaned0e8d42009-03-23 20:20:43 +00001016 // Record all the edges to and from the old SU, by category.
Dan Gohman15af5522009-03-06 02:23:01 +00001017 SmallVector<SDep, 4> ChainPreds;
Evan Cheng79e97132007-10-05 01:39:18 +00001018 SmallVector<SDep, 4> ChainSuccs;
1019 SmallVector<SDep, 4> LoadPreds;
1020 SmallVector<SDep, 4> NodePreds;
1021 SmallVector<SDep, 4> NodeSuccs;
1022 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
1023 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00001024 if (I->isCtrl())
Dan Gohman15af5522009-03-06 02:23:01 +00001025 ChainPreds.push_back(*I);
Evan Cheng3b245872010-02-05 01:27:11 +00001026 else if (isOperandOf(I->getSUnit(), LoadNode))
Dan Gohman2d170892008-12-09 22:54:47 +00001027 LoadPreds.push_back(*I);
Evan Cheng79e97132007-10-05 01:39:18 +00001028 else
Dan Gohman2d170892008-12-09 22:54:47 +00001029 NodePreds.push_back(*I);
Evan Cheng79e97132007-10-05 01:39:18 +00001030 }
1031 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1032 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00001033 if (I->isCtrl())
1034 ChainSuccs.push_back(*I);
Evan Cheng79e97132007-10-05 01:39:18 +00001035 else
Dan Gohman2d170892008-12-09 22:54:47 +00001036 NodeSuccs.push_back(*I);
Evan Cheng79e97132007-10-05 01:39:18 +00001037 }
1038
Dan Gohmaned0e8d42009-03-23 20:20:43 +00001039 // Now assign edges to the newly-created nodes.
Dan Gohman15af5522009-03-06 02:23:01 +00001040 for (unsigned i = 0, e = ChainPreds.size(); i != e; ++i) {
1041 const SDep &Pred = ChainPreds[i];
1042 RemovePred(SU, Pred);
Dan Gohman4370f262008-04-15 01:22:18 +00001043 if (isNewLoad)
Dan Gohman15af5522009-03-06 02:23:01 +00001044 AddPred(LoadSU, Pred);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +00001045 }
Evan Cheng79e97132007-10-05 01:39:18 +00001046 for (unsigned i = 0, e = LoadPreds.size(); i != e; ++i) {
Dan Gohman2d170892008-12-09 22:54:47 +00001047 const SDep &Pred = LoadPreds[i];
1048 RemovePred(SU, Pred);
Dan Gohman15af5522009-03-06 02:23:01 +00001049 if (isNewLoad)
Dan Gohman2d170892008-12-09 22:54:47 +00001050 AddPred(LoadSU, Pred);
Evan Cheng79e97132007-10-05 01:39:18 +00001051 }
1052 for (unsigned i = 0, e = NodePreds.size(); i != e; ++i) {
Dan Gohman2d170892008-12-09 22:54:47 +00001053 const SDep &Pred = NodePreds[i];
1054 RemovePred(SU, Pred);
1055 AddPred(NewSU, Pred);
Evan Cheng79e97132007-10-05 01:39:18 +00001056 }
1057 for (unsigned i = 0, e = NodeSuccs.size(); i != e; ++i) {
Dan Gohman2d170892008-12-09 22:54:47 +00001058 SDep D = NodeSuccs[i];
1059 SUnit *SuccDep = D.getSUnit();
1060 D.setSUnit(SU);
1061 RemovePred(SuccDep, D);
1062 D.setSUnit(NewSU);
1063 AddPred(SuccDep, D);
Andrew Trickd0548ae2011-02-04 03:18:17 +00001064 // Balance register pressure.
1065 if (AvailableQueue->tracksRegPressure() && SuccDep->isScheduled
1066 && !D.isCtrl() && NewSU->NumRegDefsLeft > 0)
1067 --NewSU->NumRegDefsLeft;
Evan Cheng79e97132007-10-05 01:39:18 +00001068 }
1069 for (unsigned i = 0, e = ChainSuccs.size(); i != e; ++i) {
Dan Gohman2d170892008-12-09 22:54:47 +00001070 SDep D = ChainSuccs[i];
1071 SUnit *SuccDep = D.getSUnit();
1072 D.setSUnit(SU);
1073 RemovePred(SuccDep, D);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +00001074 if (isNewLoad) {
Dan Gohman2d170892008-12-09 22:54:47 +00001075 D.setSUnit(LoadSU);
1076 AddPred(SuccDep, D);
Roman Levenstein7e71b4b2008-03-26 09:18:09 +00001077 }
Andrew Trick2085a962010-12-21 22:25:04 +00001078 }
Dan Gohmaned0e8d42009-03-23 20:20:43 +00001079
1080 // Add a data dependency to reflect that NewSU reads the value defined
1081 // by LoadSU.
Andrew Trickbaeaabb2012-11-06 03:13:46 +00001082 SDep D(LoadSU, SDep::Data, 0);
1083 D.setLatency(LoadSU->Latency);
1084 AddPred(NewSU, D);
Evan Cheng79e97132007-10-05 01:39:18 +00001085
Evan Cheng91e0fc92007-12-18 08:42:10 +00001086 if (isNewLoad)
1087 AvailableQueue->addNode(LoadSU);
Evan Cheng79e97132007-10-05 01:39:18 +00001088 AvailableQueue->addNode(NewSU);
1089
1090 ++NumUnfolds;
1091
1092 if (NewSU->NumSuccsLeft == 0) {
1093 NewSU->isAvailable = true;
1094 return NewSU;
Evan Cheng91e0fc92007-12-18 08:42:10 +00001095 }
1096 SU = NewSU;
Evan Cheng79e97132007-10-05 01:39:18 +00001097 }
1098
Evan Chengbdd062d2010-05-20 06:13:19 +00001099 DEBUG(dbgs() << " Duplicating SU #" << SU->NodeNum << "\n");
Roman Levenstein7e71b4b2008-03-26 09:18:09 +00001100 NewSU = CreateClone(SU);
Evan Cheng5924bf72007-09-25 01:54:36 +00001101
1102 // New SUnit has the exact same predecessors.
1103 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
1104 I != E; ++I)
Dan Gohmandddc1ac2008-12-16 03:25:46 +00001105 if (!I->isArtificial())
Dan Gohman2d170892008-12-09 22:54:47 +00001106 AddPred(NewSU, *I);
Evan Cheng5924bf72007-09-25 01:54:36 +00001107
1108 // Only copy scheduled successors. Cut them from old node's successor
1109 // list and move them over.
Dan Gohman2d170892008-12-09 22:54:47 +00001110 SmallVector<std::pair<SUnit *, SDep>, 4> DelDeps;
Evan Cheng5924bf72007-09-25 01:54:36 +00001111 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1112 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00001113 if (I->isArtificial())
Evan Cheng5924bf72007-09-25 01:54:36 +00001114 continue;
Dan Gohman2d170892008-12-09 22:54:47 +00001115 SUnit *SuccSU = I->getSUnit();
1116 if (SuccSU->isScheduled) {
Dan Gohman2d170892008-12-09 22:54:47 +00001117 SDep D = *I;
1118 D.setSUnit(NewSU);
1119 AddPred(SuccSU, D);
1120 D.setSUnit(SU);
1121 DelDeps.push_back(std::make_pair(SuccSU, D));
Evan Cheng5924bf72007-09-25 01:54:36 +00001122 }
1123 }
Dan Gohmandddc1ac2008-12-16 03:25:46 +00001124 for (unsigned i = 0, e = DelDeps.size(); i != e; ++i)
Dan Gohman2d170892008-12-09 22:54:47 +00001125 RemovePred(DelDeps[i].first, DelDeps[i].second);
Evan Cheng5924bf72007-09-25 01:54:36 +00001126
1127 AvailableQueue->updateNode(SU);
1128 AvailableQueue->addNode(NewSU);
1129
Evan Cheng1ec79b42007-09-27 07:09:03 +00001130 ++NumDups;
Evan Cheng5924bf72007-09-25 01:54:36 +00001131 return NewSU;
1132}
1133
Evan Chengb2c42c62009-01-12 03:19:55 +00001134/// InsertCopiesAndMoveSuccs - Insert register copies and move all
1135/// scheduled successors of the given SUnit to the last copy.
1136void ScheduleDAGRRList::InsertCopiesAndMoveSuccs(SUnit *SU, unsigned Reg,
Craig Topperb94011f2013-07-14 04:42:23 +00001137 const TargetRegisterClass *DestRC,
1138 const TargetRegisterClass *SrcRC,
1139 SmallVectorImpl<SUnit*> &Copies) {
Craig Topperc0196b12014-04-14 00:51:57 +00001140 SUnit *CopyFromSU = CreateNewSUnit(nullptr);
Evan Cheng8e136a92007-09-26 21:36:17 +00001141 CopyFromSU->CopySrcRC = SrcRC;
1142 CopyFromSU->CopyDstRC = DestRC;
Evan Cheng8e136a92007-09-26 21:36:17 +00001143
Craig Topperc0196b12014-04-14 00:51:57 +00001144 SUnit *CopyToSU = CreateNewSUnit(nullptr);
Evan Cheng8e136a92007-09-26 21:36:17 +00001145 CopyToSU->CopySrcRC = DestRC;
1146 CopyToSU->CopyDstRC = SrcRC;
1147
1148 // Only copy scheduled successors. Cut them from old node's successor
1149 // list and move them over.
Dan Gohman2d170892008-12-09 22:54:47 +00001150 SmallVector<std::pair<SUnit *, SDep>, 4> DelDeps;
Evan Cheng8e136a92007-09-26 21:36:17 +00001151 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1152 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00001153 if (I->isArtificial())
Evan Cheng8e136a92007-09-26 21:36:17 +00001154 continue;
Dan Gohman2d170892008-12-09 22:54:47 +00001155 SUnit *SuccSU = I->getSUnit();
1156 if (SuccSU->isScheduled) {
1157 SDep D = *I;
1158 D.setSUnit(CopyToSU);
1159 AddPred(SuccSU, D);
1160 DelDeps.push_back(std::make_pair(SuccSU, *I));
Evan Cheng8e136a92007-09-26 21:36:17 +00001161 }
Andrew Trick13acae02011-03-23 20:42:39 +00001162 else {
1163 // Avoid scheduling the def-side copy before other successors. Otherwise
1164 // we could introduce another physreg interference on the copy and
1165 // continue inserting copies indefinitely.
Andrew Trickbaeaabb2012-11-06 03:13:46 +00001166 AddPred(SuccSU, SDep(CopyFromSU, SDep::Artificial));
Andrew Trick13acae02011-03-23 20:42:39 +00001167 }
Evan Cheng8e136a92007-09-26 21:36:17 +00001168 }
Evan Chengb2c42c62009-01-12 03:19:55 +00001169 for (unsigned i = 0, e = DelDeps.size(); i != e; ++i)
Dan Gohman2d170892008-12-09 22:54:47 +00001170 RemovePred(DelDeps[i].first, DelDeps[i].second);
Evan Cheng8e136a92007-09-26 21:36:17 +00001171
Andrew Trickbaeaabb2012-11-06 03:13:46 +00001172 SDep FromDep(SU, SDep::Data, Reg);
1173 FromDep.setLatency(SU->Latency);
1174 AddPred(CopyFromSU, FromDep);
1175 SDep ToDep(CopyFromSU, SDep::Data, 0);
1176 ToDep.setLatency(CopyFromSU->Latency);
1177 AddPred(CopyToSU, ToDep);
Evan Cheng8e136a92007-09-26 21:36:17 +00001178
1179 AvailableQueue->updateNode(SU);
1180 AvailableQueue->addNode(CopyFromSU);
1181 AvailableQueue->addNode(CopyToSU);
Evan Cheng1ec79b42007-09-27 07:09:03 +00001182 Copies.push_back(CopyFromSU);
1183 Copies.push_back(CopyToSU);
Evan Cheng8e136a92007-09-26 21:36:17 +00001184
Evan Chengb2c42c62009-01-12 03:19:55 +00001185 ++NumPRCopies;
Evan Cheng8e136a92007-09-26 21:36:17 +00001186}
1187
1188/// getPhysicalRegisterVT - Returns the ValueType of the physical register
1189/// definition of the specified node.
1190/// FIXME: Move to SelectionDAG?
Craig Topper7f416c82014-11-16 21:17:18 +00001191static MVT getPhysicalRegisterVT(SDNode *N, unsigned Reg,
Duncan Sands13237ac2008-06-06 12:08:01 +00001192 const TargetInstrInfo *TII) {
Tim Northovere4c7be52014-10-23 22:31:48 +00001193 unsigned NumRes;
1194 if (N->getOpcode() == ISD::CopyFromReg) {
1195 // CopyFromReg has: "chain, Val, glue" so operand 1 gives the type.
1196 NumRes = 1;
1197 } else {
1198 const MCInstrDesc &MCID = TII->get(N->getMachineOpcode());
1199 assert(MCID.ImplicitDefs && "Physical reg def must be in implicit def list!");
1200 NumRes = MCID.getNumDefs();
1201 for (const uint16_t *ImpDef = MCID.getImplicitDefs(); *ImpDef; ++ImpDef) {
1202 if (Reg == *ImpDef)
1203 break;
1204 ++NumRes;
1205 }
Evan Cheng8e136a92007-09-26 21:36:17 +00001206 }
Craig Topper7f416c82014-11-16 21:17:18 +00001207 return N->getSimpleValueType(NumRes);
Evan Cheng8e136a92007-09-26 21:36:17 +00001208}
1209
Evan Chengb8905c42009-03-04 01:41:49 +00001210/// CheckForLiveRegDef - Return true and update live register vector if the
1211/// specified register def of the specified SUnit clobbers any "live" registers.
Chris Lattner0cfe8842010-12-20 00:51:56 +00001212static void CheckForLiveRegDef(SUnit *SU, unsigned Reg,
Evan Chengb8905c42009-03-04 01:41:49 +00001213 std::vector<SUnit*> &LiveRegDefs,
1214 SmallSet<unsigned, 4> &RegAdded,
Craig Topperb94011f2013-07-14 04:42:23 +00001215 SmallVectorImpl<unsigned> &LRegs,
Evan Chengb8905c42009-03-04 01:41:49 +00001216 const TargetRegisterInfo *TRI) {
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001217 for (MCRegAliasIterator AliasI(Reg, TRI, true); AliasI.isValid(); ++AliasI) {
Andrew Trick12acde112010-12-23 03:43:21 +00001218
1219 // Check if Ref is live.
Andrew Trick0af2e472011-06-07 00:38:12 +00001220 if (!LiveRegDefs[*AliasI]) continue;
Andrew Trick12acde112010-12-23 03:43:21 +00001221
1222 // Allow multiple uses of the same def.
Andrew Trick0af2e472011-06-07 00:38:12 +00001223 if (LiveRegDefs[*AliasI] == SU) continue;
Andrew Trick12acde112010-12-23 03:43:21 +00001224
1225 // Add Reg to the set of interfering live regs.
David Blaikie70573dc2014-11-19 07:49:26 +00001226 if (RegAdded.insert(*AliasI).second) {
Andrew Trick0af2e472011-06-07 00:38:12 +00001227 LRegs.push_back(*AliasI);
1228 }
Evan Chengb8905c42009-03-04 01:41:49 +00001229 }
Evan Chengb8905c42009-03-04 01:41:49 +00001230}
1231
Jakob Stoklund Olesen2ceea932012-02-13 23:25:24 +00001232/// CheckForLiveRegDefMasked - Check for any live physregs that are clobbered
1233/// by RegMask, and add them to LRegs.
1234static void CheckForLiveRegDefMasked(SUnit *SU, const uint32_t *RegMask,
1235 std::vector<SUnit*> &LiveRegDefs,
1236 SmallSet<unsigned, 4> &RegAdded,
Craig Topperb94011f2013-07-14 04:42:23 +00001237 SmallVectorImpl<unsigned> &LRegs) {
Jakob Stoklund Olesen2ceea932012-02-13 23:25:24 +00001238 // Look at all live registers. Skip Reg0 and the special CallResource.
1239 for (unsigned i = 1, e = LiveRegDefs.size()-1; i != e; ++i) {
1240 if (!LiveRegDefs[i]) continue;
1241 if (LiveRegDefs[i] == SU) continue;
1242 if (!MachineOperand::clobbersPhysReg(RegMask, i)) continue;
David Blaikie70573dc2014-11-19 07:49:26 +00001243 if (RegAdded.insert(i).second)
Jakob Stoklund Olesen2ceea932012-02-13 23:25:24 +00001244 LRegs.push_back(i);
1245 }
1246}
1247
1248/// getNodeRegMask - Returns the register mask attached to an SDNode, if any.
1249static const uint32_t *getNodeRegMask(const SDNode *N) {
1250 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
1251 if (const RegisterMaskSDNode *Op =
1252 dyn_cast<RegisterMaskSDNode>(N->getOperand(i).getNode()))
1253 return Op->getRegMask();
Craig Topperc0196b12014-04-14 00:51:57 +00001254 return nullptr;
Jakob Stoklund Olesen2ceea932012-02-13 23:25:24 +00001255}
1256
Evan Cheng5924bf72007-09-25 01:54:36 +00001257/// DelayForLiveRegsBottomUp - Returns true if it is necessary to delay
1258/// scheduling of the given node to satisfy live physical register dependencies.
1259/// If the specific node is the last one that's available to schedule, do
1260/// whatever is necessary (i.e. backtracking or cloning) to make it possible.
Chris Lattner0cfe8842010-12-20 00:51:56 +00001261bool ScheduleDAGRRList::
Craig Topperb94011f2013-07-14 04:42:23 +00001262DelayForLiveRegsBottomUp(SUnit *SU, SmallVectorImpl<unsigned> &LRegs) {
Dan Gohmanc07f6862008-09-23 18:50:48 +00001263 if (NumLiveRegs == 0)
Evan Cheng5924bf72007-09-25 01:54:36 +00001264 return false;
1265
Evan Chenge6f92252007-09-27 18:46:06 +00001266 SmallSet<unsigned, 4> RegAdded;
Evan Cheng5924bf72007-09-25 01:54:36 +00001267 // If this node would clobber any "live" register, then it's not ready.
Andrew Trickfbb3ed82010-12-21 22:27:44 +00001268 //
1269 // If SU is the currently live definition of the same register that it uses,
1270 // then we are free to schedule it.
Evan Cheng5924bf72007-09-25 01:54:36 +00001271 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
1272 I != E; ++I) {
Andrew Trickfbb3ed82010-12-21 22:27:44 +00001273 if (I->isAssignedRegDep() && LiveRegDefs[I->getReg()] != SU)
Evan Chengb8905c42009-03-04 01:41:49 +00001274 CheckForLiveRegDef(I->getSUnit(), I->getReg(), LiveRegDefs,
1275 RegAdded, LRegs, TRI);
Evan Cheng5924bf72007-09-25 01:54:36 +00001276 }
1277
Chris Lattner11a33812010-12-23 17:24:32 +00001278 for (SDNode *Node = SU->getNode(); Node; Node = Node->getGluedNode()) {
Evan Chengb8905c42009-03-04 01:41:49 +00001279 if (Node->getOpcode() == ISD::INLINEASM) {
1280 // Inline asm can clobber physical defs.
1281 unsigned NumOps = Node->getNumOperands();
Chris Lattner3e5fbd72010-12-21 02:38:05 +00001282 if (Node->getOperand(NumOps-1).getValueType() == MVT::Glue)
Chris Lattner11a33812010-12-23 17:24:32 +00001283 --NumOps; // Ignore the glue operand.
Evan Chengb8905c42009-03-04 01:41:49 +00001284
Chris Lattner3b9f02a2010-04-07 05:20:54 +00001285 for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) {
Evan Chengb8905c42009-03-04 01:41:49 +00001286 unsigned Flags =
1287 cast<ConstantSDNode>(Node->getOperand(i))->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00001288 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Evan Chengb8905c42009-03-04 01:41:49 +00001289
1290 ++i; // Skip the ID value.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00001291 if (InlineAsm::isRegDefKind(Flags) ||
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00001292 InlineAsm::isRegDefEarlyClobberKind(Flags) ||
1293 InlineAsm::isClobberKind(Flags)) {
Evan Chengb8905c42009-03-04 01:41:49 +00001294 // Check for def of register or earlyclobber register.
1295 for (; NumVals; --NumVals, ++i) {
1296 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
1297 if (TargetRegisterInfo::isPhysicalRegister(Reg))
1298 CheckForLiveRegDef(SU, Reg, LiveRegDefs, RegAdded, LRegs, TRI);
1299 }
1300 } else
1301 i += NumVals;
1302 }
1303 continue;
1304 }
1305
Dan Gohman072734e2008-11-13 23:24:17 +00001306 if (!Node->isMachineOpcode())
Evan Cheng5924bf72007-09-25 01:54:36 +00001307 continue;
Dan Gohman198b7ff2011-11-03 21:49:52 +00001308 // If we're in the middle of scheduling a call, don't begin scheduling
1309 // another call. Also, don't allow any physical registers to be live across
1310 // the call.
1311 if (Node->getMachineOpcode() == (unsigned)TII->getCallFrameDestroyOpcode()) {
1312 // Check the special calling-sequence resource.
1313 unsigned CallResource = TRI->getNumRegs();
1314 if (LiveRegDefs[CallResource]) {
1315 SDNode *Gen = LiveRegGens[CallResource]->getNode();
1316 while (SDNode *Glued = Gen->getGluedNode())
1317 Gen = Glued;
David Blaikie70573dc2014-11-19 07:49:26 +00001318 if (!IsChainDependent(Gen, Node, 0, TII) &&
1319 RegAdded.insert(CallResource).second)
Dan Gohman198b7ff2011-11-03 21:49:52 +00001320 LRegs.push_back(CallResource);
1321 }
1322 }
Jakob Stoklund Olesen2ceea932012-02-13 23:25:24 +00001323 if (const uint32_t *RegMask = getNodeRegMask(Node))
1324 CheckForLiveRegDefMasked(SU, RegMask, LiveRegDefs, RegAdded, LRegs);
1325
Evan Cheng6cc775f2011-06-28 19:10:37 +00001326 const MCInstrDesc &MCID = TII->get(Node->getMachineOpcode());
1327 if (!MCID.ImplicitDefs)
Evan Cheng5924bf72007-09-25 01:54:36 +00001328 continue;
Craig Topper5a4bcc72012-03-08 08:22:45 +00001329 for (const uint16_t *Reg = MCID.getImplicitDefs(); *Reg; ++Reg)
Evan Chengb8905c42009-03-04 01:41:49 +00001330 CheckForLiveRegDef(SU, *Reg, LiveRegDefs, RegAdded, LRegs, TRI);
Evan Cheng5924bf72007-09-25 01:54:36 +00001331 }
Andrew Trick2085a962010-12-21 22:25:04 +00001332
Evan Cheng5924bf72007-09-25 01:54:36 +00001333 return !LRegs.empty();
Evan Chengd38c22b2006-05-11 23:55:42 +00001334}
1335
Andrew Trick7cf43612013-02-25 19:11:48 +00001336void ScheduleDAGRRList::releaseInterferences(unsigned Reg) {
1337 // Add the nodes that aren't ready back onto the available list.
1338 for (unsigned i = Interferences.size(); i > 0; --i) {
1339 SUnit *SU = Interferences[i-1];
1340 LRegsMapT::iterator LRegsPos = LRegsMap.find(SU);
1341 if (Reg) {
Craig Topperb94011f2013-07-14 04:42:23 +00001342 SmallVectorImpl<unsigned> &LRegs = LRegsPos->second;
Andrew Trick7cf43612013-02-25 19:11:48 +00001343 if (std::find(LRegs.begin(), LRegs.end(), Reg) == LRegs.end())
1344 continue;
1345 }
1346 SU->isPending = false;
1347 // The interfering node may no longer be available due to backtracking.
1348 // Furthermore, it may have been made available again, in which case it is
1349 // now already in the AvailableQueue.
1350 if (SU->isAvailable && !SU->NodeQueueId) {
1351 DEBUG(dbgs() << " Repushing SU #" << SU->NodeNum << '\n');
1352 AvailableQueue->push(SU);
1353 }
1354 if (i < Interferences.size())
1355 Interferences[i-1] = Interferences.back();
1356 Interferences.pop_back();
1357 LRegsMap.erase(LRegsPos);
1358 }
1359}
1360
Andrew Trick528fad92010-12-23 05:42:20 +00001361/// Return a node that can be scheduled in this cycle. Requirements:
1362/// (1) Ready: latency has been satisfied
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001363/// (2) No Hazards: resources are available
Andrew Trick528fad92010-12-23 05:42:20 +00001364/// (3) No Interferences: may unschedule to break register interferences.
1365SUnit *ScheduleDAGRRList::PickNodeToScheduleBottomUp() {
Craig Topperc0196b12014-04-14 00:51:57 +00001366 SUnit *CurSU = AvailableQueue->empty() ? nullptr : AvailableQueue->pop();
Andrew Trick528fad92010-12-23 05:42:20 +00001367 while (CurSU) {
1368 SmallVector<unsigned, 4> LRegs;
1369 if (!DelayForLiveRegsBottomUp(CurSU, LRegs))
1370 break;
Andrew Trick0f23b762013-03-07 19:21:08 +00001371 DEBUG(dbgs() << " Interfering reg " <<
1372 (LRegs[0] == TRI->getNumRegs() ? "CallResource"
1373 : TRI->getName(LRegs[0]))
1374 << " SU #" << CurSU->NodeNum << '\n');
Andrew Trick7cf43612013-02-25 19:11:48 +00001375 std::pair<LRegsMapT::iterator, bool> LRegsPair =
1376 LRegsMap.insert(std::make_pair(CurSU, LRegs));
1377 if (LRegsPair.second) {
1378 CurSU->isPending = true; // This SU is not in AvailableQueue right now.
1379 Interferences.push_back(CurSU);
1380 }
1381 else {
Sanjay Patelb49bf162014-07-14 18:21:07 +00001382 assert(CurSU->isPending && "Interferences are pending");
Andrew Trick7cf43612013-02-25 19:11:48 +00001383 // Update the interference with current live regs.
1384 LRegsPair.first->second = LRegs;
1385 }
Andrew Trick528fad92010-12-23 05:42:20 +00001386 CurSU = AvailableQueue->pop();
1387 }
Andrew Trick7cf43612013-02-25 19:11:48 +00001388 if (CurSU)
Andrew Trick528fad92010-12-23 05:42:20 +00001389 return CurSU;
Andrew Trick528fad92010-12-23 05:42:20 +00001390
1391 // All candidates are delayed due to live physical reg dependencies.
1392 // Try backtracking, code duplication, or inserting cross class copies
1393 // to resolve it.
1394 for (unsigned i = 0, e = Interferences.size(); i != e; ++i) {
1395 SUnit *TrySU = Interferences[i];
Craig Topperb94011f2013-07-14 04:42:23 +00001396 SmallVectorImpl<unsigned> &LRegs = LRegsMap[TrySU];
Andrew Trick528fad92010-12-23 05:42:20 +00001397
1398 // Try unscheduling up to the point where it's safe to schedule
1399 // this node.
Craig Topperc0196b12014-04-14 00:51:57 +00001400 SUnit *BtSU = nullptr;
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001401 unsigned LiveCycle = UINT_MAX;
Andrew Trick528fad92010-12-23 05:42:20 +00001402 for (unsigned j = 0, ee = LRegs.size(); j != ee; ++j) {
1403 unsigned Reg = LRegs[j];
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001404 if (LiveRegGens[Reg]->getHeight() < LiveCycle) {
1405 BtSU = LiveRegGens[Reg];
1406 LiveCycle = BtSU->getHeight();
1407 }
Andrew Trick528fad92010-12-23 05:42:20 +00001408 }
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001409 if (!WillCreateCycle(TrySU, BtSU)) {
Andrew Trick7cf43612013-02-25 19:11:48 +00001410 // BacktrackBottomUp mutates Interferences!
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001411 BacktrackBottomUp(TrySU, BtSU);
Andrew Trick528fad92010-12-23 05:42:20 +00001412
1413 // Force the current node to be scheduled before the node that
1414 // requires the physical reg dep.
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001415 if (BtSU->isAvailable) {
1416 BtSU->isAvailable = false;
1417 if (!BtSU->isPending)
1418 AvailableQueue->remove(BtSU);
Andrew Trick528fad92010-12-23 05:42:20 +00001419 }
Andrew Trick7cf43612013-02-25 19:11:48 +00001420 DEBUG(dbgs() << "ARTIFICIAL edge from SU(" << BtSU->NodeNum << ") to SU("
1421 << TrySU->NodeNum << ")\n");
Andrew Trickbaeaabb2012-11-06 03:13:46 +00001422 AddPred(TrySU, SDep(BtSU, SDep::Artificial));
Andrew Trick528fad92010-12-23 05:42:20 +00001423
1424 // If one or more successors has been unscheduled, then the current
Andrew Trick7cf43612013-02-25 19:11:48 +00001425 // node is no longer available.
1426 if (!TrySU->isAvailable)
Andrew Trick528fad92010-12-23 05:42:20 +00001427 CurSU = AvailableQueue->pop();
Andrew Trick528fad92010-12-23 05:42:20 +00001428 else {
Andrew Trick7cf43612013-02-25 19:11:48 +00001429 AvailableQueue->remove(TrySU);
Andrew Trick528fad92010-12-23 05:42:20 +00001430 CurSU = TrySU;
Andrew Trick528fad92010-12-23 05:42:20 +00001431 }
Andrew Trick7cf43612013-02-25 19:11:48 +00001432 // Interferences has been mutated. We must break.
Andrew Trick528fad92010-12-23 05:42:20 +00001433 break;
1434 }
1435 }
1436
1437 if (!CurSU) {
1438 // Can't backtrack. If it's too expensive to copy the value, then try
1439 // duplicate the nodes that produces these "too expensive to copy"
1440 // values to break the dependency. In case even that doesn't work,
1441 // insert cross class copies.
1442 // If it's not too expensive, i.e. cost != -1, issue copies.
1443 SUnit *TrySU = Interferences[0];
Craig Topperb94011f2013-07-14 04:42:23 +00001444 SmallVectorImpl<unsigned> &LRegs = LRegsMap[TrySU];
Andrew Trick528fad92010-12-23 05:42:20 +00001445 assert(LRegs.size() == 1 && "Can't handle this yet!");
1446 unsigned Reg = LRegs[0];
1447 SUnit *LRDef = LiveRegDefs[Reg];
Craig Topper7f416c82014-11-16 21:17:18 +00001448 MVT VT = getPhysicalRegisterVT(LRDef->getNode(), Reg, TII);
Andrew Trick528fad92010-12-23 05:42:20 +00001449 const TargetRegisterClass *RC =
1450 TRI->getMinimalPhysRegClass(Reg, VT);
1451 const TargetRegisterClass *DestRC = TRI->getCrossCopyRegClass(RC);
1452
Evan Chengb4c6a342011-03-10 00:16:32 +00001453 // If cross copy register class is the same as RC, then it must be possible
1454 // copy the value directly. Do not try duplicate the def.
1455 // If cross copy register class is not the same as RC, then it's possible to
1456 // copy the value but it require cross register class copies and it is
1457 // expensive.
1458 // If cross copy register class is null, then it's not possible to copy
1459 // the value at all.
Craig Topperc0196b12014-04-14 00:51:57 +00001460 SUnit *NewDef = nullptr;
Evan Chengb4c6a342011-03-10 00:16:32 +00001461 if (DestRC != RC) {
Andrew Trick528fad92010-12-23 05:42:20 +00001462 NewDef = CopyAndMoveSuccessors(LRDef);
Evan Chengb4c6a342011-03-10 00:16:32 +00001463 if (!DestRC && !NewDef)
1464 report_fatal_error("Can't handle live physical register dependency!");
1465 }
Andrew Trick528fad92010-12-23 05:42:20 +00001466 if (!NewDef) {
1467 // Issue copies, these can be expensive cross register class copies.
1468 SmallVector<SUnit*, 2> Copies;
1469 InsertCopiesAndMoveSuccs(LRDef, Reg, DestRC, RC, Copies);
1470 DEBUG(dbgs() << " Adding an edge from SU #" << TrySU->NodeNum
1471 << " to SU #" << Copies.front()->NodeNum << "\n");
Andrew Trickbaeaabb2012-11-06 03:13:46 +00001472 AddPred(TrySU, SDep(Copies.front(), SDep::Artificial));
Andrew Trick528fad92010-12-23 05:42:20 +00001473 NewDef = Copies.back();
1474 }
1475
1476 DEBUG(dbgs() << " Adding an edge from SU #" << NewDef->NodeNum
1477 << " to SU #" << TrySU->NodeNum << "\n");
1478 LiveRegDefs[Reg] = NewDef;
Andrew Trickbaeaabb2012-11-06 03:13:46 +00001479 AddPred(NewDef, SDep(TrySU, SDep::Artificial));
Andrew Trick528fad92010-12-23 05:42:20 +00001480 TrySU->isAvailable = false;
1481 CurSU = NewDef;
1482 }
Andrew Trick528fad92010-12-23 05:42:20 +00001483 assert(CurSU && "Unable to resolve live physical register dependencies!");
Andrew Trick528fad92010-12-23 05:42:20 +00001484 return CurSU;
1485}
Evan Cheng1ec79b42007-09-27 07:09:03 +00001486
Evan Chengd38c22b2006-05-11 23:55:42 +00001487/// ListScheduleBottomUp - The main loop of list scheduling for bottom-up
1488/// schedulers.
1489void ScheduleDAGRRList::ListScheduleBottomUp() {
Dan Gohmanb9543432009-02-10 23:27:53 +00001490 // Release any predecessors of the special Exit node.
Andrew Tricka52f3252010-12-23 04:16:14 +00001491 ReleasePredecessors(&ExitSU);
Dan Gohmanb9543432009-02-10 23:27:53 +00001492
Evan Chengd38c22b2006-05-11 23:55:42 +00001493 // Add root to Available queue.
Dan Gohman4370f262008-04-15 01:22:18 +00001494 if (!SUnits.empty()) {
Dan Gohman5a390b92008-11-13 21:21:28 +00001495 SUnit *RootSU = &SUnits[DAG->getRoot().getNode()->getNodeId()];
Dan Gohman4370f262008-04-15 01:22:18 +00001496 assert(RootSU->Succs.empty() && "Graph root shouldn't have successors!");
1497 RootSU->isAvailable = true;
1498 AvailableQueue->push(RootSU);
1499 }
Evan Chengd38c22b2006-05-11 23:55:42 +00001500
1501 // While Available queue is not empty, grab the node with the highest
Dan Gohman54a187e2007-08-20 19:28:38 +00001502 // priority. If it is not ready put it back. Schedule the node.
Dan Gohmane6e13482008-06-21 15:52:51 +00001503 Sequence.reserve(SUnits.size());
Andrew Trick7cf43612013-02-25 19:11:48 +00001504 while (!AvailableQueue->empty() || !Interferences.empty()) {
Andrew Trickb53a00d2011-04-13 00:38:32 +00001505 DEBUG(dbgs() << "\nExamining Available:\n";
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001506 AvailableQueue->dump(this));
1507
Andrew Trick528fad92010-12-23 05:42:20 +00001508 // Pick the best node to schedule taking all constraints into
1509 // consideration.
1510 SUnit *SU = PickNodeToScheduleBottomUp();
Evan Cheng1ec79b42007-09-27 07:09:03 +00001511
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001512 AdvancePastStalls(SU);
Evan Cheng1ec79b42007-09-27 07:09:03 +00001513
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001514 ScheduleNodeBottomUp(SU);
1515
1516 while (AvailableQueue->empty() && !PendingQueue.empty()) {
1517 // Advance the cycle to free resources. Skip ahead to the next ready SU.
1518 assert(MinAvailableCycle < UINT_MAX && "MinAvailableCycle uninitialized");
1519 AdvanceToCycle(std::max(CurCycle + 1, MinAvailableCycle));
1520 }
Evan Chengd38c22b2006-05-11 23:55:42 +00001521 }
1522
Evan Chengd38c22b2006-05-11 23:55:42 +00001523 // Reverse the order if it is bottom up.
1524 std::reverse(Sequence.begin(), Sequence.end());
Andrew Trick2085a962010-12-21 22:25:04 +00001525
Evan Chengd38c22b2006-05-11 23:55:42 +00001526#ifndef NDEBUG
Andrew Trick46a58662012-03-07 05:21:36 +00001527 VerifyScheduledSequence(/*isBottomUp=*/true);
Evan Chengd38c22b2006-05-11 23:55:42 +00001528#endif
1529}
1530
1531//===----------------------------------------------------------------------===//
Andrew Trick9ccce772011-01-14 21:11:41 +00001532// RegReductionPriorityQueue Definition
Evan Chengd38c22b2006-05-11 23:55:42 +00001533//===----------------------------------------------------------------------===//
1534//
1535// This is a SchedulingPriorityQueue that schedules using Sethi Ullman numbers
1536// to reduce register pressure.
Andrew Trick2085a962010-12-21 22:25:04 +00001537//
Evan Chengd38c22b2006-05-11 23:55:42 +00001538namespace {
Andrew Trick9ccce772011-01-14 21:11:41 +00001539class RegReductionPQBase;
Andrew Trick2085a962010-12-21 22:25:04 +00001540
Andrew Trick9ccce772011-01-14 21:11:41 +00001541struct queue_sort : public std::binary_function<SUnit*, SUnit*, bool> {
1542 bool isReady(SUnit* SU, unsigned CurCycle) const { return true; }
1543};
1544
Andrew Trick3013b6a2011-06-15 17:16:12 +00001545#ifndef NDEBUG
1546template<class SF>
1547struct reverse_sort : public queue_sort {
1548 SF &SortFunc;
1549 reverse_sort(SF &sf) : SortFunc(sf) {}
Andrew Trick3013b6a2011-06-15 17:16:12 +00001550
1551 bool operator()(SUnit* left, SUnit* right) const {
1552 // reverse left/right rather than simply !SortFunc(left, right)
1553 // to expose different paths in the comparison logic.
1554 return SortFunc(right, left);
1555 }
1556};
1557#endif // NDEBUG
1558
Andrew Trick9ccce772011-01-14 21:11:41 +00001559/// bu_ls_rr_sort - Priority function for bottom up register pressure
1560// reduction scheduler.
1561struct bu_ls_rr_sort : public queue_sort {
1562 enum {
1563 IsBottomUp = true,
1564 HasReadyFilter = false
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001565 };
1566
Andrew Trick9ccce772011-01-14 21:11:41 +00001567 RegReductionPQBase *SPQ;
1568 bu_ls_rr_sort(RegReductionPQBase *spq) : SPQ(spq) {}
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001569
Andrew Trick9ccce772011-01-14 21:11:41 +00001570 bool operator()(SUnit* left, SUnit* right) const;
1571};
Andrew Trick2085a962010-12-21 22:25:04 +00001572
Andrew Trick9ccce772011-01-14 21:11:41 +00001573// src_ls_rr_sort - Priority function for source order scheduler.
1574struct src_ls_rr_sort : public queue_sort {
1575 enum {
1576 IsBottomUp = true,
1577 HasReadyFilter = false
Evan Chengd38c22b2006-05-11 23:55:42 +00001578 };
Bill Wendling8cbc25d2010-01-23 10:26:57 +00001579
Andrew Trick9ccce772011-01-14 21:11:41 +00001580 RegReductionPQBase *SPQ;
1581 src_ls_rr_sort(RegReductionPQBase *spq)
1582 : SPQ(spq) {}
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001583
Andrew Trick9ccce772011-01-14 21:11:41 +00001584 bool operator()(SUnit* left, SUnit* right) const;
1585};
Andrew Trick2085a962010-12-21 22:25:04 +00001586
Andrew Trick9ccce772011-01-14 21:11:41 +00001587// hybrid_ls_rr_sort - Priority function for hybrid scheduler.
1588struct hybrid_ls_rr_sort : public queue_sort {
1589 enum {
1590 IsBottomUp = true,
Andrew Trickc88b7ec2011-03-04 02:03:45 +00001591 HasReadyFilter = false
Bill Wendling8cbc25d2010-01-23 10:26:57 +00001592 };
Evan Chengbdd062d2010-05-20 06:13:19 +00001593
Andrew Trick9ccce772011-01-14 21:11:41 +00001594 RegReductionPQBase *SPQ;
1595 hybrid_ls_rr_sort(RegReductionPQBase *spq)
1596 : SPQ(spq) {}
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001597
Andrew Trick9ccce772011-01-14 21:11:41 +00001598 bool isReady(SUnit *SU, unsigned CurCycle) const;
Evan Chenga77f3d32010-07-21 06:09:07 +00001599
Andrew Trick9ccce772011-01-14 21:11:41 +00001600 bool operator()(SUnit* left, SUnit* right) const;
1601};
1602
1603// ilp_ls_rr_sort - Priority function for ILP (instruction level parallelism)
1604// scheduler.
1605struct ilp_ls_rr_sort : public queue_sort {
1606 enum {
1607 IsBottomUp = true,
Andrew Trickc88b7ec2011-03-04 02:03:45 +00001608 HasReadyFilter = false
Evan Chengbdd062d2010-05-20 06:13:19 +00001609 };
Evan Cheng37b740c2010-07-24 00:39:05 +00001610
Andrew Trick9ccce772011-01-14 21:11:41 +00001611 RegReductionPQBase *SPQ;
1612 ilp_ls_rr_sort(RegReductionPQBase *spq)
1613 : SPQ(spq) {}
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001614
Andrew Trick9ccce772011-01-14 21:11:41 +00001615 bool isReady(SUnit *SU, unsigned CurCycle) const;
Evan Cheng37b740c2010-07-24 00:39:05 +00001616
Andrew Trick9ccce772011-01-14 21:11:41 +00001617 bool operator()(SUnit* left, SUnit* right) const;
1618};
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001619
Andrew Trick9ccce772011-01-14 21:11:41 +00001620class RegReductionPQBase : public SchedulingPriorityQueue {
1621protected:
1622 std::vector<SUnit*> Queue;
1623 unsigned CurQueueId;
1624 bool TracksRegPressure;
Evan Cheng8ab58a22012-03-22 19:31:17 +00001625 bool SrcOrder;
Andrew Trick9ccce772011-01-14 21:11:41 +00001626
1627 // SUnits - The SUnits for the current graph.
1628 std::vector<SUnit> *SUnits;
1629
1630 MachineFunction &MF;
1631 const TargetInstrInfo *TII;
1632 const TargetRegisterInfo *TRI;
1633 const TargetLowering *TLI;
1634 ScheduleDAGRRList *scheduleDAG;
1635
1636 // SethiUllmanNumbers - The SethiUllman number for each node.
1637 std::vector<unsigned> SethiUllmanNumbers;
1638
1639 /// RegPressure - Tracking current reg pressure per register class.
1640 ///
1641 std::vector<unsigned> RegPressure;
1642
1643 /// RegLimit - Tracking the number of allocatable registers per register
1644 /// class.
1645 std::vector<unsigned> RegLimit;
1646
1647public:
1648 RegReductionPQBase(MachineFunction &mf,
1649 bool hasReadyFilter,
1650 bool tracksrp,
Evan Cheng8ab58a22012-03-22 19:31:17 +00001651 bool srcorder,
Andrew Trick9ccce772011-01-14 21:11:41 +00001652 const TargetInstrInfo *tii,
1653 const TargetRegisterInfo *tri,
1654 const TargetLowering *tli)
1655 : SchedulingPriorityQueue(hasReadyFilter),
Evan Cheng8ab58a22012-03-22 19:31:17 +00001656 CurQueueId(0), TracksRegPressure(tracksrp), SrcOrder(srcorder),
Craig Topperc0196b12014-04-14 00:51:57 +00001657 MF(mf), TII(tii), TRI(tri), TLI(tli), scheduleDAG(nullptr) {
Andrew Trick9ccce772011-01-14 21:11:41 +00001658 if (TracksRegPressure) {
1659 unsigned NumRC = TRI->getNumRegClasses();
1660 RegLimit.resize(NumRC);
1661 RegPressure.resize(NumRC);
1662 std::fill(RegLimit.begin(), RegLimit.end(), 0);
1663 std::fill(RegPressure.begin(), RegPressure.end(), 0);
1664 for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(),
1665 E = TRI->regclass_end(); I != E; ++I)
Cameron Zwarichdf616942011-03-07 21:56:36 +00001666 RegLimit[(*I)->getID()] = tri->getRegPressureLimit(*I, MF);
Andrew Trick9ccce772011-01-14 21:11:41 +00001667 }
1668 }
1669
1670 void setScheduleDAG(ScheduleDAGRRList *scheduleDag) {
1671 scheduleDAG = scheduleDag;
1672 }
1673
1674 ScheduleHazardRecognizer* getHazardRec() {
1675 return scheduleDAG->getHazardRec();
1676 }
1677
Craig Topper7b883b32014-03-08 06:31:39 +00001678 void initNodes(std::vector<SUnit> &sunits) override;
Andrew Trick9ccce772011-01-14 21:11:41 +00001679
Craig Topper7b883b32014-03-08 06:31:39 +00001680 void addNode(const SUnit *SU) override;
Andrew Trick9ccce772011-01-14 21:11:41 +00001681
Craig Topper7b883b32014-03-08 06:31:39 +00001682 void updateNode(const SUnit *SU) override;
Andrew Trick9ccce772011-01-14 21:11:41 +00001683
Craig Topper7b883b32014-03-08 06:31:39 +00001684 void releaseState() override {
Craig Topperc0196b12014-04-14 00:51:57 +00001685 SUnits = nullptr;
Andrew Trick9ccce772011-01-14 21:11:41 +00001686 SethiUllmanNumbers.clear();
1687 std::fill(RegPressure.begin(), RegPressure.end(), 0);
1688 }
1689
1690 unsigned getNodePriority(const SUnit *SU) const;
1691
1692 unsigned getNodeOrdering(const SUnit *SU) const {
Andrew Trick3bd8b7a2011-03-25 06:40:55 +00001693 if (!SU->getNode()) return 0;
1694
Andrew Tricke2431c62013-05-25 03:08:10 +00001695 return SU->getNode()->getIROrder();
Andrew Trick9ccce772011-01-14 21:11:41 +00001696 }
1697
Craig Topper7b883b32014-03-08 06:31:39 +00001698 bool empty() const override { return Queue.empty(); }
Andrew Trick9ccce772011-01-14 21:11:41 +00001699
Craig Topper7b883b32014-03-08 06:31:39 +00001700 void push(SUnit *U) override {
Andrew Trick9ccce772011-01-14 21:11:41 +00001701 assert(!U->NodeQueueId && "Node in the queue already");
1702 U->NodeQueueId = ++CurQueueId;
1703 Queue.push_back(U);
1704 }
1705
Craig Topper7b883b32014-03-08 06:31:39 +00001706 void remove(SUnit *SU) override {
Andrew Trick9ccce772011-01-14 21:11:41 +00001707 assert(!Queue.empty() && "Queue is empty!");
1708 assert(SU->NodeQueueId != 0 && "Not in queue!");
1709 std::vector<SUnit *>::iterator I = std::find(Queue.begin(), Queue.end(),
1710 SU);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001711 if (I != std::prev(Queue.end()))
Andrew Trick9ccce772011-01-14 21:11:41 +00001712 std::swap(*I, Queue.back());
1713 Queue.pop_back();
1714 SU->NodeQueueId = 0;
1715 }
1716
Craig Topper7b883b32014-03-08 06:31:39 +00001717 bool tracksRegPressure() const override { return TracksRegPressure; }
Andrew Trickd0548ae2011-02-04 03:18:17 +00001718
Andrew Trick9ccce772011-01-14 21:11:41 +00001719 void dumpRegPressure() const;
1720
1721 bool HighRegPressure(const SUnit *SU) const;
1722
Andrew Trick641e2d42011-03-05 08:00:22 +00001723 bool MayReduceRegPressure(SUnit *SU) const;
1724
1725 int RegPressureDiff(SUnit *SU, unsigned &LiveUses) const;
Andrew Trick9ccce772011-01-14 21:11:41 +00001726
Craig Topper7b883b32014-03-08 06:31:39 +00001727 void scheduledNode(SUnit *SU) override;
Andrew Trick9ccce772011-01-14 21:11:41 +00001728
Craig Topper7b883b32014-03-08 06:31:39 +00001729 void unscheduledNode(SUnit *SU) override;
Andrew Trick9ccce772011-01-14 21:11:41 +00001730
1731protected:
1732 bool canClobber(const SUnit *SU, const SUnit *Op);
Duncan Sands635e4ef2011-11-09 14:20:48 +00001733 void AddPseudoTwoAddrDeps();
Andrew Trick9ccce772011-01-14 21:11:41 +00001734 void PrescheduleNodesWithMultipleUses();
1735 void CalculateSethiUllmanNumbers();
1736};
1737
1738template<class SF>
Andrew Trick3013b6a2011-06-15 17:16:12 +00001739static SUnit *popFromQueueImpl(std::vector<SUnit*> &Q, SF &Picker) {
1740 std::vector<SUnit *>::iterator Best = Q.begin();
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001741 for (std::vector<SUnit *>::iterator I = std::next(Q.begin()),
Andrew Trick3013b6a2011-06-15 17:16:12 +00001742 E = Q.end(); I != E; ++I)
1743 if (Picker(*Best, *I))
1744 Best = I;
1745 SUnit *V = *Best;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001746 if (Best != std::prev(Q.end()))
Andrew Trick3013b6a2011-06-15 17:16:12 +00001747 std::swap(*Best, Q.back());
1748 Q.pop_back();
1749 return V;
1750}
Andrew Trick9ccce772011-01-14 21:11:41 +00001751
Andrew Trick3013b6a2011-06-15 17:16:12 +00001752template<class SF>
1753SUnit *popFromQueue(std::vector<SUnit*> &Q, SF &Picker, ScheduleDAG *DAG) {
1754#ifndef NDEBUG
1755 if (DAG->StressSched) {
1756 reverse_sort<SF> RPicker(Picker);
1757 return popFromQueueImpl(Q, RPicker);
1758 }
1759#endif
1760 (void)DAG;
1761 return popFromQueueImpl(Q, Picker);
1762}
1763
1764template<class SF>
1765class RegReductionPriorityQueue : public RegReductionPQBase {
Andrew Trick9ccce772011-01-14 21:11:41 +00001766 SF Picker;
1767
1768public:
1769 RegReductionPriorityQueue(MachineFunction &mf,
1770 bool tracksrp,
Evan Cheng8ab58a22012-03-22 19:31:17 +00001771 bool srcorder,
Andrew Trick9ccce772011-01-14 21:11:41 +00001772 const TargetInstrInfo *tii,
1773 const TargetRegisterInfo *tri,
1774 const TargetLowering *tli)
Evan Cheng8ab58a22012-03-22 19:31:17 +00001775 : RegReductionPQBase(mf, SF::HasReadyFilter, tracksrp, srcorder,
1776 tii, tri, tli),
Andrew Trick9ccce772011-01-14 21:11:41 +00001777 Picker(this) {}
1778
Craig Topper7b883b32014-03-08 06:31:39 +00001779 bool isBottomUp() const override { return SF::IsBottomUp; }
Andrew Trick9ccce772011-01-14 21:11:41 +00001780
Craig Topper7b883b32014-03-08 06:31:39 +00001781 bool isReady(SUnit *U) const override {
Andrew Trick9ccce772011-01-14 21:11:41 +00001782 return Picker.HasReadyFilter && Picker.isReady(U, getCurCycle());
1783 }
1784
Craig Topper7b883b32014-03-08 06:31:39 +00001785 SUnit *pop() override {
Craig Topperc0196b12014-04-14 00:51:57 +00001786 if (Queue.empty()) return nullptr;
Andrew Trick9ccce772011-01-14 21:11:41 +00001787
Andrew Trick3013b6a2011-06-15 17:16:12 +00001788 SUnit *V = popFromQueue(Queue, Picker, scheduleDAG);
Andrew Trick9ccce772011-01-14 21:11:41 +00001789 V->NodeQueueId = 0;
1790 return V;
1791 }
1792
Manman Ren19f49ac2012-09-11 22:23:19 +00001793#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Craig Topper9d74a5a2014-04-29 07:58:41 +00001794 void dump(ScheduleDAG *DAG) const override {
Andrew Trick9ccce772011-01-14 21:11:41 +00001795 // Emulate pop() without clobbering NodeQueueIds.
1796 std::vector<SUnit*> DumpQueue = Queue;
1797 SF DumpPicker = Picker;
1798 while (!DumpQueue.empty()) {
Andrew Trick3013b6a2011-06-15 17:16:12 +00001799 SUnit *SU = popFromQueue(DumpQueue, DumpPicker, scheduleDAG);
Dan Gohman90fb5522011-10-20 21:44:34 +00001800 dbgs() << "Height " << SU->getHeight() << ": ";
Andrew Trick9ccce772011-01-14 21:11:41 +00001801 SU->dump(DAG);
1802 }
1803 }
Manman Ren742534c2012-09-06 19:06:06 +00001804#endif
Andrew Trick9ccce772011-01-14 21:11:41 +00001805};
1806
1807typedef RegReductionPriorityQueue<bu_ls_rr_sort>
1808BURegReductionPriorityQueue;
1809
Andrew Trick9ccce772011-01-14 21:11:41 +00001810typedef RegReductionPriorityQueue<src_ls_rr_sort>
1811SrcRegReductionPriorityQueue;
1812
1813typedef RegReductionPriorityQueue<hybrid_ls_rr_sort>
1814HybridBURRPriorityQueue;
1815
1816typedef RegReductionPriorityQueue<ilp_ls_rr_sort>
1817ILPBURRPriorityQueue;
1818} // end anonymous namespace
1819
1820//===----------------------------------------------------------------------===//
1821// Static Node Priority for Register Pressure Reduction
1822//===----------------------------------------------------------------------===//
Evan Chengd38c22b2006-05-11 23:55:42 +00001823
Andrew Trickbfbd9722011-04-14 05:15:06 +00001824// Check for special nodes that bypass scheduling heuristics.
1825// Currently this pushes TokenFactor nodes down, but may be used for other
1826// pseudo-ops as well.
1827//
1828// Return -1 to schedule right above left, 1 for left above right.
1829// Return 0 if no bias exists.
1830static int checkSpecialNodes(const SUnit *left, const SUnit *right) {
1831 bool LSchedLow = left->isScheduleLow;
1832 bool RSchedLow = right->isScheduleLow;
1833 if (LSchedLow != RSchedLow)
1834 return LSchedLow < RSchedLow ? 1 : -1;
1835 return 0;
1836}
1837
Dan Gohman186f65d2008-11-20 03:30:37 +00001838/// CalcNodeSethiUllmanNumber - Compute Sethi Ullman number.
1839/// Smaller number is the higher priority.
Evan Cheng7e4abde2008-07-02 09:23:51 +00001840static unsigned
Dan Gohman186f65d2008-11-20 03:30:37 +00001841CalcNodeSethiUllmanNumber(const SUnit *SU, std::vector<unsigned> &SUNumbers) {
Evan Cheng7e4abde2008-07-02 09:23:51 +00001842 unsigned &SethiUllmanNumber = SUNumbers[SU->NodeNum];
1843 if (SethiUllmanNumber != 0)
1844 return SethiUllmanNumber;
1845
1846 unsigned Extra = 0;
1847 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
1848 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00001849 if (I->isCtrl()) continue; // ignore chain preds
1850 SUnit *PredSU = I->getSUnit();
Dan Gohman186f65d2008-11-20 03:30:37 +00001851 unsigned PredSethiUllman = CalcNodeSethiUllmanNumber(PredSU, SUNumbers);
Evan Cheng7e4abde2008-07-02 09:23:51 +00001852 if (PredSethiUllman > SethiUllmanNumber) {
1853 SethiUllmanNumber = PredSethiUllman;
1854 Extra = 0;
Evan Cheng3a14efa2009-02-12 08:59:45 +00001855 } else if (PredSethiUllman == SethiUllmanNumber)
Evan Cheng7e4abde2008-07-02 09:23:51 +00001856 ++Extra;
1857 }
1858
1859 SethiUllmanNumber += Extra;
1860
1861 if (SethiUllmanNumber == 0)
1862 SethiUllmanNumber = 1;
Andrew Trick2085a962010-12-21 22:25:04 +00001863
Evan Cheng7e4abde2008-07-02 09:23:51 +00001864 return SethiUllmanNumber;
1865}
1866
Andrew Trick9ccce772011-01-14 21:11:41 +00001867/// CalculateSethiUllmanNumbers - Calculate Sethi-Ullman numbers of all
1868/// scheduling units.
1869void RegReductionPQBase::CalculateSethiUllmanNumbers() {
1870 SethiUllmanNumbers.assign(SUnits->size(), 0);
Andrew Trick10ffc2b2010-12-24 05:03:26 +00001871
Andrew Trick9ccce772011-01-14 21:11:41 +00001872 for (unsigned i = 0, e = SUnits->size(); i != e; ++i)
1873 CalcNodeSethiUllmanNumber(&(*SUnits)[i], SethiUllmanNumbers);
Evan Chengd38c22b2006-05-11 23:55:42 +00001874}
1875
Andrew Trick9ccce772011-01-14 21:11:41 +00001876void RegReductionPQBase::addNode(const SUnit *SU) {
1877 unsigned SUSize = SethiUllmanNumbers.size();
1878 if (SUnits->size() > SUSize)
1879 SethiUllmanNumbers.resize(SUSize*2, 0);
1880 CalcNodeSethiUllmanNumber(SU, SethiUllmanNumbers);
1881}
1882
1883void RegReductionPQBase::updateNode(const SUnit *SU) {
1884 SethiUllmanNumbers[SU->NodeNum] = 0;
1885 CalcNodeSethiUllmanNumber(SU, SethiUllmanNumbers);
1886}
1887
Andrew Trick2cd1f0b2011-01-20 06:21:59 +00001888// Lower priority means schedule further down. For bottom-up scheduling, lower
1889// priority SUs are scheduled before higher priority SUs.
Andrew Trick9ccce772011-01-14 21:11:41 +00001890unsigned RegReductionPQBase::getNodePriority(const SUnit *SU) const {
1891 assert(SU->NodeNum < SethiUllmanNumbers.size());
1892 unsigned Opc = SU->getNode() ? SU->getNode()->getOpcode() : 0;
1893 if (Opc == ISD::TokenFactor || Opc == ISD::CopyToReg)
1894 // CopyToReg should be close to its uses to facilitate coalescing and
1895 // avoid spilling.
1896 return 0;
Christian Koniged34d0e2013-03-20 15:43:00 +00001897 if (Opc == TargetOpcode::EXTRACT_SUBREG ||
1898 Opc == TargetOpcode::SUBREG_TO_REG ||
1899 Opc == TargetOpcode::INSERT_SUBREG)
1900 // EXTRACT_SUBREG, INSERT_SUBREG, and SUBREG_TO_REG nodes should be
1901 // close to their uses to facilitate coalescing.
1902 return 0;
Andrew Trick9ccce772011-01-14 21:11:41 +00001903 if (SU->NumSuccs == 0 && SU->NumPreds != 0)
1904 // If SU does not have a register use, i.e. it doesn't produce a value
1905 // that would be consumed (e.g. store), then it terminates a chain of
1906 // computation. Give it a large SethiUllman number so it will be
1907 // scheduled right before its predecessors that it doesn't lengthen
1908 // their live ranges.
1909 return 0xffff;
1910 if (SU->NumPreds == 0 && SU->NumSuccs != 0)
1911 // If SU does not have a register def, schedule it close to its uses
1912 // because it does not lengthen any live ranges.
1913 return 0;
Evan Cheng1355bbd2011-04-26 21:31:35 +00001914#if 1
Andrew Trick9ccce772011-01-14 21:11:41 +00001915 return SethiUllmanNumbers[SU->NodeNum];
Evan Cheng1355bbd2011-04-26 21:31:35 +00001916#else
1917 unsigned Priority = SethiUllmanNumbers[SU->NodeNum];
1918 if (SU->isCallOp) {
1919 // FIXME: This assumes all of the defs are used as call operands.
1920 int NP = (int)Priority - SU->getNode()->getNumValues();
1921 return (NP > 0) ? NP : 0;
1922 }
1923 return Priority;
1924#endif
Andrew Trick9ccce772011-01-14 21:11:41 +00001925}
1926
1927//===----------------------------------------------------------------------===//
1928// Register Pressure Tracking
1929//===----------------------------------------------------------------------===//
1930
1931void RegReductionPQBase::dumpRegPressure() const {
Manman Ren19f49ac2012-09-11 22:23:19 +00001932#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trick9ccce772011-01-14 21:11:41 +00001933 for (TargetRegisterInfo::regclass_iterator I = TRI->regclass_begin(),
1934 E = TRI->regclass_end(); I != E; ++I) {
1935 const TargetRegisterClass *RC = *I;
1936 unsigned Id = RC->getID();
1937 unsigned RP = RegPressure[Id];
1938 if (!RP) continue;
Craig Toppercf0444b2014-11-17 05:50:14 +00001939 DEBUG(dbgs() << TRI->getRegClassName(RC) << ": " << RP << " / "
1940 << RegLimit[Id] << '\n');
Andrew Trick9ccce772011-01-14 21:11:41 +00001941 }
Manman Ren742534c2012-09-06 19:06:06 +00001942#endif
Andrew Trick9ccce772011-01-14 21:11:41 +00001943}
1944
1945bool RegReductionPQBase::HighRegPressure(const SUnit *SU) const {
1946 if (!TLI)
1947 return false;
1948
1949 for (SUnit::const_pred_iterator I = SU->Preds.begin(),E = SU->Preds.end();
1950 I != E; ++I) {
1951 if (I->isCtrl())
1952 continue;
1953 SUnit *PredSU = I->getSUnit();
Andrew Trickd0548ae2011-02-04 03:18:17 +00001954 // NumRegDefsLeft is zero when enough uses of this node have been scheduled
1955 // to cover the number of registers defined (they are all live).
1956 if (PredSU->NumRegDefsLeft == 0) {
Andrew Trick2cd1f0b2011-01-20 06:21:59 +00001957 continue;
1958 }
Andrew Trickd0548ae2011-02-04 03:18:17 +00001959 for (ScheduleDAGSDNodes::RegDefIter RegDefPos(PredSU, scheduleDAG);
1960 RegDefPos.IsValid(); RegDefPos.Advance()) {
Owen Anderson96adc4a2011-06-15 23:35:18 +00001961 unsigned RCId, Cost;
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001962 GetCostForDef(RegDefPos, TLI, TII, TRI, RCId, Cost, MF);
Owen Anderson96adc4a2011-06-15 23:35:18 +00001963
Andrew Trick9ccce772011-01-14 21:11:41 +00001964 if ((RegPressure[RCId] + Cost) >= RegLimit[RCId])
1965 return true;
1966 }
1967 }
Andrew Trick9ccce772011-01-14 21:11:41 +00001968 return false;
1969}
1970
Andrew Trick641e2d42011-03-05 08:00:22 +00001971bool RegReductionPQBase::MayReduceRegPressure(SUnit *SU) const {
Andrew Trick9ccce772011-01-14 21:11:41 +00001972 const SDNode *N = SU->getNode();
1973
1974 if (!N->isMachineOpcode() || !SU->NumSuccs)
1975 return false;
1976
1977 unsigned NumDefs = TII->get(N->getMachineOpcode()).getNumDefs();
1978 for (unsigned i = 0; i != NumDefs; ++i) {
Patrik Hagglund05394352012-12-13 18:45:35 +00001979 MVT VT = N->getSimpleValueType(i);
Andrew Trick9ccce772011-01-14 21:11:41 +00001980 if (!N->hasAnyUseOfValue(i))
1981 continue;
1982 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
1983 if (RegPressure[RCId] >= RegLimit[RCId])
1984 return true;
1985 }
1986 return false;
1987}
1988
Andrew Trick641e2d42011-03-05 08:00:22 +00001989// Compute the register pressure contribution by this instruction by count up
1990// for uses that are not live and down for defs. Only count register classes
1991// that are already under high pressure. As a side effect, compute the number of
1992// uses of registers that are already live.
1993//
1994// FIXME: This encompasses the logic in HighRegPressure and MayReduceRegPressure
1995// so could probably be factored.
1996int RegReductionPQBase::RegPressureDiff(SUnit *SU, unsigned &LiveUses) const {
1997 LiveUses = 0;
1998 int PDiff = 0;
1999 for (SUnit::const_pred_iterator I = SU->Preds.begin(),E = SU->Preds.end();
2000 I != E; ++I) {
2001 if (I->isCtrl())
2002 continue;
2003 SUnit *PredSU = I->getSUnit();
2004 // NumRegDefsLeft is zero when enough uses of this node have been scheduled
2005 // to cover the number of registers defined (they are all live).
2006 if (PredSU->NumRegDefsLeft == 0) {
2007 if (PredSU->getNode()->isMachineOpcode())
2008 ++LiveUses;
2009 continue;
2010 }
2011 for (ScheduleDAGSDNodes::RegDefIter RegDefPos(PredSU, scheduleDAG);
2012 RegDefPos.IsValid(); RegDefPos.Advance()) {
Patrik Hagglund05394352012-12-13 18:45:35 +00002013 MVT VT = RegDefPos.GetValue();
Andrew Trick641e2d42011-03-05 08:00:22 +00002014 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
2015 if (RegPressure[RCId] >= RegLimit[RCId])
2016 ++PDiff;
2017 }
2018 }
2019 const SDNode *N = SU->getNode();
2020
Eric Christopher7238cba2011-03-08 19:35:47 +00002021 if (!N || !N->isMachineOpcode() || !SU->NumSuccs)
Andrew Trick641e2d42011-03-05 08:00:22 +00002022 return PDiff;
2023
2024 unsigned NumDefs = TII->get(N->getMachineOpcode()).getNumDefs();
2025 for (unsigned i = 0; i != NumDefs; ++i) {
Patrik Hagglund05394352012-12-13 18:45:35 +00002026 MVT VT = N->getSimpleValueType(i);
Andrew Trick641e2d42011-03-05 08:00:22 +00002027 if (!N->hasAnyUseOfValue(i))
2028 continue;
2029 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
2030 if (RegPressure[RCId] >= RegLimit[RCId])
2031 --PDiff;
2032 }
2033 return PDiff;
2034}
2035
Andrew Trick52226d42012-03-07 23:00:49 +00002036void RegReductionPQBase::scheduledNode(SUnit *SU) {
Andrew Trick9ccce772011-01-14 21:11:41 +00002037 if (!TracksRegPressure)
2038 return;
2039
Eric Christopher7238cba2011-03-08 19:35:47 +00002040 if (!SU->getNode())
2041 return;
Andrew Tricka8846e02011-03-23 20:40:18 +00002042
Andrew Trick9ccce772011-01-14 21:11:41 +00002043 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
2044 I != E; ++I) {
2045 if (I->isCtrl())
2046 continue;
2047 SUnit *PredSU = I->getSUnit();
Andrew Trickd0548ae2011-02-04 03:18:17 +00002048 // NumRegDefsLeft is zero when enough uses of this node have been scheduled
2049 // to cover the number of registers defined (they are all live).
2050 if (PredSU->NumRegDefsLeft == 0) {
Andrew Trick9ccce772011-01-14 21:11:41 +00002051 continue;
2052 }
Andrew Trickd0548ae2011-02-04 03:18:17 +00002053 // FIXME: The ScheduleDAG currently loses information about which of a
2054 // node's values is consumed by each dependence. Consequently, if the node
2055 // defines multiple register classes, we don't know which to pressurize
2056 // here. Instead the following loop consumes the register defs in an
2057 // arbitrary order. At least it handles the common case of clustered loads
2058 // to the same class. For precise liveness, each SDep needs to indicate the
2059 // result number. But that tightly couples the ScheduleDAG with the
2060 // SelectionDAG making updates tricky. A simpler hack would be to attach a
2061 // value type or register class to SDep.
2062 //
2063 // The most important aspect of register tracking is balancing the increase
2064 // here with the reduction further below. Note that this SU may use multiple
2065 // defs in PredSU. The can't be determined here, but we've already
2066 // compensated by reducing NumRegDefsLeft in PredSU during
2067 // ScheduleDAGSDNodes::AddSchedEdges.
2068 --PredSU->NumRegDefsLeft;
2069 unsigned SkipRegDefs = PredSU->NumRegDefsLeft;
2070 for (ScheduleDAGSDNodes::RegDefIter RegDefPos(PredSU, scheduleDAG);
2071 RegDefPos.IsValid(); RegDefPos.Advance(), --SkipRegDefs) {
2072 if (SkipRegDefs)
Andrew Trick9ccce772011-01-14 21:11:41 +00002073 continue;
Owen Anderson96adc4a2011-06-15 23:35:18 +00002074
2075 unsigned RCId, Cost;
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00002076 GetCostForDef(RegDefPos, TLI, TII, TRI, RCId, Cost, MF);
Owen Anderson96adc4a2011-06-15 23:35:18 +00002077 RegPressure[RCId] += Cost;
Andrew Trickd0548ae2011-02-04 03:18:17 +00002078 break;
Andrew Trick9ccce772011-01-14 21:11:41 +00002079 }
2080 }
2081
Andrew Trickd0548ae2011-02-04 03:18:17 +00002082 // We should have this assert, but there may be dead SDNodes that never
2083 // materialize as SUnits, so they don't appear to generate liveness.
2084 //assert(SU->NumRegDefsLeft == 0 && "not all regdefs have scheduled uses");
2085 int SkipRegDefs = (int)SU->NumRegDefsLeft;
2086 for (ScheduleDAGSDNodes::RegDefIter RegDefPos(SU, scheduleDAG);
2087 RegDefPos.IsValid(); RegDefPos.Advance(), --SkipRegDefs) {
2088 if (SkipRegDefs > 0)
2089 continue;
Owen Anderson96adc4a2011-06-15 23:35:18 +00002090 unsigned RCId, Cost;
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00002091 GetCostForDef(RegDefPos, TLI, TII, TRI, RCId, Cost, MF);
Owen Anderson96adc4a2011-06-15 23:35:18 +00002092 if (RegPressure[RCId] < Cost) {
Andrew Trickd0548ae2011-02-04 03:18:17 +00002093 // Register pressure tracking is imprecise. This can happen. But we try
2094 // hard not to let it happen because it likely results in poor scheduling.
2095 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") has too many regdefs\n");
2096 RegPressure[RCId] = 0;
2097 }
2098 else {
Owen Anderson96adc4a2011-06-15 23:35:18 +00002099 RegPressure[RCId] -= Cost;
Andrew Trick9ccce772011-01-14 21:11:41 +00002100 }
2101 }
Andrew Trick9ccce772011-01-14 21:11:41 +00002102 dumpRegPressure();
2103}
2104
Andrew Trick52226d42012-03-07 23:00:49 +00002105void RegReductionPQBase::unscheduledNode(SUnit *SU) {
Andrew Trick9ccce772011-01-14 21:11:41 +00002106 if (!TracksRegPressure)
2107 return;
2108
2109 const SDNode *N = SU->getNode();
Eric Christopher7238cba2011-03-08 19:35:47 +00002110 if (!N) return;
Andrew Tricka8846e02011-03-23 20:40:18 +00002111
Andrew Trick9ccce772011-01-14 21:11:41 +00002112 if (!N->isMachineOpcode()) {
2113 if (N->getOpcode() != ISD::CopyToReg)
2114 return;
2115 } else {
2116 unsigned Opc = N->getMachineOpcode();
2117 if (Opc == TargetOpcode::EXTRACT_SUBREG ||
2118 Opc == TargetOpcode::INSERT_SUBREG ||
2119 Opc == TargetOpcode::SUBREG_TO_REG ||
2120 Opc == TargetOpcode::REG_SEQUENCE ||
2121 Opc == TargetOpcode::IMPLICIT_DEF)
2122 return;
2123 }
2124
2125 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
2126 I != E; ++I) {
2127 if (I->isCtrl())
2128 continue;
2129 SUnit *PredSU = I->getSUnit();
Andrew Trick2cd1f0b2011-01-20 06:21:59 +00002130 // NumSuccsLeft counts all deps. Don't compare it with NumSuccs which only
2131 // counts data deps.
2132 if (PredSU->NumSuccsLeft != PredSU->Succs.size())
Andrew Trick9ccce772011-01-14 21:11:41 +00002133 continue;
2134 const SDNode *PN = PredSU->getNode();
2135 if (!PN->isMachineOpcode()) {
2136 if (PN->getOpcode() == ISD::CopyFromReg) {
Patrik Hagglund05394352012-12-13 18:45:35 +00002137 MVT VT = PN->getSimpleValueType(0);
Andrew Trick9ccce772011-01-14 21:11:41 +00002138 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
2139 RegPressure[RCId] += TLI->getRepRegClassCostFor(VT);
2140 }
2141 continue;
2142 }
2143 unsigned POpc = PN->getMachineOpcode();
2144 if (POpc == TargetOpcode::IMPLICIT_DEF)
2145 continue;
Andrew Trick31f25bc2011-06-27 18:01:20 +00002146 if (POpc == TargetOpcode::EXTRACT_SUBREG ||
2147 POpc == TargetOpcode::INSERT_SUBREG ||
2148 POpc == TargetOpcode::SUBREG_TO_REG) {
Patrik Hagglund05394352012-12-13 18:45:35 +00002149 MVT VT = PN->getSimpleValueType(0);
Andrew Trick9ccce772011-01-14 21:11:41 +00002150 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
2151 RegPressure[RCId] += TLI->getRepRegClassCostFor(VT);
2152 continue;
2153 }
2154 unsigned NumDefs = TII->get(PN->getMachineOpcode()).getNumDefs();
2155 for (unsigned i = 0; i != NumDefs; ++i) {
Patrik Hagglund05394352012-12-13 18:45:35 +00002156 MVT VT = PN->getSimpleValueType(i);
Andrew Trick9ccce772011-01-14 21:11:41 +00002157 if (!PN->hasAnyUseOfValue(i))
2158 continue;
2159 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
2160 if (RegPressure[RCId] < TLI->getRepRegClassCostFor(VT))
2161 // Register pressure tracking is imprecise. This can happen.
2162 RegPressure[RCId] = 0;
2163 else
2164 RegPressure[RCId] -= TLI->getRepRegClassCostFor(VT);
2165 }
2166 }
2167
2168 // Check for isMachineOpcode() as PrescheduleNodesWithMultipleUses()
2169 // may transfer data dependencies to CopyToReg.
2170 if (SU->NumSuccs && N->isMachineOpcode()) {
2171 unsigned NumDefs = TII->get(N->getMachineOpcode()).getNumDefs();
2172 for (unsigned i = NumDefs, e = N->getNumValues(); i != e; ++i) {
Patrik Hagglund05394352012-12-13 18:45:35 +00002173 MVT VT = N->getSimpleValueType(i);
Andrew Trick9ccce772011-01-14 21:11:41 +00002174 if (VT == MVT::Glue || VT == MVT::Other)
2175 continue;
2176 if (!N->hasAnyUseOfValue(i))
2177 continue;
2178 unsigned RCId = TLI->getRepRegClassFor(VT)->getID();
2179 RegPressure[RCId] += TLI->getRepRegClassCostFor(VT);
2180 }
2181 }
2182
2183 dumpRegPressure();
2184}
2185
2186//===----------------------------------------------------------------------===//
2187// Dynamic Node Priority for Register Pressure Reduction
2188//===----------------------------------------------------------------------===//
2189
Evan Chengb9e3db62007-03-14 22:43:40 +00002190/// closestSucc - Returns the scheduled cycle of the successor which is
Dan Gohmana19c6622009-03-12 23:55:10 +00002191/// closest to the current cycle.
Evan Cheng28748552007-03-13 23:25:11 +00002192static unsigned closestSucc(const SUnit *SU) {
Dan Gohmandddc1ac2008-12-16 03:25:46 +00002193 unsigned MaxHeight = 0;
Evan Cheng28748552007-03-13 23:25:11 +00002194 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
Evan Chengb9e3db62007-03-14 22:43:40 +00002195 I != E; ++I) {
Evan Chengce3bbe52009-02-10 08:30:11 +00002196 if (I->isCtrl()) continue; // ignore chain succs
Dan Gohmandddc1ac2008-12-16 03:25:46 +00002197 unsigned Height = I->getSUnit()->getHeight();
Evan Chengb9e3db62007-03-14 22:43:40 +00002198 // If there are bunch of CopyToRegs stacked up, they should be considered
2199 // to be at the same position.
Dan Gohman2d170892008-12-09 22:54:47 +00002200 if (I->getSUnit()->getNode() &&
2201 I->getSUnit()->getNode()->getOpcode() == ISD::CopyToReg)
Dan Gohmandddc1ac2008-12-16 03:25:46 +00002202 Height = closestSucc(I->getSUnit())+1;
2203 if (Height > MaxHeight)
2204 MaxHeight = Height;
Evan Chengb9e3db62007-03-14 22:43:40 +00002205 }
Dan Gohmandddc1ac2008-12-16 03:25:46 +00002206 return MaxHeight;
Evan Cheng28748552007-03-13 23:25:11 +00002207}
2208
Evan Cheng61bc51e2007-12-20 02:22:36 +00002209/// calcMaxScratches - Returns an cost estimate of the worse case requirement
Evan Cheng3a14efa2009-02-12 08:59:45 +00002210/// for scratch registers, i.e. number of data dependencies.
Evan Cheng61bc51e2007-12-20 02:22:36 +00002211static unsigned calcMaxScratches(const SUnit *SU) {
2212 unsigned Scratches = 0;
2213 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Evan Chengb5704992009-02-12 09:52:13 +00002214 I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00002215 if (I->isCtrl()) continue; // ignore chain preds
Evan Chengb5704992009-02-12 09:52:13 +00002216 Scratches++;
2217 }
Evan Cheng61bc51e2007-12-20 02:22:36 +00002218 return Scratches;
2219}
2220
Andrew Trickb53a00d2011-04-13 00:38:32 +00002221/// hasOnlyLiveInOpers - Return true if SU has only value predecessors that are
2222/// CopyFromReg from a virtual register.
2223static bool hasOnlyLiveInOpers(const SUnit *SU) {
2224 bool RetVal = false;
2225 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
2226 I != E; ++I) {
2227 if (I->isCtrl()) continue;
2228 const SUnit *PredSU = I->getSUnit();
2229 if (PredSU->getNode() &&
2230 PredSU->getNode()->getOpcode() == ISD::CopyFromReg) {
2231 unsigned Reg =
2232 cast<RegisterSDNode>(PredSU->getNode()->getOperand(1))->getReg();
2233 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
2234 RetVal = true;
2235 continue;
2236 }
2237 }
2238 return false;
2239 }
2240 return RetVal;
2241}
2242
2243/// hasOnlyLiveOutUses - Return true if SU has only value successors that are
Evan Cheng6c1414f2010-10-29 18:09:28 +00002244/// CopyToReg to a virtual register. This SU def is probably a liveout and
2245/// it has no other use. It should be scheduled closer to the terminator.
2246static bool hasOnlyLiveOutUses(const SUnit *SU) {
2247 bool RetVal = false;
2248 for (SUnit::const_succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
2249 I != E; ++I) {
2250 if (I->isCtrl()) continue;
2251 const SUnit *SuccSU = I->getSUnit();
2252 if (SuccSU->getNode() && SuccSU->getNode()->getOpcode() == ISD::CopyToReg) {
2253 unsigned Reg =
2254 cast<RegisterSDNode>(SuccSU->getNode()->getOperand(1))->getReg();
2255 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
2256 RetVal = true;
2257 continue;
2258 }
2259 }
2260 return false;
2261 }
2262 return RetVal;
2263}
2264
Andrew Trickb53a00d2011-04-13 00:38:32 +00002265// Set isVRegCycle for a node with only live in opers and live out uses. Also
2266// set isVRegCycle for its CopyFromReg operands.
2267//
2268// This is only relevant for single-block loops, in which case the VRegCycle
2269// node is likely an induction variable in which the operand and target virtual
2270// registers should be coalesced (e.g. pre/post increment values). Setting the
2271// isVRegCycle flag helps the scheduler prioritize other uses of the same
2272// CopyFromReg so that this node becomes the virtual register "kill". This
2273// avoids interference between the values live in and out of the block and
2274// eliminates a copy inside the loop.
2275static void initVRegCycle(SUnit *SU) {
2276 if (DisableSchedVRegCycle)
2277 return;
2278
2279 if (!hasOnlyLiveInOpers(SU) || !hasOnlyLiveOutUses(SU))
2280 return;
2281
2282 DEBUG(dbgs() << "VRegCycle: SU(" << SU->NodeNum << ")\n");
2283
2284 SU->isVRegCycle = true;
2285
2286 for (SUnit::const_pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Andrew Trickc5dd24a2011-04-12 19:54:36 +00002287 I != E; ++I) {
Andrew Trickb53a00d2011-04-13 00:38:32 +00002288 if (I->isCtrl()) continue;
2289 I->getSUnit()->isVRegCycle = true;
Andrew Trickc5dd24a2011-04-12 19:54:36 +00002290 }
Andrew Trick1b60ad62011-04-12 20:14:07 +00002291}
2292
Andrew Trickb53a00d2011-04-13 00:38:32 +00002293// After scheduling the definition of a VRegCycle, clear the isVRegCycle flag of
2294// CopyFromReg operands. We should no longer penalize other uses of this VReg.
2295static void resetVRegCycle(SUnit *SU) {
2296 if (!SU->isVRegCycle)
2297 return;
2298
2299 for (SUnit::const_pred_iterator I = SU->Preds.begin(),E = SU->Preds.end();
2300 I != E; ++I) {
Andrew Trick1b60ad62011-04-12 20:14:07 +00002301 if (I->isCtrl()) continue; // ignore chain preds
Andrew Trickb53a00d2011-04-13 00:38:32 +00002302 SUnit *PredSU = I->getSUnit();
2303 if (PredSU->isVRegCycle) {
2304 assert(PredSU->getNode()->getOpcode() == ISD::CopyFromReg &&
2305 "VRegCycle def must be CopyFromReg");
2306 I->getSUnit()->isVRegCycle = 0;
2307 }
2308 }
2309}
2310
2311// Return true if this SUnit uses a CopyFromReg node marked as a VRegCycle. This
2312// means a node that defines the VRegCycle has not been scheduled yet.
2313static bool hasVRegCycleUse(const SUnit *SU) {
2314 // If this SU also defines the VReg, don't hoist it as a "use".
2315 if (SU->isVRegCycle)
2316 return false;
2317
2318 for (SUnit::const_pred_iterator I = SU->Preds.begin(),E = SU->Preds.end();
2319 I != E; ++I) {
2320 if (I->isCtrl()) continue; // ignore chain preds
2321 if (I->getSUnit()->isVRegCycle &&
2322 I->getSUnit()->getNode()->getOpcode() == ISD::CopyFromReg) {
2323 DEBUG(dbgs() << " VReg cycle use: SU (" << SU->NodeNum << ")\n");
2324 return true;
Andrew Trick2ad0b372011-04-07 19:54:57 +00002325 }
2326 }
2327 return false;
2328}
2329
Andrew Trick9ccce772011-01-14 21:11:41 +00002330// Check for either a dependence (latency) or resource (hazard) stall.
2331//
2332// Note: The ScheduleHazardRecognizer interface requires a non-const SU.
2333static bool BUHasStall(SUnit *SU, int Height, RegReductionPQBase *SPQ) {
2334 if ((int)SPQ->getCurCycle() < Height) return true;
2335 if (SPQ->getHazardRec()->getHazardType(SU, 0)
2336 != ScheduleHazardRecognizer::NoHazard)
2337 return true;
2338 return false;
2339}
2340
2341// Return -1 if left has higher priority, 1 if right has higher priority.
2342// Return 0 if latency-based priority is equivalent.
2343static int BUCompareLatency(SUnit *left, SUnit *right, bool checkPref,
2344 RegReductionPQBase *SPQ) {
Andrew Trickb53a00d2011-04-13 00:38:32 +00002345 // Scheduling an instruction that uses a VReg whose postincrement has not yet
2346 // been scheduled will induce a copy. Model this as an extra cycle of latency.
2347 int LPenalty = hasVRegCycleUse(left) ? 1 : 0;
2348 int RPenalty = hasVRegCycleUse(right) ? 1 : 0;
2349 int LHeight = (int)left->getHeight() + LPenalty;
2350 int RHeight = (int)right->getHeight() + RPenalty;
Andrew Trick9ccce772011-01-14 21:11:41 +00002351
Dan Gohman4ed1afa2011-10-24 17:55:11 +00002352 bool LStall = (!checkPref || left->SchedulingPref == Sched::ILP) &&
Andrew Trick9ccce772011-01-14 21:11:41 +00002353 BUHasStall(left, LHeight, SPQ);
Dan Gohman4ed1afa2011-10-24 17:55:11 +00002354 bool RStall = (!checkPref || right->SchedulingPref == Sched::ILP) &&
Andrew Trick9ccce772011-01-14 21:11:41 +00002355 BUHasStall(right, RHeight, SPQ);
2356
2357 // If scheduling one of the node will cause a pipeline stall, delay it.
2358 // If scheduling either one of the node will cause a pipeline stall, sort
2359 // them according to their height.
2360 if (LStall) {
Nick Lewyckyd63851e2011-12-07 21:35:59 +00002361 if (!RStall)
Andrew Trick9ccce772011-01-14 21:11:41 +00002362 return 1;
Nick Lewyckyd63851e2011-12-07 21:35:59 +00002363 if (LHeight != RHeight)
Andrew Trick9ccce772011-01-14 21:11:41 +00002364 return LHeight > RHeight ? 1 : -1;
Nick Lewyckyd63851e2011-12-07 21:35:59 +00002365 } else if (RStall)
Andrew Trick9ccce772011-01-14 21:11:41 +00002366 return -1;
2367
Andrew Trick47ff14b2011-01-21 05:51:33 +00002368 // If either node is scheduling for latency, sort them by height/depth
Andrew Trick9ccce772011-01-14 21:11:41 +00002369 // and latency.
Dan Gohman4ed1afa2011-10-24 17:55:11 +00002370 if (!checkPref || (left->SchedulingPref == Sched::ILP ||
2371 right->SchedulingPref == Sched::ILP)) {
Andrew Tricka88d46e2012-06-05 03:44:34 +00002372 // If neither instruction stalls (!LStall && !RStall) and HazardRecognizer
2373 // is enabled, grouping instructions by cycle, then its height is already
2374 // covered so only its depth matters. We also reach this point if both stall
2375 // but have the same height.
2376 if (!SPQ->getHazardRec()->isEnabled()) {
Nick Lewyckyd63851e2011-12-07 21:35:59 +00002377 if (LHeight != RHeight)
Andrew Trick9ccce772011-01-14 21:11:41 +00002378 return LHeight > RHeight ? 1 : -1;
2379 }
Andrew Tricka88d46e2012-06-05 03:44:34 +00002380 int LDepth = left->getDepth() - LPenalty;
2381 int RDepth = right->getDepth() - RPenalty;
2382 if (LDepth != RDepth) {
2383 DEBUG(dbgs() << " Comparing latency of SU (" << left->NodeNum
2384 << ") depth " << LDepth << " vs SU (" << right->NodeNum
2385 << ") depth " << RDepth << "\n");
2386 return LDepth < RDepth ? 1 : -1;
Andrew Trick47ff14b2011-01-21 05:51:33 +00002387 }
Nick Lewyckyd63851e2011-12-07 21:35:59 +00002388 if (left->Latency != right->Latency)
Andrew Trick9ccce772011-01-14 21:11:41 +00002389 return left->Latency > right->Latency ? 1 : -1;
2390 }
2391 return 0;
2392}
2393
2394static bool BURRSort(SUnit *left, SUnit *right, RegReductionPQBase *SPQ) {
Andrew Trickbfbd9722011-04-14 05:15:06 +00002395 // Schedule physical register definitions close to their use. This is
2396 // motivated by microarchitectures that can fuse cmp+jump macro-ops. But as
2397 // long as shortening physreg live ranges is generally good, we can defer
2398 // creating a subtarget hook.
2399 if (!DisableSchedPhysRegJoin) {
2400 bool LHasPhysReg = left->hasPhysRegDefs;
2401 bool RHasPhysReg = right->hasPhysRegDefs;
2402 if (LHasPhysReg != RHasPhysReg) {
Andrew Trickbfbd9722011-04-14 05:15:06 +00002403 #ifndef NDEBUG
Craig Topper06b3b662013-07-15 08:02:13 +00002404 static const char *const PhysRegMsg[] = { " has no physreg",
2405 " defines a physreg" };
Andrew Trickbfbd9722011-04-14 05:15:06 +00002406 #endif
2407 DEBUG(dbgs() << " SU (" << left->NodeNum << ") "
2408 << PhysRegMsg[LHasPhysReg] << " SU(" << right->NodeNum << ") "
2409 << PhysRegMsg[RHasPhysReg] << "\n");
2410 return LHasPhysReg < RHasPhysReg;
2411 }
2412 }
2413
Evan Cheng2f647542011-04-26 04:57:37 +00002414 // Prioritize by Sethi-Ulmann number and push CopyToReg nodes down.
Evan Cheng6730f032007-01-08 23:55:53 +00002415 unsigned LPriority = SPQ->getNodePriority(left);
2416 unsigned RPriority = SPQ->getNodePriority(right);
Evan Cheng1355bbd2011-04-26 21:31:35 +00002417
2418 // Be really careful about hoisting call operands above previous calls.
2419 // Only allows it if it would reduce register pressure.
2420 if (left->isCall && right->isCallOp) {
2421 unsigned RNumVals = right->getNode()->getNumValues();
2422 RPriority = (RPriority > RNumVals) ? (RPriority - RNumVals) : 0;
2423 }
2424 if (right->isCall && left->isCallOp) {
2425 unsigned LNumVals = left->getNode()->getNumValues();
2426 LPriority = (LPriority > LNumVals) ? (LPriority - LNumVals) : 0;
2427 }
2428
Nick Lewyckyd63851e2011-12-07 21:35:59 +00002429 if (LPriority != RPriority)
Evan Cheng73bdf042008-03-01 00:39:47 +00002430 return LPriority > RPriority;
Andrew Trick52b3e382011-03-08 01:51:56 +00002431
Evan Cheng1355bbd2011-04-26 21:31:35 +00002432 // One or both of the nodes are calls and their sethi-ullman numbers are the
2433 // same, then keep source order.
2434 if (left->isCall || right->isCall) {
2435 unsigned LOrder = SPQ->getNodeOrdering(left);
2436 unsigned ROrder = SPQ->getNodeOrdering(right);
2437
2438 // Prefer an ordering where the lower the non-zero order number, the higher
2439 // the preference.
2440 if ((LOrder || ROrder) && LOrder != ROrder)
2441 return LOrder != 0 && (LOrder < ROrder || ROrder == 0);
2442 }
2443
Evan Cheng73bdf042008-03-01 00:39:47 +00002444 // Try schedule def + use closer when Sethi-Ullman numbers are the same.
2445 // e.g.
2446 // t1 = op t2, c1
2447 // t3 = op t4, c2
2448 //
2449 // and the following instructions are both ready.
2450 // t2 = op c3
2451 // t4 = op c4
2452 //
2453 // Then schedule t2 = op first.
2454 // i.e.
2455 // t4 = op c4
2456 // t2 = op c3
2457 // t1 = op t2, c1
2458 // t3 = op t4, c2
2459 //
2460 // This creates more short live intervals.
2461 unsigned LDist = closestSucc(left);
2462 unsigned RDist = closestSucc(right);
Nick Lewyckyd63851e2011-12-07 21:35:59 +00002463 if (LDist != RDist)
Evan Cheng73bdf042008-03-01 00:39:47 +00002464 return LDist < RDist;
2465
Evan Cheng3a14efa2009-02-12 08:59:45 +00002466 // How many registers becomes live when the node is scheduled.
Evan Cheng73bdf042008-03-01 00:39:47 +00002467 unsigned LScratch = calcMaxScratches(left);
2468 unsigned RScratch = calcMaxScratches(right);
Nick Lewyckyd63851e2011-12-07 21:35:59 +00002469 if (LScratch != RScratch)
Evan Cheng73bdf042008-03-01 00:39:47 +00002470 return LScratch > RScratch;
2471
Evan Cheng1355bbd2011-04-26 21:31:35 +00002472 // Comparing latency against a call makes little sense unless the node
2473 // is register pressure-neutral.
2474 if ((left->isCall && RPriority > 0) || (right->isCall && LPriority > 0))
2475 return (left->NodeQueueId > right->NodeQueueId);
2476
2477 // Do not compare latencies when one or both of the nodes are calls.
2478 if (!DisableSchedCycles &&
2479 !(left->isCall || right->isCall)) {
Andrew Trick9ccce772011-01-14 21:11:41 +00002480 int result = BUCompareLatency(left, right, false /*checkPref*/, SPQ);
2481 if (result != 0)
2482 return result > 0;
2483 }
2484 else {
Nick Lewyckyd63851e2011-12-07 21:35:59 +00002485 if (left->getHeight() != right->getHeight())
Andrew Trick9ccce772011-01-14 21:11:41 +00002486 return left->getHeight() > right->getHeight();
Andrew Trick2085a962010-12-21 22:25:04 +00002487
Nick Lewyckyd63851e2011-12-07 21:35:59 +00002488 if (left->getDepth() != right->getDepth())
Andrew Trick9ccce772011-01-14 21:11:41 +00002489 return left->getDepth() < right->getDepth();
2490 }
Evan Cheng73bdf042008-03-01 00:39:47 +00002491
Andrew Trick2085a962010-12-21 22:25:04 +00002492 assert(left->NodeQueueId && right->NodeQueueId &&
Roman Levenstein6b371142008-04-29 09:07:59 +00002493 "NodeQueueId cannot be zero");
2494 return (left->NodeQueueId > right->NodeQueueId);
Evan Chengd38c22b2006-05-11 23:55:42 +00002495}
2496
Bill Wendling8cbc25d2010-01-23 10:26:57 +00002497// Bottom up
Andrew Trick9ccce772011-01-14 21:11:41 +00002498bool bu_ls_rr_sort::operator()(SUnit *left, SUnit *right) const {
Andrew Trickbfbd9722011-04-14 05:15:06 +00002499 if (int res = checkSpecialNodes(left, right))
2500 return res > 0;
2501
Bill Wendling8cbc25d2010-01-23 10:26:57 +00002502 return BURRSort(left, right, SPQ);
2503}
2504
2505// Source order, otherwise bottom up.
Andrew Trick9ccce772011-01-14 21:11:41 +00002506bool src_ls_rr_sort::operator()(SUnit *left, SUnit *right) const {
Andrew Trickbfbd9722011-04-14 05:15:06 +00002507 if (int res = checkSpecialNodes(left, right))
2508 return res > 0;
2509
Bill Wendling8cbc25d2010-01-23 10:26:57 +00002510 unsigned LOrder = SPQ->getNodeOrdering(left);
2511 unsigned ROrder = SPQ->getNodeOrdering(right);
2512
2513 // Prefer an ordering where the lower the non-zero order number, the higher
2514 // the preference.
2515 if ((LOrder || ROrder) && LOrder != ROrder)
2516 return LOrder != 0 && (LOrder < ROrder || ROrder == 0);
2517
2518 return BURRSort(left, right, SPQ);
2519}
2520
Andrew Trick9ccce772011-01-14 21:11:41 +00002521// If the time between now and when the instruction will be ready can cover
2522// the spill code, then avoid adding it to the ready queue. This gives long
2523// stalls highest priority and allows hoisting across calls. It should also
2524// speed up processing the available queue.
2525bool hybrid_ls_rr_sort::isReady(SUnit *SU, unsigned CurCycle) const {
2526 static const unsigned ReadyDelay = 3;
2527
2528 if (SPQ->MayReduceRegPressure(SU)) return true;
2529
2530 if (SU->getHeight() > (CurCycle + ReadyDelay)) return false;
2531
2532 if (SPQ->getHazardRec()->getHazardType(SU, -ReadyDelay)
2533 != ScheduleHazardRecognizer::NoHazard)
2534 return false;
2535
2536 return true;
2537}
2538
2539// Return true if right should be scheduled with higher priority than left.
2540bool hybrid_ls_rr_sort::operator()(SUnit *left, SUnit *right) const {
Andrew Trickbfbd9722011-04-14 05:15:06 +00002541 if (int res = checkSpecialNodes(left, right))
2542 return res > 0;
2543
Evan Chengdebf9c52010-11-03 00:45:17 +00002544 if (left->isCall || right->isCall)
2545 // No way to compute latency of calls.
2546 return BURRSort(left, right, SPQ);
2547
Evan Chenge6d6c5d2010-07-26 21:49:07 +00002548 bool LHigh = SPQ->HighRegPressure(left);
2549 bool RHigh = SPQ->HighRegPressure(right);
Evan Cheng37b740c2010-07-24 00:39:05 +00002550 // Avoid causing spills. If register pressure is high, schedule for
2551 // register pressure reduction.
Andrew Trick2cd1f0b2011-01-20 06:21:59 +00002552 if (LHigh && !RHigh) {
2553 DEBUG(dbgs() << " pressure SU(" << left->NodeNum << ") > SU("
2554 << right->NodeNum << ")\n");
Evan Cheng28590382010-07-21 23:53:58 +00002555 return true;
Andrew Trick2cd1f0b2011-01-20 06:21:59 +00002556 }
2557 else if (!LHigh && RHigh) {
2558 DEBUG(dbgs() << " pressure SU(" << right->NodeNum << ") > SU("
2559 << left->NodeNum << ")\n");
Evan Cheng28590382010-07-21 23:53:58 +00002560 return false;
Andrew Trick2cd1f0b2011-01-20 06:21:59 +00002561 }
Andrew Trickb53a00d2011-04-13 00:38:32 +00002562 if (!LHigh && !RHigh) {
2563 int result = BUCompareLatency(left, right, true /*checkPref*/, SPQ);
2564 if (result != 0)
2565 return result > 0;
Evan Chengcc2efe12010-05-28 23:26:21 +00002566 }
Evan Chengbdd062d2010-05-20 06:13:19 +00002567 return BURRSort(left, right, SPQ);
2568}
2569
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002570// Schedule as many instructions in each cycle as possible. So don't make an
2571// instruction available unless it is ready in the current cycle.
2572bool ilp_ls_rr_sort::isReady(SUnit *SU, unsigned CurCycle) const {
Andrew Trick9ccce772011-01-14 21:11:41 +00002573 if (SU->getHeight() > CurCycle) return false;
2574
2575 if (SPQ->getHazardRec()->getHazardType(SU, 0)
2576 != ScheduleHazardRecognizer::NoHazard)
2577 return false;
2578
Andrew Trickc88b7ec2011-03-04 02:03:45 +00002579 return true;
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002580}
2581
Benjamin Kramerb2e4d842011-03-09 16:19:12 +00002582static bool canEnableCoalescing(SUnit *SU) {
Andrew Trick52b3e382011-03-08 01:51:56 +00002583 unsigned Opc = SU->getNode() ? SU->getNode()->getOpcode() : 0;
2584 if (Opc == ISD::TokenFactor || Opc == ISD::CopyToReg)
2585 // CopyToReg should be close to its uses to facilitate coalescing and
2586 // avoid spilling.
2587 return true;
2588
Christian Koniged34d0e2013-03-20 15:43:00 +00002589 if (Opc == TargetOpcode::EXTRACT_SUBREG ||
2590 Opc == TargetOpcode::SUBREG_TO_REG ||
2591 Opc == TargetOpcode::INSERT_SUBREG)
2592 // EXTRACT_SUBREG, INSERT_SUBREG, and SUBREG_TO_REG nodes should be
2593 // close to their uses to facilitate coalescing.
2594 return true;
Andrew Trick52b3e382011-03-08 01:51:56 +00002595
2596 if (SU->NumPreds == 0 && SU->NumSuccs != 0)
2597 // If SU does not have a register def, schedule it close to its uses
2598 // because it does not lengthen any live ranges.
2599 return true;
2600
2601 return false;
2602}
2603
Andrew Trickb8390b72011-03-05 08:04:11 +00002604// list-ilp is currently an experimental scheduler that allows various
2605// heuristics to be enabled prior to the normal register reduction logic.
Andrew Trick9ccce772011-01-14 21:11:41 +00002606bool ilp_ls_rr_sort::operator()(SUnit *left, SUnit *right) const {
Andrew Trickbfbd9722011-04-14 05:15:06 +00002607 if (int res = checkSpecialNodes(left, right))
2608 return res > 0;
2609
Evan Chengdebf9c52010-11-03 00:45:17 +00002610 if (left->isCall || right->isCall)
2611 // No way to compute latency of calls.
2612 return BURRSort(left, right, SPQ);
2613
Andrew Trick52b3e382011-03-08 01:51:56 +00002614 unsigned LLiveUses = 0, RLiveUses = 0;
2615 int LPDiff = 0, RPDiff = 0;
2616 if (!DisableSchedRegPressure || !DisableSchedLiveUses) {
2617 LPDiff = SPQ->RegPressureDiff(left, LLiveUses);
2618 RPDiff = SPQ->RegPressureDiff(right, RLiveUses);
2619 }
Andrew Trick641e2d42011-03-05 08:00:22 +00002620 if (!DisableSchedRegPressure && LPDiff != RPDiff) {
Andrew Trick52b3e382011-03-08 01:51:56 +00002621 DEBUG(dbgs() << "RegPressureDiff SU(" << left->NodeNum << "): " << LPDiff
2622 << " != SU(" << right->NodeNum << "): " << RPDiff << "\n");
Andrew Trick641e2d42011-03-05 08:00:22 +00002623 return LPDiff > RPDiff;
2624 }
2625
Andrew Trick52b3e382011-03-08 01:51:56 +00002626 if (!DisableSchedRegPressure && (LPDiff > 0 || RPDiff > 0)) {
Benjamin Kramerb2e4d842011-03-09 16:19:12 +00002627 bool LReduce = canEnableCoalescing(left);
2628 bool RReduce = canEnableCoalescing(right);
Andrew Trick52b3e382011-03-08 01:51:56 +00002629 if (LReduce && !RReduce) return false;
2630 if (RReduce && !LReduce) return true;
2631 }
2632
2633 if (!DisableSchedLiveUses && (LLiveUses != RLiveUses)) {
2634 DEBUG(dbgs() << "Live uses SU(" << left->NodeNum << "): " << LLiveUses
2635 << " != SU(" << right->NodeNum << "): " << RLiveUses << "\n");
Andrew Trick641e2d42011-03-05 08:00:22 +00002636 return LLiveUses < RLiveUses;
2637 }
2638
Andrew Trick52b3e382011-03-08 01:51:56 +00002639 if (!DisableSchedStalls) {
2640 bool LStall = BUHasStall(left, left->getHeight(), SPQ);
2641 bool RStall = BUHasStall(right, right->getHeight(), SPQ);
Nick Lewyckyd63851e2011-12-07 21:35:59 +00002642 if (LStall != RStall)
Andrew Trick52b3e382011-03-08 01:51:56 +00002643 return left->getHeight() > right->getHeight();
Andrew Trick641e2d42011-03-05 08:00:22 +00002644 }
2645
Andrew Trick25cedf32011-03-05 10:29:25 +00002646 if (!DisableSchedCriticalPath) {
2647 int spread = (int)left->getDepth() - (int)right->getDepth();
2648 if (std::abs(spread) > MaxReorderWindow) {
Andrew Trick52b3e382011-03-08 01:51:56 +00002649 DEBUG(dbgs() << "Depth of SU(" << left->NodeNum << "): "
2650 << left->getDepth() << " != SU(" << right->NodeNum << "): "
2651 << right->getDepth() << "\n");
Andrew Trick25cedf32011-03-05 10:29:25 +00002652 return left->getDepth() < right->getDepth();
2653 }
Andrew Trick641e2d42011-03-05 08:00:22 +00002654 }
2655
2656 if (!DisableSchedHeight && left->getHeight() != right->getHeight()) {
Andrew Trick52b3e382011-03-08 01:51:56 +00002657 int spread = (int)left->getHeight() - (int)right->getHeight();
Nick Lewyckyd63851e2011-12-07 21:35:59 +00002658 if (std::abs(spread) > MaxReorderWindow)
Andrew Trick52b3e382011-03-08 01:51:56 +00002659 return left->getHeight() > right->getHeight();
Evan Cheng37b740c2010-07-24 00:39:05 +00002660 }
2661
2662 return BURRSort(left, right, SPQ);
2663}
2664
Andrew Trickb53a00d2011-04-13 00:38:32 +00002665void RegReductionPQBase::initNodes(std::vector<SUnit> &sunits) {
2666 SUnits = &sunits;
2667 // Add pseudo dependency edges for two-address nodes.
Evan Chengd33b2d62011-11-10 07:43:16 +00002668 if (!Disable2AddrHack)
2669 AddPseudoTwoAddrDeps();
Andrew Trickb53a00d2011-04-13 00:38:32 +00002670 // Reroute edges to nodes with multiple uses.
Evan Cheng8ab58a22012-03-22 19:31:17 +00002671 if (!TracksRegPressure && !SrcOrder)
Andrew Trickb53a00d2011-04-13 00:38:32 +00002672 PrescheduleNodesWithMultipleUses();
2673 // Calculate node priorities.
2674 CalculateSethiUllmanNumbers();
2675
2676 // For single block loops, mark nodes that look like canonical IV increments.
2677 if (scheduleDAG->BB->isSuccessor(scheduleDAG->BB)) {
2678 for (unsigned i = 0, e = sunits.size(); i != e; ++i) {
2679 initVRegCycle(&sunits[i]);
2680 }
2681 }
2682}
2683
Andrew Trick9ccce772011-01-14 21:11:41 +00002684//===----------------------------------------------------------------------===//
2685// Preschedule for Register Pressure
2686//===----------------------------------------------------------------------===//
2687
2688bool RegReductionPQBase::canClobber(const SUnit *SU, const SUnit *Op) {
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002689 if (SU->isTwoAddress) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +00002690 unsigned Opc = SU->getNode()->getMachineOpcode();
Evan Cheng6cc775f2011-06-28 19:10:37 +00002691 const MCInstrDesc &MCID = TII->get(Opc);
2692 unsigned NumRes = MCID.getNumDefs();
2693 unsigned NumOps = MCID.getNumOperands() - NumRes;
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002694 for (unsigned i = 0; i != NumOps; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002695 if (MCID.getOperandConstraint(i+NumRes, MCOI::TIED_TO) != -1) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +00002696 SDNode *DU = SU->getNode()->getOperand(i).getNode();
Dan Gohman46520a22008-06-21 19:18:17 +00002697 if (DU->getNodeId() != -1 &&
2698 Op->OrigNode == &(*SUnits)[DU->getNodeId()])
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002699 return true;
2700 }
2701 }
Evan Chengd38c22b2006-05-11 23:55:42 +00002702 }
Evan Chengd38c22b2006-05-11 23:55:42 +00002703 return false;
2704}
2705
Andrew Trick832a6a192011-09-01 00:54:31 +00002706/// canClobberReachingPhysRegUse - True if SU would clobber one of it's
2707/// successor's explicit physregs whose definition can reach DepSU.
2708/// i.e. DepSU should not be scheduled above SU.
2709static bool canClobberReachingPhysRegUse(const SUnit *DepSU, const SUnit *SU,
2710 ScheduleDAGRRList *scheduleDAG,
2711 const TargetInstrInfo *TII,
2712 const TargetRegisterInfo *TRI) {
Craig Topper5a4bcc72012-03-08 08:22:45 +00002713 const uint16_t *ImpDefs
Andrew Trick832a6a192011-09-01 00:54:31 +00002714 = TII->get(SU->getNode()->getMachineOpcode()).getImplicitDefs();
Jakob Stoklund Olesen2ceea932012-02-13 23:25:24 +00002715 const uint32_t *RegMask = getNodeRegMask(SU->getNode());
2716 if(!ImpDefs && !RegMask)
Andrew Trick832a6a192011-09-01 00:54:31 +00002717 return false;
2718
2719 for (SUnit::const_succ_iterator SI = SU->Succs.begin(), SE = SU->Succs.end();
2720 SI != SE; ++SI) {
2721 SUnit *SuccSU = SI->getSUnit();
2722 for (SUnit::const_pred_iterator PI = SuccSU->Preds.begin(),
2723 PE = SuccSU->Preds.end(); PI != PE; ++PI) {
2724 if (!PI->isAssignedRegDep())
2725 continue;
2726
Jakob Stoklund Olesen2ceea932012-02-13 23:25:24 +00002727 if (RegMask && MachineOperand::clobbersPhysReg(RegMask, PI->getReg()) &&
2728 scheduleDAG->IsReachable(DepSU, PI->getSUnit()))
2729 return true;
2730
2731 if (ImpDefs)
Craig Topper5a4bcc72012-03-08 08:22:45 +00002732 for (const uint16_t *ImpDef = ImpDefs; *ImpDef; ++ImpDef)
Jakob Stoklund Olesen2ceea932012-02-13 23:25:24 +00002733 // Return true if SU clobbers this physical register use and the
2734 // definition of the register reaches from DepSU. IsReachable queries
2735 // a topological forward sort of the DAG (following the successors).
2736 if (TRI->regsOverlap(*ImpDef, PI->getReg()) &&
2737 scheduleDAG->IsReachable(DepSU, PI->getSUnit()))
2738 return true;
Andrew Trick832a6a192011-09-01 00:54:31 +00002739 }
2740 }
2741 return false;
2742}
2743
Evan Chengf9891412007-12-20 09:25:31 +00002744/// canClobberPhysRegDefs - True if SU would clobber one of SuccSU's
Dan Gohmanea045202008-06-21 22:05:24 +00002745/// physical register defs.
Dan Gohmane955c482008-08-05 14:45:15 +00002746static bool canClobberPhysRegDefs(const SUnit *SuccSU, const SUnit *SU,
Evan Chengf9891412007-12-20 09:25:31 +00002747 const TargetInstrInfo *TII,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002748 const TargetRegisterInfo *TRI) {
Dan Gohman1ddfcba2008-11-13 21:36:12 +00002749 SDNode *N = SuccSU->getNode();
Dan Gohman17059682008-07-17 19:10:17 +00002750 unsigned NumDefs = TII->get(N->getMachineOpcode()).getNumDefs();
Craig Topper5a4bcc72012-03-08 08:22:45 +00002751 const uint16_t *ImpDefs = TII->get(N->getMachineOpcode()).getImplicitDefs();
Dan Gohmanea045202008-06-21 22:05:24 +00002752 assert(ImpDefs && "Caller should check hasPhysRegDefs");
Dan Gohmana366da12009-03-23 16:23:01 +00002753 for (const SDNode *SUNode = SU->getNode(); SUNode;
Chris Lattner11a33812010-12-23 17:24:32 +00002754 SUNode = SUNode->getGluedNode()) {
Dan Gohmana366da12009-03-23 16:23:01 +00002755 if (!SUNode->isMachineOpcode())
Evan Chengf9891412007-12-20 09:25:31 +00002756 continue;
Craig Topper5a4bcc72012-03-08 08:22:45 +00002757 const uint16_t *SUImpDefs =
Dan Gohmana366da12009-03-23 16:23:01 +00002758 TII->get(SUNode->getMachineOpcode()).getImplicitDefs();
Jakob Stoklund Olesen2ceea932012-02-13 23:25:24 +00002759 const uint32_t *SURegMask = getNodeRegMask(SUNode);
2760 if (!SUImpDefs && !SURegMask)
2761 continue;
Dan Gohmana366da12009-03-23 16:23:01 +00002762 for (unsigned i = NumDefs, e = N->getNumValues(); i != e; ++i) {
Craig Topper7f416c82014-11-16 21:17:18 +00002763 MVT VT = N->getSimpleValueType(i);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00002764 if (VT == MVT::Glue || VT == MVT::Other)
Dan Gohmana366da12009-03-23 16:23:01 +00002765 continue;
2766 if (!N->hasAnyUseOfValue(i))
2767 continue;
2768 unsigned Reg = ImpDefs[i - NumDefs];
Jakob Stoklund Olesen2ceea932012-02-13 23:25:24 +00002769 if (SURegMask && MachineOperand::clobbersPhysReg(SURegMask, Reg))
2770 return true;
2771 if (!SUImpDefs)
2772 continue;
Dan Gohmana366da12009-03-23 16:23:01 +00002773 for (;*SUImpDefs; ++SUImpDefs) {
2774 unsigned SUReg = *SUImpDefs;
2775 if (TRI->regsOverlap(Reg, SUReg))
2776 return true;
2777 }
Evan Chengf9891412007-12-20 09:25:31 +00002778 }
2779 }
2780 return false;
2781}
2782
Dan Gohman9a658d72009-03-24 00:49:12 +00002783/// PrescheduleNodesWithMultipleUses - Nodes with multiple uses
2784/// are not handled well by the general register pressure reduction
2785/// heuristics. When presented with code like this:
2786///
2787/// N
2788/// / |
2789/// / |
2790/// U store
2791/// |
2792/// ...
2793///
2794/// the heuristics tend to push the store up, but since the
2795/// operand of the store has another use (U), this would increase
2796/// the length of that other use (the U->N edge).
2797///
2798/// This function transforms code like the above to route U's
2799/// dependence through the store when possible, like this:
2800///
2801/// N
2802/// ||
2803/// ||
2804/// store
2805/// |
2806/// U
2807/// |
2808/// ...
2809///
2810/// This results in the store being scheduled immediately
2811/// after N, which shortens the U->N live range, reducing
2812/// register pressure.
2813///
Andrew Trick9ccce772011-01-14 21:11:41 +00002814void RegReductionPQBase::PrescheduleNodesWithMultipleUses() {
Dan Gohman9a658d72009-03-24 00:49:12 +00002815 // Visit all the nodes in topological order, working top-down.
2816 for (unsigned i = 0, e = SUnits->size(); i != e; ++i) {
2817 SUnit *SU = &(*SUnits)[i];
2818 // For now, only look at nodes with no data successors, such as stores.
2819 // These are especially important, due to the heuristics in
2820 // getNodePriority for nodes with no data successors.
2821 if (SU->NumSuccs != 0)
2822 continue;
2823 // For now, only look at nodes with exactly one data predecessor.
2824 if (SU->NumPreds != 1)
2825 continue;
2826 // Avoid prescheduling copies to virtual registers, which don't behave
2827 // like other nodes from the perspective of scheduling heuristics.
2828 if (SDNode *N = SU->getNode())
2829 if (N->getOpcode() == ISD::CopyToReg &&
2830 TargetRegisterInfo::isVirtualRegister
2831 (cast<RegisterSDNode>(N->getOperand(1))->getReg()))
2832 continue;
2833
2834 // Locate the single data predecessor.
Craig Topperc0196b12014-04-14 00:51:57 +00002835 SUnit *PredSU = nullptr;
Dan Gohman9a658d72009-03-24 00:49:12 +00002836 for (SUnit::const_pred_iterator II = SU->Preds.begin(),
2837 EE = SU->Preds.end(); II != EE; ++II)
2838 if (!II->isCtrl()) {
2839 PredSU = II->getSUnit();
2840 break;
2841 }
2842 assert(PredSU);
2843
2844 // Don't rewrite edges that carry physregs, because that requires additional
2845 // support infrastructure.
2846 if (PredSU->hasPhysRegDefs)
2847 continue;
2848 // Short-circuit the case where SU is PredSU's only data successor.
2849 if (PredSU->NumSuccs == 1)
2850 continue;
2851 // Avoid prescheduling to copies from virtual registers, which don't behave
Andrew Trickd0548ae2011-02-04 03:18:17 +00002852 // like other nodes from the perspective of scheduling heuristics.
Dan Gohman9a658d72009-03-24 00:49:12 +00002853 if (SDNode *N = SU->getNode())
2854 if (N->getOpcode() == ISD::CopyFromReg &&
2855 TargetRegisterInfo::isVirtualRegister
2856 (cast<RegisterSDNode>(N->getOperand(1))->getReg()))
2857 continue;
2858
2859 // Perform checks on the successors of PredSU.
2860 for (SUnit::const_succ_iterator II = PredSU->Succs.begin(),
2861 EE = PredSU->Succs.end(); II != EE; ++II) {
2862 SUnit *PredSuccSU = II->getSUnit();
2863 if (PredSuccSU == SU) continue;
2864 // If PredSU has another successor with no data successors, for
2865 // now don't attempt to choose either over the other.
2866 if (PredSuccSU->NumSuccs == 0)
2867 goto outer_loop_continue;
2868 // Don't break physical register dependencies.
2869 if (SU->hasPhysRegClobbers && PredSuccSU->hasPhysRegDefs)
2870 if (canClobberPhysRegDefs(PredSuccSU, SU, TII, TRI))
2871 goto outer_loop_continue;
2872 // Don't introduce graph cycles.
2873 if (scheduleDAG->IsReachable(SU, PredSuccSU))
2874 goto outer_loop_continue;
2875 }
2876
2877 // Ok, the transformation is safe and the heuristics suggest it is
2878 // profitable. Update the graph.
Evan Chengbdd062d2010-05-20 06:13:19 +00002879 DEBUG(dbgs() << " Prescheduling SU #" << SU->NodeNum
2880 << " next to PredSU #" << PredSU->NodeNum
Chris Lattner4dc3edd2009-08-23 06:35:02 +00002881 << " to guide scheduling in the presence of multiple uses\n");
Dan Gohman9a658d72009-03-24 00:49:12 +00002882 for (unsigned i = 0; i != PredSU->Succs.size(); ++i) {
2883 SDep Edge = PredSU->Succs[i];
2884 assert(!Edge.isAssignedRegDep());
2885 SUnit *SuccSU = Edge.getSUnit();
2886 if (SuccSU != SU) {
2887 Edge.setSUnit(PredSU);
2888 scheduleDAG->RemovePred(SuccSU, Edge);
2889 scheduleDAG->AddPred(SU, Edge);
2890 Edge.setSUnit(SU);
2891 scheduleDAG->AddPred(SuccSU, Edge);
2892 --i;
2893 }
2894 }
2895 outer_loop_continue:;
2896 }
2897}
2898
Evan Chengd38c22b2006-05-11 23:55:42 +00002899/// AddPseudoTwoAddrDeps - If two nodes share an operand and one of them uses
2900/// it as a def&use operand. Add a pseudo control edge from it to the other
2901/// node (if it won't create a cycle) so the two-address one will be scheduled
Evan Chenga5e595d2007-09-28 22:32:30 +00002902/// first (lower in the schedule). If both nodes are two-address, favor the
2903/// one that has a CopyToReg use (more likely to be a loop induction update).
2904/// If both are two-address, but one is commutable while the other is not
2905/// commutable, favor the one that's not commutable.
Duncan Sands635e4ef2011-11-09 14:20:48 +00002906void RegReductionPQBase::AddPseudoTwoAddrDeps() {
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002907 for (unsigned i = 0, e = SUnits->size(); i != e; ++i) {
Dan Gohmane955c482008-08-05 14:45:15 +00002908 SUnit *SU = &(*SUnits)[i];
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002909 if (!SU->isTwoAddress)
2910 continue;
2911
Dan Gohman1ddfcba2008-11-13 21:36:12 +00002912 SDNode *Node = SU->getNode();
Chris Lattner11a33812010-12-23 17:24:32 +00002913 if (!Node || !Node->isMachineOpcode() || SU->getNode()->getGluedNode())
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002914 continue;
2915
Evan Cheng6c1414f2010-10-29 18:09:28 +00002916 bool isLiveOut = hasOnlyLiveOutUses(SU);
Dan Gohman17059682008-07-17 19:10:17 +00002917 unsigned Opc = Node->getMachineOpcode();
Evan Cheng6cc775f2011-06-28 19:10:37 +00002918 const MCInstrDesc &MCID = TII->get(Opc);
2919 unsigned NumRes = MCID.getNumDefs();
2920 unsigned NumOps = MCID.getNumOperands() - NumRes;
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002921 for (unsigned j = 0; j != NumOps; ++j) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00002922 if (MCID.getOperandConstraint(j+NumRes, MCOI::TIED_TO) == -1)
Dan Gohman82016c22008-11-19 02:00:32 +00002923 continue;
2924 SDNode *DU = SU->getNode()->getOperand(j).getNode();
2925 if (DU->getNodeId() == -1)
2926 continue;
2927 const SUnit *DUSU = &(*SUnits)[DU->getNodeId()];
2928 if (!DUSU) continue;
2929 for (SUnit::const_succ_iterator I = DUSU->Succs.begin(),
2930 E = DUSU->Succs.end(); I != E; ++I) {
Dan Gohman2d170892008-12-09 22:54:47 +00002931 if (I->isCtrl()) continue;
2932 SUnit *SuccSU = I->getSUnit();
Dan Gohman82016c22008-11-19 02:00:32 +00002933 if (SuccSU == SU)
Evan Cheng1bf166312007-11-09 01:27:11 +00002934 continue;
Dan Gohman82016c22008-11-19 02:00:32 +00002935 // Be conservative. Ignore if nodes aren't at roughly the same
2936 // depth and height.
Dan Gohmandddc1ac2008-12-16 03:25:46 +00002937 if (SuccSU->getHeight() < SU->getHeight() &&
2938 (SU->getHeight() - SuccSU->getHeight()) > 1)
Dan Gohman82016c22008-11-19 02:00:32 +00002939 continue;
Dan Gohmaneefba6b2009-04-16 20:59:02 +00002940 // Skip past COPY_TO_REGCLASS nodes, so that the pseudo edge
2941 // constrains whatever is using the copy, instead of the copy
2942 // itself. In the case that the copy is coalesced, this
2943 // preserves the intent of the pseudo two-address heurietics.
2944 while (SuccSU->Succs.size() == 1 &&
2945 SuccSU->getNode()->isMachineOpcode() &&
2946 SuccSU->getNode()->getMachineOpcode() ==
Chris Lattnerb06015a2010-02-09 19:54:29 +00002947 TargetOpcode::COPY_TO_REGCLASS)
Dan Gohmaneefba6b2009-04-16 20:59:02 +00002948 SuccSU = SuccSU->Succs.front().getSUnit();
2949 // Don't constrain non-instruction nodes.
Dan Gohman82016c22008-11-19 02:00:32 +00002950 if (!SuccSU->getNode() || !SuccSU->getNode()->isMachineOpcode())
2951 continue;
2952 // Don't constrain nodes with physical register defs if the
2953 // predecessor can clobber them.
Dan Gohmanf3746cb2009-03-24 00:50:07 +00002954 if (SuccSU->hasPhysRegDefs && SU->hasPhysRegClobbers) {
Dan Gohman82016c22008-11-19 02:00:32 +00002955 if (canClobberPhysRegDefs(SuccSU, SU, TII, TRI))
Evan Cheng5924bf72007-09-25 01:54:36 +00002956 continue;
Dan Gohman82016c22008-11-19 02:00:32 +00002957 }
Dan Gohman3027bb62009-04-16 20:57:10 +00002958 // Don't constrain EXTRACT_SUBREG, INSERT_SUBREG, and SUBREG_TO_REG;
2959 // these may be coalesced away. We want them close to their uses.
Dan Gohman82016c22008-11-19 02:00:32 +00002960 unsigned SuccOpc = SuccSU->getNode()->getMachineOpcode();
Chris Lattnerb06015a2010-02-09 19:54:29 +00002961 if (SuccOpc == TargetOpcode::EXTRACT_SUBREG ||
2962 SuccOpc == TargetOpcode::INSERT_SUBREG ||
2963 SuccOpc == TargetOpcode::SUBREG_TO_REG)
Dan Gohman82016c22008-11-19 02:00:32 +00002964 continue;
Andrew Trick832a6a192011-09-01 00:54:31 +00002965 if (!canClobberReachingPhysRegUse(SuccSU, SU, scheduleDAG, TII, TRI) &&
2966 (!canClobber(SuccSU, DUSU) ||
Evan Cheng6c1414f2010-10-29 18:09:28 +00002967 (isLiveOut && !hasOnlyLiveOutUses(SuccSU)) ||
Dan Gohman82016c22008-11-19 02:00:32 +00002968 (!SU->isCommutable && SuccSU->isCommutable)) &&
2969 !scheduleDAG->IsReachable(SuccSU, SU)) {
Evan Chengbdd062d2010-05-20 06:13:19 +00002970 DEBUG(dbgs() << " Adding a pseudo-two-addr edge from SU #"
Chris Lattner4dc3edd2009-08-23 06:35:02 +00002971 << SU->NodeNum << " to SU #" << SuccSU->NodeNum << "\n");
Andrew Trickbaeaabb2012-11-06 03:13:46 +00002972 scheduleDAG->AddPred(SU, SDep(SuccSU, SDep::Artificial));
Evan Chengfd2c5dd2006-11-04 09:44:31 +00002973 }
2974 }
2975 }
2976 }
Evan Chengd38c22b2006-05-11 23:55:42 +00002977}
2978
Evan Chengd38c22b2006-05-11 23:55:42 +00002979//===----------------------------------------------------------------------===//
2980// Public Constructor Functions
2981//===----------------------------------------------------------------------===//
2982
Dan Gohmandfaf6462009-02-11 04:27:20 +00002983llvm::ScheduleDAGSDNodes *
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002984llvm::createBURRListDAGScheduler(SelectionDAGISel *IS,
2985 CodeGenOpt::Level OptLevel) {
Eric Christopheredba30c2014-10-09 06:28:06 +00002986 const TargetSubtargetInfo &STI = IS->MF->getSubtarget();
2987 const TargetInstrInfo *TII = STI.getInstrInfo();
2988 const TargetRegisterInfo *TRI = STI.getRegisterInfo();
Andrew Trick2085a962010-12-21 22:25:04 +00002989
Evan Chenga77f3d32010-07-21 06:09:07 +00002990 BURegReductionPriorityQueue *PQ =
Craig Topperc0196b12014-04-14 00:51:57 +00002991 new BURegReductionPriorityQueue(*IS->MF, false, false, TII, TRI, nullptr);
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002992 ScheduleDAGRRList *SD = new ScheduleDAGRRList(*IS->MF, false, PQ, OptLevel);
Evan Cheng7e4abde2008-07-02 09:23:51 +00002993 PQ->setScheduleDAG(SD);
Andrew Trick2085a962010-12-21 22:25:04 +00002994 return SD;
Evan Chengd38c22b2006-05-11 23:55:42 +00002995}
2996
Dan Gohmandfaf6462009-02-11 04:27:20 +00002997llvm::ScheduleDAGSDNodes *
Andrew Trick10ffc2b2010-12-24 05:03:26 +00002998llvm::createSourceListDAGScheduler(SelectionDAGISel *IS,
2999 CodeGenOpt::Level OptLevel) {
Eric Christopheredba30c2014-10-09 06:28:06 +00003000 const TargetSubtargetInfo &STI = IS->MF->getSubtarget();
3001 const TargetInstrInfo *TII = STI.getInstrInfo();
3002 const TargetRegisterInfo *TRI = STI.getRegisterInfo();
Andrew Trick2085a962010-12-21 22:25:04 +00003003
Evan Chenga77f3d32010-07-21 06:09:07 +00003004 SrcRegReductionPriorityQueue *PQ =
Craig Topperc0196b12014-04-14 00:51:57 +00003005 new SrcRegReductionPriorityQueue(*IS->MF, false, true, TII, TRI, nullptr);
Andrew Trick10ffc2b2010-12-24 05:03:26 +00003006 ScheduleDAGRRList *SD = new ScheduleDAGRRList(*IS->MF, false, PQ, OptLevel);
Evan Chengbdd062d2010-05-20 06:13:19 +00003007 PQ->setScheduleDAG(SD);
Andrew Trick2085a962010-12-21 22:25:04 +00003008 return SD;
Evan Chengbdd062d2010-05-20 06:13:19 +00003009}
3010
3011llvm::ScheduleDAGSDNodes *
Andrew Trick10ffc2b2010-12-24 05:03:26 +00003012llvm::createHybridListDAGScheduler(SelectionDAGISel *IS,
3013 CodeGenOpt::Level OptLevel) {
Eric Christopheredba30c2014-10-09 06:28:06 +00003014 const TargetSubtargetInfo &STI = IS->MF->getSubtarget();
3015 const TargetInstrInfo *TII = STI.getInstrInfo();
3016 const TargetRegisterInfo *TRI = STI.getRegisterInfo();
Eric Christopherb17140d2014-10-08 07:32:17 +00003017 const TargetLowering *TLI = IS->TLI;
Andrew Trick2085a962010-12-21 22:25:04 +00003018
Evan Chenga77f3d32010-07-21 06:09:07 +00003019 HybridBURRPriorityQueue *PQ =
Evan Cheng8ab58a22012-03-22 19:31:17 +00003020 new HybridBURRPriorityQueue(*IS->MF, true, false, TII, TRI, TLI);
Andrew Trick10ffc2b2010-12-24 05:03:26 +00003021
3022 ScheduleDAGRRList *SD = new ScheduleDAGRRList(*IS->MF, true, PQ, OptLevel);
Bill Wendling8cbc25d2010-01-23 10:26:57 +00003023 PQ->setScheduleDAG(SD);
Andrew Trick2085a962010-12-21 22:25:04 +00003024 return SD;
Bill Wendling8cbc25d2010-01-23 10:26:57 +00003025}
Evan Cheng37b740c2010-07-24 00:39:05 +00003026
3027llvm::ScheduleDAGSDNodes *
Andrew Trick10ffc2b2010-12-24 05:03:26 +00003028llvm::createILPListDAGScheduler(SelectionDAGISel *IS,
3029 CodeGenOpt::Level OptLevel) {
Eric Christopheredba30c2014-10-09 06:28:06 +00003030 const TargetSubtargetInfo &STI = IS->MF->getSubtarget();
3031 const TargetInstrInfo *TII = STI.getInstrInfo();
3032 const TargetRegisterInfo *TRI = STI.getRegisterInfo();
Eric Christopherb17140d2014-10-08 07:32:17 +00003033 const TargetLowering *TLI = IS->TLI;
Andrew Trick2085a962010-12-21 22:25:04 +00003034
Evan Cheng37b740c2010-07-24 00:39:05 +00003035 ILPBURRPriorityQueue *PQ =
Evan Cheng8ab58a22012-03-22 19:31:17 +00003036 new ILPBURRPriorityQueue(*IS->MF, true, false, TII, TRI, TLI);
Andrew Trick10ffc2b2010-12-24 05:03:26 +00003037 ScheduleDAGRRList *SD = new ScheduleDAGRRList(*IS->MF, true, PQ, OptLevel);
Evan Cheng37b740c2010-07-24 00:39:05 +00003038 PQ->setScheduleDAG(SD);
Andrew Trick2085a962010-12-21 22:25:04 +00003039 return SD;
Evan Cheng37b740c2010-07-24 00:39:05 +00003040}