blob: 7fc504e2e73f7ec22b5d8879e513331b809df2d6 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "InstPrinter/MipsInstPrinter.h"
16#include "MCTargetDesc/MipsBaseInfo.h"
Daniel Sanders0456c152014-11-07 14:24:31 +000017#include "MipsCCState.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000023#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000030#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000031#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/CallingConv.h"
33#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000035#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000036#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000037#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000038#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000039#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000040
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000041using namespace llvm;
42
Chandler Carruth84e68b22014-04-22 02:41:26 +000043#define DEBUG_TYPE "mips-lower"
44
Akira Hatanaka90131ac2012-10-19 21:47:33 +000045STATISTIC(NumTailCalls, "Number of tail calls");
46
47static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000048LargeGOT("mxgot", cl::Hidden,
49 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
50
Akira Hatanaka1cb02422013-05-20 18:07:43 +000051static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000052NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000053 cl::desc("MIPS: Don't trap on integer division by zero."),
54 cl::init(false));
55
Reed Kotler720c5ca2014-04-17 22:15:34 +000056cl::opt<bool>
57EnableMipsFastISel("mips-fast-isel", cl::Hidden,
58 cl::desc("Allow mips-fast-isel to be used"),
59 cl::init(false));
60
Craig Topper840beec2014-04-04 05:16:06 +000061static const MCPhysReg Mips64DPRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000062 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
63 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
64};
65
Jia Liuf54f60f2012-02-28 07:46:26 +000066// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000067// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000068// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000069static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000070 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000071 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000072
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000073 Size = CountPopulation_64(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000074 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000075 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000076}
77
Akira Hatanaka96ca1822013-03-13 00:54:29 +000078SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000079 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
80 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
81}
82
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000083SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
84 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000085 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000086 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000087}
88
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000089SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
90 SelectionDAG &DAG,
91 unsigned Flag) const {
92 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
93}
94
95SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
96 SelectionDAG &DAG,
97 unsigned Flag) const {
98 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
99}
100
101SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
102 SelectionDAG &DAG,
103 unsigned Flag) const {
104 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
105}
106
107SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
108 SelectionDAG &DAG,
109 unsigned Flag) const {
110 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
111 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000112}
113
Chris Lattner5e693ed2009-07-28 03:13:23 +0000114const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
115 switch (Opcode) {
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000116 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000117 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000118 case MipsISD::Hi: return "MipsISD::Hi";
119 case MipsISD::Lo: return "MipsISD::Lo";
120 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000121 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000122 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000123 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000124 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
125 case MipsISD::FPCmp: return "MipsISD::FPCmp";
126 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
127 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000128 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000129 case MipsISD::MFHI: return "MipsISD::MFHI";
130 case MipsISD::MFLO: return "MipsISD::MFLO";
131 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000132 case MipsISD::Mult: return "MipsISD::Mult";
133 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000134 case MipsISD::MAdd: return "MipsISD::MAdd";
135 case MipsISD::MAddu: return "MipsISD::MAddu";
136 case MipsISD::MSub: return "MipsISD::MSub";
137 case MipsISD::MSubu: return "MipsISD::MSubu";
138 case MipsISD::DivRem: return "MipsISD::DivRem";
139 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000140 case MipsISD::DivRem16: return "MipsISD::DivRem16";
141 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000142 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
143 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000144 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000145 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000146 case MipsISD::Ext: return "MipsISD::Ext";
147 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000148 case MipsISD::LWL: return "MipsISD::LWL";
149 case MipsISD::LWR: return "MipsISD::LWR";
150 case MipsISD::SWL: return "MipsISD::SWL";
151 case MipsISD::SWR: return "MipsISD::SWR";
152 case MipsISD::LDL: return "MipsISD::LDL";
153 case MipsISD::LDR: return "MipsISD::LDR";
154 case MipsISD::SDL: return "MipsISD::SDL";
155 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000156 case MipsISD::EXTP: return "MipsISD::EXTP";
157 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
158 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
159 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
160 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
161 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
162 case MipsISD::SHILO: return "MipsISD::SHILO";
163 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
164 case MipsISD::MULT: return "MipsISD::MULT";
165 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000166 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000167 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
168 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
169 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000170 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
171 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
172 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000173 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
174 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000175 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
176 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
177 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
178 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000179 case MipsISD::VCEQ: return "MipsISD::VCEQ";
180 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
181 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
182 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
183 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000184 case MipsISD::VSMAX: return "MipsISD::VSMAX";
185 case MipsISD::VSMIN: return "MipsISD::VSMIN";
186 case MipsISD::VUMAX: return "MipsISD::VUMAX";
187 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000188 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
189 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000190 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000191 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000192 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000193 case MipsISD::ILVEV: return "MipsISD::ILVEV";
194 case MipsISD::ILVOD: return "MipsISD::ILVOD";
195 case MipsISD::ILVL: return "MipsISD::ILVL";
196 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000197 case MipsISD::PCKEV: return "MipsISD::PCKEV";
198 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000199 case MipsISD::INSVE: return "MipsISD::INSVE";
Craig Topper062a2ba2014-04-25 05:30:21 +0000200 default: return nullptr;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000201 }
202}
203
Eric Christopherb1526602014-09-19 23:30:42 +0000204MipsTargetLowering::MipsTargetLowering(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000205 const MipsSubtarget &STI)
Aditya Nandakumar30531552014-11-13 21:29:21 +0000206 : TargetLowering(TM), Subtarget(STI) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000207 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000208 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000209 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000210 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000211 // The cmp.cond.fmt instruction in MIPS32r6/MIPS64r6 uses 0 and -1 like MSA
212 // does. Integer booleans still use 0 and 1.
Eric Christopher1c29a652014-07-18 22:55:25 +0000213 if (Subtarget.hasMips32r6())
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000214 setBooleanContents(ZeroOrOneBooleanContent,
215 ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000216
Wesley Peck527da1b2010-11-23 03:31:01 +0000217 // Load extented operations for i1 types must be promoted
Owen Anderson9f944592009-08-11 20:47:22 +0000218 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
219 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
220 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000221
Eli Friedman1fa07e12009-07-17 04:07:24 +0000222 // MIPS doesn't have extending float->double load/store
Owen Anderson9f944592009-08-11 20:47:22 +0000223 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
224 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000225
Wesley Peck527da1b2010-11-23 03:31:01 +0000226 // Used by legalize types to correctly generate the setcc result.
227 // Without this, every float setcc comes with a AND/OR with the result,
228 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000229 // which is used implicitly by brcond and select operations.
Owen Anderson9f944592009-08-11 20:47:22 +0000230 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000231
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000232 // Mips Custom Operations
Akira Hatanaka0f693a82013-03-06 21:32:03 +0000233 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000234 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000235 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000236 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
237 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
238 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
239 setOperationAction(ISD::SELECT, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT, MVT::f64, Custom);
241 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000242 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
243 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanakab7f78592012-03-09 23:46:03 +0000244 setOperationAction(ISD::SETCC, MVT::f32, Custom);
245 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000246 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000247 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
248 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000249 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000250
Eric Christopher1c29a652014-07-18 22:55:25 +0000251 if (Subtarget.isGP64bit()) {
Akira Hatanakada00aa82012-03-10 00:03:50 +0000252 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
253 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
254 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
255 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
256 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
257 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000258 setOperationAction(ISD::LOAD, MVT::i64, Custom);
259 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000260 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000261 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000262
Eric Christopher1c29a652014-07-18 22:55:25 +0000263 if (!Subtarget.isGP64bit()) {
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000264 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
265 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
266 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
267 }
268
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000269 setOperationAction(ISD::ADD, MVT::i32, Custom);
Eric Christopher1c29a652014-07-18 22:55:25 +0000270 if (Subtarget.isGP64bit())
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000271 setOperationAction(ISD::ADD, MVT::i64, Custom);
272
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000273 setOperationAction(ISD::SDIV, MVT::i32, Expand);
274 setOperationAction(ISD::SREM, MVT::i32, Expand);
275 setOperationAction(ISD::UDIV, MVT::i32, Expand);
276 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000277 setOperationAction(ISD::SDIV, MVT::i64, Expand);
278 setOperationAction(ISD::SREM, MVT::i64, Expand);
279 setOperationAction(ISD::UDIV, MVT::i64, Expand);
280 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000281
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000282 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000283 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
284 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
285 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
286 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Tom Stellard3787b122014-06-10 16:01:29 +0000287 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
288 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000289 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000290 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000292 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000293 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000294 if (Subtarget.hasCnMips()) {
Kai Nacke93fe5e82014-03-20 11:51:58 +0000295 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
296 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
297 } else {
298 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
299 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
300 }
Owen Anderson9f944592009-08-11 20:47:22 +0000301 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000302 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000303 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
304 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
305 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
306 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000307 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000308 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000309 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
310 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000311
Eric Christopher1c29a652014-07-18 22:55:25 +0000312 if (!Subtarget.hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000313 setOperationAction(ISD::ROTR, MVT::i32, Expand);
314
Eric Christopher1c29a652014-07-18 22:55:25 +0000315 if (!Subtarget.hasMips64r2())
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000316 setOperationAction(ISD::ROTR, MVT::i64, Expand);
317
Owen Anderson9f944592009-08-11 20:47:22 +0000318 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000319 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000320 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000321 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000322 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
323 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000324 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
325 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000326 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000327 setOperationAction(ISD::FLOG, MVT::f32, Expand);
328 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
329 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
330 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000331 setOperationAction(ISD::FMA, MVT::f32, Expand);
332 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000333 setOperationAction(ISD::FREM, MVT::f32, Expand);
334 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000335
Akira Hatanakac0b02062013-01-30 00:26:49 +0000336 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
337
Daniel Sanders2b553d42014-08-01 09:17:39 +0000338 setOperationAction(ISD::VASTART, MVT::Other, Custom);
339 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000340 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
341 setOperationAction(ISD::VAEND, MVT::Other, Expand);
342
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000343 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000344 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
345 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000346
Jia Liuf54f60f2012-02-28 07:46:26 +0000347 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
348 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
349 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
350 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000351
Eli Friedman30a49e92011-08-03 21:06:02 +0000352 setInsertFencesForAtomic(true);
353
Eric Christopher1c29a652014-07-18 22:55:25 +0000354 if (!Subtarget.hasMips32r2()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000355 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
356 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000357 }
358
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000359 // MIPS16 lacks MIPS32's clz and clo instructions.
Eric Christopher1c29a652014-07-18 22:55:25 +0000360 if (!Subtarget.hasMips32() || Subtarget.inMips16Mode())
Owen Anderson9f944592009-08-11 20:47:22 +0000361 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000362 if (!Subtarget.hasMips64())
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000363 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000364
Eric Christopher1c29a652014-07-18 22:55:25 +0000365 if (!Subtarget.hasMips32r2())
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000367 if (!Subtarget.hasMips64r2())
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000368 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000369
Eric Christopher1c29a652014-07-18 22:55:25 +0000370 if (Subtarget.isGP64bit()) {
Akira Hatanaka019e5922012-06-02 00:04:42 +0000371 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
372 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
373 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
374 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
375 }
376
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000377 setOperationAction(ISD::TRAP, MVT::Other, Legal);
378
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000379 setTargetDAGCombine(ISD::SDIVREM);
380 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000381 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000382 setTargetDAGCombine(ISD::AND);
383 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000384 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000385
Eric Christopher1c29a652014-07-18 22:55:25 +0000386 setMinFunctionAlignment(Subtarget.isGP64bit() ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000387
Daniel Sanders2b553d42014-08-01 09:17:39 +0000388 // The arguments on the stack are defined in terms of 4-byte slots on O32
389 // and 8-byte slots on N32/N64.
390 setMinStackArgumentAlignment(
391 (Subtarget.isABI_N32() || Subtarget.isABI_N64()) ? 8 : 4);
392
Eric Christopher1c29a652014-07-18 22:55:25 +0000393 setStackPointerRegisterToSaveRestore(Subtarget.isABI_N64() ? Mips::SP_64
394 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000395
Eric Christopher1c29a652014-07-18 22:55:25 +0000396 setExceptionPointerRegister(Subtarget.isABI_N64() ? Mips::A0_64 : Mips::A0);
397 setExceptionSelectorRegister(Subtarget.isABI_N64() ? Mips::A1_64 : Mips::A1);
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000398
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000399 MaxStoresPerMemcpy = 16;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000400
Eric Christopher1c29a652014-07-18 22:55:25 +0000401 isMicroMips = Subtarget.inMicroMipsMode();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000402}
403
Eric Christopherb1526602014-09-19 23:30:42 +0000404const MipsTargetLowering *MipsTargetLowering::create(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000405 const MipsSubtarget &STI) {
406 if (STI.inMips16Mode())
407 return llvm::createMips16TargetLowering(TM, STI);
Jia Liuf54f60f2012-02-28 07:46:26 +0000408
Eric Christopher8924d272014-07-18 23:25:04 +0000409 return llvm::createMipsSETargetLowering(TM, STI);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000410}
411
Reed Kotler720c5ca2014-04-17 22:15:34 +0000412// Create a fast isel object.
413FastISel *
414MipsTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
415 const TargetLibraryInfo *libInfo) const {
416 if (!EnableMipsFastISel)
417 return TargetLowering::createFastISel(funcInfo, libInfo);
418 return Mips::createFastISel(funcInfo, libInfo);
419}
420
Matt Arsenault758659232013-05-18 00:21:46 +0000421EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakab13b3332013-01-04 20:06:01 +0000422 if (!VT.isVector())
423 return MVT::i32;
424 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000425}
426
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000427static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000428 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000429 const MipsSubtarget &Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000430 if (DCI.isBeforeLegalizeOps())
431 return SDValue();
432
Akira Hatanakab1538f92011-10-03 21:06:13 +0000433 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000434 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
435 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000436 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
437 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000438 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000439
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000440 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000441 N->getOperand(0), N->getOperand(1));
442 SDValue InChain = DAG.getEntryNode();
443 SDValue InGlue = DivRem;
444
445 // insert MFLO
446 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000447 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000448 InGlue);
449 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
450 InChain = CopyFromLo.getValue(1);
451 InGlue = CopyFromLo.getValue(2);
452 }
453
454 // insert MFHI
455 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000456 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000457 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000458 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
459 }
460
461 return SDValue();
462}
463
Akira Hatanaka89af5892013-04-18 01:00:46 +0000464static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000465 switch (CC) {
466 default: llvm_unreachable("Unknown fp condition code!");
467 case ISD::SETEQ:
468 case ISD::SETOEQ: return Mips::FCOND_OEQ;
469 case ISD::SETUNE: return Mips::FCOND_UNE;
470 case ISD::SETLT:
471 case ISD::SETOLT: return Mips::FCOND_OLT;
472 case ISD::SETGT:
473 case ISD::SETOGT: return Mips::FCOND_OGT;
474 case ISD::SETLE:
475 case ISD::SETOLE: return Mips::FCOND_OLE;
476 case ISD::SETGE:
477 case ISD::SETOGE: return Mips::FCOND_OGE;
478 case ISD::SETULT: return Mips::FCOND_ULT;
479 case ISD::SETULE: return Mips::FCOND_ULE;
480 case ISD::SETUGT: return Mips::FCOND_UGT;
481 case ISD::SETUGE: return Mips::FCOND_UGE;
482 case ISD::SETUO: return Mips::FCOND_UN;
483 case ISD::SETO: return Mips::FCOND_OR;
484 case ISD::SETNE:
485 case ISD::SETONE: return Mips::FCOND_ONE;
486 case ISD::SETUEQ: return Mips::FCOND_UEQ;
487 }
488}
489
490
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000491/// This function returns true if the floating point conditional branches and
492/// conditional moves which use condition code CC should be inverted.
493static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000494 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
495 return false;
496
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000497 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
498 "Illegal Condition Code");
Akira Hatanakaa5352702011-03-31 18:26:17 +0000499
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000500 return true;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000501}
502
503// Creates and returns an FPCmp node from a setcc node.
504// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000505static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000506 // must be a SETCC node
507 if (Op.getOpcode() != ISD::SETCC)
508 return Op;
509
510 SDValue LHS = Op.getOperand(0);
511
512 if (!LHS.getValueType().isFloatingPoint())
513 return Op;
514
515 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000516 SDLoc DL(Op);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000517
Akira Hatanakaaef55c82011-04-15 21:00:26 +0000518 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
519 // node if necessary.
Akira Hatanakaa5352702011-03-31 18:26:17 +0000520 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
521
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000522 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka89af5892013-04-18 01:00:46 +0000523 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanakaa5352702011-03-31 18:26:17 +0000524}
525
526// Creates and returns a CMovFPT/F node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000527static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000528 SDValue False, SDLoc DL) {
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000529 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
530 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000531 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000532
533 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000534 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000535}
536
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000537static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000538 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000539 const MipsSubtarget &Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000540 if (DCI.isBeforeLegalizeOps())
541 return SDValue();
542
543 SDValue SetCC = N->getOperand(0);
544
545 if ((SetCC.getOpcode() != ISD::SETCC) ||
546 !SetCC.getOperand(0).getValueType().isInteger())
547 return SDValue();
548
549 SDValue False = N->getOperand(2);
550 EVT FalseTy = False.getValueType();
551
552 if (!FalseTy.isInteger())
553 return SDValue();
554
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000555 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(False);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000556
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000557 // If the RHS (False) is 0, we swap the order of the operands
558 // of ISD::SELECT (obviously also inverting the condition) so that we can
559 // take advantage of conditional moves using the $0 register.
560 // Example:
561 // return (a != 0) ? x : 0;
562 // load $reg, x
563 // movz $reg, $0, a
564 if (!FalseC)
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000565 return SDValue();
566
Andrew Trickef9de2a2013-05-25 02:42:55 +0000567 const SDLoc DL(N);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000568
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000569 if (!FalseC->getZExtValue()) {
570 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
571 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000572
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000573 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
574 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
575
576 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
577 }
578
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000579 // If both operands are integer constants there's a possibility that we
580 // can do some interesting optimizations.
581 SDValue True = N->getOperand(1);
582 ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(True);
583
584 if (!TrueC || !True.getValueType().isInteger())
585 return SDValue();
586
587 // We'll also ignore MVT::i64 operands as this optimizations proves
588 // to be ineffective because of the required sign extensions as the result
589 // of a SETCC operator is always MVT::i32 for non-vector types.
590 if (True.getValueType() == MVT::i64)
591 return SDValue();
592
593 int64_t Diff = TrueC->getSExtValue() - FalseC->getSExtValue();
594
595 // 1) (a < x) ? y : y-1
596 // slti $reg1, a, x
597 // addiu $reg2, $reg1, y-1
598 if (Diff == 1)
599 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, False);
600
601 // 2) (a < x) ? y-1 : y
602 // slti $reg1, a, x
603 // xor $reg1, $reg1, 1
604 // addiu $reg2, $reg1, y-1
605 if (Diff == -1) {
606 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
607 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
608 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
609 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, True);
610 }
611
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000612 // Couldn't optimize.
613 return SDValue();
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000614}
615
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000616static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000617 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000618 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000619 // Pattern match EXT.
620 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
621 // => ext $dst, $src, size, pos
Eric Christopher1c29a652014-07-18 22:55:25 +0000622 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000623 return SDValue();
624
625 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000626 unsigned ShiftRightOpc = ShiftRight.getOpcode();
627
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000628 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000629 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000630 return SDValue();
631
632 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000633 ConstantSDNode *CN;
634 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
635 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000636
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000637 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000638 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000639
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000640 // Op's second operand must be a shifted mask.
641 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000642 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000643 return SDValue();
644
645 // Return if the shifted mask does not start at bit 0 or the sum of its size
646 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000647 EVT ValTy = N->getValueType(0);
648 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000649 return SDValue();
650
Andrew Trickef9de2a2013-05-25 02:42:55 +0000651 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000652 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanakaeea541c2011-08-17 22:59:46 +0000653 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000654}
Jia Liuf54f60f2012-02-28 07:46:26 +0000655
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000656static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000657 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000658 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000659 // Pattern match INS.
660 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000661 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000662 // => ins $dst, $src, size, pos, $src1
Eric Christopher1c29a652014-07-18 22:55:25 +0000663 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000664 return SDValue();
665
666 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
667 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
668 ConstantSDNode *CN;
669
670 // See if Op's first operand matches (and $src1 , mask0).
671 if (And0.getOpcode() != ISD::AND)
672 return SDValue();
673
674 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000675 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000676 return SDValue();
677
678 // See if Op's second operand matches (and (shl $src, pos), mask1).
679 if (And1.getOpcode() != ISD::AND)
680 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000681
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000682 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000683 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000684 return SDValue();
685
686 // The shift masks must have the same position and size.
687 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
688 return SDValue();
689
690 SDValue Shl = And1.getOperand(0);
691 if (Shl.getOpcode() != ISD::SHL)
692 return SDValue();
693
694 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
695 return SDValue();
696
697 unsigned Shamt = CN->getZExtValue();
698
699 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000700 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000701 EVT ValTy = N->getValueType(0);
702 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000703 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000704
Andrew Trickef9de2a2013-05-25 02:42:55 +0000705 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000706 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000707 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000708}
Jia Liuf54f60f2012-02-28 07:46:26 +0000709
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000710static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000711 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000712 const MipsSubtarget &Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000713 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
714
715 if (DCI.isBeforeLegalizeOps())
716 return SDValue();
717
718 SDValue Add = N->getOperand(1);
719
720 if (Add.getOpcode() != ISD::ADD)
721 return SDValue();
722
723 SDValue Lo = Add.getOperand(1);
724
725 if ((Lo.getOpcode() != MipsISD::Lo) ||
726 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
727 return SDValue();
728
729 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000730 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000731
732 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
733 Add.getOperand(0));
734 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
735}
736
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000737SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000738 const {
739 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000740 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000741
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000742 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000743 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000744 case ISD::SDIVREM:
745 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000746 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000747 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000748 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000749 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000750 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000751 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000752 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000753 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000754 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000755 }
756
757 return SDValue();
758}
759
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000760void
761MipsTargetLowering::LowerOperationWrapper(SDNode *N,
762 SmallVectorImpl<SDValue> &Results,
763 SelectionDAG &DAG) const {
764 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
765
766 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
767 Results.push_back(Res.getValue(I));
768}
769
770void
771MipsTargetLowering::ReplaceNodeResults(SDNode *N,
772 SmallVectorImpl<SDValue> &Results,
773 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000774 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000775}
776
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000777SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000778LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000779{
Wesley Peck527da1b2010-11-23 03:31:01 +0000780 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000781 {
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000782 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
783 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
784 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
785 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
786 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
787 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
788 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
789 case ISD::SELECT: return lowerSELECT(Op, DAG);
790 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
791 case ISD::SETCC: return lowerSETCC(Op, DAG);
792 case ISD::VASTART: return lowerVASTART(Op, DAG);
Daniel Sanders2b553d42014-08-01 09:17:39 +0000793 case ISD::VAARG: return lowerVAARG(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000794 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000795 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
796 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
797 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000798 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
799 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
800 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
801 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
802 case ISD::LOAD: return lowerLOAD(Op, DAG);
803 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000804 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000805 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000806 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000807 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000808}
809
Akira Hatanakae2489122011-04-15 21:51:11 +0000810//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000811// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000812//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000813
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000814// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000815// MachineFunction as a live in value. It also creates a corresponding
816// virtual register for it.
817static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000818addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000819{
Chris Lattnera10fff52007-12-31 04:13:23 +0000820 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
821 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000822 return VReg;
823}
824
Daniel Sanders308181e2014-06-12 10:44:10 +0000825static MachineBasicBlock *insertDivByZeroTrap(MachineInstr *MI,
826 MachineBasicBlock &MBB,
827 const TargetInstrInfo &TII,
828 bool Is64Bit) {
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000829 if (NoZeroDivCheck)
830 return &MBB;
831
832 // Insert instruction "teq $divisor_reg, $zero, 7".
833 MachineBasicBlock::iterator I(MI);
834 MachineInstrBuilder MIB;
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000835 MachineOperand &Divisor = MI->getOperand(2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000836 MIB = BuildMI(MBB, std::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000837 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
838 .addReg(Mips::ZERO).addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000839
840 // Use the 32-bit sub-register if this is a 64-bit division.
841 if (Is64Bit)
842 MIB->getOperand(0).setSubReg(Mips::sub_32);
843
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000844 // Clear Divisor's kill flag.
845 Divisor.setIsKill(false);
Daniel Sanders308181e2014-06-12 10:44:10 +0000846
847 // We would normally delete the original instruction here but in this case
848 // we only needed to inject an additional instruction rather than replace it.
849
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000850 return &MBB;
851}
852
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000853MachineBasicBlock *
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000854MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000855 MachineBasicBlock *BB) const {
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000856 switch (MI->getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000857 default:
858 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000859 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000860 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000861 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000862 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000863 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000864 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000865 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000866 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000867
868 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000869 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000870 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000871 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000872 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000873 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000874 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000875 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000876
877 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000878 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000879 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000880 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000881 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000882 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000883 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000884 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000885
886 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000887 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000888 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000889 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000890 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000891 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000892 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000893 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000894
895 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000896 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000897 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000898 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000899 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000900 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000901 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000902 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000903
904 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000905 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000906 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000907 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000908 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000909 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000910 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000911 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000912
913 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000914 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000915 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000916 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000917 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000918 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000919 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000920 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000921
922 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000923 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000924 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000925 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000926 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000927 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000928 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000929 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000930 case Mips::PseudoSDIV:
931 case Mips::PseudoUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +0000932 case Mips::DIV:
933 case Mips::DIVU:
934 case Mips::MOD:
935 case Mips::MODU:
Eric Christopherd9134482014-08-04 21:25:23 +0000936 return insertDivByZeroTrap(
937 MI, *BB, *getTargetMachine().getSubtargetImpl()->getInstrInfo(), false);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000938 case Mips::PseudoDSDIV:
939 case Mips::PseudoDUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +0000940 case Mips::DDIV:
941 case Mips::DDIVU:
942 case Mips::DMOD:
943 case Mips::DMODU:
Eric Christopherd9134482014-08-04 21:25:23 +0000944 return insertDivByZeroTrap(
945 MI, *BB, *getTargetMachine().getSubtargetImpl()->getInstrInfo(), true);
Daniel Sanders0fa60412014-06-12 13:39:06 +0000946 case Mips::SEL_D:
947 return emitSEL_D(MI, BB);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +0000948
949 case Mips::PseudoSELECT_I:
950 case Mips::PseudoSELECT_S:
951 case Mips::PseudoSELECT_D32:
952 return emitPseudoSELECT(MI, BB, false, Mips::BNE);
953 case Mips::PseudoSELECTFP_F_I:
954 case Mips::PseudoSELECTFP_F_S:
955 case Mips::PseudoSELECTFP_F_D32:
956 return emitPseudoSELECT(MI, BB, true, Mips::BC1F);
957 case Mips::PseudoSELECTFP_T_I:
958 case Mips::PseudoSELECTFP_T_S:
959 case Mips::PseudoSELECTFP_T_D32:
960 return emitPseudoSELECT(MI, BB, true, Mips::BC1T);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000961 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000962}
963
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000964// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
965// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
966MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000967MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher0713a9d2011-06-08 23:55:35 +0000968 unsigned Size, unsigned BinOpcode,
Akira Hatanaka15506782011-06-07 18:58:42 +0000969 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000970 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000971
972 MachineFunction *MF = BB->getParent();
973 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000974 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Eric Christopherd9134482014-08-04 21:25:23 +0000975 const TargetInstrInfo *TII =
976 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000977 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000978 unsigned LL, SC, AND, NOR, ZERO, BEQ;
979
980 if (Size == 4) {
Daniel Sanders6a803f62014-06-16 13:13:03 +0000981 if (isMicroMips) {
982 LL = Mips::LL_MM;
983 SC = Mips::SC_MM;
984 } else {
Daniel Sandersbdcfab12014-07-24 09:47:14 +0000985 LL = Subtarget.hasMips32r6() ? Mips::LL_R6 : Mips::LL;
986 SC = Subtarget.hasMips32r6() ? Mips::SC_R6 : Mips::SC;
Daniel Sanders6a803f62014-06-16 13:13:03 +0000987 }
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000988 AND = Mips::AND;
989 NOR = Mips::NOR;
990 ZERO = Mips::ZERO;
991 BEQ = Mips::BEQ;
Daniel Sanders6a803f62014-06-16 13:13:03 +0000992 } else {
Daniel Sandersbdcfab12014-07-24 09:47:14 +0000993 LL = Subtarget.hasMips64r6() ? Mips::LLD_R6 : Mips::LLD;
994 SC = Subtarget.hasMips64r6() ? Mips::SCD_R6 : Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000995 AND = Mips::AND64;
996 NOR = Mips::NOR64;
997 ZERO = Mips::ZERO_64;
998 BEQ = Mips::BEQ64;
999 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001000
Akira Hatanaka0e019592011-07-19 20:11:17 +00001001 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001002 unsigned Ptr = MI->getOperand(1).getReg();
1003 unsigned Incr = MI->getOperand(2).getReg();
1004
Akira Hatanaka0e019592011-07-19 20:11:17 +00001005 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1006 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1007 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001008
1009 // insert new blocks after the current block
1010 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1011 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1012 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1013 MachineFunction::iterator It = BB;
1014 ++It;
1015 MF->insert(It, loopMBB);
1016 MF->insert(It, exitMBB);
1017
1018 // Transfer the remainder of BB and its successor edges to exitMBB.
1019 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001020 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001021 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1022
1023 // thisMBB:
1024 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001025 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001026 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001027 loopMBB->addSuccessor(loopMBB);
1028 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001029
1030 // loopMBB:
1031 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001032 // <binop> storeval, oldval, incr
1033 // sc success, storeval, 0(ptr)
1034 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001035 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001036 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001037 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001038 // and andres, oldval, incr
1039 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001040 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1041 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001042 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001043 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001044 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001045 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001046 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001047 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001048 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1049 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001050
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001051 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001052
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001053 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001054}
1055
Daniel Sanders6a803f62014-06-16 13:13:03 +00001056MachineBasicBlock *MipsTargetLowering::emitSignExtendToI32InReg(
1057 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned DstReg,
1058 unsigned SrcReg) const {
Eric Christopherd9134482014-08-04 21:25:23 +00001059 const TargetInstrInfo *TII =
1060 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Daniel Sanders6a803f62014-06-16 13:13:03 +00001061 DebugLoc DL = MI->getDebugLoc();
1062
Eric Christopher1c29a652014-07-18 22:55:25 +00001063 if (Subtarget.hasMips32r2() && Size == 1) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001064 BuildMI(BB, DL, TII->get(Mips::SEB), DstReg).addReg(SrcReg);
1065 return BB;
1066 }
1067
Eric Christopher1c29a652014-07-18 22:55:25 +00001068 if (Subtarget.hasMips32r2() && Size == 2) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001069 BuildMI(BB, DL, TII->get(Mips::SEH), DstReg).addReg(SrcReg);
1070 return BB;
1071 }
1072
1073 MachineFunction *MF = BB->getParent();
1074 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1075 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1076 unsigned ScrReg = RegInfo.createVirtualRegister(RC);
1077
1078 assert(Size < 32);
1079 int64_t ShiftImm = 32 - (Size * 8);
1080
1081 BuildMI(BB, DL, TII->get(Mips::SLL), ScrReg).addReg(SrcReg).addImm(ShiftImm);
1082 BuildMI(BB, DL, TII->get(Mips::SRA), DstReg).addReg(ScrReg).addImm(ShiftImm);
1083
1084 return BB;
1085}
1086
1087MachineBasicBlock *MipsTargetLowering::emitAtomicBinaryPartword(
1088 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
1089 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001090 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001091 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001092
1093 MachineFunction *MF = BB->getParent();
1094 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1095 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
Eric Christopherd9134482014-08-04 21:25:23 +00001096 const TargetInstrInfo *TII =
1097 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001098 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001099
1100 unsigned Dest = MI->getOperand(0).getReg();
1101 unsigned Ptr = MI->getOperand(1).getReg();
1102 unsigned Incr = MI->getOperand(2).getReg();
1103
Akira Hatanaka0e019592011-07-19 20:11:17 +00001104 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1105 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001106 unsigned Mask = RegInfo.createVirtualRegister(RC);
1107 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001108 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1109 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001110 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001111 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1112 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1113 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1114 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1115 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001116 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001117 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1118 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1119 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001120 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001121
1122 // insert new blocks after the current block
1123 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1124 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001125 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001126 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1127 MachineFunction::iterator It = BB;
1128 ++It;
1129 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001130 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001131 MF->insert(It, exitMBB);
1132
1133 // Transfer the remainder of BB and its successor edges to exitMBB.
1134 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001135 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001136 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1137
Akira Hatanaka08636b42011-07-19 17:09:53 +00001138 BB->addSuccessor(loopMBB);
1139 loopMBB->addSuccessor(loopMBB);
1140 loopMBB->addSuccessor(sinkMBB);
1141 sinkMBB->addSuccessor(exitMBB);
1142
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001143 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001144 // addiu masklsb2,$0,-4 # 0xfffffffc
1145 // and alignedaddr,ptr,masklsb2
1146 // andi ptrlsb2,ptr,3
1147 // sll shiftamt,ptrlsb2,3
1148 // ori maskupper,$0,255 # 0xff
1149 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001150 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001151 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001152
1153 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001154 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001155 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001156 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001157 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001158 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001159 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001160 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1161 } else {
1162 unsigned Off = RegInfo.createVirtualRegister(RC);
1163 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1164 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1165 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1166 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001167 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001168 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001169 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001170 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001171 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001172 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001173
Akira Hatanaka27292632011-07-18 18:52:12 +00001174 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001175 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001176 // ll oldval,0(alignedaddr)
1177 // binop binopres,oldval,incr2
1178 // and newval,binopres,mask
1179 // and maskedoldval0,oldval,mask2
1180 // or storeval,maskedoldval0,newval
1181 // sc success,storeval,0(alignedaddr)
1182 // beq success,$0,loopMBB
1183
Akira Hatanaka27292632011-07-18 18:52:12 +00001184 // atomic.swap
1185 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001186 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001187 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001188 // and maskedoldval0,oldval,mask2
1189 // or storeval,maskedoldval0,newval
1190 // sc success,storeval,0(alignedaddr)
1191 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001192
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001193 BB = loopMBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001194 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001195 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001196 // and andres, oldval, incr2
1197 // nor binopres, $0, andres
1198 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001199 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1200 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001201 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001202 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001203 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001204 // <binop> binopres, oldval, incr2
1205 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001206 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1207 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001208 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001209 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001210 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001211 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001212
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001213 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001214 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001215 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001216 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001217 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001218 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001219 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001220 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001221
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001222 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001223 // and maskedoldval1,oldval,mask
1224 // srl srlres,maskedoldval1,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001225 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001226 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001227
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001228 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001229 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001230 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001231 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001232 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001233
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001234 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001235
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001236 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001237}
1238
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001239MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1240 MachineBasicBlock *BB,
1241 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001242 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001243
1244 MachineFunction *MF = BB->getParent();
1245 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001246 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Eric Christopherd9134482014-08-04 21:25:23 +00001247 const TargetInstrInfo *TII =
1248 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001249 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001250 unsigned LL, SC, ZERO, BNE, BEQ;
1251
1252 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +00001253 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1254 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001255 ZERO = Mips::ZERO;
1256 BNE = Mips::BNE;
1257 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001258 } else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001259 LL = Mips::LLD;
1260 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001261 ZERO = Mips::ZERO_64;
1262 BNE = Mips::BNE64;
1263 BEQ = Mips::BEQ64;
1264 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001265
1266 unsigned Dest = MI->getOperand(0).getReg();
1267 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001268 unsigned OldVal = MI->getOperand(2).getReg();
1269 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001270
Akira Hatanaka0e019592011-07-19 20:11:17 +00001271 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001272
1273 // insert new blocks after the current block
1274 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1275 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1276 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1277 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1278 MachineFunction::iterator It = BB;
1279 ++It;
1280 MF->insert(It, loop1MBB);
1281 MF->insert(It, loop2MBB);
1282 MF->insert(It, exitMBB);
1283
1284 // Transfer the remainder of BB and its successor edges to exitMBB.
1285 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001286 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001287 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1288
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001289 // thisMBB:
1290 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001291 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001292 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001293 loop1MBB->addSuccessor(exitMBB);
1294 loop1MBB->addSuccessor(loop2MBB);
1295 loop2MBB->addSuccessor(loop1MBB);
1296 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001297
1298 // loop1MBB:
1299 // ll dest, 0(ptr)
1300 // bne dest, oldval, exitMBB
1301 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001302 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1303 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001304 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001305
1306 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001307 // sc success, newval, 0(ptr)
1308 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001309 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001310 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001311 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001312 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001313 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001314
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001315 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001316
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001317 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001318}
1319
1320MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001321MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001322 MachineBasicBlock *BB,
1323 unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001324 assert((Size == 1 || Size == 2) &&
1325 "Unsupported size for EmitAtomicCmpSwapPartial.");
1326
1327 MachineFunction *MF = BB->getParent();
1328 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1329 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
Eric Christopherd9134482014-08-04 21:25:23 +00001330 const TargetInstrInfo *TII =
1331 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001332 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001333
1334 unsigned Dest = MI->getOperand(0).getReg();
1335 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001336 unsigned CmpVal = MI->getOperand(2).getReg();
1337 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001338
Akira Hatanaka0e019592011-07-19 20:11:17 +00001339 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1340 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001341 unsigned Mask = RegInfo.createVirtualRegister(RC);
1342 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001343 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1344 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1345 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1346 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1347 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1348 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1349 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1350 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1351 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1352 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1353 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1354 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001355 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001356
1357 // insert new blocks after the current block
1358 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1359 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1360 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001361 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001362 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1363 MachineFunction::iterator It = BB;
1364 ++It;
1365 MF->insert(It, loop1MBB);
1366 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001367 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001368 MF->insert(It, exitMBB);
1369
1370 // Transfer the remainder of BB and its successor edges to exitMBB.
1371 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001372 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001373 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1374
Akira Hatanaka08636b42011-07-19 17:09:53 +00001375 BB->addSuccessor(loop1MBB);
1376 loop1MBB->addSuccessor(sinkMBB);
1377 loop1MBB->addSuccessor(loop2MBB);
1378 loop2MBB->addSuccessor(loop1MBB);
1379 loop2MBB->addSuccessor(sinkMBB);
1380 sinkMBB->addSuccessor(exitMBB);
1381
Akira Hatanakae4503582011-07-19 18:14:26 +00001382 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001383 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001384 // addiu masklsb2,$0,-4 # 0xfffffffc
1385 // and alignedaddr,ptr,masklsb2
1386 // andi ptrlsb2,ptr,3
1387 // sll shiftamt,ptrlsb2,3
1388 // ori maskupper,$0,255 # 0xff
1389 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001390 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001391 // andi maskedcmpval,cmpval,255
1392 // sll shiftedcmpval,maskedcmpval,shiftamt
1393 // andi maskednewval,newval,255
1394 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001395 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001396 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001397 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001398 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001399 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001400 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001401 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001402 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1403 } else {
1404 unsigned Off = RegInfo.createVirtualRegister(RC);
1405 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1406 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1407 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1408 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001409 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001410 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001411 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001412 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001413 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1414 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001415 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001416 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001417 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001418 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001419 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001420 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001421 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001422
1423 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001424 // ll oldval,0(alginedaddr)
1425 // and maskedoldval0,oldval,mask
1426 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001427 BB = loop1MBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001428 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001429 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001430 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001431 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001432 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001433
1434 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001435 // and maskedoldval1,oldval,mask2
1436 // or storeval,maskedoldval1,shiftednewval
1437 // sc success,storeval,0(alignedaddr)
1438 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001439 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001440 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001441 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001442 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001443 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001444 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001445 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001446 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001447 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001448
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001449 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001450 // srl srlres,maskedoldval0,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001451 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001452 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001453
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001454 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001455 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001456 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001457
1458 MI->eraseFromParent(); // The instruction is gone now.
1459
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001460 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001461}
1462
Daniel Sanders0fa60412014-06-12 13:39:06 +00001463MachineBasicBlock *MipsTargetLowering::emitSEL_D(MachineInstr *MI,
1464 MachineBasicBlock *BB) const {
1465 MachineFunction *MF = BB->getParent();
Eric Christopherd9134482014-08-04 21:25:23 +00001466 const TargetRegisterInfo *TRI =
1467 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
1468 const TargetInstrInfo *TII =
1469 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Daniel Sanders0fa60412014-06-12 13:39:06 +00001470 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1471 DebugLoc DL = MI->getDebugLoc();
1472 MachineBasicBlock::iterator II(MI);
1473
1474 unsigned Fc = MI->getOperand(1).getReg();
1475 const auto &FGR64RegClass = TRI->getRegClass(Mips::FGR64RegClassID);
1476
1477 unsigned Fc2 = RegInfo.createVirtualRegister(FGR64RegClass);
1478
1479 BuildMI(*BB, II, DL, TII->get(Mips::SUBREG_TO_REG), Fc2)
1480 .addImm(0)
1481 .addReg(Fc)
1482 .addImm(Mips::sub_lo);
1483
1484 // We don't erase the original instruction, we just replace the condition
1485 // register with the 64-bit super-register.
1486 MI->getOperand(1).setReg(Fc2);
1487
1488 return BB;
1489}
1490
Akira Hatanakae2489122011-04-15 21:51:11 +00001491//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001492// Misc Lower Operation implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00001493//===----------------------------------------------------------------------===//
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001494SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001495 SDValue Chain = Op.getOperand(0);
1496 SDValue Table = Op.getOperand(1);
1497 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001498 SDLoc DL(Op);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001499 EVT PTy = getPointerTy();
1500 unsigned EntrySize =
1501 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1502
1503 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1504 DAG.getConstant(EntrySize, PTy));
1505 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1506
1507 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1508 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1509 MachinePointerInfo::getJumpTable(), MemVT, false, false,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001510 false, 0);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001511 Chain = Addr.getValue(1);
1512
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001513 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) ||
Eric Christopher1c29a652014-07-18 22:55:25 +00001514 Subtarget.isABI_N64()) {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001515 // For PIC, the sequence is:
1516 // BRIND(load(Jumptable + index) + RelocBase)
1517 // RelocBase can be JumpTable, GOT or some sort of global base.
1518 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1519 getPICJumpTableRelocBase(Table, DAG));
1520 }
1521
1522 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1523}
1524
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001525SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peck527da1b2010-11-23 03:31:01 +00001526 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001527 // the block to branch to if the condition is true.
1528 SDValue Chain = Op.getOperand(0);
1529 SDValue Dest = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001530 SDLoc DL(Op);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001531
Eric Christopher1c29a652014-07-18 22:55:25 +00001532 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001533 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanakaa5352702011-03-31 18:26:17 +00001534
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001535 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001536 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopesa9504222008-07-30 17:06:13 +00001537 return Op;
Wesley Peck527da1b2010-11-23 03:31:01 +00001538
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +00001539 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001540 Mips::CondCode CC =
1541 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf0ea5002013-03-30 01:16:38 +00001542 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1543 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001544 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001545 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001546 FCC0, Dest, CondRes);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001547}
1548
1549SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001550lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001551{
Eric Christopher1c29a652014-07-18 22:55:25 +00001552 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001553 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001554
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001555 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001556 if (Cond.getOpcode() != MipsISD::FPCmp)
1557 return Op;
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +00001558
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001559 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001560 SDLoc(Op));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001561}
1562
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001563SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001564lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001565{
Andrew Trickef9de2a2013-05-25 02:42:55 +00001566 SDLoc DL(Op);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001567 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault758659232013-05-18 00:21:46 +00001568 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1569 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001570 Op.getOperand(0), Op.getOperand(1),
1571 Op.getOperand(4));
1572
1573 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1574 Op.getOperand(3));
1575}
1576
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001577SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00001578 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001579 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001580
1581 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1582 "Floating point operand expected.");
1583
1584 SDValue True = DAG.getConstant(1, MVT::i32);
1585 SDValue False = DAG.getConstant(0, MVT::i32);
1586
Andrew Trickef9de2a2013-05-25 02:42:55 +00001587 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanakab7f78592012-03-09 23:46:03 +00001588}
1589
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001590SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001591 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001592 EVT Ty = Op.getValueType();
1593 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1594 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001595
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001596 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001597 !Subtarget.isABI_N64()) {
Akira Hatanaka92a96e12012-09-12 23:27:55 +00001598 const MipsTargetObjectFile &TLOF =
1599 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peck527da1b2010-11-23 03:31:01 +00001600
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001601 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine()))
1602 // %gp_rel relocation
1603 return getAddrGPRel(N, Ty, DAG);
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001604
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001605 // %hi/%lo relocation
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001606 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001607 }
1608
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001609 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001610 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001611 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001612
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001613 if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001614 return getAddrGlobalLargeGOT(N, Ty, DAG, MipsII::MO_GOT_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001615 MipsII::MO_GOT_LO16, DAG.getEntryNode(),
1616 MachinePointerInfo::getGOT());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001617
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001618 return getAddrGlobal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001619 (Subtarget.isABI_N32() || Subtarget.isABI_N64())
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001620 ? MipsII::MO_GOT_DISP
1621 : MipsII::MO_GOT16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001622 DAG.getEntryNode(), MachinePointerInfo::getGOT());
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001623}
1624
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001625SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001626 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001627 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1628 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001629
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001630 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001631 !Subtarget.isABI_N64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001632 return getAddrNonPIC(N, Ty, DAG);
1633
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001634 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001635 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001636}
1637
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001638SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001639lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001640{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001641 // If the relocation model is PIC, use the General Dynamic TLS Model or
1642 // Local Dynamic TLS model, otherwise use the Initial Exec or
1643 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001644
1645 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001646 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001647 const GlobalValue *GV = GA->getGlobal();
1648 EVT PtrVT = getPointerTy();
1649
Hans Wennborgaea41202012-05-04 09:40:39 +00001650 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1651
1652 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001653 // General Dynamic and Local Dynamic TLS Model.
1654 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1655 : MipsII::MO_TLSGD;
1656
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001657 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1658 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1659 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001660 unsigned PtrSize = PtrVT.getSizeInBits();
1661 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1662
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001663 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001664
1665 ArgListTy Args;
1666 ArgListEntry Entry;
1667 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001668 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001669 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001670
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001671 TargetLowering::CallLoweringInfo CLI(DAG);
1672 CLI.setDebugLoc(DL).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00001673 .setCallee(CallingConv::C, PtrTy, TlsGetAddr, std::move(Args), 0);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001674 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001675
Akira Hatanakabff84e12011-12-14 18:26:41 +00001676 SDValue Ret = CallResult.first;
1677
Hans Wennborgaea41202012-05-04 09:40:39 +00001678 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001679 return Ret;
1680
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001681 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001682 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001683 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1684 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001685 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001686 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1687 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1688 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001689 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001690
1691 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001692 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001693 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001694 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001695 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001696 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001697 TGA);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001698 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001699 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001700 false, false, false, 0);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001701 } else {
1702 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001703 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001704 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001705 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001706 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001707 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001708 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1709 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1710 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001711 }
1712
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001713 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1714 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001715}
1716
1717SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001718lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001719{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001720 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1721 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001722
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001723 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001724 !Subtarget.isABI_N64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001725 return getAddrNonPIC(N, Ty, DAG);
1726
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001727 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001728 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001729}
1730
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001731SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001732lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001733{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001734 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1735 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001736
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001737 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001738 !Subtarget.isABI_N64()) {
1739 const MipsTargetObjectFile &TLOF =
1740 (const MipsTargetObjectFile&)getObjFileLowering();
1741
1742 if (TLOF.IsConstantInSmallSection(N->getConstVal(), getTargetMachine()))
1743 // %gp_rel relocation
1744 return getAddrGPRel(N, Ty, DAG);
1745
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001746 return getAddrNonPIC(N, Ty, DAG);
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001747 }
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001748
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001749 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001750 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001751}
1752
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001753SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001754 MachineFunction &MF = DAG.getMachineFunction();
1755 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1756
Andrew Trickef9de2a2013-05-25 02:42:55 +00001757 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001758 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1759 getPointerTy());
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001760
1761 // vastart just stores the address of the VarArgsFrameIndex slot into the
1762 // memory location argument.
1763 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001764 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001765 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001766}
Jia Liuf54f60f2012-02-28 07:46:26 +00001767
Daniel Sanders2b553d42014-08-01 09:17:39 +00001768SDValue MipsTargetLowering::lowerVAARG(SDValue Op, SelectionDAG &DAG) const {
1769 SDNode *Node = Op.getNode();
1770 EVT VT = Node->getValueType(0);
1771 SDValue Chain = Node->getOperand(0);
1772 SDValue VAListPtr = Node->getOperand(1);
1773 unsigned Align = Node->getConstantOperandVal(3);
1774 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1775 SDLoc DL(Node);
1776 unsigned ArgSlotSizeInBytes =
1777 (Subtarget.isABI_N32() || Subtarget.isABI_N64()) ? 8 : 4;
1778
1779 SDValue VAListLoad = DAG.getLoad(getPointerTy(), DL, Chain, VAListPtr,
1780 MachinePointerInfo(SV), false, false, false,
1781 0);
1782 SDValue VAList = VAListLoad;
1783
1784 // Re-align the pointer if necessary.
1785 // It should only ever be necessary for 64-bit types on O32 since the minimum
1786 // argument alignment is the same as the maximum type alignment for N32/N64.
1787 //
1788 // FIXME: We currently align too often. The code generator doesn't notice
1789 // when the pointer is still aligned from the last va_arg (or pair of
1790 // va_args for the i64 on O32 case).
1791 if (Align > getMinStackArgumentAlignment()) {
1792 assert(((Align & (Align-1)) == 0) && "Expected Align to be a power of 2");
1793
1794 VAList = DAG.getNode(ISD::ADD, DL, VAList.getValueType(), VAList,
1795 DAG.getConstant(Align - 1,
1796 VAList.getValueType()));
1797
1798 VAList = DAG.getNode(ISD::AND, DL, VAList.getValueType(), VAList,
1799 DAG.getConstant(-(int64_t)Align,
1800 VAList.getValueType()));
1801 }
1802
1803 // Increment the pointer, VAList, to the next vaarg.
1804 unsigned ArgSizeInBytes = getDataLayout()->getTypeAllocSize(VT.getTypeForEVT(*DAG.getContext()));
1805 SDValue Tmp3 = DAG.getNode(ISD::ADD, DL, VAList.getValueType(), VAList,
1806 DAG.getConstant(RoundUpToAlignment(ArgSizeInBytes, ArgSlotSizeInBytes),
1807 VAList.getValueType()));
1808 // Store the incremented VAList to the legalized pointer
1809 Chain = DAG.getStore(VAListLoad.getValue(1), DL, Tmp3, VAListPtr,
1810 MachinePointerInfo(SV), false, false, 0);
1811
1812 // In big-endian mode we must adjust the pointer when the load size is smaller
1813 // than the argument slot size. We must also reduce the known alignment to
1814 // match. For example in the N64 ABI, we must add 4 bytes to the offset to get
1815 // the correct half of the slot, and reduce the alignment from 8 (slot
1816 // alignment) down to 4 (type alignment).
1817 if (!Subtarget.isLittle() && ArgSizeInBytes < ArgSlotSizeInBytes) {
1818 unsigned Adjustment = ArgSlotSizeInBytes - ArgSizeInBytes;
1819 VAList = DAG.getNode(ISD::ADD, DL, VAListPtr.getValueType(), VAList,
1820 DAG.getIntPtrConstant(Adjustment));
1821 }
1822 // Load the actual argument out of the pointer VAList
1823 return DAG.getLoad(VT, DL, Chain, VAList, MachinePointerInfo(), false, false,
1824 false, 0);
1825}
1826
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001827static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1828 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001829 EVT TyX = Op.getOperand(0).getValueType();
1830 EVT TyY = Op.getOperand(1).getValueType();
1831 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1832 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001833 SDLoc DL(Op);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001834 SDValue Res;
1835
1836 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1837 // to i32.
1838 SDValue X = (TyX == MVT::f32) ?
1839 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1840 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1841 Const1);
1842 SDValue Y = (TyY == MVT::f32) ?
1843 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1844 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1845 Const1);
1846
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001847 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001848 // ext E, Y, 31, 1 ; extract bit31 of Y
1849 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1850 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1851 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1852 } else {
1853 // sll SllX, X, 1
1854 // srl SrlX, SllX, 1
1855 // srl SrlY, Y, 31
1856 // sll SllY, SrlX, 31
1857 // or Or, SrlX, SllY
1858 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1859 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1860 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1861 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1862 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1863 }
1864
1865 if (TyX == MVT::f32)
1866 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1867
1868 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1869 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1870 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001871}
1872
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001873static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
1874 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001875 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1876 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1877 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1878 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001879 SDLoc DL(Op);
Eric Christopher0713a9d2011-06-08 23:55:35 +00001880
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001881 // Bitcast to integer nodes.
1882 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1883 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001884
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001885 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001886 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1887 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1888 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1889 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001890
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001891 if (WidthX > WidthY)
1892 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1893 else if (WidthY > WidthX)
1894 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001895
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001896 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1897 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1898 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1899 }
1900
1901 // (d)sll SllX, X, 1
1902 // (d)srl SrlX, SllX, 1
1903 // (d)srl SrlY, Y, width(Y)-1
1904 // (d)sll SllY, SrlX, width(Y)-1
1905 // or Or, SrlX, SllY
1906 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1907 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1908 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1909 DAG.getConstant(WidthY - 1, MVT::i32));
1910
1911 if (WidthX > WidthY)
1912 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1913 else if (WidthY > WidthX)
1914 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1915
1916 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1917 DAG.getConstant(WidthX - 1, MVT::i32));
1918 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1919 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001920}
1921
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001922SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001923MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00001924 if (Subtarget.isGP64bit())
1925 return lowerFCOPYSIGN64(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001926
Eric Christopher1c29a652014-07-18 22:55:25 +00001927 return lowerFCOPYSIGN32(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001928}
1929
Akira Hatanaka66277522011-06-02 00:24:44 +00001930SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001931lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00001932 // check the depth
1933 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00001934 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00001935
1936 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1937 MFI->setFrameAddressIsTaken(true);
1938 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001939 SDLoc DL(Op);
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001940 SDValue FrameAddr =
1941 DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Eric Christopher1c29a652014-07-18 22:55:25 +00001942 Subtarget.isABI_N64() ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00001943 return FrameAddr;
1944}
1945
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001946SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001947 SelectionDAG &DAG) const {
Bill Wendling908bf812014-01-06 00:43:20 +00001948 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001949 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001950
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001951 // check the depth
1952 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1953 "Return address can be determined only for current frame.");
1954
1955 MachineFunction &MF = DAG.getMachineFunction();
1956 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001957 MVT VT = Op.getSimpleValueType();
Eric Christopher1c29a652014-07-18 22:55:25 +00001958 unsigned RA = Subtarget.isABI_N64() ? Mips::RA_64 : Mips::RA;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001959 MFI->setReturnAddressIsTaken(true);
1960
1961 // Return RA, which contains the return address. Mark it an implicit live-in.
1962 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001963 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001964}
1965
Akira Hatanakac0b02062013-01-30 00:26:49 +00001966// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1967// generated from __builtin_eh_return (offset, handler)
1968// The effect of this is to adjust the stack pointer by "offset"
1969// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001970SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00001971 const {
1972 MachineFunction &MF = DAG.getMachineFunction();
1973 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1974
1975 MipsFI->setCallsEhReturn();
1976 SDValue Chain = Op.getOperand(0);
1977 SDValue Offset = Op.getOperand(1);
1978 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001979 SDLoc DL(Op);
Eric Christopher1c29a652014-07-18 22:55:25 +00001980 EVT Ty = Subtarget.isABI_N64() ? MVT::i64 : MVT::i32;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001981
1982 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1983 // EH_RETURN nodes, so that instructions are emitted back-to-back.
Eric Christopher1c29a652014-07-18 22:55:25 +00001984 unsigned OffsetReg = Subtarget.isABI_N64() ? Mips::V1_64 : Mips::V1;
1985 unsigned AddrReg = Subtarget.isABI_N64() ? Mips::V0_64 : Mips::V0;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001986 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1987 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1988 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1989 DAG.getRegister(OffsetReg, Ty),
1990 DAG.getRegister(AddrReg, getPointerTy()),
1991 Chain.getValue(1));
1992}
1993
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001994SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001995 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00001996 // FIXME: Need pseudo-fence for 'singlethread' fences
1997 // FIXME: Set SType for weaker fences where supported/appropriate.
1998 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001999 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002000 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00002001 DAG.getConstant(SType, MVT::i32));
2002}
2003
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002004SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002005 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002006 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002007 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2008 SDValue Shamt = Op.getOperand(2);
2009
2010 // if shamt < 32:
2011 // lo = (shl lo, shamt)
2012 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2013 // else:
2014 // lo = 0
2015 // hi = (shl lo, shamt[4:0])
2016 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2017 DAG.getConstant(-1, MVT::i32));
2018 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2019 DAG.getConstant(1, MVT::i32));
2020 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2021 Not);
2022 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2023 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2024 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2025 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2026 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002027 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2028 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002029 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2030
2031 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00002032 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002033}
2034
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002035SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002036 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002037 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002038 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2039 SDValue Shamt = Op.getOperand(2);
2040
2041 // if shamt < 32:
2042 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2043 // if isSRA:
2044 // hi = (sra hi, shamt)
2045 // else:
2046 // hi = (srl hi, shamt)
2047 // else:
2048 // if isSRA:
2049 // lo = (sra hi, shamt[4:0])
2050 // hi = (sra hi, 31)
2051 // else:
2052 // lo = (srl hi, shamt[4:0])
2053 // hi = 0
2054 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2055 DAG.getConstant(-1, MVT::i32));
2056 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2057 DAG.getConstant(1, MVT::i32));
2058 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2059 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2060 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2061 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2062 Hi, Shamt);
2063 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2064 DAG.getConstant(0x20, MVT::i32));
2065 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2066 DAG.getConstant(31, MVT::i32));
2067 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2068 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2069 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2070 ShiftRightHi);
2071
2072 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00002073 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002074}
2075
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002076static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002077 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002078 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002079 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00002080 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002081 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002082 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2083
2084 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002085 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002086 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002087
2088 SDValue Ops[] = { Chain, Ptr, Src };
Craig Topper206fcd42014-04-26 19:29:41 +00002089 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002090 LD->getMemOperand());
2091}
2092
2093// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002094SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002095 LoadSDNode *LD = cast<LoadSDNode>(Op);
2096 EVT MemVT = LD->getMemoryVT();
2097
Eric Christopher1c29a652014-07-18 22:55:25 +00002098 if (Subtarget.systemSupportsUnalignedAccess())
Daniel Sandersac272632014-05-23 13:18:02 +00002099 return Op;
2100
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002101 // Return if load is aligned or if MemVT is neither i32 nor i64.
2102 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2103 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2104 return SDValue();
2105
Eric Christopher1c29a652014-07-18 22:55:25 +00002106 bool IsLittle = Subtarget.isLittle();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002107 EVT VT = Op.getValueType();
2108 ISD::LoadExtType ExtType = LD->getExtensionType();
2109 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2110
2111 assert((VT == MVT::i32) || (VT == MVT::i64));
2112
2113 // Expand
2114 // (set dst, (i64 (load baseptr)))
2115 // to
2116 // (set tmp, (ldl (add baseptr, 7), undef))
2117 // (set dst, (ldr baseptr, tmp))
2118 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002119 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002120 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002121 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002122 IsLittle ? 0 : 7);
2123 }
2124
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002125 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002126 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002127 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002128 IsLittle ? 0 : 3);
2129
2130 // Expand
2131 // (set dst, (i32 (load baseptr))) or
2132 // (set dst, (i64 (sextload baseptr))) or
2133 // (set dst, (i64 (extload baseptr)))
2134 // to
2135 // (set tmp, (lwl (add baseptr, 3), undef))
2136 // (set dst, (lwr baseptr, tmp))
2137 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2138 (ExtType == ISD::EXTLOAD))
2139 return LWR;
2140
2141 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2142
2143 // Expand
2144 // (set dst, (i64 (zextload baseptr)))
2145 // to
2146 // (set tmp0, (lwl (add baseptr, 3), undef))
2147 // (set tmp1, (lwr baseptr, tmp0))
2148 // (set tmp2, (shl tmp1, 32))
2149 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00002150 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002151 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2152 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00002153 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2154 SDValue Ops[] = { SRL, LWR.getValue(1) };
Craig Topper64941d92014-04-27 19:20:57 +00002155 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002156}
2157
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002158static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002159 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002160 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2161 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002162 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002163 SDVTList VTList = DAG.getVTList(MVT::Other);
2164
2165 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002166 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002167 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002168
2169 SDValue Ops[] = { Chain, Value, Ptr };
Craig Topper206fcd42014-04-26 19:29:41 +00002170 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002171 SD->getMemOperand());
2172}
2173
2174// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002175static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2176 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002177 SDValue Value = SD->getValue(), Chain = SD->getChain();
2178 EVT VT = Value.getValueType();
2179
2180 // Expand
2181 // (store val, baseptr) or
2182 // (truncstore val, baseptr)
2183 // to
2184 // (swl val, (add baseptr, 3))
2185 // (swr val, baseptr)
2186 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002187 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002188 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002189 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002190 }
2191
2192 assert(VT == MVT::i64);
2193
2194 // Expand
2195 // (store val, baseptr)
2196 // to
2197 // (sdl val, (add baseptr, 7))
2198 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002199 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2200 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002201}
2202
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002203// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2204static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2205 SDValue Val = SD->getValue();
2206
2207 if (Val.getOpcode() != ISD::FP_TO_SINT)
2208 return SDValue();
2209
2210 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002211 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002212 Val.getOperand(0));
2213
Andrew Trickef9de2a2013-05-25 02:42:55 +00002214 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002215 SD->getPointerInfo(), SD->isVolatile(),
2216 SD->isNonTemporal(), SD->getAlignment());
2217}
2218
Akira Hatanakad82ee942013-05-16 20:45:17 +00002219SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2220 StoreSDNode *SD = cast<StoreSDNode>(Op);
2221 EVT MemVT = SD->getMemoryVT();
2222
2223 // Lower unaligned integer stores.
Eric Christopher1c29a652014-07-18 22:55:25 +00002224 if (!Subtarget.systemSupportsUnalignedAccess() &&
Daniel Sandersac272632014-05-23 13:18:02 +00002225 (SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
Akira Hatanakad82ee942013-05-16 20:45:17 +00002226 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
Eric Christopher1c29a652014-07-18 22:55:25 +00002227 return lowerUnalignedIntStore(SD, DAG, Subtarget.isLittle());
Akira Hatanakad82ee942013-05-16 20:45:17 +00002228
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002229 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002230}
2231
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002232SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002233 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2234 || cast<ConstantSDNode>
2235 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2236 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2237 return SDValue();
2238
2239 // The pattern
2240 // (add (frameaddr 0), (frame_to_args_offset))
2241 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2242 // (add FrameObject, 0)
2243 // where FrameObject is a fixed StackObject with offset 0 which points to
2244 // the old stack pointer.
2245 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2246 EVT ValTy = Op->getValueType(0);
2247 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2248 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002249 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002250 DAG.getConstant(0, ValTy));
2251}
2252
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002253SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2254 SelectionDAG &DAG) const {
2255 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002256 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002257 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002258 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002259}
2260
Akira Hatanakae2489122011-04-15 21:51:11 +00002261//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002262// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002263//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002264
Akira Hatanakae2489122011-04-15 21:51:11 +00002265//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002266// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002267// Mips O32 ABI rules:
2268// ---
2269// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002270// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002271// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002272// f64 - Only passed in two aliased f32 registers if no int reg has been used
2273// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Sylvestre Ledru469de192014-08-11 18:04:46 +00002274// not used, it must be shadowed. If only A3 is available, shadow it and
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002275// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002276//
2277// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002278//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002279
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002280static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2281 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Craig Topper840beec2014-04-04 05:16:06 +00002282 CCState &State, const MCPhysReg *F64Regs) {
Daniel Sandersd134c9d2014-12-02 20:40:27 +00002283 const MipsSubtarget &Subtarget =
2284 State.getMachineFunction().getTarget()
2285 .getSubtarget<const MipsSubtarget>();
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002286
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002287 static const unsigned IntRegsSize = 4, FloatRegsSize = 2;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002288
Craig Topper840beec2014-04-04 05:16:06 +00002289 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2290 static const MCPhysReg F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002291
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002292 // Do not process byval args here.
2293 if (ArgFlags.isByVal())
2294 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002295
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002296 // Promote i8 and i16
Daniel Sandersd134c9d2014-12-02 20:40:27 +00002297 if (ArgFlags.isInReg() && !Subtarget.isLittle()) {
2298 if (LocVT == MVT::i8 || LocVT == MVT::i16 || LocVT == MVT::i32) {
2299 LocVT = MVT::i32;
2300 if (ArgFlags.isSExt())
2301 LocInfo = CCValAssign::SExtUpper;
2302 else if (ArgFlags.isZExt())
2303 LocInfo = CCValAssign::ZExtUpper;
2304 else
2305 LocInfo = CCValAssign::AExtUpper;
2306 }
2307 }
2308
2309 // Promote i8 and i16
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002310 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2311 LocVT = MVT::i32;
2312 if (ArgFlags.isSExt())
2313 LocInfo = CCValAssign::SExt;
2314 else if (ArgFlags.isZExt())
2315 LocInfo = CCValAssign::ZExt;
2316 else
2317 LocInfo = CCValAssign::AExt;
2318 }
2319
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002320 unsigned Reg;
2321
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002322 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2323 // is true: function is vararg, argument is 3rd or higher, there is previous
2324 // argument which is not f32 or f64.
2325 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2326 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002327 unsigned OrigAlign = ArgFlags.getOrigAlign();
2328 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002329
2330 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002331 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002332 // If this is the first part of an i64 arg,
2333 // the allocated register must be either A0 or A2.
2334 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2335 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002336 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002337 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2338 // Allocate int register and shadow next int register. If first
2339 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002340 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2341 if (Reg == Mips::A1 || Reg == Mips::A3)
2342 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2343 State.AllocateReg(IntRegs, IntRegsSize);
2344 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002345 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2346 // we are guaranteed to find an available float register
2347 if (ValVT == MVT::f32) {
2348 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2349 // Shadow int register
2350 State.AllocateReg(IntRegs, IntRegsSize);
2351 } else {
2352 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2353 // Shadow int registers
2354 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2355 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2356 State.AllocateReg(IntRegs, IntRegsSize);
2357 State.AllocateReg(IntRegs, IntRegsSize);
2358 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002359 } else
2360 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002361
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002362 if (!Reg) {
2363 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2364 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002365 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002366 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002367 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002368
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002369 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002370}
2371
Akira Hatanakabfb66242013-08-20 23:38:40 +00002372static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2373 MVT LocVT, CCValAssign::LocInfo LocInfo,
2374 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002375 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002376
2377 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2378}
2379
2380static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2381 MVT LocVT, CCValAssign::LocInfo LocInfo,
2382 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002383 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002384
2385 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2386}
2387
Reid Klecknerd3781742014-11-14 00:39:33 +00002388static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2389 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
2390 CCState &State) LLVM_ATTRIBUTE_UNUSED;
Reed Kotlerd5c41962014-11-13 23:37:45 +00002391
Akira Hatanaka202f6402011-11-12 02:20:46 +00002392#include "MipsGenCallingConv.inc"
2393
Akira Hatanakae2489122011-04-15 21:51:11 +00002394//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002395// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002396//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002397
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002398// Return next O32 integer argument register.
2399static unsigned getNextIntArgReg(unsigned Reg) {
2400 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2401 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2402}
2403
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002404SDValue
2405MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002406 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002407 bool IsTailCall, SelectionDAG &DAG) const {
2408 if (!IsTailCall) {
2409 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2410 DAG.getIntPtrConstant(Offset));
2411 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2412 false, 0);
2413 }
2414
2415 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2416 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2417 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2418 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2419 /*isVolatile=*/ true, false, 0);
2420}
2421
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002422void MipsTargetLowering::
2423getOpndList(SmallVectorImpl<SDValue> &Ops,
2424 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2425 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +00002426 bool IsCallReloc, CallLoweringInfo &CLI, SDValue Callee,
2427 SDValue Chain) const {
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002428 // Insert node "GP copy globalreg" before call to function.
2429 //
2430 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2431 // in PIC mode) allow symbols to be resolved via lazy binding.
2432 // The lazy binding stub requires GP to point to the GOT.
Sasa Stankovic7072a792014-10-01 08:22:21 +00002433 // Note that we don't need GP to point to the GOT for indirect calls
2434 // (when R_MIPS_CALL* is not used for the call) because Mips linker generates
2435 // lazy binding stub for a function only when R_MIPS_CALL* are the only relocs
2436 // used for the function (that is, Mips linker doesn't generate lazy binding
2437 // stub for a function whose address is taken in the program).
2438 if (IsPICCall && !InternalLinkage && IsCallReloc) {
Eric Christopher1c29a652014-07-18 22:55:25 +00002439 unsigned GPReg = Subtarget.isABI_N64() ? Mips::GP_64 : Mips::GP;
2440 EVT Ty = Subtarget.isABI_N64() ? MVT::i64 : MVT::i32;
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002441 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2442 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002443
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002444 // Build a sequence of copy-to-reg nodes chained together with token
2445 // chain and flag operands which copy the outgoing args into registers.
2446 // The InFlag in necessary since all emitted instructions must be
2447 // stuck together.
2448 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002449
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002450 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2451 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2452 RegsToPass[i].second, InFlag);
2453 InFlag = Chain.getValue(1);
2454 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002455
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002456 // Add argument registers to the end of the list so that they are
2457 // known live into the call.
2458 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2459 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2460 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002461
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002462 // Add a register mask operand representing the call-preserved registers.
Eric Christopherd9134482014-08-04 21:25:23 +00002463 const TargetRegisterInfo *TRI =
2464 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002465 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2466 assert(Mask && "Missing call preserved mask for calling convention");
Eric Christopher1c29a652014-07-18 22:55:25 +00002467 if (Subtarget.inMips16HardFloat()) {
Reed Kotler783c7942013-05-10 22:25:39 +00002468 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2469 llvm::StringRef Sym = G->getGlobal()->getName();
2470 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00002471 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00002472 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2473 }
2474 }
2475 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002476 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2477
2478 if (InFlag.getNode())
2479 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002480}
2481
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002482/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002483/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002484SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002485MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002486 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002487 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002488 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002489 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2490 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2491 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002492 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002493 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002494 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002495 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002496 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002497
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002498 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002499 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopherfc6de422014-08-05 02:39:49 +00002500 const TargetFrameLowering *TFL = MF.getSubtarget().getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002501 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00002502 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002503
2504 // Analyze operands of the call, assigning locations to each operand.
2505 SmallVector<CCValAssign, 16> ArgLocs;
Daniel Sanders41a64c42014-11-07 11:10:48 +00002506 MipsCCState CCInfo(
2507 CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs, *DAG.getContext(),
2508 MipsCCState::getSpecialCallingConvForCallee(Callee.getNode(), Subtarget));
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002509
2510 // Allocate the reserved argument area. It seems strange to do this from the
2511 // caller side but removing it breaks the frame size calculation.
2512 const MipsABIInfo &ABI = Subtarget.getABI();
2513 CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(CallConv), 1);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002514
Daniel Sanderscfad1e32014-11-07 11:43:49 +00002515 CCInfo.AnalyzeCallOperands(Outs, CC_Mips, CLI.getArgs(), Callee.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002516
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002517 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002518 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002519
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002520 // Check if it's really possible to do a tail call.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002521 if (IsTailCall)
Daniel Sanders23e98772014-11-02 16:09:29 +00002522 IsTailCall = isEligibleForTailCallOptimization(
2523 CCInfo, NextStackOffset, *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002524
Reid Kleckner5772b772014-04-24 20:14:34 +00002525 if (!IsTailCall && CLI.CS && CLI.CS->isMustTailCall())
2526 report_fatal_error("failed to perform tail call elimination on a call "
2527 "site marked musttail");
2528
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002529 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002530 ++NumTailCalls;
2531
Akira Hatanaka79738332011-09-19 20:26:02 +00002532 // Chain is the output chain of the last Load/Store or CopyToReg node.
2533 // ByValChain is the output chain of the last Memcpy node created for copying
2534 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002535 unsigned StackAlignment = TFL->getStackAlignment();
2536 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanaka79738332011-09-19 20:26:02 +00002537 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002538
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002539 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002540 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002541
Daniel Sandersd897b562014-03-27 10:46:12 +00002542 SDValue StackPtr = DAG.getCopyFromReg(
Eric Christopher1c29a652014-07-18 22:55:25 +00002543 Chain, DL, Subtarget.isABI_N64() ? Mips::SP_64 : Mips::SP,
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002544 getPointerTy());
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002545
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002546 // With EABI is it possible to have 16 args on registers.
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002547 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002548 SmallVector<SDValue, 8> MemOpChains;
Daniel Sanders23e98772014-11-02 16:09:29 +00002549
2550 CCInfo.rewindByValRegsInfo();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002551
2552 // Walk the register/memloc assignments, inserting copies/loads.
2553 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002554 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002555 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002556 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002557 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002558 bool UseUpperBits = false;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002559
2560 // ByVal Arg.
2561 if (Flags.isByVal()) {
Daniel Sanders23e98772014-11-02 16:09:29 +00002562 unsigned FirstByValReg, LastByValReg;
2563 unsigned ByValIdx = CCInfo.getInRegsParamsProcessed();
2564 CCInfo.getInRegsParamInfo(ByValIdx, FirstByValReg, LastByValReg);
2565
Akira Hatanaka19891f82011-11-12 02:34:50 +00002566 assert(Flags.getByValSize() &&
2567 "ByVal args of size 0 should have been ignored by front-end.");
Daniel Sanders23e98772014-11-02 16:09:29 +00002568 assert(ByValIdx < CCInfo.getInRegsParamsCount());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002569 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002570 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002571 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002572 FirstByValReg, LastByValReg, Flags, Subtarget.isLittle(),
2573 VA);
Daniel Sanders23e98772014-11-02 16:09:29 +00002574 CCInfo.nextInRegsParam();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002575 continue;
2576 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002577
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002578 // Promote the value if needed.
2579 switch (VA.getLocInfo()) {
Daniel Sandersc43cda82014-11-07 16:54:21 +00002580 default:
2581 llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002582 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002583 if (VA.isRegLoc()) {
2584 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002585 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2586 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002587 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002588 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002589 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakae2489122011-04-15 21:51:11 +00002590 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002591 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002592 Arg, DAG.getConstant(1, MVT::i32));
Eric Christopher1c29a652014-07-18 22:55:25 +00002593 if (!Subtarget.isLittle())
Akira Hatanaka27916972011-04-15 19:52:08 +00002594 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002595 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002596 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2597 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2598 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002599 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002600 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002601 }
2602 break;
Daniel Sanders23e98772014-11-02 16:09:29 +00002603 case CCValAssign::BCvt:
2604 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
2605 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002606 case CCValAssign::SExtUpper:
2607 UseUpperBits = true;
2608 // Fallthrough
Chris Lattner52f16de2008-03-17 06:57:02 +00002609 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002610 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002611 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002612 case CCValAssign::ZExtUpper:
2613 UseUpperBits = true;
2614 // Fallthrough
Chris Lattner52f16de2008-03-17 06:57:02 +00002615 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002616 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002617 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002618 case CCValAssign::AExtUpper:
2619 UseUpperBits = true;
2620 // Fallthrough
Chris Lattner52f16de2008-03-17 06:57:02 +00002621 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002622 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002623 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002624 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002625
Daniel Sandersc43cda82014-11-07 16:54:21 +00002626 if (UseUpperBits) {
2627 unsigned ValSizeInBits = Outs[i].ArgVT.getSizeInBits();
2628 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
2629 Arg = DAG.getNode(
2630 ISD::SHL, DL, VA.getLocVT(), Arg,
2631 DAG.getConstant(LocSizeInBits - ValSizeInBits, VA.getLocVT()));
2632 }
2633
Wesley Peck527da1b2010-11-23 03:31:01 +00002634 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002635 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002636 if (VA.isRegLoc()) {
2637 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002638 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002639 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002640
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002641 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002642 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002643
Wesley Peck527da1b2010-11-23 03:31:01 +00002644 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002645 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002646 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002647 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002648 }
2649
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002650 // Transform all store nodes into one single node because all store
2651 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002652 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002653 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002654
Bill Wendling24c79f22008-09-16 21:48:12 +00002655 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002656 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2657 // node so that legalize doesn't hack it.
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002658 bool IsPICCall =
Eric Christopher1c29a652014-07-18 22:55:25 +00002659 (Subtarget.isABI_N64() || IsPIC); // true if calls are translated to
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002660 // jalr $25
Sasa Stankovic7072a792014-10-01 08:22:21 +00002661 bool GlobalOrExternal = false, InternalLinkage = false, IsCallReloc = false;
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002662 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002663 EVT Ty = Callee.getValueType();
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002664
2665 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002666 if (IsPICCall) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002667 const GlobalValue *Val = G->getGlobal();
2668 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002669
2670 if (InternalLinkage)
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002671 Callee = getAddrLocal(G, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00002672 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Sasa Stankovic7072a792014-10-01 08:22:21 +00002673 else if (LargeGOT) {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002674 Callee = getAddrGlobalLargeGOT(G, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002675 MipsII::MO_CALL_LO16, Chain,
2676 FuncInfo->callPtrInfo(Val));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002677 IsCallReloc = true;
2678 } else {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002679 Callee = getAddrGlobal(G, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2680 FuncInfo->callPtrInfo(Val));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002681 IsCallReloc = true;
2682 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002683 } else
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002684 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002685 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002686 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002687 }
2688 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002689 const char *Sym = S->getSymbol();
2690
Eric Christopher1c29a652014-07-18 22:55:25 +00002691 if (!Subtarget.isABI_N64() && !IsPIC) // !N64 && static
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002692 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(),
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002693 MipsII::MO_NO_FLAG);
Sasa Stankovic7072a792014-10-01 08:22:21 +00002694 else if (LargeGOT) {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002695 Callee = getAddrGlobalLargeGOT(S, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002696 MipsII::MO_CALL_LO16, Chain,
2697 FuncInfo->callPtrInfo(Sym));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002698 IsCallReloc = true;
2699 } else { // N64 || PIC
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002700 Callee = getAddrGlobal(S, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2701 FuncInfo->callPtrInfo(Sym));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002702 IsCallReloc = true;
2703 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002704
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002705 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002706 }
2707
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002708 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002709 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002710
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002711 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +00002712 IsCallReloc, CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002713
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002714 if (IsTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +00002715 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, Ops);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002716
Craig Topper48d114b2014-04-26 18:35:24 +00002717 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, Ops);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002718 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002719
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002720 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002721 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trickad6d08a2013-05-29 22:03:55 +00002722 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002723 InFlag = Chain.getValue(1);
2724
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002725 // Handle result values, copying them out of physregs into vregs that we
2726 // return.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00002727 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg, Ins, DL, DAG,
2728 InVals, CLI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002729}
2730
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002731/// LowerCallResult - Lower the result values of a call into the
2732/// appropriate copies out of appropriate physical registers.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00002733SDValue MipsTargetLowering::LowerCallResult(
2734 SDValue Chain, SDValue InFlag, CallingConv::ID CallConv, bool IsVarArg,
2735 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc DL, SelectionDAG &DAG,
2736 SmallVectorImpl<SDValue> &InVals,
2737 TargetLowering::CallLoweringInfo &CLI) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002738 // Assign locations to each value returned by this call.
2739 SmallVector<CCValAssign, 16> RVLocs;
Daniel Sandersb3ca3382014-09-26 10:06:12 +00002740 MipsCCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
2741 *DAG.getContext());
2742 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips, CLI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002743
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002744 // Copy all of the result registers out of their specified physreg.
2745 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Daniel Sandersae275e32014-09-25 12:15:05 +00002746 CCValAssign &VA = RVLocs[i];
2747 assert(VA.isRegLoc() && "Can only return in registers!");
2748
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002749 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002750 RVLocs[i].getLocVT(), InFlag);
2751 Chain = Val.getValue(1);
2752 InFlag = Val.getValue(2);
2753
Daniel Sandersae275e32014-09-25 12:15:05 +00002754 if (VA.isUpperBitsInLoc()) {
2755 unsigned ValSizeInBits = Ins[i].ArgVT.getSizeInBits();
2756 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
2757 unsigned Shift =
2758 VA.getLocInfo() == CCValAssign::ZExtUpper ? ISD::SRL : ISD::SRA;
2759 Val = DAG.getNode(
2760 Shift, DL, VA.getLocVT(), Val,
2761 DAG.getConstant(LocSizeInBits - ValSizeInBits, VA.getLocVT()));
2762 }
2763
2764 switch (VA.getLocInfo()) {
2765 default:
2766 llvm_unreachable("Unknown loc info!");
2767 case CCValAssign::Full:
2768 break;
2769 case CCValAssign::BCvt:
2770 Val = DAG.getNode(ISD::BITCAST, DL, VA.getValVT(), Val);
2771 break;
2772 case CCValAssign::AExt:
2773 case CCValAssign::AExtUpper:
2774 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2775 break;
2776 case CCValAssign::ZExt:
2777 case CCValAssign::ZExtUpper:
2778 Val = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Val,
2779 DAG.getValueType(VA.getValVT()));
2780 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2781 break;
2782 case CCValAssign::SExt:
2783 case CCValAssign::SExtUpper:
2784 Val = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Val,
2785 DAG.getValueType(VA.getValVT()));
2786 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2787 break;
2788 }
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002789
2790 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002791 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002792
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002793 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002794}
2795
Daniel Sandersc43cda82014-11-07 16:54:21 +00002796static SDValue UnpackFromArgumentSlot(SDValue Val, const CCValAssign &VA,
2797 EVT ArgVT, SDLoc DL, SelectionDAG &DAG) {
2798 MVT LocVT = VA.getLocVT();
2799 EVT ValVT = VA.getValVT();
2800
2801 // Shift into the upper bits if necessary.
2802 switch (VA.getLocInfo()) {
2803 default:
2804 break;
2805 case CCValAssign::AExtUpper:
2806 case CCValAssign::SExtUpper:
2807 case CCValAssign::ZExtUpper: {
2808 unsigned ValSizeInBits = ArgVT.getSizeInBits();
2809 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
2810 unsigned Opcode =
2811 VA.getLocInfo() == CCValAssign::ZExtUpper ? ISD::SRL : ISD::SRA;
2812 Val = DAG.getNode(
2813 Opcode, DL, VA.getLocVT(), Val,
2814 DAG.getConstant(LocSizeInBits - ValSizeInBits, VA.getLocVT()));
2815 break;
2816 }
2817 }
2818
2819 // If this is an value smaller than the argument slot size (32-bit for O32,
2820 // 64-bit for N32/N64), it has been promoted in some way to the argument slot
2821 // size. Extract the value and insert any appropriate assertions regarding
2822 // sign/zero extension.
2823 switch (VA.getLocInfo()) {
2824 default:
2825 llvm_unreachable("Unknown loc info!");
2826 case CCValAssign::Full:
2827 break;
2828 case CCValAssign::AExtUpper:
2829 case CCValAssign::AExt:
2830 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
2831 break;
2832 case CCValAssign::SExtUpper:
2833 case CCValAssign::SExt:
2834 Val = DAG.getNode(ISD::AssertSext, DL, LocVT, Val, DAG.getValueType(ValVT));
2835 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
2836 break;
2837 case CCValAssign::ZExtUpper:
2838 case CCValAssign::ZExt:
2839 Val = DAG.getNode(ISD::AssertZext, DL, LocVT, Val, DAG.getValueType(ValVT));
2840 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
2841 break;
2842 case CCValAssign::BCvt:
2843 Val = DAG.getNode(ISD::BITCAST, DL, ValVT, Val);
2844 break;
2845 }
2846
2847 return Val;
2848}
2849
Akira Hatanakae2489122011-04-15 21:51:11 +00002850//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002851// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002852//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002853/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002854/// and generate load operations for arguments places on the stack.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002855SDValue
2856MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002857 CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002858 bool IsVarArg,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002859 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002860 SDLoc DL, SelectionDAG &DAG,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002861 SmallVectorImpl<SDValue> &InVals)
Akira Hatanakae2489122011-04-15 21:51:11 +00002862 const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00002863 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002864 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00002865 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002866
Dan Gohman31ae5862010-04-17 14:41:14 +00002867 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002868
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002869 // Used with vargs to acumulate store chains.
2870 std::vector<SDValue> OutChains;
2871
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002872 // Assign locations to all of the incoming arguments.
2873 SmallVector<CCValAssign, 16> ArgLocs;
Daniel Sanders23e98772014-11-02 16:09:29 +00002874 MipsCCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs,
2875 *DAG.getContext());
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002876 const MipsABIInfo &ABI = Subtarget.getABI();
2877 CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(CallConv), 1);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002878 Function::const_arg_iterator FuncArg =
2879 DAG.getMachineFunction().getFunction()->arg_begin();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002880
Daniel Sandersb70e27c2014-11-06 16:36:30 +00002881 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips_FixedArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00002882 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
Daniel Sanders23e98772014-11-02 16:09:29 +00002883 CCInfo.getInRegsParamsCount() > 0);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002884
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002885 unsigned CurArgIdx = 0;
Daniel Sanders23e98772014-11-02 16:09:29 +00002886 CCInfo.rewindByValRegsInfo();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002887
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002888 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002889 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002890 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2891 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002892 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002893 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2894 bool IsRegLoc = VA.isRegLoc();
2895
2896 if (Flags.isByVal()) {
Daniel Sanders23e98772014-11-02 16:09:29 +00002897 unsigned FirstByValReg, LastByValReg;
2898 unsigned ByValIdx = CCInfo.getInRegsParamsProcessed();
2899 CCInfo.getInRegsParamInfo(ByValIdx, FirstByValReg, LastByValReg);
2900
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002901 assert(Flags.getByValSize() &&
2902 "ByVal args of size 0 should have been ignored by front-end.");
Daniel Sanders23e98772014-11-02 16:09:29 +00002903 assert(ByValIdx < CCInfo.getInRegsParamsCount());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002904 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002905 FirstByValReg, LastByValReg, VA, CCInfo);
Daniel Sanders23e98772014-11-02 16:09:29 +00002906 CCInfo.nextInRegsParam();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002907 continue;
2908 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002909
2910 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002911 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00002912 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002913 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00002914 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002915
Wesley Peck527da1b2010-11-23 03:31:01 +00002916 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002917 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002918 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2919 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00002920
Daniel Sandersc43cda82014-11-07 16:54:21 +00002921 ArgValue = UnpackFromArgumentSlot(ArgValue, VA, Ins[i].ArgVT, DL, DAG);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002922
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002923 // Handle floating point arguments passed in integer registers and
2924 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002925 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002926 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2927 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002928 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Eric Christopher1c29a652014-07-18 22:55:25 +00002929 else if (Subtarget.isABI_O32() && RegVT == MVT::i32 &&
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002930 ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002931 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002932 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002933 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Eric Christopher1c29a652014-07-18 22:55:25 +00002934 if (!Subtarget.isLittle())
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002935 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002936 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002937 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002938 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002939
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002940 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002941 } else { // VA.isRegLoc()
Daniel Sandersc43cda82014-11-07 16:54:21 +00002942 MVT LocVT = VA.getLocVT();
2943
2944 if (Subtarget.isABI_O32()) {
2945 // We ought to be able to use LocVT directly but O32 sets it to i32
2946 // when allocating floating point values to integer registers.
2947 // This shouldn't influence how we load the value into registers unless
2948 // we are targetting softfloat.
2949 if (VA.getValVT().isFloatingPoint() && !Subtarget.abiUsesSoftFloat())
2950 LocVT = VA.getValVT();
2951 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002952
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002953 // sanity check
2954 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002955
Wesley Peck527da1b2010-11-23 03:31:01 +00002956 // The stack pointer offset is relative to the caller stack frame.
Daniel Sandersc43cda82014-11-07 16:54:21 +00002957 int FI = MFI->CreateFixedObject(LocVT.getSizeInBits() / 8,
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002958 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002959
2960 // Create load nodes to retrieve arguments from the stack
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002961 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Daniel Sandersc43cda82014-11-07 16:54:21 +00002962 SDValue ArgValue = DAG.getLoad(LocVT, DL, Chain, FIN,
2963 MachinePointerInfo::getFixedStack(FI),
2964 false, false, false, 0);
2965 OutChains.push_back(ArgValue.getValue(1));
2966
2967 ArgValue = UnpackFromArgumentSlot(ArgValue, VA, Ins[i].ArgVT, DL, DAG);
2968
2969 InVals.push_back(ArgValue);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002970 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002971 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002972
Reid Kleckner7a59e082014-05-12 22:01:27 +00002973 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Reid Kleckner79418562014-05-09 22:32:13 +00002974 // The mips ABIs for returning structs by value requires that we copy
2975 // the sret argument into $v0 for the return. Save the argument into
2976 // a virtual register so that we can access it from the return points.
Reid Kleckner7a59e082014-05-12 22:01:27 +00002977 if (Ins[i].Flags.isSRet()) {
Reid Kleckner79418562014-05-09 22:32:13 +00002978 unsigned Reg = MipsFI->getSRetReturnReg();
2979 if (!Reg) {
2980 Reg = MF.getRegInfo().createVirtualRegister(
Eric Christopher1c29a652014-07-18 22:55:25 +00002981 getRegClassFor(Subtarget.isABI_N64() ? MVT::i64 : MVT::i32));
Reid Kleckner79418562014-05-09 22:32:13 +00002982 MipsFI->setSRetReturnReg(Reg);
2983 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002984 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[i]);
Reid Kleckner79418562014-05-09 22:32:13 +00002985 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Reid Kleckner7a59e082014-05-12 22:01:27 +00002986 break;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002987 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002988 }
2989
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002990 if (IsVarArg)
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002991 writeVarArgRegs(OutChains, Chain, DL, DAG, CCInfo);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002992
Wesley Peck527da1b2010-11-23 03:31:01 +00002993 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002994 // the size of Ins and InVals. This only happens when on varg functions
2995 if (!OutChains.empty()) {
2996 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +00002997 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002998 }
2999
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003000 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003001}
3002
Akira Hatanakae2489122011-04-15 21:51:11 +00003003//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003004// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00003005//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003006
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00003007bool
3008MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003009 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00003010 const SmallVectorImpl<ISD::OutputArg> &Outs,
3011 LLVMContext &Context) const {
3012 SmallVector<CCValAssign, 16> RVLocs;
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003013 MipsCCState CCInfo(CallConv, IsVarArg, MF, RVLocs, Context);
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00003014 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3015}
3016
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003017SDValue
3018MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003019 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003020 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003021 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003022 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003023 // CCValAssign - represent the assignment of
3024 // the return value to a location
3025 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003026 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003027
3028 // CCState - Info about the registers and stack slot.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003029 MipsCCState CCInfo(CallConv, IsVarArg, MF, RVLocs, *DAG.getContext());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003030
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003031 // Analyze return values.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003032 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003033
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003034 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003035 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003036
3037 // Copy the result values into the output registers.
3038 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003039 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003040 CCValAssign &VA = RVLocs[i];
3041 assert(VA.isRegLoc() && "Can only return in registers!");
Daniel Sandersae275e32014-09-25 12:15:05 +00003042 bool UseUpperBits = false;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003043
Daniel Sandersae275e32014-09-25 12:15:05 +00003044 switch (VA.getLocInfo()) {
3045 default:
3046 llvm_unreachable("Unknown loc info!");
3047 case CCValAssign::Full:
3048 break;
3049 case CCValAssign::BCvt:
3050 Val = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Val);
3051 break;
3052 case CCValAssign::AExtUpper:
3053 UseUpperBits = true;
3054 // Fallthrough
3055 case CCValAssign::AExt:
3056 Val = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Val);
3057 break;
3058 case CCValAssign::ZExtUpper:
3059 UseUpperBits = true;
3060 // Fallthrough
3061 case CCValAssign::ZExt:
3062 Val = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Val);
3063 break;
3064 case CCValAssign::SExtUpper:
3065 UseUpperBits = true;
3066 // Fallthrough
3067 case CCValAssign::SExt:
3068 Val = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Val);
3069 break;
3070 }
3071
3072 if (UseUpperBits) {
3073 unsigned ValSizeInBits = Outs[i].ArgVT.getSizeInBits();
3074 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
3075 Val = DAG.getNode(
3076 ISD::SHL, DL, VA.getLocVT(), Val,
3077 DAG.getConstant(LocSizeInBits - ValSizeInBits, VA.getLocVT()));
3078 }
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003079
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003080 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003081
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003082 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003083 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003084 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003085 }
3086
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003087 // The mips ABIs for returning structs by value requires that we copy
3088 // the sret argument into $v0 for the return. We saved the argument into
3089 // a virtual register in the entry block, so now we copy the value out
3090 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003091 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003092 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3093 unsigned Reg = MipsFI->getSRetReturnReg();
3094
Wesley Peck527da1b2010-11-23 03:31:01 +00003095 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00003096 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003097 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Eric Christopher1c29a652014-07-18 22:55:25 +00003098 unsigned V0 = Subtarget.isABI_N64() ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003099
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003100 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003101 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003102 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003103 }
3104
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003105 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00003106
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003107 // Add the flag if we have it.
3108 if (Flag.getNode())
3109 RetOps.push_back(Flag);
3110
3111 // Return on Mips is always a "jr $ra"
Craig Topper48d114b2014-04-26 18:35:24 +00003112 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, RetOps);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003113}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003114
Akira Hatanakae2489122011-04-15 21:51:11 +00003115//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003116// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00003117//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003118
3119/// getConstraintType - Given a constraint letter, return the type of
3120/// constraint it is for this target.
3121MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peck527da1b2010-11-23 03:31:01 +00003122getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003123{
Daniel Sanders8b59af12013-11-12 12:56:01 +00003124 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003125 // GCC config/mips/constraints.md
3126 //
Wesley Peck527da1b2010-11-23 03:31:01 +00003127 // 'd' : An address register. Equivalent to r
3128 // unless generating MIPS16 code.
3129 // 'y' : Equivalent to r; retained for
3130 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00003131 // 'c' : A register suitable for use in an indirect
3132 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003133 // 'l' : The lo register. 1 word storage.
3134 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003135 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003136 switch (Constraint[0]) {
3137 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00003138 case 'd':
3139 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003140 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00003141 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00003142 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003143 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003144 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00003145 case 'R':
3146 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003147 }
3148 }
3149 return TargetLowering::getConstraintType(Constraint);
3150}
3151
John Thompsone8360b72010-10-29 17:29:13 +00003152/// Examine constraint type and operand type and determine a weight value.
3153/// This object must already have been set up with the operand type
3154/// and the current alternative constraint selected.
3155TargetLowering::ConstraintWeight
3156MipsTargetLowering::getSingleConstraintMatchWeight(
3157 AsmOperandInfo &info, const char *constraint) const {
3158 ConstraintWeight weight = CW_Invalid;
3159 Value *CallOperandVal = info.CallOperandVal;
3160 // If we don't have a value, we can't do a match,
3161 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00003162 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00003163 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00003164 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00003165 // Look at the constraint type.
3166 switch (*constraint) {
3167 default:
3168 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3169 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00003170 case 'd':
3171 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00003172 if (type->isIntegerTy())
3173 weight = CW_Register;
3174 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00003175 case 'f': // FPU or MSA register
Eric Christopher1c29a652014-07-18 22:55:25 +00003176 if (Subtarget.hasMSA() && type->isVectorTy() &&
Daniel Sanders8b59af12013-11-12 12:56:01 +00003177 cast<VectorType>(type)->getBitWidth() == 128)
3178 weight = CW_Register;
3179 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00003180 weight = CW_Register;
3181 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00003182 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00003183 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003184 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00003185 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00003186 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00003187 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003188 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00003189 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00003190 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00003191 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00003192 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00003193 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003194 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003195 if (isa<ConstantInt>(CallOperandVal))
3196 weight = CW_Constant;
3197 break;
Jack Carter0e149b02013-03-04 21:33:15 +00003198 case 'R':
3199 weight = CW_Memory;
3200 break;
John Thompsone8360b72010-10-29 17:29:13 +00003201 }
3202 return weight;
3203}
3204
Akira Hatanaka7473b472013-08-14 00:21:25 +00003205/// This is a helper function to parse a physical register string and split it
3206/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
3207/// that is returned indicates whether parsing was successful. The second flag
3208/// is true if the numeric part exists.
3209static std::pair<bool, bool>
Craig Topper6dc4a8bc2014-08-30 16:48:02 +00003210parsePhysicalReg(StringRef C, std::string &Prefix,
Akira Hatanaka7473b472013-08-14 00:21:25 +00003211 unsigned long long &Reg) {
3212 if (C.front() != '{' || C.back() != '}')
3213 return std::make_pair(false, false);
3214
3215 // Search for the first numeric character.
3216 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
3217 I = std::find_if(B, E, std::ptr_fun(isdigit));
3218
3219 Prefix.assign(B, I - B);
3220
3221 // The second flag is set to false if no numeric characters were found.
3222 if (I == E)
3223 return std::make_pair(true, false);
3224
3225 // Parse the numeric characters.
3226 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
3227 true);
3228}
3229
3230std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
Craig Topper6dc4a8bc2014-08-30 16:48:02 +00003231parseRegForInlineAsmConstraint(StringRef C, MVT VT) const {
Eric Christopherd9134482014-08-04 21:25:23 +00003232 const TargetRegisterInfo *TRI =
3233 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Akira Hatanaka7473b472013-08-14 00:21:25 +00003234 const TargetRegisterClass *RC;
3235 std::string Prefix;
3236 unsigned long long Reg;
3237
3238 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
3239
3240 if (!R.first)
Craig Topper062a2ba2014-04-25 05:30:21 +00003241 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003242
3243 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
3244 // No numeric characters follow "hi" or "lo".
3245 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003246 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003247
3248 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003249 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003250 return std::make_pair(*(RC->begin()), RC);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003251 } else if (Prefix.compare(0, 4, "$msa") == 0) {
3252 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
3253
3254 // No numeric characters follow the name.
3255 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003256 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003257
3258 Reg = StringSwitch<unsigned long long>(Prefix)
3259 .Case("$msair", Mips::MSAIR)
3260 .Case("$msacsr", Mips::MSACSR)
3261 .Case("$msaaccess", Mips::MSAAccess)
3262 .Case("$msasave", Mips::MSASave)
3263 .Case("$msamodify", Mips::MSAModify)
3264 .Case("$msarequest", Mips::MSARequest)
3265 .Case("$msamap", Mips::MSAMap)
3266 .Case("$msaunmap", Mips::MSAUnmap)
3267 .Default(0);
3268
3269 if (!Reg)
Craig Topper062a2ba2014-04-25 05:30:21 +00003270 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003271
3272 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
3273 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003274 }
3275
3276 if (!R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003277 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003278
3279 if (Prefix == "$f") { // Parse $f0-$f31.
3280 // If the size of FP registers is 64-bit or Reg is an even number, select
3281 // the 64-bit register class. Otherwise, select the 32-bit register class.
3282 if (VT == MVT::Other)
Eric Christopher1c29a652014-07-18 22:55:25 +00003283 VT = (Subtarget.isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
Akira Hatanaka7473b472013-08-14 00:21:25 +00003284
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003285 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003286
3287 if (RC == &Mips::AFGR64RegClass) {
3288 assert(Reg % 2 == 0);
3289 Reg >>= 1;
3290 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00003291 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00003292 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003293 else if (Prefix == "$w") { // Parse $w0-$w31.
3294 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003295 } else { // Parse $0-$31.
3296 assert(Prefix == "$");
3297 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
3298 }
3299
3300 assert(Reg < RC->getNumRegs());
3301 return std::make_pair(*(RC->begin() + Reg), RC);
3302}
3303
Eric Christophereaf77dc2011-06-29 19:33:04 +00003304/// Given a register class constraint, like 'r', if this corresponds directly
3305/// to an LLVM register class, return a register of 0 and the register class
3306/// pointer.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003307std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier295bd432013-06-22 18:37:38 +00003308getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003309{
3310 if (Constraint.size() == 1) {
3311 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00003312 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3313 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003314 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003315 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
Eric Christopher1c29a652014-07-18 22:55:25 +00003316 if (Subtarget.inMips16Mode())
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003317 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003318 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003319 }
Eric Christopher1c29a652014-07-18 22:55:25 +00003320 if (VT == MVT::i64 && !Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003321 return std::make_pair(0U, &Mips::GPR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003322 if (VT == MVT::i64 && Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003323 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00003324 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003325 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003326 case 'f': // FPU or MSA register
3327 if (VT == MVT::v16i8)
3328 return std::make_pair(0U, &Mips::MSA128BRegClass);
3329 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
3330 return std::make_pair(0U, &Mips::MSA128HRegClass);
3331 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
3332 return std::make_pair(0U, &Mips::MSA128WRegClass);
3333 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
3334 return std::make_pair(0U, &Mips::MSA128DRegClass);
3335 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003336 return std::make_pair(0U, &Mips::FGR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003337 else if ((VT == MVT::f64) && (!Subtarget.isSingleFloat())) {
3338 if (Subtarget.isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00003339 return std::make_pair(0U, &Mips::FGR64RegClass);
3340 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003341 }
Eric Christophere3c494d2012-05-07 06:25:10 +00003342 break;
3343 case 'c': // register suitable for indirect jump
3344 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003345 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00003346 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003347 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00003348 case 'l': // register suitable for indirect jump
3349 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003350 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
3351 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003352 case 'x': // register suitable for indirect jump
3353 // Fixme: Not triggering the use of both hi and low
3354 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003355 return std::make_pair(0U, nullptr);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003356 }
3357 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00003358
3359 std::pair<unsigned, const TargetRegisterClass *> R;
3360 R = parseRegForInlineAsmConstraint(Constraint, VT);
3361
3362 if (R.second)
3363 return R;
3364
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003365 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3366}
3367
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003368/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3369/// vector. If it is invalid, don't add anything to Ops.
3370void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3371 std::string &Constraint,
3372 std::vector<SDValue>&Ops,
3373 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003374 SDValue Result;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003375
3376 // Only support length 1 constraints for now.
3377 if (Constraint.length() > 1) return;
3378
3379 char ConstraintLetter = Constraint[0];
3380 switch (ConstraintLetter) {
3381 default: break; // This will fall through to the generic implementation
3382 case 'I': // Signed 16 bit constant
3383 // If this fails, the parent routine will give an error
3384 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3385 EVT Type = Op.getValueType();
3386 int64_t Val = C->getSExtValue();
3387 if (isInt<16>(Val)) {
3388 Result = DAG.getTargetConstant(Val, Type);
3389 break;
3390 }
3391 }
3392 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003393 case 'J': // integer zero
3394 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3395 EVT Type = Op.getValueType();
3396 int64_t Val = C->getZExtValue();
3397 if (Val == 0) {
3398 Result = DAG.getTargetConstant(0, Type);
3399 break;
3400 }
3401 }
3402 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003403 case 'K': // unsigned 16 bit immediate
3404 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3405 EVT Type = Op.getValueType();
3406 uint64_t Val = (uint64_t)C->getZExtValue();
3407 if (isUInt<16>(Val)) {
3408 Result = DAG.getTargetConstant(Val, Type);
3409 break;
3410 }
3411 }
3412 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003413 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3414 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3415 EVT Type = Op.getValueType();
3416 int64_t Val = C->getSExtValue();
3417 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3418 Result = DAG.getTargetConstant(Val, Type);
3419 break;
3420 }
3421 }
3422 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003423 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3424 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3425 EVT Type = Op.getValueType();
3426 int64_t Val = C->getSExtValue();
3427 if ((Val >= -65535) && (Val <= -1)) {
3428 Result = DAG.getTargetConstant(Val, Type);
3429 break;
3430 }
3431 }
3432 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003433 case 'O': // signed 15 bit immediate
3434 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3435 EVT Type = Op.getValueType();
3436 int64_t Val = C->getSExtValue();
3437 if ((isInt<15>(Val))) {
3438 Result = DAG.getTargetConstant(Val, Type);
3439 break;
3440 }
3441 }
3442 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003443 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3444 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3445 EVT Type = Op.getValueType();
3446 int64_t Val = C->getSExtValue();
3447 if ((Val <= 65535) && (Val >= 1)) {
3448 Result = DAG.getTargetConstant(Val, Type);
3449 break;
3450 }
3451 }
3452 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003453 }
3454
3455 if (Result.getNode()) {
3456 Ops.push_back(Result);
3457 return;
3458 }
3459
3460 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3461}
3462
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003463bool MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3464 Type *Ty) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003465 // No global is ever allowed as a base.
3466 if (AM.BaseGV)
3467 return false;
3468
3469 switch (AM.Scale) {
3470 case 0: // "r+i" or just "i", depending on HasBaseReg.
3471 break;
3472 case 1:
3473 if (!AM.HasBaseReg) // allow "r+i".
3474 break;
3475 return false; // disallow "r+r" or "r+r+i".
3476 default:
3477 return false;
3478 }
3479
3480 return true;
3481}
3482
3483bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003484MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3485 // The Mips target isn't yet aware of offsets.
3486 return false;
3487}
Evan Cheng16993aa2009-10-27 19:56:55 +00003488
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003489EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003490 unsigned SrcAlign,
3491 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003492 bool MemcpyStrSrc,
3493 MachineFunction &MF) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00003494 if (Subtarget.hasMips64())
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003495 return MVT::i64;
3496
3497 return MVT::i32;
3498}
3499
Evan Cheng83896a52009-10-28 01:43:28 +00003500bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3501 if (VT != MVT::f32 && VT != MVT::f64)
3502 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003503 if (Imm.isNegZero())
3504 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003505 return Imm.isZero();
3506}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003507
3508unsigned MipsTargetLowering::getJumpTableEncoding() const {
Eric Christopher1c29a652014-07-18 22:55:25 +00003509 if (Subtarget.isABI_N64())
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003510 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003511
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003512 return TargetLowering::getJumpTableEncoding();
3513}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003514
Daniel Sandersf43e6872014-11-01 18:44:56 +00003515void MipsTargetLowering::copyByValRegs(
3516 SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains, SelectionDAG &DAG,
3517 const ISD::ArgFlagsTy &Flags, SmallVectorImpl<SDValue> &InVals,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003518 const Argument *FuncArg, unsigned FirstReg, unsigned LastReg,
3519 const CCValAssign &VA, MipsCCState &State) const {
Akira Hatanaka25dad192012-10-27 00:10:18 +00003520 MachineFunction &MF = DAG.getMachineFunction();
3521 MachineFrameInfo *MFI = MF.getFrameInfo();
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003522 unsigned GPRSizeInBytes = Subtarget.getGPRSizeInBytes();
Daniel Sanders23e98772014-11-02 16:09:29 +00003523 unsigned NumRegs = LastReg - FirstReg;
3524 unsigned RegAreaSize = NumRegs * GPRSizeInBytes;
Akira Hatanaka25dad192012-10-27 00:10:18 +00003525 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3526 int FrameObjOffset;
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003527 const MipsABIInfo &ABI = Subtarget.getABI();
3528 ArrayRef<MCPhysReg> ByValArgRegs = ABI.GetByValArgRegs();
Akira Hatanaka25dad192012-10-27 00:10:18 +00003529
3530 if (RegAreaSize)
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003531 FrameObjOffset =
3532 (int)ABI.GetCalleeAllocdArgSizeInBytes(State.getCallingConv()) -
3533 (int)((ByValArgRegs.size() - FirstReg) * GPRSizeInBytes);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003534 else
Daniel Sandersf43e6872014-11-01 18:44:56 +00003535 FrameObjOffset = VA.getLocMemOffset();
Akira Hatanaka25dad192012-10-27 00:10:18 +00003536
3537 // Create frame object.
3538 EVT PtrTy = getPointerTy();
3539 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3540 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3541 InVals.push_back(FIN);
3542
Daniel Sanders23e98772014-11-02 16:09:29 +00003543 if (!NumRegs)
Akira Hatanaka25dad192012-10-27 00:10:18 +00003544 return;
3545
3546 // Copy arg registers.
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003547 MVT RegTy = MVT::getIntegerVT(GPRSizeInBytes * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003548 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3549
Daniel Sanders23e98772014-11-02 16:09:29 +00003550 for (unsigned I = 0; I < NumRegs; ++I) {
Daniel Sandersd7eba312014-11-07 12:21:37 +00003551 unsigned ArgReg = ByValArgRegs[FirstReg + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003552 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003553 unsigned Offset = I * GPRSizeInBytes;
Akira Hatanaka25dad192012-10-27 00:10:18 +00003554 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3555 DAG.getConstant(Offset, PtrTy));
3556 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3557 StorePtr, MachinePointerInfo(FuncArg, Offset),
3558 false, false, 0);
3559 OutChains.push_back(Store);
3560 }
3561}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003562
3563// Copy byVal arg to registers and stack.
Daniel Sandersf43e6872014-11-01 18:44:56 +00003564void MipsTargetLowering::passByValArg(
3565 SDValue Chain, SDLoc DL,
3566 std::deque<std::pair<unsigned, SDValue>> &RegsToPass,
3567 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003568 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg, unsigned FirstReg,
3569 unsigned LastReg, const ISD::ArgFlagsTy &Flags, bool isLittle,
3570 const CCValAssign &VA) const {
Daniel Sandersac272632014-05-23 13:18:02 +00003571 unsigned ByValSizeInBytes = Flags.getByValSize();
3572 unsigned OffsetInBytes = 0; // From beginning of struct
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003573 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
Daniel Sandersac272632014-05-23 13:18:02 +00003574 unsigned Alignment = std::min(Flags.getByValAlign(), RegSizeInBytes);
3575 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Daniel Sanders23e98772014-11-02 16:09:29 +00003576 unsigned NumRegs = LastReg - FirstReg;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003577
Daniel Sanders23e98772014-11-02 16:09:29 +00003578 if (NumRegs) {
Daniel Sandersd7eba312014-11-07 12:21:37 +00003579 const ArrayRef<MCPhysReg> ArgRegs = Subtarget.getABI().GetByValArgRegs();
Daniel Sanders23e98772014-11-02 16:09:29 +00003580 bool LeftoverBytes = (NumRegs * RegSizeInBytes > ByValSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003581 unsigned I = 0;
3582
3583 // Copy words to registers.
Daniel Sanders23e98772014-11-02 16:09:29 +00003584 for (; I < NumRegs - LeftoverBytes; ++I, OffsetInBytes += RegSizeInBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003585 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003586 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003587 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3588 MachinePointerInfo(), false, false, false,
3589 Alignment);
3590 MemOpChains.push_back(LoadVal.getValue(1));
Daniel Sanders23e98772014-11-02 16:09:29 +00003591 unsigned ArgReg = ArgRegs[FirstReg + I];
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003592 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3593 }
3594
3595 // Return if the struct has been fully copied.
Daniel Sandersac272632014-05-23 13:18:02 +00003596 if (ByValSizeInBytes == OffsetInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003597 return;
3598
3599 // Copy the remainder of the byval argument with sub-word loads and shifts.
3600 if (LeftoverBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003601 SDValue Val;
3602
Daniel Sandersac272632014-05-23 13:18:02 +00003603 for (unsigned LoadSizeInBytes = RegSizeInBytes / 2, TotalBytesLoaded = 0;
3604 OffsetInBytes < ByValSizeInBytes; LoadSizeInBytes /= 2) {
3605 unsigned RemainingSizeInBytes = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003606
Daniel Sandersac272632014-05-23 13:18:02 +00003607 if (RemainingSizeInBytes < LoadSizeInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003608 continue;
3609
3610 // Load subword.
3611 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003612 DAG.getConstant(OffsetInBytes, PtrTy));
3613 SDValue LoadVal = DAG.getExtLoad(
3614 ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr, MachinePointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00003615 MVT::getIntegerVT(LoadSizeInBytes * 8), false, false, false,
3616 Alignment);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003617 MemOpChains.push_back(LoadVal.getValue(1));
3618
3619 // Shift the loaded value.
3620 unsigned Shamt;
3621
3622 if (isLittle)
Daniel Sandersac272632014-05-23 13:18:02 +00003623 Shamt = TotalBytesLoaded * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003624 else
Daniel Sandersac272632014-05-23 13:18:02 +00003625 Shamt = (RegSizeInBytes - (TotalBytesLoaded + LoadSizeInBytes)) * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003626
3627 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3628 DAG.getConstant(Shamt, MVT::i32));
3629
3630 if (Val.getNode())
3631 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3632 else
3633 Val = Shift;
3634
Daniel Sandersac272632014-05-23 13:18:02 +00003635 OffsetInBytes += LoadSizeInBytes;
3636 TotalBytesLoaded += LoadSizeInBytes;
3637 Alignment = std::min(Alignment, LoadSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003638 }
3639
Daniel Sanders23e98772014-11-02 16:09:29 +00003640 unsigned ArgReg = ArgRegs[FirstReg + I];
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003641 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3642 return;
3643 }
3644 }
3645
3646 // Copy remainder of byval arg to it with memcpy.
Daniel Sandersac272632014-05-23 13:18:02 +00003647 unsigned MemCpySize = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003648 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003649 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003650 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
Daniel Sandersf43e6872014-11-01 18:44:56 +00003651 DAG.getIntPtrConstant(VA.getLocMemOffset()));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003652 Chain = DAG.getMemcpy(Chain, DL, Dst, Src, DAG.getConstant(MemCpySize, PtrTy),
3653 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003654 MachinePointerInfo(), MachinePointerInfo());
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003655 MemOpChains.push_back(Chain);
3656}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003657
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003658void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003659 SDValue Chain, SDLoc DL,
3660 SelectionDAG &DAG,
Daniel Sanders853c2432014-11-01 18:13:52 +00003661 CCState &State) const {
Daniel Sandersd7eba312014-11-07 12:21:37 +00003662 const ArrayRef<MCPhysReg> ArgRegs = Subtarget.getABI().GetVarArgRegs();
Daniel Sanders853c2432014-11-01 18:13:52 +00003663 unsigned Idx = State.getFirstUnallocated(ArgRegs.data(), ArgRegs.size());
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003664 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
3665 MVT RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003666 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3667 MachineFunction &MF = DAG.getMachineFunction();
3668 MachineFrameInfo *MFI = MF.getFrameInfo();
3669 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3670
3671 // Offset of the first variable argument from stack pointer.
3672 int VaArgOffset;
3673
Daniel Sanders75ee6b42014-09-10 10:37:03 +00003674 if (ArgRegs.size() == Idx)
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003675 VaArgOffset =
Daniel Sanders853c2432014-11-01 18:13:52 +00003676 RoundUpToAlignment(State.getNextStackOffset(), RegSizeInBytes);
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003677 else {
3678 const MipsABIInfo &ABI = Subtarget.getABI();
3679 VaArgOffset =
3680 (int)ABI.GetCalleeAllocdArgSizeInBytes(State.getCallingConv()) -
3681 (int)(RegSizeInBytes * (ArgRegs.size() - Idx));
3682 }
Akira Hatanaka2a134022012-10-27 00:21:13 +00003683
3684 // Record the frame index of the first variable argument
3685 // which is a value necessary to VASTART.
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003686 int FI = MFI->CreateFixedObject(RegSizeInBytes, VaArgOffset, true);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003687 MipsFI->setVarArgsFrameIndex(FI);
3688
3689 // Copy the integer registers that have not been used for argument passing
3690 // to the argument register save area. For O32, the save area is allocated
3691 // in the caller's stack frame, while for N32/64, it is allocated in the
3692 // callee's stack frame.
Daniel Sanders75ee6b42014-09-10 10:37:03 +00003693 for (unsigned I = Idx; I < ArgRegs.size();
3694 ++I, VaArgOffset += RegSizeInBytes) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003695 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003696 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003697 FI = MFI->CreateFixedObject(RegSizeInBytes, VaArgOffset, true);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003698 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3699 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3700 MachinePointerInfo(), false, false, 0);
Eric Christopher1c29a652014-07-18 22:55:25 +00003701 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(
3702 (Value *)nullptr);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003703 OutChains.push_back(Store);
3704 }
3705}
Daniel Sanders23e98772014-11-02 16:09:29 +00003706
3707void MipsTargetLowering::HandleByVal(CCState *State, unsigned &Size,
3708 unsigned Align) const {
3709 MachineFunction &MF = State->getMachineFunction();
3710 const TargetFrameLowering *TFL = MF.getSubtarget().getFrameLowering();
3711
3712 assert(Size && "Byval argument's size shouldn't be 0.");
3713
3714 Align = std::min(Align, TFL->getStackAlignment());
3715
3716 unsigned FirstReg = 0;
3717 unsigned NumRegs = 0;
3718
3719 if (State->getCallingConv() != CallingConv::Fast) {
3720 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
3721 const ArrayRef<MCPhysReg> IntArgRegs = Subtarget.getABI().GetByValArgRegs();
3722 // FIXME: The O32 case actually describes no shadow registers.
3723 const MCPhysReg *ShadowRegs =
3724 Subtarget.isABI_O32() ? IntArgRegs.data() : Mips64DPRegs;
3725
3726 // We used to check the size as well but we can't do that anymore since
3727 // CCState::HandleByVal() rounds up the size after calling this function.
3728 assert(!(Align % RegSizeInBytes) &&
3729 "Byval argument's alignment should be a multiple of"
3730 "RegSizeInBytes.");
3731
3732 FirstReg = State->getFirstUnallocated(IntArgRegs.data(), IntArgRegs.size());
3733
3734 // If Align > RegSizeInBytes, the first arg register must be even.
3735 // FIXME: This condition happens to do the right thing but it's not the
3736 // right way to test it. We want to check that the stack frame offset
3737 // of the register is aligned.
3738 if ((Align > RegSizeInBytes) && (FirstReg % 2)) {
3739 State->AllocateReg(IntArgRegs[FirstReg], ShadowRegs[FirstReg]);
3740 ++FirstReg;
3741 }
3742
3743 // Mark the registers allocated.
3744 Size = RoundUpToAlignment(Size, RegSizeInBytes);
3745 for (unsigned I = FirstReg; Size > 0 && (I < IntArgRegs.size());
3746 Size -= RegSizeInBytes, ++I, ++NumRegs)
3747 State->AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3748 }
3749
3750 State->addInRegsParamInfo(FirstReg, FirstReg + NumRegs);
3751}
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00003752
3753MachineBasicBlock *
3754MipsTargetLowering::emitPseudoSELECT(MachineInstr *MI, MachineBasicBlock *BB,
3755 bool isFPCmp, unsigned Opc) const {
3756 assert(!(Subtarget.hasMips4() || Subtarget.hasMips32()) &&
3757 "Subtarget already supports SELECT nodes with the use of"
3758 "conditional-move instructions.");
3759
3760 const TargetInstrInfo *TII =
3761 getTargetMachine().getSubtargetImpl()->getInstrInfo();
3762 DebugLoc DL = MI->getDebugLoc();
3763
3764 // To "insert" a SELECT instruction, we actually have to insert the
3765 // diamond control-flow pattern. The incoming instruction knows the
3766 // destination vreg to set, the condition code register to branch on, the
3767 // true/false values to select between, and a branch opcode to use.
3768 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3769 MachineFunction::iterator It = BB;
3770 ++It;
3771
3772 // thisMBB:
3773 // ...
3774 // TrueVal = ...
3775 // setcc r1, r2, r3
3776 // bNE r1, r0, copy1MBB
3777 // fallthrough --> copy0MBB
3778 MachineBasicBlock *thisMBB = BB;
3779 MachineFunction *F = BB->getParent();
3780 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3781 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
3782 F->insert(It, copy0MBB);
3783 F->insert(It, sinkMBB);
3784
3785 // Transfer the remainder of BB and its successor edges to sinkMBB.
3786 sinkMBB->splice(sinkMBB->begin(), BB,
3787 std::next(MachineBasicBlock::iterator(MI)), BB->end());
3788 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3789
3790 // Next, add the true and fallthrough blocks as its successors.
3791 BB->addSuccessor(copy0MBB);
3792 BB->addSuccessor(sinkMBB);
3793
3794 if (isFPCmp) {
3795 // bc1[tf] cc, sinkMBB
3796 BuildMI(BB, DL, TII->get(Opc))
3797 .addReg(MI->getOperand(1).getReg())
3798 .addMBB(sinkMBB);
3799 } else {
3800 // bne rs, $0, sinkMBB
3801 BuildMI(BB, DL, TII->get(Opc))
3802 .addReg(MI->getOperand(1).getReg())
3803 .addReg(Mips::ZERO)
3804 .addMBB(sinkMBB);
3805 }
3806
3807 // copy0MBB:
3808 // %FalseValue = ...
3809 // # fallthrough to sinkMBB
3810 BB = copy0MBB;
3811
3812 // Update machine-CFG edges
3813 BB->addSuccessor(sinkMBB);
3814
3815 // sinkMBB:
3816 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
3817 // ...
3818 BB = sinkMBB;
3819
3820 BuildMI(*BB, BB->begin(), DL,
3821 TII->get(Mips::PHI), MI->getOperand(0).getReg())
3822 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
3823 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB);
3824
3825 MI->eraseFromParent(); // The pseudo instruction is gone now.
3826
3827 return BB;
3828}