blob: 64996923baff5a5c43b462af0aa426877c8b7ddc [file] [log] [blame]
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001//===- ARMInstrInfo.td - Target Description for ARM Target ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Rafael Espindola185c5c22006-07-11 11:36:48 +000015// Address operands
Rafael Espindolae45a79a2006-09-11 17:25:40 +000016def op_addr_mode1 : Operand<iPTR> {
17 let PrintMethod = "printAddrMode1";
Rafael Espindola3130a752006-09-13 12:09:43 +000018 let NumMIOperands = 3;
19 let MIOperandInfo = (ops ptr_rc, ptr_rc, i32imm);
Rafael Espindolae45a79a2006-09-11 17:25:40 +000020}
21
Rafael Espindola185c5c22006-07-11 11:36:48 +000022def memri : Operand<iPTR> {
23 let PrintMethod = "printMemRegImm";
24 let NumMIOperands = 2;
25 let MIOperandInfo = (ops i32imm, ptr_rc);
26}
27
Rafael Espindolae40a7e22006-07-10 01:41:35 +000028// Define ARM specific addressing mode.
Rafael Espindolae45a79a2006-09-11 17:25:40 +000029//Addressing Mode 1: data processing operands
Evan Cheng577ef762006-10-11 21:03:53 +000030def addr_mode1 : ComplexPattern<iPTR, 3, "SelectAddrMode1", [imm, sra, shl, srl],
31 []>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000032
Rafael Espindola185c5c22006-07-11 11:36:48 +000033//register plus/minus 12 bit offset
Evan Cheng577ef762006-10-11 21:03:53 +000034def iaddr : ComplexPattern<iPTR, 2, "SelectAddrRegImm", [frameindex], []>;
Rafael Espindola185c5c22006-07-11 11:36:48 +000035//register plus scaled register
Evan Cheng577ef762006-10-11 21:03:53 +000036//def raddr : ComplexPattern<iPTR, 2, "SelectAddrRegReg", [], []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000037
38//===----------------------------------------------------------------------===//
Rafael Espindola203922d2006-10-16 17:57:20 +000039// Instruction Class Templates
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000040//===----------------------------------------------------------------------===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000041class InstARM<dag ops, string asmstr, list<dag> pattern> : Instruction {
42 let Namespace = "ARM";
43
44 dag OperandList = ops;
45 let AsmString = asmstr;
46 let Pattern = pattern;
47}
48
Rafael Espindola203922d2006-10-16 17:57:20 +000049class IntBinOp<string OpcStr, SDNode OpNode> :
50 InstARM<(ops IntRegs:$dst, IntRegs:$a, IntRegs:$b),
51 !strconcat(OpcStr, " $dst, $a, $b"),
52 [(set IntRegs:$dst, (OpNode IntRegs:$a, IntRegs:$b))]>;
53
Rafael Espindolaf63752f2006-10-16 18:32:36 +000054class FPBinOp<string OpcStr, SDNode OpNode> :
55 InstARM<(ops FPRegs:$dst, FPRegs:$a, FPRegs:$b),
56 !strconcat(OpcStr, " $dst, $a, $b"),
57 [(set FPRegs:$dst, (OpNode FPRegs:$a, FPRegs:$b))]>;
58
Rafael Espindolab23dc142006-10-16 18:18:14 +000059class Addr1BinOp<string OpcStr, SDNode OpNode> :
60 InstARM<(ops IntRegs:$dst, IntRegs:$a, op_addr_mode1:$b),
61 !strconcat(OpcStr, " $dst, $a, $b"),
62 [(set IntRegs:$dst, (OpNode IntRegs:$a, addr_mode1:$b))]>;
63
Rafael Espindola203922d2006-10-16 17:57:20 +000064//===----------------------------------------------------------------------===//
65// Instructions
66//===----------------------------------------------------------------------===//
67
Rafael Espindolae08b9852006-08-24 13:45:55 +000068def brtarget : Operand<OtherVT>;
69
Rafael Espindolafe03fe92006-08-24 16:13:15 +000070// Operand for printing out a condition code.
71let PrintMethod = "printCCOperand" in
72 def CCOp : Operand<i32>;
73
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000074def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Evan Cheng81b645a2006-08-11 09:03:33 +000075def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
76 [SDNPHasChain, SDNPOutFlag]>;
77def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
78 [SDNPHasChain, SDNPOutFlag]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +000079
Rafael Espindola75269be2006-07-16 01:02:57 +000080def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
82 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolaa94b9e32006-08-03 17:02:20 +000083def retflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
84 [SDNPHasChain, SDNPOptInFlag]>;
Rafael Espindola29e48752006-08-24 17:19:08 +000085
86def SDTarmselect : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisInt<0>, SDTCisVT<2, i32>]>;
Rafael Espindola29e48752006-08-24 17:19:08 +000087def armselect : SDNode<"ARMISD::SELECT", SDTarmselect, [SDNPInFlag, SDNPOutFlag]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +000088
Rafael Espindolad15c8922006-10-10 12:56:00 +000089def SDTarmfmstat : SDTypeProfile<0, 0, []>;
90def armfmstat : SDNode<"ARMISD::FMSTAT", SDTarmfmstat, [SDNPInFlag, SDNPOutFlag]>;
91
Rafael Espindolafe03fe92006-08-24 16:13:15 +000092def SDTarmbr : SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +000093def armbr : SDNode<"ARMISD::BR", SDTarmbr, [SDNPHasChain, SDNPInFlag]>;
94
Rafael Espindolad0dee772006-08-21 22:00:32 +000095def SDTVoidBinOp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
96def armcmp : SDNode<"ARMISD::CMP", SDTVoidBinOp, [SDNPOutFlag]>;
Rafael Espindola75269be2006-07-16 01:02:57 +000097
Rafael Espindolab5093882006-10-07 14:24:52 +000098def armfsitos : SDNode<"ARMISD::FSITOS", SDTUnaryOp>;
Rafael Espindola57d109f2006-10-10 18:55:14 +000099def armftosis : SDNode<"ARMISD::FTOSIS", SDTUnaryOp>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000100def armfsitod : SDNode<"ARMISD::FSITOD", SDTUnaryOp>;
Rafael Espindola57d109f2006-10-10 18:55:14 +0000101def armftosid : SDNode<"ARMISD::FTOSID", SDTUnaryOp>;
Rafael Espindolab5093882006-10-07 14:24:52 +0000102def armfuitos : SDNode<"ARMISD::FUITOS", SDTUnaryOp>;
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000103def armftouis : SDNode<"ARMISD::FTOUIS", SDTUnaryOp>;
Rafael Espindolab5093882006-10-07 14:24:52 +0000104def armfuitod : SDNode<"ARMISD::FUITOD", SDTUnaryOp>;
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000105def armftouid : SDNode<"ARMISD::FTOUID", SDTUnaryOp>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000106
107def SDTarmfmrrd : SDTypeProfile<0, 3, [SDTCisInt<0>, SDTCisInt<1>, SDTCisFP<2>]>;
Rafael Espindolaaa2a12f2006-10-06 20:33:26 +0000108def armfmrrd : SDNode<"ARMISD::FMRRD", SDTarmfmrrd,
109 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000110
Rafael Espindolae04df412006-10-05 16:48:49 +0000111def SDTarmfmdrr : SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisInt<1>, SDTCisInt<2>]>;
112def armfmdrr : SDNode<"ARMISD::FMDRR", SDTarmfmdrr, []>;
113
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000114def ADJCALLSTACKUP : InstARM<(ops i32imm:$amt),
115 "!ADJCALLSTACKUP $amt",
Chris Lattner8c9422c2006-10-12 18:00:26 +0000116 [(callseq_end imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000117
118def ADJCALLSTACKDOWN : InstARM<(ops i32imm:$amt),
119 "!ADJCALLSTACKDOWN $amt",
Chris Lattner8c9422c2006-10-12 18:00:26 +0000120 [(callseq_start imm:$amt)]>, Imp<[R13],[R13]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000121
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000122let isReturn = 1 in {
Rafael Espindolaa94b9e32006-08-03 17:02:20 +0000123 def bx: InstARM<(ops), "bx r14", [(retflag)]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +0000124}
Rafael Espindolab15597b2006-05-18 21:45:49 +0000125
Rafael Espindolabf8e7512006-08-16 14:43:33 +0000126let Defs = [R0, R1, R2, R3, R14] in {
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000127 def bl: InstARM<(ops i32imm:$func, variable_ops), "bl $func", [(ARMcall tglobaladdr:$func)]>;
128}
Rafael Espindola75269be2006-07-16 01:02:57 +0000129
Rafael Espindola185c5c22006-07-11 11:36:48 +0000130def ldr : InstARM<(ops IntRegs:$dst, memri:$addr),
Rafael Espindola8b7bd822006-08-01 18:53:10 +0000131 "ldr $dst, $addr",
Rafael Espindola185c5c22006-07-11 11:36:48 +0000132 [(set IntRegs:$dst, (load iaddr:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000133
Rafael Espindola677ee832006-10-16 17:17:22 +0000134def LDRB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000135 "ldrb $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000136 [(set IntRegs:$dst, (zextloadi8 IntRegs:$addr))]>;
137
138def LDRSB : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000139 "ldrsb $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000140 [(set IntRegs:$dst, (sextloadi8 IntRegs:$addr))]>;
141
142def LDRH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000143 "ldrh $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000144 [(set IntRegs:$dst, (zextloadi16 IntRegs:$addr))]>;
145
146def LDRSH : InstARM<(ops IntRegs:$dst, IntRegs:$addr),
Rafael Espindolac4abf8d2006-10-16 17:38:12 +0000147 "ldrsh $dst, [$addr]",
Rafael Espindola677ee832006-10-16 17:17:22 +0000148 [(set IntRegs:$dst, (sextloadi16 IntRegs:$addr))]>;
149
Rafael Espindola8c41f992006-08-08 20:35:03 +0000150def str : InstARM<(ops IntRegs:$src, memri:$addr),
151 "str $src, $addr",
152 [(store IntRegs:$src, iaddr:$addr)]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000153
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000154def MOV : InstARM<(ops IntRegs:$dst, op_addr_mode1:$src),
155 "mov $dst, $src", [(set IntRegs:$dst, addr_mode1:$src)]>;
Rafael Espindolab15597b2006-05-18 21:45:49 +0000156
Rafael Espindolab23dc142006-10-16 18:18:14 +0000157def ADD : Addr1BinOp<"add", add>;
158def ADCS : Addr1BinOp<"adcs", adde>;
159def ADDS : Addr1BinOp<"adds", addc>;
Rafael Espindola396b4a62006-10-09 17:18:28 +0000160
Rafael Espindolac3ed77e2006-08-17 17:09:40 +0000161// "LEA" forms of add
162def lea_addri : InstARM<(ops IntRegs:$dst, memri:$addr),
163 "add $dst, ${addr:arith}",
164 [(set IntRegs:$dst, iaddr:$addr)]>;
165
166
Rafael Espindolab23dc142006-10-16 18:18:14 +0000167def SUB : Addr1BinOp<"sub", sub>;
168def SBCS : Addr1BinOp<"sbcs", sube>;
169def SUBS : Addr1BinOp<"subs", subc>;
170def AND : Addr1BinOp<"and", and>;
171def EOR : Addr1BinOp<"eor", xor>;
172def ORR : Addr1BinOp<"orr", or>;
Rafael Espindola4443c7d2006-09-08 16:59:47 +0000173
Rafael Espindolad0dee772006-08-21 22:00:32 +0000174let isTwoAddress = 1 in {
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000175 def movcond : InstARM<(ops IntRegs:$dst, IntRegs:$false,
176 op_addr_mode1:$true, CCOp:$cc),
Rafael Espindola29e48752006-08-24 17:19:08 +0000177 "mov$cc $dst, $true",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000178 [(set IntRegs:$dst, (armselect addr_mode1:$true,
179 IntRegs:$false, imm:$cc))]>;
Rafael Espindolad0dee772006-08-21 22:00:32 +0000180}
181
Rafael Espindola203922d2006-10-16 17:57:20 +0000182def MUL : IntBinOp<"mul", mul>;
Rafael Espindolac7829d62006-09-11 19:24:19 +0000183
Rafael Espindola595dc4c2006-10-16 16:33:29 +0000184let Defs = [R0] in {
Rafael Espindola203922d2006-10-16 17:57:20 +0000185 def SMULL : IntBinOp<"smull r12,", mulhs>;
186 def UMULL : IntBinOp<"umull r12,", mulhu>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +0000187}
188
Rafael Espindolafe03fe92006-08-24 16:13:15 +0000189def bcond : InstARM<(ops brtarget:$dst, CCOp:$cc),
190 "b$cc $dst",
191 [(armbr bb:$dst, imm:$cc)]>;
Rafael Espindolae08b9852006-08-24 13:45:55 +0000192
Rafael Espindola778769a2006-09-08 12:47:03 +0000193def b : InstARM<(ops brtarget:$dst),
194 "b $dst",
195 [(br bb:$dst)]>;
196
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000197def cmp : InstARM<(ops IntRegs:$a, op_addr_mode1:$b),
Rafael Espindolad0dee772006-08-21 22:00:32 +0000198 "cmp $a, $b",
Rafael Espindolae45a79a2006-09-11 17:25:40 +0000199 [(armcmp IntRegs:$a, addr_mode1:$b)]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +0000200
Rafael Espindolad15c8922006-10-10 12:56:00 +0000201// Floating Point Compare
Rafael Espindola3874a162006-10-13 13:14:59 +0000202def fcmps : InstARM<(ops FPRegs:$a, FPRegs:$b),
203 "fcmps $a, $b",
204 [(armcmp FPRegs:$a, FPRegs:$b)]>;
205
Rafael Espindola3874a162006-10-13 13:14:59 +0000206def fcmpd : InstARM<(ops DFPRegs:$a, DFPRegs:$b),
207 "fcmpd $a, $b",
Rafael Espindolad1a4ea42006-10-10 16:33:47 +0000208 [(armcmp DFPRegs:$a, DFPRegs:$b)]>;
209
Rafael Espindola53f78be2006-09-29 21:20:16 +0000210// Floating Point Conversion
211// We use bitconvert for moving the data between the register classes.
212// The format conversion is done with ARM specific nodes
213
214def FMSR : InstARM<(ops FPRegs:$dst, IntRegs:$src),
215 "fmsr $dst, $src", [(set FPRegs:$dst, (bitconvert IntRegs:$src))]>;
216
217def FMRS : InstARM<(ops IntRegs:$dst, FPRegs:$src),
218 "fmrs $dst, $src", [(set IntRegs:$dst, (bitconvert FPRegs:$src))]>;
219
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000220def FMRRD : InstARM<(ops IntRegs:$i0, IntRegs:$i1, DFPRegs:$src),
221 "fmrrd $i0, $i1, $src", [(armfmrrd IntRegs:$i0, IntRegs:$i1, DFPRegs:$src)]>;
222
Rafael Espindolae04df412006-10-05 16:48:49 +0000223def FMDRR : InstARM<(ops DFPRegs:$dst, IntRegs:$i0, IntRegs:$i1),
224 "fmdrr $dst, $i0, $i1", [(set DFPRegs:$dst, (armfmdrr IntRegs:$i0, IntRegs:$i1))]>;
225
Rafael Espindola53f78be2006-09-29 21:20:16 +0000226def FSITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
227 "fsitos $dst, $src", [(set FPRegs:$dst, (armfsitos FPRegs:$src))]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000228
Rafael Espindola57d109f2006-10-10 18:55:14 +0000229def FTOSIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
230 "ftosis $dst, $src", [(set FPRegs:$dst, (armftosis FPRegs:$src))]>;
231
Rafael Espindolad55c0a42006-10-02 19:30:56 +0000232def FSITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
233 "fsitod $dst, $src", [(set DFPRegs:$dst, (armfsitod FPRegs:$src))]>;
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000234
Rafael Espindola57d109f2006-10-10 18:55:14 +0000235def FTOSID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
236 "ftosid $dst, $src", [(set FPRegs:$dst, (armftosid DFPRegs:$src))]>;
237
Rafael Espindolab5093882006-10-07 14:24:52 +0000238def FUITOS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
239 "fuitos $dst, $src", [(set FPRegs:$dst, (armfuitos FPRegs:$src))]>;
240
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000241def FTOUIS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
242 "ftouis $dst, $src", [(set FPRegs:$dst, (armftouis FPRegs:$src))]>;
243
Rafael Espindolab5093882006-10-07 14:24:52 +0000244def FUITOD : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
245 "fuitod $dst, $src", [(set DFPRegs:$dst, (armfuitod FPRegs:$src))]>;
246
Rafael Espindola8429e1f2006-10-10 20:38:57 +0000247def FTOUID : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
248 "ftouid $dst, $src", [(set FPRegs:$dst, (armftouid DFPRegs:$src))]>;
249
Rafael Espindola9e29ec32006-10-09 17:50:29 +0000250def FCVTDS : InstARM<(ops DFPRegs:$dst, FPRegs:$src),
251 "fcvtds $dst, $src", [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
252
253def FCVTSD : InstARM<(ops FPRegs:$dst, DFPRegs:$src),
254 "fcvtsd $dst, $src", [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000255
Rafael Espindolad15c8922006-10-10 12:56:00 +0000256def FMSTAT : InstARM<(ops ), "fmstat", [(armfmstat)]>;
257
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000258// Floating Point Arithmetic
Rafael Espindolaf63752f2006-10-16 18:32:36 +0000259def FADDS : FPBinOp<"fadds", fadd>;
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000260
261def FADDD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
262 "faddd $dst, $a, $b",
263 [(set DFPRegs:$dst, (fadd DFPRegs:$a, DFPRegs:$b))]>;
264
Rafael Espindolaf63752f2006-10-16 18:32:36 +0000265def FSUBS : FPBinOp<"fsubs", fsub>;
Rafael Espindolab5f1ff332006-10-10 19:35:01 +0000266
267def FSUBD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
268 "fsubd $dst, $a, $b",
269 [(set DFPRegs:$dst, (fsub DFPRegs:$a, DFPRegs:$b))]>;
270
Rafael Espindola5ab31662006-10-13 17:37:35 +0000271def FNEGS : InstARM<(ops FPRegs:$dst, FPRegs:$src),
272 "fnegs $dst, $src",
273 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
274
275def FNEGD : InstARM<(ops DFPRegs:$dst, DFPRegs:$src),
276 "fnegd $dst, $src",
277 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
278
Rafael Espindolaf63752f2006-10-16 18:32:36 +0000279def FMULS : FPBinOp<"fmuls", fmul>;
Rafael Espindola40f5dd22006-10-07 13:46:42 +0000280
281def FMULD : InstARM<(ops DFPRegs:$dst, DFPRegs:$a, DFPRegs:$b),
282 "fmuld $dst, $a, $b",
283 [(set DFPRegs:$dst, (fmul DFPRegs:$a, DFPRegs:$b))]>;
Rafael Espindola58c368b2006-10-07 14:03:39 +0000284
285
286// Floating Point Load
287def FLDS : InstARM<(ops FPRegs:$dst, IntRegs:$addr),
288 "flds $dst, $addr",
289 [(set FPRegs:$dst, (load IntRegs:$addr))]>;
290
291def FLDD : InstARM<(ops DFPRegs:$dst, IntRegs:$addr),
292 "fldd $dst, $addr",
293 [(set DFPRegs:$dst, (load IntRegs:$addr))]>;