blob: 58fd948ccc587c40feb72bce820957e77078d4cb [file] [log] [blame]
Tom Stellardca166212017-01-30 21:56:46 +00001//===- AMDGPULegalizerInfo.cpp -----------------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellardca166212017-01-30 21:56:46 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the Machinelegalizer class for
10/// AMDGPU.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
David Blaikie36a0f222018-03-23 23:58:31 +000014#include "AMDGPU.h"
Craig Topper2fa14362018-03-29 17:21:10 +000015#include "AMDGPULegalizerInfo.h"
Matt Arsenault85803362018-03-17 15:17:41 +000016#include "AMDGPUTargetMachine.h"
Matt Arsenaulta8b43392019-02-08 02:40:47 +000017#include "SIMachineFunctionInfo.h"
18
19#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000020#include "llvm/CodeGen/TargetOpcodes.h"
Craig Topper2fa14362018-03-29 17:21:10 +000021#include "llvm/CodeGen/ValueTypes.h"
Tom Stellardca166212017-01-30 21:56:46 +000022#include "llvm/IR/DerivedTypes.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "llvm/IR/Type.h"
Tom Stellardca166212017-01-30 21:56:46 +000024#include "llvm/Support/Debug.h"
25
26using namespace llvm;
Daniel Sanders9ade5592018-01-29 17:37:29 +000027using namespace LegalizeActions;
Matt Arsenault990f5072019-01-25 00:51:00 +000028using namespace LegalizeMutations;
Matt Arsenault7ac79ed2019-01-20 19:45:18 +000029using namespace LegalityPredicates;
Tom Stellardca166212017-01-30 21:56:46 +000030
Matt Arsenaultd9141892019-02-07 19:10:15 +000031
32static LegalityPredicate isMultiple32(unsigned TypeIdx,
33 unsigned MaxSize = 512) {
34 return [=](const LegalityQuery &Query) {
35 const LLT Ty = Query.Types[TypeIdx];
36 const LLT EltTy = Ty.getScalarType();
37 return Ty.getSizeInBits() <= MaxSize && EltTy.getSizeInBits() % 32 == 0;
38 };
39}
40
Matt Arsenault18ec3822019-02-11 22:00:39 +000041static LegalityPredicate isSmallOddVector(unsigned TypeIdx) {
42 return [=](const LegalityQuery &Query) {
43 const LLT Ty = Query.Types[TypeIdx];
44 return Ty.isVector() &&
45 Ty.getNumElements() % 2 != 0 &&
46 Ty.getElementType().getSizeInBits() < 32;
47 };
48}
49
50static LegalizeMutation oneMoreElement(unsigned TypeIdx) {
51 return [=](const LegalityQuery &Query) {
52 const LLT Ty = Query.Types[TypeIdx];
53 const LLT EltTy = Ty.getElementType();
54 return std::make_pair(TypeIdx, LLT::vector(Ty.getNumElements() + 1, EltTy));
55 };
56}
57
58
Tom Stellard5bfbae52018-07-11 20:59:01 +000059AMDGPULegalizerInfo::AMDGPULegalizerInfo(const GCNSubtarget &ST,
Matt Arsenaultc3fe46b2018-03-08 16:24:16 +000060 const GCNTargetMachine &TM) {
Tom Stellardca166212017-01-30 21:56:46 +000061 using namespace TargetOpcode;
62
Matt Arsenault85803362018-03-17 15:17:41 +000063 auto GetAddrSpacePtr = [&TM](unsigned AS) {
64 return LLT::pointer(AS, TM.getPointerSizeInBits(AS));
65 };
66
67 const LLT S1 = LLT::scalar(1);
Matt Arsenault888aa5d2019-02-03 00:07:33 +000068 const LLT S8 = LLT::scalar(8);
Matt Arsenault45991592019-01-18 21:33:50 +000069 const LLT S16 = LLT::scalar(16);
Tom Stellardca166212017-01-30 21:56:46 +000070 const LLT S32 = LLT::scalar(32);
71 const LLT S64 = LLT::scalar(64);
Matt Arsenaultca676342019-01-25 02:36:32 +000072 const LLT S128 = LLT::scalar(128);
Matt Arsenaultff6a9a22019-01-20 18:40:36 +000073 const LLT S256 = LLT::scalar(256);
Tom Stellardeebbfc22018-06-30 04:09:44 +000074 const LLT S512 = LLT::scalar(512);
Matt Arsenault85803362018-03-17 15:17:41 +000075
Matt Arsenaultbee2ad72018-12-21 03:03:11 +000076 const LLT V2S16 = LLT::vector(2, 16);
Matt Arsenaulta1515d22019-01-08 01:30:02 +000077 const LLT V4S16 = LLT::vector(4, 16);
78 const LLT V8S16 = LLT::vector(8, 16);
Matt Arsenaultbee2ad72018-12-21 03:03:11 +000079
80 const LLT V2S32 = LLT::vector(2, 32);
81 const LLT V3S32 = LLT::vector(3, 32);
82 const LLT V4S32 = LLT::vector(4, 32);
83 const LLT V5S32 = LLT::vector(5, 32);
84 const LLT V6S32 = LLT::vector(6, 32);
85 const LLT V7S32 = LLT::vector(7, 32);
86 const LLT V8S32 = LLT::vector(8, 32);
87 const LLT V9S32 = LLT::vector(9, 32);
88 const LLT V10S32 = LLT::vector(10, 32);
89 const LLT V11S32 = LLT::vector(11, 32);
90 const LLT V12S32 = LLT::vector(12, 32);
91 const LLT V13S32 = LLT::vector(13, 32);
92 const LLT V14S32 = LLT::vector(14, 32);
93 const LLT V15S32 = LLT::vector(15, 32);
94 const LLT V16S32 = LLT::vector(16, 32);
95
96 const LLT V2S64 = LLT::vector(2, 64);
97 const LLT V3S64 = LLT::vector(3, 64);
98 const LLT V4S64 = LLT::vector(4, 64);
99 const LLT V5S64 = LLT::vector(5, 64);
100 const LLT V6S64 = LLT::vector(6, 64);
101 const LLT V7S64 = LLT::vector(7, 64);
102 const LLT V8S64 = LLT::vector(8, 64);
103
104 std::initializer_list<LLT> AllS32Vectors =
105 {V2S32, V3S32, V4S32, V5S32, V6S32, V7S32, V8S32,
106 V9S32, V10S32, V11S32, V12S32, V13S32, V14S32, V15S32, V16S32};
107 std::initializer_list<LLT> AllS64Vectors =
108 {V2S64, V3S64, V4S64, V5S64, V6S64, V7S64, V8S64};
109
Matt Arsenault85803362018-03-17 15:17:41 +0000110 const LLT GlobalPtr = GetAddrSpacePtr(AMDGPUAS::GLOBAL_ADDRESS);
111 const LLT ConstantPtr = GetAddrSpacePtr(AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenault685d1e82018-03-17 15:17:45 +0000112 const LLT LocalPtr = GetAddrSpacePtr(AMDGPUAS::LOCAL_ADDRESS);
Matt Arsenault0da63502018-08-31 05:49:54 +0000113 const LLT FlatPtr = GetAddrSpacePtr(AMDGPUAS::FLAT_ADDRESS);
114 const LLT PrivatePtr = GetAddrSpacePtr(AMDGPUAS::PRIVATE_ADDRESS);
Matt Arsenault85803362018-03-17 15:17:41 +0000115
Matt Arsenault934e5342018-12-13 20:34:15 +0000116 const LLT CodePtr = FlatPtr;
117
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000118 const std::initializer_list<LLT> AddrSpaces64 = {
119 GlobalPtr, ConstantPtr, FlatPtr
120 };
121
122 const std::initializer_list<LLT> AddrSpaces32 = {
123 LocalPtr, PrivatePtr
Matt Arsenault685d1e82018-03-17 15:17:45 +0000124 };
Tom Stellardca166212017-01-30 21:56:46 +0000125
Matt Arsenaultadc40ba2019-01-08 01:22:47 +0000126 setAction({G_BRCOND, S1}, Legal);
127
Matt Arsenault3e08b772019-01-25 04:53:57 +0000128 getActionDefinitionsBuilder({G_ADD, G_SUB, G_MUL, G_UMULH, G_SMULH})
Matt Arsenault5d622fb2019-01-25 03:23:04 +0000129 .legalFor({S32})
Matt Arsenault211e89d2019-01-27 00:52:51 +0000130 .clampScalar(0, S32, S32)
Matt Arsenault5d622fb2019-01-25 03:23:04 +0000131 .scalarize(0);
Matt Arsenault43398832018-12-20 01:35:49 +0000132
Matt Arsenault26a6c742019-01-26 23:47:07 +0000133 // Report legal for any types we can handle anywhere. For the cases only legal
134 // on the SALU, RegBankSelect will be able to re-legalize.
Matt Arsenault43398832018-12-20 01:35:49 +0000135 getActionDefinitionsBuilder({G_AND, G_OR, G_XOR})
Matt Arsenault26a6c742019-01-26 23:47:07 +0000136 .legalFor({S32, S1, S64, V2S32, V2S16, V4S16})
137 .clampScalar(0, S32, S64)
138 .scalarize(0);
Tom Stellardee6e6452017-06-12 20:54:56 +0000139
Matt Arsenault68c668a2019-01-08 01:09:09 +0000140 getActionDefinitionsBuilder({G_UADDO, G_SADDO, G_USUBO, G_SSUBO,
141 G_UADDE, G_SADDE, G_USUBE, G_SSUBE})
Matt Arsenault4d475942019-01-26 23:44:51 +0000142 .legalFor({{S32, S1}})
143 .clampScalar(0, S32, S32);
Matt Arsenault2cc15b62019-01-08 01:03:58 +0000144
Matt Arsenault7ac79ed2019-01-20 19:45:18 +0000145 getActionDefinitionsBuilder(G_BITCAST)
146 .legalForCartesianProduct({S32, V2S16})
147 .legalForCartesianProduct({S64, V2S32, V4S16})
148 .legalForCartesianProduct({V2S64, V4S32})
149 // Don't worry about the size constraint.
150 .legalIf(all(isPointer(0), isPointer(1)));
Tom Stellardff63ee02017-06-19 13:15:45 +0000151
Matt Arsenault00ccd132019-02-12 14:54:55 +0000152 if (ST.has16BitInsts()) {
153 getActionDefinitionsBuilder(G_FCONSTANT)
154 .legalFor({S32, S64, S16})
155 .clampScalar(0, S16, S64);
156 } else {
157 getActionDefinitionsBuilder(G_FCONSTANT)
158 .legalFor({S32, S64})
159 .clampScalar(0, S32, S64);
160 }
Tom Stellardeebbfc22018-06-30 04:09:44 +0000161
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000162 getActionDefinitionsBuilder(G_IMPLICIT_DEF)
Matt Arsenaultd9141892019-02-07 19:10:15 +0000163 .legalFor({S1, S32, S64, V2S32, V4S32, V2S16, V4S16, GlobalPtr,
164 ConstantPtr, LocalPtr, FlatPtr, PrivatePtr})
Matt Arsenault18ec3822019-02-11 22:00:39 +0000165 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
Matt Arsenaultd9141892019-02-07 19:10:15 +0000166 .clampScalarOrElt(0, S32, S512)
Matt Arsenault0f2debb2019-02-08 14:46:27 +0000167 .legalIf(isMultiple32(0))
168 .widenScalarToNextPow2(0, 32);
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000169
Matt Arsenaultabdc4f22018-03-17 15:17:48 +0000170
Tom Stellarde0424122017-06-03 01:13:33 +0000171 // FIXME: i1 operands to intrinsics should always be legal, but other i1
172 // values may not be legal. We need to figure out how to distinguish
173 // between these two scenarios.
Matt Arsenault45991592019-01-18 21:33:50 +0000174 getActionDefinitionsBuilder(G_CONSTANT)
Matt Arsenault2065c942019-02-02 23:33:49 +0000175 .legalFor({S1, S32, S64, GlobalPtr,
176 LocalPtr, ConstantPtr, PrivatePtr, FlatPtr })
Matt Arsenault45991592019-01-18 21:33:50 +0000177 .clampScalar(0, S32, S64)
Matt Arsenault2065c942019-02-02 23:33:49 +0000178 .widenScalarToNextPow2(0)
179 .legalIf(isPointer(0));
Matt Arsenault06cbb272018-03-01 19:16:52 +0000180
Matt Arsenaultc94e26c2018-12-18 09:46:13 +0000181 setAction({G_FRAME_INDEX, PrivatePtr}, Legal);
182
Matt Arsenault93fdec72019-02-07 18:03:11 +0000183 auto &FPOpActions = getActionDefinitionsBuilder(
Matt Arsenault9dba67f2019-02-11 17:05:20 +0000184 { G_FADD, G_FMUL, G_FNEG, G_FABS, G_FMA, G_FCANONICALIZE})
Matt Arsenault93fdec72019-02-07 18:03:11 +0000185 .legalFor({S32, S64});
186
187 if (ST.has16BitInsts()) {
188 if (ST.hasVOP3PInsts())
189 FPOpActions.legalFor({S16, V2S16});
190 else
191 FPOpActions.legalFor({S16});
192 }
193
194 if (ST.hasVOP3PInsts())
195 FPOpActions.clampMaxNumElements(0, S16, 2);
196 FPOpActions
197 .scalarize(0)
198 .clampScalar(0, ST.has16BitInsts() ? S16 : S32, S64);
Tom Stellardd0c6cf22017-10-27 23:57:41 +0000199
Matt Arsenaultc0f75692019-02-07 18:14:39 +0000200 if (ST.has16BitInsts()) {
201 getActionDefinitionsBuilder(G_FSQRT)
202 .legalFor({S32, S64, S16})
203 .scalarize(0)
204 .clampScalar(0, S16, S64);
205 } else {
206 getActionDefinitionsBuilder(G_FSQRT)
207 .legalFor({S32, S64})
208 .scalarize(0)
209 .clampScalar(0, S32, S64);
210 }
211
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000212 getActionDefinitionsBuilder(G_FPTRUNC)
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000213 .legalFor({{S32, S64}, {S16, S32}})
214 .scalarize(0);
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000215
Matt Arsenault24563ef2019-01-20 18:34:24 +0000216 getActionDefinitionsBuilder(G_FPEXT)
217 .legalFor({{S64, S32}, {S32, S16}})
Matt Arsenaultca676342019-01-25 02:36:32 +0000218 .lowerFor({{S64, S16}}) // FIXME: Implement
219 .scalarize(0);
Matt Arsenault24563ef2019-01-20 18:34:24 +0000220
Matt Arsenault745fd9f2019-01-20 19:10:31 +0000221 getActionDefinitionsBuilder(G_FSUB)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000222 // Use actual fsub instruction
223 .legalFor({S32})
224 // Must use fadd + fneg
225 .lowerFor({S64, S16, V2S16})
Matt Arsenault990f5072019-01-25 00:51:00 +0000226 .scalarize(0)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000227 .clampScalar(0, S32, S64);
Matt Arsenaulte01e7c82018-12-18 09:19:03 +0000228
Matt Arsenault24563ef2019-01-20 18:34:24 +0000229 getActionDefinitionsBuilder({G_SEXT, G_ZEXT, G_ANYEXT})
Matt Arsenault46ffe682019-01-20 19:28:20 +0000230 .legalFor({{S64, S32}, {S32, S16}, {S64, S16},
Matt Arsenaultca676342019-01-25 02:36:32 +0000231 {S32, S1}, {S64, S1}, {S16, S1},
232 // FIXME: Hack
Matt Arsenault888aa5d2019-02-03 00:07:33 +0000233 {S32, S8}, {S128, S32}, {S128, S64}, {S32, LLT::scalar(24)}})
Matt Arsenaultca676342019-01-25 02:36:32 +0000234 .scalarize(0);
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000235
Matt Arsenaultfb671642019-01-22 00:20:17 +0000236 getActionDefinitionsBuilder({G_SITOFP, G_UITOFP})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000237 .legalFor({{S32, S32}, {S64, S32}})
238 .scalarize(0);
Matt Arsenaultdd022ce2018-03-01 19:04:25 +0000239
Matt Arsenaultfb671642019-01-22 00:20:17 +0000240 getActionDefinitionsBuilder({G_FPTOSI, G_FPTOUI})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000241 .legalFor({{S32, S32}, {S32, S64}})
242 .scalarize(0);
Tom Stellard33445762018-02-07 04:47:59 +0000243
Matt Arsenaultf4c21c52018-12-21 03:14:45 +0000244 getActionDefinitionsBuilder({G_INTRINSIC_TRUNC, G_INTRINSIC_ROUND})
Matt Arsenault2e5f9002019-01-27 00:12:21 +0000245 .legalFor({S32, S64})
246 .scalarize(0);
Matt Arsenaultf4c21c52018-12-21 03:14:45 +0000247
Tom Stellardca166212017-01-30 21:56:46 +0000248
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000249 getActionDefinitionsBuilder(G_GEP)
250 .legalForCartesianProduct(AddrSpaces64, {S64})
251 .legalForCartesianProduct(AddrSpaces32, {S32})
252 .scalarize(0);
Matt Arsenault3b9a82f2019-01-25 04:54:00 +0000253
Matt Arsenault934e5342018-12-13 20:34:15 +0000254 setAction({G_BLOCK_ADDR, CodePtr}, Legal);
255
Matt Arsenault58f9d3d2019-02-02 23:35:15 +0000256 getActionDefinitionsBuilder(G_ICMP)
257 .legalForCartesianProduct(
258 {S1}, {S32, S64, GlobalPtr, LocalPtr, ConstantPtr, PrivatePtr, FlatPtr})
259 .legalFor({{S1, S32}, {S1, S64}})
260 .widenScalarToNextPow2(1)
261 .clampScalar(1, S32, S64)
262 .scalarize(0)
263 .legalIf(all(typeIs(0, S1), isPointer(1)));
264
265 getActionDefinitionsBuilder(G_FCMP)
Matt Arsenault1b1e6852019-01-25 02:59:34 +0000266 .legalFor({{S1, S32}, {S1, S64}})
267 .widenScalarToNextPow2(1)
268 .clampScalar(1, S32, S64)
Matt Arsenaultded2f822019-01-26 23:54:53 +0000269 .scalarize(0);
Matt Arsenault1b1e6852019-01-25 02:59:34 +0000270
Matt Arsenault95fd95c2019-01-25 04:03:38 +0000271 // FIXME: fexp, flog2, flog10 needs to be custom lowered.
272 getActionDefinitionsBuilder({G_FPOW, G_FEXP, G_FEXP2,
273 G_FLOG, G_FLOG2, G_FLOG10})
274 .legalFor({S32})
275 .scalarize(0);
Tom Stellard8cd60a52017-06-06 14:16:50 +0000276
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000277 // The 64-bit versions produce 32-bit results, but only on the SALU.
278 getActionDefinitionsBuilder({G_CTLZ, G_CTLZ_ZERO_UNDEF,
279 G_CTTZ, G_CTTZ_ZERO_UNDEF,
280 G_CTPOP})
281 .legalFor({{S32, S32}, {S32, S64}})
282 .clampScalar(0, S32, S32)
283 .clampScalar(1, S32, S64);
284 // TODO: Scalarize
285
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +0000286 // TODO: Expand for > s32
287 getActionDefinitionsBuilder(G_BSWAP)
288 .legalFor({S32})
289 .clampScalar(0, S32, S32)
290 .scalarize(0);
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000291
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000292
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000293 auto smallerThan = [](unsigned TypeIdx0, unsigned TypeIdx1) {
294 return [=](const LegalityQuery &Query) {
295 return Query.Types[TypeIdx0].getSizeInBits() <
296 Query.Types[TypeIdx1].getSizeInBits();
297 };
298 };
299
300 auto greaterThan = [](unsigned TypeIdx0, unsigned TypeIdx1) {
301 return [=](const LegalityQuery &Query) {
302 return Query.Types[TypeIdx0].getSizeInBits() >
303 Query.Types[TypeIdx1].getSizeInBits();
304 };
305 };
306
Tom Stellard7c650782018-10-05 04:34:09 +0000307 getActionDefinitionsBuilder(G_INTTOPTR)
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000308 // List the common cases
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000309 .legalForCartesianProduct(AddrSpaces64, {S64})
310 .legalForCartesianProduct(AddrSpaces32, {S32})
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000311 .scalarize(0)
312 // Accept any address space as long as the size matches
313 .legalIf(sameSize(0, 1))
314 .widenScalarIf(smallerThan(1, 0),
315 [](const LegalityQuery &Query) {
316 return std::make_pair(1, LLT::scalar(Query.Types[0].getSizeInBits()));
317 })
318 .narrowScalarIf(greaterThan(1, 0),
319 [](const LegalityQuery &Query) {
320 return std::make_pair(1, LLT::scalar(Query.Types[0].getSizeInBits()));
321 });
Matt Arsenault85803362018-03-17 15:17:41 +0000322
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000323 getActionDefinitionsBuilder(G_PTRTOINT)
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000324 // List the common cases
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000325 .legalForCartesianProduct(AddrSpaces64, {S64})
326 .legalForCartesianProduct(AddrSpaces32, {S32})
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000327 .scalarize(0)
328 // Accept any address space as long as the size matches
329 .legalIf(sameSize(0, 1))
330 .widenScalarIf(smallerThan(0, 1),
331 [](const LegalityQuery &Query) {
332 return std::make_pair(0, LLT::scalar(Query.Types[1].getSizeInBits()));
333 })
334 .narrowScalarIf(
335 greaterThan(0, 1),
336 [](const LegalityQuery &Query) {
337 return std::make_pair(0, LLT::scalar(Query.Types[1].getSizeInBits()));
338 });
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000339
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000340 if (ST.hasFlatAddressSpace()) {
341 getActionDefinitionsBuilder(G_ADDRSPACE_CAST)
342 .scalarize(0)
343 .custom();
344 }
345
Matt Arsenault85803362018-03-17 15:17:41 +0000346 getActionDefinitionsBuilder({G_LOAD, G_STORE})
Matt Arsenault18619af2019-01-29 18:13:02 +0000347 .narrowScalarIf([](const LegalityQuery &Query) {
348 unsigned Size = Query.Types[0].getSizeInBits();
349 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
350 return (Size > 32 && MemSize < Size);
351 },
352 [](const LegalityQuery &Query) {
353 return std::make_pair(0, LLT::scalar(32));
354 })
Matt Arsenault045bc9a2019-01-30 02:35:38 +0000355 .fewerElementsIf([=, &ST](const LegalityQuery &Query) {
356 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000357 return (MemSize == 96) &&
358 Query.Types[0].isVector() &&
Matt Arsenault045bc9a2019-01-30 02:35:38 +0000359 ST.getGeneration() < AMDGPUSubtarget::SEA_ISLANDS;
360 },
361 [=](const LegalityQuery &Query) {
362 return std::make_pair(0, V2S32);
363 })
Matt Arsenault85803362018-03-17 15:17:41 +0000364 .legalIf([=, &ST](const LegalityQuery &Query) {
365 const LLT &Ty0 = Query.Types[0];
366
Matt Arsenault18619af2019-01-29 18:13:02 +0000367 unsigned Size = Ty0.getSizeInBits();
368 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
Matt Arsenaulteb2603c2019-02-02 23:39:13 +0000369 if (Size < 32 || (Size > 32 && MemSize < Size))
Matt Arsenault18619af2019-01-29 18:13:02 +0000370 return false;
371
372 if (Ty0.isVector() && Size != MemSize)
373 return false;
374
Matt Arsenault85803362018-03-17 15:17:41 +0000375 // TODO: Decompose private loads into 4-byte components.
376 // TODO: Illegal flat loads on SI
Matt Arsenault18619af2019-01-29 18:13:02 +0000377 switch (MemSize) {
378 case 8:
379 case 16:
380 return Size == 32;
Matt Arsenault85803362018-03-17 15:17:41 +0000381 case 32:
382 case 64:
383 case 128:
384 return true;
385
386 case 96:
387 // XXX hasLoadX3
388 return (ST.getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS);
389
390 case 256:
391 case 512:
392 // TODO: constant loads
393 default:
394 return false;
395 }
Matt Arsenault18619af2019-01-29 18:13:02 +0000396 })
397 .clampScalar(0, S32, S64);
Matt Arsenault85803362018-03-17 15:17:41 +0000398
399
Matt Arsenault530d05e2019-02-14 22:41:09 +0000400 // FIXME: Handle alignment requirements.
Matt Arsenault6614f852019-01-22 19:02:10 +0000401 auto &ExtLoads = getActionDefinitionsBuilder({G_SEXTLOAD, G_ZEXTLOAD})
Matt Arsenault530d05e2019-02-14 22:41:09 +0000402 .legalForTypesWithMemDesc({
403 {S32, GlobalPtr, 8, 8},
404 {S32, GlobalPtr, 16, 8},
405 {S32, LocalPtr, 8, 8},
406 {S32, LocalPtr, 16, 8},
407 {S32, PrivatePtr, 8, 8},
408 {S32, PrivatePtr, 16, 8}});
Matt Arsenault6614f852019-01-22 19:02:10 +0000409 if (ST.hasFlatAddressSpace()) {
Matt Arsenault530d05e2019-02-14 22:41:09 +0000410 ExtLoads.legalForTypesWithMemDesc({{S32, FlatPtr, 8, 8},
411 {S32, FlatPtr, 16, 8}});
Matt Arsenault6614f852019-01-22 19:02:10 +0000412 }
413
414 ExtLoads.clampScalar(0, S32, S32)
415 .widenScalarToNextPow2(0)
416 .unsupportedIfMemSizeNotPow2()
417 .lower();
418
Matt Arsenault36d40922018-12-20 00:33:49 +0000419 auto &Atomics = getActionDefinitionsBuilder(
420 {G_ATOMICRMW_XCHG, G_ATOMICRMW_ADD, G_ATOMICRMW_SUB,
421 G_ATOMICRMW_AND, G_ATOMICRMW_OR, G_ATOMICRMW_XOR,
422 G_ATOMICRMW_MAX, G_ATOMICRMW_MIN, G_ATOMICRMW_UMAX,
423 G_ATOMICRMW_UMIN, G_ATOMIC_CMPXCHG})
424 .legalFor({{S32, GlobalPtr}, {S32, LocalPtr},
425 {S64, GlobalPtr}, {S64, LocalPtr}});
426 if (ST.hasFlatAddressSpace()) {
427 Atomics.legalFor({{S32, FlatPtr}, {S64, FlatPtr}});
428 }
Tom Stellardca166212017-01-30 21:56:46 +0000429
Matt Arsenault96e47012019-01-18 21:42:55 +0000430 // TODO: Pointer types, any 32-bit or 64-bit vector
431 getActionDefinitionsBuilder(G_SELECT)
Matt Arsenault10547232019-02-04 14:04:52 +0000432 .legalForCartesianProduct({S32, S64, V2S32, V2S16, V4S16,
433 GlobalPtr, LocalPtr, FlatPtr, PrivatePtr,
434 LLT::vector(2, LocalPtr), LLT::vector(2, PrivatePtr)}, {S1})
Matt Arsenault990f5072019-01-25 00:51:00 +0000435 .clampScalar(0, S32, S64)
Matt Arsenaultdc6c7852019-01-30 04:19:31 +0000436 .fewerElementsIf(
437 [=](const LegalityQuery &Query) {
438 if (Query.Types[1].isVector())
439 return true;
440
441 LLT Ty = Query.Types[0];
442
443 // FIXME: Hack until odd splits handled
444 return Ty.isVector() &&
445 (Ty.getScalarSizeInBits() > 32 || Ty.getNumElements() % 2 != 0);
446 },
447 scalarize(0))
448 // FIXME: Handle 16-bit vectors better
449 .fewerElementsIf(
450 [=](const LegalityQuery &Query) {
451 return Query.Types[0].isVector() &&
452 Query.Types[0].getElementType().getSizeInBits() < 32;},
453 scalarize(0))
454 .scalarize(1)
Matt Arsenault2491f822019-02-02 23:31:50 +0000455 .clampMaxNumElements(0, S32, 2)
456 .clampMaxNumElements(0, LocalPtr, 2)
457 .clampMaxNumElements(0, PrivatePtr, 2)
458 .legalIf(all(isPointer(0), typeIs(1, S1)));
Tom Stellard2860a422017-06-07 13:54:51 +0000459
Matt Arsenault4c5e8f512019-01-22 22:00:19 +0000460 // TODO: Only the low 4/5/6 bits of the shift amount are observed, so we can
461 // be more flexible with the shift amount type.
462 auto &Shifts = getActionDefinitionsBuilder({G_SHL, G_LSHR, G_ASHR})
463 .legalFor({{S32, S32}, {S64, S32}});
Matt Arsenaultf6cab162019-01-30 03:36:25 +0000464 if (ST.has16BitInsts()) {
Matt Arsenaultc83b8232019-02-07 17:38:00 +0000465 if (ST.hasVOP3PInsts()) {
466 Shifts.legalFor({{S16, S32}, {S16, S16}, {V2S16, V2S16}})
467 .clampMaxNumElements(0, S16, 2);
468 } else
469 Shifts.legalFor({{S16, S32}, {S16, S16}});
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000470
471 Shifts.clampScalar(1, S16, S32);
Matt Arsenaultf6cab162019-01-30 03:36:25 +0000472 Shifts.clampScalar(0, S16, S64);
Matt Arsenaultb0a22702019-02-08 15:06:24 +0000473 Shifts.widenScalarToNextPow2(0, 16);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000474 } else {
475 // Make sure we legalize the shift amount type first, as the general
476 // expansion for the shifted type will produce much worse code if it hasn't
477 // been truncated already.
478 Shifts.clampScalar(1, S32, S32);
Matt Arsenault4c5e8f512019-01-22 22:00:19 +0000479 Shifts.clampScalar(0, S32, S64);
Matt Arsenaultb0a22702019-02-08 15:06:24 +0000480 Shifts.widenScalarToNextPow2(0, 32);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000481 }
482 Shifts.scalarize(0);
Tom Stellardca166212017-01-30 21:56:46 +0000483
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000484 for (unsigned Op : {G_EXTRACT_VECTOR_ELT, G_INSERT_VECTOR_ELT}) {
Matt Arsenault63786292019-01-22 20:38:15 +0000485 unsigned VecTypeIdx = Op == G_EXTRACT_VECTOR_ELT ? 1 : 0;
486 unsigned EltTypeIdx = Op == G_EXTRACT_VECTOR_ELT ? 0 : 1;
487 unsigned IdxTypeIdx = 2;
488
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000489 getActionDefinitionsBuilder(Op)
490 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenault63786292019-01-22 20:38:15 +0000491 const LLT &VecTy = Query.Types[VecTypeIdx];
492 const LLT &IdxTy = Query.Types[IdxTypeIdx];
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000493 return VecTy.getSizeInBits() % 32 == 0 &&
494 VecTy.getSizeInBits() <= 512 &&
495 IdxTy.getSizeInBits() == 32;
Matt Arsenault63786292019-01-22 20:38:15 +0000496 })
497 .clampScalar(EltTypeIdx, S32, S64)
498 .clampScalar(VecTypeIdx, S32, S64)
499 .clampScalar(IdxTypeIdx, S32, S32);
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000500 }
501
Matt Arsenault63786292019-01-22 20:38:15 +0000502 getActionDefinitionsBuilder(G_EXTRACT_VECTOR_ELT)
503 .unsupportedIf([=](const LegalityQuery &Query) {
504 const LLT &EltTy = Query.Types[1].getElementType();
505 return Query.Types[0] != EltTy;
506 });
507
Matt Arsenault71272e62018-03-05 16:25:15 +0000508 // FIXME: Doesn't handle extract of illegal sizes.
Tom Stellardb7f19e62018-07-24 02:19:20 +0000509 getActionDefinitionsBuilder({G_EXTRACT, G_INSERT})
Matt Arsenault91be65b2019-02-07 17:25:51 +0000510 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenault71272e62018-03-05 16:25:15 +0000511 const LLT &Ty0 = Query.Types[0];
512 const LLT &Ty1 = Query.Types[1];
Matt Arsenault26a6c742019-01-26 23:47:07 +0000513 return (Ty0.getSizeInBits() % 16 == 0) &&
514 (Ty1.getSizeInBits() % 16 == 0);
Matt Arsenault0e5d8562019-02-02 23:56:00 +0000515 })
Matt Arsenault91be65b2019-02-07 17:25:51 +0000516 .widenScalarIf(
517 [=](const LegalityQuery &Query) {
518 const LLT Ty1 = Query.Types[1];
Matt Arsenaultfbe92a52019-02-18 22:39:27 +0000519 return Ty1.isVector() && Ty1.getScalarSizeInBits() < 16;
Matt Arsenault91be65b2019-02-07 17:25:51 +0000520 },
Matt Arsenaultfbe92a52019-02-18 22:39:27 +0000521 LegalizeMutations::widenScalarOrEltToNextPow2(1, 16))
522 .clampScalar(0, S16, S256);
Matt Arsenault71272e62018-03-05 16:25:15 +0000523
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000524 // TODO: vectors of pointers
Amara Emerson5ec14602018-12-10 18:44:58 +0000525 getActionDefinitionsBuilder(G_BUILD_VECTOR)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000526 .legalForCartesianProduct(AllS32Vectors, {S32})
527 .legalForCartesianProduct(AllS64Vectors, {S64})
528 .clampNumElements(0, V16S32, V16S32)
529 .clampNumElements(0, V2S64, V8S64)
530 .minScalarSameAs(1, 0)
531 // FIXME: Sort of a hack to make progress on other legalizations.
532 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenault2491f822019-02-02 23:31:50 +0000533 return Query.Types[0].getScalarSizeInBits() <= 32 ||
534 Query.Types[0].getScalarSizeInBits() == 64;
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000535 });
Matt Arsenaultbee2ad72018-12-21 03:03:11 +0000536
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000537 // TODO: Support any combination of v2s32
538 getActionDefinitionsBuilder(G_CONCAT_VECTORS)
539 .legalFor({{V4S32, V2S32},
540 {V8S32, V2S32},
541 {V8S32, V4S32},
542 {V4S64, V2S64},
543 {V4S16, V2S16},
544 {V8S16, V2S16},
Matt Arsenault2491f822019-02-02 23:31:50 +0000545 {V8S16, V4S16},
546 {LLT::vector(4, LocalPtr), LLT::vector(2, LocalPtr)},
547 {LLT::vector(4, PrivatePtr), LLT::vector(2, PrivatePtr)}});
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000548
Matt Arsenault503afda2018-03-12 13:35:43 +0000549 // Merge/Unmerge
550 for (unsigned Op : {G_MERGE_VALUES, G_UNMERGE_VALUES}) {
551 unsigned BigTyIdx = Op == G_MERGE_VALUES ? 0 : 1;
552 unsigned LitTyIdx = Op == G_MERGE_VALUES ? 1 : 0;
553
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000554 auto notValidElt = [=](const LegalityQuery &Query, unsigned TypeIdx) {
555 const LLT &Ty = Query.Types[TypeIdx];
556 if (Ty.isVector()) {
557 const LLT &EltTy = Ty.getElementType();
558 if (EltTy.getSizeInBits() < 8 || EltTy.getSizeInBits() > 64)
559 return true;
560 if (!isPowerOf2_32(EltTy.getSizeInBits()))
561 return true;
562 }
563 return false;
564 };
565
Matt Arsenault503afda2018-03-12 13:35:43 +0000566 getActionDefinitionsBuilder(Op)
Matt Arsenaultd8d193d2019-01-29 23:17:35 +0000567 .widenScalarToNextPow2(LitTyIdx, /*Min*/ 16)
568 // Clamp the little scalar to s8-s256 and make it a power of 2. It's not
569 // worth considering the multiples of 64 since 2*192 and 2*384 are not
570 // valid.
571 .clampScalar(LitTyIdx, S16, S256)
572 .widenScalarToNextPow2(LitTyIdx, /*Min*/ 32)
573
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000574 // Break up vectors with weird elements into scalars
575 .fewerElementsIf(
576 [=](const LegalityQuery &Query) { return notValidElt(Query, 0); },
Matt Arsenault990f5072019-01-25 00:51:00 +0000577 scalarize(0))
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000578 .fewerElementsIf(
579 [=](const LegalityQuery &Query) { return notValidElt(Query, 1); },
Matt Arsenault990f5072019-01-25 00:51:00 +0000580 scalarize(1))
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000581 .clampScalar(BigTyIdx, S32, S512)
582 .widenScalarIf(
583 [=](const LegalityQuery &Query) {
584 const LLT &Ty = Query.Types[BigTyIdx];
585 return !isPowerOf2_32(Ty.getSizeInBits()) &&
586 Ty.getSizeInBits() % 16 != 0;
587 },
588 [=](const LegalityQuery &Query) {
589 // Pick the next power of 2, or a multiple of 64 over 128.
590 // Whichever is smaller.
591 const LLT &Ty = Query.Types[BigTyIdx];
592 unsigned NewSizeInBits = 1 << Log2_32_Ceil(Ty.getSizeInBits() + 1);
593 if (NewSizeInBits >= 256) {
594 unsigned RoundedTo = alignTo<64>(Ty.getSizeInBits() + 1);
595 if (RoundedTo < NewSizeInBits)
596 NewSizeInBits = RoundedTo;
597 }
598 return std::make_pair(BigTyIdx, LLT::scalar(NewSizeInBits));
599 })
Matt Arsenault503afda2018-03-12 13:35:43 +0000600 .legalIf([=](const LegalityQuery &Query) {
601 const LLT &BigTy = Query.Types[BigTyIdx];
602 const LLT &LitTy = Query.Types[LitTyIdx];
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000603
604 if (BigTy.isVector() && BigTy.getSizeInBits() < 32)
605 return false;
606 if (LitTy.isVector() && LitTy.getSizeInBits() < 32)
607 return false;
608
609 return BigTy.getSizeInBits() % 16 == 0 &&
610 LitTy.getSizeInBits() % 16 == 0 &&
Matt Arsenault503afda2018-03-12 13:35:43 +0000611 BigTy.getSizeInBits() <= 512;
612 })
613 // Any vectors left are the wrong size. Scalarize them.
Matt Arsenault990f5072019-01-25 00:51:00 +0000614 .scalarize(0)
615 .scalarize(1);
Matt Arsenault503afda2018-03-12 13:35:43 +0000616 }
617
Tom Stellardca166212017-01-30 21:56:46 +0000618 computeTables();
Roman Tereshin76c29c62018-05-31 16:16:48 +0000619 verify(*ST.getInstrInfo());
Tom Stellardca166212017-01-30 21:56:46 +0000620}
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000621
622bool AMDGPULegalizerInfo::legalizeCustom(MachineInstr &MI,
623 MachineRegisterInfo &MRI,
624 MachineIRBuilder &MIRBuilder,
625 GISelChangeObserver &Observer) const {
626 switch (MI.getOpcode()) {
627 case TargetOpcode::G_ADDRSPACE_CAST:
628 return legalizeAddrSpaceCast(MI, MRI, MIRBuilder);
629 default:
630 return false;
631 }
632
633 llvm_unreachable("expected switch to return");
634}
635
636unsigned AMDGPULegalizerInfo::getSegmentAperture(
637 unsigned AS,
638 MachineRegisterInfo &MRI,
639 MachineIRBuilder &MIRBuilder) const {
640 MachineFunction &MF = MIRBuilder.getMF();
641 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
642 const LLT S32 = LLT::scalar(32);
643
644 if (ST.hasApertureRegs()) {
645 // FIXME: Use inline constants (src_{shared, private}_base) instead of
646 // getreg.
647 unsigned Offset = AS == AMDGPUAS::LOCAL_ADDRESS ?
648 AMDGPU::Hwreg::OFFSET_SRC_SHARED_BASE :
649 AMDGPU::Hwreg::OFFSET_SRC_PRIVATE_BASE;
650 unsigned WidthM1 = AS == AMDGPUAS::LOCAL_ADDRESS ?
651 AMDGPU::Hwreg::WIDTH_M1_SRC_SHARED_BASE :
652 AMDGPU::Hwreg::WIDTH_M1_SRC_PRIVATE_BASE;
653 unsigned Encoding =
654 AMDGPU::Hwreg::ID_MEM_BASES << AMDGPU::Hwreg::ID_SHIFT_ |
655 Offset << AMDGPU::Hwreg::OFFSET_SHIFT_ |
656 WidthM1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_;
657
658 unsigned ShiftAmt = MRI.createGenericVirtualRegister(S32);
659 unsigned ApertureReg = MRI.createGenericVirtualRegister(S32);
660 unsigned GetReg = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
661
662 MIRBuilder.buildInstr(AMDGPU::S_GETREG_B32)
663 .addDef(GetReg)
664 .addImm(Encoding);
665 MRI.setType(GetReg, S32);
666
667 MIRBuilder.buildConstant(ShiftAmt, WidthM1 + 1);
668 MIRBuilder.buildInstr(TargetOpcode::G_SHL)
669 .addDef(ApertureReg)
670 .addUse(GetReg)
671 .addUse(ShiftAmt);
672
673 return ApertureReg;
674 }
675
676 unsigned QueuePtr = MRI.createGenericVirtualRegister(
677 LLT::pointer(AMDGPUAS::CONSTANT_ADDRESS, 64));
678
679 // FIXME: Placeholder until we can track the input registers.
680 MIRBuilder.buildConstant(QueuePtr, 0xdeadbeef);
681
682 // Offset into amd_queue_t for group_segment_aperture_base_hi /
683 // private_segment_aperture_base_hi.
684 uint32_t StructOffset = (AS == AMDGPUAS::LOCAL_ADDRESS) ? 0x40 : 0x44;
685
686 // FIXME: Don't use undef
687 Value *V = UndefValue::get(PointerType::get(
688 Type::getInt8Ty(MF.getFunction().getContext()),
689 AMDGPUAS::CONSTANT_ADDRESS));
690
691 MachinePointerInfo PtrInfo(V, StructOffset);
692 MachineMemOperand *MMO = MF.getMachineMemOperand(
693 PtrInfo,
694 MachineMemOperand::MOLoad |
695 MachineMemOperand::MODereferenceable |
696 MachineMemOperand::MOInvariant,
697 4,
698 MinAlign(64, StructOffset));
699
700 unsigned LoadResult = MRI.createGenericVirtualRegister(S32);
701 unsigned LoadAddr = AMDGPU::NoRegister;
702
703 MIRBuilder.materializeGEP(LoadAddr, QueuePtr, LLT::scalar(64), StructOffset);
704 MIRBuilder.buildLoad(LoadResult, LoadAddr, *MMO);
705 return LoadResult;
706}
707
708bool AMDGPULegalizerInfo::legalizeAddrSpaceCast(
709 MachineInstr &MI, MachineRegisterInfo &MRI,
710 MachineIRBuilder &MIRBuilder) const {
711 MachineFunction &MF = MIRBuilder.getMF();
712
713 MIRBuilder.setInstr(MI);
714
715 unsigned Dst = MI.getOperand(0).getReg();
716 unsigned Src = MI.getOperand(1).getReg();
717
718 LLT DstTy = MRI.getType(Dst);
719 LLT SrcTy = MRI.getType(Src);
720 unsigned DestAS = DstTy.getAddressSpace();
721 unsigned SrcAS = SrcTy.getAddressSpace();
722
723 // TODO: Avoid reloading from the queue ptr for each cast, or at least each
724 // vector element.
725 assert(!DstTy.isVector());
726
727 const AMDGPUTargetMachine &TM
728 = static_cast<const AMDGPUTargetMachine &>(MF.getTarget());
729
730 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
731 if (ST.getTargetLowering()->isNoopAddrSpaceCast(SrcAS, DestAS)) {
Matt Arsenaultdc88a2c2019-02-08 14:16:11 +0000732 MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::G_BITCAST));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000733 return true;
734 }
735
736 if (SrcAS == AMDGPUAS::FLAT_ADDRESS) {
737 assert(DestAS == AMDGPUAS::LOCAL_ADDRESS ||
738 DestAS == AMDGPUAS::PRIVATE_ADDRESS);
739 unsigned NullVal = TM.getNullPointerValue(DestAS);
740
741 unsigned SegmentNullReg = MRI.createGenericVirtualRegister(DstTy);
742 unsigned FlatNullReg = MRI.createGenericVirtualRegister(SrcTy);
743
744 MIRBuilder.buildConstant(SegmentNullReg, NullVal);
745 MIRBuilder.buildConstant(FlatNullReg, 0);
746
747 unsigned PtrLo32 = MRI.createGenericVirtualRegister(DstTy);
748
749 // Extract low 32-bits of the pointer.
750 MIRBuilder.buildExtract(PtrLo32, Src, 0);
751
752 unsigned CmpRes = MRI.createGenericVirtualRegister(LLT::scalar(1));
753 MIRBuilder.buildICmp(CmpInst::ICMP_NE, CmpRes, Src, FlatNullReg);
754 MIRBuilder.buildSelect(Dst, CmpRes, PtrLo32, SegmentNullReg);
755
756 MI.eraseFromParent();
757 return true;
758 }
759
760 assert(SrcAS == AMDGPUAS::LOCAL_ADDRESS ||
761 SrcAS == AMDGPUAS::PRIVATE_ADDRESS);
762
763 unsigned FlatNullReg = MRI.createGenericVirtualRegister(DstTy);
764 unsigned SegmentNullReg = MRI.createGenericVirtualRegister(SrcTy);
765 MIRBuilder.buildConstant(SegmentNullReg, TM.getNullPointerValue(SrcAS));
766 MIRBuilder.buildConstant(FlatNullReg, TM.getNullPointerValue(DestAS));
767
768 unsigned ApertureReg = getSegmentAperture(DestAS, MRI, MIRBuilder);
769
770 unsigned CmpRes = MRI.createGenericVirtualRegister(LLT::scalar(1));
771 MIRBuilder.buildICmp(CmpInst::ICMP_NE, CmpRes, Src, SegmentNullReg);
772
773 unsigned BuildPtr = MRI.createGenericVirtualRegister(DstTy);
774
775 // Coerce the type of the low half of the result so we can use merge_values.
776 unsigned SrcAsInt = MRI.createGenericVirtualRegister(LLT::scalar(32));
777 MIRBuilder.buildInstr(TargetOpcode::G_PTRTOINT)
778 .addDef(SrcAsInt)
779 .addUse(Src);
780
781 // TODO: Should we allow mismatched types but matching sizes in merges to
782 // avoid the ptrtoint?
783 MIRBuilder.buildMerge(BuildPtr, {SrcAsInt, ApertureReg});
784 MIRBuilder.buildSelect(Dst, CmpRes, BuildPtr, FlatNullReg);
785
786 MI.eraseFromParent();
787 return true;
788}