blob: 342293851c35b70fc152e80caf6030ee7bae21c6 [file] [log] [blame]
Valery Pykhtina34fb492016-08-30 15:20:31 +00001//===-- SOPInstructions.td - SOP Instruction Defintions -------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Valery Pykhtina34fb492016-08-30 15:20:31 +00006//
7//===----------------------------------------------------------------------===//
8
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00009def GPRIdxModeMatchClass : AsmOperandClass {
10 let Name = "GPRIdxMode";
11 let PredicateMethod = "isGPRIdxMode";
Dmitry Preobrazhenskyef920352019-02-27 13:12:12 +000012 let ParserMethod = "parseGPRIdxMode";
Matt Arsenaultcc88ce32016-10-12 18:00:51 +000013 let RenderMethod = "addImmOperands";
14}
15
16def GPRIdxMode : Operand<i32> {
17 let PrintMethod = "printVGPRIndexMode";
18 let ParserMatchClass = GPRIdxModeMatchClass;
19 let OperandType = "OPERAND_IMMEDIATE";
20}
21
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000022class SOP_Pseudo<string opName, dag outs, dag ins, string asmOps,
23 list<dag> pattern=[]> :
24 InstSI<outs, ins, "", pattern>,
25 SIMCInstr<opName, SIEncodingFamily.NONE> {
26
27 let isPseudo = 1;
28 let isCodeGenOnly = 1;
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000029
30 string Mnemonic = opName;
31 string AsmOperands = asmOps;
32
33 bits<1> has_sdst = 0;
34}
35
Valery Pykhtina34fb492016-08-30 15:20:31 +000036//===----------------------------------------------------------------------===//
37// SOP1 Instructions
38//===----------------------------------------------------------------------===//
39
40class SOP1_Pseudo <string opName, dag outs, dag ins,
41 string asmOps, list<dag> pattern=[]> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +000042 SOP_Pseudo<opName, outs, ins, asmOps, pattern> {
Valery Pykhtina34fb492016-08-30 15:20:31 +000043
44 let mayLoad = 0;
45 let mayStore = 0;
46 let hasSideEffects = 0;
47 let SALU = 1;
48 let SOP1 = 1;
49 let SchedRW = [WriteSALU];
Matt Arsenault6bc43d82016-10-06 16:20:41 +000050 let Size = 4;
Tom Stellard2add8a12016-09-06 20:00:26 +000051 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +000052
Valery Pykhtina34fb492016-08-30 15:20:31 +000053 bits<1> has_src0 = 1;
54 bits<1> has_sdst = 1;
55}
56
57class SOP1_Real<bits<8> op, SOP1_Pseudo ps> :
58 InstSI <ps.OutOperandList, ps.InOperandList,
59 ps.Mnemonic # " " # ps.AsmOperands, []>,
60 Enc32 {
61
62 let isPseudo = 0;
63 let isCodeGenOnly = 0;
Matt Arsenault6bc43d82016-10-06 16:20:41 +000064 let Size = 4;
Valery Pykhtina34fb492016-08-30 15:20:31 +000065
66 // copy relevant pseudo op flags
67 let SubtargetPredicate = ps.SubtargetPredicate;
68 let AsmMatchConverter = ps.AsmMatchConverter;
69
70 // encoding
71 bits<7> sdst;
72 bits<8> src0;
73
74 let Inst{7-0} = !if(ps.has_src0, src0, ?);
75 let Inst{15-8} = op;
76 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
77 let Inst{31-23} = 0x17d; //encoding;
78}
79
Matt Arsenaultfd6fd002019-02-25 19:24:46 +000080class SOP1_32 <string opName, list<dag> pattern=[], bit tied_in = 0> : SOP1_Pseudo <
81 opName, (outs SReg_32:$sdst),
82 !if(tied_in, (ins SSrc_b32:$src0, SReg_32:$sdst_in),
83 (ins SSrc_b32:$src0)),
84 "$sdst, $src0", pattern> {
85 let Constraints = !if(tied_in, "$sdst = $sdst_in", "");
86}
Valery Pykhtina34fb492016-08-30 15:20:31 +000087
Matt Arsenaultcc88ce32016-10-12 18:00:51 +000088// 32-bit input, no output.
89class SOP1_0_32 <string opName, list<dag> pattern = []> : SOP1_Pseudo <
90 opName, (outs), (ins SSrc_b32:$src0),
91 "$src0", pattern> {
92 let has_sdst = 0;
93}
94
Dmitry Preobrazhensky12194e92017-04-12 12:40:19 +000095class SOP1_0_32R <string opName, list<dag> pattern = []> : SOP1_Pseudo <
96 opName, (outs), (ins SReg_32:$src0),
97 "$src0", pattern> {
98 let has_sdst = 0;
99}
100
Valery Pykhtina34fb492016-08-30 15:20:31 +0000101class SOP1_64 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000102 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000103 "$sdst, $src0", pattern
104>;
105
106// 64-bit input, 32-bit output.
107class SOP1_32_64 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000108 opName, (outs SReg_32:$sdst), (ins SSrc_b64:$src0),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000109 "$sdst, $src0", pattern
110>;
111
112// 32-bit input, 64-bit output.
Matt Arsenaultfd6fd002019-02-25 19:24:46 +0000113class SOP1_64_32 <string opName, list<dag> pattern=[], bit tied_in = 0> : SOP1_Pseudo <
114 opName, (outs SReg_64:$sdst),
115 !if(tied_in, (ins SSrc_b32:$src0, SReg_64:$sdst_in),
116 (ins SSrc_b32:$src0)),
117 "$sdst, $src0", pattern> {
118 let Constraints = !if(tied_in, "$sdst = $sdst_in", "");
119}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000120
121// no input, 64-bit output.
122class SOP1_64_0 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
123 opName, (outs SReg_64:$sdst), (ins), "$sdst", pattern> {
124 let has_src0 = 0;
125}
126
127// 64-bit input, no output
128class SOP1_1 <string opName, list<dag> pattern=[]> : SOP1_Pseudo <
129 opName, (outs), (ins SReg_64:$src0), "$src0", pattern> {
130 let has_sdst = 0;
131}
132
133
134let isMoveImm = 1 in {
135 let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
136 def S_MOV_B32 : SOP1_32 <"s_mov_b32">;
137 def S_MOV_B64 : SOP1_64 <"s_mov_b64">;
138 } // End isRematerializeable = 1
139
140 let Uses = [SCC] in {
141 def S_CMOV_B32 : SOP1_32 <"s_cmov_b32">;
142 def S_CMOV_B64 : SOP1_64 <"s_cmov_b64">;
143 } // End Uses = [SCC]
144} // End isMoveImm = 1
145
146let Defs = [SCC] in {
147 def S_NOT_B32 : SOP1_32 <"s_not_b32",
148 [(set i32:$sdst, (not i32:$src0))]
149 >;
150
151 def S_NOT_B64 : SOP1_64 <"s_not_b64",
152 [(set i64:$sdst, (not i64:$src0))]
153 >;
154 def S_WQM_B32 : SOP1_32 <"s_wqm_b32">;
Marek Olsak2114fc32017-10-24 10:26:59 +0000155 def S_WQM_B64 : SOP1_64 <"s_wqm_b64",
156 [(set i1:$sdst, (int_amdgcn_wqm_vote i1:$src0))]
157 >;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000158} // End Defs = [SCC]
159
160
161def S_BREV_B32 : SOP1_32 <"s_brev_b32",
162 [(set i32:$sdst, (bitreverse i32:$src0))]
163>;
164def S_BREV_B64 : SOP1_64 <"s_brev_b64">;
165
166let Defs = [SCC] in {
167def S_BCNT0_I32_B32 : SOP1_32 <"s_bcnt0_i32_b32">;
168def S_BCNT0_I32_B64 : SOP1_32_64 <"s_bcnt0_i32_b64">;
169def S_BCNT1_I32_B32 : SOP1_32 <"s_bcnt1_i32_b32",
170 [(set i32:$sdst, (ctpop i32:$src0))]
171>;
172def S_BCNT1_I32_B64 : SOP1_32_64 <"s_bcnt1_i32_b64">;
173} // End Defs = [SCC]
174
175def S_FF0_I32_B32 : SOP1_32 <"s_ff0_i32_b32">;
176def S_FF0_I32_B64 : SOP1_32_64 <"s_ff0_i32_b64">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000177def S_FF1_I32_B64 : SOP1_32_64 <"s_ff1_i32_b64">;
178
Wei Ding5676aca2017-10-12 19:37:14 +0000179def S_FF1_I32_B32 : SOP1_32 <"s_ff1_i32_b32",
180 [(set i32:$sdst, (AMDGPUffbl_b32 i32:$src0))]
181>;
182
Valery Pykhtina34fb492016-08-30 15:20:31 +0000183def S_FLBIT_I32_B32 : SOP1_32 <"s_flbit_i32_b32",
184 [(set i32:$sdst, (AMDGPUffbh_u32 i32:$src0))]
185>;
186
187def S_FLBIT_I32_B64 : SOP1_32_64 <"s_flbit_i32_b64">;
188def S_FLBIT_I32 : SOP1_32 <"s_flbit_i32",
189 [(set i32:$sdst, (AMDGPUffbh_i32 i32:$src0))]
190>;
191def S_FLBIT_I32_I64 : SOP1_32_64 <"s_flbit_i32_i64">;
192def S_SEXT_I32_I8 : SOP1_32 <"s_sext_i32_i8",
193 [(set i32:$sdst, (sext_inreg i32:$src0, i8))]
194>;
195def S_SEXT_I32_I16 : SOP1_32 <"s_sext_i32_i16",
196 [(set i32:$sdst, (sext_inreg i32:$src0, i16))]
197>;
198
Matt Arsenaultfd6fd002019-02-25 19:24:46 +0000199def S_BITSET0_B32 : SOP1_32 <"s_bitset0_b32", [], 1>;
200def S_BITSET0_B64 : SOP1_64_32 <"s_bitset0_b64", [], 1>;
201def S_BITSET1_B32 : SOP1_32 <"s_bitset1_b32", [], 1>;
202def S_BITSET1_B64 : SOP1_64_32 <"s_bitset1_b64", [], 1>;
Konstantin Zhuravlyovb2ff8df2017-05-26 20:38:26 +0000203def S_GETPC_B64 : SOP1_64_0 <"s_getpc_b64",
204 [(set i64:$sdst, (int_amdgcn_s_getpc))]
205>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000206
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000207let isTerminator = 1, isBarrier = 1, SchedRW = [WriteBranch] in {
208
209let isBranch = 1, isIndirectBranch = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000210def S_SETPC_B64 : SOP1_1 <"s_setpc_b64">;
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000211} // End isBranch = 1, isIndirectBranch = 1
212
213let isReturn = 1 in {
214// Define variant marked as return rather than branch.
215def S_SETPC_B64_return : SOP1_1<"", [(AMDGPUret_flag i64:$src0)]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000216}
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000217} // End isTerminator = 1, isBarrier = 1
218
219let isCall = 1 in {
220def S_SWAPPC_B64 : SOP1_64 <"s_swappc_b64"
221>;
222}
223
Valery Pykhtina34fb492016-08-30 15:20:31 +0000224def S_RFE_B64 : SOP1_1 <"s_rfe_b64">;
225
226let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC] in {
227
228def S_AND_SAVEEXEC_B64 : SOP1_64 <"s_and_saveexec_b64">;
229def S_OR_SAVEEXEC_B64 : SOP1_64 <"s_or_saveexec_b64">;
230def S_XOR_SAVEEXEC_B64 : SOP1_64 <"s_xor_saveexec_b64">;
231def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <"s_andn2_saveexec_b64">;
232def S_ORN2_SAVEEXEC_B64 : SOP1_64 <"s_orn2_saveexec_b64">;
233def S_NAND_SAVEEXEC_B64 : SOP1_64 <"s_nand_saveexec_b64">;
234def S_NOR_SAVEEXEC_B64 : SOP1_64 <"s_nor_saveexec_b64">;
235def S_XNOR_SAVEEXEC_B64 : SOP1_64 <"s_xnor_saveexec_b64">;
236
237} // End hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC, SCC]
238
239def S_QUADMASK_B32 : SOP1_32 <"s_quadmask_b32">;
240def S_QUADMASK_B64 : SOP1_64 <"s_quadmask_b64">;
241
242let Uses = [M0] in {
243def S_MOVRELS_B32 : SOP1_32 <"s_movrels_b32">;
244def S_MOVRELS_B64 : SOP1_64 <"s_movrels_b64">;
245def S_MOVRELD_B32 : SOP1_32 <"s_movreld_b32">;
246def S_MOVRELD_B64 : SOP1_64 <"s_movreld_b64">;
247} // End Uses = [M0]
248
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000249let SubtargetPredicate = isGFX6GFX7GFX8GFX9 in {
Dmitry Preobrazhensky12194e92017-04-12 12:40:19 +0000250def S_CBRANCH_JOIN : SOP1_0_32R <"s_cbranch_join">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000251def S_MOV_REGRD_B32 : SOP1_32 <"s_mov_regrd_b32">;
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000252} // End SubtargetPredicate = isGFX6GFX7GFX8GFX9
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000253
Valery Pykhtina34fb492016-08-30 15:20:31 +0000254let Defs = [SCC] in {
255def S_ABS_I32 : SOP1_32 <"s_abs_i32">;
256} // End Defs = [SCC]
257def S_MOV_FED_B32 : SOP1_32 <"s_mov_fed_b32">;
258
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000259let SubtargetPredicate = HasVGPRIndexMode in {
260def S_SET_GPR_IDX_IDX : SOP1_0_32<"s_set_gpr_idx_idx"> {
261 let Uses = [M0];
262 let Defs = [M0];
263}
264}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000265
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000266let SubtargetPredicate = isGFX9Plus in {
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +0000267 let hasSideEffects = 1, Defs = [EXEC, SCC], Uses = [EXEC] in {
268 def S_ANDN1_SAVEEXEC_B64 : SOP1_64<"s_andn1_saveexec_b64">;
269 def S_ORN1_SAVEEXEC_B64 : SOP1_64<"s_orn1_saveexec_b64">;
270 def S_ANDN1_WREXEC_B64 : SOP1_64<"s_andn1_wrexec_b64">;
271 def S_ANDN2_WREXEC_B64 : SOP1_64<"s_andn2_wrexec_b64">;
272 } // End hasSideEffects = 1, Defs = [EXEC, SCC], Uses = [EXEC]
273
274 def S_BITREPLICATE_B64_B32 : SOP1_64_32<"s_bitreplicate_b64_b32">;
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000275} // End SubtargetPredicate = isGFX9Plus
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +0000276
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000277let SubtargetPredicate = isGFX10Plus in {
278 let Uses = [M0] in {
279 def S_MOVRELSD_2_B32 : SOP1_32<"s_movrelsd_2_b32">;
280 } // End Uses = [M0]
281} // End SubtargetPredicate = isGFX10Plus
282
Valery Pykhtina34fb492016-08-30 15:20:31 +0000283//===----------------------------------------------------------------------===//
284// SOP2 Instructions
285//===----------------------------------------------------------------------===//
286
287class SOP2_Pseudo<string opName, dag outs, dag ins,
288 string asmOps, list<dag> pattern=[]> :
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000289 SOP_Pseudo<opName, outs, ins, asmOps, pattern> {
290
Valery Pykhtina34fb492016-08-30 15:20:31 +0000291 let mayLoad = 0;
292 let mayStore = 0;
293 let hasSideEffects = 0;
294 let SALU = 1;
295 let SOP2 = 1;
296 let SchedRW = [WriteSALU];
297 let UseNamedOperandTable = 1;
298
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000299 let has_sdst = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000300
301 // Pseudo instructions have no encodings, but adding this field here allows
302 // us to do:
303 // let sdst = xxx in {
304 // for multiclasses that include both real and pseudo instructions.
305 // field bits<7> sdst = 0;
306 // let Size = 4; // Do we need size here?
307}
308
Nicolai Haehnle4f850ea2018-03-26 13:56:53 +0000309class SOP2_Real<bits<7> op, SOP_Pseudo ps> :
Valery Pykhtina34fb492016-08-30 15:20:31 +0000310 InstSI <ps.OutOperandList, ps.InOperandList,
311 ps.Mnemonic # " " # ps.AsmOperands, []>,
312 Enc32 {
313 let isPseudo = 0;
314 let isCodeGenOnly = 0;
315
316 // copy relevant pseudo op flags
317 let SubtargetPredicate = ps.SubtargetPredicate;
318 let AsmMatchConverter = ps.AsmMatchConverter;
Dmitry Preobrazhensky61105ba2019-01-18 13:57:43 +0000319 let UseNamedOperandTable = ps.UseNamedOperandTable;
320 let TSFlags = ps.TSFlags;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000321
322 // encoding
323 bits<7> sdst;
324 bits<8> src0;
325 bits<8> src1;
326
327 let Inst{7-0} = src0;
328 let Inst{15-8} = src1;
329 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
330 let Inst{29-23} = op;
331 let Inst{31-30} = 0x2; // encoding
332}
333
334
335class SOP2_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000336 opName, (outs SReg_32:$sdst), (ins SSrc_b32:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000337 "$sdst, $src0, $src1", pattern
338>;
339
340class SOP2_64 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000341 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0, SSrc_b64:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000342 "$sdst, $src0, $src1", pattern
343>;
344
345class SOP2_64_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000346 opName, (outs SReg_64:$sdst), (ins SSrc_b64:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000347 "$sdst, $src0, $src1", pattern
348>;
349
350class SOP2_64_32_32 <string opName, list<dag> pattern=[]> : SOP2_Pseudo <
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000351 opName, (outs SReg_64:$sdst), (ins SSrc_b32:$src0, SSrc_b32:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000352 "$sdst, $src0, $src1", pattern
353>;
354
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000355class UniformUnaryFrag<SDPatternOperator Op> : PatFrag <
356 (ops node:$src0),
357 (Op $src0),
358 [{ return !N->isDivergent(); }]
359>;
360
Alexander Timofeev36617f012018-09-21 10:31:22 +0000361class UniformBinFrag<SDPatternOperator Op> : PatFrag <
362 (ops node:$src0, node:$src1),
363 (Op $src0, $src1),
364 [{ return !N->isDivergent(); }]
365>;
366
Valery Pykhtina34fb492016-08-30 15:20:31 +0000367let Defs = [SCC] in { // Carry out goes to SCC
368let isCommutable = 1 in {
369def S_ADD_U32 : SOP2_32 <"s_add_u32">;
370def S_ADD_I32 : SOP2_32 <"s_add_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000371 [(set i32:$sdst, (UniformBinFrag<add> SSrc_b32:$src0, SSrc_b32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000372>;
373} // End isCommutable = 1
374
375def S_SUB_U32 : SOP2_32 <"s_sub_u32">;
376def S_SUB_I32 : SOP2_32 <"s_sub_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000377 [(set i32:$sdst, (UniformBinFrag<sub> SSrc_b32:$src0, SSrc_b32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000378>;
379
380let Uses = [SCC] in { // Carry in comes from SCC
381let isCommutable = 1 in {
382def S_ADDC_U32 : SOP2_32 <"s_addc_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000383 [(set i32:$sdst, (UniformBinFrag<adde> (i32 SSrc_b32:$src0), (i32 SSrc_b32:$src1)))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000384} // End isCommutable = 1
385
386def S_SUBB_U32 : SOP2_32 <"s_subb_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000387 [(set i32:$sdst, (UniformBinFrag<sube> (i32 SSrc_b32:$src0), (i32 SSrc_b32:$src1)))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000388} // End Uses = [SCC]
389
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000390
391let isCommutable = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000392def S_MIN_I32 : SOP2_32 <"s_min_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000393 [(set i32:$sdst, (UniformBinFrag<smin> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000394>;
395def S_MIN_U32 : SOP2_32 <"s_min_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000396 [(set i32:$sdst, (UniformBinFrag<umin> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000397>;
398def S_MAX_I32 : SOP2_32 <"s_max_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000399 [(set i32:$sdst, (UniformBinFrag<smax> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000400>;
401def S_MAX_U32 : SOP2_32 <"s_max_u32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000402 [(set i32:$sdst, (UniformBinFrag<umax> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000403>;
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000404} // End isCommutable = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000405} // End Defs = [SCC]
406
407
408let Uses = [SCC] in {
409 def S_CSELECT_B32 : SOP2_32 <"s_cselect_b32">;
410 def S_CSELECT_B64 : SOP2_64 <"s_cselect_b64">;
411} // End Uses = [SCC]
412
413let Defs = [SCC] in {
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000414let isCommutable = 1 in {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000415def S_AND_B32 : SOP2_32 <"s_and_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000416 [(set i32:$sdst, (UniformBinFrag<and> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000417>;
418
419def S_AND_B64 : SOP2_64 <"s_and_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000420 [(set i64:$sdst, (UniformBinFrag<and> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000421>;
422
423def S_OR_B32 : SOP2_32 <"s_or_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000424 [(set i32:$sdst, (UniformBinFrag<or> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000425>;
426
427def S_OR_B64 : SOP2_64 <"s_or_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000428 [(set i64:$sdst, (UniformBinFrag<or> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000429>;
430
431def S_XOR_B32 : SOP2_32 <"s_xor_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000432 [(set i32:$sdst, (UniformBinFrag<xor> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000433>;
434
435def S_XOR_B64 : SOP2_64 <"s_xor_b64",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000436 [(set i64:$sdst, (UniformBinFrag<xor> i64:$src0, i64:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000437>;
Konstantin Zhuravlyovca8946a2017-09-18 21:22:45 +0000438
439def S_XNOR_B32 : SOP2_32 <"s_xnor_b32",
440 [(set i32:$sdst, (not (xor_oneuse i32:$src0, i32:$src1)))]
441>;
442
443def S_XNOR_B64 : SOP2_64 <"s_xnor_b64",
444 [(set i64:$sdst, (not (xor_oneuse i64:$src0, i64:$src1)))]
445>;
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000446
447def S_NAND_B32 : SOP2_32 <"s_nand_b32",
448 [(set i32:$sdst, (not (and_oneuse i32:$src0, i32:$src1)))]
449>;
450
451def S_NAND_B64 : SOP2_64 <"s_nand_b64",
452 [(set i64:$sdst, (not (and_oneuse i64:$src0, i64:$src1)))]
453>;
454
455def S_NOR_B32 : SOP2_32 <"s_nor_b32",
456 [(set i32:$sdst, (not (or_oneuse i32:$src0, i32:$src1)))]
457>;
458
459def S_NOR_B64 : SOP2_64 <"s_nor_b64",
460 [(set i64:$sdst, (not (or_oneuse i64:$src0, i64:$src1)))]
461>;
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000462} // End isCommutable = 1
463
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000464def S_ANDN2_B32 : SOP2_32 <"s_andn2_b32",
465 [(set i32:$sdst, (UniformBinFrag<and> i32:$src0, (UniformUnaryFrag<not> i32:$src1)))]
466>;
467
468def S_ANDN2_B64 : SOP2_64 <"s_andn2_b64",
469 [(set i64:$sdst, (UniformBinFrag<and> i64:$src0, (UniformUnaryFrag<not> i64:$src1)))]
470>;
471
472def S_ORN2_B32 : SOP2_32 <"s_orn2_b32",
473 [(set i32:$sdst, (UniformBinFrag<or> i32:$src0, (UniformUnaryFrag<not> i32:$src1)))]
474>;
475
476def S_ORN2_B64 : SOP2_64 <"s_orn2_b64",
477 [(set i64:$sdst, (UniformBinFrag<or> i64:$src0, (UniformUnaryFrag<not> i64:$src1)))]
478>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000479} // End Defs = [SCC]
480
481// Use added complexity so these patterns are preferred to the VALU patterns.
482let AddedComplexity = 1 in {
483
484let Defs = [SCC] in {
Alexander Timofeev36617f012018-09-21 10:31:22 +0000485// TODO: b64 versions require VOP3 change since v_lshlrev_b64 is VOP3
Valery Pykhtina34fb492016-08-30 15:20:31 +0000486def S_LSHL_B32 : SOP2_32 <"s_lshl_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000487 [(set i32:$sdst, (UniformBinFrag<shl> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000488>;
489def S_LSHL_B64 : SOP2_64_32 <"s_lshl_b64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000490 [(set i64:$sdst, (UniformBinFrag<shl> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000491>;
492def S_LSHR_B32 : SOP2_32 <"s_lshr_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000493 [(set i32:$sdst, (UniformBinFrag<srl> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000494>;
495def S_LSHR_B64 : SOP2_64_32 <"s_lshr_b64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000496 [(set i64:$sdst, (UniformBinFrag<srl> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000497>;
498def S_ASHR_I32 : SOP2_32 <"s_ashr_i32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000499 [(set i32:$sdst, (UniformBinFrag<sra> i32:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000500>;
501def S_ASHR_I64 : SOP2_64_32 <"s_ashr_i64",
Alexander Timofeevb048fa32018-10-01 11:06:35 +0000502 [(set i64:$sdst, (UniformBinFrag<sra> i64:$src0, i32:$src1))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000503>;
504} // End Defs = [SCC]
505
506def S_BFM_B32 : SOP2_32 <"s_bfm_b32",
Alexander Timofeev36617f012018-09-21 10:31:22 +0000507 [(set i32:$sdst, (UniformBinFrag<AMDGPUbfm> i32:$src0, i32:$src1))]>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000508def S_BFM_B64 : SOP2_64_32_32 <"s_bfm_b64">;
Alexander Timofeev36617f012018-09-21 10:31:22 +0000509
510// TODO: S_MUL_I32 require V_MUL_LO_I32 from VOP3 change
Valery Pykhtina34fb492016-08-30 15:20:31 +0000511def S_MUL_I32 : SOP2_32 <"s_mul_i32",
Matt Arsenault479ba3a2016-09-07 06:25:55 +0000512 [(set i32:$sdst, (mul i32:$src0, i32:$src1))]> {
513 let isCommutable = 1;
514}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000515
516} // End AddedComplexity = 1
517
518let Defs = [SCC] in {
519def S_BFE_U32 : SOP2_32 <"s_bfe_u32">;
520def S_BFE_I32 : SOP2_32 <"s_bfe_i32">;
521def S_BFE_U64 : SOP2_64_32 <"s_bfe_u64">;
522def S_BFE_I64 : SOP2_64_32 <"s_bfe_i64">;
523} // End Defs = [SCC]
524
525def S_CBRANCH_G_FORK : SOP2_Pseudo <
526 "s_cbranch_g_fork", (outs),
Dmitry Preobrazhensky57148602017-04-14 11:52:26 +0000527 (ins SCSrc_b64:$src0, SCSrc_b64:$src1),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000528 "$src0, $src1"
529> {
530 let has_sdst = 0;
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000531 let SubtargetPredicate = isGFX6GFX7GFX8GFX9;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000532}
533
534let Defs = [SCC] in {
535def S_ABSDIFF_I32 : SOP2_32 <"s_absdiff_i32">;
536} // End Defs = [SCC]
537
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +0000538let SubtargetPredicate = isGFX8GFX9 in {
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000539 def S_RFE_RESTORE_B64 : SOP2_Pseudo <
540 "s_rfe_restore_b64", (outs),
541 (ins SSrc_b64:$src0, SSrc_b32:$src1),
542 "$src0, $src1"
543 > {
544 let hasSideEffects = 1;
545 let has_sdst = 0;
546 }
547}
548
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000549let SubtargetPredicate = isGFX9Plus in {
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000550 def S_PACK_LL_B32_B16 : SOP2_32<"s_pack_ll_b32_b16">;
551 def S_PACK_LH_B32_B16 : SOP2_32<"s_pack_lh_b32_b16">;
552 def S_PACK_HH_B32_B16 : SOP2_32<"s_pack_hh_b32_b16">;
Dmitry Preobrazhensky2f8e1462018-04-09 13:10:33 +0000553
554 let Defs = [SCC] in {
555 def S_LSHL1_ADD_U32 : SOP2_32<"s_lshl1_add_u32">;
556 def S_LSHL2_ADD_U32 : SOP2_32<"s_lshl2_add_u32">;
557 def S_LSHL3_ADD_U32 : SOP2_32<"s_lshl3_add_u32">;
558 def S_LSHL4_ADD_U32 : SOP2_32<"s_lshl4_add_u32">;
559 } // End Defs = [SCC]
560
Konstantin Zhuravlyovfe23ed22019-05-28 21:18:34 +0000561 def S_MUL_HI_U32 : SOP2_32<"s_mul_hi_u32">;
562 def S_MUL_HI_I32 : SOP2_32<"s_mul_hi_i32">;
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000563} // End SubtargetPredicate = isGFX9Plus
Valery Pykhtina34fb492016-08-30 15:20:31 +0000564
565//===----------------------------------------------------------------------===//
566// SOPK Instructions
567//===----------------------------------------------------------------------===//
568
569class SOPK_Pseudo <string opName, dag outs, dag ins,
570 string asmOps, list<dag> pattern=[]> :
571 InstSI <outs, ins, "", pattern>,
572 SIMCInstr<opName, SIEncodingFamily.NONE> {
573 let isPseudo = 1;
574 let isCodeGenOnly = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000575 let mayLoad = 0;
576 let mayStore = 0;
577 let hasSideEffects = 0;
578 let SALU = 1;
579 let SOPK = 1;
580 let SchedRW = [WriteSALU];
581 let UseNamedOperandTable = 1;
582 string Mnemonic = opName;
583 string AsmOperands = asmOps;
584
585 bits<1> has_sdst = 1;
586}
587
588class SOPK_Real<bits<5> op, SOPK_Pseudo ps> :
589 InstSI <ps.OutOperandList, ps.InOperandList,
590 ps.Mnemonic # " " # ps.AsmOperands, []> {
591 let isPseudo = 0;
592 let isCodeGenOnly = 0;
593
594 // copy relevant pseudo op flags
595 let SubtargetPredicate = ps.SubtargetPredicate;
596 let AsmMatchConverter = ps.AsmMatchConverter;
597 let DisableEncoding = ps.DisableEncoding;
598 let Constraints = ps.Constraints;
599
600 // encoding
601 bits<7> sdst;
602 bits<16> simm16;
603 bits<32> imm;
604}
605
606class SOPK_Real32<bits<5> op, SOPK_Pseudo ps> :
607 SOPK_Real <op, ps>,
608 Enc32 {
609 let Inst{15-0} = simm16;
610 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
611 let Inst{27-23} = op;
612 let Inst{31-28} = 0xb; //encoding
613}
614
615class SOPK_Real64<bits<5> op, SOPK_Pseudo ps> :
616 SOPK_Real<op, ps>,
617 Enc64 {
618 let Inst{15-0} = simm16;
619 let Inst{22-16} = !if(ps.has_sdst, sdst, ?);
620 let Inst{27-23} = op;
621 let Inst{31-28} = 0xb; //encoding
622 let Inst{63-32} = imm;
623}
624
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000625class SOPKInstTable <bit is_sopk, string cmpOp = ""> {
626 bit IsSOPK = is_sopk;
627 string BaseCmpOp = cmpOp;
628}
629
Valery Pykhtina34fb492016-08-30 15:20:31 +0000630class SOPK_32 <string opName, list<dag> pattern=[]> : SOPK_Pseudo <
631 opName,
632 (outs SReg_32:$sdst),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000633 (ins s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000634 "$sdst, $simm16",
635 pattern>;
636
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000637class SOPK_32_BR <string opName, list<dag> pattern=[]> : SOPK_Pseudo <
638 opName,
639 (outs),
640 (ins sopp_brtarget:$simm16, SReg_32:$sdst),
641 "$sdst, $simm16",
642 pattern> {
643 let Defs = [EXEC];
644 let Uses = [EXEC];
645 let isBranch = 1;
646 let isTerminator = 1;
647 let SchedRW = [WriteBranch];
648}
649
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000650class SOPK_SCC <string opName, string base_op, bit isSignExt> : SOPK_Pseudo <
Valery Pykhtina34fb492016-08-30 15:20:31 +0000651 opName,
652 (outs),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000653 !if(isSignExt,
654 (ins SReg_32:$sdst, s16imm:$simm16),
655 (ins SReg_32:$sdst, u16imm:$simm16)),
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000656 "$sdst, $simm16", []>,
657 SOPKInstTable<1, base_op>{
Valery Pykhtina34fb492016-08-30 15:20:31 +0000658 let Defs = [SCC];
659}
660
661class SOPK_32TIE <string opName, list<dag> pattern=[]> : SOPK_Pseudo <
662 opName,
663 (outs SReg_32:$sdst),
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000664 (ins SReg_32:$src0, s16imm:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000665 "$sdst, $simm16",
666 pattern
667>;
668
669let isReMaterializable = 1, isMoveImm = 1 in {
670def S_MOVK_I32 : SOPK_32 <"s_movk_i32">;
671} // End isReMaterializable = 1
672let Uses = [SCC] in {
673def S_CMOVK_I32 : SOPK_32 <"s_cmovk_i32">;
674}
675
676let isCompare = 1 in {
677
678// This instruction is disabled for now until we can figure out how to teach
679// the instruction selector to correctly use the S_CMP* vs V_CMP*
680// instructions.
681//
682// When this instruction is enabled the code generator sometimes produces this
683// invalid sequence:
684//
685// SCC = S_CMPK_EQ_I32 SGPR0, imm
686// VCC = COPY SCC
687// VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
688//
689// def S_CMPK_EQ_I32 : SOPK_SCC <"s_cmpk_eq_i32",
690// [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
691// >;
692
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000693def S_CMPK_EQ_I32 : SOPK_SCC <"s_cmpk_eq_i32", "s_cmp_eq_i32", 1>;
694def S_CMPK_LG_I32 : SOPK_SCC <"s_cmpk_lg_i32", "s_cmp_lg_i32", 1>;
695def S_CMPK_GT_I32 : SOPK_SCC <"s_cmpk_gt_i32", "s_cmp_gt_i32", 1>;
696def S_CMPK_GE_I32 : SOPK_SCC <"s_cmpk_ge_i32", "s_cmp_ge_i32", 1>;
697def S_CMPK_LT_I32 : SOPK_SCC <"s_cmpk_lt_i32", "s_cmp_lt_i32", 1>;
698def S_CMPK_LE_I32 : SOPK_SCC <"s_cmpk_le_i32", "s_cmp_le_i32", 1>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000699
700let SOPKZext = 1 in {
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000701def S_CMPK_EQ_U32 : SOPK_SCC <"s_cmpk_eq_u32", "s_cmp_eq_u32", 0>;
702def S_CMPK_LG_U32 : SOPK_SCC <"s_cmpk_lg_u32", "s_cmp_lg_u32", 0>;
703def S_CMPK_GT_U32 : SOPK_SCC <"s_cmpk_gt_u32", "s_cmp_gt_u32", 0>;
704def S_CMPK_GE_U32 : SOPK_SCC <"s_cmpk_ge_u32", "s_cmp_ge_u32", 0>;
705def S_CMPK_LT_U32 : SOPK_SCC <"s_cmpk_lt_u32", "s_cmp_lt_u32", 0>;
706def S_CMPK_LE_U32 : SOPK_SCC <"s_cmpk_le_u32", "s_cmp_le_u32", 0>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000707} // End SOPKZext = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000708} // End isCompare = 1
709
710let Defs = [SCC], isCommutable = 1, DisableEncoding = "$src0",
711 Constraints = "$sdst = $src0" in {
712 def S_ADDK_I32 : SOPK_32TIE <"s_addk_i32">;
713 def S_MULK_I32 : SOPK_32TIE <"s_mulk_i32">;
714}
715
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000716let SubtargetPredicate = isGFX6GFX7GFX8GFX9 in
Valery Pykhtina34fb492016-08-30 15:20:31 +0000717def S_CBRANCH_I_FORK : SOPK_Pseudo <
718 "s_cbranch_i_fork",
Dmitry Preobrazhensky5ae31132019-05-17 14:57:04 +0000719 (outs), (ins SReg_64:$sdst, sopp_brtarget:$simm16),
Valery Pykhtina34fb492016-08-30 15:20:31 +0000720 "$sdst, $simm16"
721>;
722
723let mayLoad = 1 in {
724def S_GETREG_B32 : SOPK_Pseudo <
725 "s_getreg_b32",
726 (outs SReg_32:$sdst), (ins hwreg:$simm16),
727 "$sdst, $simm16"
728>;
729}
730
Tom Stellard8485fa02016-12-07 02:42:15 +0000731let hasSideEffects = 1 in {
732
Valery Pykhtina34fb492016-08-30 15:20:31 +0000733def S_SETREG_B32 : SOPK_Pseudo <
734 "s_setreg_b32",
735 (outs), (ins SReg_32:$sdst, hwreg:$simm16),
Tom Stellard8485fa02016-12-07 02:42:15 +0000736 "$simm16, $sdst",
737 [(AMDGPUsetreg i32:$sdst, (i16 timm:$simm16))]
Valery Pykhtina34fb492016-08-30 15:20:31 +0000738>;
739
740// FIXME: Not on SI?
741//def S_GETREG_REGRD_B32 : SOPK_32 <sopk<0x14, 0x13>, "s_getreg_regrd_b32">;
742
743def S_SETREG_IMM32_B32 : SOPK_Pseudo <
744 "s_setreg_imm32_b32",
745 (outs), (ins i32imm:$imm, hwreg:$simm16),
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000746 "$simm16, $imm"> {
747 let Size = 8; // Unlike every other SOPK instruction.
Valery Pykhtina34fb492016-08-30 15:20:31 +0000748 let has_sdst = 0;
749}
750
Tom Stellard8485fa02016-12-07 02:42:15 +0000751} // End hasSideEffects = 1
Valery Pykhtina34fb492016-08-30 15:20:31 +0000752
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000753class SOPK_WAITCNT<string opName, list<dag> pat=[]> :
754 SOPK_Pseudo<
755 opName,
756 (outs),
757 (ins SReg_32:$sdst, s16imm:$simm16),
758 "$sdst, $simm16",
759 pat> {
760 let hasSideEffects = 1;
761 let mayLoad = 1;
762 let mayStore = 1;
763 let has_sdst = 1; // First source takes place of sdst in encoding
764}
765
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000766let SubtargetPredicate = isGFX9Plus in {
Dmitry Preobrazhenskyae312232018-04-06 18:24:49 +0000767 def S_CALL_B64 : SOPK_Pseudo<
768 "s_call_b64",
769 (outs SReg_64:$sdst),
Dmitry Preobrazhensky5ae31132019-05-17 14:57:04 +0000770 (ins sopp_brtarget:$simm16),
Dmitry Preobrazhenskyae312232018-04-06 18:24:49 +0000771 "$sdst, $simm16"> {
772 let isCall = 1;
773 }
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000774} // End SubtargetPredicate = isGFX9Plus
Dmitry Preobrazhenskyae312232018-04-06 18:24:49 +0000775
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000776let SubtargetPredicate = isGFX10Plus in {
777 def S_VERSION : SOPK_Pseudo<
778 "s_version",
779 (outs),
780 (ins s16imm:$simm16),
781 "$simm16"> {
782 let has_sdst = 0;
783 }
784
785 def S_WAITCNT_VSCNT : SOPK_WAITCNT<"s_waitcnt_vscnt">;
786 def S_WAITCNT_VMCNT : SOPK_WAITCNT<"s_waitcnt_vmcnt">;
787 def S_WAITCNT_EXPCNT : SOPK_WAITCNT<"s_waitcnt_expcnt">;
788 def S_WAITCNT_LGKMCNT : SOPK_WAITCNT<"s_waitcnt_lgkmcnt">;
789} // End SubtargetPredicate = isGFX10Plus
790
Valery Pykhtina34fb492016-08-30 15:20:31 +0000791//===----------------------------------------------------------------------===//
792// SOPC Instructions
793//===----------------------------------------------------------------------===//
794
795class SOPCe <bits<7> op> : Enc32 {
796 bits<8> src0;
797 bits<8> src1;
798
799 let Inst{7-0} = src0;
800 let Inst{15-8} = src1;
801 let Inst{22-16} = op;
802 let Inst{31-23} = 0x17e;
803}
804
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000805class SOPC <bits<7> op, dag outs, dag ins, string asm,
806 list<dag> pattern = []> :
Valery Pykhtina34fb492016-08-30 15:20:31 +0000807 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
808 let mayLoad = 0;
809 let mayStore = 0;
810 let hasSideEffects = 0;
811 let SALU = 1;
812 let SOPC = 1;
813 let isCodeGenOnly = 0;
814 let Defs = [SCC];
815 let SchedRW = [WriteSALU];
816 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000817}
818
819class SOPC_Base <bits<7> op, RegisterOperand rc0, RegisterOperand rc1,
820 string opName, list<dag> pattern = []> : SOPC <
821 op, (outs), (ins rc0:$src0, rc1:$src1),
822 opName#" $src0, $src1", pattern > {
823 let Defs = [SCC];
824}
825class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
826 string opName, PatLeaf cond> : SOPC_Base <
827 op, rc, rc, opName,
828 [(set SCC, (si_setcc_uniform vt:$src0, vt:$src1, cond))] > {
829}
830
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000831class SOPC_CMP_32<bits<7> op, string opName,
832 PatLeaf cond = COND_NULL, string revOp = opName>
833 : SOPC_Helper<op, SSrc_b32, i32, opName, cond>,
834 Commutable_REV<revOp, !eq(revOp, opName)>,
835 SOPKInstTable<0, opName> {
836 let isCompare = 1;
837 let isCommutable = 1;
838}
Valery Pykhtina34fb492016-08-30 15:20:31 +0000839
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000840class SOPC_CMP_64<bits<7> op, string opName,
841 PatLeaf cond = COND_NULL, string revOp = opName>
842 : SOPC_Helper<op, SSrc_b64, i64, opName, cond>,
843 Commutable_REV<revOp, !eq(revOp, opName)> {
844 let isCompare = 1;
845 let isCommutable = 1;
846}
847
Valery Pykhtina34fb492016-08-30 15:20:31 +0000848class SOPC_32<bits<7> op, string opName, list<dag> pattern = []>
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000849 : SOPC_Base<op, SSrc_b32, SSrc_b32, opName, pattern>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000850
851class SOPC_64_32<bits<7> op, string opName, list<dag> pattern = []>
Sam Kolton1eeb11b2016-09-09 14:44:04 +0000852 : SOPC_Base<op, SSrc_b64, SSrc_b32, opName, pattern>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000853
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000854def S_CMP_EQ_I32 : SOPC_CMP_32 <0x00, "s_cmp_eq_i32">;
855def S_CMP_LG_I32 : SOPC_CMP_32 <0x01, "s_cmp_lg_i32">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000856def S_CMP_GT_I32 : SOPC_CMP_32 <0x02, "s_cmp_gt_i32", COND_SGT>;
857def S_CMP_GE_I32 : SOPC_CMP_32 <0x03, "s_cmp_ge_i32", COND_SGE>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000858def S_CMP_LT_I32 : SOPC_CMP_32 <0x04, "s_cmp_lt_i32", COND_SLT, "s_cmp_gt_i32">;
859def S_CMP_LE_I32 : SOPC_CMP_32 <0x05, "s_cmp_le_i32", COND_SLE, "s_cmp_ge_i32">;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000860def S_CMP_EQ_U32 : SOPC_CMP_32 <0x06, "s_cmp_eq_u32", COND_EQ>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000861def S_CMP_LG_U32 : SOPC_CMP_32 <0x07, "s_cmp_lg_u32", COND_NE>;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000862def S_CMP_GT_U32 : SOPC_CMP_32 <0x08, "s_cmp_gt_u32", COND_UGT>;
863def S_CMP_GE_U32 : SOPC_CMP_32 <0x09, "s_cmp_ge_u32", COND_UGE>;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000864def S_CMP_LT_U32 : SOPC_CMP_32 <0x0a, "s_cmp_lt_u32", COND_ULT, "s_cmp_gt_u32">;
865def S_CMP_LE_U32 : SOPC_CMP_32 <0x0b, "s_cmp_le_u32", COND_ULE, "s_cmp_ge_u32">;
866
Valery Pykhtina34fb492016-08-30 15:20:31 +0000867def S_BITCMP0_B32 : SOPC_32 <0x0c, "s_bitcmp0_b32">;
868def S_BITCMP1_B32 : SOPC_32 <0x0d, "s_bitcmp1_b32">;
869def S_BITCMP0_B64 : SOPC_64_32 <0x0e, "s_bitcmp0_b64">;
870def S_BITCMP1_B64 : SOPC_64_32 <0x0f, "s_bitcmp1_b64">;
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000871let SubtargetPredicate = isGFX6GFX7GFX8GFX9 in
Valery Pykhtina34fb492016-08-30 15:20:31 +0000872def S_SETVSKIP : SOPC_32 <0x10, "s_setvskip">;
873
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000874let SubtargetPredicate = isGFX8Plus in {
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000875def S_CMP_EQ_U64 : SOPC_CMP_64 <0x12, "s_cmp_eq_u64", COND_EQ>;
876def S_CMP_LG_U64 : SOPC_CMP_64 <0x13, "s_cmp_lg_u64", COND_NE>;
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000877} // End SubtargetPredicate = isGFX8Plus
Valery Pykhtina34fb492016-08-30 15:20:31 +0000878
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000879let SubtargetPredicate = HasVGPRIndexMode in {
880def S_SET_GPR_IDX_ON : SOPC <0x11,
881 (outs),
882 (ins SSrc_b32:$src0, GPRIdxMode:$src1),
883 "s_set_gpr_idx_on $src0,$src1"> {
884 let Defs = [M0]; // No scc def
885 let Uses = [M0]; // Other bits of m0 unmodified.
886 let hasSideEffects = 1; // Sets mode.gpr_idx_en
Matt Arsenault2d8c2892016-11-01 20:42:24 +0000887 let FixedSize = 1;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000888}
889}
890
Valery Pykhtina34fb492016-08-30 15:20:31 +0000891//===----------------------------------------------------------------------===//
892// SOPP Instructions
893//===----------------------------------------------------------------------===//
894
895class SOPPe <bits<7> op> : Enc32 {
896 bits <16> simm16;
897
898 let Inst{15-0} = simm16;
899 let Inst{22-16} = op;
900 let Inst{31-23} = 0x17f; // encoding
901}
902
903class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
904 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
905
906 let mayLoad = 0;
907 let mayStore = 0;
908 let hasSideEffects = 0;
909 let SALU = 1;
910 let SOPP = 1;
Matt Arsenault10c17ca2016-10-06 10:13:23 +0000911 let Size = 4;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000912 let SchedRW = [WriteSALU];
913
914 let UseNamedOperandTable = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000915}
916
917
918def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16">;
919
920let isTerminator = 1 in {
921
David Stuttard20ea21c2019-03-12 09:52:58 +0000922def S_ENDPGM : SOPP <0x00000001, (ins EndpgmImm:$simm16), "s_endpgm $simm16"> {
Valery Pykhtina34fb492016-08-30 15:20:31 +0000923 let isBarrier = 1;
Matt Arsenault4e9c1e32016-10-28 23:00:38 +0000924 let isReturn = 1;
Valery Pykhtina34fb492016-08-30 15:20:31 +0000925}
926
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000927def S_ENDPGM_SAVED : SOPP <0x0000001B, (ins), "s_endpgm_saved"> {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000928 let SubtargetPredicate = isGFX8Plus;
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000929 let simm16 = 0;
930 let isBarrier = 1;
931 let isReturn = 1;
932}
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +0000933
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000934let SubtargetPredicate = isGFX9Plus in {
Dmitry Preobrazhensky306b1a02018-04-06 17:25:00 +0000935 let isBarrier = 1, isReturn = 1, simm16 = 0 in {
936 def S_ENDPGM_ORDERED_PS_DONE :
937 SOPP<0x01e, (ins), "s_endpgm_ordered_ps_done">;
938 } // End isBarrier = 1, isReturn = 1, simm16 = 0
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +0000939} // End SubtargetPredicate = isGFX9Plus
Dmitry Preobrazhensky306b1a02018-04-06 17:25:00 +0000940
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +0000941let SubtargetPredicate = isGFX10Plus in {
942 let isBarrier = 1, isReturn = 1, simm16 = 0 in {
943 def S_CODE_END :
944 SOPP<0x01f, (ins), "s_code_end">;
945 } // End isBarrier = 1, isReturn = 1, simm16 = 0
946} // End SubtargetPredicate = isGFX10Plus
947
Valery Pykhtina34fb492016-08-30 15:20:31 +0000948let isBranch = 1, SchedRW = [WriteBranch] in {
949def S_BRANCH : SOPP <
950 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
951 [(br bb:$simm16)]> {
952 let isBarrier = 1;
953}
954
955let Uses = [SCC] in {
956def S_CBRANCH_SCC0 : SOPP <
957 0x00000004, (ins sopp_brtarget:$simm16),
958 "s_cbranch_scc0 $simm16"
959>;
960def S_CBRANCH_SCC1 : SOPP <
961 0x00000005, (ins sopp_brtarget:$simm16),
Matt Arsenaultd674e0a2017-10-10 20:34:49 +0000962 "s_cbranch_scc1 $simm16"
Valery Pykhtina34fb492016-08-30 15:20:31 +0000963>;
964} // End Uses = [SCC]
965
966let Uses = [VCC] in {
967def S_CBRANCH_VCCZ : SOPP <
968 0x00000006, (ins sopp_brtarget:$simm16),
969 "s_cbranch_vccz $simm16"
970>;
971def S_CBRANCH_VCCNZ : SOPP <
972 0x00000007, (ins sopp_brtarget:$simm16),
973 "s_cbranch_vccnz $simm16"
974>;
975} // End Uses = [VCC]
976
977let Uses = [EXEC] in {
978def S_CBRANCH_EXECZ : SOPP <
979 0x00000008, (ins sopp_brtarget:$simm16),
980 "s_cbranch_execz $simm16"
981>;
982def S_CBRANCH_EXECNZ : SOPP <
983 0x00000009, (ins sopp_brtarget:$simm16),
984 "s_cbranch_execnz $simm16"
985>;
986} // End Uses = [EXEC]
987
Dmitry Preobrazhensky3ac63112017-04-05 17:26:45 +0000988def S_CBRANCH_CDBGSYS : SOPP <
989 0x00000017, (ins sopp_brtarget:$simm16),
990 "s_cbranch_cdbgsys $simm16"
991>;
992
993def S_CBRANCH_CDBGSYS_AND_USER : SOPP <
994 0x0000001A, (ins sopp_brtarget:$simm16),
995 "s_cbranch_cdbgsys_and_user $simm16"
996>;
997
998def S_CBRANCH_CDBGSYS_OR_USER : SOPP <
999 0x00000019, (ins sopp_brtarget:$simm16),
1000 "s_cbranch_cdbgsys_or_user $simm16"
1001>;
1002
1003def S_CBRANCH_CDBGUSER : SOPP <
1004 0x00000018, (ins sopp_brtarget:$simm16),
1005 "s_cbranch_cdbguser $simm16"
1006>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001007
1008} // End isBranch = 1
1009} // End isTerminator = 1
1010
1011let hasSideEffects = 1 in {
1012def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
1013 [(int_amdgcn_s_barrier)]> {
1014 let SchedRW = [WriteBarrier];
1015 let simm16 = 0;
1016 let mayLoad = 1;
1017 let mayStore = 1;
1018 let isConvergent = 1;
1019}
1020
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +00001021def S_WAKEUP : SOPP <0x00000003, (ins), "s_wakeup"> {
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +00001022 let SubtargetPredicate = isGFX8Plus;
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +00001023 let simm16 = 0;
1024 let mayLoad = 1;
1025 let mayStore = 1;
1026}
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +00001027
Valery Pykhtina34fb492016-08-30 15:20:31 +00001028let mayLoad = 1, mayStore = 1, hasSideEffects = 1 in
1029def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16">;
1030def S_SETHALT : SOPP <0x0000000d, (ins i16imm:$simm16), "s_sethalt $simm16">;
Dmitry Preobrazhensky3ac63112017-04-05 17:26:45 +00001031def S_SETKILL : SOPP <0x0000000b, (ins i16imm:$simm16), "s_setkill $simm16">;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001032
1033// On SI the documentation says sleep for approximately 64 * low 2
1034// bits, consistent with the reported maximum of 448. On VI the
1035// maximum reported is 960 cycles, so 960 / 64 = 15 max, so is the
1036// maximum really 15 on VI?
1037def S_SLEEP : SOPP <0x0000000e, (ins i32imm:$simm16),
1038 "s_sleep $simm16", [(int_amdgcn_s_sleep SIMM16bit:$simm16)]> {
1039 let hasSideEffects = 1;
1040 let mayLoad = 1;
1041 let mayStore = 1;
1042}
1043
1044def S_SETPRIO : SOPP <0x0000000f, (ins i16imm:$simm16), "s_setprio $simm16">;
1045
1046let Uses = [EXEC, M0] in {
1047// FIXME: Should this be mayLoad+mayStore?
1048def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16), "s_sendmsg $simm16",
1049 [(AMDGPUsendmsg (i32 imm:$simm16))]
1050>;
Jan Veselyd48445d2017-01-04 18:06:55 +00001051
1052def S_SENDMSGHALT : SOPP <0x00000011, (ins SendMsgImm:$simm16), "s_sendmsghalt $simm16",
1053 [(AMDGPUsendmsghalt (i32 imm:$simm16))]
1054>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001055} // End Uses = [EXEC, M0]
1056
Valery Pykhtina34fb492016-08-30 15:20:31 +00001057def S_TRAP : SOPP <0x00000012, (ins i16imm:$simm16), "s_trap $simm16">;
1058def S_ICACHE_INV : SOPP <0x00000013, (ins), "s_icache_inv"> {
1059 let simm16 = 0;
1060}
1061def S_INCPERFLEVEL : SOPP <0x00000014, (ins i32imm:$simm16), "s_incperflevel $simm16",
1062 [(int_amdgcn_s_incperflevel SIMM16bit:$simm16)]> {
1063 let hasSideEffects = 1;
1064 let mayLoad = 1;
1065 let mayStore = 1;
1066}
1067def S_DECPERFLEVEL : SOPP <0x00000015, (ins i32imm:$simm16), "s_decperflevel $simm16",
1068 [(int_amdgcn_s_decperflevel SIMM16bit:$simm16)]> {
1069 let hasSideEffects = 1;
1070 let mayLoad = 1;
1071 let mayStore = 1;
1072}
1073def S_TTRACEDATA : SOPP <0x00000016, (ins), "s_ttracedata"> {
1074 let simm16 = 0;
1075}
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001076
1077let SubtargetPredicate = HasVGPRIndexMode in {
1078def S_SET_GPR_IDX_OFF : SOPP<0x1c, (ins), "s_set_gpr_idx_off"> {
1079 let simm16 = 0;
1080}
1081}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001082} // End hasSideEffects
1083
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001084let SubtargetPredicate = HasVGPRIndexMode in {
1085def S_SET_GPR_IDX_MODE : SOPP<0x1d, (ins GPRIdxMode:$simm16),
1086 "s_set_gpr_idx_mode$simm16"> {
1087 let Defs = [M0];
1088}
1089}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001090
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001091let SubtargetPredicate = isGFX10Plus in {
1092 def S_INST_PREFETCH :
1093 SOPP<0x020, (ins s16imm:$simm16), "s_inst_prefetch $simm16">;
1094 def S_CLAUSE :
1095 SOPP<0x021, (ins s16imm:$simm16), "s_clause $simm16">;
1096 def S_WAITCNT_IDLE :
1097 SOPP <0x022, (ins), "s_wait_idle"> {
1098 let simm16 = 0;
1099 }
1100 def S_WAITCNT_DEPCTR :
1101 SOPP <0x023, (ins s16imm:$simm16), "s_waitcnt_depctr $simm16">;
1102 def S_ROUND_MODE :
1103 SOPP<0x024, (ins s16imm:$simm16), "s_round_mode $simm16">;
1104 def S_DENORM_MODE :
1105 SOPP<0x025, (ins s16imm:$simm16), "s_denorm_mode $simm16">;
1106 def S_TTRACEDATA_IMM :
1107 SOPP<0x028, (ins s16imm:$simm16), "s_ttracedata_imm $simm16">;
1108} // End SubtargetPredicate = isGFX10Plus
1109
Valery Pykhtina34fb492016-08-30 15:20:31 +00001110//===----------------------------------------------------------------------===//
1111// S_GETREG_B32 Intrinsic Pattern.
1112//===----------------------------------------------------------------------===//
Matt Arsenault90c75932017-10-03 00:06:41 +00001113def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001114 (int_amdgcn_s_getreg imm:$simm16),
1115 (S_GETREG_B32 (as_i16imm $simm16))
1116>;
1117
1118//===----------------------------------------------------------------------===//
1119// SOP1 Patterns
1120//===----------------------------------------------------------------------===//
1121
Matt Arsenault90c75932017-10-03 00:06:41 +00001122def : GCNPat <
David Stuttard20ea21c2019-03-12 09:52:58 +00001123 (AMDGPUendpgm),
1124 (S_ENDPGM (i16 0))
1125>;
1126
1127def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001128 (i64 (ctpop i64:$src)),
1129 (i64 (REG_SEQUENCE SReg_64,
1130 (i32 (COPY_TO_REGCLASS (S_BCNT1_I32_B64 $src), SReg_32)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +00001131 (S_MOV_B32 (i32 0)), sub1))
Valery Pykhtina34fb492016-08-30 15:20:31 +00001132>;
1133
Matt Arsenault90c75932017-10-03 00:06:41 +00001134def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001135 (i32 (smax i32:$x, (i32 (ineg i32:$x)))),
1136 (S_ABS_I32 $x)
1137>;
1138
Matt Arsenault90c75932017-10-03 00:06:41 +00001139def : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +00001140 (i16 imm:$imm),
1141 (S_MOV_B32 imm:$imm)
1142>;
1143
1144// Same as a 32-bit inreg
Matt Arsenault90c75932017-10-03 00:06:41 +00001145def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001146 (i32 (sext i16:$src)),
1147 (S_SEXT_I32_I16 $src)
1148>;
1149
1150
Valery Pykhtina34fb492016-08-30 15:20:31 +00001151//===----------------------------------------------------------------------===//
1152// SOP2 Patterns
1153//===----------------------------------------------------------------------===//
1154
1155// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
1156// case, the sgpr-copies pass will fix this to use the vector version.
Matt Arsenault90c75932017-10-03 00:06:41 +00001157def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001158 (i32 (addc i32:$src0, i32:$src1)),
1159 (S_ADD_U32 $src0, $src1)
1160>;
1161
Tom Stellard115a6152016-11-10 16:02:37 +00001162// FIXME: We need to use COPY_TO_REGCLASS to work-around the fact that
1163// REG_SEQUENCE patterns don't support instructions with multiple
1164// outputs.
Matt Arsenault90c75932017-10-03 00:06:41 +00001165def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001166 (i64 (zext i16:$src)),
1167 (REG_SEQUENCE SReg_64,
1168 (i32 (COPY_TO_REGCLASS (S_AND_B32 $src, (S_MOV_B32 (i32 0xffff))), SGPR_32)), sub0,
1169 (S_MOV_B32 (i32 0)), sub1)
1170>;
1171
Matt Arsenault90c75932017-10-03 00:06:41 +00001172def : GCNPat <
Tom Stellard115a6152016-11-10 16:02:37 +00001173 (i64 (sext i16:$src)),
1174 (REG_SEQUENCE SReg_64, (i32 (S_SEXT_I32_I16 $src)), sub0,
1175 (i32 (COPY_TO_REGCLASS (S_ASHR_I32 (i32 (S_SEXT_I32_I16 $src)), (S_MOV_B32 (i32 31))), SGPR_32)), sub1)
1176>;
1177
Matt Arsenault90c75932017-10-03 00:06:41 +00001178def : GCNPat<
Tom Stellard115a6152016-11-10 16:02:37 +00001179 (i32 (zext i16:$src)),
1180 (S_AND_B32 (S_MOV_B32 (i32 0xffff)), $src)
1181>;
1182
1183
1184
Valery Pykhtina34fb492016-08-30 15:20:31 +00001185//===----------------------------------------------------------------------===//
1186// SOPP Patterns
1187//===----------------------------------------------------------------------===//
1188
Matt Arsenault90c75932017-10-03 00:06:41 +00001189def : GCNPat <
Valery Pykhtina34fb492016-08-30 15:20:31 +00001190 (int_amdgcn_s_waitcnt i32:$simm16),
1191 (S_WAITCNT (as_i16imm $simm16))
1192>;
1193
Valery Pykhtina34fb492016-08-30 15:20:31 +00001194
1195//===----------------------------------------------------------------------===//
Stanislav Mekhanoshin7895c032019-04-05 18:24:34 +00001196// Target-specific instruction encodings.
Valery Pykhtina34fb492016-08-30 15:20:31 +00001197//===----------------------------------------------------------------------===//
1198
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001199//===----------------------------------------------------------------------===//
1200// SOP1 - GFX10.
1201//===----------------------------------------------------------------------===//
1202
1203class Select_gfx10<string opName> : SIMCInstr<opName, SIEncodingFamily.GFX10> {
1204 Predicate AssemblerPredicate = isGFX10Plus;
1205 string DecoderNamespace = "GFX10";
Valery Pykhtina34fb492016-08-30 15:20:31 +00001206}
1207
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001208multiclass SOP1_Real_gfx10<bits<8> op> {
1209 def _gfx10 : SOP1_Real<op, !cast<SOP1_Pseudo>(NAME)>,
1210 Select_gfx10<!cast<SOP1_Pseudo>(NAME).Mnemonic>;
1211}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001212
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001213defm S_ANDN1_SAVEEXEC_B64 : SOP1_Real_gfx10<0x037>;
1214defm S_ORN1_SAVEEXEC_B64 : SOP1_Real_gfx10<0x038>;
1215defm S_ANDN1_WREXEC_B64 : SOP1_Real_gfx10<0x039>;
1216defm S_ANDN2_WREXEC_B64 : SOP1_Real_gfx10<0x03a>;
1217defm S_BITREPLICATE_B64_B32 : SOP1_Real_gfx10<0x03b>;
1218defm S_MOVRELSD_2_B32 : SOP1_Real_gfx10<0x049>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001219
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001220//===----------------------------------------------------------------------===//
1221// SOP1 - GFX6, GFX7.
1222//===----------------------------------------------------------------------===//
Valery Pykhtina34fb492016-08-30 15:20:31 +00001223
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001224class Select_gfx6_gfx7<string opName> : SIMCInstr<opName, SIEncodingFamily.SI> {
1225 Predicate AssemblerPredicate = isGFX6GFX7;
1226 string DecoderNamespace = "GFX6GFX7";
1227}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001228
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001229multiclass SOP1_Real_gfx6_gfx7<bits<8> op> {
1230 def _gfx6_gfx7 : SOP1_Real<op, !cast<SOP1_Pseudo>(NAME)>,
1231 Select_gfx6_gfx7<!cast<SOP1_Pseudo>(NAME).Mnemonic>;
1232}
Valery Pykhtina34fb492016-08-30 15:20:31 +00001233
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001234multiclass SOP1_Real_gfx6_gfx7_gfx10<bits<8> op> :
1235 SOP1_Real_gfx6_gfx7<op>, SOP1_Real_gfx10<op>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001236
Stanislav Mekhanoshin9d287352019-04-24 20:44:34 +00001237defm S_CBRANCH_JOIN : SOP1_Real_gfx6_gfx7<0x032>;
1238defm S_MOV_REGRD_B32 : SOP1_Real_gfx6_gfx7<0x033>;
1239
1240defm S_MOV_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x003>;
1241defm S_MOV_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x004>;
1242defm S_CMOV_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x005>;
1243defm S_CMOV_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x006>;
1244defm S_NOT_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x007>;
1245defm S_NOT_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x008>;
1246defm S_WQM_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x009>;
1247defm S_WQM_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x00a>;
1248defm S_BREV_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x00b>;
1249defm S_BREV_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x00c>;
1250defm S_BCNT0_I32_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x00d>;
1251defm S_BCNT0_I32_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x00e>;
1252defm S_BCNT1_I32_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x00f>;
1253defm S_BCNT1_I32_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x010>;
1254defm S_FF0_I32_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x011>;
1255defm S_FF0_I32_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x012>;
1256defm S_FF1_I32_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x013>;
1257defm S_FF1_I32_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x014>;
1258defm S_FLBIT_I32_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x015>;
1259defm S_FLBIT_I32_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x016>;
1260defm S_FLBIT_I32 : SOP1_Real_gfx6_gfx7_gfx10<0x017>;
1261defm S_FLBIT_I32_I64 : SOP1_Real_gfx6_gfx7_gfx10<0x018>;
1262defm S_SEXT_I32_I8 : SOP1_Real_gfx6_gfx7_gfx10<0x019>;
1263defm S_SEXT_I32_I16 : SOP1_Real_gfx6_gfx7_gfx10<0x01a>;
1264defm S_BITSET0_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x01b>;
1265defm S_BITSET0_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x01c>;
1266defm S_BITSET1_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x01d>;
1267defm S_BITSET1_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x01e>;
1268defm S_GETPC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x01f>;
1269defm S_SETPC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x020>;
1270defm S_SWAPPC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x021>;
1271defm S_RFE_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x022>;
1272defm S_AND_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x024>;
1273defm S_OR_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x025>;
1274defm S_XOR_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x026>;
1275defm S_ANDN2_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x027>;
1276defm S_ORN2_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x028>;
1277defm S_NAND_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x029>;
1278defm S_NOR_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x02a>;
1279defm S_XNOR_SAVEEXEC_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x02b>;
1280defm S_QUADMASK_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x02c>;
1281defm S_QUADMASK_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x02d>;
1282defm S_MOVRELS_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x02e>;
1283defm S_MOVRELS_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x02f>;
1284defm S_MOVRELD_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x030>;
1285defm S_MOVRELD_B64 : SOP1_Real_gfx6_gfx7_gfx10<0x031>;
1286defm S_ABS_I32 : SOP1_Real_gfx6_gfx7_gfx10<0x034>;
1287defm S_MOV_FED_B32 : SOP1_Real_gfx6_gfx7_gfx10<0x035>;
1288
1289//===----------------------------------------------------------------------===//
1290// SOP2 - GFX10.
1291//===----------------------------------------------------------------------===//
1292
1293multiclass SOP2_Real_gfx10<bits<7> op> {
1294 def _gfx10 : SOP2_Real<op, !cast<SOP2_Pseudo>(NAME)>,
1295 Select_gfx10<!cast<SOP2_Pseudo>(NAME).Mnemonic>;
1296}
1297
1298defm S_LSHL1_ADD_U32 : SOP2_Real_gfx10<0x02e>;
1299defm S_LSHL2_ADD_U32 : SOP2_Real_gfx10<0x02f>;
1300defm S_LSHL3_ADD_U32 : SOP2_Real_gfx10<0x030>;
1301defm S_LSHL4_ADD_U32 : SOP2_Real_gfx10<0x031>;
1302defm S_PACK_LL_B32_B16 : SOP2_Real_gfx10<0x032>;
1303defm S_PACK_LH_B32_B16 : SOP2_Real_gfx10<0x033>;
1304defm S_PACK_HH_B32_B16 : SOP2_Real_gfx10<0x034>;
1305defm S_MUL_HI_U32 : SOP2_Real_gfx10<0x035>;
1306defm S_MUL_HI_I32 : SOP2_Real_gfx10<0x036>;
1307
1308//===----------------------------------------------------------------------===//
1309// SOP2 - GFX6, GFX7.
1310//===----------------------------------------------------------------------===//
1311
1312multiclass SOP2_Real_gfx6_gfx7<bits<7> op> {
1313 def _gfx6_gfx7 : SOP2_Real<op, !cast<SOP_Pseudo>(NAME)>,
1314 Select_gfx6_gfx7<!cast<SOP_Pseudo>(NAME).Mnemonic>;
1315}
1316
1317multiclass SOP2_Real_gfx6_gfx7_gfx10<bits<7> op> :
1318 SOP2_Real_gfx6_gfx7<op>, SOP2_Real_gfx10<op>;
1319
1320defm S_CBRANCH_G_FORK : SOP2_Real_gfx6_gfx7<0x02b>;
1321
1322defm S_ADD_U32 : SOP2_Real_gfx6_gfx7_gfx10<0x000>;
1323defm S_SUB_U32 : SOP2_Real_gfx6_gfx7_gfx10<0x001>;
1324defm S_ADD_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x002>;
1325defm S_SUB_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x003>;
1326defm S_ADDC_U32 : SOP2_Real_gfx6_gfx7_gfx10<0x004>;
1327defm S_SUBB_U32 : SOP2_Real_gfx6_gfx7_gfx10<0x005>;
1328defm S_MIN_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x006>;
1329defm S_MIN_U32 : SOP2_Real_gfx6_gfx7_gfx10<0x007>;
1330defm S_MAX_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x008>;
1331defm S_MAX_U32 : SOP2_Real_gfx6_gfx7_gfx10<0x009>;
1332defm S_CSELECT_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x00a>;
1333defm S_CSELECT_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x00b>;
1334defm S_AND_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x00e>;
1335defm S_AND_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x00f>;
1336defm S_OR_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x010>;
1337defm S_OR_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x011>;
1338defm S_XOR_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x012>;
1339defm S_XOR_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x013>;
1340defm S_ANDN2_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x014>;
1341defm S_ANDN2_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x015>;
1342defm S_ORN2_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x016>;
1343defm S_ORN2_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x017>;
1344defm S_NAND_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x018>;
1345defm S_NAND_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x019>;
1346defm S_NOR_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x01a>;
1347defm S_NOR_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x01b>;
1348defm S_XNOR_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x01c>;
1349defm S_XNOR_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x01d>;
1350defm S_LSHL_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x01e>;
1351defm S_LSHL_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x01f>;
1352defm S_LSHR_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x020>;
1353defm S_LSHR_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x021>;
1354defm S_ASHR_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x022>;
1355defm S_ASHR_I64 : SOP2_Real_gfx6_gfx7_gfx10<0x023>;
1356defm S_BFM_B32 : SOP2_Real_gfx6_gfx7_gfx10<0x024>;
1357defm S_BFM_B64 : SOP2_Real_gfx6_gfx7_gfx10<0x025>;
1358defm S_MUL_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x026>;
1359defm S_BFE_U32 : SOP2_Real_gfx6_gfx7_gfx10<0x027>;
1360defm S_BFE_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x028>;
1361defm S_BFE_U64 : SOP2_Real_gfx6_gfx7_gfx10<0x029>;
1362defm S_BFE_I64 : SOP2_Real_gfx6_gfx7_gfx10<0x02a>;
1363defm S_ABSDIFF_I32 : SOP2_Real_gfx6_gfx7_gfx10<0x02c>;
1364
1365//===----------------------------------------------------------------------===//
1366// SOPK - GFX10.
1367//===----------------------------------------------------------------------===//
1368
1369multiclass SOPK_Real32_gfx10<bits<5> op> {
1370 def _gfx10 : SOPK_Real32<op, !cast<SOPK_Pseudo>(NAME)>,
1371 Select_gfx10<!cast<SOPK_Pseudo>(NAME).Mnemonic>;
1372}
1373
1374multiclass SOPK_Real64_gfx10<bits<5> op> {
1375 def _gfx10 : SOPK_Real64<op, !cast<SOPK_Pseudo>(NAME)>,
1376 Select_gfx10<!cast<SOPK_Pseudo>(NAME).Mnemonic>;
1377}
1378
1379defm S_VERSION : SOPK_Real32_gfx10<0x001>;
1380defm S_CALL_B64 : SOPK_Real32_gfx10<0x016>;
1381defm S_WAITCNT_VSCNT : SOPK_Real32_gfx10<0x017>;
1382defm S_WAITCNT_VMCNT : SOPK_Real32_gfx10<0x018>;
1383defm S_WAITCNT_EXPCNT : SOPK_Real32_gfx10<0x019>;
1384defm S_WAITCNT_LGKMCNT : SOPK_Real32_gfx10<0x01a>;
1385
1386//===----------------------------------------------------------------------===//
1387// SOPK - GFX6, GFX7.
1388//===----------------------------------------------------------------------===//
1389
1390multiclass SOPK_Real32_gfx6_gfx7<bits<5> op> {
1391 def _gfx6_gfx7 : SOPK_Real32<op, !cast<SOPK_Pseudo>(NAME)>,
1392 Select_gfx6_gfx7<!cast<SOPK_Pseudo>(NAME).Mnemonic>;
1393}
1394
1395multiclass SOPK_Real64_gfx6_gfx7<bits<5> op> {
1396 def _gfx6_gfx7 : SOPK_Real64<op, !cast<SOPK_Pseudo>(NAME)>,
1397 Select_gfx6_gfx7<!cast<SOPK_Pseudo>(NAME).Mnemonic>;
1398}
1399
1400multiclass SOPK_Real32_gfx6_gfx7_gfx10<bits<5> op> :
1401 SOPK_Real32_gfx6_gfx7<op>, SOPK_Real32_gfx10<op>;
1402
1403multiclass SOPK_Real64_gfx6_gfx7_gfx10<bits<5> op> :
1404 SOPK_Real64_gfx6_gfx7<op>, SOPK_Real64_gfx10<op>;
1405
1406defm S_CBRANCH_I_FORK : SOPK_Real32_gfx6_gfx7<0x011>;
1407
1408defm S_MOVK_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x000>;
1409defm S_CMOVK_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x002>;
1410defm S_CMPK_EQ_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x003>;
1411defm S_CMPK_LG_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x004>;
1412defm S_CMPK_GT_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x005>;
1413defm S_CMPK_GE_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x006>;
1414defm S_CMPK_LT_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x007>;
1415defm S_CMPK_LE_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x008>;
1416defm S_CMPK_EQ_U32 : SOPK_Real32_gfx6_gfx7_gfx10<0x009>;
1417defm S_CMPK_LG_U32 : SOPK_Real32_gfx6_gfx7_gfx10<0x00a>;
1418defm S_CMPK_GT_U32 : SOPK_Real32_gfx6_gfx7_gfx10<0x00b>;
1419defm S_CMPK_GE_U32 : SOPK_Real32_gfx6_gfx7_gfx10<0x00c>;
1420defm S_CMPK_LT_U32 : SOPK_Real32_gfx6_gfx7_gfx10<0x00d>;
1421defm S_CMPK_LE_U32 : SOPK_Real32_gfx6_gfx7_gfx10<0x00e>;
1422defm S_ADDK_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x00f>;
1423defm S_MULK_I32 : SOPK_Real32_gfx6_gfx7_gfx10<0x010>;
1424defm S_GETREG_B32 : SOPK_Real32_gfx6_gfx7_gfx10<0x012>;
1425defm S_SETREG_B32 : SOPK_Real32_gfx6_gfx7_gfx10<0x013>;
1426defm S_SETREG_IMM32_B32 : SOPK_Real64_gfx6_gfx7_gfx10<0x015>;
1427
1428//===----------------------------------------------------------------------===//
1429// GFX8, GFX9 (VI).
1430//===----------------------------------------------------------------------===//
Valery Pykhtina34fb492016-08-30 15:20:31 +00001431
1432class Select_vi<string opName> :
1433 SIMCInstr<opName, SIEncodingFamily.VI> {
Stanislav Mekhanoshin51823022019-04-06 09:20:48 +00001434 list<Predicate> AssemblerPredicates = [isGFX8GFX9];
1435 string DecoderNamespace = "GFX8";
Valery Pykhtina34fb492016-08-30 15:20:31 +00001436}
1437
1438class SOP1_Real_vi<bits<8> op, SOP1_Pseudo ps> :
1439 SOP1_Real<op, ps>,
1440 Select_vi<ps.Mnemonic>;
1441
1442
1443class SOP2_Real_vi<bits<7> op, SOP2_Pseudo ps> :
1444 SOP2_Real<op, ps>,
1445 Select_vi<ps.Mnemonic>;
1446
1447class SOPK_Real_vi<bits<5> op, SOPK_Pseudo ps> :
1448 SOPK_Real32<op, ps>,
1449 Select_vi<ps.Mnemonic>;
1450
1451def S_MOV_B32_vi : SOP1_Real_vi <0x00, S_MOV_B32>;
1452def S_MOV_B64_vi : SOP1_Real_vi <0x01, S_MOV_B64>;
1453def S_CMOV_B32_vi : SOP1_Real_vi <0x02, S_CMOV_B32>;
1454def S_CMOV_B64_vi : SOP1_Real_vi <0x03, S_CMOV_B64>;
1455def S_NOT_B32_vi : SOP1_Real_vi <0x04, S_NOT_B32>;
1456def S_NOT_B64_vi : SOP1_Real_vi <0x05, S_NOT_B64>;
1457def S_WQM_B32_vi : SOP1_Real_vi <0x06, S_WQM_B32>;
1458def S_WQM_B64_vi : SOP1_Real_vi <0x07, S_WQM_B64>;
1459def S_BREV_B32_vi : SOP1_Real_vi <0x08, S_BREV_B32>;
1460def S_BREV_B64_vi : SOP1_Real_vi <0x09, S_BREV_B64>;
1461def S_BCNT0_I32_B32_vi : SOP1_Real_vi <0x0a, S_BCNT0_I32_B32>;
1462def S_BCNT0_I32_B64_vi : SOP1_Real_vi <0x0b, S_BCNT0_I32_B64>;
1463def S_BCNT1_I32_B32_vi : SOP1_Real_vi <0x0c, S_BCNT1_I32_B32>;
1464def S_BCNT1_I32_B64_vi : SOP1_Real_vi <0x0d, S_BCNT1_I32_B64>;
1465def S_FF0_I32_B32_vi : SOP1_Real_vi <0x0e, S_FF0_I32_B32>;
1466def S_FF0_I32_B64_vi : SOP1_Real_vi <0x0f, S_FF0_I32_B64>;
1467def S_FF1_I32_B32_vi : SOP1_Real_vi <0x10, S_FF1_I32_B32>;
1468def S_FF1_I32_B64_vi : SOP1_Real_vi <0x11, S_FF1_I32_B64>;
1469def S_FLBIT_I32_B32_vi : SOP1_Real_vi <0x12, S_FLBIT_I32_B32>;
1470def S_FLBIT_I32_B64_vi : SOP1_Real_vi <0x13, S_FLBIT_I32_B64>;
1471def S_FLBIT_I32_vi : SOP1_Real_vi <0x14, S_FLBIT_I32>;
1472def S_FLBIT_I32_I64_vi : SOP1_Real_vi <0x15, S_FLBIT_I32_I64>;
1473def S_SEXT_I32_I8_vi : SOP1_Real_vi <0x16, S_SEXT_I32_I8>;
1474def S_SEXT_I32_I16_vi : SOP1_Real_vi <0x17, S_SEXT_I32_I16>;
1475def S_BITSET0_B32_vi : SOP1_Real_vi <0x18, S_BITSET0_B32>;
1476def S_BITSET0_B64_vi : SOP1_Real_vi <0x19, S_BITSET0_B64>;
1477def S_BITSET1_B32_vi : SOP1_Real_vi <0x1a, S_BITSET1_B32>;
1478def S_BITSET1_B64_vi : SOP1_Real_vi <0x1b, S_BITSET1_B64>;
1479def S_GETPC_B64_vi : SOP1_Real_vi <0x1c, S_GETPC_B64>;
1480def S_SETPC_B64_vi : SOP1_Real_vi <0x1d, S_SETPC_B64>;
1481def S_SWAPPC_B64_vi : SOP1_Real_vi <0x1e, S_SWAPPC_B64>;
1482def S_RFE_B64_vi : SOP1_Real_vi <0x1f, S_RFE_B64>;
1483def S_AND_SAVEEXEC_B64_vi : SOP1_Real_vi <0x20, S_AND_SAVEEXEC_B64>;
1484def S_OR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x21, S_OR_SAVEEXEC_B64>;
1485def S_XOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x22, S_XOR_SAVEEXEC_B64>;
1486def S_ANDN2_SAVEEXEC_B64_vi: SOP1_Real_vi <0x23, S_ANDN2_SAVEEXEC_B64>;
1487def S_ORN2_SAVEEXEC_B64_vi : SOP1_Real_vi <0x24, S_ORN2_SAVEEXEC_B64>;
1488def S_NAND_SAVEEXEC_B64_vi : SOP1_Real_vi <0x25, S_NAND_SAVEEXEC_B64>;
1489def S_NOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x26, S_NOR_SAVEEXEC_B64>;
1490def S_XNOR_SAVEEXEC_B64_vi : SOP1_Real_vi <0x27, S_XNOR_SAVEEXEC_B64>;
1491def S_QUADMASK_B32_vi : SOP1_Real_vi <0x28, S_QUADMASK_B32>;
1492def S_QUADMASK_B64_vi : SOP1_Real_vi <0x29, S_QUADMASK_B64>;
1493def S_MOVRELS_B32_vi : SOP1_Real_vi <0x2a, S_MOVRELS_B32>;
1494def S_MOVRELS_B64_vi : SOP1_Real_vi <0x2b, S_MOVRELS_B64>;
1495def S_MOVRELD_B32_vi : SOP1_Real_vi <0x2c, S_MOVRELD_B32>;
1496def S_MOVRELD_B64_vi : SOP1_Real_vi <0x2d, S_MOVRELD_B64>;
1497def S_CBRANCH_JOIN_vi : SOP1_Real_vi <0x2e, S_CBRANCH_JOIN>;
1498def S_MOV_REGRD_B32_vi : SOP1_Real_vi <0x2f, S_MOV_REGRD_B32>;
1499def S_ABS_I32_vi : SOP1_Real_vi <0x30, S_ABS_I32>;
1500def S_MOV_FED_B32_vi : SOP1_Real_vi <0x31, S_MOV_FED_B32>;
Matt Arsenaultcc88ce32016-10-12 18:00:51 +00001501def S_SET_GPR_IDX_IDX_vi : SOP1_Real_vi <0x32, S_SET_GPR_IDX_IDX>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001502
1503def S_ADD_U32_vi : SOP2_Real_vi <0x00, S_ADD_U32>;
1504def S_ADD_I32_vi : SOP2_Real_vi <0x02, S_ADD_I32>;
1505def S_SUB_U32_vi : SOP2_Real_vi <0x01, S_SUB_U32>;
1506def S_SUB_I32_vi : SOP2_Real_vi <0x03, S_SUB_I32>;
1507def S_ADDC_U32_vi : SOP2_Real_vi <0x04, S_ADDC_U32>;
1508def S_SUBB_U32_vi : SOP2_Real_vi <0x05, S_SUBB_U32>;
1509def S_MIN_I32_vi : SOP2_Real_vi <0x06, S_MIN_I32>;
1510def S_MIN_U32_vi : SOP2_Real_vi <0x07, S_MIN_U32>;
1511def S_MAX_I32_vi : SOP2_Real_vi <0x08, S_MAX_I32>;
1512def S_MAX_U32_vi : SOP2_Real_vi <0x09, S_MAX_U32>;
1513def S_CSELECT_B32_vi : SOP2_Real_vi <0x0a, S_CSELECT_B32>;
1514def S_CSELECT_B64_vi : SOP2_Real_vi <0x0b, S_CSELECT_B64>;
1515def S_AND_B32_vi : SOP2_Real_vi <0x0c, S_AND_B32>;
1516def S_AND_B64_vi : SOP2_Real_vi <0x0d, S_AND_B64>;
1517def S_OR_B32_vi : SOP2_Real_vi <0x0e, S_OR_B32>;
1518def S_OR_B64_vi : SOP2_Real_vi <0x0f, S_OR_B64>;
1519def S_XOR_B32_vi : SOP2_Real_vi <0x10, S_XOR_B32>;
1520def S_XOR_B64_vi : SOP2_Real_vi <0x11, S_XOR_B64>;
1521def S_ANDN2_B32_vi : SOP2_Real_vi <0x12, S_ANDN2_B32>;
1522def S_ANDN2_B64_vi : SOP2_Real_vi <0x13, S_ANDN2_B64>;
1523def S_ORN2_B32_vi : SOP2_Real_vi <0x14, S_ORN2_B32>;
1524def S_ORN2_B64_vi : SOP2_Real_vi <0x15, S_ORN2_B64>;
1525def S_NAND_B32_vi : SOP2_Real_vi <0x16, S_NAND_B32>;
1526def S_NAND_B64_vi : SOP2_Real_vi <0x17, S_NAND_B64>;
1527def S_NOR_B32_vi : SOP2_Real_vi <0x18, S_NOR_B32>;
1528def S_NOR_B64_vi : SOP2_Real_vi <0x19, S_NOR_B64>;
1529def S_XNOR_B32_vi : SOP2_Real_vi <0x1a, S_XNOR_B32>;
1530def S_XNOR_B64_vi : SOP2_Real_vi <0x1b, S_XNOR_B64>;
1531def S_LSHL_B32_vi : SOP2_Real_vi <0x1c, S_LSHL_B32>;
1532def S_LSHL_B64_vi : SOP2_Real_vi <0x1d, S_LSHL_B64>;
1533def S_LSHR_B32_vi : SOP2_Real_vi <0x1e, S_LSHR_B32>;
1534def S_LSHR_B64_vi : SOP2_Real_vi <0x1f, S_LSHR_B64>;
1535def S_ASHR_I32_vi : SOP2_Real_vi <0x20, S_ASHR_I32>;
1536def S_ASHR_I64_vi : SOP2_Real_vi <0x21, S_ASHR_I64>;
1537def S_BFM_B32_vi : SOP2_Real_vi <0x22, S_BFM_B32>;
1538def S_BFM_B64_vi : SOP2_Real_vi <0x23, S_BFM_B64>;
1539def S_MUL_I32_vi : SOP2_Real_vi <0x24, S_MUL_I32>;
1540def S_BFE_U32_vi : SOP2_Real_vi <0x25, S_BFE_U32>;
1541def S_BFE_I32_vi : SOP2_Real_vi <0x26, S_BFE_I32>;
1542def S_BFE_U64_vi : SOP2_Real_vi <0x27, S_BFE_U64>;
1543def S_BFE_I64_vi : SOP2_Real_vi <0x28, S_BFE_I64>;
1544def S_CBRANCH_G_FORK_vi : SOP2_Real_vi <0x29, S_CBRANCH_G_FORK>;
1545def S_ABSDIFF_I32_vi : SOP2_Real_vi <0x2a, S_ABSDIFF_I32>;
Matt Arsenault9be7b0d2017-02-27 18:49:11 +00001546def S_PACK_LL_B32_B16_vi : SOP2_Real_vi <0x32, S_PACK_LL_B32_B16>;
1547def S_PACK_LH_B32_B16_vi : SOP2_Real_vi <0x33, S_PACK_LH_B32_B16>;
1548def S_PACK_HH_B32_B16_vi : SOP2_Real_vi <0x34, S_PACK_HH_B32_B16>;
Dmitry Preobrazhensky14104e02017-04-12 17:10:07 +00001549def S_RFE_RESTORE_B64_vi : SOP2_Real_vi <0x2b, S_RFE_RESTORE_B64>;
Valery Pykhtina34fb492016-08-30 15:20:31 +00001550
1551def S_MOVK_I32_vi : SOPK_Real_vi <0x00, S_MOVK_I32>;
1552def S_CMOVK_I32_vi : SOPK_Real_vi <0x01, S_CMOVK_I32>;
1553def S_CMPK_EQ_I32_vi : SOPK_Real_vi <0x02, S_CMPK_EQ_I32>;
1554def S_CMPK_LG_I32_vi : SOPK_Real_vi <0x03, S_CMPK_LG_I32>;
1555def S_CMPK_GT_I32_vi : SOPK_Real_vi <0x04, S_CMPK_GT_I32>;
1556def S_CMPK_GE_I32_vi : SOPK_Real_vi <0x05, S_CMPK_GE_I32>;
1557def S_CMPK_LT_I32_vi : SOPK_Real_vi <0x06, S_CMPK_LT_I32>;
1558def S_CMPK_LE_I32_vi : SOPK_Real_vi <0x07, S_CMPK_LE_I32>;
1559def S_CMPK_EQ_U32_vi : SOPK_Real_vi <0x08, S_CMPK_EQ_U32>;
1560def S_CMPK_LG_U32_vi : SOPK_Real_vi <0x09, S_CMPK_LG_U32>;
1561def S_CMPK_GT_U32_vi : SOPK_Real_vi <0x0A, S_CMPK_GT_U32>;
1562def S_CMPK_GE_U32_vi : SOPK_Real_vi <0x0B, S_CMPK_GE_U32>;
1563def S_CMPK_LT_U32_vi : SOPK_Real_vi <0x0C, S_CMPK_LT_U32>;
1564def S_CMPK_LE_U32_vi : SOPK_Real_vi <0x0D, S_CMPK_LE_U32>;
1565def S_ADDK_I32_vi : SOPK_Real_vi <0x0E, S_ADDK_I32>;
1566def S_MULK_I32_vi : SOPK_Real_vi <0x0F, S_MULK_I32>;
1567def S_CBRANCH_I_FORK_vi : SOPK_Real_vi <0x10, S_CBRANCH_I_FORK>;
1568def S_GETREG_B32_vi : SOPK_Real_vi <0x11, S_GETREG_B32>;
1569def S_SETREG_B32_vi : SOPK_Real_vi <0x12, S_SETREG_B32>;
1570//def S_GETREG_REGRD_B32_vi : SOPK_Real_vi <0x13, S_GETREG_REGRD_B32>; // see pseudo for comments
1571def S_SETREG_IMM32_B32_vi : SOPK_Real64<0x14, S_SETREG_IMM32_B32>,
Tom Stellard2add8a12016-09-06 20:00:26 +00001572 Select_vi<S_SETREG_IMM32_B32.Mnemonic>;
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +00001573
Dmitry Preobrazhenskyae312232018-04-06 18:24:49 +00001574def S_CALL_B64_vi : SOPK_Real_vi <0x15, S_CALL_B64>;
1575
Dmitry Preobrazhenskyf20aff52018-04-06 16:35:11 +00001576//===----------------------------------------------------------------------===//
1577// SOP1 - GFX9.
1578//===----------------------------------------------------------------------===//
1579
1580def S_ANDN1_SAVEEXEC_B64_vi : SOP1_Real_vi<0x33, S_ANDN1_SAVEEXEC_B64>;
1581def S_ORN1_SAVEEXEC_B64_vi : SOP1_Real_vi<0x34, S_ORN1_SAVEEXEC_B64>;
1582def S_ANDN1_WREXEC_B64_vi : SOP1_Real_vi<0x35, S_ANDN1_WREXEC_B64>;
1583def S_ANDN2_WREXEC_B64_vi : SOP1_Real_vi<0x36, S_ANDN2_WREXEC_B64>;
1584def S_BITREPLICATE_B64_B32_vi : SOP1_Real_vi<0x37, S_BITREPLICATE_B64_B32>;
Dmitry Preobrazhensky2f8e1462018-04-09 13:10:33 +00001585
1586//===----------------------------------------------------------------------===//
1587// SOP2 - GFX9.
1588//===----------------------------------------------------------------------===//
1589
1590def S_LSHL1_ADD_U32_vi : SOP2_Real_vi<0x2e, S_LSHL1_ADD_U32>;
1591def S_LSHL2_ADD_U32_vi : SOP2_Real_vi<0x2f, S_LSHL2_ADD_U32>;
1592def S_LSHL3_ADD_U32_vi : SOP2_Real_vi<0x30, S_LSHL3_ADD_U32>;
1593def S_LSHL4_ADD_U32_vi : SOP2_Real_vi<0x31, S_LSHL4_ADD_U32>;
1594def S_MUL_HI_U32_vi : SOP2_Real_vi<0x2c, S_MUL_HI_U32>;
1595def S_MUL_HI_I32_vi : SOP2_Real_vi<0x2d, S_MUL_HI_I32>;