blob: 2acdc34150c2d5438413e1dd3a6f5802d607ea8b [file] [log] [blame]
Chris Lattner0cb9dd72008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaekee8f7c2f2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner959a5fb2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adveab9e5572001-07-21 12:41:50 +000013
Chris Lattner23fcc082001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/ADT/FoldingSet.h"
16#include "llvm/ADT/Hashing.h"
17#include "llvm/Analysis/AliasAnalysis.h"
Evan Chenge9c46c22010-03-03 01:44:33 +000018#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner63f41ab2004-02-19 16:17:08 +000019#include "llvm/CodeGen/MachineFunction.h"
Reid Kleckner28865802016-04-14 18:29:59 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman48b185d2009-09-25 20:36:54 +000021#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +000022#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner961e7422008-01-01 01:12:31 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman2d489b52008-02-06 22:27:42 +000024#include "llvm/CodeGen/PseudoSourceValue.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000025#include "llvm/IR/Constants.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000026#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/Function.h"
28#include "llvm/IR/InlineAsm.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000029#include "llvm/IR/Intrinsics.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/LLVMContext.h"
31#include "llvm/IR/Metadata.h"
32#include "llvm/IR/Module.h"
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +000033#include "llvm/IR/ModuleSlotTracker.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/Type.h"
35#include "llvm/IR/Value.h"
Evan Cheng6cc775f2011-06-28 19:10:37 +000036#include "llvm/MC/MCInstrDesc.h"
Chris Lattner6c604e32010-03-13 08:14:18 +000037#include "llvm/MC/MCSymbol.h"
Daniel Sanders1e97a0b2015-08-19 12:03:04 +000038#include "llvm/Support/CommandLine.h"
David Greene29388d62010-01-04 23:48:20 +000039#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000040#include "llvm/Support/ErrorHandling.h"
Dan Gohmanaedb4a62008-07-07 20:32:02 +000041#include "llvm/Support/MathExtras.h"
Chris Lattnera078d832008-08-24 20:37:32 +000042#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/Target/TargetInstrInfo.h"
Tim Northover6b3bd612016-07-29 20:32:59 +000044#include "llvm/Target/TargetIntrinsicInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/Target/TargetMachine.h"
46#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000047#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattner43df6c22004-02-23 18:38:20 +000048using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000049
Daniel Sanders1e97a0b2015-08-19 12:03:04 +000050static cl::opt<bool> PrintWholeRegMask(
51 "print-whole-regmask",
52 cl::desc("Print the full contents of regmask operands in IR dumps"),
53 cl::init(true), cl::Hidden);
54
Chris Lattner60055892007-12-30 21:56:09 +000055//===----------------------------------------------------------------------===//
56// MachineOperand Implementation
57//===----------------------------------------------------------------------===//
58
Chris Lattner961e7422008-01-01 01:12:31 +000059void MachineOperand::setReg(unsigned Reg) {
60 if (getReg() == Reg) return; // No change.
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000061
Chris Lattner961e7422008-01-01 01:12:31 +000062 // Otherwise, we have to change the register. If this operand is embedded
63 // into a machine function, we need to update the old and new register's
64 // use/def lists.
65 if (MachineInstr *MI = getParent())
66 if (MachineBasicBlock *MBB = MI->getParent())
67 if (MachineFunction *MF = MBB->getParent()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000068 MachineRegisterInfo &MRI = MF->getRegInfo();
69 MRI.removeRegOperandFromUseList(this);
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000070 SmallContents.RegNo = Reg;
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +000071 MRI.addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +000072 return;
73 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +000074
Chris Lattner961e7422008-01-01 01:12:31 +000075 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesena4941692010-10-19 20:56:32 +000076 SmallContents.RegNo = Reg;
Chris Lattner961e7422008-01-01 01:12:31 +000077}
78
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000079void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
80 const TargetRegisterInfo &TRI) {
81 assert(TargetRegisterInfo::isVirtualRegister(Reg));
82 if (SubIdx && getSubReg())
83 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
84 setReg(Reg);
Jakob Stoklund Olesen7b0ac862010-06-01 22:39:25 +000085 if (SubIdx)
86 setSubReg(SubIdx);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000087}
88
89void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
90 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
91 if (getSubReg()) {
92 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesen89bd2ae2011-05-08 19:21:08 +000093 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
94 // That won't happen in legal code.
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000095 setSubReg(0);
Krzysztof Parzyszek673b3472016-08-22 14:50:12 +000096 if (isDef())
97 setIsUndef(false);
Jakob Stoklund Olesen64824ea2010-05-28 18:18:53 +000098 }
99 setReg(Reg);
100}
101
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000102/// Change a def to a use, or a use to a def.
103void MachineOperand::setIsDef(bool Val) {
104 assert(isReg() && "Wrong MachineOperand accessor");
105 assert((!Val || !isDebug()) && "Marking a debug operation as def");
106 if (IsDef == Val)
107 return;
108 // MRI may keep uses and defs in different list positions.
109 if (MachineInstr *MI = getParent())
110 if (MachineBasicBlock *MBB = MI->getParent())
111 if (MachineFunction *MF = MBB->getParent()) {
112 MachineRegisterInfo &MRI = MF->getRegInfo();
113 MRI.removeRegOperandFromUseList(this);
114 IsDef = Val;
115 MRI.addRegOperandToUseList(this);
116 return;
117 }
118 IsDef = Val;
119}
120
Matt Arsenault93ffe582014-09-28 19:24:59 +0000121// If this operand is currently a register operand, and if this is in a
122// function, deregister the operand from the register's use/def list.
123void MachineOperand::removeRegFromUses() {
124 if (!isReg() || !isOnRegUseList())
125 return;
126
127 if (MachineInstr *MI = getParent()) {
128 if (MachineBasicBlock *MBB = MI->getParent()) {
129 if (MachineFunction *MF = MBB->getParent())
130 MF->getRegInfo().removeRegOperandFromUseList(this);
131 }
132 }
133}
134
Chris Lattner961e7422008-01-01 01:12:31 +0000135/// ChangeToImmediate - Replace this operand with a new immediate operand of
136/// the specified value. If an operand is known to be an immediate already,
137/// the setImm method should be used.
138void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000139 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
Matt Arsenault93ffe582014-09-28 19:24:59 +0000140
141 removeRegFromUses();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000142
Chris Lattner961e7422008-01-01 01:12:31 +0000143 OpKind = MO_Immediate;
144 Contents.ImmVal = ImmVal;
145}
146
Matt Arsenault93ffe582014-09-28 19:24:59 +0000147void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) {
148 assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm");
149
150 removeRegFromUses();
151
152 OpKind = MO_FPImmediate;
153 Contents.CFP = FPImm;
154}
155
Matt Arsenault633dba42015-05-06 17:05:54 +0000156void MachineOperand::ChangeToES(const char *SymName, unsigned char TargetFlags) {
157 assert((!isReg() || !isTied()) &&
158 "Cannot change a tied operand into an external symbol");
159
160 removeRegFromUses();
161
162 OpKind = MO_ExternalSymbol;
163 Contents.OffsetedInfo.Val.SymbolName = SymName;
164 setOffset(0); // Offset is always 0.
165 setTargetFlags(TargetFlags);
166}
167
168void MachineOperand::ChangeToMCSymbol(MCSymbol *Sym) {
169 assert((!isReg() || !isTied()) &&
170 "Cannot change a tied operand into an MCSymbol");
171
172 removeRegFromUses();
173
174 OpKind = MO_MCSymbol;
175 Contents.Sym = Sym;
176}
177
Matt Arsenault25dba302016-09-13 19:03:12 +0000178void MachineOperand::ChangeToFrameIndex(int Idx) {
179 assert((!isReg() || !isTied()) &&
180 "Cannot change a tied operand into a FrameIndex");
181
182 removeRegFromUses();
183
184 OpKind = MO_FrameIndex;
185 setIndex(Idx);
186}
187
Chris Lattner961e7422008-01-01 01:12:31 +0000188/// ChangeToRegister - Replace this operand with a new register operand of
189/// the specified value. If an operand is known to be an register already,
190/// the setReg method should be used.
191void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesend40d42c2010-02-10 00:41:49 +0000192 bool isKill, bool isDead, bool isUndef,
193 bool isDebug) {
Craig Topperc0196b12014-04-14 00:51:57 +0000194 MachineRegisterInfo *RegInfo = nullptr;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000195 if (MachineInstr *MI = getParent())
196 if (MachineBasicBlock *MBB = MI->getParent())
197 if (MachineFunction *MF = MBB->getParent())
198 RegInfo = &MF->getRegInfo();
199 // If this operand is already a register operand, remove it from the
Chris Lattner961e7422008-01-01 01:12:31 +0000200 // register's use/def lists.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000201 bool WasReg = isReg();
202 if (RegInfo && WasReg)
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000203 RegInfo->removeRegOperandFromUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000204
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000205 // Change this to a register and set the reg#.
206 OpKind = MO_Register;
207 SmallContents.RegNo = Reg;
Jakob Stoklund Olesena1b246d2013-01-07 23:21:44 +0000208 SubReg_TargetFlags = 0;
Chris Lattner961e7422008-01-01 01:12:31 +0000209 IsDef = isDef;
210 IsImp = isImp;
211 IsKill = isKill;
212 IsDead = isDead;
Evan Cheng0dc101b2009-06-30 08:49:04 +0000213 IsUndef = isUndef;
Jakob Stoklund Olesenb0d91ab2011-12-07 00:22:07 +0000214 IsInternalRead = false;
Dale Johannesenc0d712d2008-09-14 01:44:36 +0000215 IsEarlyClobber = false;
Dale Johannesend40d42c2010-02-10 00:41:49 +0000216 IsDebug = isDebug;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000217 // Ensure isOnRegUseList() returns false.
Craig Topperc0196b12014-04-14 00:51:57 +0000218 Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000219 // Preserve the tie when the operand was already a register.
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000220 if (!WasReg)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000221 TiedTo = 0;
Jakob Stoklund Olesenae7b9712012-08-10 00:21:26 +0000222
223 // If this operand is embedded in a function, add the operand to the
224 // register's use/def list.
225 if (RegInfo)
226 RegInfo->addRegOperandToUseList(this);
Chris Lattner961e7422008-01-01 01:12:31 +0000227}
228
Chris Lattner60055892007-12-30 21:56:09 +0000229/// isIdenticalTo - Return true if this operand is identical to the specified
Chandler Carruth264854f2012-07-05 11:06:22 +0000230/// operand. Note that this should stay in sync with the hash_value overload
231/// below.
Chris Lattner60055892007-12-30 21:56:09 +0000232bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattnerfd682802009-06-24 17:54:48 +0000233 if (getType() != Other.getType() ||
234 getTargetFlags() != Other.getTargetFlags())
235 return false;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000236
Chris Lattner60055892007-12-30 21:56:09 +0000237 switch (getType()) {
Chris Lattner60055892007-12-30 21:56:09 +0000238 case MachineOperand::MO_Register:
239 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
240 getSubReg() == Other.getSubReg();
241 case MachineOperand::MO_Immediate:
242 return getImm() == Other.getImm();
Cameron Zwarich7da0f9a2011-07-01 23:45:21 +0000243 case MachineOperand::MO_CImmediate:
244 return getCImm() == Other.getCImm();
Nate Begeman26b76b62008-02-14 07:39:30 +0000245 case MachineOperand::MO_FPImmediate:
246 return getFPImm() == Other.getFPImm();
Chris Lattner60055892007-12-30 21:56:09 +0000247 case MachineOperand::MO_MachineBasicBlock:
248 return getMBB() == Other.getMBB();
249 case MachineOperand::MO_FrameIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000250 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000251 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000252 case MachineOperand::MO_TargetIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000253 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattner60055892007-12-30 21:56:09 +0000254 case MachineOperand::MO_JumpTableIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000255 return getIndex() == Other.getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000256 case MachineOperand::MO_GlobalAddress:
257 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
258 case MachineOperand::MO_ExternalSymbol:
259 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
260 getOffset() == Other.getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000261 case MachineOperand::MO_BlockAddress:
Michael Liaoabb87d42012-09-12 21:43:09 +0000262 return getBlockAddress() == Other.getBlockAddress() &&
263 getOffset() == Other.getOffset();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000264 case MachineOperand::MO_RegisterMask:
265 case MachineOperand::MO_RegisterLiveOut:
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000266 return getRegMask() == Other.getRegMask();
Chris Lattner6c604e32010-03-13 08:14:18 +0000267 case MachineOperand::MO_MCSymbol:
268 return getMCSymbol() == Other.getMCSymbol();
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000269 case MachineOperand::MO_CFIIndex:
270 return getCFIIndex() == Other.getCFIIndex();
Chris Lattnerf839ee02010-04-07 18:03:19 +0000271 case MachineOperand::MO_Metadata:
272 return getMetadata() == Other.getMetadata();
Tim Northover6b3bd612016-07-29 20:32:59 +0000273 case MachineOperand::MO_IntrinsicID:
274 return getIntrinsicID() == Other.getIntrinsicID();
Tim Northoverde3aea0412016-08-17 20:25:25 +0000275 case MachineOperand::MO_Predicate:
276 return getPredicate() == Other.getPredicate();
Chris Lattner60055892007-12-30 21:56:09 +0000277 }
Chandler Carruthf3e85022012-01-10 18:08:01 +0000278 llvm_unreachable("Invalid machine operand type");
Chris Lattner60055892007-12-30 21:56:09 +0000279}
280
Chandler Carruth264854f2012-07-05 11:06:22 +0000281// Note: this must stay exactly in sync with isIdenticalTo above.
282hash_code llvm::hash_value(const MachineOperand &MO) {
283 switch (MO.getType()) {
284 case MachineOperand::MO_Register:
Jakob Stoklund Olesendba99d02012-08-28 18:05:48 +0000285 // Register operands don't have target flags.
286 return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef());
Chandler Carruth264854f2012-07-05 11:06:22 +0000287 case MachineOperand::MO_Immediate:
288 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm());
289 case MachineOperand::MO_CImmediate:
290 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm());
291 case MachineOperand::MO_FPImmediate:
292 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm());
293 case MachineOperand::MO_MachineBasicBlock:
294 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB());
295 case MachineOperand::MO_FrameIndex:
296 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
297 case MachineOperand::MO_ConstantPoolIndex:
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000298 case MachineOperand::MO_TargetIndex:
Chandler Carruth264854f2012-07-05 11:06:22 +0000299 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(),
300 MO.getOffset());
301 case MachineOperand::MO_JumpTableIndex:
302 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex());
303 case MachineOperand::MO_ExternalSymbol:
304 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(),
305 MO.getSymbolName());
306 case MachineOperand::MO_GlobalAddress:
307 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(),
308 MO.getOffset());
309 case MachineOperand::MO_BlockAddress:
310 return hash_combine(MO.getType(), MO.getTargetFlags(),
Michael Liaoabb87d42012-09-12 21:43:09 +0000311 MO.getBlockAddress(), MO.getOffset());
Chandler Carruth264854f2012-07-05 11:06:22 +0000312 case MachineOperand::MO_RegisterMask:
Juergen Ributzkae8294752013-12-14 06:53:06 +0000313 case MachineOperand::MO_RegisterLiveOut:
Chandler Carruth264854f2012-07-05 11:06:22 +0000314 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask());
315 case MachineOperand::MO_Metadata:
316 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata());
317 case MachineOperand::MO_MCSymbol:
318 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol());
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000319 case MachineOperand::MO_CFIIndex:
320 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex());
Tim Northover6b3bd612016-07-29 20:32:59 +0000321 case MachineOperand::MO_IntrinsicID:
322 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIntrinsicID());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000323 case MachineOperand::MO_Predicate:
324 return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getPredicate());
Chandler Carruth264854f2012-07-05 11:06:22 +0000325 }
326 llvm_unreachable("Invalid machine operand type");
327}
328
Tim Northover6b3bd612016-07-29 20:32:59 +0000329void MachineOperand::print(raw_ostream &OS, const TargetRegisterInfo *TRI,
330 const TargetIntrinsicInfo *IntrinsicInfo) const {
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000331 ModuleSlotTracker DummyMST(nullptr);
Tim Northover6b3bd612016-07-29 20:32:59 +0000332 print(OS, DummyMST, TRI, IntrinsicInfo);
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000333}
334
335void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST,
Tim Northover6b3bd612016-07-29 20:32:59 +0000336 const TargetRegisterInfo *TRI,
337 const TargetIntrinsicInfo *IntrinsicInfo) const {
Chris Lattner60055892007-12-30 21:56:09 +0000338 switch (getType()) {
339 case MachineOperand::MO_Register:
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000340 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman0ab11442008-12-18 21:51:27 +0000341
Evan Cheng0dc101b2009-06-30 08:49:04 +0000342 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000343 isInternalRead() || isEarlyClobber() || isTied()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000344 OS << '<';
Chris Lattner60055892007-12-30 21:56:09 +0000345 bool NeedComma = false;
Evan Cheng70b1fa52009-10-14 23:37:31 +0000346 if (isDef()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000347 if (NeedComma) OS << ',';
Dale Johannesen1f3ab862008-09-12 17:49:03 +0000348 if (isEarlyClobber())
349 OS << "earlyclobber,";
Evan Cheng70b1fa52009-10-14 23:37:31 +0000350 if (isImplicit())
351 OS << "imp-";
Chris Lattner60055892007-12-30 21:56:09 +0000352 OS << "def";
353 NeedComma = true;
Jakob Stoklund Olesen7111a632012-04-20 21:45:33 +0000354 // <def,read-undef> only makes sense when getSubReg() is set.
355 // Don't clutter the output otherwise.
356 if (isUndef() && getSubReg())
357 OS << ",read-undef";
Evan Chengf781bd82009-10-21 07:56:02 +0000358 } else if (isImplicit()) {
Craig Topper9a9d58a2015-05-16 05:42:08 +0000359 OS << "imp-use";
360 NeedComma = true;
Evan Chengf781bd82009-10-21 07:56:02 +0000361 }
Evan Cheng70b1fa52009-10-14 23:37:31 +0000362
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000363 if (isKill()) {
Chris Lattnerfd682802009-06-24 17:54:48 +0000364 if (NeedComma) OS << ',';
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000365 OS << "kill";
366 NeedComma = true;
367 }
368 if (isDead()) {
369 if (NeedComma) OS << ',';
370 OS << "dead";
371 NeedComma = true;
372 }
373 if (isUndef() && isUse()) {
374 if (NeedComma) OS << ',';
375 OS << "undef";
376 NeedComma = true;
377 }
378 if (isInternalRead()) {
379 if (NeedComma) OS << ',';
380 OS << "internal";
381 NeedComma = true;
382 }
383 if (isTied()) {
384 if (NeedComma) OS << ',';
385 OS << "tied";
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000386 if (TiedTo != 15)
387 OS << unsigned(TiedTo - 1);
Chris Lattner60055892007-12-30 21:56:09 +0000388 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000389 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000390 }
391 break;
392 case MachineOperand::MO_Immediate:
393 OS << getImm();
394 break;
Devang Patelf071d722011-06-24 20:46:11 +0000395 case MachineOperand::MO_CImmediate:
396 getCImm()->getValue().print(OS, false);
397 break;
Nate Begeman26b76b62008-02-14 07:39:30 +0000398 case MachineOperand::MO_FPImmediate:
Matt Arsenault59239732016-02-05 00:50:18 +0000399 if (getFPImm()->getType()->isFloatTy()) {
Nate Begeman26b76b62008-02-14 07:39:30 +0000400 OS << getFPImm()->getValueAPF().convertToFloat();
Matt Arsenault59239732016-02-05 00:50:18 +0000401 } else if (getFPImm()->getType()->isHalfTy()) {
402 APFloat APF = getFPImm()->getValueAPF();
403 bool Unused;
Stephan Bergmann17c7f702016-12-14 11:57:17 +0000404 APF.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven, &Unused);
Matt Arsenault59239732016-02-05 00:50:18 +0000405 OS << "half " << APF.convertToFloat();
406 } else {
Nate Begeman26b76b62008-02-14 07:39:30 +0000407 OS << getFPImm()->getValueAPF().convertToDouble();
Matt Arsenault59239732016-02-05 00:50:18 +0000408 }
Nate Begeman26b76b62008-02-14 07:39:30 +0000409 break;
Chris Lattner60055892007-12-30 21:56:09 +0000410 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman34341e62009-10-31 20:19:03 +0000411 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattner60055892007-12-30 21:56:09 +0000412 break;
413 case MachineOperand::MO_FrameIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000414 OS << "<fi#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000415 break;
416 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnera5bb3702007-12-30 23:10:15 +0000417 OS << "<cp#" << getIndex();
Chris Lattner60055892007-12-30 21:56:09 +0000418 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000419 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000420 break;
Jakob Stoklund Olesen84689b02012-08-07 18:56:39 +0000421 case MachineOperand::MO_TargetIndex:
422 OS << "<ti#" << getIndex();
423 if (getOffset()) OS << "+" << getOffset();
424 OS << '>';
425 break;
Chris Lattner60055892007-12-30 21:56:09 +0000426 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerfd682802009-06-24 17:54:48 +0000427 OS << "<jt#" << getIndex() << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000428 break;
429 case MachineOperand::MO_GlobalAddress:
Dan Gohman0080ee22009-11-06 18:03:10 +0000430 OS << "<ga:";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000431 getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST);
Chris Lattner60055892007-12-30 21:56:09 +0000432 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000433 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000434 break;
435 case MachineOperand::MO_ExternalSymbol:
436 OS << "<es:" << getSymbolName();
437 if (getOffset()) OS << "+" << getOffset();
Chris Lattnerfd682802009-06-24 17:54:48 +0000438 OS << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000439 break;
Dan Gohman6c938802009-10-30 01:27:03 +0000440 case MachineOperand::MO_BlockAddress:
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000441 OS << '<';
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000442 getBlockAddress()->printAsOperand(OS, /*PrintType=*/false, MST);
Michael Liaoabb87d42012-09-12 21:43:09 +0000443 if (getOffset()) OS << "+" << getOffset();
Dan Gohman6c938802009-10-30 01:27:03 +0000444 OS << '>';
445 break;
Daniel Sanders1e97a0b2015-08-19 12:03:04 +0000446 case MachineOperand::MO_RegisterMask: {
447 unsigned NumRegsInMask = 0;
448 unsigned NumRegsEmitted = 0;
449 OS << "<regmask";
450 for (unsigned i = 0; i < TRI->getNumRegs(); ++i) {
451 unsigned MaskWord = i / 32;
452 unsigned MaskBit = i % 32;
453 if (getRegMask()[MaskWord] & (1 << MaskBit)) {
454 if (PrintWholeRegMask || NumRegsEmitted <= 10) {
455 OS << " " << PrintReg(i, TRI);
456 NumRegsEmitted++;
457 }
458 NumRegsInMask++;
459 }
460 }
461 if (NumRegsEmitted != NumRegsInMask)
462 OS << " and " << (NumRegsInMask - NumRegsEmitted) << " more...";
463 OS << ">";
Jakob Stoklund Olesen374ed322012-01-16 19:22:00 +0000464 break;
Daniel Sanders1e97a0b2015-08-19 12:03:04 +0000465 }
Juergen Ributzkae8294752013-12-14 06:53:06 +0000466 case MachineOperand::MO_RegisterLiveOut:
467 OS << "<regliveout>";
468 break;
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000469 case MachineOperand::MO_Metadata:
470 OS << '<';
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000471 getMetadata()->printAsOperand(OS, MST);
Dale Johannesen7b1a7ed2010-01-13 00:00:24 +0000472 OS << '>';
473 break;
Chris Lattner6c604e32010-03-13 08:14:18 +0000474 case MachineOperand::MO_MCSymbol:
475 OS << "<MCSym=" << *getMCSymbol() << '>';
476 break;
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000477 case MachineOperand::MO_CFIIndex:
478 OS << "<call frame instruction>";
479 break;
Tim Northover6b3bd612016-07-29 20:32:59 +0000480 case MachineOperand::MO_IntrinsicID: {
481 Intrinsic::ID ID = getIntrinsicID();
482 if (ID < Intrinsic::num_intrinsics)
Ahmed Bougacha925961b2016-09-12 16:21:49 +0000483 OS << "<intrinsic:@" << Intrinsic::getName(ID, None) << '>';
Tim Northover6b3bd612016-07-29 20:32:59 +0000484 else if (IntrinsicInfo)
Ahmed Bougacha925961b2016-09-12 16:21:49 +0000485 OS << "<intrinsic:@" << IntrinsicInfo->getName(ID) << '>';
Tim Northover6b3bd612016-07-29 20:32:59 +0000486 else
487 OS << "<intrinsic:" << ID << '>';
488 break;
489 }
Tim Northoverde3aea0412016-08-17 20:25:25 +0000490 case MachineOperand::MO_Predicate: {
491 auto Pred = static_cast<CmpInst::Predicate>(getPredicate());
492 OS << '<' << (CmpInst::isIntPredicate(Pred) ? "intpred" : "floatpred")
493 << CmpInst::getPredicateName(Pred) << '>';
Chris Lattner60055892007-12-30 21:56:09 +0000494 }
Tim Northoverde3aea0412016-08-17 20:25:25 +0000495 }
Chris Lattnerfd682802009-06-24 17:54:48 +0000496 if (unsigned TF = getTargetFlags())
497 OS << "[TF=" << TF << ']';
Chris Lattner60055892007-12-30 21:56:09 +0000498}
499
Matthias Braun637488d2016-11-18 02:40:40 +0000500#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
501LLVM_DUMP_METHOD void MachineOperand::dump() const {
502 dbgs() << *this << '\n';
503}
504#endif
505
Chris Lattner60055892007-12-30 21:56:09 +0000506//===----------------------------------------------------------------------===//
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000507// MachineMemOperand Implementation
508//===----------------------------------------------------------------------===//
509
Chris Lattnerde93bb02010-09-21 05:39:30 +0000510/// getAddrSpace - Return the LLVM IR address space number that this pointer
511/// points into.
512unsigned MachinePointerInfo::getAddrSpace() const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000513 if (V.isNull() || V.is<const PseudoSourceValue*>()) return 0;
514 return cast<PointerType>(V.get<const Value*>()->getType())->getAddressSpace();
Chris Lattnerde93bb02010-09-21 05:39:30 +0000515}
516
Chris Lattner82fd06d2010-09-21 06:22:23 +0000517/// getConstantPool - Return a MachinePointerInfo record that refers to the
518/// constant pool.
Alex Lorenze40c8a22015-08-11 23:09:45 +0000519MachinePointerInfo MachinePointerInfo::getConstantPool(MachineFunction &MF) {
520 return MachinePointerInfo(MF.getPSVManager().getConstantPool());
Chris Lattner82fd06d2010-09-21 06:22:23 +0000521}
522
523/// getFixedStack - Return a MachinePointerInfo record that refers to the
524/// the specified FrameIndex.
Alex Lorenze40c8a22015-08-11 23:09:45 +0000525MachinePointerInfo MachinePointerInfo::getFixedStack(MachineFunction &MF,
526 int FI, int64_t Offset) {
527 return MachinePointerInfo(MF.getPSVManager().getFixedStack(FI), Offset);
Chris Lattner82fd06d2010-09-21 06:22:23 +0000528}
529
Alex Lorenze40c8a22015-08-11 23:09:45 +0000530MachinePointerInfo MachinePointerInfo::getJumpTable(MachineFunction &MF) {
531 return MachinePointerInfo(MF.getPSVManager().getJumpTable());
Chris Lattner50287ea2010-09-21 06:43:24 +0000532}
533
Alex Lorenze40c8a22015-08-11 23:09:45 +0000534MachinePointerInfo MachinePointerInfo::getGOT(MachineFunction &MF) {
535 return MachinePointerInfo(MF.getPSVManager().getGOT());
Chris Lattner50287ea2010-09-21 06:43:24 +0000536}
Chris Lattnerde93bb02010-09-21 05:39:30 +0000537
Alex Lorenze40c8a22015-08-11 23:09:45 +0000538MachinePointerInfo MachinePointerInfo::getStack(MachineFunction &MF,
539 int64_t Offset) {
540 return MachinePointerInfo(MF.getPSVManager().getStack(), Offset);
Chris Lattner886250c2010-09-21 18:51:21 +0000541}
542
Justin Lebara3b786a2016-07-14 17:07:44 +0000543MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, Flags f,
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000544 uint64_t s, unsigned int a,
Hal Finkelcc39b672014-07-24 12:16:19 +0000545 const AAMDNodes &AAInfo,
Konstantin Zhuravlyov8ea02462016-10-15 22:01:18 +0000546 const MDNode *Ranges,
547 SynchronizationScope SynchScope,
548 AtomicOrdering Ordering,
549 AtomicOrdering FailureOrdering)
Justin Lebara3b786a2016-07-14 17:07:44 +0000550 : PtrInfo(ptrinfo), Size(s), FlagVals(f), BaseAlignLog2(Log2_32(a) + 1),
551 AAInfo(AAInfo), Ranges(Ranges) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000552 assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue*>() ||
553 isa<PointerType>(PtrInfo.V.get<const Value*>()->getType())) &&
Chris Lattner00ca0b82010-09-21 04:32:08 +0000554 "invalid pointer value");
Dan Gohmane7c82422009-09-21 19:47:04 +0000555 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanbf98f682008-07-16 15:56:42 +0000556 assert((isLoad() || isStore()) && "Not a load/store!");
Konstantin Zhuravlyov8ea02462016-10-15 22:01:18 +0000557
558 AtomicInfo.SynchScope = static_cast<unsigned>(SynchScope);
559 assert(getSynchScope() == SynchScope && "Value truncated");
560 AtomicInfo.Ordering = static_cast<unsigned>(Ordering);
561 assert(getOrdering() == Ordering && "Value truncated");
562 AtomicInfo.FailureOrdering = static_cast<unsigned>(FailureOrdering);
563 assert(getFailureOrdering() == FailureOrdering && "Value truncated");
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000564}
565
Dan Gohman2da2bed2008-08-20 15:58:01 +0000566/// Profile - Gather unique data for the object.
567///
568void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattner187f6532010-09-21 04:23:39 +0000569 ID.AddInteger(getOffset());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000570 ID.AddInteger(Size);
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000571 ID.AddPointer(getOpaqueValue());
Justin Lebara3b786a2016-07-14 17:07:44 +0000572 ID.AddInteger(getFlags());
573 ID.AddInteger(getBaseAlignment());
Dan Gohman2da2bed2008-08-20 15:58:01 +0000574}
575
Dan Gohman48b185d2009-09-25 20:36:54 +0000576void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
577 // The Value and Offset may differ due to CSE. But the flags and size
578 // should be the same.
579 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
580 assert(MMO->getSize() == getSize() && "Size mismatch!");
581
582 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
583 // Update the alignment value.
Justin Lebara3b786a2016-07-14 17:07:44 +0000584 BaseAlignLog2 = Log2_32(MMO->getBaseAlignment()) + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000585 // Also update the base and offset, because the new alignment may
586 // not be applicable with the old ones.
Chris Lattner187f6532010-09-21 04:23:39 +0000587 PtrInfo = MMO->PtrInfo;
Dan Gohman48b185d2009-09-25 20:36:54 +0000588 }
589}
590
Dan Gohman5a6b11c2009-09-25 23:33:20 +0000591/// getAlignment - Return the minimum known alignment in bytes of the
592/// actual memory reference.
593uint64_t MachineMemOperand::getAlignment() const {
594 return MinAlign(getBaseAlignment(), getOffset());
595}
596
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000597void MachineMemOperand::print(raw_ostream &OS) const {
598 ModuleSlotTracker DummyMST(nullptr);
599 print(OS, DummyMST);
600}
601void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST) const {
602 assert((isLoad() || isStore()) &&
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000603 "SV has to be a load, store or both.");
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000604
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000605 if (isVolatile())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000606 OS << "Volatile ";
607
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000608 if (isLoad())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000609 OS << "LD";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000610 if (isStore())
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000611 OS << "ST";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000612 OS << getSize();
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000613
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000614 // Print the address information.
615 OS << "[";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000616 if (const Value *V = getValue())
617 V->printAsOperand(OS, /*PrintType=*/false, MST);
618 else if (const PseudoSourceValue *PSV = getPseudoValue())
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000619 PSV->printCustom(OS);
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000620 else
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000621 OS << "<unknown>";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000622
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000623 unsigned AS = getAddrSpace();
Matt Arsenault68c38fd2013-12-14 00:24:02 +0000624 if (AS != 0)
625 OS << "(addrspace=" << AS << ')';
626
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000627 // If the alignment of the memory reference itself differs from the alignment
628 // of the base pointer, print the base alignment explicitly, next to the base
629 // pointer.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000630 if (getBaseAlignment() != getAlignment())
631 OS << "(align=" << getBaseAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000632
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000633 if (getOffset() != 0)
634 OS << "+" << getOffset();
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000635 OS << "]";
636
637 // Print the alignment of the reference.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000638 if (getBaseAlignment() != getAlignment() || getBaseAlignment() != getSize())
639 OS << "(align=" << getAlignment() << ")";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000640
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000641 // Print TBAA info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000642 if (const MDNode *TBAAInfo = getAAInfo().TBAA) {
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000643 OS << "(tbaa=";
644 if (TBAAInfo->getNumOperands() > 0)
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000645 TBAAInfo->getOperand(0)->printAsOperand(OS, MST);
Dan Gohmana94cc6d2010-10-20 00:31:05 +0000646 else
647 OS << "<unknown>";
648 OS << ")";
649 }
650
Hal Finkel94146652014-07-24 14:25:39 +0000651 // Print AA scope info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000652 if (const MDNode *ScopeInfo = getAAInfo().Scope) {
Hal Finkel94146652014-07-24 14:25:39 +0000653 OS << "(alias.scope=";
654 if (ScopeInfo->getNumOperands() > 0)
655 for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) {
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000656 ScopeInfo->getOperand(i)->printAsOperand(OS, MST);
Hal Finkel94146652014-07-24 14:25:39 +0000657 if (i != ie-1)
658 OS << ",";
659 }
660 else
661 OS << "<unknown>";
662 OS << ")";
663 }
664
665 // Print AA noalias scope info.
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000666 if (const MDNode *NoAliasInfo = getAAInfo().NoAlias) {
Hal Finkel94146652014-07-24 14:25:39 +0000667 OS << "(noalias=";
668 if (NoAliasInfo->getNumOperands() > 0)
669 for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) {
Duncan P. N. Exon Smith6529ed42015-06-26 22:28:47 +0000670 NoAliasInfo->getOperand(i)->printAsOperand(OS, MST);
Hal Finkel94146652014-07-24 14:25:39 +0000671 if (i != ie-1)
672 OS << ",";
673 }
674 else
675 OS << "<unknown>";
676 OS << ")";
677 }
678
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000679 if (isNonTemporal())
Bill Wendling9f638ab2011-04-29 23:45:22 +0000680 OS << "(nontemporal)";
Justin Lebaradbf09e2016-09-11 01:38:58 +0000681 if (isDereferenceable())
682 OS << "(dereferenceable)";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +0000683 if (isInvariant())
Matt Arsenault572c29a2015-06-26 19:00:11 +0000684 OS << "(invariant)";
Dan Gohmanc0353bf2009-09-23 01:33:16 +0000685}
686
Dan Gohmanaedb4a62008-07-07 20:32:02 +0000687//===----------------------------------------------------------------------===//
Chris Lattner60055892007-12-30 21:56:09 +0000688// MachineInstr Implementation
689//===----------------------------------------------------------------------===//
690
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000691void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000692 if (MCID->ImplicitDefs)
Craig Toppere5e035a32015-12-05 07:13:35 +0000693 for (const MCPhysReg *ImpDefs = MCID->getImplicitDefs(); *ImpDefs;
694 ++ImpDefs)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000695 addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000696 if (MCID->ImplicitUses)
Craig Toppere5e035a32015-12-05 07:13:35 +0000697 for (const MCPhysReg *ImpUses = MCID->getImplicitUses(); *ImpUses;
698 ++ImpUses)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000699 addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true));
Evan Cheng77af6ac2006-11-13 23:34:06 +0000700}
701
Bob Wilson406f2702010-04-09 04:34:03 +0000702/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
703/// implicit operands. It reserves space for the number of operands specified by
Evan Cheng6cc775f2011-06-28 19:10:37 +0000704/// the MCInstrDesc.
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000705MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid,
Benjamin Kramera9591b52015-02-07 12:28:15 +0000706 DebugLoc dl, bool NoImp)
707 : MCID(&tid), Parent(nullptr), Operands(nullptr), NumOperands(0), Flags(0),
708 AsmPrinterFlags(0), NumMemRefs(0), MemRefs(nullptr),
Tim Northover0f140c72016-09-09 11:46:34 +0000709 debugLoc(std::move(dl)) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000710 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
711
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000712 // Reserve space for the expected number of operands.
713 if (unsigned NumOps = MCID->getNumOperands() +
714 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) {
715 CapOperands = OperandCapacity::get(NumOps);
716 Operands = MF.allocateOperandArray(CapOperands);
717 }
718
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000719 if (!NoImp)
Jakob Stoklund Olesenac4210e2012-12-20 22:53:58 +0000720 addImplicitDefUseOperands(MF);
Dale Johannesen4e04ef32009-01-27 23:20:29 +0000721}
722
Misha Brukmanb47ab7a2004-07-09 14:45:17 +0000723/// MachineInstr ctor - Copies MachineInstr arg exactly
724///
Evan Chenga7a20c42008-07-19 00:37:25 +0000725MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Quentin Colombet98551112016-02-11 18:22:37 +0000726 : MCID(&MI.getDesc()), Parent(nullptr), Operands(nullptr), NumOperands(0),
727 Flags(0), AsmPrinterFlags(0), NumMemRefs(MI.NumMemRefs),
Tim Northover0f140c72016-09-09 11:46:34 +0000728 MemRefs(MI.MemRefs), debugLoc(MI.getDebugLoc()) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +0000729 assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor");
730
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000731 CapOperands = OperandCapacity::get(MI.getNumOperands());
732 Operands = MF.allocateOperandArray(CapOperands);
Tanya Lattner9953d862004-05-23 20:58:02 +0000733
Jakob Stoklund Olesendc5285f2013-01-05 05:05:51 +0000734 // Copy operands.
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000735 for (const MachineOperand &MO : MI.operands())
736 addOperand(MF, MO);
Tanya Lattnerbcee21b2004-05-24 03:14:18 +0000737
Jakob Stoklund Olesena33f5042012-12-18 21:36:05 +0000738 // Copy all the sensible flags.
739 setFlags(MI.Flags);
Alkis Evlogimenos14f3fe82004-02-16 07:17:43 +0000740}
741
Chris Lattner961e7422008-01-01 01:12:31 +0000742/// getRegInfo - If this instruction is embedded into a MachineFunction,
743/// return the MachineRegisterInfo object for the current function, otherwise
744/// return null.
745MachineRegisterInfo *MachineInstr::getRegInfo() {
746 if (MachineBasicBlock *MBB = getParent())
Dan Gohmanf188fa42008-07-08 23:59:09 +0000747 return &MBB->getParent()->getRegInfo();
Craig Topperc0196b12014-04-14 00:51:57 +0000748 return nullptr;
Chris Lattner961e7422008-01-01 01:12:31 +0000749}
750
751/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
752/// this instruction from their respective use lists. This requires that the
753/// operands already be on their use lists.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000754void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000755 for (MachineOperand &MO : operands())
756 if (MO.isReg())
757 MRI.removeRegOperandFromUseList(&MO);
Chris Lattner961e7422008-01-01 01:12:31 +0000758}
759
760/// AddRegOperandsToUseLists - Add all of the register operands in
761/// this instruction from their respective use lists. This requires that the
762/// operands not be on their use lists yet.
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000763void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +0000764 for (MachineOperand &MO : operands())
765 if (MO.isReg())
766 MRI.addRegOperandToUseList(&MO);
Chris Lattner961e7422008-01-01 01:12:31 +0000767}
768
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000769void MachineInstr::addOperand(const MachineOperand &Op) {
770 MachineBasicBlock *MBB = getParent();
771 assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs");
772 MachineFunction *MF = MBB->getParent();
773 assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs");
774 addOperand(*MF, Op);
775}
776
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000777/// Move NumOps MachineOperands from Src to Dst, with support for overlapping
778/// ranges. If MRI is non-null also update use-def chains.
779static void moveOperands(MachineOperand *Dst, MachineOperand *Src,
780 unsigned NumOps, MachineRegisterInfo *MRI) {
781 if (MRI)
782 return MRI->moveOperands(Dst, Src, NumOps);
783
JF Bastiena874d1a2016-03-26 18:20:02 +0000784 // MachineOperand is a trivially copyable type so we can just use memmove.
Benjamin Kramer5c0e64f2015-02-21 16:22:48 +0000785 std::memmove(Dst, Src, NumOps * sizeof(MachineOperand));
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000786}
787
Chris Lattner961e7422008-01-01 01:12:31 +0000788/// addOperand - Add the specified operand to the instruction. If it is an
789/// implicit operand, it is added to the end of the operand list. If it is
790/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000791/// (before the first implicit operand).
Jakob Stoklund Olesen2455b5852012-12-20 22:54:05 +0000792void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) {
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000793 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohman9356d8f2008-12-09 22:45:08 +0000794
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000795 // Check if we're adding one of our existing operands.
796 if (&Op >= Operands && &Op < Operands + NumOperands) {
797 // This is unusual: MI->addOperand(MI->getOperand(i)).
798 // If adding Op requires reallocating or moving existing operands around,
799 // the Op reference could go stale. Support it by copying Op.
800 MachineOperand CopyOp(Op);
801 return addOperand(MF, CopyOp);
802 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000803
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000804 // Find the insert location for the new operand. Implicit registers go at
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000805 // the end, everything else goes before the implicit regs.
806 //
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000807 // FIXME: Allow mixed explicit and implicit operands on inline asm.
808 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
809 // implicit-defs, but they must not be moved around. See the FIXME in
810 // InstrEmitter.cpp.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000811 unsigned OpNo = getNumOperands();
812 bool isImpReg = Op.isReg() && Op.isImplicit();
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000813 if (!isImpReg && !isInlineAsm()) {
814 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
815 --OpNo;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000816 assert(!Operands[OpNo].isTied() && "Cannot move tied operands");
Chris Lattner961e7422008-01-01 01:12:31 +0000817 }
818 }
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000819
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000820#ifndef NDEBUG
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000821 bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata;
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000822 // OpNo now points as the desired insertion point. Unless this is a variadic
823 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesenc300ef02012-07-04 23:53:23 +0000824 // RegMask operands go between the explicit and implicit operands.
825 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
Pekka Jaaskelaineneb08e2e2013-10-15 14:18:10 +0000826 OpNo < MCID->getNumOperands() || isMetaDataOp) &&
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +0000827 "Trying to add an operand to a machine instr that is already done!");
Pekka Jaaskelaineneb4a6e72013-10-15 14:40:46 +0000828#endif
Chris Lattner961e7422008-01-01 01:12:31 +0000829
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000830 MachineRegisterInfo *MRI = getRegInfo();
Chris Lattner961e7422008-01-01 01:12:31 +0000831
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000832 // Determine if the Operands array needs to be reallocated.
833 // Save the old capacity and operand array.
834 OperandCapacity OldCap = CapOperands;
835 MachineOperand *OldOperands = Operands;
836 if (!OldOperands || OldCap.getSize() == getNumOperands()) {
837 CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1);
838 Operands = MF.allocateOperandArray(CapOperands);
839 // Move the operands before the insertion point.
840 if (OpNo)
841 moveOperands(Operands, OldOperands, OpNo, MRI);
842 }
Chris Lattner961e7422008-01-01 01:12:31 +0000843
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000844 // Move the operands following the insertion point.
845 if (OpNo != NumOperands)
846 moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo,
847 MRI);
848 ++NumOperands;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000849
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000850 // Deallocate the old operand array.
851 if (OldOperands != Operands && OldOperands)
852 MF.deallocateOperandArray(OldCap, OldOperands);
853
854 // Copy Op into place. It still needs to be inserted into the MRI use lists.
855 MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op);
856 NewMO->ParentMI = this;
857
858 // When adding a register operand, tell MRI about it.
859 if (NewMO->isReg()) {
Jakob Stoklund Olesenc4102d42012-08-09 22:49:37 +0000860 // Ensure isOnRegUseList() returns false, regardless of Op's status.
Craig Topperc0196b12014-04-14 00:51:57 +0000861 NewMO->Contents.Reg.Prev = nullptr;
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000862 // Ignore existing ties. This is not a property that can be copied.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000863 NewMO->TiedTo = 0;
864 // Add the new operand to MRI, but only for instructions in an MBB.
865 if (MRI)
866 MRI->addRegOperandToUseList(NewMO);
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000867 // The MCID operand information isn't accurate until we start adding
868 // explicit operands. The implicit operands are added first, then the
869 // explicits are inserted before them.
870 if (!isImpReg) {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000871 // Tie uses to defs as indicated in MCInstrDesc.
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000872 if (NewMO->isUse()) {
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000873 int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +0000874 if (DefIdx != -1)
875 tieOperands(DefIdx, OpNo);
Jakob Stoklund Olesene56c60c2012-08-28 18:34:41 +0000876 }
Jakob Stoklund Olesen0eecbbe2012-08-30 14:39:06 +0000877 // If the register operand is flagged as early, mark the operand as such.
878 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000879 NewMO->setIsEarlyClobber(true);
Chris Lattner961e7422008-01-01 01:12:31 +0000880 }
Chris Lattner961e7422008-01-01 01:12:31 +0000881 }
882}
883
884/// RemoveOperand - Erase an operand from an instruction, leaving it with one
885/// fewer operand than it started with.
886///
887void MachineInstr::RemoveOperand(unsigned OpNo) {
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000888 assert(OpNo < getNumOperands() && "Invalid operand number");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +0000889 untieRegOperand(OpNo);
Jim Grosbachdee9e8a2011-08-24 16:44:17 +0000890
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000891#ifndef NDEBUG
892 // Moving tied operands would break the ties.
Jakob Stoklund Olesenb0894832012-12-22 17:13:06 +0000893 for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i)
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +0000894 if (Operands[i].isReg())
895 assert(!Operands[i].isTied() && "Cannot move tied operands");
896#endif
897
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000898 MachineRegisterInfo *MRI = getRegInfo();
899 if (MRI && Operands[OpNo].isReg())
900 MRI->removeRegOperandFromUseList(Operands + OpNo);
Chris Lattner961e7422008-01-01 01:12:31 +0000901
Jakob Stoklund Olesen1bfeecb2013-01-05 05:00:09 +0000902 // Don't call the MachineOperand destructor. A lot of this code depends on
903 // MachineOperand having a trivial destructor anyway, and adding a call here
904 // wouldn't make it 'destructor-correct'.
905
906 if (unsigned N = NumOperands - 1 - OpNo)
907 moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI);
908 --NumOperands;
Chris Lattner961e7422008-01-01 01:12:31 +0000909}
910
Dan Gohman48b185d2009-09-25 20:36:54 +0000911/// addMemOperand - Add a MachineMemOperand to the machine instruction.
912/// This function should be used only occasionally. The setMemRefs function
913/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman3b460302008-07-07 23:14:23 +0000914void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohman48b185d2009-09-25 20:36:54 +0000915 MachineMemOperand *MO) {
916 mmo_iterator OldMemRefs = MemRefs;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000917 unsigned OldNumMemRefs = NumMemRefs;
Dan Gohman3b460302008-07-07 23:14:23 +0000918
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000919 unsigned NewNum = NumMemRefs + 1;
Dan Gohman48b185d2009-09-25 20:36:54 +0000920 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman3b460302008-07-07 23:14:23 +0000921
Benjamin Kramerd03878b2012-03-16 16:39:27 +0000922 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohman48b185d2009-09-25 20:36:54 +0000923 NewMemRefs[NewNum - 1] = MO;
Jakob Stoklund Olesen5adc4a12013-01-07 23:21:41 +0000924 setMemRefs(NewMemRefs, NewMemRefs + NewNum);
Dan Gohman48b185d2009-09-25 20:36:54 +0000925}
Chris Lattner961e7422008-01-01 01:12:31 +0000926
Philip Reames5eb90a72016-01-06 19:33:12 +0000927/// Check to see if the MMOs pointed to by the two MemRefs arrays are
Junmo Park820e3922016-02-26 02:07:36 +0000928/// identical.
Philip Reames5eb90a72016-01-06 19:33:12 +0000929static bool hasIdenticalMMOs(const MachineInstr &MI1, const MachineInstr &MI2) {
930 auto I1 = MI1.memoperands_begin(), E1 = MI1.memoperands_end();
931 auto I2 = MI2.memoperands_begin(), E2 = MI2.memoperands_end();
932 if ((E1 - I1) != (E2 - I2))
933 return false;
934 for (; I1 != E1; ++I1, ++I2) {
935 if (**I1 != **I2)
936 return false;
937 }
938 return true;
939}
940
Philip Reamesc86ed002016-01-06 04:39:03 +0000941std::pair<MachineInstr::mmo_iterator, unsigned>
942MachineInstr::mergeMemRefsWith(const MachineInstr& Other) {
Philip Reames5eb90a72016-01-06 19:33:12 +0000943
944 // If either of the incoming memrefs are empty, we must be conservative and
945 // treat this as if we've exhausted our space for memrefs and dropped them.
946 if (memoperands_empty() || Other.memoperands_empty())
947 return std::make_pair(nullptr, 0);
948
949 // If both instructions have identical memrefs, we don't need to merge them.
950 // Since many instructions have a single memref, and we tend to merge things
951 // like pairs of loads from the same location, this catches a large number of
952 // cases in practice.
953 if (hasIdenticalMMOs(*this, Other))
954 return std::make_pair(MemRefs, NumMemRefs);
Junmo Park820e3922016-02-26 02:07:36 +0000955
Philip Reamesc86ed002016-01-06 04:39:03 +0000956 // TODO: consider uniquing elements within the operand lists to reduce
957 // space usage and fall back to conservative information less often.
Philip Reames5eb90a72016-01-06 19:33:12 +0000958 size_t CombinedNumMemRefs = NumMemRefs + Other.NumMemRefs;
959
960 // If we don't have enough room to store this many memrefs, be conservative
961 // and drop them. Otherwise, we'd fail asserts when trying to add them to
962 // the new instruction.
963 if (CombinedNumMemRefs != uint8_t(CombinedNumMemRefs))
964 return std::make_pair(nullptr, 0);
Philip Reamesc86ed002016-01-06 04:39:03 +0000965
966 MachineFunction *MF = getParent()->getParent();
967 mmo_iterator MemBegin = MF->allocateMemRefsArray(CombinedNumMemRefs);
968 mmo_iterator MemEnd = std::copy(memoperands_begin(), memoperands_end(),
969 MemBegin);
970 MemEnd = std::copy(Other.memoperands_begin(), Other.memoperands_end(),
971 MemEnd);
Philip Reames2d2fc4a2016-01-06 05:53:09 +0000972 assert(MemEnd - MemBegin == (ptrdiff_t)CombinedNumMemRefs &&
973 "missing memrefs");
Junmo Park820e3922016-02-26 02:07:36 +0000974
Philip Reamesc86ed002016-01-06 04:39:03 +0000975 return std::make_pair(MemBegin, CombinedNumMemRefs);
976}
977
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000978bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Jakob Stoklund Olesenf0615c72013-01-10 18:42:44 +0000979 assert(!isBundledWithPred() && "Must be called on bundle header");
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000980 for (MachineBasicBlock::const_instr_iterator MII = getIterator();; ++MII) {
Benjamin Kramer97f889f2012-03-17 17:03:45 +0000981 if (MII->getDesc().getFlags() & Mask) {
Evan Chengcdf89fd2011-12-08 19:23:10 +0000982 if (Type == AnyInBundle)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000983 return true;
984 } else {
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000985 if (Type == AllInBundle && !MII->isBundle())
Evan Cheng7f8e5632011-12-07 07:15:52 +0000986 return false;
987 }
Jakob Stoklund Olesen55a7be22013-01-10 01:29:42 +0000988 // This was the last instruction in the bundle.
989 if (!MII->isBundledWithSucc())
990 return Type == AllInBundle;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000991 }
Evan Cheng2a81dd42011-12-06 22:12:01 +0000992}
993
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000994bool MachineInstr::isIdenticalTo(const MachineInstr &Other,
Evan Chenge9c46c22010-03-03 01:44:33 +0000995 MICheckType Check) const {
Evan Cheng0f260e12010-03-03 21:54:14 +0000996 // If opcodes or number of operands are not the same then the two
997 // instructions are obviously not identical.
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +0000998 if (Other.getOpcode() != getOpcode() ||
999 Other.getNumOperands() != getNumOperands())
Evan Cheng0f260e12010-03-03 21:54:14 +00001000 return false;
1001
Evan Cheng7fae11b2011-12-14 02:11:42 +00001002 if (isBundle()) {
Bjorn Petterssonb29a15e2016-12-19 11:20:57 +00001003 // We have passed the test above that both instructions have the same
1004 // opcode, so we know that both instructions are bundles here. Let's compare
1005 // MIs inside the bundle.
1006 assert(Other.isBundle() && "Expected that both instructions are bundles.");
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001007 MachineBasicBlock::const_instr_iterator I1 = getIterator();
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001008 MachineBasicBlock::const_instr_iterator I2 = Other.getIterator();
Bjorn Petterssonb29a15e2016-12-19 11:20:57 +00001009 // Loop until we analysed the last intruction inside at least one of the
1010 // bundles.
1011 while (I1->isBundledWithSucc() && I2->isBundledWithSucc()) {
1012 ++I1;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001013 ++I2;
Bjorn Petterssonb29a15e2016-12-19 11:20:57 +00001014 if (!I1->isIdenticalTo(*I2, Check))
Evan Cheng7fae11b2011-12-14 02:11:42 +00001015 return false;
1016 }
Bjorn Petterssonb29a15e2016-12-19 11:20:57 +00001017 // If we've reached the end of just one of the two bundles, but not both,
1018 // the instructions are not identical.
1019 if (I1->isBundledWithSucc() || I2->isBundledWithSucc())
1020 return false;
Evan Cheng7fae11b2011-12-14 02:11:42 +00001021 }
1022
Evan Cheng0f260e12010-03-03 21:54:14 +00001023 // Check operands to make sure they match.
1024 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1025 const MachineOperand &MO = getOperand(i);
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001026 const MachineOperand &OMO = Other.getOperand(i);
Evan Chengcfdf3392011-05-12 00:56:58 +00001027 if (!MO.isReg()) {
1028 if (!MO.isIdenticalTo(OMO))
1029 return false;
1030 continue;
1031 }
1032
Evan Cheng0f260e12010-03-03 21:54:14 +00001033 // Clients may or may not want to ignore defs when testing for equality.
1034 // For example, machine CSE pass only cares about finding common
1035 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcfdf3392011-05-12 00:56:58 +00001036 if (MO.isDef()) {
Evan Cheng0f260e12010-03-03 21:54:14 +00001037 if (Check == IgnoreDefs)
1038 continue;
Evan Chengcfdf3392011-05-12 00:56:58 +00001039 else if (Check == IgnoreVRegDefs) {
1040 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
1041 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
1042 if (MO.getReg() != OMO.getReg())
1043 return false;
1044 } else {
1045 if (!MO.isIdenticalTo(OMO))
Evan Cheng0f260e12010-03-03 21:54:14 +00001046 return false;
Evan Chengcfdf3392011-05-12 00:56:58 +00001047 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
1048 return false;
1049 }
1050 } else {
1051 if (!MO.isIdenticalTo(OMO))
1052 return false;
1053 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
1054 return false;
1055 }
Evan Cheng0f260e12010-03-03 21:54:14 +00001056 }
Devang Patelbf8cc602011-07-07 17:45:33 +00001057 // If DebugLoc does not match then two dbg.values are not identical.
1058 if (isDebugValue())
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001059 if (getDebugLoc() && Other.getDebugLoc() &&
1060 getDebugLoc() != Other.getDebugLoc())
Devang Patelbf8cc602011-07-07 17:45:33 +00001061 return false;
Evan Cheng0f260e12010-03-03 21:54:14 +00001062 return true;
Evan Chenge9c46c22010-03-03 01:44:33 +00001063}
1064
Chris Lattnerbec79b42006-04-17 21:35:41 +00001065MachineInstr *MachineInstr::removeFromParent() {
1066 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001067 return getParent()->remove(this);
Chris Lattnerbec79b42006-04-17 21:35:41 +00001068}
1069
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001070MachineInstr *MachineInstr::removeFromBundle() {
1071 assert(getParent() && "Not embedded in a basic block!");
1072 return getParent()->remove_instr(this);
1073}
Chris Lattnerbec79b42006-04-17 21:35:41 +00001074
Dan Gohman3b460302008-07-07 23:14:23 +00001075void MachineInstr::eraseFromParent() {
1076 assert(getParent() && "Not embedded in a basic block!");
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001077 getParent()->erase(this);
Dan Gohman3b460302008-07-07 23:14:23 +00001078}
1079
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +00001080void MachineInstr::eraseFromParentAndMarkDBGValuesForRemoval() {
1081 assert(getParent() && "Not embedded in a basic block!");
1082 MachineBasicBlock *MBB = getParent();
1083 MachineFunction *MF = MBB->getParent();
1084 assert(MF && "Not embedded in a function!");
1085
1086 MachineInstr *MI = (MachineInstr *)this;
1087 MachineRegisterInfo &MRI = MF->getRegInfo();
1088
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001089 for (const MachineOperand &MO : MI->operands()) {
Gerolf Hoflehnercaa8bfd2014-08-13 21:15:23 +00001090 if (!MO.isReg() || !MO.isDef())
1091 continue;
1092 unsigned Reg = MO.getReg();
1093 if (!TargetRegisterInfo::isVirtualRegister(Reg))
1094 continue;
1095 MRI.markUsesInDebugValueAsUndef(Reg);
1096 }
1097 MI->eraseFromParent();
1098}
1099
Jakob Stoklund Olesenccfb5fb2012-12-17 23:55:38 +00001100void MachineInstr::eraseFromBundle() {
1101 assert(getParent() && "Not embedded in a basic block!");
1102 getParent()->erase_instr(this);
1103}
Dan Gohman3b460302008-07-07 23:14:23 +00001104
Evan Cheng4d728b02007-05-15 01:26:09 +00001105/// getNumExplicitOperands - Returns the number of non-implicit operands.
1106///
1107unsigned MachineInstr::getNumExplicitOperands() const {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001108 unsigned NumOperands = MCID->getNumOperands();
1109 if (!MCID->isVariadic())
Evan Cheng4d728b02007-05-15 01:26:09 +00001110 return NumOperands;
1111
Dan Gohman37608532009-04-15 17:59:11 +00001112 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
1113 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001114 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng4d728b02007-05-15 01:26:09 +00001115 NumOperands++;
1116 }
1117 return NumOperands;
1118}
1119
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001120void MachineInstr::bundleWithPred() {
1121 assert(!isBundledWithPred() && "MI is already bundled with its predecessor");
1122 setFlag(BundledPred);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001123 MachineBasicBlock::instr_iterator Pred = getIterator();
1124 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001125 assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001126 Pred->setFlag(BundledSucc);
1127}
1128
1129void MachineInstr::bundleWithSucc() {
1130 assert(!isBundledWithSucc() && "MI is already bundled with its successor");
1131 setFlag(BundledSucc);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001132 MachineBasicBlock::instr_iterator Succ = getIterator();
1133 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001134 assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001135 Succ->setFlag(BundledPred);
1136}
1137
1138void MachineInstr::unbundleFromPred() {
1139 assert(isBundledWithPred() && "MI isn't bundled with its predecessor");
1140 clearFlag(BundledPred);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001141 MachineBasicBlock::instr_iterator Pred = getIterator();
1142 --Pred;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001143 assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001144 Pred->clearFlag(BundledSucc);
1145}
1146
1147void MachineInstr::unbundleFromSucc() {
1148 assert(isBundledWithSucc() && "MI isn't bundled with its successor");
1149 clearFlag(BundledSucc);
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001150 MachineBasicBlock::instr_iterator Succ = getIterator();
1151 ++Succ;
Jakob Stoklund Olesen00f6c772012-12-18 23:00:28 +00001152 assert(Succ->isBundledWithPred() && "Inconsistent bundle flags");
Jakob Stoklund Olesenfead62d2012-12-07 04:23:29 +00001153 Succ->clearFlag(BundledPred);
1154}
1155
Evan Cheng6eb516d2011-01-07 23:50:32 +00001156bool MachineInstr::isStackAligningInlineAsm() const {
1157 if (isInlineAsm()) {
1158 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1159 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1160 return true;
1161 }
1162 return false;
1163}
Chris Lattner33f5af02006-10-20 22:39:59 +00001164
Chad Rosier994f4042012-09-05 21:00:58 +00001165InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const {
1166 assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!");
1167 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
Chad Rosiere53314f2012-09-05 22:40:13 +00001168 return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0);
Chad Rosier994f4042012-09-05 21:00:58 +00001169}
1170
Jakob Stoklund Olesen1e737162011-10-12 23:37:33 +00001171int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
1172 unsigned *GroupNo) const {
1173 assert(isInlineAsm() && "Expected an inline asm instruction");
1174 assert(OpIdx < getNumOperands() && "OpIdx out of range");
1175
1176 // Ignore queries about the initial operands.
1177 if (OpIdx < InlineAsm::MIOp_FirstOperand)
1178 return -1;
1179
1180 unsigned Group = 0;
1181 unsigned NumOps;
1182 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1183 i += NumOps) {
1184 const MachineOperand &FlagMO = getOperand(i);
1185 // If we reach the implicit register operands, stop looking.
1186 if (!FlagMO.isImm())
1187 return -1;
1188 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1189 if (i + NumOps > OpIdx) {
1190 if (GroupNo)
1191 *GroupNo = Group;
1192 return i;
1193 }
1194 ++Group;
1195 }
1196 return -1;
1197}
1198
Reid Kleckner28865802016-04-14 18:29:59 +00001199const DILocalVariable *MachineInstr::getDebugVariable() const {
1200 assert(isDebugValue() && "not a DBG_VALUE");
1201 return cast<DILocalVariable>(getOperand(2).getMetadata());
1202}
1203
1204const DIExpression *MachineInstr::getDebugExpression() const {
1205 assert(isDebugValue() && "not a DBG_VALUE");
1206 return cast<DIExpression>(getOperand(3).getMetadata());
1207}
1208
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001209const TargetRegisterClass*
1210MachineInstr::getRegClassConstraint(unsigned OpIdx,
1211 const TargetInstrInfo *TII,
1212 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001213 assert(getParent() && "Can't have an MBB reference here!");
1214 assert(getParent()->getParent() && "Can't have an MF reference here!");
1215 const MachineFunction &MF = *getParent()->getParent();
1216
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001217 // Most opcodes have fixed constraints in their MCInstrDesc.
1218 if (!isInlineAsm())
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001219 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001220
1221 if (!getOperand(OpIdx).isReg())
Craig Topperc0196b12014-04-14 00:51:57 +00001222 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001223
1224 // For tied uses on inline asm, get the constraint from the def.
1225 unsigned DefIdx;
1226 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
1227 OpIdx = DefIdx;
1228
1229 // Inline asm stores register class constraints in the flag word.
1230 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
1231 if (FlagIdx < 0)
Craig Topperc0196b12014-04-14 00:51:57 +00001232 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001233
1234 unsigned Flag = getOperand(FlagIdx).getImm();
1235 unsigned RCID;
Simon Dardisd32a2d32016-07-18 13:17:31 +00001236 if ((InlineAsm::getKind(Flag) == InlineAsm::Kind_RegUse ||
1237 InlineAsm::getKind(Flag) == InlineAsm::Kind_RegDef ||
1238 InlineAsm::getKind(Flag) == InlineAsm::Kind_RegDefEarlyClobber) &&
1239 InlineAsm::hasRegClassConstraint(Flag, RCID))
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001240 return TRI->getRegClass(RCID);
1241
1242 // Assume that all registers in a memory operand are pointers.
1243 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001244 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001245
Craig Topperc0196b12014-04-14 00:51:57 +00001246 return nullptr;
Jakob Stoklund Olesen35b362f2011-10-12 23:37:36 +00001247}
1248
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001249const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg(
1250 unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII,
1251 const TargetRegisterInfo *TRI, bool ExploreBundle) const {
1252 // Check every operands inside the bundle if we have
1253 // been asked to.
1254 if (ExploreBundle)
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001255 for (ConstMIBundleOperands OpndIt(*this); OpndIt.isValid() && CurRC;
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001256 ++OpndIt)
1257 CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl(
1258 OpndIt.getOperandNo(), Reg, CurRC, TII, TRI);
1259 else
1260 // Otherwise, just check the current operands.
Matthias Braune41e1462015-05-29 02:56:46 +00001261 for (unsigned i = 0, e = NumOperands; i < e && CurRC; ++i)
1262 CurRC = getRegClassConstraintEffectForVRegImpl(i, Reg, CurRC, TII, TRI);
Quentin Colombet1fb3362a2014-01-02 22:47:22 +00001263 return CurRC;
1264}
1265
1266const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl(
1267 unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC,
1268 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1269 assert(CurRC && "Invalid initial register class");
1270 // Check if Reg is constrained by some of its use/def from MI.
1271 const MachineOperand &MO = getOperand(OpIdx);
1272 if (!MO.isReg() || MO.getReg() != Reg)
1273 return CurRC;
1274 // If yes, accumulate the constraints through the operand.
1275 return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI);
1276}
1277
1278const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect(
1279 unsigned OpIdx, const TargetRegisterClass *CurRC,
1280 const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const {
1281 const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI);
1282 const MachineOperand &MO = getOperand(OpIdx);
1283 assert(MO.isReg() &&
1284 "Cannot get register constraints for non-register operand");
1285 assert(CurRC && "Invalid initial register class");
1286 if (unsigned SubIdx = MO.getSubReg()) {
1287 if (OpRC)
1288 CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx);
1289 else
1290 CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx);
1291 } else if (OpRC)
1292 CurRC = TRI->getCommonSubClass(CurRC, OpRC);
1293 return CurRC;
1294}
1295
Jakob Stoklund Olesen68d752b2013-01-09 18:28:16 +00001296/// Return the number of instructions inside the MI bundle, not counting the
1297/// header instruction.
Evan Cheng7fae11b2011-12-14 02:11:42 +00001298unsigned MachineInstr::getBundleSize() const {
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +00001299 MachineBasicBlock::const_instr_iterator I = getIterator();
Evan Cheng7fae11b2011-12-14 02:11:42 +00001300 unsigned Size = 0;
Richard Trieu7a083812016-02-18 22:09:30 +00001301 while (I->isBundledWithSucc()) {
1302 ++Size;
1303 ++I;
1304 }
Evan Cheng7fae11b2011-12-14 02:11:42 +00001305 return Size;
1306}
1307
Nicolai Haehnleb0c97482016-04-22 04:04:08 +00001308/// Returns true if the MachineInstr has an implicit-use operand of exactly
1309/// the given register (not considering sub/super-registers).
1310bool MachineInstr::hasRegisterImplicitUseOperand(unsigned Reg) const {
1311 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1312 const MachineOperand &MO = getOperand(i);
1313 if (MO.isReg() && MO.isUse() && MO.isImplicit() && MO.getReg() == Reg)
1314 return true;
1315 }
1316 return false;
1317}
1318
Evan Cheng910c8082007-04-26 19:00:32 +00001319/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbach9632c142009-09-17 17:57:26 +00001320/// the specific register or -1 if it is not found. It further tightens
Evan Cheng9965aeb2007-02-23 01:04:26 +00001321/// the search criteria to a use that kills the register if isKill is true.
Fraser Cormack48d9fdc2016-10-11 09:09:21 +00001322int MachineInstr::findRegisterUseOperandIdx(
1323 unsigned Reg, bool isKill, const TargetRegisterInfo *TRI) const {
Evan Cheng75c21942006-12-06 08:27:42 +00001324 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng5983bdb2007-05-29 18:35:22 +00001325 const MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001326 if (!MO.isReg() || !MO.isUse())
Evan Cheng63254462008-03-05 00:59:57 +00001327 continue;
1328 unsigned MOReg = MO.getReg();
1329 if (!MOReg)
1330 continue;
Fraser Cormack48d9fdc2016-10-11 09:09:21 +00001331 if (MOReg == Reg || (TRI && TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1332 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1333 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng9965aeb2007-02-23 01:04:26 +00001334 if (!isKill || MO.isKill())
Evan Chengec3ac312007-03-26 22:37:45 +00001335 return i;
Evan Cheng75c21942006-12-06 08:27:42 +00001336 }
Evan Chengec3ac312007-03-26 22:37:45 +00001337 return -1;
Evan Cheng75c21942006-12-06 08:27:42 +00001338}
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001339
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001340/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1341/// indicating if this instruction reads or writes Reg. This also considers
1342/// partial defines.
1343std::pair<bool,bool>
1344MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1345 SmallVectorImpl<unsigned> *Ops) const {
1346 bool PartDef = false; // Partial redefine.
1347 bool FullDef = false; // Full define.
1348 bool Use = false;
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001349
1350 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1351 const MachineOperand &MO = getOperand(i);
1352 if (!MO.isReg() || MO.getReg() != Reg)
1353 continue;
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001354 if (Ops)
1355 Ops->push_back(i);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001356 if (MO.isUse())
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001357 Use |= !MO.isUndef();
Jakob Stoklund Olesen9eb77bf2011-08-19 00:30:17 +00001358 else if (MO.getSubReg() && !MO.isUndef())
1359 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001360 PartDef = true;
1361 else
1362 FullDef = true;
1363 }
Jakob Stoklund Olesen7d7f6042010-05-21 20:02:01 +00001364 // A partial redefine uses Reg unless there is also a full define.
1365 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen5d4c1342010-05-19 20:36:22 +00001366}
1367
Evan Cheng63254462008-03-05 00:59:57 +00001368/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman72a0bc12008-05-06 00:20:10 +00001369/// the specified register or -1 if it is not found. If isDead is true, defs
1370/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1371/// also checks if there is a def of a super-register.
Evan Cheng38584512010-05-21 20:53:24 +00001372int
1373MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1374 const TargetRegisterInfo *TRI) const {
1375 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengf7ed82d2007-02-19 21:49:54 +00001376 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng63254462008-03-05 00:59:57 +00001377 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesene7d3f442012-02-14 23:49:37 +00001378 // Accept regmask operands when Overlap is set.
1379 // Ignore them when looking for a specific def operand (Overlap == false).
1380 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1381 return i;
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001382 if (!MO.isReg() || !MO.isDef())
Evan Cheng63254462008-03-05 00:59:57 +00001383 continue;
1384 unsigned MOReg = MO.getReg();
Evan Cheng38584512010-05-21 20:53:24 +00001385 bool Found = (MOReg == Reg);
1386 if (!Found && TRI && isPhys &&
1387 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1388 if (Overlap)
1389 Found = TRI->regsOverlap(MOReg, Reg);
1390 else
1391 Found = TRI->isSubRegister(MOReg, Reg);
1392 }
1393 if (Found && (!isDead || MO.isDead()))
1394 return i;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001395 }
Evan Cheng63254462008-03-05 00:59:57 +00001396 return -1;
Evan Chengf7ed82d2007-02-19 21:49:54 +00001397}
Evan Cheng4d728b02007-05-15 01:26:09 +00001398
Evan Cheng5983bdb2007-05-29 18:35:22 +00001399/// findFirstPredOperandIdx() - Find the index of the first operand in the
1400/// operand list that is used to represent the predicate. It returns -1 if
1401/// none is found.
1402int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbached16ec42011-08-29 22:24:09 +00001403 // Don't call MCID.findFirstPredOperandIdx() because this variant
1404 // is sometimes called on an instruction that's not yet complete, and
1405 // so the number of operands is less than the MCID indicates. In
1406 // particular, the PTX target does this.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001407 const MCInstrDesc &MCID = getDesc();
1408 if (MCID.isPredicable()) {
Evan Cheng4d728b02007-05-15 01:26:09 +00001409 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Cheng6cc775f2011-06-28 19:10:37 +00001410 if (MCID.OpInfo[i].isPredicate())
Evan Cheng5983bdb2007-05-29 18:35:22 +00001411 return i;
Evan Cheng4d728b02007-05-15 01:26:09 +00001412 }
1413
Evan Cheng5983bdb2007-05-29 18:35:22 +00001414 return -1;
Evan Cheng4d728b02007-05-15 01:26:09 +00001415}
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001416
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001417// MachineOperand::TiedTo is 4 bits wide.
1418const unsigned TiedMax = 15;
1419
1420/// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other.
1421///
1422/// Use and def operands can be tied together, indicated by a non-zero TiedTo
1423/// field. TiedTo can have these values:
1424///
1425/// 0: Operand is not tied to anything.
1426/// 1 to TiedMax-1: Tied to getOperand(TiedTo-1).
1427/// TiedMax: Tied to an operand >= TiedMax-1.
1428///
1429/// The tied def must be one of the first TiedMax operands on a normal
1430/// instruction. INLINEASM instructions allow more tied defs.
1431///
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001432void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) {
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001433 MachineOperand &DefMO = getOperand(DefIdx);
1434 MachineOperand &UseMO = getOperand(UseIdx);
1435 assert(DefMO.isDef() && "DefIdx must be a def operand");
1436 assert(UseMO.isUse() && "UseIdx must be a use operand");
1437 assert(!DefMO.isTied() && "Def is already tied to another use");
1438 assert(!UseMO.isTied() && "Use is already tied to another def");
1439
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001440 if (DefIdx < TiedMax)
1441 UseMO.TiedTo = DefIdx + 1;
1442 else {
1443 // Inline asm can use the group descriptors to find tied operands, but on
1444 // normal instruction, the tied def must be within the first TiedMax
1445 // operands.
1446 assert(isInlineAsm() && "DefIdx out of range");
1447 UseMO.TiedTo = TiedMax;
1448 }
1449
1450 // UseIdx can be out of range, we'll search for it in findTiedOperandIdx().
1451 DefMO.TiedTo = std::min(UseIdx + 1, TiedMax);
Jakob Stoklund Olesen5c8eda02012-08-31 20:50:53 +00001452}
1453
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001454/// Given the index of a tied register operand, find the operand it is tied to.
1455/// Defs are tied to uses and vice versa. Returns the index of the tied operand
1456/// which must exist.
1457unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const {
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001458 const MachineOperand &MO = getOperand(OpIdx);
1459 assert(MO.isTied() && "Operand isn't tied");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001460
Jakob Stoklund Olesen0a09da82012-09-04 18:36:28 +00001461 // Normally TiedTo is in range.
1462 if (MO.TiedTo < TiedMax)
1463 return MO.TiedTo - 1;
1464
1465 // Uses on normal instructions can be out of range.
1466 if (!isInlineAsm()) {
1467 // Normal tied defs must be in the 0..TiedMax-1 range.
1468 if (MO.isUse())
1469 return TiedMax - 1;
1470 // MO is a def. Search for the tied use.
1471 for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) {
1472 const MachineOperand &UseMO = getOperand(i);
1473 if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1)
1474 return i;
1475 }
1476 llvm_unreachable("Can't find tied use");
1477 }
1478
1479 // Now deal with inline asm by parsing the operand group descriptor flags.
1480 // Find the beginning of each operand group.
1481 SmallVector<unsigned, 8> GroupIdx;
1482 unsigned OpIdxGroup = ~0u;
1483 unsigned NumOps;
1484 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
1485 i += NumOps) {
1486 const MachineOperand &FlagMO = getOperand(i);
1487 assert(FlagMO.isImm() && "Invalid tied operand on inline asm");
1488 unsigned CurGroup = GroupIdx.size();
1489 GroupIdx.push_back(i);
1490 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
1491 // OpIdx belongs to this operand group.
1492 if (OpIdx > i && OpIdx < i + NumOps)
1493 OpIdxGroup = CurGroup;
1494 unsigned TiedGroup;
1495 if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup))
1496 continue;
1497 // Operands in this group are tied to operands in TiedGroup which must be
1498 // earlier. Find the number of operands between the two groups.
1499 unsigned Delta = i - GroupIdx[TiedGroup];
1500
1501 // OpIdx is a use tied to TiedGroup.
1502 if (OpIdxGroup == CurGroup)
1503 return OpIdx - Delta;
1504
1505 // OpIdx is a def tied to this use group.
1506 if (OpIdxGroup == TiedGroup)
1507 return OpIdx + Delta;
1508 }
1509 llvm_unreachable("Invalid tied operand on inline asm");
Jakob Stoklund Olesen2b166642012-08-29 00:37:58 +00001510}
1511
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001512/// clearKillInfo - Clears kill flags on all operands.
1513///
1514void MachineInstr::clearKillInfo() {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001515 for (MachineOperand &MO : operands()) {
Dan Gohmanc90f51c2010-05-13 20:34:42 +00001516 if (MO.isReg() && MO.isUse())
1517 MO.setIsKill(false);
1518 }
1519}
1520
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001521void MachineInstr::substituteRegister(unsigned FromReg,
1522 unsigned ToReg,
1523 unsigned SubIdx,
1524 const TargetRegisterInfo &RegInfo) {
1525 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1526 if (SubIdx)
1527 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001528 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001529 if (!MO.isReg() || MO.getReg() != FromReg)
1530 continue;
1531 MO.substPhysReg(ToReg, RegInfo);
1532 }
1533 } else {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001534 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesena8ad9772010-06-02 22:47:25 +00001535 if (!MO.isReg() || MO.getReg() != FromReg)
1536 continue;
1537 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1538 }
1539 }
1540}
1541
Evan Cheng7d98a482008-07-03 09:09:37 +00001542/// isSafeToMove - Return true if it is safe to move this instruction. If
1543/// SawStore is set to true, it means that there is a store (or call) between
1544/// the instruction's location and its intended destination.
Matthias Braun07066cc2015-05-19 21:22:20 +00001545bool MachineInstr::isSafeToMove(AliasAnalysis *AA, bool &SawStore) const {
Evan Cheng399e1102008-03-13 00:44:09 +00001546 // Ignore stuff that we obviously can't move.
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001547 //
1548 // Treat volatile loads as stores. This is not strictly necessary for
Jakob Stoklund Olesend92e2bc2012-09-04 18:44:43 +00001549 // volatiles, but it is required for atomic loads. It is not allowed to move
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001550 // a load across an atomic load with Ordering > Monotonic.
1551 if (mayStore() || isCall() ||
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001552 (mayLoad() && hasOrderedMemoryRef())) {
Evan Cheng399e1102008-03-13 00:44:09 +00001553 SawStore = true;
1554 return false;
1555 }
Evan Cheng0638c202011-01-07 21:08:26 +00001556
Rafael Espindolab1f25f12014-03-07 06:08:31 +00001557 if (isPosition() || isDebugValue() || isTerminator() ||
1558 hasUnmodeledSideEffects())
Evan Cheng399e1102008-03-13 00:44:09 +00001559 return false;
1560
1561 // See if this instruction does a load. If so, we have to guarantee that the
1562 // loaded value doesn't change between the load and the its intended
1563 // destination. The check for isInvariantLoad gives the targe the chance to
1564 // classify the load as always returning a constant, e.g. a constant pool
1565 // load.
Justin Lebard98cf002016-09-10 01:03:20 +00001566 if (mayLoad() && !isDereferenceableInvariantLoad(AA))
Evan Cheng399e1102008-03-13 00:44:09 +00001567 // Otherwise, this is a real load. If there is a store between the load and
Jakob Stoklund Olesen813a1092012-08-29 20:48:45 +00001568 // end of block, we can't move it.
1569 return !SawStore;
Dan Gohman7c59ed62008-09-24 00:06:15 +00001570
Evan Cheng399e1102008-03-13 00:44:09 +00001571 return true;
1572}
1573
Eli Friedman93f47e52017-03-09 23:33:36 +00001574bool MachineInstr::mayAlias(AliasAnalysis *AA, MachineInstr &Other,
1575 bool UseTBAA) {
1576 const MachineFunction *MF = getParent()->getParent();
1577 const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo();
1578
1579 // If neither instruction stores to memory, they can't alias in any
1580 // meaningful way, even if they read from the same address.
1581 if (!mayStore() && !Other.mayStore())
1582 return false;
1583
1584 // Let the target decide if memory accesses cannot possibly overlap.
1585 if (TII->areMemAccessesTriviallyDisjoint(*this, Other, AA))
1586 return false;
1587
1588 if (!AA)
1589 return true;
1590
1591 // FIXME: Need to handle multiple memory operands to support all targets.
1592 if (!hasOneMemOperand() || !Other.hasOneMemOperand())
1593 return true;
1594
1595 MachineMemOperand *MMOa = *memoperands_begin();
1596 MachineMemOperand *MMOb = *Other.memoperands_begin();
1597
1598 if (!MMOa->getValue() || !MMOb->getValue())
1599 return true;
1600
1601 // The following interface to AA is fashioned after DAGCombiner::isAlias
1602 // and operates with MachineMemOperand offset with some important
1603 // assumptions:
1604 // - LLVM fundamentally assumes flat address spaces.
1605 // - MachineOperand offset can *only* result from legalization and
1606 // cannot affect queries other than the trivial case of overlap
1607 // checking.
1608 // - These offsets never wrap and never step outside
1609 // of allocated objects.
1610 // - There should never be any negative offsets here.
1611 //
1612 // FIXME: Modify API to hide this math from "user"
1613 // FIXME: Even before we go to AA we can reason locally about some
1614 // memory objects. It can save compile time, and possibly catch some
1615 // corner cases not currently covered.
1616
1617 assert ((MMOa->getOffset() >= 0) && "Negative MachineMemOperand offset");
1618 assert ((MMOb->getOffset() >= 0) && "Negative MachineMemOperand offset");
1619
1620 int64_t MinOffset = std::min(MMOa->getOffset(), MMOb->getOffset());
1621 int64_t Overlapa = MMOa->getSize() + MMOa->getOffset() - MinOffset;
1622 int64_t Overlapb = MMOb->getSize() + MMOb->getOffset() - MinOffset;
1623
1624 AliasResult AAResult =
1625 AA->alias(MemoryLocation(MMOa->getValue(), Overlapa,
1626 UseTBAA ? MMOa->getAAInfo() : AAMDNodes()),
1627 MemoryLocation(MMOb->getValue(), Overlapb,
1628 UseTBAA ? MMOb->getAAInfo() : AAMDNodes()));
1629
1630 return (AAResult != NoAlias);
1631}
1632
Jakob Stoklund Olesencea3e772012-08-29 21:19:21 +00001633/// hasOrderedMemoryRef - Return true if this instruction may have an ordered
1634/// or volatile memory reference, or if the information describing the memory
1635/// reference is not available. Return false if it is known to have no ordered
1636/// memory references.
1637bool MachineInstr::hasOrderedMemoryRef() const {
Dan Gohman7c59ed62008-09-24 00:06:15 +00001638 // An instruction known never to access memory won't have a volatile access.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001639 if (!mayStore() &&
1640 !mayLoad() &&
1641 !isCall() &&
Evan Cheng6eb516d2011-01-07 23:50:32 +00001642 !hasUnmodeledSideEffects())
Dan Gohman7c59ed62008-09-24 00:06:15 +00001643 return false;
1644
1645 // Otherwise, if the instruction has no memory reference information,
1646 // conservatively assume it wasn't preserved.
1647 if (memoperands_empty())
1648 return true;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00001649
Justin Lebardede81e2016-07-13 22:35:19 +00001650 // Check if any of our memory operands are ordered.
1651 return any_of(memoperands(), [](const MachineMemOperand *MMO) {
1652 return !MMO->isUnordered();
1653 });
Dan Gohman7c59ed62008-09-24 00:06:15 +00001654}
1655
Justin Lebard98cf002016-09-10 01:03:20 +00001656/// isDereferenceableInvariantLoad - Return true if this instruction will never
1657/// trap and is loading from a location whose value is invariant across a run of
1658/// this function.
1659bool MachineInstr::isDereferenceableInvariantLoad(AliasAnalysis *AA) const {
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001660 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng7f8e5632011-12-07 07:15:52 +00001661 if (!mayLoad())
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001662 return false;
1663
1664 // If the instruction has lost its memoperands, conservatively assume that
1665 // it may not be an invariant load.
1666 if (memoperands_empty())
1667 return false;
1668
Matthias Braun941a7052016-07-28 18:40:00 +00001669 const MachineFrameInfo &MFI = getParent()->getParent()->getFrameInfo();
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001670
Justin Lebardede81e2016-07-13 22:35:19 +00001671 for (MachineMemOperand *MMO : memoperands()) {
1672 if (MMO->isVolatile()) return false;
1673 if (MMO->isStore()) return false;
Justin Lebaradbf09e2016-09-11 01:38:58 +00001674 if (MMO->isInvariant() && MMO->isDereferenceable())
1675 continue;
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001676
1677 // A load from a constant PseudoSourceValue is invariant.
Justin Lebardede81e2016-07-13 22:35:19 +00001678 if (const PseudoSourceValue *PSV = MMO->getPseudoValue())
Matthias Braun941a7052016-07-28 18:40:00 +00001679 if (PSV->isConstant(&MFI))
Nick Lewyckyaad475b2014-04-15 07:22:52 +00001680 continue;
1681
Justin Lebardede81e2016-07-13 22:35:19 +00001682 if (const Value *V = MMO->getValue()) {
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001683 // If we have an AliasAnalysis, ask it whether the memory is constant.
Chandler Carruthac80dc72015-06-17 07:18:54 +00001684 if (AA &&
1685 AA->pointsToConstantMemory(
Justin Lebardede81e2016-07-13 22:35:19 +00001686 MemoryLocation(V, MMO->getSize(), MMO->getAAInfo())))
Dan Gohmanbe8137b2009-10-07 17:38:06 +00001687 continue;
1688 }
1689
1690 // Otherwise assume conservatively.
1691 return false;
1692 }
1693
1694 // Everything checks out.
1695 return true;
1696}
1697
Evan Cheng71453822009-12-03 02:31:43 +00001698/// isConstantValuePHI - If the specified instruction is a PHI that always
1699/// merges together the same virtual register, return the register, otherwise
1700/// return 0.
1701unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattnerb06015a2010-02-09 19:54:29 +00001702 if (!isPHI())
Evan Cheng71453822009-12-03 02:31:43 +00001703 return 0;
Evan Cheng5c668a22009-12-07 23:10:34 +00001704 assert(getNumOperands() >= 3 &&
1705 "It's illegal to have a PHI without source operands");
Evan Cheng71453822009-12-03 02:31:43 +00001706
1707 unsigned Reg = getOperand(1).getReg();
1708 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1709 if (getOperand(i).getReg() != Reg)
1710 return 0;
1711 return Reg;
1712}
1713
Evan Cheng6eb516d2011-01-07 23:50:32 +00001714bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng7f8e5632011-12-07 07:15:52 +00001715 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Cheng6eb516d2011-01-07 23:50:32 +00001716 return true;
1717 if (isInlineAsm()) {
1718 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1719 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1720 return true;
1721 }
1722
1723 return false;
1724}
1725
Michael Kupersteinbc7f99a2015-08-12 10:14:58 +00001726bool MachineInstr::isLoadFoldBarrier() const {
1727 return mayStore() || isCall() || hasUnmodeledSideEffects();
1728}
1729
Evan Chengb083c472010-04-08 20:02:37 +00001730/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1731///
1732bool MachineInstr::allDefsAreDead() const {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00001733 for (const MachineOperand &MO : operands()) {
Evan Chengb083c472010-04-08 20:02:37 +00001734 if (!MO.isReg() || MO.isUse())
1735 continue;
1736 if (!MO.isDead())
1737 return false;
1738 }
1739 return true;
1740}
1741
Evan Cheng21eedfb2010-10-22 21:49:09 +00001742/// copyImplicitOps - Copy implicit register operands from specified
1743/// instruction to this instruction.
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001744void MachineInstr::copyImplicitOps(MachineFunction &MF,
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001745 const MachineInstr &MI) {
1746 for (unsigned i = MI.getDesc().getNumOperands(), e = MI.getNumOperands();
Evan Cheng21eedfb2010-10-22 21:49:09 +00001747 i != e; ++i) {
Duncan P. N. Exon Smithfd8cc232016-02-27 20:01:33 +00001748 const MachineOperand &MO = MI.getOperand(i);
Lang Hames7c8189c2014-03-17 01:22:54 +00001749 if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask())
Jakob Stoklund Olesen33f5d142012-12-20 22:54:02 +00001750 addOperand(MF, MO);
Evan Cheng21eedfb2010-10-22 21:49:09 +00001751 }
1752}
1753
Manman Ren19f49ac2012-09-11 22:23:19 +00001754#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Matthias Brauna4976c62017-01-29 18:20:42 +00001755LLVM_DUMP_METHOD void MachineInstr::dump() const {
Sebastian Pop77794842016-12-21 01:41:12 +00001756 dbgs() << " ";
Matthias Brauna4976c62017-01-29 18:20:42 +00001757 print(dbgs());
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001758}
Matthias Braun8c209aa2017-01-28 02:02:38 +00001759#endif
Mon P Wangdfcc1ff2008-10-10 01:43:55 +00001760
Ahmed Bougacha43192242017-02-23 19:17:31 +00001761void MachineInstr::print(raw_ostream &OS, bool SkipOpers, bool SkipDebugLoc,
Sebastian Pop77794842016-12-21 01:41:12 +00001762 const TargetInstrInfo *TII) const {
Duncan P. N. Exon Smithc0374522015-06-26 23:18:44 +00001763 const Module *M = nullptr;
1764 if (const MachineBasicBlock *MBB = getParent())
1765 if (const MachineFunction *MF = MBB->getParent())
1766 M = MF->getFunction()->getParent();
1767
1768 ModuleSlotTracker MST(M);
Ahmed Bougacha43192242017-02-23 19:17:31 +00001769 print(OS, MST, SkipOpers, SkipDebugLoc, TII);
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001770}
1771
1772void MachineInstr::print(raw_ostream &OS, ModuleSlotTracker &MST,
Ahmed Bougacha43192242017-02-23 19:17:31 +00001773 bool SkipOpers, bool SkipDebugLoc,
1774 const TargetInstrInfo *TII) const {
Eric Christopher1cdefae2015-02-27 00:11:34 +00001775 // We can be a bit tidier if we know the MachineFunction.
Craig Topperc0196b12014-04-14 00:51:57 +00001776 const MachineFunction *MF = nullptr;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001777 const TargetRegisterInfo *TRI = nullptr;
Craig Topperc0196b12014-04-14 00:51:57 +00001778 const MachineRegisterInfo *MRI = nullptr;
Tim Northover6b3bd612016-07-29 20:32:59 +00001779 const TargetIntrinsicInfo *IntrinsicInfo = nullptr;
1780
Dan Gohman2745d192009-11-09 19:38:45 +00001781 if (const MachineBasicBlock *MBB = getParent()) {
1782 MF = MBB->getParent();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001783 if (MF) {
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001784 MRI = &MF->getRegInfo();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001785 TRI = MF->getSubtarget().getRegisterInfo();
Sebastian Pop77794842016-12-21 01:41:12 +00001786 if (!TII)
1787 TII = MF->getSubtarget().getInstrInfo();
Tim Northover6b3bd612016-07-29 20:32:59 +00001788 IntrinsicInfo = MF->getTarget().getIntrinsicInfo();
Eric Christopher1cdefae2015-02-27 00:11:34 +00001789 }
Dan Gohman2745d192009-11-09 19:38:45 +00001790 }
Dan Gohman34341e62009-10-31 20:19:03 +00001791
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001792 // Save a list of virtual registers.
1793 SmallVector<unsigned, 8> VirtRegs;
1794
Dan Gohman34341e62009-10-31 20:19:03 +00001795 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman2745d192009-11-09 19:38:45 +00001796 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman34341e62009-10-31 20:19:03 +00001797 for (; StartOp < e && getOperand(StartOp).isReg() &&
1798 getOperand(StartOp).isDef() &&
1799 !getOperand(StartOp).isImplicit();
1800 ++StartOp) {
1801 if (StartOp != 0) OS << ", ";
Tim Northover6b3bd612016-07-29 20:32:59 +00001802 getOperand(StartOp).print(OS, MST, TRI, IntrinsicInfo);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001803 unsigned Reg = getOperand(StartOp).getReg();
Quentin Colombet36ce1b02016-02-10 23:43:48 +00001804 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001805 VirtRegs.push_back(Reg);
Tim Northover0f140c72016-09-09 11:46:34 +00001806 LLT Ty = MRI ? MRI->getType(Reg) : LLT{};
1807 if (Ty.isValid())
1808 OS << '(' << Ty << ')';
Quentin Colombet36ce1b02016-02-10 23:43:48 +00001809 }
Chris Lattnerac6e9742002-10-30 01:55:38 +00001810 }
Tanya Lattner23dbc812004-06-25 00:13:11 +00001811
Dan Gohman34341e62009-10-31 20:19:03 +00001812 if (StartOp != 0)
1813 OS << " = ";
1814
1815 // Print the opcode name.
Eric Christopher1cdefae2015-02-27 00:11:34 +00001816 if (TII)
1817 OS << TII->getName(getOpcode());
Benjamin Kramerbf152d52012-02-10 13:18:44 +00001818 else
1819 OS << "UNKNOWN";
Misha Brukman835702a2005-04-21 22:36:52 +00001820
Andrew Trickb36388a2013-01-25 07:45:25 +00001821 if (SkipOpers)
1822 return;
1823
Dan Gohman34341e62009-10-31 20:19:03 +00001824 // Print the rest of the operands.
Dan Gohman2745d192009-11-09 19:38:45 +00001825 bool OmittedAnyCallClobbers = false;
1826 bool FirstOp = true;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001827 unsigned AsmDescOp = ~0u;
1828 unsigned AsmOpCount = 0;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001829
Jakob Stoklund Olesen2318d1e2011-09-29 00:40:51 +00001830 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Cheng6eb516d2011-01-07 23:50:32 +00001831 // Print asm string.
1832 OS << " ";
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001833 getOperand(InlineAsm::MIOp_AsmString).print(OS, MST, TRI);
Evan Cheng6eb516d2011-01-07 23:50:32 +00001834
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001835 // Print HasSideEffects, MayLoad, MayStore, IsAlignStack
Evan Cheng6eb516d2011-01-07 23:50:32 +00001836 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1837 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1838 OS << " [sideeffect]";
Eric Christopher0cb6fd92013-01-11 18:12:39 +00001839 if (ExtraInfo & InlineAsm::Extra_MayLoad)
1840 OS << " [mayload]";
1841 if (ExtraInfo & InlineAsm::Extra_MayStore)
1842 OS << " [maystore]";
Wei Ding0526e7f2016-06-22 18:51:08 +00001843 if (ExtraInfo & InlineAsm::Extra_IsConvergent)
1844 OS << " [isconvergent]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001845 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1846 OS << " [alignstack]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001847 if (getInlineAsmDialect() == InlineAsm::AD_ATT)
Chad Rosier994f4042012-09-05 21:00:58 +00001848 OS << " [attdialect]";
Chad Rosiercbd2a192012-09-05 22:17:43 +00001849 if (getInlineAsmDialect() == InlineAsm::AD_Intel)
Chad Rosier994f4042012-09-05 21:00:58 +00001850 OS << " [inteldialect]";
Evan Cheng6eb516d2011-01-07 23:50:32 +00001851
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001852 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Cheng6eb516d2011-01-07 23:50:32 +00001853 FirstOp = false;
1854 }
1855
Chris Lattnerac6e9742002-10-30 01:55:38 +00001856 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman2745d192009-11-09 19:38:45 +00001857 const MachineOperand &MO = getOperand(i);
1858
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001859 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00001860 VirtRegs.push_back(MO.getReg());
1861
Dan Gohman2745d192009-11-09 19:38:45 +00001862 // Omit call-clobbered registers which aren't used anywhere. This makes
1863 // call instructions much less noisy on targets where calls clobber lots
1864 // of registers. Don't rely on MO.isDead() because we may be called before
1865 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Craig Toppercf0444b2014-11-17 05:50:14 +00001866 if (MRI && isCall() &&
Dan Gohman2745d192009-11-09 19:38:45 +00001867 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1868 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +00001869 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Craig Toppercf0444b2014-11-17 05:50:14 +00001870 if (MRI->use_empty(Reg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001871 bool HasAliasLive = false;
Eric Christopher1cdefae2015-02-27 00:11:34 +00001872 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001873 unsigned AliasReg = *AI;
Craig Toppercf0444b2014-11-17 05:50:14 +00001874 if (!MRI->use_empty(AliasReg)) {
Dan Gohman2745d192009-11-09 19:38:45 +00001875 HasAliasLive = true;
1876 break;
1877 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00001878 }
Dan Gohman2745d192009-11-09 19:38:45 +00001879 if (!HasAliasLive) {
1880 OmittedAnyCallClobbers = true;
1881 continue;
1882 }
1883 }
1884 }
1885 }
1886
1887 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattnerac6e9742002-10-30 01:55:38 +00001888 OS << " ";
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001889 if (i < getDesc().NumOperands) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001890 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1891 if (MCOI.isPredicate())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001892 OS << "pred:";
Evan Cheng6cc775f2011-06-28 19:10:37 +00001893 if (MCOI.isOptionalDef())
Jakob Stoklund Olesene8800b82010-01-19 22:08:34 +00001894 OS << "opt:";
1895 }
Evan Chengd4d1a512010-04-28 20:03:13 +00001896 if (isDebugValue() && MO.isMetadata()) {
1897 // Pretty print DBG_VALUE instructions.
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00001898 auto *DIV = dyn_cast<DILocalVariable>(MO.getMetadata());
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00001899 if (DIV && !DIV->getName().empty())
1900 OS << "!\"" << DIV->getName() << '\"';
Evan Chengd4d1a512010-04-28 20:03:13 +00001901 else
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001902 MO.print(OS, MST, TRI);
Matthias Brauna3743082017-01-09 21:38:10 +00001903 } else if (TRI && (isInsertSubreg() || isRegSequence() ||
1904 (isSubregToReg() && i == 3)) && MO.isImm()) {
Eric Christopher1cdefae2015-02-27 00:11:34 +00001905 OS << TRI->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001906 } else if (i == AsmDescOp && MO.isImm()) {
1907 // Pretty print the inline asm operand descriptor.
1908 OS << '$' << AsmOpCount++;
1909 unsigned Flag = MO.getImm();
1910 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001911 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1912 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1913 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1914 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1915 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1916 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1917 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001918 }
1919
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001920 unsigned RCID = 0;
Simon Dardisd32a2d32016-07-18 13:17:31 +00001921 if (!InlineAsm::isImmKind(Flag) && !InlineAsm::isMemKind(Flag) &&
1922 InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Eric Christopher1cdefae2015-02-27 00:11:34 +00001923 if (TRI) {
1924 OS << ':' << TRI->getRegClassName(TRI->getRegClass(RCID));
Craig Toppercf0444b2014-11-17 05:50:14 +00001925 } else
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001926 OS << ":RC" << RCID;
Nick Lewycky84882252011-10-13 00:54:59 +00001927 }
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001928
Simon Dardisd32a2d32016-07-18 13:17:31 +00001929 if (InlineAsm::isMemKind(Flag)) {
1930 unsigned MCID = InlineAsm::getMemoryConstraintID(Flag);
1931 switch (MCID) {
1932 case InlineAsm::Constraint_es: OS << ":es"; break;
1933 case InlineAsm::Constraint_i: OS << ":i"; break;
1934 case InlineAsm::Constraint_m: OS << ":m"; break;
1935 case InlineAsm::Constraint_o: OS << ":o"; break;
1936 case InlineAsm::Constraint_v: OS << ":v"; break;
1937 case InlineAsm::Constraint_Q: OS << ":Q"; break;
1938 case InlineAsm::Constraint_R: OS << ":R"; break;
1939 case InlineAsm::Constraint_S: OS << ":S"; break;
1940 case InlineAsm::Constraint_T: OS << ":T"; break;
1941 case InlineAsm::Constraint_Um: OS << ":Um"; break;
1942 case InlineAsm::Constraint_Un: OS << ":Un"; break;
1943 case InlineAsm::Constraint_Uq: OS << ":Uq"; break;
1944 case InlineAsm::Constraint_Us: OS << ":Us"; break;
1945 case InlineAsm::Constraint_Ut: OS << ":Ut"; break;
1946 case InlineAsm::Constraint_Uv: OS << ":Uv"; break;
1947 case InlineAsm::Constraint_Uy: OS << ":Uy"; break;
1948 case InlineAsm::Constraint_X: OS << ":X"; break;
1949 case InlineAsm::Constraint_Z: OS << ":Z"; break;
1950 case InlineAsm::Constraint_ZC: OS << ":ZC"; break;
1951 case InlineAsm::Constraint_Zy: OS << ":Zy"; break;
1952 default: OS << ":?"; break;
1953 }
1954 }
1955
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001956 unsigned TiedTo = 0;
1957 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +00001958 OS << " tiedto:$" << TiedTo;
1959
1960 OS << ']';
Jakob Stoklund Olesen6b356b12011-06-27 04:08:29 +00001961
1962 // Compute the index of the next operand descriptor.
1963 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Chengd4d1a512010-04-28 20:03:13 +00001964 } else
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001965 MO.print(OS, MST, TRI);
Dan Gohman2745d192009-11-09 19:38:45 +00001966 }
1967
1968 // Briefly indicate whether any call clobbers were omitted.
1969 if (OmittedAnyCallClobbers) {
Bill Wendlingec030f22009-12-25 13:45:50 +00001970 if (!FirstOp) OS << ",";
Dan Gohman2745d192009-11-09 19:38:45 +00001971 OS << " ...";
Chris Lattner214808f2002-10-30 00:48:05 +00001972 }
Misha Brukman835702a2005-04-21 22:36:52 +00001973
Dan Gohman34341e62009-10-31 20:19:03 +00001974 bool HaveSemi = false;
Michael Kuperstein098cd9f2015-09-16 11:18:25 +00001975 const unsigned PrintableFlags = FrameSetup | FrameDestroy;
Jakob Stoklund Olesen6922e9c2013-01-09 18:35:09 +00001976 if (Flags & PrintableFlags) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001977 if (!HaveSemi) {
1978 OS << ";";
1979 HaveSemi = true;
1980 }
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001981 OS << " flags: ";
1982
1983 if (Flags & FrameSetup)
1984 OS << "FrameSetup";
Michael Kuperstein098cd9f2015-09-16 11:18:25 +00001985
1986 if (Flags & FrameDestroy)
1987 OS << "FrameDestroy";
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00001988 }
1989
Dan Gohman3b460302008-07-07 23:14:23 +00001990 if (!memoperands_empty()) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00001991 if (!HaveSemi) {
1992 OS << ";";
1993 HaveSemi = true;
1994 }
Dan Gohman34341e62009-10-31 20:19:03 +00001995
1996 OS << " mem:";
Dan Gohman48b185d2009-09-25 20:36:54 +00001997 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1998 i != e; ++i) {
Duncan P. N. Exon Smithf48e9822015-06-26 22:06:47 +00001999 (*i)->print(OS, MST);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002000 if (std::next(i) != e)
Dan Gohmanc0353bf2009-09-23 01:33:16 +00002001 OS << " ";
Dan Gohman2d489b52008-02-06 22:27:42 +00002002 }
2003 }
2004
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00002005 // Print the regclass of any virtual registers encountered.
2006 if (MRI && !VirtRegs.empty()) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00002007 if (!HaveSemi) {
2008 OS << ";";
2009 HaveSemi = true;
2010 }
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00002011 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
Quentin Colombet03c41962016-04-07 23:18:11 +00002012 const RegClassOrRegBank &RC = MRI->getRegClassOrRegBank(VirtRegs[i]);
Quentin Colombete1494c32016-02-11 00:19:17 +00002013 if (!RC)
2014 continue;
Quentin Colombet03c41962016-04-07 23:18:11 +00002015 // Generic virtual registers do not have register classes.
2016 if (RC.is<const RegisterBank *>())
2017 OS << " " << RC.get<const RegisterBank *>()->getName();
2018 else
2019 OS << " "
2020 << TRI->getRegClassName(RC.get<const TargetRegisterClass *>());
2021 OS << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00002022 for (unsigned j = i+1; j != VirtRegs.size();) {
Quentin Colombet03c41962016-04-07 23:18:11 +00002023 if (MRI->getRegClassOrRegBank(VirtRegs[j]) != RC) {
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00002024 ++j;
2025 continue;
2026 }
2027 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00002028 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesen0ff2c112010-07-28 18:35:46 +00002029 VirtRegs.erase(VirtRegs.begin()+j);
2030 }
2031 }
2032 }
2033
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00002034 // Print debug location information.
Duncan P. N. Exon Smithc5bd3e02015-04-03 16:23:04 +00002035 if (isDebugValue() && getOperand(e - 2).isMetadata()) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00002036 if (!HaveSemi)
2037 OS << ";";
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00002038 auto *DV = cast<DILocalVariable>(getOperand(e - 2).getMetadata());
Duncan P. N. Exon Smith7348dda2015-04-14 02:22:36 +00002039 OS << " line no:" << DV->getLine();
Duncan P. N. Exon Smith62e0f452015-04-15 22:29:27 +00002040 if (auto *InlinedAt = debugLoc->getInlinedAt()) {
Duncan P. N. Exon Smith9dffcd02015-03-30 19:14:47 +00002041 DebugLoc InlinedAtDL(InlinedAt);
2042 if (InlinedAtDL && MF) {
Devang Pateld61b1d52011-08-04 20:44:26 +00002043 OS << " inlined @[ ";
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00002044 InlinedAtDL.print(OS);
Devang Pateld61b1d52011-08-04 20:44:26 +00002045 OS << " ]";
2046 }
2047 }
Adrian Prantl87b7eb92014-10-01 18:55:02 +00002048 if (isIndirectDebugValue())
2049 OS << " indirect";
Ahmed Bougacha97119d42017-02-23 21:05:29 +00002050 } else if (SkipDebugLoc) {
2051 return;
2052 } else if (debugLoc && MF) {
Yaron Kerenc47c6ac2016-01-02 13:40:36 +00002053 if (!HaveSemi)
2054 OS << ";";
Dan Gohman2e3f1872009-11-23 21:29:08 +00002055 OS << " dbg:";
Eric Christopherb9f00092015-02-26 23:32:17 +00002056 debugLoc.print(OS);
Bill Wendling1a0a3d02009-02-19 21:44:55 +00002057 }
2058
Anton Korobeynikov65cff4142011-03-05 18:43:04 +00002059 OS << '\n';
Chris Lattner214808f2002-10-30 00:48:05 +00002060}
2061
Owen Anderson2a8a4852008-01-24 01:10:07 +00002062bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002063 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00002064 bool AddIfNotFound) {
Evan Cheng6c177732008-04-16 09:41:59 +00002065 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00002066 bool hasAliases = isPhysReg &&
2067 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00002068 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00002069 SmallVector<unsigned,4> DeadOps;
Bill Wendling7921ad02008-03-03 22:14:33 +00002070 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
2071 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenf465f062009-08-04 20:09:25 +00002072 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng6c177732008-04-16 09:41:59 +00002073 continue;
Mandeep Singh Grange5a2f112016-05-10 17:57:27 +00002074
2075 // DEBUG_VALUE nodes do not contribute to code generation and should
2076 // always be ignored. Failure to do so may result in trying to modify
2077 // KILL flags on DEBUG_VALUE nodes.
2078 if (MO.isDebug())
2079 continue;
2080
Evan Cheng6c177732008-04-16 09:41:59 +00002081 unsigned Reg = MO.getReg();
2082 if (!Reg)
2083 continue;
Bill Wendling7921ad02008-03-03 22:14:33 +00002084
Evan Cheng6c177732008-04-16 09:41:59 +00002085 if (Reg == IncomingReg) {
Dan Gohmanc7367b42008-09-03 15:56:16 +00002086 if (!Found) {
2087 if (MO.isKill())
2088 // The register is already marked kill.
2089 return true;
Jakob Stoklund Olesenc59cd9b2009-08-02 19:13:03 +00002090 if (isPhysReg && isRegTiedToDefOperand(i))
2091 // Two-address uses of physregs must not be marked kill.
2092 return true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00002093 MO.setIsKill();
2094 Found = true;
2095 }
2096 } else if (hasAliases && MO.isKill() &&
2097 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00002098 // A super-register kill already exists.
2099 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohmanb2612922008-07-03 01:18:51 +00002100 return true;
2101 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng6c177732008-04-16 09:41:59 +00002102 DeadOps.push_back(i);
Bill Wendling7921ad02008-03-03 22:14:33 +00002103 }
2104 }
2105
Evan Cheng6c177732008-04-16 09:41:59 +00002106 // Trim unneeded kill operands.
2107 while (!DeadOps.empty()) {
2108 unsigned OpIdx = DeadOps.back();
2109 if (getOperand(OpIdx).isImplicit())
2110 RemoveOperand(OpIdx);
2111 else
2112 getOperand(OpIdx).setIsKill(false);
2113 DeadOps.pop_back();
2114 }
2115
Bill Wendling7921ad02008-03-03 22:14:33 +00002116 // If not found, this means an alias of one of the operands is killed. Add a
Owen Anderson2a8a4852008-01-24 01:10:07 +00002117 // new implicit operand if required.
Dan Gohmanc7367b42008-09-03 15:56:16 +00002118 if (!Found && AddIfNotFound) {
Bill Wendling7921ad02008-03-03 22:14:33 +00002119 addOperand(MachineOperand::CreateReg(IncomingReg,
2120 false /*IsDef*/,
2121 true /*IsImp*/,
2122 true /*IsKill*/));
Owen Anderson2a8a4852008-01-24 01:10:07 +00002123 return true;
2124 }
Dan Gohmanc7367b42008-09-03 15:56:16 +00002125 return Found;
Owen Anderson2a8a4852008-01-24 01:10:07 +00002126}
2127
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00002128void MachineInstr::clearRegisterKills(unsigned Reg,
2129 const TargetRegisterInfo *RegInfo) {
2130 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
Craig Topperc0196b12014-04-14 00:51:57 +00002131 RegInfo = nullptr;
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002132 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00002133 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
2134 continue;
2135 unsigned OpReg = MO.getReg();
Matthias Braunaca625a2016-02-24 19:21:48 +00002136 if ((RegInfo && RegInfo->regsOverlap(Reg, OpReg)) || Reg == OpReg)
Jakob Stoklund Olesen8c139a52012-01-26 17:52:15 +00002137 MO.setIsKill(false);
2138 }
2139}
2140
Matthias Braun1965bfa2013-10-10 21:28:38 +00002141bool MachineInstr::addRegisterDead(unsigned Reg,
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002142 const TargetRegisterInfo *RegInfo,
Owen Anderson2a8a4852008-01-24 01:10:07 +00002143 bool AddIfNotFound) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00002144 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +00002145 bool hasAliases = isPhysReg &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00002146 MCRegAliasIterator(Reg, RegInfo, false).isValid();
Dan Gohmanc7367b42008-09-03 15:56:16 +00002147 bool Found = false;
Evan Cheng6c177732008-04-16 09:41:59 +00002148 SmallVector<unsigned,4> DeadOps;
Owen Anderson2a8a4852008-01-24 01:10:07 +00002149 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
2150 MachineOperand &MO = getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +00002151 if (!MO.isReg() || !MO.isDef())
Evan Cheng6c177732008-04-16 09:41:59 +00002152 continue;
Matthias Braun1965bfa2013-10-10 21:28:38 +00002153 unsigned MOReg = MO.getReg();
2154 if (!MOReg)
Dan Gohmanc7367b42008-09-03 15:56:16 +00002155 continue;
2156
Matthias Braun1965bfa2013-10-10 21:28:38 +00002157 if (MOReg == Reg) {
Jakob Stoklund Olesen76ad3de2011-04-05 16:53:50 +00002158 MO.setIsDead();
2159 Found = true;
Dan Gohmanc7367b42008-09-03 15:56:16 +00002160 } else if (hasAliases && MO.isDead() &&
Matthias Braun1965bfa2013-10-10 21:28:38 +00002161 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
Evan Cheng6c177732008-04-16 09:41:59 +00002162 // There exists a super-register that's marked dead.
Matthias Braun1965bfa2013-10-10 21:28:38 +00002163 if (RegInfo->isSuperRegister(Reg, MOReg))
Dan Gohmanb2612922008-07-03 01:18:51 +00002164 return true;
Matthias Braun1965bfa2013-10-10 21:28:38 +00002165 if (RegInfo->isSubRegister(Reg, MOReg))
Evan Cheng6c177732008-04-16 09:41:59 +00002166 DeadOps.push_back(i);
Owen Anderson2a8a4852008-01-24 01:10:07 +00002167 }
2168 }
2169
Evan Cheng6c177732008-04-16 09:41:59 +00002170 // Trim unneeded dead operands.
2171 while (!DeadOps.empty()) {
2172 unsigned OpIdx = DeadOps.back();
2173 if (getOperand(OpIdx).isImplicit())
2174 RemoveOperand(OpIdx);
2175 else
2176 getOperand(OpIdx).setIsDead(false);
2177 DeadOps.pop_back();
2178 }
2179
Dan Gohmanc7367b42008-09-03 15:56:16 +00002180 // If not found, this means an alias of one of the operands is dead. Add a
2181 // new implicit operand if required.
Chris Lattnerfd682802009-06-24 17:54:48 +00002182 if (Found || !AddIfNotFound)
2183 return Found;
Jim Grosbachdee9e8a2011-08-24 16:44:17 +00002184
Matthias Braun1965bfa2013-10-10 21:28:38 +00002185 addOperand(MachineOperand::CreateReg(Reg,
Chris Lattnerfd682802009-06-24 17:54:48 +00002186 true /*IsDef*/,
2187 true /*IsImp*/,
2188 false /*IsKill*/,
2189 true /*IsDead*/));
2190 return true;
Owen Anderson2a8a4852008-01-24 01:10:07 +00002191}
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00002192
Matthias Braun26e7ea62015-02-04 19:35:16 +00002193void MachineInstr::clearRegisterDeads(unsigned Reg) {
2194 for (MachineOperand &MO : operands()) {
2195 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg)
2196 continue;
2197 MO.setIsDead(false);
2198 }
2199}
2200
Matthias Braun2c98d0f2015-11-11 00:41:58 +00002201void MachineInstr::setRegisterDefReadUndef(unsigned Reg, bool IsUndef) {
Matthias Braunc1988f32015-01-21 22:55:13 +00002202 for (MachineOperand &MO : operands()) {
2203 if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg || MO.getSubReg() == 0)
2204 continue;
Matthias Braun2c98d0f2015-11-11 00:41:58 +00002205 MO.setIsUndef(IsUndef);
Matthias Braunc1988f32015-01-21 22:55:13 +00002206 }
2207}
2208
Matthias Braun1965bfa2013-10-10 21:28:38 +00002209void MachineInstr::addRegisterDefined(unsigned Reg,
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00002210 const TargetRegisterInfo *RegInfo) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00002211 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
2212 MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo);
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00002213 if (MO)
2214 return;
2215 } else {
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002216 for (const MachineOperand &MO : operands()) {
Matthias Braun1965bfa2013-10-10 21:28:38 +00002217 if (MO.isReg() && MO.getReg() == Reg && MO.isDef() &&
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00002218 MO.getSubReg() == 0)
2219 return;
2220 }
2221 }
Matthias Braun1965bfa2013-10-10 21:28:38 +00002222 addOperand(MachineOperand::CreateReg(Reg,
Jakob Stoklund Olesen1f380102010-05-21 16:32:16 +00002223 true /*IsDef*/,
2224 true /*IsImp*/));
Jakob Stoklund Olesen77255262010-01-06 00:29:28 +00002225}
Evan Cheng59d27fe2010-03-03 23:37:30 +00002226
Jakob Stoklund Olesen4290be42012-02-03 20:43:39 +00002227void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohman86936502010-06-18 23:28:01 +00002228 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00002229 bool HasRegMask = false;
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002230 for (MachineOperand &MO : operands()) {
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00002231 if (MO.isRegMask()) {
2232 HasRegMask = true;
2233 continue;
2234 }
Dan Gohman86936502010-06-18 23:28:01 +00002235 if (!MO.isReg() || !MO.isDef()) continue;
2236 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenf6507322012-02-03 20:43:35 +00002237 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohman86936502010-06-18 23:28:01 +00002238 // If there are no uses, including partial uses, the def is dead.
David Majnemer0a16c222016-08-11 21:15:00 +00002239 if (none_of(UsedRegs,
2240 [&](unsigned Use) { return TRI.regsOverlap(Use, Reg); }))
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002241 MO.setIsDead();
Dan Gohman86936502010-06-18 23:28:01 +00002242 }
Jakob Stoklund Olesen56fe2ed2012-02-03 21:23:14 +00002243
2244 // This is a call with a register mask operand.
2245 // Mask clobbers are always dead, so add defs for the non-dead defines.
2246 if (HasRegMask)
2247 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
2248 I != E; ++I)
2249 addRegisterDefined(*I, &TRI);
Dan Gohman86936502010-06-18 23:28:01 +00002250}
2251
Evan Cheng59d27fe2010-03-03 23:37:30 +00002252unsigned
2253MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruth962152c2012-03-07 09:39:46 +00002254 // Build up a buffer of hash code components.
Chandler Carruth962152c2012-03-07 09:39:46 +00002255 SmallVector<size_t, 8> HashComponents;
2256 HashComponents.reserve(MI->getNumOperands() + 1);
2257 HashComponents.push_back(MI->getOpcode());
Benjamin Kramer60c5bbf2015-02-21 17:08:08 +00002258 for (const MachineOperand &MO : MI->operands()) {
Chandler Carruth264854f2012-07-05 11:06:22 +00002259 if (MO.isReg() && MO.isDef() &&
2260 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
2261 continue; // Skip virtual register defs.
2262
2263 HashComponents.push_back(hash_value(MO));
Evan Cheng59d27fe2010-03-03 23:37:30 +00002264 }
Chandler Carruth962152c2012-03-07 09:39:46 +00002265 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng59d27fe2010-03-03 23:37:30 +00002266}
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00002267
2268void MachineInstr::emitError(StringRef Msg) const {
2269 // Find the source location cookie.
2270 unsigned LocCookie = 0;
Craig Topperc0196b12014-04-14 00:51:57 +00002271 const MDNode *LocMD = nullptr;
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00002272 for (unsigned i = getNumOperands(); i != 0; --i) {
2273 if (getOperand(i-1).isMetadata() &&
2274 (LocMD = getOperand(i-1).getMetadata()) &&
2275 LocMD->getNumOperands() != 0) {
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00002276 if (const ConstantInt *CI =
2277 mdconst::dyn_extract<ConstantInt>(LocMD->getOperand(0))) {
Jakob Stoklund Olesen25a404e2011-07-02 03:53:34 +00002278 LocCookie = CI->getZExtValue();
2279 break;
2280 }
2281 }
2282 }
2283
2284 if (const MachineBasicBlock *MBB = getParent())
2285 if (const MachineFunction *MF = MBB->getParent())
2286 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
2287 report_fatal_error(Msg);
2288}
Reid Kleckner28865802016-04-14 18:29:59 +00002289
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002290MachineInstrBuilder llvm::BuildMI(MachineFunction &MF, const DebugLoc &DL,
Reid Kleckner28865802016-04-14 18:29:59 +00002291 const MCInstrDesc &MCID, bool IsIndirect,
2292 unsigned Reg, unsigned Offset,
2293 const MDNode *Variable, const MDNode *Expr) {
2294 assert(isa<DILocalVariable>(Variable) && "not a variable");
2295 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
2296 assert(cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(DL) &&
2297 "Expected inlined-at fields to agree");
2298 if (IsIndirect)
2299 return BuildMI(MF, DL, MCID)
2300 .addReg(Reg, RegState::Debug)
2301 .addImm(Offset)
2302 .addMetadata(Variable)
2303 .addMetadata(Expr);
2304 else {
2305 assert(Offset == 0 && "A direct address cannot have an offset.");
2306 return BuildMI(MF, DL, MCID)
2307 .addReg(Reg, RegState::Debug)
2308 .addReg(0U, RegState::Debug)
2309 .addMetadata(Variable)
2310 .addMetadata(Expr);
2311 }
2312}
2313
2314MachineInstrBuilder llvm::BuildMI(MachineBasicBlock &BB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002315 MachineBasicBlock::iterator I,
2316 const DebugLoc &DL, const MCInstrDesc &MCID,
2317 bool IsIndirect, unsigned Reg,
2318 unsigned Offset, const MDNode *Variable,
2319 const MDNode *Expr) {
Reid Kleckner28865802016-04-14 18:29:59 +00002320 assert(isa<DILocalVariable>(Variable) && "not a variable");
2321 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
2322 MachineFunction &MF = *BB.getParent();
2323 MachineInstr *MI =
2324 BuildMI(MF, DL, MCID, IsIndirect, Reg, Offset, Variable, Expr);
2325 BB.insert(I, MI);
2326 return MachineInstrBuilder(MF, MI);
2327}