Chris Lattner | 0cb9dd7 | 2008-01-01 20:36:19 +0000 | [diff] [blame] | 1 | //===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===// |
Misha Brukman | 835702a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // |
John Criswell | 482202a | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | 835702a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // |
John Criswell | 482202a | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Brian Gaeke | e8f7c2f | 2004-02-13 04:39:32 +0000 | [diff] [blame] | 9 | // |
| 10 | // Methods common to all machine instructions. |
| 11 | // |
Chris Lattner | 959a5fb | 2002-08-09 20:08:06 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
Vikram S. Adve | ab9e557 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 13 | |
Chris Lattner | 23fcc08 | 2001-09-07 17:18:30 +0000 | [diff] [blame] | 14 | #include "llvm/CodeGen/MachineInstr.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 15 | #include "llvm/ADT/FoldingSet.h" |
| 16 | #include "llvm/ADT/Hashing.h" |
| 17 | #include "llvm/Analysis/AliasAnalysis.h" |
Evan Cheng | e9c46c2 | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | 63f41ab | 2004-02-19 16:17:08 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFunction.h" |
Reid Kleckner | 2886580 | 2016-04-14 18:29:59 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineMemOperand.h" |
Jakob Stoklund Olesen | 25a404e | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 25 | #include "llvm/IR/Constants.h" |
Chandler Carruth | 9a4c9e5 | 2014-03-06 00:46:21 +0000 | [diff] [blame] | 26 | #include "llvm/IR/DebugInfo.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 27 | #include "llvm/IR/Function.h" |
| 28 | #include "llvm/IR/InlineAsm.h" |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 29 | #include "llvm/IR/Intrinsics.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 30 | #include "llvm/IR/LLVMContext.h" |
| 31 | #include "llvm/IR/Metadata.h" |
| 32 | #include "llvm/IR/Module.h" |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 33 | #include "llvm/IR/ModuleSlotTracker.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 34 | #include "llvm/IR/Type.h" |
| 35 | #include "llvm/IR/Value.h" |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 36 | #include "llvm/MC/MCInstrDesc.h" |
Chris Lattner | 6c604e3 | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 37 | #include "llvm/MC/MCSymbol.h" |
Daniel Sanders | 1e97a0b | 2015-08-19 12:03:04 +0000 | [diff] [blame] | 38 | #include "llvm/Support/CommandLine.h" |
David Greene | 29388d6 | 2010-01-04 23:48:20 +0000 | [diff] [blame] | 39 | #include "llvm/Support/Debug.h" |
Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 40 | #include "llvm/Support/ErrorHandling.h" |
Dan Gohman | aedb4a6 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 41 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | a078d83 | 2008-08-24 20:37:32 +0000 | [diff] [blame] | 42 | #include "llvm/Support/raw_ostream.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 43 | #include "llvm/Target/TargetInstrInfo.h" |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 44 | #include "llvm/Target/TargetIntrinsicInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 45 | #include "llvm/Target/TargetMachine.h" |
| 46 | #include "llvm/Target/TargetRegisterInfo.h" |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 47 | #include "llvm/Target/TargetSubtargetInfo.h" |
Chris Lattner | 43df6c2 | 2004-02-23 18:38:20 +0000 | [diff] [blame] | 48 | using namespace llvm; |
Brian Gaeke | 960707c | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 49 | |
Daniel Sanders | 1e97a0b | 2015-08-19 12:03:04 +0000 | [diff] [blame] | 50 | static cl::opt<bool> PrintWholeRegMask( |
| 51 | "print-whole-regmask", |
| 52 | cl::desc("Print the full contents of regmask operands in IR dumps"), |
| 53 | cl::init(true), cl::Hidden); |
| 54 | |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 55 | //===----------------------------------------------------------------------===// |
| 56 | // MachineOperand Implementation |
| 57 | //===----------------------------------------------------------------------===// |
| 58 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 59 | void MachineOperand::setReg(unsigned Reg) { |
| 60 | if (getReg() == Reg) return; // No change. |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 61 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 62 | // Otherwise, we have to change the register. If this operand is embedded |
| 63 | // into a machine function, we need to update the old and new register's |
| 64 | // use/def lists. |
| 65 | if (MachineInstr *MI = getParent()) |
| 66 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 67 | if (MachineFunction *MF = MBB->getParent()) { |
Jakob Stoklund Olesen | c4102d4 | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 68 | MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 69 | MRI.removeRegOperandFromUseList(this); |
Jakob Stoklund Olesen | a494169 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 70 | SmallContents.RegNo = Reg; |
Jakob Stoklund Olesen | c4102d4 | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 71 | MRI.addRegOperandToUseList(this); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 72 | return; |
| 73 | } |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 74 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 75 | // Otherwise, just change the register, no problem. :) |
Jakob Stoklund Olesen | a494169 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 76 | SmallContents.RegNo = Reg; |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 77 | } |
| 78 | |
Jakob Stoklund Olesen | 64824ea | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 79 | void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx, |
| 80 | const TargetRegisterInfo &TRI) { |
| 81 | assert(TargetRegisterInfo::isVirtualRegister(Reg)); |
| 82 | if (SubIdx && getSubReg()) |
| 83 | SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg()); |
| 84 | setReg(Reg); |
Jakob Stoklund Olesen | 7b0ac86 | 2010-06-01 22:39:25 +0000 | [diff] [blame] | 85 | if (SubIdx) |
| 86 | setSubReg(SubIdx); |
Jakob Stoklund Olesen | 64824ea | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 87 | } |
| 88 | |
| 89 | void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) { |
| 90 | assert(TargetRegisterInfo::isPhysicalRegister(Reg)); |
| 91 | if (getSubReg()) { |
| 92 | Reg = TRI.getSubReg(Reg, getSubReg()); |
Jakob Stoklund Olesen | 89bd2ae | 2011-05-08 19:21:08 +0000 | [diff] [blame] | 93 | // Note that getSubReg() may return 0 if the sub-register doesn't exist. |
| 94 | // That won't happen in legal code. |
Jakob Stoklund Olesen | 64824ea | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 95 | setSubReg(0); |
Krzysztof Parzyszek | 673b347 | 2016-08-22 14:50:12 +0000 | [diff] [blame] | 96 | if (isDef()) |
| 97 | setIsUndef(false); |
Jakob Stoklund Olesen | 64824ea | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 98 | } |
| 99 | setReg(Reg); |
| 100 | } |
| 101 | |
Jakob Stoklund Olesen | ae7b971 | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 102 | /// Change a def to a use, or a use to a def. |
| 103 | void MachineOperand::setIsDef(bool Val) { |
| 104 | assert(isReg() && "Wrong MachineOperand accessor"); |
| 105 | assert((!Val || !isDebug()) && "Marking a debug operation as def"); |
| 106 | if (IsDef == Val) |
| 107 | return; |
| 108 | // MRI may keep uses and defs in different list positions. |
| 109 | if (MachineInstr *MI = getParent()) |
| 110 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 111 | if (MachineFunction *MF = MBB->getParent()) { |
| 112 | MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 113 | MRI.removeRegOperandFromUseList(this); |
| 114 | IsDef = Val; |
| 115 | MRI.addRegOperandToUseList(this); |
| 116 | return; |
| 117 | } |
| 118 | IsDef = Val; |
| 119 | } |
| 120 | |
Matt Arsenault | 93ffe58 | 2014-09-28 19:24:59 +0000 | [diff] [blame] | 121 | // If this operand is currently a register operand, and if this is in a |
| 122 | // function, deregister the operand from the register's use/def list. |
| 123 | void MachineOperand::removeRegFromUses() { |
| 124 | if (!isReg() || !isOnRegUseList()) |
| 125 | return; |
| 126 | |
| 127 | if (MachineInstr *MI = getParent()) { |
| 128 | if (MachineBasicBlock *MBB = MI->getParent()) { |
| 129 | if (MachineFunction *MF = MBB->getParent()) |
| 130 | MF->getRegInfo().removeRegOperandFromUseList(this); |
| 131 | } |
| 132 | } |
| 133 | } |
| 134 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 135 | /// ChangeToImmediate - Replace this operand with a new immediate operand of |
| 136 | /// the specified value. If an operand is known to be an immediate already, |
| 137 | /// the setImm method should be used. |
| 138 | void MachineOperand::ChangeToImmediate(int64_t ImmVal) { |
Jakob Stoklund Olesen | 2b16664 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 139 | assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm"); |
Matt Arsenault | 93ffe58 | 2014-09-28 19:24:59 +0000 | [diff] [blame] | 140 | |
| 141 | removeRegFromUses(); |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 142 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 143 | OpKind = MO_Immediate; |
| 144 | Contents.ImmVal = ImmVal; |
| 145 | } |
| 146 | |
Matt Arsenault | 93ffe58 | 2014-09-28 19:24:59 +0000 | [diff] [blame] | 147 | void MachineOperand::ChangeToFPImmediate(const ConstantFP *FPImm) { |
| 148 | assert((!isReg() || !isTied()) && "Cannot change a tied operand into an imm"); |
| 149 | |
| 150 | removeRegFromUses(); |
| 151 | |
| 152 | OpKind = MO_FPImmediate; |
| 153 | Contents.CFP = FPImm; |
| 154 | } |
| 155 | |
Matt Arsenault | 633dba4 | 2015-05-06 17:05:54 +0000 | [diff] [blame] | 156 | void MachineOperand::ChangeToES(const char *SymName, unsigned char TargetFlags) { |
| 157 | assert((!isReg() || !isTied()) && |
| 158 | "Cannot change a tied operand into an external symbol"); |
| 159 | |
| 160 | removeRegFromUses(); |
| 161 | |
| 162 | OpKind = MO_ExternalSymbol; |
| 163 | Contents.OffsetedInfo.Val.SymbolName = SymName; |
| 164 | setOffset(0); // Offset is always 0. |
| 165 | setTargetFlags(TargetFlags); |
| 166 | } |
| 167 | |
| 168 | void MachineOperand::ChangeToMCSymbol(MCSymbol *Sym) { |
| 169 | assert((!isReg() || !isTied()) && |
| 170 | "Cannot change a tied operand into an MCSymbol"); |
| 171 | |
| 172 | removeRegFromUses(); |
| 173 | |
| 174 | OpKind = MO_MCSymbol; |
| 175 | Contents.Sym = Sym; |
| 176 | } |
| 177 | |
Matt Arsenault | 25dba30 | 2016-09-13 19:03:12 +0000 | [diff] [blame] | 178 | void MachineOperand::ChangeToFrameIndex(int Idx) { |
| 179 | assert((!isReg() || !isTied()) && |
| 180 | "Cannot change a tied operand into a FrameIndex"); |
| 181 | |
| 182 | removeRegFromUses(); |
| 183 | |
| 184 | OpKind = MO_FrameIndex; |
| 185 | setIndex(Idx); |
| 186 | } |
| 187 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 188 | /// ChangeToRegister - Replace this operand with a new register operand of |
| 189 | /// the specified value. If an operand is known to be an register already, |
| 190 | /// the setReg method should be used. |
| 191 | void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp, |
Dale Johannesen | d40d42c | 2010-02-10 00:41:49 +0000 | [diff] [blame] | 192 | bool isKill, bool isDead, bool isUndef, |
| 193 | bool isDebug) { |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 194 | MachineRegisterInfo *RegInfo = nullptr; |
Jakob Stoklund Olesen | ae7b971 | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 195 | if (MachineInstr *MI = getParent()) |
| 196 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 197 | if (MachineFunction *MF = MBB->getParent()) |
| 198 | RegInfo = &MF->getRegInfo(); |
| 199 | // If this operand is already a register operand, remove it from the |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 200 | // register's use/def lists. |
Jakob Stoklund Olesen | 2b16664 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 201 | bool WasReg = isReg(); |
| 202 | if (RegInfo && WasReg) |
Jakob Stoklund Olesen | ae7b971 | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 203 | RegInfo->removeRegOperandFromUseList(this); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 204 | |
Jakob Stoklund Olesen | ae7b971 | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 205 | // Change this to a register and set the reg#. |
| 206 | OpKind = MO_Register; |
| 207 | SmallContents.RegNo = Reg; |
Jakob Stoklund Olesen | a1b246d | 2013-01-07 23:21:44 +0000 | [diff] [blame] | 208 | SubReg_TargetFlags = 0; |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 209 | IsDef = isDef; |
| 210 | IsImp = isImp; |
| 211 | IsKill = isKill; |
| 212 | IsDead = isDead; |
Evan Cheng | 0dc101b | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 213 | IsUndef = isUndef; |
Jakob Stoklund Olesen | b0d91ab | 2011-12-07 00:22:07 +0000 | [diff] [blame] | 214 | IsInternalRead = false; |
Dale Johannesen | c0d712d | 2008-09-14 01:44:36 +0000 | [diff] [blame] | 215 | IsEarlyClobber = false; |
Dale Johannesen | d40d42c | 2010-02-10 00:41:49 +0000 | [diff] [blame] | 216 | IsDebug = isDebug; |
Jakob Stoklund Olesen | ae7b971 | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 217 | // Ensure isOnRegUseList() returns false. |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 218 | Contents.Reg.Prev = nullptr; |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 219 | // Preserve the tie when the operand was already a register. |
Jakob Stoklund Olesen | 2b16664 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 220 | if (!WasReg) |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 221 | TiedTo = 0; |
Jakob Stoklund Olesen | ae7b971 | 2012-08-10 00:21:26 +0000 | [diff] [blame] | 222 | |
| 223 | // If this operand is embedded in a function, add the operand to the |
| 224 | // register's use/def list. |
| 225 | if (RegInfo) |
| 226 | RegInfo->addRegOperandToUseList(this); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 227 | } |
| 228 | |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 229 | /// isIdenticalTo - Return true if this operand is identical to the specified |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 230 | /// operand. Note that this should stay in sync with the hash_value overload |
| 231 | /// below. |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 232 | bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const { |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 233 | if (getType() != Other.getType() || |
| 234 | getTargetFlags() != Other.getTargetFlags()) |
| 235 | return false; |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 236 | |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 237 | switch (getType()) { |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 238 | case MachineOperand::MO_Register: |
| 239 | return getReg() == Other.getReg() && isDef() == Other.isDef() && |
| 240 | getSubReg() == Other.getSubReg(); |
| 241 | case MachineOperand::MO_Immediate: |
| 242 | return getImm() == Other.getImm(); |
Cameron Zwarich | 7da0f9a | 2011-07-01 23:45:21 +0000 | [diff] [blame] | 243 | case MachineOperand::MO_CImmediate: |
| 244 | return getCImm() == Other.getCImm(); |
Nate Begeman | 26b76b6 | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 245 | case MachineOperand::MO_FPImmediate: |
| 246 | return getFPImm() == Other.getFPImm(); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 247 | case MachineOperand::MO_MachineBasicBlock: |
| 248 | return getMBB() == Other.getMBB(); |
| 249 | case MachineOperand::MO_FrameIndex: |
Chris Lattner | a5bb370 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 250 | return getIndex() == Other.getIndex(); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 251 | case MachineOperand::MO_ConstantPoolIndex: |
Jakob Stoklund Olesen | 84689b0 | 2012-08-07 18:56:39 +0000 | [diff] [blame] | 252 | case MachineOperand::MO_TargetIndex: |
Chris Lattner | a5bb370 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 253 | return getIndex() == Other.getIndex() && getOffset() == Other.getOffset(); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 254 | case MachineOperand::MO_JumpTableIndex: |
Chris Lattner | a5bb370 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 255 | return getIndex() == Other.getIndex(); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 256 | case MachineOperand::MO_GlobalAddress: |
| 257 | return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset(); |
| 258 | case MachineOperand::MO_ExternalSymbol: |
| 259 | return !strcmp(getSymbolName(), Other.getSymbolName()) && |
| 260 | getOffset() == Other.getOffset(); |
Dan Gohman | 6c93880 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 261 | case MachineOperand::MO_BlockAddress: |
Michael Liao | abb87d4 | 2012-09-12 21:43:09 +0000 | [diff] [blame] | 262 | return getBlockAddress() == Other.getBlockAddress() && |
| 263 | getOffset() == Other.getOffset(); |
Juergen Ributzka | e829475 | 2013-12-14 06:53:06 +0000 | [diff] [blame] | 264 | case MachineOperand::MO_RegisterMask: |
| 265 | case MachineOperand::MO_RegisterLiveOut: |
Jakob Stoklund Olesen | 374ed32 | 2012-01-16 19:22:00 +0000 | [diff] [blame] | 266 | return getRegMask() == Other.getRegMask(); |
Chris Lattner | 6c604e3 | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 267 | case MachineOperand::MO_MCSymbol: |
| 268 | return getMCSymbol() == Other.getMCSymbol(); |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 269 | case MachineOperand::MO_CFIIndex: |
| 270 | return getCFIIndex() == Other.getCFIIndex(); |
Chris Lattner | f839ee0 | 2010-04-07 18:03:19 +0000 | [diff] [blame] | 271 | case MachineOperand::MO_Metadata: |
| 272 | return getMetadata() == Other.getMetadata(); |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 273 | case MachineOperand::MO_IntrinsicID: |
| 274 | return getIntrinsicID() == Other.getIntrinsicID(); |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 275 | case MachineOperand::MO_Predicate: |
| 276 | return getPredicate() == Other.getPredicate(); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 277 | } |
Chandler Carruth | f3e8502 | 2012-01-10 18:08:01 +0000 | [diff] [blame] | 278 | llvm_unreachable("Invalid machine operand type"); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 279 | } |
| 280 | |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 281 | // Note: this must stay exactly in sync with isIdenticalTo above. |
| 282 | hash_code llvm::hash_value(const MachineOperand &MO) { |
| 283 | switch (MO.getType()) { |
| 284 | case MachineOperand::MO_Register: |
Jakob Stoklund Olesen | dba99d0 | 2012-08-28 18:05:48 +0000 | [diff] [blame] | 285 | // Register operands don't have target flags. |
| 286 | return hash_combine(MO.getType(), MO.getReg(), MO.getSubReg(), MO.isDef()); |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 287 | case MachineOperand::MO_Immediate: |
| 288 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getImm()); |
| 289 | case MachineOperand::MO_CImmediate: |
| 290 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCImm()); |
| 291 | case MachineOperand::MO_FPImmediate: |
| 292 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getFPImm()); |
| 293 | case MachineOperand::MO_MachineBasicBlock: |
| 294 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMBB()); |
| 295 | case MachineOperand::MO_FrameIndex: |
| 296 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); |
| 297 | case MachineOperand::MO_ConstantPoolIndex: |
Jakob Stoklund Olesen | 84689b0 | 2012-08-07 18:56:39 +0000 | [diff] [blame] | 298 | case MachineOperand::MO_TargetIndex: |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 299 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex(), |
| 300 | MO.getOffset()); |
| 301 | case MachineOperand::MO_JumpTableIndex: |
| 302 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIndex()); |
| 303 | case MachineOperand::MO_ExternalSymbol: |
| 304 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getOffset(), |
| 305 | MO.getSymbolName()); |
| 306 | case MachineOperand::MO_GlobalAddress: |
| 307 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getGlobal(), |
| 308 | MO.getOffset()); |
| 309 | case MachineOperand::MO_BlockAddress: |
| 310 | return hash_combine(MO.getType(), MO.getTargetFlags(), |
Michael Liao | abb87d4 | 2012-09-12 21:43:09 +0000 | [diff] [blame] | 311 | MO.getBlockAddress(), MO.getOffset()); |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 312 | case MachineOperand::MO_RegisterMask: |
Juergen Ributzka | e829475 | 2013-12-14 06:53:06 +0000 | [diff] [blame] | 313 | case MachineOperand::MO_RegisterLiveOut: |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 314 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getRegMask()); |
| 315 | case MachineOperand::MO_Metadata: |
| 316 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMetadata()); |
| 317 | case MachineOperand::MO_MCSymbol: |
| 318 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getMCSymbol()); |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 319 | case MachineOperand::MO_CFIIndex: |
| 320 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getCFIIndex()); |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 321 | case MachineOperand::MO_IntrinsicID: |
| 322 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getIntrinsicID()); |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 323 | case MachineOperand::MO_Predicate: |
| 324 | return hash_combine(MO.getType(), MO.getTargetFlags(), MO.getPredicate()); |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 325 | } |
| 326 | llvm_unreachable("Invalid machine operand type"); |
| 327 | } |
| 328 | |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 329 | void MachineOperand::print(raw_ostream &OS, const TargetRegisterInfo *TRI, |
| 330 | const TargetIntrinsicInfo *IntrinsicInfo) const { |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 331 | ModuleSlotTracker DummyMST(nullptr); |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 332 | print(OS, DummyMST, TRI, IntrinsicInfo); |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 333 | } |
| 334 | |
| 335 | void MachineOperand::print(raw_ostream &OS, ModuleSlotTracker &MST, |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 336 | const TargetRegisterInfo *TRI, |
| 337 | const TargetIntrinsicInfo *IntrinsicInfo) const { |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 338 | switch (getType()) { |
| 339 | case MachineOperand::MO_Register: |
Jakob Stoklund Olesen | 1331a15 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 340 | OS << PrintReg(getReg(), TRI, getSubReg()); |
Dan Gohman | 0ab1144 | 2008-12-18 21:51:27 +0000 | [diff] [blame] | 341 | |
Evan Cheng | 0dc101b | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 342 | if (isDef() || isKill() || isDead() || isImplicit() || isUndef() || |
Jakob Stoklund Olesen | e56c60c | 2012-08-28 18:34:41 +0000 | [diff] [blame] | 343 | isInternalRead() || isEarlyClobber() || isTied()) { |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 344 | OS << '<'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 345 | bool NeedComma = false; |
Evan Cheng | 70b1fa5 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 346 | if (isDef()) { |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 347 | if (NeedComma) OS << ','; |
Dale Johannesen | 1f3ab86 | 2008-09-12 17:49:03 +0000 | [diff] [blame] | 348 | if (isEarlyClobber()) |
| 349 | OS << "earlyclobber,"; |
Evan Cheng | 70b1fa5 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 350 | if (isImplicit()) |
| 351 | OS << "imp-"; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 352 | OS << "def"; |
| 353 | NeedComma = true; |
Jakob Stoklund Olesen | 7111a63 | 2012-04-20 21:45:33 +0000 | [diff] [blame] | 354 | // <def,read-undef> only makes sense when getSubReg() is set. |
| 355 | // Don't clutter the output otherwise. |
| 356 | if (isUndef() && getSubReg()) |
| 357 | OS << ",read-undef"; |
Evan Cheng | f781bd8 | 2009-10-21 07:56:02 +0000 | [diff] [blame] | 358 | } else if (isImplicit()) { |
Craig Topper | 9a9d58a | 2015-05-16 05:42:08 +0000 | [diff] [blame] | 359 | OS << "imp-use"; |
| 360 | NeedComma = true; |
Evan Cheng | f781bd8 | 2009-10-21 07:56:02 +0000 | [diff] [blame] | 361 | } |
Evan Cheng | 70b1fa5 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 362 | |
Jakob Stoklund Olesen | e56c60c | 2012-08-28 18:34:41 +0000 | [diff] [blame] | 363 | if (isKill()) { |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 364 | if (NeedComma) OS << ','; |
Jakob Stoklund Olesen | e56c60c | 2012-08-28 18:34:41 +0000 | [diff] [blame] | 365 | OS << "kill"; |
| 366 | NeedComma = true; |
| 367 | } |
| 368 | if (isDead()) { |
| 369 | if (NeedComma) OS << ','; |
| 370 | OS << "dead"; |
| 371 | NeedComma = true; |
| 372 | } |
| 373 | if (isUndef() && isUse()) { |
| 374 | if (NeedComma) OS << ','; |
| 375 | OS << "undef"; |
| 376 | NeedComma = true; |
| 377 | } |
| 378 | if (isInternalRead()) { |
| 379 | if (NeedComma) OS << ','; |
| 380 | OS << "internal"; |
| 381 | NeedComma = true; |
| 382 | } |
| 383 | if (isTied()) { |
| 384 | if (NeedComma) OS << ','; |
| 385 | OS << "tied"; |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 386 | if (TiedTo != 15) |
| 387 | OS << unsigned(TiedTo - 1); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 388 | } |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 389 | OS << '>'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 390 | } |
| 391 | break; |
| 392 | case MachineOperand::MO_Immediate: |
| 393 | OS << getImm(); |
| 394 | break; |
Devang Patel | f071d72 | 2011-06-24 20:46:11 +0000 | [diff] [blame] | 395 | case MachineOperand::MO_CImmediate: |
| 396 | getCImm()->getValue().print(OS, false); |
| 397 | break; |
Nate Begeman | 26b76b6 | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 398 | case MachineOperand::MO_FPImmediate: |
Matt Arsenault | 5923973 | 2016-02-05 00:50:18 +0000 | [diff] [blame] | 399 | if (getFPImm()->getType()->isFloatTy()) { |
Nate Begeman | 26b76b6 | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 400 | OS << getFPImm()->getValueAPF().convertToFloat(); |
Matt Arsenault | 5923973 | 2016-02-05 00:50:18 +0000 | [diff] [blame] | 401 | } else if (getFPImm()->getType()->isHalfTy()) { |
| 402 | APFloat APF = getFPImm()->getValueAPF(); |
| 403 | bool Unused; |
Stephan Bergmann | 17c7f70 | 2016-12-14 11:57:17 +0000 | [diff] [blame] | 404 | APF.convert(APFloat::IEEEsingle(), APFloat::rmNearestTiesToEven, &Unused); |
Matt Arsenault | 5923973 | 2016-02-05 00:50:18 +0000 | [diff] [blame] | 405 | OS << "half " << APF.convertToFloat(); |
| 406 | } else { |
Nate Begeman | 26b76b6 | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 407 | OS << getFPImm()->getValueAPF().convertToDouble(); |
Matt Arsenault | 5923973 | 2016-02-05 00:50:18 +0000 | [diff] [blame] | 408 | } |
Nate Begeman | 26b76b6 | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 409 | break; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 410 | case MachineOperand::MO_MachineBasicBlock: |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 411 | OS << "<BB#" << getMBB()->getNumber() << ">"; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 412 | break; |
| 413 | case MachineOperand::MO_FrameIndex: |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 414 | OS << "<fi#" << getIndex() << '>'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 415 | break; |
| 416 | case MachineOperand::MO_ConstantPoolIndex: |
Chris Lattner | a5bb370 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 417 | OS << "<cp#" << getIndex(); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 418 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 419 | OS << '>'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 420 | break; |
Jakob Stoklund Olesen | 84689b0 | 2012-08-07 18:56:39 +0000 | [diff] [blame] | 421 | case MachineOperand::MO_TargetIndex: |
| 422 | OS << "<ti#" << getIndex(); |
| 423 | if (getOffset()) OS << "+" << getOffset(); |
| 424 | OS << '>'; |
| 425 | break; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 426 | case MachineOperand::MO_JumpTableIndex: |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 427 | OS << "<jt#" << getIndex() << '>'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 428 | break; |
| 429 | case MachineOperand::MO_GlobalAddress: |
Dan Gohman | 0080ee2 | 2009-11-06 18:03:10 +0000 | [diff] [blame] | 430 | OS << "<ga:"; |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 431 | getGlobal()->printAsOperand(OS, /*PrintType=*/false, MST); |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 432 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 433 | OS << '>'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 434 | break; |
| 435 | case MachineOperand::MO_ExternalSymbol: |
| 436 | OS << "<es:" << getSymbolName(); |
| 437 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 438 | OS << '>'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 439 | break; |
Dan Gohman | 6c93880 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 440 | case MachineOperand::MO_BlockAddress: |
Dale Johannesen | 7b1a7ed | 2010-01-13 00:00:24 +0000 | [diff] [blame] | 441 | OS << '<'; |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 442 | getBlockAddress()->printAsOperand(OS, /*PrintType=*/false, MST); |
Michael Liao | abb87d4 | 2012-09-12 21:43:09 +0000 | [diff] [blame] | 443 | if (getOffset()) OS << "+" << getOffset(); |
Dan Gohman | 6c93880 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 444 | OS << '>'; |
| 445 | break; |
Daniel Sanders | 1e97a0b | 2015-08-19 12:03:04 +0000 | [diff] [blame] | 446 | case MachineOperand::MO_RegisterMask: { |
| 447 | unsigned NumRegsInMask = 0; |
| 448 | unsigned NumRegsEmitted = 0; |
| 449 | OS << "<regmask"; |
| 450 | for (unsigned i = 0; i < TRI->getNumRegs(); ++i) { |
| 451 | unsigned MaskWord = i / 32; |
| 452 | unsigned MaskBit = i % 32; |
| 453 | if (getRegMask()[MaskWord] & (1 << MaskBit)) { |
| 454 | if (PrintWholeRegMask || NumRegsEmitted <= 10) { |
| 455 | OS << " " << PrintReg(i, TRI); |
| 456 | NumRegsEmitted++; |
| 457 | } |
| 458 | NumRegsInMask++; |
| 459 | } |
| 460 | } |
| 461 | if (NumRegsEmitted != NumRegsInMask) |
| 462 | OS << " and " << (NumRegsInMask - NumRegsEmitted) << " more..."; |
| 463 | OS << ">"; |
Jakob Stoklund Olesen | 374ed32 | 2012-01-16 19:22:00 +0000 | [diff] [blame] | 464 | break; |
Daniel Sanders | 1e97a0b | 2015-08-19 12:03:04 +0000 | [diff] [blame] | 465 | } |
Juergen Ributzka | e829475 | 2013-12-14 06:53:06 +0000 | [diff] [blame] | 466 | case MachineOperand::MO_RegisterLiveOut: |
| 467 | OS << "<regliveout>"; |
| 468 | break; |
Dale Johannesen | 7b1a7ed | 2010-01-13 00:00:24 +0000 | [diff] [blame] | 469 | case MachineOperand::MO_Metadata: |
| 470 | OS << '<'; |
Duncan P. N. Exon Smith | 6529ed4 | 2015-06-26 22:28:47 +0000 | [diff] [blame] | 471 | getMetadata()->printAsOperand(OS, MST); |
Dale Johannesen | 7b1a7ed | 2010-01-13 00:00:24 +0000 | [diff] [blame] | 472 | OS << '>'; |
| 473 | break; |
Chris Lattner | 6c604e3 | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 474 | case MachineOperand::MO_MCSymbol: |
| 475 | OS << "<MCSym=" << *getMCSymbol() << '>'; |
| 476 | break; |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 477 | case MachineOperand::MO_CFIIndex: |
| 478 | OS << "<call frame instruction>"; |
| 479 | break; |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 480 | case MachineOperand::MO_IntrinsicID: { |
| 481 | Intrinsic::ID ID = getIntrinsicID(); |
| 482 | if (ID < Intrinsic::num_intrinsics) |
Ahmed Bougacha | 925961b | 2016-09-12 16:21:49 +0000 | [diff] [blame] | 483 | OS << "<intrinsic:@" << Intrinsic::getName(ID, None) << '>'; |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 484 | else if (IntrinsicInfo) |
Ahmed Bougacha | 925961b | 2016-09-12 16:21:49 +0000 | [diff] [blame] | 485 | OS << "<intrinsic:@" << IntrinsicInfo->getName(ID) << '>'; |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 486 | else |
| 487 | OS << "<intrinsic:" << ID << '>'; |
| 488 | break; |
| 489 | } |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 490 | case MachineOperand::MO_Predicate: { |
| 491 | auto Pred = static_cast<CmpInst::Predicate>(getPredicate()); |
| 492 | OS << '<' << (CmpInst::isIntPredicate(Pred) ? "intpred" : "floatpred") |
| 493 | << CmpInst::getPredicateName(Pred) << '>'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 494 | } |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 495 | } |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 496 | if (unsigned TF = getTargetFlags()) |
| 497 | OS << "[TF=" << TF << ']'; |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 498 | } |
| 499 | |
Matthias Braun | 637488d | 2016-11-18 02:40:40 +0000 | [diff] [blame] | 500 | #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) |
| 501 | LLVM_DUMP_METHOD void MachineOperand::dump() const { |
| 502 | dbgs() << *this << '\n'; |
| 503 | } |
| 504 | #endif |
| 505 | |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 506 | //===----------------------------------------------------------------------===// |
Dan Gohman | aedb4a6 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 507 | // MachineMemOperand Implementation |
| 508 | //===----------------------------------------------------------------------===// |
| 509 | |
Chris Lattner | de93bb0 | 2010-09-21 05:39:30 +0000 | [diff] [blame] | 510 | /// getAddrSpace - Return the LLVM IR address space number that this pointer |
| 511 | /// points into. |
| 512 | unsigned MachinePointerInfo::getAddrSpace() const { |
Nick Lewycky | aad475b | 2014-04-15 07:22:52 +0000 | [diff] [blame] | 513 | if (V.isNull() || V.is<const PseudoSourceValue*>()) return 0; |
| 514 | return cast<PointerType>(V.get<const Value*>()->getType())->getAddressSpace(); |
Chris Lattner | de93bb0 | 2010-09-21 05:39:30 +0000 | [diff] [blame] | 515 | } |
| 516 | |
Chris Lattner | 82fd06d | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 517 | /// getConstantPool - Return a MachinePointerInfo record that refers to the |
| 518 | /// constant pool. |
Alex Lorenz | e40c8a2 | 2015-08-11 23:09:45 +0000 | [diff] [blame] | 519 | MachinePointerInfo MachinePointerInfo::getConstantPool(MachineFunction &MF) { |
| 520 | return MachinePointerInfo(MF.getPSVManager().getConstantPool()); |
Chris Lattner | 82fd06d | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 521 | } |
| 522 | |
| 523 | /// getFixedStack - Return a MachinePointerInfo record that refers to the |
| 524 | /// the specified FrameIndex. |
Alex Lorenz | e40c8a2 | 2015-08-11 23:09:45 +0000 | [diff] [blame] | 525 | MachinePointerInfo MachinePointerInfo::getFixedStack(MachineFunction &MF, |
| 526 | int FI, int64_t Offset) { |
| 527 | return MachinePointerInfo(MF.getPSVManager().getFixedStack(FI), Offset); |
Chris Lattner | 82fd06d | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 528 | } |
| 529 | |
Alex Lorenz | e40c8a2 | 2015-08-11 23:09:45 +0000 | [diff] [blame] | 530 | MachinePointerInfo MachinePointerInfo::getJumpTable(MachineFunction &MF) { |
| 531 | return MachinePointerInfo(MF.getPSVManager().getJumpTable()); |
Chris Lattner | 50287ea | 2010-09-21 06:43:24 +0000 | [diff] [blame] | 532 | } |
| 533 | |
Alex Lorenz | e40c8a2 | 2015-08-11 23:09:45 +0000 | [diff] [blame] | 534 | MachinePointerInfo MachinePointerInfo::getGOT(MachineFunction &MF) { |
| 535 | return MachinePointerInfo(MF.getPSVManager().getGOT()); |
Chris Lattner | 50287ea | 2010-09-21 06:43:24 +0000 | [diff] [blame] | 536 | } |
Chris Lattner | de93bb0 | 2010-09-21 05:39:30 +0000 | [diff] [blame] | 537 | |
Alex Lorenz | e40c8a2 | 2015-08-11 23:09:45 +0000 | [diff] [blame] | 538 | MachinePointerInfo MachinePointerInfo::getStack(MachineFunction &MF, |
| 539 | int64_t Offset) { |
| 540 | return MachinePointerInfo(MF.getPSVManager().getStack(), Offset); |
Chris Lattner | 886250c | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 541 | } |
| 542 | |
Justin Lebar | a3b786a | 2016-07-14 17:07:44 +0000 | [diff] [blame] | 543 | MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, Flags f, |
Dan Gohman | a94cc6d | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 544 | uint64_t s, unsigned int a, |
Hal Finkel | cc39b67 | 2014-07-24 12:16:19 +0000 | [diff] [blame] | 545 | const AAMDNodes &AAInfo, |
Konstantin Zhuravlyov | 8ea0246 | 2016-10-15 22:01:18 +0000 | [diff] [blame] | 546 | const MDNode *Ranges, |
| 547 | SynchronizationScope SynchScope, |
| 548 | AtomicOrdering Ordering, |
| 549 | AtomicOrdering FailureOrdering) |
Justin Lebar | a3b786a | 2016-07-14 17:07:44 +0000 | [diff] [blame] | 550 | : PtrInfo(ptrinfo), Size(s), FlagVals(f), BaseAlignLog2(Log2_32(a) + 1), |
| 551 | AAInfo(AAInfo), Ranges(Ranges) { |
Nick Lewycky | aad475b | 2014-04-15 07:22:52 +0000 | [diff] [blame] | 552 | assert((PtrInfo.V.isNull() || PtrInfo.V.is<const PseudoSourceValue*>() || |
| 553 | isa<PointerType>(PtrInfo.V.get<const Value*>()->getType())) && |
Chris Lattner | 00ca0b8 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 554 | "invalid pointer value"); |
Dan Gohman | e7c8242 | 2009-09-21 19:47:04 +0000 | [diff] [blame] | 555 | assert(getBaseAlignment() == a && "Alignment is not a power of 2!"); |
Dan Gohman | bf98f68 | 2008-07-16 15:56:42 +0000 | [diff] [blame] | 556 | assert((isLoad() || isStore()) && "Not a load/store!"); |
Konstantin Zhuravlyov | 8ea0246 | 2016-10-15 22:01:18 +0000 | [diff] [blame] | 557 | |
| 558 | AtomicInfo.SynchScope = static_cast<unsigned>(SynchScope); |
| 559 | assert(getSynchScope() == SynchScope && "Value truncated"); |
| 560 | AtomicInfo.Ordering = static_cast<unsigned>(Ordering); |
| 561 | assert(getOrdering() == Ordering && "Value truncated"); |
| 562 | AtomicInfo.FailureOrdering = static_cast<unsigned>(FailureOrdering); |
| 563 | assert(getFailureOrdering() == FailureOrdering && "Value truncated"); |
Dan Gohman | aedb4a6 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 564 | } |
| 565 | |
Dan Gohman | 2da2bed | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 566 | /// Profile - Gather unique data for the object. |
| 567 | /// |
| 568 | void MachineMemOperand::Profile(FoldingSetNodeID &ID) const { |
Chris Lattner | 187f653 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 569 | ID.AddInteger(getOffset()); |
Dan Gohman | 2da2bed | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 570 | ID.AddInteger(Size); |
Nick Lewycky | aad475b | 2014-04-15 07:22:52 +0000 | [diff] [blame] | 571 | ID.AddPointer(getOpaqueValue()); |
Justin Lebar | a3b786a | 2016-07-14 17:07:44 +0000 | [diff] [blame] | 572 | ID.AddInteger(getFlags()); |
| 573 | ID.AddInteger(getBaseAlignment()); |
Dan Gohman | 2da2bed | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 574 | } |
| 575 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 576 | void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) { |
| 577 | // The Value and Offset may differ due to CSE. But the flags and size |
| 578 | // should be the same. |
| 579 | assert(MMO->getFlags() == getFlags() && "Flags mismatch!"); |
| 580 | assert(MMO->getSize() == getSize() && "Size mismatch!"); |
| 581 | |
| 582 | if (MMO->getBaseAlignment() >= getBaseAlignment()) { |
| 583 | // Update the alignment value. |
Justin Lebar | a3b786a | 2016-07-14 17:07:44 +0000 | [diff] [blame] | 584 | BaseAlignLog2 = Log2_32(MMO->getBaseAlignment()) + 1; |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 585 | // Also update the base and offset, because the new alignment may |
| 586 | // not be applicable with the old ones. |
Chris Lattner | 187f653 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 587 | PtrInfo = MMO->PtrInfo; |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 588 | } |
| 589 | } |
| 590 | |
Dan Gohman | 5a6b11c | 2009-09-25 23:33:20 +0000 | [diff] [blame] | 591 | /// getAlignment - Return the minimum known alignment in bytes of the |
| 592 | /// actual memory reference. |
| 593 | uint64_t MachineMemOperand::getAlignment() const { |
| 594 | return MinAlign(getBaseAlignment(), getOffset()); |
| 595 | } |
| 596 | |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 597 | void MachineMemOperand::print(raw_ostream &OS) const { |
| 598 | ModuleSlotTracker DummyMST(nullptr); |
| 599 | print(OS, DummyMST); |
| 600 | } |
| 601 | void MachineMemOperand::print(raw_ostream &OS, ModuleSlotTracker &MST) const { |
| 602 | assert((isLoad() || isStore()) && |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 603 | "SV has to be a load, store or both."); |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 604 | |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 605 | if (isVolatile()) |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 606 | OS << "Volatile "; |
| 607 | |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 608 | if (isLoad()) |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 609 | OS << "LD"; |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 610 | if (isStore()) |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 611 | OS << "ST"; |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 612 | OS << getSize(); |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 613 | |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 614 | // Print the address information. |
| 615 | OS << "["; |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 616 | if (const Value *V = getValue()) |
| 617 | V->printAsOperand(OS, /*PrintType=*/false, MST); |
| 618 | else if (const PseudoSourceValue *PSV = getPseudoValue()) |
Nick Lewycky | aad475b | 2014-04-15 07:22:52 +0000 | [diff] [blame] | 619 | PSV->printCustom(OS); |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 620 | else |
Nick Lewycky | aad475b | 2014-04-15 07:22:52 +0000 | [diff] [blame] | 621 | OS << "<unknown>"; |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 622 | |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 623 | unsigned AS = getAddrSpace(); |
Matt Arsenault | 68c38fd | 2013-12-14 00:24:02 +0000 | [diff] [blame] | 624 | if (AS != 0) |
| 625 | OS << "(addrspace=" << AS << ')'; |
| 626 | |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 627 | // If the alignment of the memory reference itself differs from the alignment |
| 628 | // of the base pointer, print the base alignment explicitly, next to the base |
| 629 | // pointer. |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 630 | if (getBaseAlignment() != getAlignment()) |
| 631 | OS << "(align=" << getBaseAlignment() << ")"; |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 632 | |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 633 | if (getOffset() != 0) |
| 634 | OS << "+" << getOffset(); |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 635 | OS << "]"; |
| 636 | |
| 637 | // Print the alignment of the reference. |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 638 | if (getBaseAlignment() != getAlignment() || getBaseAlignment() != getSize()) |
| 639 | OS << "(align=" << getAlignment() << ")"; |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 640 | |
Dan Gohman | a94cc6d | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 641 | // Print TBAA info. |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 642 | if (const MDNode *TBAAInfo = getAAInfo().TBAA) { |
Dan Gohman | a94cc6d | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 643 | OS << "(tbaa="; |
| 644 | if (TBAAInfo->getNumOperands() > 0) |
Duncan P. N. Exon Smith | 6529ed4 | 2015-06-26 22:28:47 +0000 | [diff] [blame] | 645 | TBAAInfo->getOperand(0)->printAsOperand(OS, MST); |
Dan Gohman | a94cc6d | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 646 | else |
| 647 | OS << "<unknown>"; |
| 648 | OS << ")"; |
| 649 | } |
| 650 | |
Hal Finkel | 9414665 | 2014-07-24 14:25:39 +0000 | [diff] [blame] | 651 | // Print AA scope info. |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 652 | if (const MDNode *ScopeInfo = getAAInfo().Scope) { |
Hal Finkel | 9414665 | 2014-07-24 14:25:39 +0000 | [diff] [blame] | 653 | OS << "(alias.scope="; |
| 654 | if (ScopeInfo->getNumOperands() > 0) |
| 655 | for (unsigned i = 0, ie = ScopeInfo->getNumOperands(); i != ie; ++i) { |
Duncan P. N. Exon Smith | 6529ed4 | 2015-06-26 22:28:47 +0000 | [diff] [blame] | 656 | ScopeInfo->getOperand(i)->printAsOperand(OS, MST); |
Hal Finkel | 9414665 | 2014-07-24 14:25:39 +0000 | [diff] [blame] | 657 | if (i != ie-1) |
| 658 | OS << ","; |
| 659 | } |
| 660 | else |
| 661 | OS << "<unknown>"; |
| 662 | OS << ")"; |
| 663 | } |
| 664 | |
| 665 | // Print AA noalias scope info. |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 666 | if (const MDNode *NoAliasInfo = getAAInfo().NoAlias) { |
Hal Finkel | 9414665 | 2014-07-24 14:25:39 +0000 | [diff] [blame] | 667 | OS << "(noalias="; |
| 668 | if (NoAliasInfo->getNumOperands() > 0) |
| 669 | for (unsigned i = 0, ie = NoAliasInfo->getNumOperands(); i != ie; ++i) { |
Duncan P. N. Exon Smith | 6529ed4 | 2015-06-26 22:28:47 +0000 | [diff] [blame] | 670 | NoAliasInfo->getOperand(i)->printAsOperand(OS, MST); |
Hal Finkel | 9414665 | 2014-07-24 14:25:39 +0000 | [diff] [blame] | 671 | if (i != ie-1) |
| 672 | OS << ","; |
| 673 | } |
| 674 | else |
| 675 | OS << "<unknown>"; |
| 676 | OS << ")"; |
| 677 | } |
| 678 | |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 679 | if (isNonTemporal()) |
Bill Wendling | 9f638ab | 2011-04-29 23:45:22 +0000 | [diff] [blame] | 680 | OS << "(nontemporal)"; |
Justin Lebar | adbf09e | 2016-09-11 01:38:58 +0000 | [diff] [blame] | 681 | if (isDereferenceable()) |
| 682 | OS << "(dereferenceable)"; |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 683 | if (isInvariant()) |
Matt Arsenault | 572c29a | 2015-06-26 19:00:11 +0000 | [diff] [blame] | 684 | OS << "(invariant)"; |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 685 | } |
| 686 | |
Dan Gohman | aedb4a6 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 687 | //===----------------------------------------------------------------------===// |
Chris Lattner | 6005589 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 688 | // MachineInstr Implementation |
| 689 | //===----------------------------------------------------------------------===// |
| 690 | |
Jakob Stoklund Olesen | ac4210e | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 691 | void MachineInstr::addImplicitDefUseOperands(MachineFunction &MF) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 692 | if (MCID->ImplicitDefs) |
Craig Topper | e5e035a3 | 2015-12-05 07:13:35 +0000 | [diff] [blame] | 693 | for (const MCPhysReg *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; |
| 694 | ++ImpDefs) |
Jakob Stoklund Olesen | ac4210e | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 695 | addOperand(MF, MachineOperand::CreateReg(*ImpDefs, true, true)); |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 696 | if (MCID->ImplicitUses) |
Craig Topper | e5e035a3 | 2015-12-05 07:13:35 +0000 | [diff] [blame] | 697 | for (const MCPhysReg *ImpUses = MCID->getImplicitUses(); *ImpUses; |
| 698 | ++ImpUses) |
Jakob Stoklund Olesen | ac4210e | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 699 | addOperand(MF, MachineOperand::CreateReg(*ImpUses, false, true)); |
Evan Cheng | 77af6ac | 2006-11-13 23:34:06 +0000 | [diff] [blame] | 700 | } |
| 701 | |
Bob Wilson | 406f270 | 2010-04-09 04:34:03 +0000 | [diff] [blame] | 702 | /// MachineInstr ctor - This constructor creates a MachineInstr and adds the |
| 703 | /// implicit operands. It reserves space for the number of operands specified by |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 704 | /// the MCInstrDesc. |
Jakob Stoklund Olesen | ac4210e | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 705 | MachineInstr::MachineInstr(MachineFunction &MF, const MCInstrDesc &tid, |
Benjamin Kramer | a9591b5 | 2015-02-07 12:28:15 +0000 | [diff] [blame] | 706 | DebugLoc dl, bool NoImp) |
| 707 | : MCID(&tid), Parent(nullptr), Operands(nullptr), NumOperands(0), Flags(0), |
| 708 | AsmPrinterFlags(0), NumMemRefs(0), MemRefs(nullptr), |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 709 | debugLoc(std::move(dl)) { |
Duncan P. N. Exon Smith | 5bf8fef | 2014-12-09 18:38:53 +0000 | [diff] [blame] | 710 | assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor"); |
| 711 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 712 | // Reserve space for the expected number of operands. |
| 713 | if (unsigned NumOps = MCID->getNumOperands() + |
| 714 | MCID->getNumImplicitDefs() + MCID->getNumImplicitUses()) { |
| 715 | CapOperands = OperandCapacity::get(NumOps); |
| 716 | Operands = MF.allocateOperandArray(CapOperands); |
| 717 | } |
| 718 | |
Dale Johannesen | 4e04ef3 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 719 | if (!NoImp) |
Jakob Stoklund Olesen | ac4210e | 2012-12-20 22:53:58 +0000 | [diff] [blame] | 720 | addImplicitDefUseOperands(MF); |
Dale Johannesen | 4e04ef3 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 721 | } |
| 722 | |
Misha Brukman | b47ab7a | 2004-07-09 14:45:17 +0000 | [diff] [blame] | 723 | /// MachineInstr ctor - Copies MachineInstr arg exactly |
| 724 | /// |
Evan Cheng | a7a20c4 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 725 | MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI) |
Quentin Colombet | 9855111 | 2016-02-11 18:22:37 +0000 | [diff] [blame] | 726 | : MCID(&MI.getDesc()), Parent(nullptr), Operands(nullptr), NumOperands(0), |
| 727 | Flags(0), AsmPrinterFlags(0), NumMemRefs(MI.NumMemRefs), |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 728 | MemRefs(MI.MemRefs), debugLoc(MI.getDebugLoc()) { |
Duncan P. N. Exon Smith | 5bf8fef | 2014-12-09 18:38:53 +0000 | [diff] [blame] | 729 | assert(debugLoc.hasTrivialDestructor() && "Expected trivial destructor"); |
| 730 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 731 | CapOperands = OperandCapacity::get(MI.getNumOperands()); |
| 732 | Operands = MF.allocateOperandArray(CapOperands); |
Tanya Lattner | 9953d86 | 2004-05-23 20:58:02 +0000 | [diff] [blame] | 733 | |
Jakob Stoklund Olesen | dc5285f | 2013-01-05 05:05:51 +0000 | [diff] [blame] | 734 | // Copy operands. |
Benjamin Kramer | 60c5bbf | 2015-02-21 17:08:08 +0000 | [diff] [blame] | 735 | for (const MachineOperand &MO : MI.operands()) |
| 736 | addOperand(MF, MO); |
Tanya Lattner | bcee21b | 2004-05-24 03:14:18 +0000 | [diff] [blame] | 737 | |
Jakob Stoklund Olesen | a33f504 | 2012-12-18 21:36:05 +0000 | [diff] [blame] | 738 | // Copy all the sensible flags. |
| 739 | setFlags(MI.Flags); |
Alkis Evlogimenos | 14f3fe8 | 2004-02-16 07:17:43 +0000 | [diff] [blame] | 740 | } |
| 741 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 742 | /// getRegInfo - If this instruction is embedded into a MachineFunction, |
| 743 | /// return the MachineRegisterInfo object for the current function, otherwise |
| 744 | /// return null. |
| 745 | MachineRegisterInfo *MachineInstr::getRegInfo() { |
| 746 | if (MachineBasicBlock *MBB = getParent()) |
Dan Gohman | f188fa4 | 2008-07-08 23:59:09 +0000 | [diff] [blame] | 747 | return &MBB->getParent()->getRegInfo(); |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 748 | return nullptr; |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 749 | } |
| 750 | |
| 751 | /// RemoveRegOperandsFromUseLists - Unlink all of the register operands in |
| 752 | /// this instruction from their respective use lists. This requires that the |
| 753 | /// operands already be on their use lists. |
Jakob Stoklund Olesen | c4102d4 | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 754 | void MachineInstr::RemoveRegOperandsFromUseLists(MachineRegisterInfo &MRI) { |
Benjamin Kramer | 60c5bbf | 2015-02-21 17:08:08 +0000 | [diff] [blame] | 755 | for (MachineOperand &MO : operands()) |
| 756 | if (MO.isReg()) |
| 757 | MRI.removeRegOperandFromUseList(&MO); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 758 | } |
| 759 | |
| 760 | /// AddRegOperandsToUseLists - Add all of the register operands in |
| 761 | /// this instruction from their respective use lists. This requires that the |
| 762 | /// operands not be on their use lists yet. |
Jakob Stoklund Olesen | c4102d4 | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 763 | void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &MRI) { |
Benjamin Kramer | 60c5bbf | 2015-02-21 17:08:08 +0000 | [diff] [blame] | 764 | for (MachineOperand &MO : operands()) |
| 765 | if (MO.isReg()) |
| 766 | MRI.addRegOperandToUseList(&MO); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 767 | } |
| 768 | |
Jakob Stoklund Olesen | 2455b585 | 2012-12-20 22:54:05 +0000 | [diff] [blame] | 769 | void MachineInstr::addOperand(const MachineOperand &Op) { |
| 770 | MachineBasicBlock *MBB = getParent(); |
| 771 | assert(MBB && "Use MachineInstrBuilder to add operands to dangling instrs"); |
| 772 | MachineFunction *MF = MBB->getParent(); |
| 773 | assert(MF && "Use MachineInstrBuilder to add operands to dangling instrs"); |
| 774 | addOperand(*MF, Op); |
| 775 | } |
| 776 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 777 | /// Move NumOps MachineOperands from Src to Dst, with support for overlapping |
| 778 | /// ranges. If MRI is non-null also update use-def chains. |
| 779 | static void moveOperands(MachineOperand *Dst, MachineOperand *Src, |
| 780 | unsigned NumOps, MachineRegisterInfo *MRI) { |
| 781 | if (MRI) |
| 782 | return MRI->moveOperands(Dst, Src, NumOps); |
| 783 | |
JF Bastien | a874d1a | 2016-03-26 18:20:02 +0000 | [diff] [blame] | 784 | // MachineOperand is a trivially copyable type so we can just use memmove. |
Benjamin Kramer | 5c0e64f | 2015-02-21 16:22:48 +0000 | [diff] [blame] | 785 | std::memmove(Dst, Src, NumOps * sizeof(MachineOperand)); |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 786 | } |
| 787 | |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 788 | /// addOperand - Add the specified operand to the instruction. If it is an |
| 789 | /// implicit operand, it is added to the end of the operand list. If it is |
| 790 | /// an explicit operand it is added at the end of the explicit operand list |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 791 | /// (before the first implicit operand). |
Jakob Stoklund Olesen | 2455b585 | 2012-12-20 22:54:05 +0000 | [diff] [blame] | 792 | void MachineInstr::addOperand(MachineFunction &MF, const MachineOperand &Op) { |
Jakob Stoklund Olesen | 2318d1e | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 793 | assert(MCID && "Cannot add operands before providing an instr descriptor"); |
Dan Gohman | 9356d8f | 2008-12-09 22:45:08 +0000 | [diff] [blame] | 794 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 795 | // Check if we're adding one of our existing operands. |
| 796 | if (&Op >= Operands && &Op < Operands + NumOperands) { |
| 797 | // This is unusual: MI->addOperand(MI->getOperand(i)). |
| 798 | // If adding Op requires reallocating or moving existing operands around, |
| 799 | // the Op reference could go stale. Support it by copying Op. |
| 800 | MachineOperand CopyOp(Op); |
| 801 | return addOperand(MF, CopyOp); |
| 802 | } |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 803 | |
Jakob Stoklund Olesen | 2318d1e | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 804 | // Find the insert location for the new operand. Implicit registers go at |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 805 | // the end, everything else goes before the implicit regs. |
| 806 | // |
Jakob Stoklund Olesen | 2318d1e | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 807 | // FIXME: Allow mixed explicit and implicit operands on inline asm. |
| 808 | // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as |
| 809 | // implicit-defs, but they must not be moved around. See the FIXME in |
| 810 | // InstrEmitter.cpp. |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 811 | unsigned OpNo = getNumOperands(); |
| 812 | bool isImpReg = Op.isReg() && Op.isImplicit(); |
Jakob Stoklund Olesen | 2318d1e | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 813 | if (!isImpReg && !isInlineAsm()) { |
| 814 | while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) { |
| 815 | --OpNo; |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 816 | assert(!Operands[OpNo].isTied() && "Cannot move tied operands"); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 817 | } |
| 818 | } |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 819 | |
Pekka Jaaskelainen | eb4a6e7 | 2013-10-15 14:40:46 +0000 | [diff] [blame] | 820 | #ifndef NDEBUG |
Pekka Jaaskelainen | eb08e2e | 2013-10-15 14:18:10 +0000 | [diff] [blame] | 821 | bool isMetaDataOp = Op.getType() == MachineOperand::MO_Metadata; |
Jakob Stoklund Olesen | 2318d1e | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 822 | // OpNo now points as the desired insertion point. Unless this is a variadic |
| 823 | // instruction, only implicit regs are allowed beyond MCID->getNumOperands(). |
Jakob Stoklund Olesen | c300ef0 | 2012-07-04 23:53:23 +0000 | [diff] [blame] | 824 | // RegMask operands go between the explicit and implicit operands. |
| 825 | assert((isImpReg || Op.isRegMask() || MCID->isVariadic() || |
Pekka Jaaskelainen | eb08e2e | 2013-10-15 14:18:10 +0000 | [diff] [blame] | 826 | OpNo < MCID->getNumOperands() || isMetaDataOp) && |
Jakob Stoklund Olesen | 2318d1e | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 827 | "Trying to add an operand to a machine instr that is already done!"); |
Pekka Jaaskelainen | eb4a6e7 | 2013-10-15 14:40:46 +0000 | [diff] [blame] | 828 | #endif |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 829 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 830 | MachineRegisterInfo *MRI = getRegInfo(); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 831 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 832 | // Determine if the Operands array needs to be reallocated. |
| 833 | // Save the old capacity and operand array. |
| 834 | OperandCapacity OldCap = CapOperands; |
| 835 | MachineOperand *OldOperands = Operands; |
| 836 | if (!OldOperands || OldCap.getSize() == getNumOperands()) { |
| 837 | CapOperands = OldOperands ? OldCap.getNext() : OldCap.get(1); |
| 838 | Operands = MF.allocateOperandArray(CapOperands); |
| 839 | // Move the operands before the insertion point. |
| 840 | if (OpNo) |
| 841 | moveOperands(Operands, OldOperands, OpNo, MRI); |
| 842 | } |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 843 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 844 | // Move the operands following the insertion point. |
| 845 | if (OpNo != NumOperands) |
| 846 | moveOperands(Operands + OpNo + 1, OldOperands + OpNo, NumOperands - OpNo, |
| 847 | MRI); |
| 848 | ++NumOperands; |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 849 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 850 | // Deallocate the old operand array. |
| 851 | if (OldOperands != Operands && OldOperands) |
| 852 | MF.deallocateOperandArray(OldCap, OldOperands); |
| 853 | |
| 854 | // Copy Op into place. It still needs to be inserted into the MRI use lists. |
| 855 | MachineOperand *NewMO = new (Operands + OpNo) MachineOperand(Op); |
| 856 | NewMO->ParentMI = this; |
| 857 | |
| 858 | // When adding a register operand, tell MRI about it. |
| 859 | if (NewMO->isReg()) { |
Jakob Stoklund Olesen | c4102d4 | 2012-08-09 22:49:37 +0000 | [diff] [blame] | 860 | // Ensure isOnRegUseList() returns false, regardless of Op's status. |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 861 | NewMO->Contents.Reg.Prev = nullptr; |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 862 | // Ignore existing ties. This is not a property that can be copied. |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 863 | NewMO->TiedTo = 0; |
| 864 | // Add the new operand to MRI, but only for instructions in an MBB. |
| 865 | if (MRI) |
| 866 | MRI->addRegOperandToUseList(NewMO); |
Jakob Stoklund Olesen | 0eecbbe | 2012-08-30 14:39:06 +0000 | [diff] [blame] | 867 | // The MCID operand information isn't accurate until we start adding |
| 868 | // explicit operands. The implicit operands are added first, then the |
| 869 | // explicits are inserted before them. |
| 870 | if (!isImpReg) { |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 871 | // Tie uses to defs as indicated in MCInstrDesc. |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 872 | if (NewMO->isUse()) { |
Jakob Stoklund Olesen | 0eecbbe | 2012-08-30 14:39:06 +0000 | [diff] [blame] | 873 | int DefIdx = MCID->getOperandConstraint(OpNo, MCOI::TIED_TO); |
Jakob Stoklund Olesen | 5c8eda0 | 2012-08-31 20:50:53 +0000 | [diff] [blame] | 874 | if (DefIdx != -1) |
| 875 | tieOperands(DefIdx, OpNo); |
Jakob Stoklund Olesen | e56c60c | 2012-08-28 18:34:41 +0000 | [diff] [blame] | 876 | } |
Jakob Stoklund Olesen | 0eecbbe | 2012-08-30 14:39:06 +0000 | [diff] [blame] | 877 | // If the register operand is flagged as early, mark the operand as such. |
| 878 | if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1) |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 879 | NewMO->setIsEarlyClobber(true); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 880 | } |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 881 | } |
| 882 | } |
| 883 | |
| 884 | /// RemoveOperand - Erase an operand from an instruction, leaving it with one |
| 885 | /// fewer operand than it started with. |
| 886 | /// |
| 887 | void MachineInstr::RemoveOperand(unsigned OpNo) { |
Jakob Stoklund Olesen | b089483 | 2012-12-22 17:13:06 +0000 | [diff] [blame] | 888 | assert(OpNo < getNumOperands() && "Invalid operand number"); |
Jakob Stoklund Olesen | 2b16664 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 889 | untieRegOperand(OpNo); |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 890 | |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 891 | #ifndef NDEBUG |
| 892 | // Moving tied operands would break the ties. |
Jakob Stoklund Olesen | b089483 | 2012-12-22 17:13:06 +0000 | [diff] [blame] | 893 | for (unsigned i = OpNo + 1, e = getNumOperands(); i != e; ++i) |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 894 | if (Operands[i].isReg()) |
| 895 | assert(!Operands[i].isTied() && "Cannot move tied operands"); |
| 896 | #endif |
| 897 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 898 | MachineRegisterInfo *MRI = getRegInfo(); |
| 899 | if (MRI && Operands[OpNo].isReg()) |
| 900 | MRI->removeRegOperandFromUseList(Operands + OpNo); |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 901 | |
Jakob Stoklund Olesen | 1bfeecb | 2013-01-05 05:00:09 +0000 | [diff] [blame] | 902 | // Don't call the MachineOperand destructor. A lot of this code depends on |
| 903 | // MachineOperand having a trivial destructor anyway, and adding a call here |
| 904 | // wouldn't make it 'destructor-correct'. |
| 905 | |
| 906 | if (unsigned N = NumOperands - 1 - OpNo) |
| 907 | moveOperands(Operands + OpNo, Operands + OpNo + 1, N, MRI); |
| 908 | --NumOperands; |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 909 | } |
| 910 | |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 911 | /// addMemOperand - Add a MachineMemOperand to the machine instruction. |
| 912 | /// This function should be used only occasionally. The setMemRefs function |
| 913 | /// is the primary method for setting up a MachineInstr's MemRefs list. |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 914 | void MachineInstr::addMemOperand(MachineFunction &MF, |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 915 | MachineMemOperand *MO) { |
| 916 | mmo_iterator OldMemRefs = MemRefs; |
Jakob Stoklund Olesen | 5adc4a1 | 2013-01-07 23:21:41 +0000 | [diff] [blame] | 917 | unsigned OldNumMemRefs = NumMemRefs; |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 918 | |
Jakob Stoklund Olesen | 5adc4a1 | 2013-01-07 23:21:41 +0000 | [diff] [blame] | 919 | unsigned NewNum = NumMemRefs + 1; |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 920 | mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum); |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 921 | |
Benjamin Kramer | d03878b | 2012-03-16 16:39:27 +0000 | [diff] [blame] | 922 | std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs); |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 923 | NewMemRefs[NewNum - 1] = MO; |
Jakob Stoklund Olesen | 5adc4a1 | 2013-01-07 23:21:41 +0000 | [diff] [blame] | 924 | setMemRefs(NewMemRefs, NewMemRefs + NewNum); |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 925 | } |
Chris Lattner | 961e742 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 926 | |
Philip Reames | 5eb90a7 | 2016-01-06 19:33:12 +0000 | [diff] [blame] | 927 | /// Check to see if the MMOs pointed to by the two MemRefs arrays are |
Junmo Park | 820e392 | 2016-02-26 02:07:36 +0000 | [diff] [blame] | 928 | /// identical. |
Philip Reames | 5eb90a7 | 2016-01-06 19:33:12 +0000 | [diff] [blame] | 929 | static bool hasIdenticalMMOs(const MachineInstr &MI1, const MachineInstr &MI2) { |
| 930 | auto I1 = MI1.memoperands_begin(), E1 = MI1.memoperands_end(); |
| 931 | auto I2 = MI2.memoperands_begin(), E2 = MI2.memoperands_end(); |
| 932 | if ((E1 - I1) != (E2 - I2)) |
| 933 | return false; |
| 934 | for (; I1 != E1; ++I1, ++I2) { |
| 935 | if (**I1 != **I2) |
| 936 | return false; |
| 937 | } |
| 938 | return true; |
| 939 | } |
| 940 | |
Philip Reames | c86ed00 | 2016-01-06 04:39:03 +0000 | [diff] [blame] | 941 | std::pair<MachineInstr::mmo_iterator, unsigned> |
| 942 | MachineInstr::mergeMemRefsWith(const MachineInstr& Other) { |
Philip Reames | 5eb90a7 | 2016-01-06 19:33:12 +0000 | [diff] [blame] | 943 | |
| 944 | // If either of the incoming memrefs are empty, we must be conservative and |
| 945 | // treat this as if we've exhausted our space for memrefs and dropped them. |
| 946 | if (memoperands_empty() || Other.memoperands_empty()) |
| 947 | return std::make_pair(nullptr, 0); |
| 948 | |
| 949 | // If both instructions have identical memrefs, we don't need to merge them. |
| 950 | // Since many instructions have a single memref, and we tend to merge things |
| 951 | // like pairs of loads from the same location, this catches a large number of |
| 952 | // cases in practice. |
| 953 | if (hasIdenticalMMOs(*this, Other)) |
| 954 | return std::make_pair(MemRefs, NumMemRefs); |
Junmo Park | 820e392 | 2016-02-26 02:07:36 +0000 | [diff] [blame] | 955 | |
Philip Reames | c86ed00 | 2016-01-06 04:39:03 +0000 | [diff] [blame] | 956 | // TODO: consider uniquing elements within the operand lists to reduce |
| 957 | // space usage and fall back to conservative information less often. |
Philip Reames | 5eb90a7 | 2016-01-06 19:33:12 +0000 | [diff] [blame] | 958 | size_t CombinedNumMemRefs = NumMemRefs + Other.NumMemRefs; |
| 959 | |
| 960 | // If we don't have enough room to store this many memrefs, be conservative |
| 961 | // and drop them. Otherwise, we'd fail asserts when trying to add them to |
| 962 | // the new instruction. |
| 963 | if (CombinedNumMemRefs != uint8_t(CombinedNumMemRefs)) |
| 964 | return std::make_pair(nullptr, 0); |
Philip Reames | c86ed00 | 2016-01-06 04:39:03 +0000 | [diff] [blame] | 965 | |
| 966 | MachineFunction *MF = getParent()->getParent(); |
| 967 | mmo_iterator MemBegin = MF->allocateMemRefsArray(CombinedNumMemRefs); |
| 968 | mmo_iterator MemEnd = std::copy(memoperands_begin(), memoperands_end(), |
| 969 | MemBegin); |
| 970 | MemEnd = std::copy(Other.memoperands_begin(), Other.memoperands_end(), |
| 971 | MemEnd); |
Philip Reames | 2d2fc4a | 2016-01-06 05:53:09 +0000 | [diff] [blame] | 972 | assert(MemEnd - MemBegin == (ptrdiff_t)CombinedNumMemRefs && |
| 973 | "missing memrefs"); |
Junmo Park | 820e392 | 2016-02-26 02:07:36 +0000 | [diff] [blame] | 974 | |
Philip Reames | c86ed00 | 2016-01-06 04:39:03 +0000 | [diff] [blame] | 975 | return std::make_pair(MemBegin, CombinedNumMemRefs); |
| 976 | } |
| 977 | |
Benjamin Kramer | 97f889f | 2012-03-17 17:03:45 +0000 | [diff] [blame] | 978 | bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const { |
Jakob Stoklund Olesen | f0615c7 | 2013-01-10 18:42:44 +0000 | [diff] [blame] | 979 | assert(!isBundledWithPred() && "Must be called on bundle header"); |
Duncan P. N. Exon Smith | c5b668d | 2016-02-22 20:49:58 +0000 | [diff] [blame] | 980 | for (MachineBasicBlock::const_instr_iterator MII = getIterator();; ++MII) { |
Benjamin Kramer | 97f889f | 2012-03-17 17:03:45 +0000 | [diff] [blame] | 981 | if (MII->getDesc().getFlags() & Mask) { |
Evan Cheng | cdf89fd | 2011-12-08 19:23:10 +0000 | [diff] [blame] | 982 | if (Type == AnyInBundle) |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 983 | return true; |
| 984 | } else { |
Jakob Stoklund Olesen | 55a7be2 | 2013-01-10 01:29:42 +0000 | [diff] [blame] | 985 | if (Type == AllInBundle && !MII->isBundle()) |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 986 | return false; |
| 987 | } |
Jakob Stoklund Olesen | 55a7be2 | 2013-01-10 01:29:42 +0000 | [diff] [blame] | 988 | // This was the last instruction in the bundle. |
| 989 | if (!MII->isBundledWithSucc()) |
| 990 | return Type == AllInBundle; |
Evan Cheng | 2a81dd4 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 991 | } |
Evan Cheng | 2a81dd4 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 992 | } |
| 993 | |
Duncan P. N. Exon Smith | fd8cc23 | 2016-02-27 20:01:33 +0000 | [diff] [blame] | 994 | bool MachineInstr::isIdenticalTo(const MachineInstr &Other, |
Evan Cheng | e9c46c2 | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 995 | MICheckType Check) const { |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 996 | // If opcodes or number of operands are not the same then the two |
| 997 | // instructions are obviously not identical. |
Duncan P. N. Exon Smith | fd8cc23 | 2016-02-27 20:01:33 +0000 | [diff] [blame] | 998 | if (Other.getOpcode() != getOpcode() || |
| 999 | Other.getNumOperands() != getNumOperands()) |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 1000 | return false; |
| 1001 | |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 1002 | if (isBundle()) { |
Bjorn Pettersson | b29a15e | 2016-12-19 11:20:57 +0000 | [diff] [blame] | 1003 | // We have passed the test above that both instructions have the same |
| 1004 | // opcode, so we know that both instructions are bundles here. Let's compare |
| 1005 | // MIs inside the bundle. |
| 1006 | assert(Other.isBundle() && "Expected that both instructions are bundles."); |
Duncan P. N. Exon Smith | c5b668d | 2016-02-22 20:49:58 +0000 | [diff] [blame] | 1007 | MachineBasicBlock::const_instr_iterator I1 = getIterator(); |
Duncan P. N. Exon Smith | fd8cc23 | 2016-02-27 20:01:33 +0000 | [diff] [blame] | 1008 | MachineBasicBlock::const_instr_iterator I2 = Other.getIterator(); |
Bjorn Pettersson | b29a15e | 2016-12-19 11:20:57 +0000 | [diff] [blame] | 1009 | // Loop until we analysed the last intruction inside at least one of the |
| 1010 | // bundles. |
| 1011 | while (I1->isBundledWithSucc() && I2->isBundledWithSucc()) { |
| 1012 | ++I1; |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 1013 | ++I2; |
Bjorn Pettersson | b29a15e | 2016-12-19 11:20:57 +0000 | [diff] [blame] | 1014 | if (!I1->isIdenticalTo(*I2, Check)) |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 1015 | return false; |
| 1016 | } |
Bjorn Pettersson | b29a15e | 2016-12-19 11:20:57 +0000 | [diff] [blame] | 1017 | // If we've reached the end of just one of the two bundles, but not both, |
| 1018 | // the instructions are not identical. |
| 1019 | if (I1->isBundledWithSucc() || I2->isBundledWithSucc()) |
| 1020 | return false; |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 1021 | } |
| 1022 | |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 1023 | // Check operands to make sure they match. |
| 1024 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1025 | const MachineOperand &MO = getOperand(i); |
Duncan P. N. Exon Smith | fd8cc23 | 2016-02-27 20:01:33 +0000 | [diff] [blame] | 1026 | const MachineOperand &OMO = Other.getOperand(i); |
Evan Cheng | cfdf339 | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 1027 | if (!MO.isReg()) { |
| 1028 | if (!MO.isIdenticalTo(OMO)) |
| 1029 | return false; |
| 1030 | continue; |
| 1031 | } |
| 1032 | |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 1033 | // Clients may or may not want to ignore defs when testing for equality. |
| 1034 | // For example, machine CSE pass only cares about finding common |
| 1035 | // subexpressions, so it's safe to ignore virtual register defs. |
Evan Cheng | cfdf339 | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 1036 | if (MO.isDef()) { |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 1037 | if (Check == IgnoreDefs) |
| 1038 | continue; |
Evan Cheng | cfdf339 | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 1039 | else if (Check == IgnoreVRegDefs) { |
| 1040 | if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) || |
| 1041 | TargetRegisterInfo::isPhysicalRegister(OMO.getReg())) |
| 1042 | if (MO.getReg() != OMO.getReg()) |
| 1043 | return false; |
| 1044 | } else { |
| 1045 | if (!MO.isIdenticalTo(OMO)) |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 1046 | return false; |
Evan Cheng | cfdf339 | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 1047 | if (Check == CheckKillDead && MO.isDead() != OMO.isDead()) |
| 1048 | return false; |
| 1049 | } |
| 1050 | } else { |
| 1051 | if (!MO.isIdenticalTo(OMO)) |
| 1052 | return false; |
| 1053 | if (Check == CheckKillDead && MO.isKill() != OMO.isKill()) |
| 1054 | return false; |
| 1055 | } |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 1056 | } |
Devang Patel | bf8cc60 | 2011-07-07 17:45:33 +0000 | [diff] [blame] | 1057 | // If DebugLoc does not match then two dbg.values are not identical. |
| 1058 | if (isDebugValue()) |
Duncan P. N. Exon Smith | fd8cc23 | 2016-02-27 20:01:33 +0000 | [diff] [blame] | 1059 | if (getDebugLoc() && Other.getDebugLoc() && |
| 1060 | getDebugLoc() != Other.getDebugLoc()) |
Devang Patel | bf8cc60 | 2011-07-07 17:45:33 +0000 | [diff] [blame] | 1061 | return false; |
Evan Cheng | 0f260e1 | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 1062 | return true; |
Evan Cheng | e9c46c2 | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 1063 | } |
| 1064 | |
Chris Lattner | bec79b4 | 2006-04-17 21:35:41 +0000 | [diff] [blame] | 1065 | MachineInstr *MachineInstr::removeFromParent() { |
| 1066 | assert(getParent() && "Not embedded in a basic block!"); |
Jakob Stoklund Olesen | ccfb5fb | 2012-12-17 23:55:38 +0000 | [diff] [blame] | 1067 | return getParent()->remove(this); |
Chris Lattner | bec79b4 | 2006-04-17 21:35:41 +0000 | [diff] [blame] | 1068 | } |
| 1069 | |
Jakob Stoklund Olesen | ccfb5fb | 2012-12-17 23:55:38 +0000 | [diff] [blame] | 1070 | MachineInstr *MachineInstr::removeFromBundle() { |
| 1071 | assert(getParent() && "Not embedded in a basic block!"); |
| 1072 | return getParent()->remove_instr(this); |
| 1073 | } |
Chris Lattner | bec79b4 | 2006-04-17 21:35:41 +0000 | [diff] [blame] | 1074 | |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1075 | void MachineInstr::eraseFromParent() { |
| 1076 | assert(getParent() && "Not embedded in a basic block!"); |
Jakob Stoklund Olesen | ccfb5fb | 2012-12-17 23:55:38 +0000 | [diff] [blame] | 1077 | getParent()->erase(this); |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1078 | } |
| 1079 | |
Gerolf Hoflehner | caa8bfd | 2014-08-13 21:15:23 +0000 | [diff] [blame] | 1080 | void MachineInstr::eraseFromParentAndMarkDBGValuesForRemoval() { |
| 1081 | assert(getParent() && "Not embedded in a basic block!"); |
| 1082 | MachineBasicBlock *MBB = getParent(); |
| 1083 | MachineFunction *MF = MBB->getParent(); |
| 1084 | assert(MF && "Not embedded in a function!"); |
| 1085 | |
| 1086 | MachineInstr *MI = (MachineInstr *)this; |
| 1087 | MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 1088 | |
Benjamin Kramer | 60c5bbf | 2015-02-21 17:08:08 +0000 | [diff] [blame] | 1089 | for (const MachineOperand &MO : MI->operands()) { |
Gerolf Hoflehner | caa8bfd | 2014-08-13 21:15:23 +0000 | [diff] [blame] | 1090 | if (!MO.isReg() || !MO.isDef()) |
| 1091 | continue; |
| 1092 | unsigned Reg = MO.getReg(); |
| 1093 | if (!TargetRegisterInfo::isVirtualRegister(Reg)) |
| 1094 | continue; |
| 1095 | MRI.markUsesInDebugValueAsUndef(Reg); |
| 1096 | } |
| 1097 | MI->eraseFromParent(); |
| 1098 | } |
| 1099 | |
Jakob Stoklund Olesen | ccfb5fb | 2012-12-17 23:55:38 +0000 | [diff] [blame] | 1100 | void MachineInstr::eraseFromBundle() { |
| 1101 | assert(getParent() && "Not embedded in a basic block!"); |
| 1102 | getParent()->erase_instr(this); |
| 1103 | } |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1104 | |
Evan Cheng | 4d728b0 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1105 | /// getNumExplicitOperands - Returns the number of non-implicit operands. |
| 1106 | /// |
| 1107 | unsigned MachineInstr::getNumExplicitOperands() const { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1108 | unsigned NumOperands = MCID->getNumOperands(); |
| 1109 | if (!MCID->isVariadic()) |
Evan Cheng | 4d728b0 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1110 | return NumOperands; |
| 1111 | |
Dan Gohman | 3760853 | 2009-04-15 17:59:11 +0000 | [diff] [blame] | 1112 | for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) { |
| 1113 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1114 | if (!MO.isReg() || !MO.isImplicit()) |
Evan Cheng | 4d728b0 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1115 | NumOperands++; |
| 1116 | } |
| 1117 | return NumOperands; |
| 1118 | } |
| 1119 | |
Jakob Stoklund Olesen | fead62d | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 1120 | void MachineInstr::bundleWithPred() { |
| 1121 | assert(!isBundledWithPred() && "MI is already bundled with its predecessor"); |
| 1122 | setFlag(BundledPred); |
Duncan P. N. Exon Smith | c5b668d | 2016-02-22 20:49:58 +0000 | [diff] [blame] | 1123 | MachineBasicBlock::instr_iterator Pred = getIterator(); |
| 1124 | --Pred; |
Jakob Stoklund Olesen | 00f6c77 | 2012-12-18 23:00:28 +0000 | [diff] [blame] | 1125 | assert(!Pred->isBundledWithSucc() && "Inconsistent bundle flags"); |
Jakob Stoklund Olesen | fead62d | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 1126 | Pred->setFlag(BundledSucc); |
| 1127 | } |
| 1128 | |
| 1129 | void MachineInstr::bundleWithSucc() { |
| 1130 | assert(!isBundledWithSucc() && "MI is already bundled with its successor"); |
| 1131 | setFlag(BundledSucc); |
Duncan P. N. Exon Smith | c5b668d | 2016-02-22 20:49:58 +0000 | [diff] [blame] | 1132 | MachineBasicBlock::instr_iterator Succ = getIterator(); |
| 1133 | ++Succ; |
Jakob Stoklund Olesen | 00f6c77 | 2012-12-18 23:00:28 +0000 | [diff] [blame] | 1134 | assert(!Succ->isBundledWithPred() && "Inconsistent bundle flags"); |
Jakob Stoklund Olesen | fead62d | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 1135 | Succ->setFlag(BundledPred); |
| 1136 | } |
| 1137 | |
| 1138 | void MachineInstr::unbundleFromPred() { |
| 1139 | assert(isBundledWithPred() && "MI isn't bundled with its predecessor"); |
| 1140 | clearFlag(BundledPred); |
Duncan P. N. Exon Smith | c5b668d | 2016-02-22 20:49:58 +0000 | [diff] [blame] | 1141 | MachineBasicBlock::instr_iterator Pred = getIterator(); |
| 1142 | --Pred; |
Jakob Stoklund Olesen | 00f6c77 | 2012-12-18 23:00:28 +0000 | [diff] [blame] | 1143 | assert(Pred->isBundledWithSucc() && "Inconsistent bundle flags"); |
Jakob Stoklund Olesen | fead62d | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 1144 | Pred->clearFlag(BundledSucc); |
| 1145 | } |
| 1146 | |
| 1147 | void MachineInstr::unbundleFromSucc() { |
| 1148 | assert(isBundledWithSucc() && "MI isn't bundled with its successor"); |
| 1149 | clearFlag(BundledSucc); |
Duncan P. N. Exon Smith | c5b668d | 2016-02-22 20:49:58 +0000 | [diff] [blame] | 1150 | MachineBasicBlock::instr_iterator Succ = getIterator(); |
| 1151 | ++Succ; |
Jakob Stoklund Olesen | 00f6c77 | 2012-12-18 23:00:28 +0000 | [diff] [blame] | 1152 | assert(Succ->isBundledWithPred() && "Inconsistent bundle flags"); |
Jakob Stoklund Olesen | fead62d | 2012-12-07 04:23:29 +0000 | [diff] [blame] | 1153 | Succ->clearFlag(BundledPred); |
| 1154 | } |
| 1155 | |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1156 | bool MachineInstr::isStackAligningInlineAsm() const { |
| 1157 | if (isInlineAsm()) { |
| 1158 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 1159 | if (ExtraInfo & InlineAsm::Extra_IsAlignStack) |
| 1160 | return true; |
| 1161 | } |
| 1162 | return false; |
| 1163 | } |
Chris Lattner | 33f5af0 | 2006-10-20 22:39:59 +0000 | [diff] [blame] | 1164 | |
Chad Rosier | 994f404 | 2012-09-05 21:00:58 +0000 | [diff] [blame] | 1165 | InlineAsm::AsmDialect MachineInstr::getInlineAsmDialect() const { |
| 1166 | assert(isInlineAsm() && "getInlineAsmDialect() only works for inline asms!"); |
| 1167 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
Chad Rosier | e53314f | 2012-09-05 22:40:13 +0000 | [diff] [blame] | 1168 | return InlineAsm::AsmDialect((ExtraInfo & InlineAsm::Extra_AsmDialect) != 0); |
Chad Rosier | 994f404 | 2012-09-05 21:00:58 +0000 | [diff] [blame] | 1169 | } |
| 1170 | |
Jakob Stoklund Olesen | 1e73716 | 2011-10-12 23:37:33 +0000 | [diff] [blame] | 1171 | int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx, |
| 1172 | unsigned *GroupNo) const { |
| 1173 | assert(isInlineAsm() && "Expected an inline asm instruction"); |
| 1174 | assert(OpIdx < getNumOperands() && "OpIdx out of range"); |
| 1175 | |
| 1176 | // Ignore queries about the initial operands. |
| 1177 | if (OpIdx < InlineAsm::MIOp_FirstOperand) |
| 1178 | return -1; |
| 1179 | |
| 1180 | unsigned Group = 0; |
| 1181 | unsigned NumOps; |
| 1182 | for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e; |
| 1183 | i += NumOps) { |
| 1184 | const MachineOperand &FlagMO = getOperand(i); |
| 1185 | // If we reach the implicit register operands, stop looking. |
| 1186 | if (!FlagMO.isImm()) |
| 1187 | return -1; |
| 1188 | NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm()); |
| 1189 | if (i + NumOps > OpIdx) { |
| 1190 | if (GroupNo) |
| 1191 | *GroupNo = Group; |
| 1192 | return i; |
| 1193 | } |
| 1194 | ++Group; |
| 1195 | } |
| 1196 | return -1; |
| 1197 | } |
| 1198 | |
Reid Kleckner | 2886580 | 2016-04-14 18:29:59 +0000 | [diff] [blame] | 1199 | const DILocalVariable *MachineInstr::getDebugVariable() const { |
| 1200 | assert(isDebugValue() && "not a DBG_VALUE"); |
| 1201 | return cast<DILocalVariable>(getOperand(2).getMetadata()); |
| 1202 | } |
| 1203 | |
| 1204 | const DIExpression *MachineInstr::getDebugExpression() const { |
| 1205 | assert(isDebugValue() && "not a DBG_VALUE"); |
| 1206 | return cast<DIExpression>(getOperand(3).getMetadata()); |
| 1207 | } |
| 1208 | |
Jakob Stoklund Olesen | 35b362f | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 1209 | const TargetRegisterClass* |
| 1210 | MachineInstr::getRegClassConstraint(unsigned OpIdx, |
| 1211 | const TargetInstrInfo *TII, |
| 1212 | const TargetRegisterInfo *TRI) const { |
Jakob Stoklund Olesen | 3c52f02 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 1213 | assert(getParent() && "Can't have an MBB reference here!"); |
| 1214 | assert(getParent()->getParent() && "Can't have an MF reference here!"); |
| 1215 | const MachineFunction &MF = *getParent()->getParent(); |
| 1216 | |
Jakob Stoklund Olesen | 35b362f | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 1217 | // Most opcodes have fixed constraints in their MCInstrDesc. |
| 1218 | if (!isInlineAsm()) |
Jakob Stoklund Olesen | 3c52f02 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 1219 | return TII->getRegClass(getDesc(), OpIdx, TRI, MF); |
Jakob Stoklund Olesen | 35b362f | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 1220 | |
| 1221 | if (!getOperand(OpIdx).isReg()) |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 1222 | return nullptr; |
Jakob Stoklund Olesen | 35b362f | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 1223 | |
| 1224 | // For tied uses on inline asm, get the constraint from the def. |
| 1225 | unsigned DefIdx; |
| 1226 | if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx)) |
| 1227 | OpIdx = DefIdx; |
| 1228 | |
| 1229 | // Inline asm stores register class constraints in the flag word. |
| 1230 | int FlagIdx = findInlineAsmFlagIdx(OpIdx); |
| 1231 | if (FlagIdx < 0) |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 1232 | return nullptr; |
Jakob Stoklund Olesen | 35b362f | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 1233 | |
| 1234 | unsigned Flag = getOperand(FlagIdx).getImm(); |
| 1235 | unsigned RCID; |
Simon Dardis | d32a2d3 | 2016-07-18 13:17:31 +0000 | [diff] [blame] | 1236 | if ((InlineAsm::getKind(Flag) == InlineAsm::Kind_RegUse || |
| 1237 | InlineAsm::getKind(Flag) == InlineAsm::Kind_RegDef || |
| 1238 | InlineAsm::getKind(Flag) == InlineAsm::Kind_RegDefEarlyClobber) && |
| 1239 | InlineAsm::hasRegClassConstraint(Flag, RCID)) |
Jakob Stoklund Olesen | 35b362f | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 1240 | return TRI->getRegClass(RCID); |
| 1241 | |
| 1242 | // Assume that all registers in a memory operand are pointers. |
| 1243 | if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem) |
Jakob Stoklund Olesen | 3c52f02 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 1244 | return TRI->getPointerRegClass(MF); |
Jakob Stoklund Olesen | 35b362f | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 1245 | |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 1246 | return nullptr; |
Jakob Stoklund Olesen | 35b362f | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 1247 | } |
| 1248 | |
Quentin Colombet | 1fb3362a | 2014-01-02 22:47:22 +0000 | [diff] [blame] | 1249 | const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVReg( |
| 1250 | unsigned Reg, const TargetRegisterClass *CurRC, const TargetInstrInfo *TII, |
| 1251 | const TargetRegisterInfo *TRI, bool ExploreBundle) const { |
| 1252 | // Check every operands inside the bundle if we have |
| 1253 | // been asked to. |
| 1254 | if (ExploreBundle) |
Duncan P. N. Exon Smith | f9ab416 | 2016-02-27 17:05:33 +0000 | [diff] [blame] | 1255 | for (ConstMIBundleOperands OpndIt(*this); OpndIt.isValid() && CurRC; |
Quentin Colombet | 1fb3362a | 2014-01-02 22:47:22 +0000 | [diff] [blame] | 1256 | ++OpndIt) |
| 1257 | CurRC = OpndIt->getParent()->getRegClassConstraintEffectForVRegImpl( |
| 1258 | OpndIt.getOperandNo(), Reg, CurRC, TII, TRI); |
| 1259 | else |
| 1260 | // Otherwise, just check the current operands. |
Matthias Braun | e41e146 | 2015-05-29 02:56:46 +0000 | [diff] [blame] | 1261 | for (unsigned i = 0, e = NumOperands; i < e && CurRC; ++i) |
| 1262 | CurRC = getRegClassConstraintEffectForVRegImpl(i, Reg, CurRC, TII, TRI); |
Quentin Colombet | 1fb3362a | 2014-01-02 22:47:22 +0000 | [diff] [blame] | 1263 | return CurRC; |
| 1264 | } |
| 1265 | |
| 1266 | const TargetRegisterClass *MachineInstr::getRegClassConstraintEffectForVRegImpl( |
| 1267 | unsigned OpIdx, unsigned Reg, const TargetRegisterClass *CurRC, |
| 1268 | const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const { |
| 1269 | assert(CurRC && "Invalid initial register class"); |
| 1270 | // Check if Reg is constrained by some of its use/def from MI. |
| 1271 | const MachineOperand &MO = getOperand(OpIdx); |
| 1272 | if (!MO.isReg() || MO.getReg() != Reg) |
| 1273 | return CurRC; |
| 1274 | // If yes, accumulate the constraints through the operand. |
| 1275 | return getRegClassConstraintEffect(OpIdx, CurRC, TII, TRI); |
| 1276 | } |
| 1277 | |
| 1278 | const TargetRegisterClass *MachineInstr::getRegClassConstraintEffect( |
| 1279 | unsigned OpIdx, const TargetRegisterClass *CurRC, |
| 1280 | const TargetInstrInfo *TII, const TargetRegisterInfo *TRI) const { |
| 1281 | const TargetRegisterClass *OpRC = getRegClassConstraint(OpIdx, TII, TRI); |
| 1282 | const MachineOperand &MO = getOperand(OpIdx); |
| 1283 | assert(MO.isReg() && |
| 1284 | "Cannot get register constraints for non-register operand"); |
| 1285 | assert(CurRC && "Invalid initial register class"); |
| 1286 | if (unsigned SubIdx = MO.getSubReg()) { |
| 1287 | if (OpRC) |
| 1288 | CurRC = TRI->getMatchingSuperRegClass(CurRC, OpRC, SubIdx); |
| 1289 | else |
| 1290 | CurRC = TRI->getSubClassWithSubReg(CurRC, SubIdx); |
| 1291 | } else if (OpRC) |
| 1292 | CurRC = TRI->getCommonSubClass(CurRC, OpRC); |
| 1293 | return CurRC; |
| 1294 | } |
| 1295 | |
Jakob Stoklund Olesen | 68d752b | 2013-01-09 18:28:16 +0000 | [diff] [blame] | 1296 | /// Return the number of instructions inside the MI bundle, not counting the |
| 1297 | /// header instruction. |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 1298 | unsigned MachineInstr::getBundleSize() const { |
Duncan P. N. Exon Smith | c5b668d | 2016-02-22 20:49:58 +0000 | [diff] [blame] | 1299 | MachineBasicBlock::const_instr_iterator I = getIterator(); |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 1300 | unsigned Size = 0; |
Richard Trieu | 7a08381 | 2016-02-18 22:09:30 +0000 | [diff] [blame] | 1301 | while (I->isBundledWithSucc()) { |
| 1302 | ++Size; |
| 1303 | ++I; |
| 1304 | } |
Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 1305 | return Size; |
| 1306 | } |
| 1307 | |
Nicolai Haehnle | b0c9748 | 2016-04-22 04:04:08 +0000 | [diff] [blame] | 1308 | /// Returns true if the MachineInstr has an implicit-use operand of exactly |
| 1309 | /// the given register (not considering sub/super-registers). |
| 1310 | bool MachineInstr::hasRegisterImplicitUseOperand(unsigned Reg) const { |
| 1311 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1312 | const MachineOperand &MO = getOperand(i); |
| 1313 | if (MO.isReg() && MO.isUse() && MO.isImplicit() && MO.getReg() == Reg) |
| 1314 | return true; |
| 1315 | } |
| 1316 | return false; |
| 1317 | } |
| 1318 | |
Evan Cheng | 910c808 | 2007-04-26 19:00:32 +0000 | [diff] [blame] | 1319 | /// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of |
Jim Grosbach | 9632c14 | 2009-09-17 17:57:26 +0000 | [diff] [blame] | 1320 | /// the specific register or -1 if it is not found. It further tightens |
Evan Cheng | 9965aeb | 2007-02-23 01:04:26 +0000 | [diff] [blame] | 1321 | /// the search criteria to a use that kills the register if isKill is true. |
Fraser Cormack | 48d9fdc | 2016-10-11 09:09:21 +0000 | [diff] [blame] | 1322 | int MachineInstr::findRegisterUseOperandIdx( |
| 1323 | unsigned Reg, bool isKill, const TargetRegisterInfo *TRI) const { |
Evan Cheng | 75c2194 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1324 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
Evan Cheng | 5983bdb | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1325 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1326 | if (!MO.isReg() || !MO.isUse()) |
Evan Cheng | 6325446 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1327 | continue; |
| 1328 | unsigned MOReg = MO.getReg(); |
| 1329 | if (!MOReg) |
| 1330 | continue; |
Fraser Cormack | 48d9fdc | 2016-10-11 09:09:21 +0000 | [diff] [blame] | 1331 | if (MOReg == Reg || (TRI && TargetRegisterInfo::isPhysicalRegister(MOReg) && |
| 1332 | TargetRegisterInfo::isPhysicalRegister(Reg) && |
| 1333 | TRI->isSubRegister(MOReg, Reg))) |
Evan Cheng | 9965aeb | 2007-02-23 01:04:26 +0000 | [diff] [blame] | 1334 | if (!isKill || MO.isKill()) |
Evan Cheng | ec3ac31 | 2007-03-26 22:37:45 +0000 | [diff] [blame] | 1335 | return i; |
Evan Cheng | 75c2194 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1336 | } |
Evan Cheng | ec3ac31 | 2007-03-26 22:37:45 +0000 | [diff] [blame] | 1337 | return -1; |
Evan Cheng | 75c2194 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1338 | } |
Jakob Stoklund Olesen | 5d4c134 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1339 | |
Jakob Stoklund Olesen | 7d7f604 | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1340 | /// readsWritesVirtualRegister - Return a pair of bools (reads, writes) |
| 1341 | /// indicating if this instruction reads or writes Reg. This also considers |
| 1342 | /// partial defines. |
| 1343 | std::pair<bool,bool> |
| 1344 | MachineInstr::readsWritesVirtualRegister(unsigned Reg, |
| 1345 | SmallVectorImpl<unsigned> *Ops) const { |
| 1346 | bool PartDef = false; // Partial redefine. |
| 1347 | bool FullDef = false; // Full define. |
| 1348 | bool Use = false; |
Jakob Stoklund Olesen | 5d4c134 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1349 | |
| 1350 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1351 | const MachineOperand &MO = getOperand(i); |
| 1352 | if (!MO.isReg() || MO.getReg() != Reg) |
| 1353 | continue; |
Jakob Stoklund Olesen | 7d7f604 | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1354 | if (Ops) |
| 1355 | Ops->push_back(i); |
Jakob Stoklund Olesen | 5d4c134 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1356 | if (MO.isUse()) |
Jakob Stoklund Olesen | 7d7f604 | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1357 | Use |= !MO.isUndef(); |
Jakob Stoklund Olesen | 9eb77bf | 2011-08-19 00:30:17 +0000 | [diff] [blame] | 1358 | else if (MO.getSubReg() && !MO.isUndef()) |
| 1359 | // A partial <def,undef> doesn't count as reading the register. |
Jakob Stoklund Olesen | 5d4c134 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1360 | PartDef = true; |
| 1361 | else |
| 1362 | FullDef = true; |
| 1363 | } |
Jakob Stoklund Olesen | 7d7f604 | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1364 | // A partial redefine uses Reg unless there is also a full define. |
| 1365 | return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef); |
Jakob Stoklund Olesen | 5d4c134 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1366 | } |
| 1367 | |
Evan Cheng | 6325446 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1368 | /// findRegisterDefOperandIdx() - Returns the operand index that is a def of |
Dan Gohman | 72a0bc1 | 2008-05-06 00:20:10 +0000 | [diff] [blame] | 1369 | /// the specified register or -1 if it is not found. If isDead is true, defs |
| 1370 | /// that are not dead are skipped. If TargetRegisterInfo is non-null, then it |
| 1371 | /// also checks if there is a def of a super-register. |
Evan Cheng | 3858451 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 1372 | int |
| 1373 | MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap, |
| 1374 | const TargetRegisterInfo *TRI) const { |
| 1375 | bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg); |
Evan Cheng | f7ed82d | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1376 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
Evan Cheng | 6325446 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1377 | const MachineOperand &MO = getOperand(i); |
Jakob Stoklund Olesen | e7d3f44 | 2012-02-14 23:49:37 +0000 | [diff] [blame] | 1378 | // Accept regmask operands when Overlap is set. |
| 1379 | // Ignore them when looking for a specific def operand (Overlap == false). |
| 1380 | if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg)) |
| 1381 | return i; |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1382 | if (!MO.isReg() || !MO.isDef()) |
Evan Cheng | 6325446 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1383 | continue; |
| 1384 | unsigned MOReg = MO.getReg(); |
Evan Cheng | 3858451 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 1385 | bool Found = (MOReg == Reg); |
| 1386 | if (!Found && TRI && isPhys && |
| 1387 | TargetRegisterInfo::isPhysicalRegister(MOReg)) { |
| 1388 | if (Overlap) |
| 1389 | Found = TRI->regsOverlap(MOReg, Reg); |
| 1390 | else |
| 1391 | Found = TRI->isSubRegister(MOReg, Reg); |
| 1392 | } |
| 1393 | if (Found && (!isDead || MO.isDead())) |
| 1394 | return i; |
Evan Cheng | f7ed82d | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1395 | } |
Evan Cheng | 6325446 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1396 | return -1; |
Evan Cheng | f7ed82d | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1397 | } |
Evan Cheng | 4d728b0 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1398 | |
Evan Cheng | 5983bdb | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1399 | /// findFirstPredOperandIdx() - Find the index of the first operand in the |
| 1400 | /// operand list that is used to represent the predicate. It returns -1 if |
| 1401 | /// none is found. |
| 1402 | int MachineInstr::findFirstPredOperandIdx() const { |
Jim Grosbach | ed16ec4 | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 1403 | // Don't call MCID.findFirstPredOperandIdx() because this variant |
| 1404 | // is sometimes called on an instruction that's not yet complete, and |
| 1405 | // so the number of operands is less than the MCID indicates. In |
| 1406 | // particular, the PTX target does this. |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1407 | const MCInstrDesc &MCID = getDesc(); |
| 1408 | if (MCID.isPredicable()) { |
Evan Cheng | 4d728b0 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1409 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1410 | if (MCID.OpInfo[i].isPredicate()) |
Evan Cheng | 5983bdb | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1411 | return i; |
Evan Cheng | 4d728b0 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1412 | } |
| 1413 | |
Evan Cheng | 5983bdb | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1414 | return -1; |
Evan Cheng | 4d728b0 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1415 | } |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1416 | |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 1417 | // MachineOperand::TiedTo is 4 bits wide. |
| 1418 | const unsigned TiedMax = 15; |
| 1419 | |
| 1420 | /// tieOperands - Mark operands at DefIdx and UseIdx as tied to each other. |
| 1421 | /// |
| 1422 | /// Use and def operands can be tied together, indicated by a non-zero TiedTo |
| 1423 | /// field. TiedTo can have these values: |
| 1424 | /// |
| 1425 | /// 0: Operand is not tied to anything. |
| 1426 | /// 1 to TiedMax-1: Tied to getOperand(TiedTo-1). |
| 1427 | /// TiedMax: Tied to an operand >= TiedMax-1. |
| 1428 | /// |
| 1429 | /// The tied def must be one of the first TiedMax operands on a normal |
| 1430 | /// instruction. INLINEASM instructions allow more tied defs. |
| 1431 | /// |
Jakob Stoklund Olesen | 5c8eda0 | 2012-08-31 20:50:53 +0000 | [diff] [blame] | 1432 | void MachineInstr::tieOperands(unsigned DefIdx, unsigned UseIdx) { |
Jakob Stoklund Olesen | 5c8eda0 | 2012-08-31 20:50:53 +0000 | [diff] [blame] | 1433 | MachineOperand &DefMO = getOperand(DefIdx); |
| 1434 | MachineOperand &UseMO = getOperand(UseIdx); |
| 1435 | assert(DefMO.isDef() && "DefIdx must be a def operand"); |
| 1436 | assert(UseMO.isUse() && "UseIdx must be a use operand"); |
| 1437 | assert(!DefMO.isTied() && "Def is already tied to another use"); |
| 1438 | assert(!UseMO.isTied() && "Use is already tied to another def"); |
| 1439 | |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 1440 | if (DefIdx < TiedMax) |
| 1441 | UseMO.TiedTo = DefIdx + 1; |
| 1442 | else { |
| 1443 | // Inline asm can use the group descriptors to find tied operands, but on |
| 1444 | // normal instruction, the tied def must be within the first TiedMax |
| 1445 | // operands. |
| 1446 | assert(isInlineAsm() && "DefIdx out of range"); |
| 1447 | UseMO.TiedTo = TiedMax; |
| 1448 | } |
| 1449 | |
| 1450 | // UseIdx can be out of range, we'll search for it in findTiedOperandIdx(). |
| 1451 | DefMO.TiedTo = std::min(UseIdx + 1, TiedMax); |
Jakob Stoklund Olesen | 5c8eda0 | 2012-08-31 20:50:53 +0000 | [diff] [blame] | 1452 | } |
| 1453 | |
Jakob Stoklund Olesen | 2b16664 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 1454 | /// Given the index of a tied register operand, find the operand it is tied to. |
| 1455 | /// Defs are tied to uses and vice versa. Returns the index of the tied operand |
| 1456 | /// which must exist. |
| 1457 | unsigned MachineInstr::findTiedOperandIdx(unsigned OpIdx) const { |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 1458 | const MachineOperand &MO = getOperand(OpIdx); |
| 1459 | assert(MO.isTied() && "Operand isn't tied"); |
Jakob Stoklund Olesen | 2b16664 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 1460 | |
Jakob Stoklund Olesen | 0a09da8 | 2012-09-04 18:36:28 +0000 | [diff] [blame] | 1461 | // Normally TiedTo is in range. |
| 1462 | if (MO.TiedTo < TiedMax) |
| 1463 | return MO.TiedTo - 1; |
| 1464 | |
| 1465 | // Uses on normal instructions can be out of range. |
| 1466 | if (!isInlineAsm()) { |
| 1467 | // Normal tied defs must be in the 0..TiedMax-1 range. |
| 1468 | if (MO.isUse()) |
| 1469 | return TiedMax - 1; |
| 1470 | // MO is a def. Search for the tied use. |
| 1471 | for (unsigned i = TiedMax - 1, e = getNumOperands(); i != e; ++i) { |
| 1472 | const MachineOperand &UseMO = getOperand(i); |
| 1473 | if (UseMO.isReg() && UseMO.isUse() && UseMO.TiedTo == OpIdx + 1) |
| 1474 | return i; |
| 1475 | } |
| 1476 | llvm_unreachable("Can't find tied use"); |
| 1477 | } |
| 1478 | |
| 1479 | // Now deal with inline asm by parsing the operand group descriptor flags. |
| 1480 | // Find the beginning of each operand group. |
| 1481 | SmallVector<unsigned, 8> GroupIdx; |
| 1482 | unsigned OpIdxGroup = ~0u; |
| 1483 | unsigned NumOps; |
| 1484 | for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e; |
| 1485 | i += NumOps) { |
| 1486 | const MachineOperand &FlagMO = getOperand(i); |
| 1487 | assert(FlagMO.isImm() && "Invalid tied operand on inline asm"); |
| 1488 | unsigned CurGroup = GroupIdx.size(); |
| 1489 | GroupIdx.push_back(i); |
| 1490 | NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm()); |
| 1491 | // OpIdx belongs to this operand group. |
| 1492 | if (OpIdx > i && OpIdx < i + NumOps) |
| 1493 | OpIdxGroup = CurGroup; |
| 1494 | unsigned TiedGroup; |
| 1495 | if (!InlineAsm::isUseOperandTiedToDef(FlagMO.getImm(), TiedGroup)) |
| 1496 | continue; |
| 1497 | // Operands in this group are tied to operands in TiedGroup which must be |
| 1498 | // earlier. Find the number of operands between the two groups. |
| 1499 | unsigned Delta = i - GroupIdx[TiedGroup]; |
| 1500 | |
| 1501 | // OpIdx is a use tied to TiedGroup. |
| 1502 | if (OpIdxGroup == CurGroup) |
| 1503 | return OpIdx - Delta; |
| 1504 | |
| 1505 | // OpIdx is a def tied to this use group. |
| 1506 | if (OpIdxGroup == TiedGroup) |
| 1507 | return OpIdx + Delta; |
| 1508 | } |
| 1509 | llvm_unreachable("Invalid tied operand on inline asm"); |
Jakob Stoklund Olesen | 2b16664 | 2012-08-29 00:37:58 +0000 | [diff] [blame] | 1510 | } |
| 1511 | |
Dan Gohman | c90f51c | 2010-05-13 20:34:42 +0000 | [diff] [blame] | 1512 | /// clearKillInfo - Clears kill flags on all operands. |
| 1513 | /// |
| 1514 | void MachineInstr::clearKillInfo() { |
Benjamin Kramer | 60c5bbf | 2015-02-21 17:08:08 +0000 | [diff] [blame] | 1515 | for (MachineOperand &MO : operands()) { |
Dan Gohman | c90f51c | 2010-05-13 20:34:42 +0000 | [diff] [blame] | 1516 | if (MO.isReg() && MO.isUse()) |
| 1517 | MO.setIsKill(false); |
| 1518 | } |
| 1519 | } |
| 1520 | |
Jakob Stoklund Olesen | a8ad977 | 2010-06-02 22:47:25 +0000 | [diff] [blame] | 1521 | void MachineInstr::substituteRegister(unsigned FromReg, |
| 1522 | unsigned ToReg, |
| 1523 | unsigned SubIdx, |
| 1524 | const TargetRegisterInfo &RegInfo) { |
| 1525 | if (TargetRegisterInfo::isPhysicalRegister(ToReg)) { |
| 1526 | if (SubIdx) |
| 1527 | ToReg = RegInfo.getSubReg(ToReg, SubIdx); |
Benjamin Kramer | 60c5bbf | 2015-02-21 17:08:08 +0000 | [diff] [blame] | 1528 | for (MachineOperand &MO : operands()) { |
Jakob Stoklund Olesen | a8ad977 | 2010-06-02 22:47:25 +0000 | [diff] [blame] | 1529 | if (!MO.isReg() || MO.getReg() != FromReg) |
| 1530 | continue; |
| 1531 | MO.substPhysReg(ToReg, RegInfo); |
| 1532 | } |
| 1533 | } else { |
Benjamin Kramer | 60c5bbf | 2015-02-21 17:08:08 +0000 | [diff] [blame] | 1534 | for (MachineOperand &MO : operands()) { |
Jakob Stoklund Olesen | a8ad977 | 2010-06-02 22:47:25 +0000 | [diff] [blame] | 1535 | if (!MO.isReg() || MO.getReg() != FromReg) |
| 1536 | continue; |
| 1537 | MO.substVirtReg(ToReg, SubIdx, RegInfo); |
| 1538 | } |
| 1539 | } |
| 1540 | } |
| 1541 | |
Evan Cheng | 7d98a48 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1542 | /// isSafeToMove - Return true if it is safe to move this instruction. If |
| 1543 | /// SawStore is set to true, it means that there is a store (or call) between |
| 1544 | /// the instruction's location and its intended destination. |
Matthias Braun | 07066cc | 2015-05-19 21:22:20 +0000 | [diff] [blame] | 1545 | bool MachineInstr::isSafeToMove(AliasAnalysis *AA, bool &SawStore) const { |
Evan Cheng | 399e110 | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1546 | // Ignore stuff that we obviously can't move. |
Jakob Stoklund Olesen | 813a109 | 2012-08-29 20:48:45 +0000 | [diff] [blame] | 1547 | // |
| 1548 | // Treat volatile loads as stores. This is not strictly necessary for |
Jakob Stoklund Olesen | d92e2bc | 2012-09-04 18:44:43 +0000 | [diff] [blame] | 1549 | // volatiles, but it is required for atomic loads. It is not allowed to move |
Jakob Stoklund Olesen | 813a109 | 2012-08-29 20:48:45 +0000 | [diff] [blame] | 1550 | // a load across an atomic load with Ordering > Monotonic. |
| 1551 | if (mayStore() || isCall() || |
Jakob Stoklund Olesen | cea3e77 | 2012-08-29 21:19:21 +0000 | [diff] [blame] | 1552 | (mayLoad() && hasOrderedMemoryRef())) { |
Evan Cheng | 399e110 | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1553 | SawStore = true; |
| 1554 | return false; |
| 1555 | } |
Evan Cheng | 0638c20 | 2011-01-07 21:08:26 +0000 | [diff] [blame] | 1556 | |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 1557 | if (isPosition() || isDebugValue() || isTerminator() || |
| 1558 | hasUnmodeledSideEffects()) |
Evan Cheng | 399e110 | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1559 | return false; |
| 1560 | |
| 1561 | // See if this instruction does a load. If so, we have to guarantee that the |
| 1562 | // loaded value doesn't change between the load and the its intended |
| 1563 | // destination. The check for isInvariantLoad gives the targe the chance to |
| 1564 | // classify the load as always returning a constant, e.g. a constant pool |
| 1565 | // load. |
Justin Lebar | d98cf00 | 2016-09-10 01:03:20 +0000 | [diff] [blame] | 1566 | if (mayLoad() && !isDereferenceableInvariantLoad(AA)) |
Evan Cheng | 399e110 | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1567 | // Otherwise, this is a real load. If there is a store between the load and |
Jakob Stoklund Olesen | 813a109 | 2012-08-29 20:48:45 +0000 | [diff] [blame] | 1568 | // end of block, we can't move it. |
| 1569 | return !SawStore; |
Dan Gohman | 7c59ed6 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1570 | |
Evan Cheng | 399e110 | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1571 | return true; |
| 1572 | } |
| 1573 | |
Eli Friedman | 93f47e5 | 2017-03-09 23:33:36 +0000 | [diff] [blame] | 1574 | bool MachineInstr::mayAlias(AliasAnalysis *AA, MachineInstr &Other, |
| 1575 | bool UseTBAA) { |
| 1576 | const MachineFunction *MF = getParent()->getParent(); |
| 1577 | const TargetInstrInfo *TII = MF->getSubtarget().getInstrInfo(); |
| 1578 | |
| 1579 | // If neither instruction stores to memory, they can't alias in any |
| 1580 | // meaningful way, even if they read from the same address. |
| 1581 | if (!mayStore() && !Other.mayStore()) |
| 1582 | return false; |
| 1583 | |
| 1584 | // Let the target decide if memory accesses cannot possibly overlap. |
| 1585 | if (TII->areMemAccessesTriviallyDisjoint(*this, Other, AA)) |
| 1586 | return false; |
| 1587 | |
| 1588 | if (!AA) |
| 1589 | return true; |
| 1590 | |
| 1591 | // FIXME: Need to handle multiple memory operands to support all targets. |
| 1592 | if (!hasOneMemOperand() || !Other.hasOneMemOperand()) |
| 1593 | return true; |
| 1594 | |
| 1595 | MachineMemOperand *MMOa = *memoperands_begin(); |
| 1596 | MachineMemOperand *MMOb = *Other.memoperands_begin(); |
| 1597 | |
| 1598 | if (!MMOa->getValue() || !MMOb->getValue()) |
| 1599 | return true; |
| 1600 | |
| 1601 | // The following interface to AA is fashioned after DAGCombiner::isAlias |
| 1602 | // and operates with MachineMemOperand offset with some important |
| 1603 | // assumptions: |
| 1604 | // - LLVM fundamentally assumes flat address spaces. |
| 1605 | // - MachineOperand offset can *only* result from legalization and |
| 1606 | // cannot affect queries other than the trivial case of overlap |
| 1607 | // checking. |
| 1608 | // - These offsets never wrap and never step outside |
| 1609 | // of allocated objects. |
| 1610 | // - There should never be any negative offsets here. |
| 1611 | // |
| 1612 | // FIXME: Modify API to hide this math from "user" |
| 1613 | // FIXME: Even before we go to AA we can reason locally about some |
| 1614 | // memory objects. It can save compile time, and possibly catch some |
| 1615 | // corner cases not currently covered. |
| 1616 | |
| 1617 | assert ((MMOa->getOffset() >= 0) && "Negative MachineMemOperand offset"); |
| 1618 | assert ((MMOb->getOffset() >= 0) && "Negative MachineMemOperand offset"); |
| 1619 | |
| 1620 | int64_t MinOffset = std::min(MMOa->getOffset(), MMOb->getOffset()); |
| 1621 | int64_t Overlapa = MMOa->getSize() + MMOa->getOffset() - MinOffset; |
| 1622 | int64_t Overlapb = MMOb->getSize() + MMOb->getOffset() - MinOffset; |
| 1623 | |
| 1624 | AliasResult AAResult = |
| 1625 | AA->alias(MemoryLocation(MMOa->getValue(), Overlapa, |
| 1626 | UseTBAA ? MMOa->getAAInfo() : AAMDNodes()), |
| 1627 | MemoryLocation(MMOb->getValue(), Overlapb, |
| 1628 | UseTBAA ? MMOb->getAAInfo() : AAMDNodes())); |
| 1629 | |
| 1630 | return (AAResult != NoAlias); |
| 1631 | } |
| 1632 | |
Jakob Stoklund Olesen | cea3e77 | 2012-08-29 21:19:21 +0000 | [diff] [blame] | 1633 | /// hasOrderedMemoryRef - Return true if this instruction may have an ordered |
| 1634 | /// or volatile memory reference, or if the information describing the memory |
| 1635 | /// reference is not available. Return false if it is known to have no ordered |
| 1636 | /// memory references. |
| 1637 | bool MachineInstr::hasOrderedMemoryRef() const { |
Dan Gohman | 7c59ed6 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1638 | // An instruction known never to access memory won't have a volatile access. |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1639 | if (!mayStore() && |
| 1640 | !mayLoad() && |
| 1641 | !isCall() && |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1642 | !hasUnmodeledSideEffects()) |
Dan Gohman | 7c59ed6 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1643 | return false; |
| 1644 | |
| 1645 | // Otherwise, if the instruction has no memory reference information, |
| 1646 | // conservatively assume it wasn't preserved. |
| 1647 | if (memoperands_empty()) |
| 1648 | return true; |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1649 | |
Justin Lebar | dede81e | 2016-07-13 22:35:19 +0000 | [diff] [blame] | 1650 | // Check if any of our memory operands are ordered. |
| 1651 | return any_of(memoperands(), [](const MachineMemOperand *MMO) { |
| 1652 | return !MMO->isUnordered(); |
| 1653 | }); |
Dan Gohman | 7c59ed6 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1654 | } |
| 1655 | |
Justin Lebar | d98cf00 | 2016-09-10 01:03:20 +0000 | [diff] [blame] | 1656 | /// isDereferenceableInvariantLoad - Return true if this instruction will never |
| 1657 | /// trap and is loading from a location whose value is invariant across a run of |
| 1658 | /// this function. |
| 1659 | bool MachineInstr::isDereferenceableInvariantLoad(AliasAnalysis *AA) const { |
Dan Gohman | be8137b | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1660 | // If the instruction doesn't load at all, it isn't an invariant load. |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1661 | if (!mayLoad()) |
Dan Gohman | be8137b | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1662 | return false; |
| 1663 | |
| 1664 | // If the instruction has lost its memoperands, conservatively assume that |
| 1665 | // it may not be an invariant load. |
| 1666 | if (memoperands_empty()) |
| 1667 | return false; |
| 1668 | |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 1669 | const MachineFrameInfo &MFI = getParent()->getParent()->getFrameInfo(); |
Dan Gohman | be8137b | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1670 | |
Justin Lebar | dede81e | 2016-07-13 22:35:19 +0000 | [diff] [blame] | 1671 | for (MachineMemOperand *MMO : memoperands()) { |
| 1672 | if (MMO->isVolatile()) return false; |
| 1673 | if (MMO->isStore()) return false; |
Justin Lebar | adbf09e | 2016-09-11 01:38:58 +0000 | [diff] [blame] | 1674 | if (MMO->isInvariant() && MMO->isDereferenceable()) |
| 1675 | continue; |
Nick Lewycky | aad475b | 2014-04-15 07:22:52 +0000 | [diff] [blame] | 1676 | |
| 1677 | // A load from a constant PseudoSourceValue is invariant. |
Justin Lebar | dede81e | 2016-07-13 22:35:19 +0000 | [diff] [blame] | 1678 | if (const PseudoSourceValue *PSV = MMO->getPseudoValue()) |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 1679 | if (PSV->isConstant(&MFI)) |
Nick Lewycky | aad475b | 2014-04-15 07:22:52 +0000 | [diff] [blame] | 1680 | continue; |
| 1681 | |
Justin Lebar | dede81e | 2016-07-13 22:35:19 +0000 | [diff] [blame] | 1682 | if (const Value *V = MMO->getValue()) { |
Dan Gohman | be8137b | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1683 | // If we have an AliasAnalysis, ask it whether the memory is constant. |
Chandler Carruth | ac80dc7 | 2015-06-17 07:18:54 +0000 | [diff] [blame] | 1684 | if (AA && |
| 1685 | AA->pointsToConstantMemory( |
Justin Lebar | dede81e | 2016-07-13 22:35:19 +0000 | [diff] [blame] | 1686 | MemoryLocation(V, MMO->getSize(), MMO->getAAInfo()))) |
Dan Gohman | be8137b | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1687 | continue; |
| 1688 | } |
| 1689 | |
| 1690 | // Otherwise assume conservatively. |
| 1691 | return false; |
| 1692 | } |
| 1693 | |
| 1694 | // Everything checks out. |
| 1695 | return true; |
| 1696 | } |
| 1697 | |
Evan Cheng | 7145382 | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1698 | /// isConstantValuePHI - If the specified instruction is a PHI that always |
| 1699 | /// merges together the same virtual register, return the register, otherwise |
| 1700 | /// return 0. |
| 1701 | unsigned MachineInstr::isConstantValuePHI() const { |
Chris Lattner | b06015a | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1702 | if (!isPHI()) |
Evan Cheng | 7145382 | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1703 | return 0; |
Evan Cheng | 5c668a2 | 2009-12-07 23:10:34 +0000 | [diff] [blame] | 1704 | assert(getNumOperands() >= 3 && |
| 1705 | "It's illegal to have a PHI without source operands"); |
Evan Cheng | 7145382 | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1706 | |
| 1707 | unsigned Reg = getOperand(1).getReg(); |
| 1708 | for (unsigned i = 3, e = getNumOperands(); i < e; i += 2) |
| 1709 | if (getOperand(i).getReg() != Reg) |
| 1710 | return 0; |
| 1711 | return Reg; |
| 1712 | } |
| 1713 | |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1714 | bool MachineInstr::hasUnmodeledSideEffects() const { |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1715 | if (hasProperty(MCID::UnmodeledSideEffects)) |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1716 | return true; |
| 1717 | if (isInlineAsm()) { |
| 1718 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 1719 | if (ExtraInfo & InlineAsm::Extra_HasSideEffects) |
| 1720 | return true; |
| 1721 | } |
| 1722 | |
| 1723 | return false; |
| 1724 | } |
| 1725 | |
Michael Kuperstein | bc7f99a | 2015-08-12 10:14:58 +0000 | [diff] [blame] | 1726 | bool MachineInstr::isLoadFoldBarrier() const { |
| 1727 | return mayStore() || isCall() || hasUnmodeledSideEffects(); |
| 1728 | } |
| 1729 | |
Evan Cheng | b083c47 | 2010-04-08 20:02:37 +0000 | [diff] [blame] | 1730 | /// allDefsAreDead - Return true if all the defs of this instruction are dead. |
| 1731 | /// |
| 1732 | bool MachineInstr::allDefsAreDead() const { |
Benjamin Kramer | 60c5bbf | 2015-02-21 17:08:08 +0000 | [diff] [blame] | 1733 | for (const MachineOperand &MO : operands()) { |
Evan Cheng | b083c47 | 2010-04-08 20:02:37 +0000 | [diff] [blame] | 1734 | if (!MO.isReg() || MO.isUse()) |
| 1735 | continue; |
| 1736 | if (!MO.isDead()) |
| 1737 | return false; |
| 1738 | } |
| 1739 | return true; |
| 1740 | } |
| 1741 | |
Evan Cheng | 21eedfb | 2010-10-22 21:49:09 +0000 | [diff] [blame] | 1742 | /// copyImplicitOps - Copy implicit register operands from specified |
| 1743 | /// instruction to this instruction. |
Jakob Stoklund Olesen | 33f5d14 | 2012-12-20 22:54:02 +0000 | [diff] [blame] | 1744 | void MachineInstr::copyImplicitOps(MachineFunction &MF, |
Duncan P. N. Exon Smith | fd8cc23 | 2016-02-27 20:01:33 +0000 | [diff] [blame] | 1745 | const MachineInstr &MI) { |
| 1746 | for (unsigned i = MI.getDesc().getNumOperands(), e = MI.getNumOperands(); |
Evan Cheng | 21eedfb | 2010-10-22 21:49:09 +0000 | [diff] [blame] | 1747 | i != e; ++i) { |
Duncan P. N. Exon Smith | fd8cc23 | 2016-02-27 20:01:33 +0000 | [diff] [blame] | 1748 | const MachineOperand &MO = MI.getOperand(i); |
Lang Hames | 7c8189c | 2014-03-17 01:22:54 +0000 | [diff] [blame] | 1749 | if ((MO.isReg() && MO.isImplicit()) || MO.isRegMask()) |
Jakob Stoklund Olesen | 33f5d14 | 2012-12-20 22:54:02 +0000 | [diff] [blame] | 1750 | addOperand(MF, MO); |
Evan Cheng | 21eedfb | 2010-10-22 21:49:09 +0000 | [diff] [blame] | 1751 | } |
| 1752 | } |
| 1753 | |
Manman Ren | 19f49ac | 2012-09-11 22:23:19 +0000 | [diff] [blame] | 1754 | #if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP) |
Matthias Braun | a4976c6 | 2017-01-29 18:20:42 +0000 | [diff] [blame] | 1755 | LLVM_DUMP_METHOD void MachineInstr::dump() const { |
Sebastian Pop | 7779484 | 2016-12-21 01:41:12 +0000 | [diff] [blame] | 1756 | dbgs() << " "; |
Matthias Braun | a4976c6 | 2017-01-29 18:20:42 +0000 | [diff] [blame] | 1757 | print(dbgs()); |
Mon P Wang | dfcc1ff | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 1758 | } |
Matthias Braun | 8c209aa | 2017-01-28 02:02:38 +0000 | [diff] [blame] | 1759 | #endif |
Mon P Wang | dfcc1ff | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 1760 | |
Ahmed Bougacha | 4319224 | 2017-02-23 19:17:31 +0000 | [diff] [blame] | 1761 | void MachineInstr::print(raw_ostream &OS, bool SkipOpers, bool SkipDebugLoc, |
Sebastian Pop | 7779484 | 2016-12-21 01:41:12 +0000 | [diff] [blame] | 1762 | const TargetInstrInfo *TII) const { |
Duncan P. N. Exon Smith | c037452 | 2015-06-26 23:18:44 +0000 | [diff] [blame] | 1763 | const Module *M = nullptr; |
| 1764 | if (const MachineBasicBlock *MBB = getParent()) |
| 1765 | if (const MachineFunction *MF = MBB->getParent()) |
| 1766 | M = MF->getFunction()->getParent(); |
| 1767 | |
| 1768 | ModuleSlotTracker MST(M); |
Ahmed Bougacha | 4319224 | 2017-02-23 19:17:31 +0000 | [diff] [blame] | 1769 | print(OS, MST, SkipOpers, SkipDebugLoc, TII); |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 1770 | } |
| 1771 | |
| 1772 | void MachineInstr::print(raw_ostream &OS, ModuleSlotTracker &MST, |
Ahmed Bougacha | 4319224 | 2017-02-23 19:17:31 +0000 | [diff] [blame] | 1773 | bool SkipOpers, bool SkipDebugLoc, |
| 1774 | const TargetInstrInfo *TII) const { |
Eric Christopher | 1cdefae | 2015-02-27 00:11:34 +0000 | [diff] [blame] | 1775 | // We can be a bit tidier if we know the MachineFunction. |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 1776 | const MachineFunction *MF = nullptr; |
Eric Christopher | 1cdefae | 2015-02-27 00:11:34 +0000 | [diff] [blame] | 1777 | const TargetRegisterInfo *TRI = nullptr; |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 1778 | const MachineRegisterInfo *MRI = nullptr; |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 1779 | const TargetIntrinsicInfo *IntrinsicInfo = nullptr; |
| 1780 | |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1781 | if (const MachineBasicBlock *MBB = getParent()) { |
| 1782 | MF = MBB->getParent(); |
Eric Christopher | 1cdefae | 2015-02-27 00:11:34 +0000 | [diff] [blame] | 1783 | if (MF) { |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1784 | MRI = &MF->getRegInfo(); |
Eric Christopher | 1cdefae | 2015-02-27 00:11:34 +0000 | [diff] [blame] | 1785 | TRI = MF->getSubtarget().getRegisterInfo(); |
Sebastian Pop | 7779484 | 2016-12-21 01:41:12 +0000 | [diff] [blame] | 1786 | if (!TII) |
| 1787 | TII = MF->getSubtarget().getInstrInfo(); |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 1788 | IntrinsicInfo = MF->getTarget().getIntrinsicInfo(); |
Eric Christopher | 1cdefae | 2015-02-27 00:11:34 +0000 | [diff] [blame] | 1789 | } |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1790 | } |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1791 | |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1792 | // Save a list of virtual registers. |
| 1793 | SmallVector<unsigned, 8> VirtRegs; |
| 1794 | |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1795 | // Print explicitly defined operands on the left of an assignment syntax. |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1796 | unsigned StartOp = 0, e = getNumOperands(); |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1797 | for (; StartOp < e && getOperand(StartOp).isReg() && |
| 1798 | getOperand(StartOp).isDef() && |
| 1799 | !getOperand(StartOp).isImplicit(); |
| 1800 | ++StartOp) { |
| 1801 | if (StartOp != 0) OS << ", "; |
Tim Northover | 6b3bd61 | 2016-07-29 20:32:59 +0000 | [diff] [blame] | 1802 | getOperand(StartOp).print(OS, MST, TRI, IntrinsicInfo); |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1803 | unsigned Reg = getOperand(StartOp).getReg(); |
Quentin Colombet | 36ce1b0 | 2016-02-10 23:43:48 +0000 | [diff] [blame] | 1804 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1805 | VirtRegs.push_back(Reg); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 1806 | LLT Ty = MRI ? MRI->getType(Reg) : LLT{}; |
| 1807 | if (Ty.isValid()) |
| 1808 | OS << '(' << Ty << ')'; |
Quentin Colombet | 36ce1b0 | 2016-02-10 23:43:48 +0000 | [diff] [blame] | 1809 | } |
Chris Lattner | ac6e974 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1810 | } |
Tanya Lattner | 23dbc81 | 2004-06-25 00:13:11 +0000 | [diff] [blame] | 1811 | |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1812 | if (StartOp != 0) |
| 1813 | OS << " = "; |
| 1814 | |
| 1815 | // Print the opcode name. |
Eric Christopher | 1cdefae | 2015-02-27 00:11:34 +0000 | [diff] [blame] | 1816 | if (TII) |
| 1817 | OS << TII->getName(getOpcode()); |
Benjamin Kramer | bf152d5 | 2012-02-10 13:18:44 +0000 | [diff] [blame] | 1818 | else |
| 1819 | OS << "UNKNOWN"; |
Misha Brukman | 835702a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1820 | |
Andrew Trick | b36388a | 2013-01-25 07:45:25 +0000 | [diff] [blame] | 1821 | if (SkipOpers) |
| 1822 | return; |
| 1823 | |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1824 | // Print the rest of the operands. |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1825 | bool OmittedAnyCallClobbers = false; |
| 1826 | bool FirstOp = true; |
Jakob Stoklund Olesen | 6b356b1 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1827 | unsigned AsmDescOp = ~0u; |
| 1828 | unsigned AsmOpCount = 0; |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1829 | |
Jakob Stoklund Olesen | 2318d1e | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 1830 | if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) { |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1831 | // Print asm string. |
| 1832 | OS << " "; |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 1833 | getOperand(InlineAsm::MIOp_AsmString).print(OS, MST, TRI); |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1834 | |
Eric Christopher | 0cb6fd9 | 2013-01-11 18:12:39 +0000 | [diff] [blame] | 1835 | // Print HasSideEffects, MayLoad, MayStore, IsAlignStack |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1836 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 1837 | if (ExtraInfo & InlineAsm::Extra_HasSideEffects) |
| 1838 | OS << " [sideeffect]"; |
Eric Christopher | 0cb6fd9 | 2013-01-11 18:12:39 +0000 | [diff] [blame] | 1839 | if (ExtraInfo & InlineAsm::Extra_MayLoad) |
| 1840 | OS << " [mayload]"; |
| 1841 | if (ExtraInfo & InlineAsm::Extra_MayStore) |
| 1842 | OS << " [maystore]"; |
Wei Ding | 0526e7f | 2016-06-22 18:51:08 +0000 | [diff] [blame] | 1843 | if (ExtraInfo & InlineAsm::Extra_IsConvergent) |
| 1844 | OS << " [isconvergent]"; |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1845 | if (ExtraInfo & InlineAsm::Extra_IsAlignStack) |
| 1846 | OS << " [alignstack]"; |
Chad Rosier | cbd2a19 | 2012-09-05 22:17:43 +0000 | [diff] [blame] | 1847 | if (getInlineAsmDialect() == InlineAsm::AD_ATT) |
Chad Rosier | 994f404 | 2012-09-05 21:00:58 +0000 | [diff] [blame] | 1848 | OS << " [attdialect]"; |
Chad Rosier | cbd2a19 | 2012-09-05 22:17:43 +0000 | [diff] [blame] | 1849 | if (getInlineAsmDialect() == InlineAsm::AD_Intel) |
Chad Rosier | 994f404 | 2012-09-05 21:00:58 +0000 | [diff] [blame] | 1850 | OS << " [inteldialect]"; |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1851 | |
Jakob Stoklund Olesen | 6b356b1 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1852 | StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand; |
Evan Cheng | 6eb516d | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1853 | FirstOp = false; |
| 1854 | } |
| 1855 | |
Chris Lattner | ac6e974 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1856 | for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) { |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1857 | const MachineOperand &MO = getOperand(i); |
| 1858 | |
Jakob Stoklund Olesen | 2fb5b31 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1859 | if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1860 | VirtRegs.push_back(MO.getReg()); |
| 1861 | |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1862 | // Omit call-clobbered registers which aren't used anywhere. This makes |
| 1863 | // call instructions much less noisy on targets where calls clobber lots |
| 1864 | // of registers. Don't rely on MO.isDead() because we may be called before |
| 1865 | // LiveVariables is run, or we may be looking at a non-allocatable reg. |
Craig Topper | cf0444b | 2014-11-17 05:50:14 +0000 | [diff] [blame] | 1866 | if (MRI && isCall() && |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1867 | MO.isReg() && MO.isImplicit() && MO.isDef()) { |
| 1868 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | 2fb5b31 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1869 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Craig Topper | cf0444b | 2014-11-17 05:50:14 +0000 | [diff] [blame] | 1870 | if (MRI->use_empty(Reg)) { |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1871 | bool HasAliasLive = false; |
Eric Christopher | 1cdefae | 2015-02-27 00:11:34 +0000 | [diff] [blame] | 1872 | for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) { |
Jakob Stoklund Olesen | 54038d7 | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 1873 | unsigned AliasReg = *AI; |
Craig Topper | cf0444b | 2014-11-17 05:50:14 +0000 | [diff] [blame] | 1874 | if (!MRI->use_empty(AliasReg)) { |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1875 | HasAliasLive = true; |
| 1876 | break; |
| 1877 | } |
Jakob Stoklund Olesen | 54038d7 | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 1878 | } |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1879 | if (!HasAliasLive) { |
| 1880 | OmittedAnyCallClobbers = true; |
| 1881 | continue; |
| 1882 | } |
| 1883 | } |
| 1884 | } |
| 1885 | } |
| 1886 | |
| 1887 | if (FirstOp) FirstOp = false; else OS << ","; |
Chris Lattner | ac6e974 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1888 | OS << " "; |
Jakob Stoklund Olesen | e8800b8 | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1889 | if (i < getDesc().NumOperands) { |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1890 | const MCOperandInfo &MCOI = getDesc().OpInfo[i]; |
| 1891 | if (MCOI.isPredicate()) |
Jakob Stoklund Olesen | e8800b8 | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1892 | OS << "pred:"; |
Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1893 | if (MCOI.isOptionalDef()) |
Jakob Stoklund Olesen | e8800b8 | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1894 | OS << "opt:"; |
| 1895 | } |
Evan Cheng | d4d1a51 | 2010-04-28 20:03:13 +0000 | [diff] [blame] | 1896 | if (isDebugValue() && MO.isMetadata()) { |
| 1897 | // Pretty print DBG_VALUE instructions. |
Duncan P. N. Exon Smith | a9308c4 | 2015-04-29 16:38:44 +0000 | [diff] [blame] | 1898 | auto *DIV = dyn_cast<DILocalVariable>(MO.getMetadata()); |
Duncan P. N. Exon Smith | 7348dda | 2015-04-14 02:22:36 +0000 | [diff] [blame] | 1899 | if (DIV && !DIV->getName().empty()) |
| 1900 | OS << "!\"" << DIV->getName() << '\"'; |
Evan Cheng | d4d1a51 | 2010-04-28 20:03:13 +0000 | [diff] [blame] | 1901 | else |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 1902 | MO.print(OS, MST, TRI); |
Matthias Braun | a374308 | 2017-01-09 21:38:10 +0000 | [diff] [blame] | 1903 | } else if (TRI && (isInsertSubreg() || isRegSequence() || |
| 1904 | (isSubregToReg() && i == 3)) && MO.isImm()) { |
Eric Christopher | 1cdefae | 2015-02-27 00:11:34 +0000 | [diff] [blame] | 1905 | OS << TRI->getSubRegIndexName(MO.getImm()); |
Jakob Stoklund Olesen | 6b356b1 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1906 | } else if (i == AsmDescOp && MO.isImm()) { |
| 1907 | // Pretty print the inline asm operand descriptor. |
| 1908 | OS << '$' << AsmOpCount++; |
| 1909 | unsigned Flag = MO.getImm(); |
| 1910 | switch (InlineAsm::getKind(Flag)) { |
Jakob Stoklund Olesen | 24abd9d | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1911 | case InlineAsm::Kind_RegUse: OS << ":[reguse"; break; |
| 1912 | case InlineAsm::Kind_RegDef: OS << ":[regdef"; break; |
| 1913 | case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break; |
| 1914 | case InlineAsm::Kind_Clobber: OS << ":[clobber"; break; |
| 1915 | case InlineAsm::Kind_Imm: OS << ":[imm"; break; |
| 1916 | case InlineAsm::Kind_Mem: OS << ":[mem"; break; |
| 1917 | default: OS << ":[??" << InlineAsm::getKind(Flag); break; |
Jakob Stoklund Olesen | 6b356b1 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1918 | } |
| 1919 | |
Jakob Stoklund Olesen | 24abd9d | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1920 | unsigned RCID = 0; |
Simon Dardis | d32a2d3 | 2016-07-18 13:17:31 +0000 | [diff] [blame] | 1921 | if (!InlineAsm::isImmKind(Flag) && !InlineAsm::isMemKind(Flag) && |
| 1922 | InlineAsm::hasRegClassConstraint(Flag, RCID)) { |
Eric Christopher | 1cdefae | 2015-02-27 00:11:34 +0000 | [diff] [blame] | 1923 | if (TRI) { |
| 1924 | OS << ':' << TRI->getRegClassName(TRI->getRegClass(RCID)); |
Craig Topper | cf0444b | 2014-11-17 05:50:14 +0000 | [diff] [blame] | 1925 | } else |
Jakob Stoklund Olesen | 24abd9d | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1926 | OS << ":RC" << RCID; |
Nick Lewycky | 8488225 | 2011-10-13 00:54:59 +0000 | [diff] [blame] | 1927 | } |
Jakob Stoklund Olesen | 24abd9d | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1928 | |
Simon Dardis | d32a2d3 | 2016-07-18 13:17:31 +0000 | [diff] [blame] | 1929 | if (InlineAsm::isMemKind(Flag)) { |
| 1930 | unsigned MCID = InlineAsm::getMemoryConstraintID(Flag); |
| 1931 | switch (MCID) { |
| 1932 | case InlineAsm::Constraint_es: OS << ":es"; break; |
| 1933 | case InlineAsm::Constraint_i: OS << ":i"; break; |
| 1934 | case InlineAsm::Constraint_m: OS << ":m"; break; |
| 1935 | case InlineAsm::Constraint_o: OS << ":o"; break; |
| 1936 | case InlineAsm::Constraint_v: OS << ":v"; break; |
| 1937 | case InlineAsm::Constraint_Q: OS << ":Q"; break; |
| 1938 | case InlineAsm::Constraint_R: OS << ":R"; break; |
| 1939 | case InlineAsm::Constraint_S: OS << ":S"; break; |
| 1940 | case InlineAsm::Constraint_T: OS << ":T"; break; |
| 1941 | case InlineAsm::Constraint_Um: OS << ":Um"; break; |
| 1942 | case InlineAsm::Constraint_Un: OS << ":Un"; break; |
| 1943 | case InlineAsm::Constraint_Uq: OS << ":Uq"; break; |
| 1944 | case InlineAsm::Constraint_Us: OS << ":Us"; break; |
| 1945 | case InlineAsm::Constraint_Ut: OS << ":Ut"; break; |
| 1946 | case InlineAsm::Constraint_Uv: OS << ":Uv"; break; |
| 1947 | case InlineAsm::Constraint_Uy: OS << ":Uy"; break; |
| 1948 | case InlineAsm::Constraint_X: OS << ":X"; break; |
| 1949 | case InlineAsm::Constraint_Z: OS << ":Z"; break; |
| 1950 | case InlineAsm::Constraint_ZC: OS << ":ZC"; break; |
| 1951 | case InlineAsm::Constraint_Zy: OS << ":Zy"; break; |
| 1952 | default: OS << ":?"; break; |
| 1953 | } |
| 1954 | } |
| 1955 | |
Jakob Stoklund Olesen | 6b356b1 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1956 | unsigned TiedTo = 0; |
| 1957 | if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo)) |
Jakob Stoklund Olesen | 24abd9d | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1958 | OS << " tiedto:$" << TiedTo; |
| 1959 | |
| 1960 | OS << ']'; |
Jakob Stoklund Olesen | 6b356b1 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1961 | |
| 1962 | // Compute the index of the next operand descriptor. |
| 1963 | AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag); |
Evan Cheng | d4d1a51 | 2010-04-28 20:03:13 +0000 | [diff] [blame] | 1964 | } else |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 1965 | MO.print(OS, MST, TRI); |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1966 | } |
| 1967 | |
| 1968 | // Briefly indicate whether any call clobbers were omitted. |
| 1969 | if (OmittedAnyCallClobbers) { |
Bill Wendling | ec030f2 | 2009-12-25 13:45:50 +0000 | [diff] [blame] | 1970 | if (!FirstOp) OS << ","; |
Dan Gohman | 2745d19 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1971 | OS << " ..."; |
Chris Lattner | 214808f | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 1972 | } |
Misha Brukman | 835702a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1973 | |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1974 | bool HaveSemi = false; |
Michael Kuperstein | 098cd9f | 2015-09-16 11:18:25 +0000 | [diff] [blame] | 1975 | const unsigned PrintableFlags = FrameSetup | FrameDestroy; |
Jakob Stoklund Olesen | 6922e9c | 2013-01-09 18:35:09 +0000 | [diff] [blame] | 1976 | if (Flags & PrintableFlags) { |
Yaron Keren | c47c6ac | 2016-01-02 13:40:36 +0000 | [diff] [blame] | 1977 | if (!HaveSemi) { |
| 1978 | OS << ";"; |
| 1979 | HaveSemi = true; |
| 1980 | } |
Anton Korobeynikov | 65cff414 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1981 | OS << " flags: "; |
| 1982 | |
| 1983 | if (Flags & FrameSetup) |
| 1984 | OS << "FrameSetup"; |
Michael Kuperstein | 098cd9f | 2015-09-16 11:18:25 +0000 | [diff] [blame] | 1985 | |
| 1986 | if (Flags & FrameDestroy) |
| 1987 | OS << "FrameDestroy"; |
Anton Korobeynikov | 65cff414 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1988 | } |
| 1989 | |
Dan Gohman | 3b46030 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1990 | if (!memoperands_empty()) { |
Yaron Keren | c47c6ac | 2016-01-02 13:40:36 +0000 | [diff] [blame] | 1991 | if (!HaveSemi) { |
| 1992 | OS << ";"; |
| 1993 | HaveSemi = true; |
| 1994 | } |
Dan Gohman | 34341e6 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1995 | |
| 1996 | OS << " mem:"; |
Dan Gohman | 48b185d | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1997 | for (mmo_iterator i = memoperands_begin(), e = memoperands_end(); |
| 1998 | i != e; ++i) { |
Duncan P. N. Exon Smith | f48e982 | 2015-06-26 22:06:47 +0000 | [diff] [blame] | 1999 | (*i)->print(OS, MST); |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 2000 | if (std::next(i) != e) |
Dan Gohman | c0353bf | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 2001 | OS << " "; |
Dan Gohman | 2d489b5 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 2002 | } |
| 2003 | } |
| 2004 | |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 2005 | // Print the regclass of any virtual registers encountered. |
| 2006 | if (MRI && !VirtRegs.empty()) { |
Yaron Keren | c47c6ac | 2016-01-02 13:40:36 +0000 | [diff] [blame] | 2007 | if (!HaveSemi) { |
| 2008 | OS << ";"; |
| 2009 | HaveSemi = true; |
| 2010 | } |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 2011 | for (unsigned i = 0; i != VirtRegs.size(); ++i) { |
Quentin Colombet | 03c4196 | 2016-04-07 23:18:11 +0000 | [diff] [blame] | 2012 | const RegClassOrRegBank &RC = MRI->getRegClassOrRegBank(VirtRegs[i]); |
Quentin Colombet | e1494c3 | 2016-02-11 00:19:17 +0000 | [diff] [blame] | 2013 | if (!RC) |
| 2014 | continue; |
Quentin Colombet | 03c4196 | 2016-04-07 23:18:11 +0000 | [diff] [blame] | 2015 | // Generic virtual registers do not have register classes. |
| 2016 | if (RC.is<const RegisterBank *>()) |
| 2017 | OS << " " << RC.get<const RegisterBank *>()->getName(); |
| 2018 | else |
| 2019 | OS << " " |
| 2020 | << TRI->getRegClassName(RC.get<const TargetRegisterClass *>()); |
| 2021 | OS << ':' << PrintReg(VirtRegs[i]); |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 2022 | for (unsigned j = i+1; j != VirtRegs.size();) { |
Quentin Colombet | 03c4196 | 2016-04-07 23:18:11 +0000 | [diff] [blame] | 2023 | if (MRI->getRegClassOrRegBank(VirtRegs[j]) != RC) { |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 2024 | ++j; |
| 2025 | continue; |
| 2026 | } |
| 2027 | if (VirtRegs[i] != VirtRegs[j]) |
Jakob Stoklund Olesen | 1331a15 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 2028 | OS << "," << PrintReg(VirtRegs[j]); |
Jakob Stoklund Olesen | 0ff2c11 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 2029 | VirtRegs.erase(VirtRegs.begin()+j); |
| 2030 | } |
| 2031 | } |
| 2032 | } |
| 2033 | |
Anton Korobeynikov | 65cff414 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 2034 | // Print debug location information. |
Duncan P. N. Exon Smith | c5bd3e0 | 2015-04-03 16:23:04 +0000 | [diff] [blame] | 2035 | if (isDebugValue() && getOperand(e - 2).isMetadata()) { |
Yaron Keren | c47c6ac | 2016-01-02 13:40:36 +0000 | [diff] [blame] | 2036 | if (!HaveSemi) |
| 2037 | OS << ";"; |
Duncan P. N. Exon Smith | a9308c4 | 2015-04-29 16:38:44 +0000 | [diff] [blame] | 2038 | auto *DV = cast<DILocalVariable>(getOperand(e - 2).getMetadata()); |
Duncan P. N. Exon Smith | 7348dda | 2015-04-14 02:22:36 +0000 | [diff] [blame] | 2039 | OS << " line no:" << DV->getLine(); |
Duncan P. N. Exon Smith | 62e0f45 | 2015-04-15 22:29:27 +0000 | [diff] [blame] | 2040 | if (auto *InlinedAt = debugLoc->getInlinedAt()) { |
Duncan P. N. Exon Smith | 9dffcd0 | 2015-03-30 19:14:47 +0000 | [diff] [blame] | 2041 | DebugLoc InlinedAtDL(InlinedAt); |
| 2042 | if (InlinedAtDL && MF) { |
Devang Patel | d61b1d5 | 2011-08-04 20:44:26 +0000 | [diff] [blame] | 2043 | OS << " inlined @[ "; |
NAKAMURA Takumi | 0a7d0ad | 2015-09-22 11:15:07 +0000 | [diff] [blame] | 2044 | InlinedAtDL.print(OS); |
Devang Patel | d61b1d5 | 2011-08-04 20:44:26 +0000 | [diff] [blame] | 2045 | OS << " ]"; |
| 2046 | } |
| 2047 | } |
Adrian Prantl | 87b7eb9 | 2014-10-01 18:55:02 +0000 | [diff] [blame] | 2048 | if (isIndirectDebugValue()) |
| 2049 | OS << " indirect"; |
Ahmed Bougacha | 97119d4 | 2017-02-23 21:05:29 +0000 | [diff] [blame] | 2050 | } else if (SkipDebugLoc) { |
| 2051 | return; |
| 2052 | } else if (debugLoc && MF) { |
Yaron Keren | c47c6ac | 2016-01-02 13:40:36 +0000 | [diff] [blame] | 2053 | if (!HaveSemi) |
| 2054 | OS << ";"; |
Dan Gohman | 2e3f187 | 2009-11-23 21:29:08 +0000 | [diff] [blame] | 2055 | OS << " dbg:"; |
Eric Christopher | b9f0009 | 2015-02-26 23:32:17 +0000 | [diff] [blame] | 2056 | debugLoc.print(OS); |
Bill Wendling | 1a0a3d0 | 2009-02-19 21:44:55 +0000 | [diff] [blame] | 2057 | } |
| 2058 | |
Anton Korobeynikov | 65cff414 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 2059 | OS << '\n'; |
Chris Lattner | 214808f | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 2060 | } |
| 2061 | |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 2062 | bool MachineInstr::addRegisterKilled(unsigned IncomingReg, |
Dan Gohman | 3a4be0f | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 2063 | const TargetRegisterInfo *RegInfo, |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 2064 | bool AddIfNotFound) { |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 2065 | bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg); |
Jakob Stoklund Olesen | 54038d7 | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 2066 | bool hasAliases = isPhysReg && |
| 2067 | MCRegAliasIterator(IncomingReg, RegInfo, false).isValid(); |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 2068 | bool Found = false; |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 2069 | SmallVector<unsigned,4> DeadOps; |
Bill Wendling | 7921ad0 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 2070 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 2071 | MachineOperand &MO = getOperand(i); |
Jakob Stoklund Olesen | f465f06 | 2009-08-04 20:09:25 +0000 | [diff] [blame] | 2072 | if (!MO.isReg() || !MO.isUse() || MO.isUndef()) |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 2073 | continue; |
Mandeep Singh Grang | e5a2f11 | 2016-05-10 17:57:27 +0000 | [diff] [blame] | 2074 | |
| 2075 | // DEBUG_VALUE nodes do not contribute to code generation and should |
| 2076 | // always be ignored. Failure to do so may result in trying to modify |
| 2077 | // KILL flags on DEBUG_VALUE nodes. |
| 2078 | if (MO.isDebug()) |
| 2079 | continue; |
| 2080 | |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 2081 | unsigned Reg = MO.getReg(); |
| 2082 | if (!Reg) |
| 2083 | continue; |
Bill Wendling | 7921ad0 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 2084 | |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 2085 | if (Reg == IncomingReg) { |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 2086 | if (!Found) { |
| 2087 | if (MO.isKill()) |
| 2088 | // The register is already marked kill. |
| 2089 | return true; |
Jakob Stoklund Olesen | c59cd9b | 2009-08-02 19:13:03 +0000 | [diff] [blame] | 2090 | if (isPhysReg && isRegTiedToDefOperand(i)) |
| 2091 | // Two-address uses of physregs must not be marked kill. |
| 2092 | return true; |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 2093 | MO.setIsKill(); |
| 2094 | Found = true; |
| 2095 | } |
| 2096 | } else if (hasAliases && MO.isKill() && |
| 2097 | TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 2098 | // A super-register kill already exists. |
| 2099 | if (RegInfo->isSuperRegister(IncomingReg, Reg)) |
Dan Gohman | b261292 | 2008-07-03 01:18:51 +0000 | [diff] [blame] | 2100 | return true; |
| 2101 | if (RegInfo->isSubRegister(IncomingReg, Reg)) |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 2102 | DeadOps.push_back(i); |
Bill Wendling | 7921ad0 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 2103 | } |
| 2104 | } |
| 2105 | |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 2106 | // Trim unneeded kill operands. |
| 2107 | while (!DeadOps.empty()) { |
| 2108 | unsigned OpIdx = DeadOps.back(); |
| 2109 | if (getOperand(OpIdx).isImplicit()) |
| 2110 | RemoveOperand(OpIdx); |
| 2111 | else |
| 2112 | getOperand(OpIdx).setIsKill(false); |
| 2113 | DeadOps.pop_back(); |
| 2114 | } |
| 2115 | |
Bill Wendling | 7921ad0 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 2116 | // If not found, this means an alias of one of the operands is killed. Add a |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 2117 | // new implicit operand if required. |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 2118 | if (!Found && AddIfNotFound) { |
Bill Wendling | 7921ad0 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 2119 | addOperand(MachineOperand::CreateReg(IncomingReg, |
| 2120 | false /*IsDef*/, |
| 2121 | true /*IsImp*/, |
| 2122 | true /*IsKill*/)); |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 2123 | return true; |
| 2124 | } |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 2125 | return Found; |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 2126 | } |
| 2127 | |
Jakob Stoklund Olesen | 8c139a5 | 2012-01-26 17:52:15 +0000 | [diff] [blame] | 2128 | void MachineInstr::clearRegisterKills(unsigned Reg, |
| 2129 | const TargetRegisterInfo *RegInfo) { |
| 2130 | if (!TargetRegisterInfo::isPhysicalRegister(Reg)) |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 2131 | RegInfo = nullptr; |
Benjamin Kramer | 60c5bbf | 2015-02-21 17:08:08 +0000 | [diff] [blame] | 2132 | for (MachineOperand &MO : operands()) { |
Jakob Stoklund Olesen | 8c139a5 | 2012-01-26 17:52:15 +0000 | [diff] [blame] | 2133 | if (!MO.isReg() || !MO.isUse() || !MO.isKill()) |
| 2134 | continue; |
| 2135 | unsigned OpReg = MO.getReg(); |
Matthias Braun | aca625a | 2016-02-24 19:21:48 +0000 | [diff] [blame] | 2136 | if ((RegInfo && RegInfo->regsOverlap(Reg, OpReg)) || Reg == OpReg) |
Jakob Stoklund Olesen | 8c139a5 | 2012-01-26 17:52:15 +0000 | [diff] [blame] | 2137 | MO.setIsKill(false); |
| 2138 | } |
| 2139 | } |
| 2140 | |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 2141 | bool MachineInstr::addRegisterDead(unsigned Reg, |
Dan Gohman | 3a4be0f | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 2142 | const TargetRegisterInfo *RegInfo, |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 2143 | bool AddIfNotFound) { |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 2144 | bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(Reg); |
Jakob Stoklund Olesen | 54038d7 | 2012-06-01 23:28:30 +0000 | [diff] [blame] | 2145 | bool hasAliases = isPhysReg && |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 2146 | MCRegAliasIterator(Reg, RegInfo, false).isValid(); |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 2147 | bool Found = false; |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 2148 | SmallVector<unsigned,4> DeadOps; |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 2149 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 2150 | MachineOperand &MO = getOperand(i); |
Dan Gohman | 0d1e9a8 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 2151 | if (!MO.isReg() || !MO.isDef()) |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 2152 | continue; |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 2153 | unsigned MOReg = MO.getReg(); |
| 2154 | if (!MOReg) |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 2155 | continue; |
| 2156 | |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 2157 | if (MOReg == Reg) { |
Jakob Stoklund Olesen | 76ad3de | 2011-04-05 16:53:50 +0000 | [diff] [blame] | 2158 | MO.setIsDead(); |
| 2159 | Found = true; |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 2160 | } else if (hasAliases && MO.isDead() && |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 2161 | TargetRegisterInfo::isPhysicalRegister(MOReg)) { |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 2162 | // There exists a super-register that's marked dead. |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 2163 | if (RegInfo->isSuperRegister(Reg, MOReg)) |
Dan Gohman | b261292 | 2008-07-03 01:18:51 +0000 | [diff] [blame] | 2164 | return true; |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 2165 | if (RegInfo->isSubRegister(Reg, MOReg)) |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 2166 | DeadOps.push_back(i); |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 2167 | } |
| 2168 | } |
| 2169 | |
Evan Cheng | 6c17773 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 2170 | // Trim unneeded dead operands. |
| 2171 | while (!DeadOps.empty()) { |
| 2172 | unsigned OpIdx = DeadOps.back(); |
| 2173 | if (getOperand(OpIdx).isImplicit()) |
| 2174 | RemoveOperand(OpIdx); |
| 2175 | else |
| 2176 | getOperand(OpIdx).setIsDead(false); |
| 2177 | DeadOps.pop_back(); |
| 2178 | } |
| 2179 | |
Dan Gohman | c7367b4 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 2180 | // If not found, this means an alias of one of the operands is dead. Add a |
| 2181 | // new implicit operand if required. |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 2182 | if (Found || !AddIfNotFound) |
| 2183 | return Found; |
Jim Grosbach | dee9e8a | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 2184 | |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 2185 | addOperand(MachineOperand::CreateReg(Reg, |
Chris Lattner | fd68280 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 2186 | true /*IsDef*/, |
| 2187 | true /*IsImp*/, |
| 2188 | false /*IsKill*/, |
| 2189 | true /*IsDead*/)); |
| 2190 | return true; |
Owen Anderson | 2a8a485 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 2191 | } |
Jakob Stoklund Olesen | 7725526 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 2192 | |
Matthias Braun | 26e7ea6 | 2015-02-04 19:35:16 +0000 | [diff] [blame] | 2193 | void MachineInstr::clearRegisterDeads(unsigned Reg) { |
| 2194 | for (MachineOperand &MO : operands()) { |
| 2195 | if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg) |
| 2196 | continue; |
| 2197 | MO.setIsDead(false); |
| 2198 | } |
| 2199 | } |
| 2200 | |
Matthias Braun | 2c98d0f | 2015-11-11 00:41:58 +0000 | [diff] [blame] | 2201 | void MachineInstr::setRegisterDefReadUndef(unsigned Reg, bool IsUndef) { |
Matthias Braun | c1988f3 | 2015-01-21 22:55:13 +0000 | [diff] [blame] | 2202 | for (MachineOperand &MO : operands()) { |
| 2203 | if (!MO.isReg() || !MO.isDef() || MO.getReg() != Reg || MO.getSubReg() == 0) |
| 2204 | continue; |
Matthias Braun | 2c98d0f | 2015-11-11 00:41:58 +0000 | [diff] [blame] | 2205 | MO.setIsUndef(IsUndef); |
Matthias Braun | c1988f3 | 2015-01-21 22:55:13 +0000 | [diff] [blame] | 2206 | } |
| 2207 | } |
| 2208 | |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 2209 | void MachineInstr::addRegisterDefined(unsigned Reg, |
Jakob Stoklund Olesen | 7725526 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 2210 | const TargetRegisterInfo *RegInfo) { |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 2211 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
| 2212 | MachineOperand *MO = findRegisterDefOperand(Reg, false, RegInfo); |
Jakob Stoklund Olesen | 1f38010 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 2213 | if (MO) |
| 2214 | return; |
| 2215 | } else { |
Benjamin Kramer | 60c5bbf | 2015-02-21 17:08:08 +0000 | [diff] [blame] | 2216 | for (const MachineOperand &MO : operands()) { |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 2217 | if (MO.isReg() && MO.getReg() == Reg && MO.isDef() && |
Jakob Stoklund Olesen | 1f38010 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 2218 | MO.getSubReg() == 0) |
| 2219 | return; |
| 2220 | } |
| 2221 | } |
Matthias Braun | 1965bfa | 2013-10-10 21:28:38 +0000 | [diff] [blame] | 2222 | addOperand(MachineOperand::CreateReg(Reg, |
Jakob Stoklund Olesen | 1f38010 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 2223 | true /*IsDef*/, |
| 2224 | true /*IsImp*/)); |
Jakob Stoklund Olesen | 7725526 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 2225 | } |
Evan Cheng | 59d27fe | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 2226 | |
Jakob Stoklund Olesen | 4290be4 | 2012-02-03 20:43:39 +0000 | [diff] [blame] | 2227 | void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs, |
Dan Gohman | 8693650 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 2228 | const TargetRegisterInfo &TRI) { |
Jakob Stoklund Olesen | 56fe2ed | 2012-02-03 21:23:14 +0000 | [diff] [blame] | 2229 | bool HasRegMask = false; |
Benjamin Kramer | 60c5bbf | 2015-02-21 17:08:08 +0000 | [diff] [blame] | 2230 | for (MachineOperand &MO : operands()) { |
Jakob Stoklund Olesen | 56fe2ed | 2012-02-03 21:23:14 +0000 | [diff] [blame] | 2231 | if (MO.isRegMask()) { |
| 2232 | HasRegMask = true; |
| 2233 | continue; |
| 2234 | } |
Dan Gohman | 8693650 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 2235 | if (!MO.isReg() || !MO.isDef()) continue; |
| 2236 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | f650732 | 2012-02-03 20:43:35 +0000 | [diff] [blame] | 2237 | if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue; |
Dan Gohman | 8693650 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 2238 | // If there are no uses, including partial uses, the def is dead. |
David Majnemer | 0a16c22 | 2016-08-11 21:15:00 +0000 | [diff] [blame] | 2239 | if (none_of(UsedRegs, |
| 2240 | [&](unsigned Use) { return TRI.regsOverlap(Use, Reg); })) |
Benjamin Kramer | 60c5bbf | 2015-02-21 17:08:08 +0000 | [diff] [blame] | 2241 | MO.setIsDead(); |
Dan Gohman | 8693650 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 2242 | } |
Jakob Stoklund Olesen | 56fe2ed | 2012-02-03 21:23:14 +0000 | [diff] [blame] | 2243 | |
| 2244 | // This is a call with a register mask operand. |
| 2245 | // Mask clobbers are always dead, so add defs for the non-dead defines. |
| 2246 | if (HasRegMask) |
| 2247 | for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end(); |
| 2248 | I != E; ++I) |
| 2249 | addRegisterDefined(*I, &TRI); |
Dan Gohman | 8693650 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 2250 | } |
| 2251 | |
Evan Cheng | 59d27fe | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 2252 | unsigned |
| 2253 | MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) { |
Chandler Carruth | 962152c | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 2254 | // Build up a buffer of hash code components. |
Chandler Carruth | 962152c | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 2255 | SmallVector<size_t, 8> HashComponents; |
| 2256 | HashComponents.reserve(MI->getNumOperands() + 1); |
| 2257 | HashComponents.push_back(MI->getOpcode()); |
Benjamin Kramer | 60c5bbf | 2015-02-21 17:08:08 +0000 | [diff] [blame] | 2258 | for (const MachineOperand &MO : MI->operands()) { |
Chandler Carruth | 264854f | 2012-07-05 11:06:22 +0000 | [diff] [blame] | 2259 | if (MO.isReg() && MO.isDef() && |
| 2260 | TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
| 2261 | continue; // Skip virtual register defs. |
| 2262 | |
| 2263 | HashComponents.push_back(hash_value(MO)); |
Evan Cheng | 59d27fe | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 2264 | } |
Chandler Carruth | 962152c | 2012-03-07 09:39:46 +0000 | [diff] [blame] | 2265 | return hash_combine_range(HashComponents.begin(), HashComponents.end()); |
Evan Cheng | 59d27fe | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 2266 | } |
Jakob Stoklund Olesen | 25a404e | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 2267 | |
| 2268 | void MachineInstr::emitError(StringRef Msg) const { |
| 2269 | // Find the source location cookie. |
| 2270 | unsigned LocCookie = 0; |
Craig Topper | c0196b1 | 2014-04-14 00:51:57 +0000 | [diff] [blame] | 2271 | const MDNode *LocMD = nullptr; |
Jakob Stoklund Olesen | 25a404e | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 2272 | for (unsigned i = getNumOperands(); i != 0; --i) { |
| 2273 | if (getOperand(i-1).isMetadata() && |
| 2274 | (LocMD = getOperand(i-1).getMetadata()) && |
| 2275 | LocMD->getNumOperands() != 0) { |
Duncan P. N. Exon Smith | 5bf8fef | 2014-12-09 18:38:53 +0000 | [diff] [blame] | 2276 | if (const ConstantInt *CI = |
| 2277 | mdconst::dyn_extract<ConstantInt>(LocMD->getOperand(0))) { |
Jakob Stoklund Olesen | 25a404e | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 2278 | LocCookie = CI->getZExtValue(); |
| 2279 | break; |
| 2280 | } |
| 2281 | } |
| 2282 | } |
| 2283 | |
| 2284 | if (const MachineBasicBlock *MBB = getParent()) |
| 2285 | if (const MachineFunction *MF = MBB->getParent()) |
| 2286 | return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg); |
| 2287 | report_fatal_error(Msg); |
| 2288 | } |
Reid Kleckner | 2886580 | 2016-04-14 18:29:59 +0000 | [diff] [blame] | 2289 | |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 2290 | MachineInstrBuilder llvm::BuildMI(MachineFunction &MF, const DebugLoc &DL, |
Reid Kleckner | 2886580 | 2016-04-14 18:29:59 +0000 | [diff] [blame] | 2291 | const MCInstrDesc &MCID, bool IsIndirect, |
| 2292 | unsigned Reg, unsigned Offset, |
| 2293 | const MDNode *Variable, const MDNode *Expr) { |
| 2294 | assert(isa<DILocalVariable>(Variable) && "not a variable"); |
| 2295 | assert(cast<DIExpression>(Expr)->isValid() && "not an expression"); |
| 2296 | assert(cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(DL) && |
| 2297 | "Expected inlined-at fields to agree"); |
| 2298 | if (IsIndirect) |
| 2299 | return BuildMI(MF, DL, MCID) |
| 2300 | .addReg(Reg, RegState::Debug) |
| 2301 | .addImm(Offset) |
| 2302 | .addMetadata(Variable) |
| 2303 | .addMetadata(Expr); |
| 2304 | else { |
| 2305 | assert(Offset == 0 && "A direct address cannot have an offset."); |
| 2306 | return BuildMI(MF, DL, MCID) |
| 2307 | .addReg(Reg, RegState::Debug) |
| 2308 | .addReg(0U, RegState::Debug) |
| 2309 | .addMetadata(Variable) |
| 2310 | .addMetadata(Expr); |
| 2311 | } |
| 2312 | } |
| 2313 | |
| 2314 | MachineInstrBuilder llvm::BuildMI(MachineBasicBlock &BB, |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 2315 | MachineBasicBlock::iterator I, |
| 2316 | const DebugLoc &DL, const MCInstrDesc &MCID, |
| 2317 | bool IsIndirect, unsigned Reg, |
| 2318 | unsigned Offset, const MDNode *Variable, |
| 2319 | const MDNode *Expr) { |
Reid Kleckner | 2886580 | 2016-04-14 18:29:59 +0000 | [diff] [blame] | 2320 | assert(isa<DILocalVariable>(Variable) && "not a variable"); |
| 2321 | assert(cast<DIExpression>(Expr)->isValid() && "not an expression"); |
| 2322 | MachineFunction &MF = *BB.getParent(); |
| 2323 | MachineInstr *MI = |
| 2324 | BuildMI(MF, DL, MCID, IsIndirect, Reg, Offset, Variable, Expr); |
| 2325 | BB.insert(I, MI); |
| 2326 | return MachineInstrBuilder(MF, MI); |
| 2327 | } |