blob: 4ad55803be6143c5bf2217bf666707e18da8792a [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030018#include <linux/gpio.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080020#include <linux/dma-mapping.h>
Pratik Patel1746b8f2012-06-02 21:11:41 -070021#include <linux/coresight.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070022#include <mach/irqs-8064.h>
23#include <mach/board.h>
24#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070025#include <mach/usbdiag.h>
26#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070027#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080028#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080029#include <sound/msm-dai-q6.h>
30#include <sound/apr_audio.h>
Joel Nidere5de00e2012-07-03 10:58:10 +030031#include <mach/msm_tsif.h>
Joel Nider50b50fa2012-08-05 14:17:29 +030032#include <mach/msm_tspp.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070033#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060034#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080035#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070036#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070037#include <mach/msm_dcvs.h>
Laura Abbott532b2df2012-04-12 10:53:48 -070038#include <mach/msm_rtb.h>
Mitchel Humpherysa67e37f2012-09-06 11:35:39 -070039#include <linux/msm_ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040#include "clock.h"
41#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080042#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070043#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060044#include "rpm_stats.h"
45#include "rpm_log.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053046#include <mach/mpm.h>
Laura Abbott0577d7b2012-04-17 11:14:30 -070047#include <mach/iommu_domains.h>
Laura Abbott93a4a352012-05-25 09:26:35 -070048#include <mach/msm_cache_dump.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049
50/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070051#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070052#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060053#define MSM_GSBI4_PHYS 0x16300000
54#define MSM_GSBI5_PHYS 0x1A200000
55#define MSM_GSBI6_PHYS 0x16500000
56#define MSM_GSBI7_PHYS 0x16600000
57
Kenneth Heitke748593a2011-07-15 15:45:11 -060058/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070059#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Mayank Rana262e9032012-05-10 15:14:00 -070061#define MSM_UART6DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080062#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070063
Harini Jayaramanc4c58692011-07-19 14:50:10 -060064/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080065#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060066#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
67#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
68#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
69#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
70#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
71#define MSM_QUP_SIZE SZ_4K
72
Kenneth Heitke36920d32011-07-20 16:44:30 -060073/* Address of SSBI CMD */
74#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
75#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
76#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060077
Hemant Kumarcaa09092011-07-30 00:26:33 -070078/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080079#define MSM_HSUSB1_PHYS 0x12500000
80#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070081
Manu Gautam91223e02011-11-08 15:27:22 +053082/* Address of HS USB3 */
83#define MSM_HSUSB3_PHYS 0x12520000
84#define MSM_HSUSB3_SIZE SZ_4K
85
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080086/* Address of HS USB4 */
87#define MSM_HSUSB4_PHYS 0x12530000
88#define MSM_HSUSB4_SIZE SZ_4K
89
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -060090/* Address of PCIE20 PARF */
91#define PCIE20_PARF_PHYS 0x1b600000
92#define PCIE20_PARF_SIZE SZ_128
93
94/* Address of PCIE20 ELBI */
95#define PCIE20_ELBI_PHYS 0x1b502000
96#define PCIE20_ELBI_SIZE SZ_256
97
98/* Address of PCIE20 */
99#define PCIE20_PHYS 0x1b500000
100#define PCIE20_SIZE SZ_4K
101
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700102static struct msm_watchdog_pdata msm_watchdog_pdata = {
103 .pet_time = 10000,
104 .bark_time = 11000,
105 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -0800106 .needs_expired_enable = true,
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700107 .base = MSM_TMR0_BASE + WDT0_OFFSET,
108};
109
110static struct resource msm_watchdog_resources[] = {
111 {
112 .start = WDT0_ACCSCSSNBARK_INT,
113 .end = WDT0_ACCSCSSNBARK_INT,
114 .flags = IORESOURCE_IRQ,
115 },
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700116};
117
118struct platform_device msm8064_device_watchdog = {
119 .name = "msm_watchdog",
120 .id = -1,
121 .dev = {
122 .platform_data = &msm_watchdog_pdata,
123 },
Rohit Vaswanic77e4a62012-08-09 18:10:28 -0700124 .num_resources = ARRAY_SIZE(msm_watchdog_resources),
125 .resource = msm_watchdog_resources,
Jeff Ohlstein7e668552011-10-06 16:17:25 -0700126};
127
Joel King0581896d2011-07-19 16:43:28 -0700128static struct resource msm_dmov_resource[] = {
129 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800130 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700131 .flags = IORESOURCE_IRQ,
132 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700133 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800134 .start = 0x18320000,
135 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700136 .flags = IORESOURCE_MEM,
137 },
138};
139
140static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800141 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700142 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700143};
144
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700145struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700146 .name = "msm_dmov",
147 .id = -1,
148 .resource = msm_dmov_resource,
149 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700150 .dev = {
151 .platform_data = &msm_dmov_pdata,
152 },
Joel King0581896d2011-07-19 16:43:28 -0700153};
154
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700155static struct resource resources_uart_gsbi1[] = {
156 {
157 .start = APQ8064_GSBI1_UARTDM_IRQ,
158 .end = APQ8064_GSBI1_UARTDM_IRQ,
159 .flags = IORESOURCE_IRQ,
160 },
161 {
162 .start = MSM_UART1DM_PHYS,
163 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
164 .name = "uartdm_resource",
165 .flags = IORESOURCE_MEM,
166 },
167 {
168 .start = MSM_GSBI1_PHYS,
169 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
170 .name = "gsbi_resource",
171 .flags = IORESOURCE_MEM,
172 },
173};
174
175struct platform_device apq8064_device_uart_gsbi1 = {
176 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800177 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700178 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
179 .resource = resources_uart_gsbi1,
180};
181
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700182static struct resource resources_uart_gsbi3[] = {
183 {
184 .start = GSBI3_UARTDM_IRQ,
185 .end = GSBI3_UARTDM_IRQ,
186 .flags = IORESOURCE_IRQ,
187 },
188 {
189 .start = MSM_UART3DM_PHYS,
190 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
191 .name = "uartdm_resource",
192 .flags = IORESOURCE_MEM,
193 },
194 {
195 .start = MSM_GSBI3_PHYS,
196 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
197 .name = "gsbi_resource",
198 .flags = IORESOURCE_MEM,
199 },
200};
201
202struct platform_device apq8064_device_uart_gsbi3 = {
203 .name = "msm_serial_hsl",
204 .id = 0,
205 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
206 .resource = resources_uart_gsbi3,
207};
208
Jing Lin04601f92012-02-05 15:36:07 -0800209static struct resource resources_qup_i2c_gsbi3[] = {
210 {
211 .name = "gsbi_qup_i2c_addr",
212 .start = MSM_GSBI3_PHYS,
213 .end = MSM_GSBI3_PHYS + 4 - 1,
214 .flags = IORESOURCE_MEM,
215 },
216 {
217 .name = "qup_phys_addr",
218 .start = MSM_GSBI3_QUP_PHYS,
219 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
220 .flags = IORESOURCE_MEM,
221 },
222 {
223 .name = "qup_err_intr",
224 .start = GSBI3_QUP_IRQ,
225 .end = GSBI3_QUP_IRQ,
226 .flags = IORESOURCE_IRQ,
227 },
228 {
229 .name = "i2c_clk",
230 .start = 9,
231 .end = 9,
232 .flags = IORESOURCE_IO,
233 },
234 {
235 .name = "i2c_sda",
236 .start = 8,
237 .end = 8,
238 .flags = IORESOURCE_IO,
239 },
240};
241
David Keitel3c40fc52012-02-09 17:53:52 -0800242static struct resource resources_qup_i2c_gsbi1[] = {
243 {
244 .name = "gsbi_qup_i2c_addr",
245 .start = MSM_GSBI1_PHYS,
246 .end = MSM_GSBI1_PHYS + 4 - 1,
247 .flags = IORESOURCE_MEM,
248 },
249 {
250 .name = "qup_phys_addr",
251 .start = MSM_GSBI1_QUP_PHYS,
252 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
253 .flags = IORESOURCE_MEM,
254 },
255 {
256 .name = "qup_err_intr",
257 .start = APQ8064_GSBI1_QUP_IRQ,
258 .end = APQ8064_GSBI1_QUP_IRQ,
259 .flags = IORESOURCE_IRQ,
260 },
261 {
262 .name = "i2c_clk",
263 .start = 21,
264 .end = 21,
265 .flags = IORESOURCE_IO,
266 },
267 {
268 .name = "i2c_sda",
269 .start = 20,
270 .end = 20,
271 .flags = IORESOURCE_IO,
272 },
273};
274
275struct platform_device apq8064_device_qup_i2c_gsbi1 = {
276 .name = "qup_i2c",
277 .id = 0,
278 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
279 .resource = resources_qup_i2c_gsbi1,
280};
281
Jing Lin04601f92012-02-05 15:36:07 -0800282struct platform_device apq8064_device_qup_i2c_gsbi3 = {
283 .name = "qup_i2c",
284 .id = 3,
285 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
286 .resource = resources_qup_i2c_gsbi3,
287};
288
Kenneth Heitke748593a2011-07-15 15:45:11 -0600289static struct resource resources_qup_i2c_gsbi4[] = {
290 {
291 .name = "gsbi_qup_i2c_addr",
292 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600293 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600294 .flags = IORESOURCE_MEM,
295 },
296 {
297 .name = "qup_phys_addr",
298 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600299 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600300 .flags = IORESOURCE_MEM,
301 },
302 {
303 .name = "qup_err_intr",
304 .start = GSBI4_QUP_IRQ,
305 .end = GSBI4_QUP_IRQ,
306 .flags = IORESOURCE_IRQ,
307 },
Kevin Chand07220e2012-02-13 15:52:22 -0800308 {
309 .name = "i2c_clk",
310 .start = 11,
311 .end = 11,
312 .flags = IORESOURCE_IO,
313 },
314 {
315 .name = "i2c_sda",
316 .start = 10,
317 .end = 10,
318 .flags = IORESOURCE_IO,
319 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600320};
321
322struct platform_device apq8064_device_qup_i2c_gsbi4 = {
323 .name = "qup_i2c",
324 .id = 4,
325 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
326 .resource = resources_qup_i2c_gsbi4,
327};
328
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700329static struct resource resources_qup_spi_gsbi5[] = {
330 {
331 .name = "spi_base",
332 .start = MSM_GSBI5_QUP_PHYS,
333 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
334 .flags = IORESOURCE_MEM,
335 },
336 {
337 .name = "gsbi_base",
338 .start = MSM_GSBI5_PHYS,
339 .end = MSM_GSBI5_PHYS + 4 - 1,
340 .flags = IORESOURCE_MEM,
341 },
342 {
343 .name = "spi_irq_in",
344 .start = GSBI5_QUP_IRQ,
345 .end = GSBI5_QUP_IRQ,
346 .flags = IORESOURCE_IRQ,
347 },
348};
349
350struct platform_device apq8064_device_qup_spi_gsbi5 = {
351 .name = "spi_qsd",
352 .id = 0,
353 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
354 .resource = resources_qup_spi_gsbi5,
355};
356
Joel King8f839b92012-04-01 14:37:46 -0700357static struct resource resources_qup_i2c_gsbi5[] = {
358 {
359 .name = "gsbi_qup_i2c_addr",
360 .start = MSM_GSBI5_PHYS,
361 .end = MSM_GSBI5_PHYS + 4 - 1,
362 .flags = IORESOURCE_MEM,
363 },
364 {
365 .name = "qup_phys_addr",
366 .start = MSM_GSBI5_QUP_PHYS,
367 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
368 .flags = IORESOURCE_MEM,
369 },
370 {
371 .name = "qup_err_intr",
372 .start = GSBI5_QUP_IRQ,
373 .end = GSBI5_QUP_IRQ,
374 .flags = IORESOURCE_IRQ,
375 },
376 {
377 .name = "i2c_clk",
378 .start = 54,
379 .end = 54,
380 .flags = IORESOURCE_IO,
381 },
382 {
383 .name = "i2c_sda",
384 .start = 53,
385 .end = 53,
386 .flags = IORESOURCE_IO,
387 },
388};
389
390struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
391 .name = "qup_i2c",
392 .id = 5,
393 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
394 .resource = resources_qup_i2c_gsbi5,
395};
396
Mayank Rana262e9032012-05-10 15:14:00 -0700397/* GSBI 6 used into UARTDM Mode */
398static struct resource msm_uart_dm6_resources[] = {
399 {
400 .start = MSM_UART6DM_PHYS,
401 .end = MSM_UART6DM_PHYS + PAGE_SIZE - 1,
402 .name = "uartdm_resource",
403 .flags = IORESOURCE_MEM,
404 },
405 {
406 .start = GSBI6_UARTDM_IRQ,
407 .end = GSBI6_UARTDM_IRQ,
408 .flags = IORESOURCE_IRQ,
409 },
410 {
411 .start = MSM_GSBI6_PHYS,
412 .end = MSM_GSBI6_PHYS + 4 - 1,
413 .name = "gsbi_resource",
414 .flags = IORESOURCE_MEM,
415 },
416 {
417 .start = DMOV_MPQ8064_HSUART_GSBI6_TX_CHAN,
418 .end = DMOV_MPQ8064_HSUART_GSBI6_RX_CHAN,
419 .name = "uartdm_channels",
420 .flags = IORESOURCE_DMA,
421 },
422 {
423 .start = DMOV_MPQ8064_HSUART_GSBI6_TX_CRCI,
424 .end = DMOV_MPQ8064_HSUART_GSBI6_RX_CRCI,
425 .name = "uartdm_crci",
426 .flags = IORESOURCE_DMA,
427 },
428};
429static u64 msm_uart_dm6_dma_mask = DMA_BIT_MASK(32);
430struct platform_device mpq8064_device_uartdm_gsbi6 = {
431 .name = "msm_serial_hs",
432 .id = 0,
433 .num_resources = ARRAY_SIZE(msm_uart_dm6_resources),
434 .resource = msm_uart_dm6_resources,
435 .dev = {
436 .dma_mask = &msm_uart_dm6_dma_mask,
437 .coherent_dma_mask = DMA_BIT_MASK(32),
438 },
439};
440
Jin Hong4bbbfba2012-02-02 21:48:07 -0800441static struct resource resources_uart_gsbi7[] = {
442 {
443 .start = GSBI7_UARTDM_IRQ,
444 .end = GSBI7_UARTDM_IRQ,
445 .flags = IORESOURCE_IRQ,
446 },
447 {
448 .start = MSM_UART7DM_PHYS,
449 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
450 .name = "uartdm_resource",
451 .flags = IORESOURCE_MEM,
452 },
453 {
454 .start = MSM_GSBI7_PHYS,
455 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
456 .name = "gsbi_resource",
457 .flags = IORESOURCE_MEM,
458 },
459};
460
461struct platform_device apq8064_device_uart_gsbi7 = {
462 .name = "msm_serial_hsl",
463 .id = 0,
464 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
465 .resource = resources_uart_gsbi7,
466};
467
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800468struct platform_device apq_pcm = {
469 .name = "msm-pcm-dsp",
470 .id = -1,
471};
472
473struct platform_device apq_pcm_routing = {
474 .name = "msm-pcm-routing",
475 .id = -1,
476};
477
478struct platform_device apq_cpudai0 = {
479 .name = "msm-dai-q6",
480 .id = 0x4000,
481};
482
483struct platform_device apq_cpudai1 = {
484 .name = "msm-dai-q6",
485 .id = 0x4001,
486};
Santosh Mardieff9a742012-04-09 23:23:39 +0530487struct platform_device mpq_cpudai_sec_i2s_rx = {
488 .name = "msm-dai-q6",
489 .id = 4,
490};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800491struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800492 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800493 .id = 8,
494};
495
496struct platform_device apq_cpudai_bt_rx = {
497 .name = "msm-dai-q6",
498 .id = 0x3000,
499};
500
501struct platform_device apq_cpudai_bt_tx = {
502 .name = "msm-dai-q6",
503 .id = 0x3001,
504};
505
506struct platform_device apq_cpudai_fm_rx = {
507 .name = "msm-dai-q6",
508 .id = 0x3004,
509};
510
511struct platform_device apq_cpudai_fm_tx = {
512 .name = "msm-dai-q6",
513 .id = 0x3005,
514};
515
Helen Zeng8f925502012-03-05 16:50:17 -0800516struct platform_device apq_cpudai_slim_4_rx = {
517 .name = "msm-dai-q6",
518 .id = 0x4008,
519};
520
521struct platform_device apq_cpudai_slim_4_tx = {
522 .name = "msm-dai-q6",
523 .id = 0x4009,
524};
525
Joel Nidere5de00e2012-07-03 10:58:10 +0300526#define MSM_TSIF0_PHYS (0x18200000)
527#define MSM_TSIF1_PHYS (0x18201000)
528#define MSM_TSIF_SIZE (0x200)
529
530#define TSIF_0_CLK GPIO_CFG(55, 1, GPIO_CFG_INPUT, \
531 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
532#define TSIF_0_EN GPIO_CFG(56, 1, GPIO_CFG_INPUT, \
533 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
534#define TSIF_0_DATA GPIO_CFG(57, 1, GPIO_CFG_INPUT, \
535 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
536#define TSIF_0_SYNC GPIO_CFG(62, 1, GPIO_CFG_INPUT, \
537 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
538#define TSIF_1_CLK GPIO_CFG(59, 1, GPIO_CFG_INPUT, \
539 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
540#define TSIF_1_EN GPIO_CFG(60, 1, GPIO_CFG_INPUT, \
541 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
542#define TSIF_1_DATA GPIO_CFG(61, 1, GPIO_CFG_INPUT, \
543 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
544#define TSIF_1_SYNC GPIO_CFG(58, 1, GPIO_CFG_INPUT, \
545 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
546
547static const struct msm_gpio tsif0_gpios[] = {
548 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
549 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
550 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
551 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
552};
553
554static const struct msm_gpio tsif1_gpios[] = {
555 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
556 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
557 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
558 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
559};
560
561struct msm_tsif_platform_data tsif1_8064_platform_data = {
562 .num_gpios = ARRAY_SIZE(tsif1_gpios),
563 .gpios = tsif1_gpios,
564 .tsif_pclk = "iface_clk",
565 .tsif_ref_clk = "ref_clk",
566};
567
568struct resource tsif1_8064_resources[] = {
569 [0] = {
570 .flags = IORESOURCE_IRQ,
571 .start = TSIF2_IRQ,
572 .end = TSIF2_IRQ,
573 },
574 [1] = {
575 .flags = IORESOURCE_MEM,
576 .start = MSM_TSIF1_PHYS,
577 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
578 },
579 [2] = {
580 .flags = IORESOURCE_DMA,
581 .start = DMOV8064_TSIF_CHAN,
582 .end = DMOV8064_TSIF_CRCI,
583 },
584};
585
586struct msm_tsif_platform_data tsif0_8064_platform_data = {
587 .num_gpios = ARRAY_SIZE(tsif0_gpios),
588 .gpios = tsif0_gpios,
589 .tsif_pclk = "iface_clk",
590 .tsif_ref_clk = "ref_clk",
591};
592
593struct resource tsif0_8064_resources[] = {
594 [0] = {
595 .flags = IORESOURCE_IRQ,
596 .start = TSIF1_IRQ,
597 .end = TSIF1_IRQ,
598 },
599 [1] = {
600 .flags = IORESOURCE_MEM,
601 .start = MSM_TSIF0_PHYS,
602 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
603 },
604 [2] = {
605 .flags = IORESOURCE_DMA,
606 .start = DMOV_TSIF_CHAN,
607 .end = DMOV_TSIF_CRCI,
608 },
609};
610
611struct platform_device msm_8064_device_tsif[2] = {
612 {
613 .name = "msm_tsif",
614 .id = 0,
615 .num_resources = ARRAY_SIZE(tsif0_8064_resources),
616 .resource = tsif0_8064_resources,
617 .dev = {
618 .platform_data = &tsif0_8064_platform_data
619 },
620 },
621 {
622 .name = "msm_tsif",
623 .id = 1,
624 .num_resources = ARRAY_SIZE(tsif1_8064_resources),
625 .resource = tsif1_8064_resources,
626 .dev = {
627 .platform_data = &tsif1_8064_platform_data
628 },
629 }
630};
631
Joel Nider50b50fa2012-08-05 14:17:29 +0300632#define MSM_TSPP_PHYS (0x18202000)
633#define MSM_TSPP_SIZE (0x1000)
634#define MSM_TSPP_BAM_PHYS (0x18204000)
635#define MSM_TSPP_BAM_SIZE (0x2000)
636
637static const struct msm_gpio tspp_gpios[] = {
638 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
639 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
640 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
641 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
642 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
643 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
644 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
645 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
646};
647
648static struct resource tspp_resources[] = {
649 [0] = {
650 .flags = IORESOURCE_IRQ,
651 .start = TSIF_TSPP_IRQ,
652 .end = TSIF1_IRQ,
653 },
654 [1] = {
655 .flags = IORESOURCE_MEM,
656 .start = MSM_TSIF0_PHYS,
657 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
658 },
659 [2] = {
660 .flags = IORESOURCE_MEM,
661 .start = MSM_TSIF1_PHYS,
662 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
663 },
664 [3] = {
665 .flags = IORESOURCE_MEM,
666 .start = MSM_TSPP_PHYS,
667 .end = MSM_TSPP_PHYS + MSM_TSPP_SIZE - 1,
668 },
669 [4] = {
670 .flags = IORESOURCE_MEM,
671 .start = MSM_TSPP_BAM_PHYS,
672 .end = MSM_TSPP_BAM_PHYS + MSM_TSPP_BAM_SIZE - 1,
673 },
674};
675
676static struct msm_tspp_platform_data tspp_platform_data = {
677 .num_gpios = ARRAY_SIZE(tspp_gpios),
678 .gpios = tspp_gpios,
679 .tsif_pclk = "iface_clk",
680 .tsif_ref_clk = "ref_clk",
681};
682
683struct platform_device msm_8064_device_tspp = {
684 .name = "msm_tspp",
685 .id = 0,
686 .num_resources = ARRAY_SIZE(tspp_resources),
687 .resource = tspp_resources,
688 .dev = {
689 .platform_data = &tspp_platform_data
690 },
691};
692
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800693/*
694 * Machine specific data for AUX PCM Interface
695 * which the driver will be unware of.
696 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800697struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800698 .clk = "pcm_clk",
Kuirong Wang547a9982012-05-04 18:29:11 -0700699 .mode_8k = {
700 .mode = AFE_PCM_CFG_MODE_PCM,
701 .sync = AFE_PCM_CFG_SYNC_INT,
702 .frame = AFE_PCM_CFG_FRM_256BPF,
703 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
704 .slot = 0,
705 .data = AFE_PCM_CFG_CDATAOE_MASTER,
706 .pcm_clk_rate = 2048000,
707 },
708 .mode_16k = {
709 .mode = AFE_PCM_CFG_MODE_PCM,
710 .sync = AFE_PCM_CFG_SYNC_INT,
711 .frame = AFE_PCM_CFG_FRM_256BPF,
712 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
713 .slot = 0,
714 .data = AFE_PCM_CFG_CDATAOE_MASTER,
715 .pcm_clk_rate = 4096000,
716 }
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800717};
718
719struct platform_device apq_cpudai_auxpcm_rx = {
720 .name = "msm-dai-q6",
721 .id = 2,
722 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800723 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800724 },
725};
726
727struct platform_device apq_cpudai_auxpcm_tx = {
728 .name = "msm-dai-q6",
729 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800730 .dev = {
731 .platform_data = &apq_auxpcm_pdata,
732 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800733};
734
Patrick Lai04baee942012-05-01 14:38:47 -0700735struct msm_mi2s_pdata mpq_mi2s_tx_data = {
736 .rx_sd_lines = 0,
737 .tx_sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 |
738 MSM_MI2S_SD3,
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700739};
740
741struct platform_device mpq_cpudai_mi2s_tx = {
Patrick Lai04baee942012-05-01 14:38:47 -0700742 .name = "msm-dai-q6-mi2s",
743 .id = -1, /*MI2S_TX */
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700744 .dev = {
745 .platform_data = &mpq_mi2s_tx_data,
746 },
747};
748
Kuirong Wangf8c5e142012-06-21 16:17:32 -0700749struct msm_mi2s_pdata apq_mi2s_data = {
750 .rx_sd_lines = MSM_MI2S_SD0,
751 .tx_sd_lines = MSM_MI2S_SD3,
752};
753
754struct platform_device apq_cpudai_mi2s = {
755 .name = "msm-dai-q6-mi2s",
756 .id = -1,
757 .dev = {
758 .platform_data = &apq_mi2s_data,
759 },
760};
761
762struct platform_device apq_cpudai_i2s_rx = {
763 .name = "msm-dai-q6",
764 .id = PRIMARY_I2S_RX,
765};
766
767struct platform_device apq_cpudai_i2s_tx = {
768 .name = "msm-dai-q6",
769 .id = PRIMARY_I2S_TX,
770};
771
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800772struct platform_device apq_cpu_fe = {
773 .name = "msm-dai-fe",
774 .id = -1,
775};
776
777struct platform_device apq_stub_codec = {
778 .name = "msm-stub-codec",
779 .id = 1,
780};
781
782struct platform_device apq_voice = {
783 .name = "msm-pcm-voice",
784 .id = -1,
785};
786
787struct platform_device apq_voip = {
788 .name = "msm-voip-dsp",
789 .id = -1,
790};
791
792struct platform_device apq_lpa_pcm = {
793 .name = "msm-pcm-lpa",
794 .id = -1,
795};
796
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700797struct platform_device apq_compr_dsp = {
798 .name = "msm-compr-dsp",
799 .id = -1,
800};
801
802struct platform_device apq_multi_ch_pcm = {
803 .name = "msm-multi-ch-pcm-dsp",
804 .id = -1,
805};
806
Jayasena Sangaraboina99bf09c2012-07-17 12:03:08 -0700807struct platform_device apq_lowlatency_pcm = {
808 .name = "msm-lowlatency-pcm-dsp",
809 .id = -1,
810};
811
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800812struct platform_device apq_pcm_hostless = {
813 .name = "msm-pcm-hostless",
814 .id = -1,
815};
816
817struct platform_device apq_cpudai_afe_01_rx = {
818 .name = "msm-dai-q6",
819 .id = 0xE0,
820};
821
822struct platform_device apq_cpudai_afe_01_tx = {
823 .name = "msm-dai-q6",
824 .id = 0xF0,
825};
826
827struct platform_device apq_cpudai_afe_02_rx = {
828 .name = "msm-dai-q6",
829 .id = 0xF1,
830};
831
832struct platform_device apq_cpudai_afe_02_tx = {
833 .name = "msm-dai-q6",
834 .id = 0xE1,
835};
836
837struct platform_device apq_pcm_afe = {
838 .name = "msm-pcm-afe",
839 .id = -1,
840};
841
Neema Shetty8427c262012-02-16 11:23:43 -0800842struct platform_device apq_cpudai_stub = {
843 .name = "msm-dai-stub",
844 .id = -1,
845};
846
Neema Shetty3c9d2862012-03-11 01:25:32 -0800847struct platform_device apq_cpudai_slimbus_1_rx = {
848 .name = "msm-dai-q6",
849 .id = 0x4002,
850};
851
852struct platform_device apq_cpudai_slimbus_1_tx = {
853 .name = "msm-dai-q6",
854 .id = 0x4003,
855};
856
Kiran Kandi97fe19d2012-05-20 22:34:04 -0700857struct platform_device apq_cpudai_slimbus_2_rx = {
858 .name = "msm-dai-q6",
859 .id = 0x4004,
860};
861
Kiran Kandi1e6371d2012-03-29 11:48:57 -0700862struct platform_device apq_cpudai_slimbus_2_tx = {
863 .name = "msm-dai-q6",
864 .id = 0x4005,
865};
866
Neema Shettyc9d86c32012-05-09 12:01:39 -0700867struct platform_device apq_cpudai_slimbus_3_rx = {
868 .name = "msm-dai-q6",
869 .id = 0x4006,
870};
871
Helen Zeng38c3c962012-05-17 14:56:20 -0700872struct platform_device apq_cpudai_slimbus_3_tx = {
873 .name = "msm-dai-q6",
874 .id = 0x4007,
875};
876
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700877static struct resource resources_ssbi_pmic1[] = {
878 {
879 .start = MSM_PMIC1_SSBI_CMD_PHYS,
880 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
881 .flags = IORESOURCE_MEM,
882 },
883};
884
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600885#define LPASS_SLIMBUS_PHYS 0x28080000
886#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800887#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600888/* Board info for the slimbus slave device */
889static struct resource slimbus_res[] = {
890 {
891 .start = LPASS_SLIMBUS_PHYS,
892 .end = LPASS_SLIMBUS_PHYS + 8191,
893 .flags = IORESOURCE_MEM,
894 .name = "slimbus_physical",
895 },
896 {
897 .start = LPASS_SLIMBUS_BAM_PHYS,
898 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
899 .flags = IORESOURCE_MEM,
900 .name = "slimbus_bam_physical",
901 },
902 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800903 .start = LPASS_SLIMBUS_SLEW,
904 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
905 .flags = IORESOURCE_MEM,
906 .name = "slimbus_slew_reg",
907 },
908 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600909 .start = SLIMBUS0_CORE_EE1_IRQ,
910 .end = SLIMBUS0_CORE_EE1_IRQ,
911 .flags = IORESOURCE_IRQ,
912 .name = "slimbus_irq",
913 },
914 {
915 .start = SLIMBUS0_BAM_EE1_IRQ,
916 .end = SLIMBUS0_BAM_EE1_IRQ,
917 .flags = IORESOURCE_IRQ,
918 .name = "slimbus_bam_irq",
919 },
920};
921
922struct platform_device apq8064_slim_ctrl = {
923 .name = "msm_slim_ctrl",
924 .id = 1,
925 .num_resources = ARRAY_SIZE(slimbus_res),
926 .resource = slimbus_res,
927 .dev = {
928 .coherent_dma_mask = 0xffffffffULL,
929 },
930};
931
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700932struct platform_device apq8064_device_ssbi_pmic1 = {
933 .name = "msm_ssbi",
934 .id = 0,
935 .resource = resources_ssbi_pmic1,
936 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
937};
938
939static struct resource resources_ssbi_pmic2[] = {
940 {
941 .start = MSM_PMIC2_SSBI_CMD_PHYS,
942 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
943 .flags = IORESOURCE_MEM,
944 },
945};
946
947struct platform_device apq8064_device_ssbi_pmic2 = {
948 .name = "msm_ssbi",
949 .id = 1,
950 .resource = resources_ssbi_pmic2,
951 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
952};
953
954static struct resource resources_otg[] = {
955 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800956 .start = MSM_HSUSB1_PHYS,
957 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700958 .flags = IORESOURCE_MEM,
959 },
960 {
961 .start = USB1_HS_IRQ,
962 .end = USB1_HS_IRQ,
963 .flags = IORESOURCE_IRQ,
964 },
965};
966
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700967struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700968 .name = "msm_otg",
969 .id = -1,
970 .num_resources = ARRAY_SIZE(resources_otg),
971 .resource = resources_otg,
972 .dev = {
973 .coherent_dma_mask = 0xffffffff,
974 },
975};
976
977static struct resource resources_hsusb[] = {
978 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800979 .start = MSM_HSUSB1_PHYS,
980 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700981 .flags = IORESOURCE_MEM,
982 },
983 {
984 .start = USB1_HS_IRQ,
985 .end = USB1_HS_IRQ,
986 .flags = IORESOURCE_IRQ,
987 },
988};
989
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700990struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700991 .name = "msm_hsusb",
992 .id = -1,
993 .num_resources = ARRAY_SIZE(resources_hsusb),
994 .resource = resources_hsusb,
995 .dev = {
996 .coherent_dma_mask = 0xffffffff,
997 },
998};
999
Hemant Kumard86c4882012-01-24 19:39:37 -08001000static struct resource resources_hsusb_host[] = {
1001 {
1002 .start = MSM_HSUSB1_PHYS,
1003 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
1004 .flags = IORESOURCE_MEM,
1005 },
1006 {
1007 .start = USB1_HS_IRQ,
1008 .end = USB1_HS_IRQ,
1009 .flags = IORESOURCE_IRQ,
1010 },
1011};
1012
Hemant Kumara945b472012-01-25 15:08:06 -08001013static struct resource resources_hsic_host[] = {
1014 {
1015 .start = 0x12510000,
1016 .end = 0x12510000 + SZ_4K - 1,
1017 .flags = IORESOURCE_MEM,
1018 },
1019 {
1020 .start = USB2_HSIC_IRQ,
1021 .end = USB2_HSIC_IRQ,
1022 .flags = IORESOURCE_IRQ,
1023 },
1024 {
1025 .start = MSM_GPIO_TO_INT(49),
1026 .end = MSM_GPIO_TO_INT(49),
1027 .name = "peripheral_status_irq",
1028 .flags = IORESOURCE_IRQ,
1029 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -08001030 {
Hemant Kumar6fd65032012-05-23 13:02:24 -07001031 .start = 47,
1032 .end = 47,
1033 .name = "wakeup",
1034 .flags = IORESOURCE_IO,
Vamsi Krishna6921cbe2012-02-21 18:34:43 -08001035 },
Hemant Kumara945b472012-01-25 15:08:06 -08001036};
1037
Hemant Kumard86c4882012-01-24 19:39:37 -08001038static u64 dma_mask = DMA_BIT_MASK(32);
1039struct platform_device apq8064_device_hsusb_host = {
1040 .name = "msm_hsusb_host",
1041 .id = -1,
1042 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1043 .resource = resources_hsusb_host,
1044 .dev = {
1045 .dma_mask = &dma_mask,
1046 .coherent_dma_mask = 0xffffffff,
1047 },
1048};
1049
Hemant Kumara945b472012-01-25 15:08:06 -08001050struct platform_device apq8064_device_hsic_host = {
1051 .name = "msm_hsic_host",
1052 .id = -1,
1053 .num_resources = ARRAY_SIZE(resources_hsic_host),
1054 .resource = resources_hsic_host,
1055 .dev = {
1056 .dma_mask = &dma_mask,
1057 .coherent_dma_mask = DMA_BIT_MASK(32),
1058 },
1059};
1060
Manu Gautam91223e02011-11-08 15:27:22 +05301061static struct resource resources_ehci_host3[] = {
1062{
1063 .start = MSM_HSUSB3_PHYS,
1064 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
1065 .flags = IORESOURCE_MEM,
1066 },
1067 {
1068 .start = USB3_HS_IRQ,
1069 .end = USB3_HS_IRQ,
1070 .flags = IORESOURCE_IRQ,
1071 },
1072};
1073
1074struct platform_device apq8064_device_ehci_host3 = {
1075 .name = "msm_ehci_host",
1076 .id = 0,
1077 .num_resources = ARRAY_SIZE(resources_ehci_host3),
1078 .resource = resources_ehci_host3,
1079 .dev = {
1080 .dma_mask = &dma_mask,
1081 .coherent_dma_mask = 0xffffffff,
1082 },
1083};
1084
Hemant Kumar1d66e1c2012-02-13 15:24:59 -08001085static struct resource resources_ehci_host4[] = {
1086{
1087 .start = MSM_HSUSB4_PHYS,
1088 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
1089 .flags = IORESOURCE_MEM,
1090 },
1091 {
1092 .start = USB4_HS_IRQ,
1093 .end = USB4_HS_IRQ,
1094 .flags = IORESOURCE_IRQ,
1095 },
1096};
1097
1098struct platform_device apq8064_device_ehci_host4 = {
1099 .name = "msm_ehci_host",
1100 .id = 1,
1101 .num_resources = ARRAY_SIZE(resources_ehci_host4),
1102 .resource = resources_ehci_host4,
1103 .dev = {
1104 .dma_mask = &dma_mask,
1105 .coherent_dma_mask = 0xffffffff,
1106 },
1107};
1108
Matt Wagantallf5cc3892012-06-07 19:47:02 -07001109struct platform_device apq8064_device_acpuclk = {
1110 .name = "acpuclk-8064",
1111 .id = -1,
1112};
1113
Ramesh Masavarapuf31ff242012-05-10 18:55:21 -07001114#define SHARED_IMEM_TZ_BASE 0x2a03f720
1115static struct resource tzlog_resources[] = {
1116 {
1117 .start = SHARED_IMEM_TZ_BASE,
1118 .end = SHARED_IMEM_TZ_BASE + SZ_4K - 1,
1119 .flags = IORESOURCE_MEM,
1120 },
1121};
1122
1123struct platform_device apq_device_tz_log = {
1124 .name = "tz_log",
1125 .id = 0,
1126 .num_resources = ARRAY_SIZE(tzlog_resources),
1127 .resource = tzlog_resources,
1128};
1129
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001130/* MSM Video core device */
1131#ifdef CONFIG_MSM_BUS_SCALING
1132static struct msm_bus_vectors vidc_init_vectors[] = {
1133 {
1134 .src = MSM_BUS_MASTER_VIDEO_ENC,
1135 .dst = MSM_BUS_SLAVE_EBI_CH0,
1136 .ab = 0,
1137 .ib = 0,
1138 },
1139 {
1140 .src = MSM_BUS_MASTER_VIDEO_DEC,
1141 .dst = MSM_BUS_SLAVE_EBI_CH0,
1142 .ab = 0,
1143 .ib = 0,
1144 },
1145 {
1146 .src = MSM_BUS_MASTER_AMPSS_M0,
1147 .dst = MSM_BUS_SLAVE_EBI_CH0,
1148 .ab = 0,
1149 .ib = 0,
1150 },
1151 {
1152 .src = MSM_BUS_MASTER_AMPSS_M0,
1153 .dst = MSM_BUS_SLAVE_EBI_CH0,
1154 .ab = 0,
1155 .ib = 0,
1156 },
1157};
1158static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1159 {
1160 .src = MSM_BUS_MASTER_VIDEO_ENC,
1161 .dst = MSM_BUS_SLAVE_EBI_CH0,
1162 .ab = 54525952,
1163 .ib = 436207616,
1164 },
1165 {
1166 .src = MSM_BUS_MASTER_VIDEO_DEC,
1167 .dst = MSM_BUS_SLAVE_EBI_CH0,
1168 .ab = 72351744,
1169 .ib = 289406976,
1170 },
1171 {
1172 .src = MSM_BUS_MASTER_AMPSS_M0,
1173 .dst = MSM_BUS_SLAVE_EBI_CH0,
1174 .ab = 500000,
1175 .ib = 1000000,
1176 },
1177 {
1178 .src = MSM_BUS_MASTER_AMPSS_M0,
1179 .dst = MSM_BUS_SLAVE_EBI_CH0,
1180 .ab = 500000,
1181 .ib = 1000000,
1182 },
1183};
1184static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1185 {
1186 .src = MSM_BUS_MASTER_VIDEO_ENC,
1187 .dst = MSM_BUS_SLAVE_EBI_CH0,
1188 .ab = 40894464,
1189 .ib = 327155712,
1190 },
1191 {
1192 .src = MSM_BUS_MASTER_VIDEO_DEC,
1193 .dst = MSM_BUS_SLAVE_EBI_CH0,
1194 .ab = 48234496,
1195 .ib = 192937984,
1196 },
1197 {
1198 .src = MSM_BUS_MASTER_AMPSS_M0,
1199 .dst = MSM_BUS_SLAVE_EBI_CH0,
1200 .ab = 500000,
1201 .ib = 2000000,
1202 },
1203 {
1204 .src = MSM_BUS_MASTER_AMPSS_M0,
1205 .dst = MSM_BUS_SLAVE_EBI_CH0,
1206 .ab = 500000,
1207 .ib = 2000000,
1208 },
1209};
1210static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1211 {
1212 .src = MSM_BUS_MASTER_VIDEO_ENC,
1213 .dst = MSM_BUS_SLAVE_EBI_CH0,
1214 .ab = 163577856,
1215 .ib = 1308622848,
1216 },
1217 {
1218 .src = MSM_BUS_MASTER_VIDEO_DEC,
1219 .dst = MSM_BUS_SLAVE_EBI_CH0,
1220 .ab = 219152384,
1221 .ib = 876609536,
1222 },
1223 {
1224 .src = MSM_BUS_MASTER_AMPSS_M0,
1225 .dst = MSM_BUS_SLAVE_EBI_CH0,
1226 .ab = 1750000,
1227 .ib = 3500000,
1228 },
1229 {
1230 .src = MSM_BUS_MASTER_AMPSS_M0,
1231 .dst = MSM_BUS_SLAVE_EBI_CH0,
1232 .ab = 1750000,
1233 .ib = 3500000,
1234 },
1235};
1236static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
1237 {
1238 .src = MSM_BUS_MASTER_VIDEO_ENC,
1239 .dst = MSM_BUS_SLAVE_EBI_CH0,
1240 .ab = 121634816,
1241 .ib = 973078528,
1242 },
1243 {
1244 .src = MSM_BUS_MASTER_VIDEO_DEC,
1245 .dst = MSM_BUS_SLAVE_EBI_CH0,
1246 .ab = 155189248,
1247 .ib = 620756992,
1248 },
1249 {
1250 .src = MSM_BUS_MASTER_AMPSS_M0,
1251 .dst = MSM_BUS_SLAVE_EBI_CH0,
1252 .ab = 1750000,
1253 .ib = 7000000,
1254 },
1255 {
1256 .src = MSM_BUS_MASTER_AMPSS_M0,
1257 .dst = MSM_BUS_SLAVE_EBI_CH0,
1258 .ab = 1750000,
1259 .ib = 7000000,
1260 },
1261};
1262static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
1263 {
1264 .src = MSM_BUS_MASTER_VIDEO_ENC,
1265 .dst = MSM_BUS_SLAVE_EBI_CH0,
1266 .ab = 372244480,
1267 .ib = 2560000000U,
1268 },
1269 {
1270 .src = MSM_BUS_MASTER_VIDEO_DEC,
1271 .dst = MSM_BUS_SLAVE_EBI_CH0,
1272 .ab = 501219328,
1273 .ib = 2560000000U,
1274 },
1275 {
1276 .src = MSM_BUS_MASTER_AMPSS_M0,
1277 .dst = MSM_BUS_SLAVE_EBI_CH0,
1278 .ab = 2500000,
1279 .ib = 5000000,
1280 },
1281 {
1282 .src = MSM_BUS_MASTER_AMPSS_M0,
1283 .dst = MSM_BUS_SLAVE_EBI_CH0,
1284 .ab = 2500000,
1285 .ib = 5000000,
1286 },
1287};
1288static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
1289 {
1290 .src = MSM_BUS_MASTER_VIDEO_ENC,
1291 .dst = MSM_BUS_SLAVE_EBI_CH0,
1292 .ab = 222298112,
1293 .ib = 2560000000U,
1294 },
1295 {
1296 .src = MSM_BUS_MASTER_VIDEO_DEC,
1297 .dst = MSM_BUS_SLAVE_EBI_CH0,
1298 .ab = 330301440,
1299 .ib = 2560000000U,
1300 },
1301 {
1302 .src = MSM_BUS_MASTER_AMPSS_M0,
1303 .dst = MSM_BUS_SLAVE_EBI_CH0,
1304 .ab = 2500000,
1305 .ib = 700000000,
1306 },
1307 {
1308 .src = MSM_BUS_MASTER_AMPSS_M0,
1309 .dst = MSM_BUS_SLAVE_EBI_CH0,
1310 .ab = 2500000,
1311 .ib = 10000000,
1312 },
1313};
1314
Arun Menon152c3c72012-06-20 11:50:08 -07001315static struct msm_bus_vectors vidc_venc_1080p_turbo_vectors[] = {
1316 {
1317 .src = MSM_BUS_MASTER_VIDEO_ENC,
1318 .dst = MSM_BUS_SLAVE_EBI_CH0,
1319 .ab = 222298112,
1320 .ib = 3522000000U,
1321 },
1322 {
1323 .src = MSM_BUS_MASTER_VIDEO_DEC,
1324 .dst = MSM_BUS_SLAVE_EBI_CH0,
1325 .ab = 330301440,
1326 .ib = 3522000000U,
1327 },
1328 {
1329 .src = MSM_BUS_MASTER_AMPSS_M0,
1330 .dst = MSM_BUS_SLAVE_EBI_CH0,
1331 .ab = 2500000,
1332 .ib = 700000000,
1333 },
1334 {
1335 .src = MSM_BUS_MASTER_AMPSS_M0,
1336 .dst = MSM_BUS_SLAVE_EBI_CH0,
1337 .ab = 2500000,
1338 .ib = 10000000,
1339 },
1340};
1341static struct msm_bus_vectors vidc_vdec_1080p_turbo_vectors[] = {
1342 {
1343 .src = MSM_BUS_MASTER_VIDEO_ENC,
1344 .dst = MSM_BUS_SLAVE_EBI_CH0,
1345 .ab = 222298112,
1346 .ib = 3522000000U,
1347 },
1348 {
1349 .src = MSM_BUS_MASTER_VIDEO_DEC,
1350 .dst = MSM_BUS_SLAVE_EBI_CH0,
1351 .ab = 330301440,
1352 .ib = 3522000000U,
1353 },
1354 {
1355 .src = MSM_BUS_MASTER_AMPSS_M0,
1356 .dst = MSM_BUS_SLAVE_EBI_CH0,
1357 .ab = 2500000,
1358 .ib = 700000000,
1359 },
1360 {
1361 .src = MSM_BUS_MASTER_AMPSS_M0,
1362 .dst = MSM_BUS_SLAVE_EBI_CH0,
1363 .ab = 2500000,
1364 .ib = 10000000,
1365 },
1366};
1367
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001368static struct msm_bus_paths vidc_bus_client_config[] = {
1369 {
1370 ARRAY_SIZE(vidc_init_vectors),
1371 vidc_init_vectors,
1372 },
1373 {
1374 ARRAY_SIZE(vidc_venc_vga_vectors),
1375 vidc_venc_vga_vectors,
1376 },
1377 {
1378 ARRAY_SIZE(vidc_vdec_vga_vectors),
1379 vidc_vdec_vga_vectors,
1380 },
1381 {
1382 ARRAY_SIZE(vidc_venc_720p_vectors),
1383 vidc_venc_720p_vectors,
1384 },
1385 {
1386 ARRAY_SIZE(vidc_vdec_720p_vectors),
1387 vidc_vdec_720p_vectors,
1388 },
1389 {
1390 ARRAY_SIZE(vidc_venc_1080p_vectors),
1391 vidc_venc_1080p_vectors,
1392 },
1393 {
1394 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1395 vidc_vdec_1080p_vectors,
1396 },
Arun Menon152c3c72012-06-20 11:50:08 -07001397 {
1398 ARRAY_SIZE(vidc_venc_1080p_turbo_vectors),
1399 vidc_venc_1080p_turbo_vectors,
1400 },
1401 {
1402 ARRAY_SIZE(vidc_vdec_1080p_turbo_vectors),
1403 vidc_vdec_1080p_turbo_vectors,
1404 },
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001405};
1406
1407static struct msm_bus_scale_pdata vidc_bus_client_data = {
1408 vidc_bus_client_config,
1409 ARRAY_SIZE(vidc_bus_client_config),
1410 .name = "vidc",
1411};
1412#endif
1413
1414
1415#define APQ8064_VIDC_BASE_PHYS 0x04400000
1416#define APQ8064_VIDC_BASE_SIZE 0x00100000
1417
1418static struct resource apq8064_device_vidc_resources[] = {
1419 {
1420 .start = APQ8064_VIDC_BASE_PHYS,
1421 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1422 .flags = IORESOURCE_MEM,
1423 },
1424 {
1425 .start = VCODEC_IRQ,
1426 .end = VCODEC_IRQ,
1427 .flags = IORESOURCE_IRQ,
1428 },
1429};
1430
1431struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1432#ifdef CONFIG_MSM_BUS_SCALING
1433 .vidc_bus_client_pdata = &vidc_bus_client_data,
1434#endif
1435#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1436 .memtype = ION_CP_MM_HEAP_ID,
1437 .enable_ion = 1,
Deepak kotureda295a2012-05-10 19:49:46 -07001438 .cp_enabled = 1,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001439#else
1440 .memtype = MEMTYPE_EBI1,
1441 .enable_ion = 0,
1442#endif
1443 .disable_dmx = 0,
1444 .disable_fullhd = 0,
Mohan Kumar Gubbihalli Lachma Naiked9dc912012-03-01 19:11:14 -08001445 .cont_mode_dpb_count = 18,
Riaz Rahaman84f8c682012-05-30 13:32:10 +05301446 .fw_addr = 0x9fe00000,
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -08001447};
1448
1449struct platform_device apq8064_msm_device_vidc = {
1450 .name = "msm_vidc",
1451 .id = 0,
1452 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1453 .resource = apq8064_device_vidc_resources,
1454 .dev = {
1455 .platform_data = &apq8064_vidc_platform_data,
1456 },
1457};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001458#define MSM_SDC1_BASE 0x12400000
1459#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1460#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1461#define MSM_SDC2_BASE 0x12140000
1462#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1463#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1464#define MSM_SDC3_BASE 0x12180000
1465#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1466#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1467#define MSM_SDC4_BASE 0x121C0000
1468#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1469#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1470
1471static struct resource resources_sdc1[] = {
1472 {
1473 .name = "core_mem",
1474 .flags = IORESOURCE_MEM,
1475 .start = MSM_SDC1_BASE,
1476 .end = MSM_SDC1_DML_BASE - 1,
1477 },
1478 {
1479 .name = "core_irq",
1480 .flags = IORESOURCE_IRQ,
1481 .start = SDC1_IRQ_0,
1482 .end = SDC1_IRQ_0
1483 },
1484#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1485 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301486 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001487 .start = MSM_SDC1_DML_BASE,
1488 .end = MSM_SDC1_BAM_BASE - 1,
1489 .flags = IORESOURCE_MEM,
1490 },
1491 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301492 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001493 .start = MSM_SDC1_BAM_BASE,
1494 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1495 .flags = IORESOURCE_MEM,
1496 },
1497 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301498 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001499 .start = SDC1_BAM_IRQ,
1500 .end = SDC1_BAM_IRQ,
1501 .flags = IORESOURCE_IRQ,
1502 },
1503#endif
1504};
1505
1506static struct resource resources_sdc2[] = {
1507 {
1508 .name = "core_mem",
1509 .flags = IORESOURCE_MEM,
1510 .start = MSM_SDC2_BASE,
1511 .end = MSM_SDC2_DML_BASE - 1,
1512 },
1513 {
1514 .name = "core_irq",
1515 .flags = IORESOURCE_IRQ,
1516 .start = SDC2_IRQ_0,
1517 .end = SDC2_IRQ_0
1518 },
1519#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1520 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301521 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001522 .start = MSM_SDC2_DML_BASE,
1523 .end = MSM_SDC2_BAM_BASE - 1,
1524 .flags = IORESOURCE_MEM,
1525 },
1526 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301527 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001528 .start = MSM_SDC2_BAM_BASE,
1529 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1530 .flags = IORESOURCE_MEM,
1531 },
1532 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301533 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001534 .start = SDC2_BAM_IRQ,
1535 .end = SDC2_BAM_IRQ,
1536 .flags = IORESOURCE_IRQ,
1537 },
1538#endif
1539};
1540
1541static struct resource resources_sdc3[] = {
1542 {
1543 .name = "core_mem",
1544 .flags = IORESOURCE_MEM,
1545 .start = MSM_SDC3_BASE,
1546 .end = MSM_SDC3_DML_BASE - 1,
1547 },
1548 {
1549 .name = "core_irq",
1550 .flags = IORESOURCE_IRQ,
1551 .start = SDC3_IRQ_0,
1552 .end = SDC3_IRQ_0
1553 },
1554#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1555 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301556 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001557 .start = MSM_SDC3_DML_BASE,
1558 .end = MSM_SDC3_BAM_BASE - 1,
1559 .flags = IORESOURCE_MEM,
1560 },
1561 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301562 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001563 .start = MSM_SDC3_BAM_BASE,
1564 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1565 .flags = IORESOURCE_MEM,
1566 },
1567 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301568 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001569 .start = SDC3_BAM_IRQ,
1570 .end = SDC3_BAM_IRQ,
1571 .flags = IORESOURCE_IRQ,
1572 },
1573#endif
1574};
1575
1576static struct resource resources_sdc4[] = {
1577 {
1578 .name = "core_mem",
1579 .flags = IORESOURCE_MEM,
1580 .start = MSM_SDC4_BASE,
1581 .end = MSM_SDC4_DML_BASE - 1,
1582 },
1583 {
1584 .name = "core_irq",
1585 .flags = IORESOURCE_IRQ,
1586 .start = SDC4_IRQ_0,
1587 .end = SDC4_IRQ_0
1588 },
1589#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1590 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301591 .name = "dml_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001592 .start = MSM_SDC4_DML_BASE,
1593 .end = MSM_SDC4_BAM_BASE - 1,
1594 .flags = IORESOURCE_MEM,
1595 },
1596 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301597 .name = "bam_mem",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001598 .start = MSM_SDC4_BAM_BASE,
1599 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1600 .flags = IORESOURCE_MEM,
1601 },
1602 {
Sujit Reddy Thumma1dfac2c2012-07-30 10:15:39 +05301603 .name = "bam_irq",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001604 .start = SDC4_BAM_IRQ,
1605 .end = SDC4_BAM_IRQ,
1606 .flags = IORESOURCE_IRQ,
1607 },
1608#endif
1609};
1610
1611struct platform_device apq8064_device_sdc1 = {
1612 .name = "msm_sdcc",
1613 .id = 1,
1614 .num_resources = ARRAY_SIZE(resources_sdc1),
1615 .resource = resources_sdc1,
1616 .dev = {
1617 .coherent_dma_mask = 0xffffffff,
1618 },
1619};
1620
1621struct platform_device apq8064_device_sdc2 = {
1622 .name = "msm_sdcc",
1623 .id = 2,
1624 .num_resources = ARRAY_SIZE(resources_sdc2),
1625 .resource = resources_sdc2,
1626 .dev = {
1627 .coherent_dma_mask = 0xffffffff,
1628 },
1629};
1630
1631struct platform_device apq8064_device_sdc3 = {
1632 .name = "msm_sdcc",
1633 .id = 3,
1634 .num_resources = ARRAY_SIZE(resources_sdc3),
1635 .resource = resources_sdc3,
1636 .dev = {
1637 .coherent_dma_mask = 0xffffffff,
1638 },
1639};
1640
1641struct platform_device apq8064_device_sdc4 = {
1642 .name = "msm_sdcc",
1643 .id = 4,
1644 .num_resources = ARRAY_SIZE(resources_sdc4),
1645 .resource = resources_sdc4,
1646 .dev = {
1647 .coherent_dma_mask = 0xffffffff,
1648 },
1649};
1650
1651static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1652 &apq8064_device_sdc1,
1653 &apq8064_device_sdc2,
1654 &apq8064_device_sdc3,
1655 &apq8064_device_sdc4,
1656};
1657
1658int __init apq8064_add_sdcc(unsigned int controller,
1659 struct mmc_platform_data *plat)
1660{
1661 struct platform_device *pdev;
1662
1663 if (!plat)
1664 return 0;
1665 if (controller < 1 || controller > 4)
1666 return -EINVAL;
1667
1668 pdev = apq8064_sdcc_devices[controller-1];
1669 pdev->dev.platform_data = plat;
1670 return platform_device_register(pdev);
1671}
1672
Yan He06913ce2011-08-26 16:33:46 -07001673static struct resource resources_sps[] = {
1674 {
1675 .name = "pipe_mem",
1676 .start = 0x12800000,
1677 .end = 0x12800000 + 0x4000 - 1,
1678 .flags = IORESOURCE_MEM,
1679 },
1680 {
1681 .name = "bamdma_dma",
1682 .start = 0x12240000,
1683 .end = 0x12240000 + 0x1000 - 1,
1684 .flags = IORESOURCE_MEM,
1685 },
1686 {
1687 .name = "bamdma_bam",
1688 .start = 0x12244000,
1689 .end = 0x12244000 + 0x4000 - 1,
1690 .flags = IORESOURCE_MEM,
1691 },
1692 {
1693 .name = "bamdma_irq",
1694 .start = SPS_BAM_DMA_IRQ,
1695 .end = SPS_BAM_DMA_IRQ,
1696 .flags = IORESOURCE_IRQ,
1697 },
1698};
1699
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001700struct platform_device msm_bus_8064_sys_fabric = {
1701 .name = "msm_bus_fabric",
1702 .id = MSM_BUS_FAB_SYSTEM,
1703};
1704struct platform_device msm_bus_8064_apps_fabric = {
1705 .name = "msm_bus_fabric",
1706 .id = MSM_BUS_FAB_APPSS,
1707};
1708struct platform_device msm_bus_8064_mm_fabric = {
1709 .name = "msm_bus_fabric",
1710 .id = MSM_BUS_FAB_MMSS,
1711};
1712struct platform_device msm_bus_8064_sys_fpb = {
1713 .name = "msm_bus_fabric",
1714 .id = MSM_BUS_FAB_SYSTEM_FPB,
1715};
1716struct platform_device msm_bus_8064_cpss_fpb = {
1717 .name = "msm_bus_fabric",
1718 .id = MSM_BUS_FAB_CPSS_FPB,
1719};
1720
Yan He06913ce2011-08-26 16:33:46 -07001721static struct msm_sps_platform_data msm_sps_pdata = {
1722 .bamdma_restricted_pipes = 0x06,
1723};
1724
1725struct platform_device msm_device_sps_apq8064 = {
1726 .name = "msm_sps",
1727 .id = -1,
1728 .num_resources = ARRAY_SIZE(resources_sps),
1729 .resource = resources_sps,
1730 .dev.platform_data = &msm_sps_pdata,
1731};
1732
Eric Holmberg023d25c2012-03-01 12:27:55 -07001733static struct resource smd_resource[] = {
1734 {
1735 .name = "a9_m2a_0",
1736 .start = INT_A9_M2A_0,
1737 .flags = IORESOURCE_IRQ,
1738 },
1739 {
1740 .name = "a9_m2a_5",
1741 .start = INT_A9_M2A_5,
1742 .flags = IORESOURCE_IRQ,
1743 },
1744 {
1745 .name = "adsp_a11",
1746 .start = INT_ADSP_A11,
1747 .flags = IORESOURCE_IRQ,
1748 },
1749 {
1750 .name = "adsp_a11_smsm",
1751 .start = INT_ADSP_A11_SMSM,
1752 .flags = IORESOURCE_IRQ,
1753 },
1754 {
1755 .name = "dsps_a11",
1756 .start = INT_DSPS_A11,
1757 .flags = IORESOURCE_IRQ,
1758 },
1759 {
1760 .name = "dsps_a11_smsm",
1761 .start = INT_DSPS_A11_SMSM,
1762 .flags = IORESOURCE_IRQ,
1763 },
1764 {
1765 .name = "wcnss_a11",
1766 .start = INT_WCNSS_A11,
1767 .flags = IORESOURCE_IRQ,
1768 },
1769 {
1770 .name = "wcnss_a11_smsm",
1771 .start = INT_WCNSS_A11_SMSM,
1772 .flags = IORESOURCE_IRQ,
1773 },
1774};
1775
1776static struct smd_subsystem_config smd_config_list[] = {
1777 {
1778 .irq_config_id = SMD_MODEM,
1779 .subsys_name = "gss",
1780 .edge = SMD_APPS_MODEM,
1781
1782 .smd_int.irq_name = "a9_m2a_0",
1783 .smd_int.flags = IRQF_TRIGGER_RISING,
1784 .smd_int.irq_id = -1,
1785 .smd_int.device_name = "smd_dev",
1786 .smd_int.dev_id = 0,
1787 .smd_int.out_bit_pos = 1 << 3,
1788 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1789 .smd_int.out_offset = 0x8,
1790
1791 .smsm_int.irq_name = "a9_m2a_5",
1792 .smsm_int.flags = IRQF_TRIGGER_RISING,
1793 .smsm_int.irq_id = -1,
1794 .smsm_int.device_name = "smd_smsm",
1795 .smsm_int.dev_id = 0,
1796 .smsm_int.out_bit_pos = 1 << 4,
1797 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1798 .smsm_int.out_offset = 0x8,
1799 },
1800 {
1801 .irq_config_id = SMD_Q6,
1802 .subsys_name = "q6",
1803 .edge = SMD_APPS_QDSP,
1804
1805 .smd_int.irq_name = "adsp_a11",
1806 .smd_int.flags = IRQF_TRIGGER_RISING,
1807 .smd_int.irq_id = -1,
1808 .smd_int.device_name = "smd_dev",
1809 .smd_int.dev_id = 0,
1810 .smd_int.out_bit_pos = 1 << 15,
1811 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1812 .smd_int.out_offset = 0x8,
1813
1814 .smsm_int.irq_name = "adsp_a11_smsm",
1815 .smsm_int.flags = IRQF_TRIGGER_RISING,
1816 .smsm_int.irq_id = -1,
1817 .smsm_int.device_name = "smd_smsm",
1818 .smsm_int.dev_id = 0,
1819 .smsm_int.out_bit_pos = 1 << 14,
1820 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1821 .smsm_int.out_offset = 0x8,
1822 },
1823 {
1824 .irq_config_id = SMD_DSPS,
1825 .subsys_name = "dsps",
1826 .edge = SMD_APPS_DSPS,
1827
1828 .smd_int.irq_name = "dsps_a11",
1829 .smd_int.flags = IRQF_TRIGGER_RISING,
1830 .smd_int.irq_id = -1,
1831 .smd_int.device_name = "smd_dev",
1832 .smd_int.dev_id = 0,
1833 .smd_int.out_bit_pos = 1,
1834 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1835 .smd_int.out_offset = 0x4080,
1836
1837 .smsm_int.irq_name = "dsps_a11_smsm",
1838 .smsm_int.flags = IRQF_TRIGGER_RISING,
1839 .smsm_int.irq_id = -1,
1840 .smsm_int.device_name = "smd_smsm",
1841 .smsm_int.dev_id = 0,
1842 .smsm_int.out_bit_pos = 1,
1843 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1844 .smsm_int.out_offset = 0x4094,
1845 },
1846 {
1847 .irq_config_id = SMD_WCNSS,
1848 .subsys_name = "wcnss",
1849 .edge = SMD_APPS_WCNSS,
1850
1851 .smd_int.irq_name = "wcnss_a11",
1852 .smd_int.flags = IRQF_TRIGGER_RISING,
1853 .smd_int.irq_id = -1,
1854 .smd_int.device_name = "smd_dev",
1855 .smd_int.dev_id = 0,
1856 .smd_int.out_bit_pos = 1 << 25,
1857 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1858 .smd_int.out_offset = 0x8,
1859
1860 .smsm_int.irq_name = "wcnss_a11_smsm",
1861 .smsm_int.flags = IRQF_TRIGGER_RISING,
1862 .smsm_int.irq_id = -1,
1863 .smsm_int.device_name = "smd_smsm",
1864 .smsm_int.dev_id = 0,
1865 .smsm_int.out_bit_pos = 1 << 23,
1866 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1867 .smsm_int.out_offset = 0x8,
1868 },
1869};
1870
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001871static struct smd_subsystem_restart_config smd_ssr_config = {
1872 .disable_smsm_reset_handshake = 1,
1873};
1874
Eric Holmberg023d25c2012-03-01 12:27:55 -07001875static struct smd_platform smd_platform_data = {
1876 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1877 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001878 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001879};
1880
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001881struct platform_device msm_device_smd_apq8064 = {
1882 .name = "msm_smd",
1883 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001884 .resource = smd_resource,
1885 .num_resources = ARRAY_SIZE(smd_resource),
1886 .dev = {
1887 .platform_data = &smd_platform_data,
1888 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001889};
1890
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001891static struct resource resources_msm_pcie[] = {
1892 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06001893 .name = "pcie_parf",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001894 .start = PCIE20_PARF_PHYS,
1895 .end = PCIE20_PARF_PHYS + PCIE20_PARF_SIZE - 1,
1896 .flags = IORESOURCE_MEM,
1897 },
1898 {
Niranjana Vishwanathapura68210ff2012-06-24 18:03:49 -06001899 .name = "pcie_elbi",
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001900 .start = PCIE20_ELBI_PHYS,
1901 .end = PCIE20_ELBI_PHYS + PCIE20_ELBI_SIZE - 1,
1902 .flags = IORESOURCE_MEM,
1903 },
1904 {
1905 .name = "pcie20",
1906 .start = PCIE20_PHYS,
1907 .end = PCIE20_PHYS + PCIE20_SIZE - 1,
1908 .flags = IORESOURCE_MEM,
1909 },
Niranjana Vishwanathapura06f89332012-05-03 17:11:13 -06001910};
1911
1912struct platform_device msm_device_pcie = {
1913 .name = "msm_pcie",
1914 .id = -1,
1915 .num_resources = ARRAY_SIZE(resources_msm_pcie),
1916 .resource = resources_msm_pcie,
1917};
1918
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001919#ifdef CONFIG_HW_RANDOM_MSM
1920/* PRNG device */
1921#define MSM_PRNG_PHYS 0x1A500000
1922static struct resource rng_resources = {
1923 .flags = IORESOURCE_MEM,
1924 .start = MSM_PRNG_PHYS,
1925 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1926};
1927
1928struct platform_device apq8064_device_rng = {
1929 .name = "msm_rng",
1930 .id = 0,
1931 .num_resources = 1,
1932 .resource = &rng_resources,
1933};
1934#endif
1935
Matt Wagantall292aace2012-01-26 19:12:34 -08001936static struct resource msm_gss_resources[] = {
1937 {
1938 .start = 0x10000000,
1939 .end = 0x10000000 + SZ_256 - 1,
1940 .flags = IORESOURCE_MEM,
1941 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001942 {
1943 .start = 0x10008000,
1944 .end = 0x10008000 + SZ_256 - 1,
1945 .flags = IORESOURCE_MEM,
1946 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001947};
1948
1949struct platform_device msm_gss = {
1950 .name = "pil_gss",
1951 .id = -1,
1952 .num_resources = ARRAY_SIZE(msm_gss_resources),
1953 .resource = msm_gss_resources,
1954};
1955
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001956static struct fs_driver_data gfx3d_fs_data = {
1957 .clks = (struct fs_clk_data[]){
1958 { .name = "core_clk", .reset_rate = 27000000 },
1959 { .name = "iface_clk" },
1960 { .name = "bus_clk" },
1961 { 0 }
1962 },
1963 .bus_port0 = MSM_BUS_MASTER_GRAPHICS_3D,
1964 .bus_port1 = MSM_BUS_MASTER_GRAPHICS_3D_PORT1,
Matt Wagantall1875d322012-02-22 16:11:33 -08001965};
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001966
1967static struct fs_driver_data ijpeg_fs_data = {
1968 .clks = (struct fs_clk_data[]){
1969 { .name = "core_clk" },
1970 { .name = "iface_clk" },
1971 { .name = "bus_clk" },
1972 { 0 }
1973 },
1974 .bus_port0 = MSM_BUS_MASTER_JPEG_ENC,
1975};
1976
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07001977static struct fs_driver_data mdp_fs_data = {
1978 .clks = (struct fs_clk_data[]){
1979 { .name = "core_clk" },
1980 { .name = "iface_clk" },
1981 { .name = "bus_clk" },
1982 { .name = "vsync_clk" },
1983 { .name = "lut_clk" },
1984 { .name = "tv_src_clk" },
1985 { .name = "tv_clk" },
Matt Wagantallc33c1ed2012-07-23 17:19:08 -07001986 { .name = "reset1_clk" },
1987 { .name = "reset2_clk" },
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07001988 { 0 }
1989 },
1990 .bus_port0 = MSM_BUS_MASTER_MDP_PORT0,
1991 .bus_port1 = MSM_BUS_MASTER_MDP_PORT1,
1992};
1993
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07001994static struct fs_driver_data rot_fs_data = {
1995 .clks = (struct fs_clk_data[]){
1996 { .name = "core_clk" },
1997 { .name = "iface_clk" },
1998 { .name = "bus_clk" },
1999 { 0 }
2000 },
2001 .bus_port0 = MSM_BUS_MASTER_ROTATOR,
2002};
2003
2004static struct fs_driver_data ved_fs_data = {
2005 .clks = (struct fs_clk_data[]){
2006 { .name = "core_clk" },
2007 { .name = "iface_clk" },
2008 { .name = "bus_clk" },
2009 { 0 }
2010 },
2011 .bus_port0 = MSM_BUS_MASTER_VIDEO_ENC,
2012 .bus_port1 = MSM_BUS_MASTER_VIDEO_DEC,
2013};
2014
2015static struct fs_driver_data vfe_fs_data = {
2016 .clks = (struct fs_clk_data[]){
2017 { .name = "core_clk" },
2018 { .name = "iface_clk" },
2019 { .name = "bus_clk" },
2020 { 0 }
2021 },
2022 .bus_port0 = MSM_BUS_MASTER_VFE,
2023};
2024
2025static struct fs_driver_data vpe_fs_data = {
2026 .clks = (struct fs_clk_data[]){
2027 { .name = "core_clk" },
2028 { .name = "iface_clk" },
2029 { .name = "bus_clk" },
2030 { 0 }
2031 },
2032 .bus_port0 = MSM_BUS_MASTER_VPE,
2033};
2034
2035static struct fs_driver_data vcap_fs_data = {
2036 .clks = (struct fs_clk_data[]){
2037 { .name = "core_clk" },
2038 { .name = "iface_clk" },
2039 { .name = "bus_clk" },
2040 { 0 },
2041 },
2042 .bus_port0 = MSM_BUS_MASTER_VIDEO_CAP,
2043};
2044
2045struct platform_device *apq8064_footswitch[] __initdata = {
Nagamalleswararao Ganji6db8c512012-05-24 20:26:23 -07002046 FS_8X60(FS_MDP, "vdd", "mdp.0", &mdp_fs_data),
Matt Wagantall316f2fc2012-05-03 20:41:42 -07002047 FS_8X60(FS_ROT, "vdd", "msm_rotator.0", &rot_fs_data),
Matt Wagantalle4454b82012-05-03 20:48:01 -07002048 FS_8X60(FS_IJPEG, "vdd", "msm_gemini.0", &ijpeg_fs_data),
Kiran Kumar H Nfa18a032012-06-25 14:34:18 -07002049 FS_8X60(FS_VFE, "vdd", "msm_vfe.0", &vfe_fs_data),
2050 FS_8X60(FS_VPE, "vdd", "msm_vpe.0", &vpe_fs_data),
Matt Wagantalld6fbf232012-05-03 20:09:28 -07002051 FS_8X60(FS_GFX3D, "vdd", "kgsl-3d0.0", &gfx3d_fs_data),
Matt Wagantall5e46aac2012-05-03 20:20:18 -07002052 FS_8X60(FS_VED, "vdd", "msm_vidc.0", &ved_fs_data),
Matt Wagantall3cd5b3d2012-05-03 20:35:20 -07002053 FS_8X60(FS_VCAP, "vdd", "msm_vcap.0", &vcap_fs_data),
Matt Wagantall1f65d9d2012-04-25 14:24:20 -07002054};
2055unsigned apq8064_num_footswitch __initdata = ARRAY_SIZE(apq8064_footswitch);
Matt Wagantall1875d322012-02-22 16:11:33 -08002056
Praveen Chidambaram78499012011-11-01 17:15:17 -06002057struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
2058 .reg_base_addrs = {
2059 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2060 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2061 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2062 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2063 },
2064 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002065 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06002066 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002067 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
2068 .ipc_rpm_val = 4,
2069 .target_id = {
2070 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
2071 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
2072 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
2073 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2074 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2075 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
2076 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
2077 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
2078 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2079 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2080 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2081 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2082 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
2083 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
2084 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
2085 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
2086 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
2087 APPS_FABRIC_CFG_HALT, 2),
2088 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
2089 APPS_FABRIC_CFG_CLKMOD, 3),
2090 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
2091 APPS_FABRIC_CFG_IOCTL, 1),
2092 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
2093 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
2094 SYS_FABRIC_CFG_HALT, 2),
2095 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
2096 SYS_FABRIC_CFG_CLKMOD, 3),
2097 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
2098 SYS_FABRIC_CFG_IOCTL, 1),
2099 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
2100 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
2101 MMSS_FABRIC_CFG_HALT, 2),
2102 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
2103 MMSS_FABRIC_CFG_CLKMOD, 3),
2104 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
2105 MMSS_FABRIC_CFG_IOCTL, 1),
2106 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
2107 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
2108 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
2109 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
2110 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
2111 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
2112 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
2113 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
2114 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
2115 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
2116 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
2117 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
2118 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
2119 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
2120 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
2121 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
2122 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
2123 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
2124 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
2125 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
2126 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
2127 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
2128 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
2129 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
2130 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
2131 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
2132 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
2133 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
2134 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
2135 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
2136 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
2137 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
2138 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
2139 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
2140 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
2141 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
2142 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
2143 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
2144 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
2145 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
2146 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
2147 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
2148 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
2149 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
2150 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
2151 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
2152 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
2153 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
2154 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
2155 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
2156 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
2157 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
2158 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
2159 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
2160 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
2161 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
Joel Kingef390842012-05-23 16:42:48 -07002162 MSM_RPM_MAP(8064, VDDMIN_GPIO, VDDMIN_GPIO, 1),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002163 },
2164 .target_status = {
2165 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
2166 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
2167 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
2168 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
2169 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
2170 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
2171 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
2172 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
2173 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
2174 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
2175 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
2176 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
2177 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
2178 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
2179 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
2180 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
2181 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
2182 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
2183 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
2184 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
2185 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
2186 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
2187 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
2188 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
2189 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
2190 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
2191 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
2192 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
2193 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
2194 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
2195 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
2196 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
2197 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
2198 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
2199 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
2200 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
2201 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
2202 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
2203 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
2204 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
2205 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
2206 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
2207 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
2208 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
2209 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
2210 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
2211 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
2212 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
2213 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
2214 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
2215 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
2216 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
2217 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
2218 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
2219 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
2220 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
2221 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
2222 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
2223 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
2224 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
2225 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
2226 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
2227 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
2228 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
2229 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
2230 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
2231 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
2232 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
2233 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
2234 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
2235 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
2236 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
2237 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
2238 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
2239 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
2240 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
2241 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
2242 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
2243 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
2244 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
2245 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
2246 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
2247 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
2248 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
2249 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
2250 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
2251 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
2252 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
2253 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
2254 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
2255 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
2256 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
2257 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
2258 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
2259 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
2260 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
2261 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
2262 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
2263 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
2264 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
2265 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
2266 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
2267 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
2268 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
2269 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
2270 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
2271 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
2272 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
2273 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
2274 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
2275 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
2276 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
2277 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
2278 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
2279 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
2280 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
2281 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
2282 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
2283 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
2284 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
2285 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
2286 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
2287 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
2288 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
2289 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
2290 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
2291 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
2292 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
2293 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
2294 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
2295 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
Joel Kingef390842012-05-23 16:42:48 -07002296 MSM_RPM_STATUS_ID_MAP(8064, VDDMIN_GPIO),
Praveen Chidambaram78499012011-11-01 17:15:17 -06002297 },
2298 .target_ctrl_id = {
2299 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
2300 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
2301 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
2302 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
2303 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
2304 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
2305 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
2306 },
2307 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
2308 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
2309 .sel_last = MSM_RPM_8064_SEL_LAST,
2310 .ver = {3, 0, 0},
2311};
2312
2313struct platform_device apq8064_rpm_device = {
2314 .name = "msm_rpm",
2315 .id = -1,
2316};
2317
2318static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2319 .phys_addr_base = 0x0010D204,
2320 .phys_size = SZ_8K,
2321};
2322
2323struct platform_device apq8064_rpm_stat_device = {
2324 .name = "msm_rpm_stat",
2325 .id = -1,
2326 .dev = {
2327 .platform_data = &msm_rpm_stat_pdata,
2328 },
2329};
2330
2331static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2332 .phys_addr_base = 0x0010C000,
2333 .reg_offsets = {
2334 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
2335 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
2336 },
2337 .phys_size = SZ_8K,
2338 .log_len = 4096, /* log's buffer length in bytes */
2339 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2340};
2341
2342struct platform_device apq8064_rpm_log_device = {
2343 .name = "msm_rpm_log",
2344 .id = -1,
2345 .dev = {
2346 .platform_data = &msm_rpm_log_pdata,
2347 },
2348};
2349
Jin Hongd3024e62012-02-09 16:13:32 -08002350/* Sensors DSPS platform data */
2351
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07002352#define PPSS_DSPS_TCM_CODE_BASE 0x12000000
2353#define PPSS_DSPS_TCM_CODE_SIZE 0x28000
2354#define PPSS_DSPS_TCM_BUF_BASE 0x12040000
2355#define PPSS_DSPS_TCM_BUF_SIZE 0x4000
2356#define PPSS_DSPS_PIPE_BASE 0x12800000
2357#define PPSS_DSPS_PIPE_SIZE 0x4000
2358#define PPSS_DSPS_DDR_BASE 0x8fe00000
2359#define PPSS_DSPS_DDR_SIZE 0x100000
2360#define PPSS_SMEM_BASE 0x80000000
2361#define PPSS_SMEM_SIZE 0x200000
Jin Hongd3024e62012-02-09 16:13:32 -08002362#define PPSS_REG_PHYS_BASE 0x12080000
2363
2364static struct dsps_clk_info dsps_clks[] = {};
2365static struct dsps_regulator_info dsps_regs[] = {};
2366
2367/*
2368 * Note: GPIOs field is intialized in run-time at the function
2369 * apq8064_init_dsps().
2370 */
2371
2372struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
2373 .clks = dsps_clks,
2374 .clks_num = ARRAY_SIZE(dsps_clks),
2375 .gpios = NULL,
2376 .gpios_num = 0,
2377 .regs = dsps_regs,
2378 .regs_num = ARRAY_SIZE(dsps_regs),
2379 .dsps_pwr_ctl_en = 1,
karthik karuppasamy1a1c6b02012-05-29 15:16:32 -07002380 .tcm_code_start = PPSS_DSPS_TCM_CODE_BASE,
2381 .tcm_code_size = PPSS_DSPS_TCM_CODE_SIZE,
2382 .tcm_buf_start = PPSS_DSPS_TCM_BUF_BASE,
2383 .tcm_buf_size = PPSS_DSPS_TCM_BUF_SIZE,
2384 .pipe_start = PPSS_DSPS_PIPE_BASE,
2385 .pipe_size = PPSS_DSPS_PIPE_SIZE,
2386 .ddr_start = PPSS_DSPS_DDR_BASE,
2387 .ddr_size = PPSS_DSPS_DDR_SIZE,
2388 .smem_start = PPSS_SMEM_BASE,
2389 .smem_size = PPSS_SMEM_SIZE,
Jin Hongd3024e62012-02-09 16:13:32 -08002390 .signature = DSPS_SIGNATURE,
2391};
2392
2393static struct resource msm_dsps_resources[] = {
2394 {
2395 .start = PPSS_REG_PHYS_BASE,
2396 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
2397 .name = "ppss_reg",
2398 .flags = IORESOURCE_MEM,
2399 },
2400
2401 {
2402 .start = PPSS_WDOG_TIMER_IRQ,
2403 .end = PPSS_WDOG_TIMER_IRQ,
2404 .name = "ppss_wdog",
2405 .flags = IORESOURCE_IRQ,
2406 },
2407};
2408
2409struct platform_device msm_dsps_device_8064 = {
2410 .name = "msm_dsps",
2411 .id = 0,
2412 .num_resources = ARRAY_SIZE(msm_dsps_resources),
2413 .resource = msm_dsps_resources,
2414 .dev.platform_data = &msm_dsps_pdata_8064,
2415};
2416
Praveen Chidambaram78499012011-11-01 17:15:17 -06002417#ifdef CONFIG_MSM_MPM
2418static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
2419 [1] = MSM_GPIO_TO_INT(26),
2420 [2] = MSM_GPIO_TO_INT(88),
2421 [4] = MSM_GPIO_TO_INT(73),
2422 [5] = MSM_GPIO_TO_INT(74),
2423 [6] = MSM_GPIO_TO_INT(75),
2424 [7] = MSM_GPIO_TO_INT(76),
2425 [8] = MSM_GPIO_TO_INT(77),
2426 [9] = MSM_GPIO_TO_INT(36),
2427 [10] = MSM_GPIO_TO_INT(84),
2428 [11] = MSM_GPIO_TO_INT(7),
2429 [12] = MSM_GPIO_TO_INT(11),
2430 [13] = MSM_GPIO_TO_INT(52),
2431 [14] = MSM_GPIO_TO_INT(15),
2432 [15] = MSM_GPIO_TO_INT(83),
2433 [16] = USB3_HS_IRQ,
2434 [19] = MSM_GPIO_TO_INT(61),
2435 [20] = MSM_GPIO_TO_INT(58),
2436 [23] = MSM_GPIO_TO_INT(65),
2437 [24] = MSM_GPIO_TO_INT(63),
2438 [25] = USB1_HS_IRQ,
2439 [27] = HDMI_IRQ,
2440 [29] = MSM_GPIO_TO_INT(22),
2441 [30] = MSM_GPIO_TO_INT(72),
2442 [31] = USB4_HS_IRQ,
2443 [33] = MSM_GPIO_TO_INT(44),
2444 [34] = MSM_GPIO_TO_INT(39),
2445 [35] = MSM_GPIO_TO_INT(19),
2446 [36] = MSM_GPIO_TO_INT(23),
2447 [37] = MSM_GPIO_TO_INT(41),
2448 [38] = MSM_GPIO_TO_INT(30),
2449 [41] = MSM_GPIO_TO_INT(42),
2450 [42] = MSM_GPIO_TO_INT(56),
2451 [43] = MSM_GPIO_TO_INT(55),
2452 [44] = MSM_GPIO_TO_INT(50),
2453 [45] = MSM_GPIO_TO_INT(49),
2454 [46] = MSM_GPIO_TO_INT(47),
2455 [47] = MSM_GPIO_TO_INT(45),
2456 [48] = MSM_GPIO_TO_INT(38),
2457 [49] = MSM_GPIO_TO_INT(34),
2458 [50] = MSM_GPIO_TO_INT(32),
2459 [51] = MSM_GPIO_TO_INT(29),
2460 [52] = MSM_GPIO_TO_INT(18),
2461 [53] = MSM_GPIO_TO_INT(10),
2462 [54] = MSM_GPIO_TO_INT(81),
2463 [55] = MSM_GPIO_TO_INT(6),
2464};
2465
2466static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
2467 TLMM_MSM_SUMMARY_IRQ,
2468 RPM_APCC_CPU0_GP_HIGH_IRQ,
2469 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2470 RPM_APCC_CPU0_GP_LOW_IRQ,
2471 RPM_APCC_CPU0_WAKE_UP_IRQ,
2472 RPM_APCC_CPU1_GP_HIGH_IRQ,
2473 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
2474 RPM_APCC_CPU1_GP_LOW_IRQ,
2475 RPM_APCC_CPU1_WAKE_UP_IRQ,
2476 MSS_TO_APPS_IRQ_0,
2477 MSS_TO_APPS_IRQ_1,
2478 MSS_TO_APPS_IRQ_2,
2479 MSS_TO_APPS_IRQ_3,
2480 MSS_TO_APPS_IRQ_4,
2481 MSS_TO_APPS_IRQ_5,
2482 MSS_TO_APPS_IRQ_6,
2483 MSS_TO_APPS_IRQ_7,
2484 MSS_TO_APPS_IRQ_8,
2485 MSS_TO_APPS_IRQ_9,
2486 LPASS_SCSS_GP_LOW_IRQ,
2487 LPASS_SCSS_GP_MEDIUM_IRQ,
2488 LPASS_SCSS_GP_HIGH_IRQ,
2489 SPS_MTI_30,
2490 SPS_MTI_31,
2491 RIVA_APSS_SPARE_IRQ,
2492 RIVA_APPS_WLAN_SMSM_IRQ,
2493 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
2494 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
Chandra Ramachandran59851722012-07-23 11:19:48 -07002495 PM8821_SEC_IRQ_N,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002496};
2497
2498struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
2499 .irqs_m2a = msm_mpm_irqs_m2a,
2500 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2501 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2502 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2503 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2504 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2505 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
2506 .mpm_apps_ipc_val = BIT(1),
2507 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
2508
2509};
2510#endif
Joel Kingdacbc822012-01-25 13:30:57 -08002511
Joel King14fe7fa2012-05-27 14:26:11 -07002512/* AP2MDM_SOFT_RESET is implemented by the PON_RESET_N gpio */
Joel Kingdacbc822012-01-25 13:30:57 -08002513#define MDM2AP_ERRFATAL 19
2514#define AP2MDM_ERRFATAL 18
2515#define MDM2AP_STATUS 49
2516#define AP2MDM_STATUS 48
Joel King14fe7fa2012-05-27 14:26:11 -07002517#define AP2MDM_SOFT_RESET 27
Ameya Thakure155ece2012-07-09 12:08:37 -07002518#define I2S_AP2MDM_SOFT_RESET 0
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002519#define AP2MDM_WAKEUP 35
Ameya Thakure155ece2012-07-09 12:08:37 -07002520#define I2S_AP2MDM_WAKEUP 44
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002521#define MDM2AP_PBLRDY 46
Ameya Thakure155ece2012-07-09 12:08:37 -07002522#define I2S_MDM2AP_PBLRDY 81
Joel Kingdacbc822012-01-25 13:30:57 -08002523
2524static struct resource mdm_resources[] = {
2525 {
2526 .start = MDM2AP_ERRFATAL,
2527 .end = MDM2AP_ERRFATAL,
2528 .name = "MDM2AP_ERRFATAL",
2529 .flags = IORESOURCE_IO,
2530 },
2531 {
2532 .start = AP2MDM_ERRFATAL,
2533 .end = AP2MDM_ERRFATAL,
2534 .name = "AP2MDM_ERRFATAL",
2535 .flags = IORESOURCE_IO,
2536 },
2537 {
2538 .start = MDM2AP_STATUS,
2539 .end = MDM2AP_STATUS,
2540 .name = "MDM2AP_STATUS",
2541 .flags = IORESOURCE_IO,
2542 },
2543 {
2544 .start = AP2MDM_STATUS,
2545 .end = AP2MDM_STATUS,
2546 .name = "AP2MDM_STATUS",
2547 .flags = IORESOURCE_IO,
2548 },
2549 {
Joel King14fe7fa2012-05-27 14:26:11 -07002550 .start = AP2MDM_SOFT_RESET,
2551 .end = AP2MDM_SOFT_RESET,
2552 .name = "AP2MDM_SOFT_RESET",
Joel Kingdacbc822012-01-25 13:30:57 -08002553 .flags = IORESOURCE_IO,
2554 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002555 {
2556 .start = AP2MDM_WAKEUP,
2557 .end = AP2MDM_WAKEUP,
2558 .name = "AP2MDM_WAKEUP",
2559 .flags = IORESOURCE_IO,
2560 },
Vamsi Krishnac6dcd5e2012-05-09 15:38:01 -07002561 {
2562 .start = MDM2AP_PBLRDY,
2563 .end = MDM2AP_PBLRDY,
2564 .name = "MDM2AP_PBLRDY",
2565 .flags = IORESOURCE_IO,
2566 },
Joel Kingdacbc822012-01-25 13:30:57 -08002567};
2568
Ameya Thakure155ece2012-07-09 12:08:37 -07002569static struct resource i2s_mdm_resources[] = {
2570 {
2571 .start = MDM2AP_ERRFATAL,
2572 .end = MDM2AP_ERRFATAL,
2573 .name = "MDM2AP_ERRFATAL",
2574 .flags = IORESOURCE_IO,
2575 },
2576 {
2577 .start = AP2MDM_ERRFATAL,
2578 .end = AP2MDM_ERRFATAL,
2579 .name = "AP2MDM_ERRFATAL",
2580 .flags = IORESOURCE_IO,
2581 },
2582 {
2583 .start = MDM2AP_STATUS,
2584 .end = MDM2AP_STATUS,
2585 .name = "MDM2AP_STATUS",
2586 .flags = IORESOURCE_IO,
2587 },
2588 {
2589 .start = AP2MDM_STATUS,
2590 .end = AP2MDM_STATUS,
2591 .name = "AP2MDM_STATUS",
2592 .flags = IORESOURCE_IO,
2593 },
2594 {
2595 .start = I2S_AP2MDM_SOFT_RESET,
2596 .end = I2S_AP2MDM_SOFT_RESET,
2597 .name = "AP2MDM_SOFT_RESET",
2598 .flags = IORESOURCE_IO,
2599 },
2600 {
2601 .start = I2S_AP2MDM_WAKEUP,
2602 .end = I2S_AP2MDM_WAKEUP,
2603 .name = "AP2MDM_WAKEUP",
2604 .flags = IORESOURCE_IO,
2605 },
2606 {
2607 .start = I2S_MDM2AP_PBLRDY,
2608 .end = I2S_MDM2AP_PBLRDY,
2609 .name = "MDM2AP_PBLRDY",
2610 .flags = IORESOURCE_IO,
2611 },
2612};
2613
Joel Kingdacbc822012-01-25 13:30:57 -08002614struct platform_device mdm_8064_device = {
2615 .name = "mdm2_modem",
2616 .id = -1,
2617 .num_resources = ARRAY_SIZE(mdm_resources),
2618 .resource = mdm_resources,
2619};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002620
Ameya Thakure155ece2012-07-09 12:08:37 -07002621struct platform_device i2s_mdm_8064_device = {
2622 .name = "mdm2_modem",
2623 .id = -1,
2624 .num_resources = ARRAY_SIZE(i2s_mdm_resources),
2625 .resource = i2s_mdm_resources,
2626};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002627static int apq8064_LPM_latency = 1000; /* >100 usec for WFI */
2628
2629struct platform_device apq8064_cpu_idle_device = {
2630 .name = "msm_cpu_idle",
2631 .id = -1,
2632 .dev = {
2633 .platform_data = &apq8064_LPM_latency,
2634 },
2635};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002636
2637static struct msm_dcvs_freq_entry apq8064_freq[] = {
2638 { 384000, 166981, 345600},
2639 { 702000, 213049, 632502},
2640 {1026000, 285712, 925613},
2641 {1242000, 383945, 1176550},
2642 {1458000, 419729, 1465478},
2643 {1512000, 434116, 1546674},
2644
2645};
2646
2647static struct msm_dcvs_core_info apq8064_core_info = {
2648 .freq_tbl = &apq8064_freq[0],
2649 .core_param = {
2650 .max_time_us = 100000,
2651 .num_freq = ARRAY_SIZE(apq8064_freq),
2652 },
2653 .algo_param = {
2654 .slack_time_us = 58000,
2655 .scale_slack_time = 0,
2656 .scale_slack_time_pct = 0,
2657 .disable_pc_threshold = 1458000,
2658 .em_window_size = 100000,
2659 .em_max_util_pct = 97,
2660 .ss_window_size = 1000000,
2661 .ss_util_pct = 95,
2662 .ss_iobusy_conv = 100,
2663 },
2664};
2665
2666struct platform_device apq8064_msm_gov_device = {
2667 .name = "msm_dcvs_gov",
2668 .id = -1,
2669 .dev = {
2670 .platform_data = &apq8064_core_info,
2671 },
2672};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002673
Terence Hampson2e1705f2012-04-11 19:55:29 -04002674#ifdef CONFIG_MSM_VCAP
2675#define VCAP_HW_BASE 0x05900000
2676
2677static struct msm_bus_vectors vcap_init_vectors[] = {
2678 {
2679 .src = MSM_BUS_MASTER_VIDEO_CAP,
2680 .dst = MSM_BUS_SLAVE_EBI_CH0,
2681 .ab = 0,
2682 .ib = 0,
2683 },
2684};
2685
Terence Hampson2e1705f2012-04-11 19:55:29 -04002686static struct msm_bus_vectors vcap_480_vectors[] = {
2687 {
2688 .src = MSM_BUS_MASTER_VIDEO_CAP,
2689 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson779dc762012-06-07 15:59:27 -04002690 .ab = 480 * 720 * 3 * 60,
2691 .ib = 480 * 720 * 3 * 60 * 1.5,
2692 },
2693};
2694
2695static struct msm_bus_vectors vcap_576_vectors[] = {
2696 {
2697 .src = MSM_BUS_MASTER_VIDEO_CAP,
2698 .dst = MSM_BUS_SLAVE_EBI_CH0,
2699 .ab = 576 * 720 * 3 * 60,
2700 .ib = 576 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002701 },
2702};
2703
2704static struct msm_bus_vectors vcap_720_vectors[] = {
2705 {
2706 .src = MSM_BUS_MASTER_VIDEO_CAP,
2707 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002708 .ab = 1280 * 720 * 3 * 60,
2709 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002710 },
2711};
2712
2713static struct msm_bus_vectors vcap_1080_vectors[] = {
2714 {
2715 .src = MSM_BUS_MASTER_VIDEO_CAP,
2716 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002717 .ab = 1920 * 1080 * 3 * 60,
2718 .ib = 1920 * 1080 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002719 },
2720};
2721
2722static struct msm_bus_paths vcap_bus_usecases[] = {
2723 {
2724 ARRAY_SIZE(vcap_init_vectors),
2725 vcap_init_vectors,
2726 },
2727 {
2728 ARRAY_SIZE(vcap_480_vectors),
2729 vcap_480_vectors,
2730 },
2731 {
Terence Hampson779dc762012-06-07 15:59:27 -04002732 ARRAY_SIZE(vcap_576_vectors),
2733 vcap_576_vectors,
2734 },
2735 {
Terence Hampson2e1705f2012-04-11 19:55:29 -04002736 ARRAY_SIZE(vcap_720_vectors),
2737 vcap_720_vectors,
2738 },
2739 {
2740 ARRAY_SIZE(vcap_1080_vectors),
2741 vcap_1080_vectors,
2742 },
2743};
2744
2745static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
2746 vcap_bus_usecases,
2747 ARRAY_SIZE(vcap_bus_usecases),
2748};
2749
2750static struct resource msm_vcap_resources[] = {
2751 {
2752 .name = "vcap",
2753 .start = VCAP_HW_BASE,
2754 .end = VCAP_HW_BASE + SZ_1M - 1,
2755 .flags = IORESOURCE_MEM,
2756 },
2757 {
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002758 .name = "vc_irq",
Terence Hampson2e1705f2012-04-11 19:55:29 -04002759 .start = VCAP_VC,
2760 .end = VCAP_VC,
2761 .flags = IORESOURCE_IRQ,
2762 },
Terence Hampsonaeb793e2012-05-11 11:41:16 -04002763 {
2764 .name = "vp_irq",
2765 .start = VCAP_VP,
2766 .end = VCAP_VP,
2767 .flags = IORESOURCE_IRQ,
2768 },
Terence Hampson2e1705f2012-04-11 19:55:29 -04002769};
2770
2771static unsigned vcap_gpios[] = {
2772 2, 3, 4, 5, 6, 7, 8, 9, 10,
2773 11, 12, 13, 18, 19, 20, 21,
2774 22, 23, 24, 25, 26, 80, 82,
2775 83, 84, 85, 86, 87,
2776};
2777
2778static struct vcap_platform_data vcap_pdata = {
2779 .gpios = vcap_gpios,
2780 .num_gpios = ARRAY_SIZE(vcap_gpios),
2781 .bus_client_pdata = &vcap_axi_client_pdata
2782};
2783
2784struct platform_device msm8064_device_vcap = {
2785 .name = "msm_vcap",
2786 .id = 0,
2787 .resource = msm_vcap_resources,
2788 .num_resources = ARRAY_SIZE(msm_vcap_resources),
2789 .dev = {
2790 .platform_data = &vcap_pdata,
2791 },
2792};
2793#endif
2794
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002795static struct resource msm_cache_erp_resources[] = {
2796 {
2797 .name = "l1_irq",
2798 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2799 .flags = IORESOURCE_IRQ,
2800 },
2801 {
2802 .name = "l2_irq",
2803 .start = APCC_QGICL2IRPTREQ,
2804 .flags = IORESOURCE_IRQ,
2805 }
2806};
2807
2808struct platform_device apq8064_device_cache_erp = {
2809 .name = "msm_cache_erp",
2810 .id = -1,
2811 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
2812 .resource = msm_cache_erp_resources,
2813};
Pratik Patel212ab362012-03-16 12:30:07 -07002814
Pratik Patel3b0ca882012-06-01 16:54:14 -07002815#define CORESIGHT_PHYS_BASE 0x01A00000
2816#define CORESIGHT_FUNNEL_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x4000)
2817#define CORESIGHT_ETM2_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1E000)
2818#define CORESIGHT_ETM3_PHYS_BASE (CORESIGHT_PHYS_BASE + 0x1F000)
Pratik Patel212ab362012-03-16 12:30:07 -07002819
Pratik Patel3b0ca882012-06-01 16:54:14 -07002820static struct resource coresight_funnel_resources[] = {
Pratik Patel212ab362012-03-16 12:30:07 -07002821 {
Pratik Patel3b0ca882012-06-01 16:54:14 -07002822 .start = CORESIGHT_FUNNEL_PHYS_BASE,
2823 .end = CORESIGHT_FUNNEL_PHYS_BASE + SZ_4K - 1,
Pratik Patel212ab362012-03-16 12:30:07 -07002824 .flags = IORESOURCE_MEM,
2825 },
2826};
2827
Pratik Patel3b0ca882012-06-01 16:54:14 -07002828static const int coresight_funnel_outports[] = { 0, 1 };
2829static const int coresight_funnel_child_ids[] = { 0, 1 };
2830static const int coresight_funnel_child_ports[] = { 0, 0 };
2831
2832static struct coresight_platform_data coresight_funnel_pdata = {
2833 .id = 2,
2834 .name = "coresight-funnel",
Pratik Patel0480dc62012-09-06 09:41:49 -07002835 .nr_inports = 8,
Pratik Patel3b0ca882012-06-01 16:54:14 -07002836 .outports = coresight_funnel_outports,
2837 .child_ids = coresight_funnel_child_ids,
2838 .child_ports = coresight_funnel_child_ports,
2839 .nr_outports = ARRAY_SIZE(coresight_funnel_outports),
2840};
2841
2842struct platform_device apq8064_coresight_funnel_device = {
2843 .name = "coresight-funnel",
Pratik Patel212ab362012-03-16 12:30:07 -07002844 .id = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07002845 .num_resources = ARRAY_SIZE(coresight_funnel_resources),
2846 .resource = coresight_funnel_resources,
2847 .dev = {
2848 .platform_data = &coresight_funnel_pdata,
2849 },
2850};
2851
2852static struct resource coresight_etm2_resources[] = {
2853 {
2854 .start = CORESIGHT_ETM2_PHYS_BASE,
2855 .end = CORESIGHT_ETM2_PHYS_BASE + SZ_4K - 1,
2856 .flags = IORESOURCE_MEM,
2857 },
2858};
2859
2860static const int coresight_etm2_outports[] = { 0 };
2861static const int coresight_etm2_child_ids[] = { 2 };
2862static const int coresight_etm2_child_ports[] = { 4 };
2863
2864static struct coresight_platform_data coresight_etm2_pdata = {
2865 .id = 6,
2866 .name = "coresight-etm2",
Pratik Patel0480dc62012-09-06 09:41:49 -07002867 .nr_inports = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07002868 .outports = coresight_etm2_outports,
2869 .child_ids = coresight_etm2_child_ids,
2870 .child_ports = coresight_etm2_child_ports,
2871 .nr_outports = ARRAY_SIZE(coresight_etm2_outports),
2872};
2873
2874struct platform_device coresight_etm2_device = {
2875 .name = "coresight-etm",
2876 .id = 2,
2877 .num_resources = ARRAY_SIZE(coresight_etm2_resources),
2878 .resource = coresight_etm2_resources,
2879 .dev = {
2880 .platform_data = &coresight_etm2_pdata,
2881 },
2882};
2883
2884static struct resource coresight_etm3_resources[] = {
2885 {
2886 .start = CORESIGHT_ETM3_PHYS_BASE,
2887 .end = CORESIGHT_ETM3_PHYS_BASE + SZ_4K - 1,
2888 .flags = IORESOURCE_MEM,
2889 },
2890};
2891
2892static const int coresight_etm3_outports[] = { 0 };
2893static const int coresight_etm3_child_ids[] = { 2 };
2894static const int coresight_etm3_child_ports[] = { 5 };
2895
2896static struct coresight_platform_data coresight_etm3_pdata = {
2897 .id = 7,
2898 .name = "coresight-etm3",
Pratik Patel0480dc62012-09-06 09:41:49 -07002899 .nr_inports = 0,
Pratik Patel3b0ca882012-06-01 16:54:14 -07002900 .outports = coresight_etm3_outports,
2901 .child_ids = coresight_etm3_child_ids,
2902 .child_ports = coresight_etm3_child_ports,
2903 .nr_outports = ARRAY_SIZE(coresight_etm3_outports),
2904};
2905
2906struct platform_device coresight_etm3_device = {
2907 .name = "coresight-etm",
2908 .id = 3,
2909 .num_resources = ARRAY_SIZE(coresight_etm3_resources),
2910 .resource = coresight_etm3_resources,
2911 .dev = {
2912 .platform_data = &coresight_etm3_pdata,
2913 },
Pratik Patel212ab362012-03-16 12:30:07 -07002914};
Laura Abbott0577d7b2012-04-17 11:14:30 -07002915
2916struct msm_iommu_domain_name apq8064_iommu_ctx_names[] = {
2917 /* Camera */
2918 {
Laura Abbott0577d7b2012-04-17 11:14:30 -07002919 .name = "ijpeg_src",
2920 .domain = CAMERA_DOMAIN,
2921 },
2922 /* Camera */
2923 {
2924 .name = "ijpeg_dst",
2925 .domain = CAMERA_DOMAIN,
2926 },
2927 /* Camera */
2928 {
2929 .name = "jpegd_src",
2930 .domain = CAMERA_DOMAIN,
2931 },
2932 /* Camera */
2933 {
2934 .name = "jpegd_dst",
2935 .domain = CAMERA_DOMAIN,
2936 },
Olav Hauganef95ae32012-05-15 09:50:30 -07002937 /* Rotator src*/
Laura Abbott0577d7b2012-04-17 11:14:30 -07002938 {
2939 .name = "rot_src",
Olav Hauganef95ae32012-05-15 09:50:30 -07002940 .domain = ROTATOR_SRC_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07002941 },
Olav Hauganef95ae32012-05-15 09:50:30 -07002942 /* Rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07002943 {
2944 .name = "rot_dst",
Olav Hauganef95ae32012-05-15 09:50:30 -07002945 .domain = ROTATOR_DST_DOMAIN,
Laura Abbott0577d7b2012-04-17 11:14:30 -07002946 },
2947 /* Video */
2948 {
2949 .name = "vcodec_a_mm1",
2950 .domain = VIDEO_DOMAIN,
2951 },
2952 /* Video */
2953 {
2954 .name = "vcodec_b_mm2",
2955 .domain = VIDEO_DOMAIN,
2956 },
2957 /* Video */
2958 {
2959 .name = "vcodec_a_stream",
2960 .domain = VIDEO_DOMAIN,
2961 },
2962};
2963
2964static struct mem_pool apq8064_video_pools[] = {
2965 /*
2966 * Video hardware has the following requirements:
2967 * 1. All video addresses used by the video hardware must be at a higher
2968 * address than video firmware address.
2969 * 2. Video hardware can only access a range of 256MB from the base of
2970 * the video firmware.
2971 */
2972 [VIDEO_FIRMWARE_POOL] =
2973 /* Low addresses, intended for video firmware */
2974 {
2975 .paddr = SZ_128K,
2976 .size = SZ_16M - SZ_128K,
2977 },
2978 [VIDEO_MAIN_POOL] =
2979 /* Main video pool */
2980 {
2981 .paddr = SZ_16M,
2982 .size = SZ_256M - SZ_16M,
2983 },
2984 [GEN_POOL] =
2985 /* Remaining address space up to 2G */
2986 {
2987 .paddr = SZ_256M,
2988 .size = SZ_2G - SZ_256M,
2989 },
2990};
2991
2992static struct mem_pool apq8064_camera_pools[] = {
2993 [GEN_POOL] =
2994 /* One address space for camera */
2995 {
2996 .paddr = SZ_128K,
2997 .size = SZ_2G - SZ_128K,
2998 },
2999};
3000
Olav Hauganef95ae32012-05-15 09:50:30 -07003001static struct mem_pool apq8064_display_read_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003002 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003003 /* One address space for display reads */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003004 {
3005 .paddr = SZ_128K,
3006 .size = SZ_2G - SZ_128K,
3007 },
3008};
3009
Olav Hauganef95ae32012-05-15 09:50:30 -07003010static struct mem_pool apq8064_display_write_pools[] = {
Laura Abbott0577d7b2012-04-17 11:14:30 -07003011 [GEN_POOL] =
Olav Hauganef95ae32012-05-15 09:50:30 -07003012 /* One address space for display writes */
3013 {
3014 .paddr = SZ_128K,
3015 .size = SZ_2G - SZ_128K,
3016 },
3017};
3018
3019static struct mem_pool apq8064_rotator_src_pools[] = {
3020 [GEN_POOL] =
3021 /* One address space for rotator src */
3022 {
3023 .paddr = SZ_128K,
3024 .size = SZ_2G - SZ_128K,
3025 },
3026};
3027
3028static struct mem_pool apq8064_rotator_dst_pools[] = {
3029 [GEN_POOL] =
3030 /* One address space for rotator dst */
Laura Abbott0577d7b2012-04-17 11:14:30 -07003031 {
3032 .paddr = SZ_128K,
3033 .size = SZ_2G - SZ_128K,
3034 },
3035};
3036
3037static struct msm_iommu_domain apq8064_iommu_domains[] = {
3038 [VIDEO_DOMAIN] = {
3039 .iova_pools = apq8064_video_pools,
3040 .npools = ARRAY_SIZE(apq8064_video_pools),
3041 },
3042 [CAMERA_DOMAIN] = {
3043 .iova_pools = apq8064_camera_pools,
3044 .npools = ARRAY_SIZE(apq8064_camera_pools),
3045 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003046 [DISPLAY_READ_DOMAIN] = {
3047 .iova_pools = apq8064_display_read_pools,
3048 .npools = ARRAY_SIZE(apq8064_display_read_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003049 },
Olav Hauganef95ae32012-05-15 09:50:30 -07003050 [DISPLAY_WRITE_DOMAIN] = {
3051 .iova_pools = apq8064_display_write_pools,
3052 .npools = ARRAY_SIZE(apq8064_display_write_pools),
3053 },
3054 [ROTATOR_SRC_DOMAIN] = {
3055 .iova_pools = apq8064_rotator_src_pools,
3056 .npools = ARRAY_SIZE(apq8064_rotator_src_pools),
3057 },
3058 [ROTATOR_DST_DOMAIN] = {
3059 .iova_pools = apq8064_rotator_dst_pools,
3060 .npools = ARRAY_SIZE(apq8064_rotator_dst_pools),
Laura Abbott0577d7b2012-04-17 11:14:30 -07003061 },
3062};
3063
3064struct iommu_domains_pdata apq8064_iommu_domain_pdata = {
3065 .domains = apq8064_iommu_domains,
3066 .ndomains = ARRAY_SIZE(apq8064_iommu_domains),
3067 .domain_names = apq8064_iommu_ctx_names,
3068 .nnames = ARRAY_SIZE(apq8064_iommu_ctx_names),
3069 .domain_alloc_flags = 0,
3070};
3071
3072struct platform_device apq8064_iommu_domain_device = {
3073 .name = "iommu_domains",
3074 .id = -1,
3075 .dev = {
3076 .platform_data = &apq8064_iommu_domain_pdata,
Laura Abbott532b2df2012-04-12 10:53:48 -07003077 }
3078};
3079
3080struct msm_rtb_platform_data apq8064_rtb_pdata = {
3081 .size = SZ_1M,
3082};
3083
3084static int __init msm_rtb_set_buffer_size(char *p)
3085{
3086 int s;
3087
3088 s = memparse(p, NULL);
3089 apq8064_rtb_pdata.size = ALIGN(s, SZ_4K);
3090 return 0;
3091}
3092early_param("msm_rtb_size", msm_rtb_set_buffer_size);
3093
3094struct platform_device apq8064_rtb_device = {
3095 .name = "msm_rtb",
3096 .id = -1,
3097 .dev = {
3098 .platform_data = &apq8064_rtb_pdata,
Laura Abbott0577d7b2012-04-17 11:14:30 -07003099 },
3100};
Laura Abbott93a4a352012-05-25 09:26:35 -07003101
3102#define APQ8064_L1_SIZE SZ_1M
3103/*
3104 * The actual L2 size is smaller but we need a larger buffer
3105 * size to store other dump information
3106 */
3107#define APQ8064_L2_SIZE SZ_8M
3108
3109struct msm_cache_dump_platform_data apq8064_cache_dump_pdata = {
3110 .l2_size = APQ8064_L2_SIZE,
3111 .l1_size = APQ8064_L1_SIZE,
3112};
3113
3114struct platform_device apq8064_cache_dump_device = {
3115 .name = "msm_cache_dump",
3116 .id = -1,
3117 .dev = {
3118 .platform_data = &apq8064_cache_dump_pdata,
3119 },
3120};