blob: 249484220a5f70fbcada18a45961e76871691f87 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingerac958152009-10-29 06:37:10 +000053#define DRV_VERSION "1.26"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000067/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000068 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
69#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_MAX_PENDING 4096
72#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700102static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700142 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000143 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700144 { 0 }
145};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700147MODULE_DEVICE_TABLE(pci, sky2_id_table);
148
149/* Avoid conditionals by using array */
150static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
151static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700152static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100154static void sky2_set_multicast(struct net_device *dev);
155
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800156/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800157static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158{
159 int i;
160
161 gma_write16(hw, port, GM_SMI_DATA, val);
162 gma_write16(hw, port, GM_SMI_CTRL,
163 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
164
165 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800166 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
167 if (ctrl == 0xffff)
168 goto io_error;
169
170 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800172
173 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700174 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800178
179io_error:
180 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
181 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182}
183
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800184static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185{
186 int i;
187
Stephen Hemminger793b8832005-09-14 16:06:14 -0700188 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
190
191 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800192 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
193 if (ctrl == 0xffff)
194 goto io_error;
195
196 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800197 *val = gma_read16(hw, port, GM_SMI_DATA);
198 return 0;
199 }
200
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800201 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700202 }
203
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800204 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800205 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800206io_error:
207 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
208 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800209}
210
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800211static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800212{
213 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800214 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800215 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700216}
217
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800218
219static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 /* switch power to VCC (WA for VAUX problem) */
222 sky2_write8(hw, B0_POWER_CTRL,
223 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800225 /* disable Core Clock Division, */
226 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700227
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800228 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
229 /* enable bits are inverted */
230 sky2_write8(hw, B2_Y2_CLK_GATE,
231 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
232 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
233 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
234 else
235 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700236
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700237 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700238 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700239
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700241
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800242 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243 /* set all bits to 0 except bits 15..12 and 8 */
244 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700246
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700248 /* set all bits to 0 except bits 28 & 27 */
249 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700251
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800252 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700253
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000254 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
255
Stephen Hemminger8f709202007-06-04 17:23:25 -0700256 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
257 reg = sky2_read32(hw, B2_GP_IO);
258 reg |= GLB_GPIO_STAT_RACE_DIS;
259 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700260
261 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700262 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000263
264 /* Turn on "driver loaded" LED */
265 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800266}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700267
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800268static void sky2_power_aux(struct sky2_hw *hw)
269{
270 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
271 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
272 else
273 /* enable bits are inverted */
274 sky2_write8(hw, B2_Y2_CLK_GATE,
275 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
276 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
277 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
278
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000279 /* switch power to VAUX if supported and PME from D3cold */
280 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
281 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800282 sky2_write8(hw, B0_POWER_CTRL,
283 (PC_VAUX_ENA | PC_VCC_ENA |
284 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000285
286 /* turn off "driver loaded LED" */
287 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700288}
289
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700290static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700291{
292 u16 reg;
293
294 /* disable all GMAC IRQ's */
295 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700296
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700297 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
298 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
299 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
300 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
301
302 reg = gma_read16(hw, port, GM_RX_CTRL);
303 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
304 gma_write16(hw, port, GM_RX_CTRL, reg);
305}
306
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700307/* flow control to advertise bits */
308static const u16 copper_fc_adv[] = {
309 [FC_NONE] = 0,
310 [FC_TX] = PHY_M_AN_ASP,
311 [FC_RX] = PHY_M_AN_PC,
312 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
313};
314
315/* flow control to advertise bits when using 1000BaseX */
316static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700317 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700318 [FC_TX] = PHY_M_P_ASYM_MD_X,
319 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700320 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700321};
322
323/* flow control to GMA disable bits */
324static const u16 gm_fc_disable[] = {
325 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
326 [FC_TX] = GM_GPCR_FC_RX_DIS,
327 [FC_RX] = GM_GPCR_FC_TX_DIS,
328 [FC_BOTH] = 0,
329};
330
331
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
333{
334 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700335 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700336
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700337 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700338 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
340
341 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700342 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
344
Stephen Hemminger53419c62007-05-14 12:38:11 -0700345 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700347 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
349 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700350 /* set master & slave downshift counter to 1x */
351 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700352
353 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
354 }
355
356 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700357 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700358 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700359 /* enable automatic crossover */
360 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700361
362 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
363 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
364 u16 spec;
365
366 /* Enable Class A driver for FE+ A0 */
367 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
368 spec |= PHY_M_FESC_SEL_CL_A;
369 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
370 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700371 } else {
372 /* disable energy detect */
373 ctrl &= ~PHY_M_PC_EN_DET_MSK;
374
375 /* enable automatic crossover */
376 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
377
Stephen Hemminger53419c62007-05-14 12:38:11 -0700378 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000379 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
380 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700381 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700382 ctrl &= ~PHY_M_PC_DSC_MSK;
383 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
384 }
385 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700386 } else {
387 /* workaround for deviation #4.88 (CRC errors) */
388 /* disable Automatic Crossover */
389
390 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700391 }
392
393 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
394
395 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700396 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700397 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
398
399 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
400 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
401 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
402 ctrl &= ~PHY_M_MAC_MD_MSK;
403 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
405
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700406 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700407 /* select page 1 to access Fiber registers */
408 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700409
410 /* for SFP-module set SIGDET polarity to low */
411 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
412 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700413 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700415
416 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700417 }
418
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700419 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700420 ct1000 = 0;
421 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700422 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700423
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700424 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700425 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700426 if (sky2->advertising & ADVERTISED_1000baseT_Full)
427 ct1000 |= PHY_M_1000C_AFD;
428 if (sky2->advertising & ADVERTISED_1000baseT_Half)
429 ct1000 |= PHY_M_1000C_AHD;
430 if (sky2->advertising & ADVERTISED_100baseT_Full)
431 adv |= PHY_M_AN_100_FD;
432 if (sky2->advertising & ADVERTISED_100baseT_Half)
433 adv |= PHY_M_AN_100_HD;
434 if (sky2->advertising & ADVERTISED_10baseT_Full)
435 adv |= PHY_M_AN_10_FD;
436 if (sky2->advertising & ADVERTISED_10baseT_Half)
437 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700438
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700439 } else { /* special defines for FIBER (88E1040S only) */
440 if (sky2->advertising & ADVERTISED_1000baseT_Full)
441 adv |= PHY_M_AN_1000X_AFD;
442 if (sky2->advertising & ADVERTISED_1000baseT_Half)
443 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700444 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700445
446 /* Restart Auto-negotiation */
447 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
448 } else {
449 /* forced speed/duplex settings */
450 ct1000 = PHY_M_1000C_MSE;
451
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700452 /* Disable auto update for duplex flow control and duplex */
453 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700454
455 switch (sky2->speed) {
456 case SPEED_1000:
457 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700458 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459 break;
460 case SPEED_100:
461 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700463 break;
464 }
465
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700466 if (sky2->duplex == DUPLEX_FULL) {
467 reg |= GM_GPCR_DUP_FULL;
468 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700469 } else if (sky2->speed < SPEED_1000)
470 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700471 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700472
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700473 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
474 if (sky2_is_copper(hw))
475 adv |= copper_fc_adv[sky2->flow_mode];
476 else
477 adv |= fiber_fc_adv[sky2->flow_mode];
478 } else {
479 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700480 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700481
482 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700483 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700484 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
485 else
486 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700487 }
488
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700489 gma_write16(hw, port, GM_GP_CTRL, reg);
490
Stephen Hemminger05745c42007-09-19 15:36:45 -0700491 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700492 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
493
494 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
495 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
496
497 /* Setup Phy LED's */
498 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
499 ledover = 0;
500
501 switch (hw->chip_id) {
502 case CHIP_ID_YUKON_FE:
503 /* on 88E3082 these bits are at 11..9 (shifted left) */
504 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
505
506 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
507
508 /* delete ACT LED control bits */
509 ctrl &= ~PHY_M_FELP_LED1_MSK;
510 /* change ACT LED control to blink mode */
511 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
512 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
513 break;
514
Stephen Hemminger05745c42007-09-19 15:36:45 -0700515 case CHIP_ID_YUKON_FE_P:
516 /* Enable Link Partner Next Page */
517 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
518 ctrl |= PHY_M_PC_ENA_LIP_NP;
519
520 /* disable Energy Detect and enable scrambler */
521 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
522 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
523
524 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
525 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
526 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
527 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
528
529 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
530 break;
531
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700532 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700533 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700534
535 /* select page 3 to access LED control register */
536 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
537
538 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700539 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
540 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
541 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
542 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
543 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700544
545 /* set Polarity Control register */
546 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700547 (PHY_M_POLC_LS1_P_MIX(4) |
548 PHY_M_POLC_IS0_P_MIX(4) |
549 PHY_M_POLC_LOS_CTRL(2) |
550 PHY_M_POLC_INIT_CTRL(2) |
551 PHY_M_POLC_STA1_CTRL(2) |
552 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700553
554 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700555 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700556 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800557
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700558 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800559 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800560 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700561 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
562
563 /* select page 3 to access LED control register */
564 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
565
566 /* set LED Function Control register */
567 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
568 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
569 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
570 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
571 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
572
573 /* set Blink Rate in LED Timer Control Register */
574 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
575 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
576 /* restore page register */
577 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
578 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579
580 default:
581 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
582 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800583
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700584 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800585 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700586 }
587
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700588 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800589 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700590 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
591
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800592 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700593 gm_phy_write(hw, port, 0x18, 0xaa99);
594 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700595
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700596 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
597 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
598 gm_phy_write(hw, port, 0x18, 0xa204);
599 gm_phy_write(hw, port, 0x17, 0x2002);
600 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800601
602 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700603 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700604 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
605 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
606 /* apply workaround for integrated resistors calibration */
607 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
608 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000609 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
610 /* apply fixes in PHY AFE */
611 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
612
613 /* apply RDAC termination workaround */
614 gm_phy_write(hw, port, 24, 0x2800);
615 gm_phy_write(hw, port, 23, 0x2001);
616
617 /* set page register back to 0 */
618 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700619 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
620 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700621 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800622 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
623
Joe Perches8e95a202009-12-03 07:58:21 +0000624 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
625 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800626 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800627 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800628 }
629
630 if (ledover)
631 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
632
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700633 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700634
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700635 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700636 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700637 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
638 else
639 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
640}
641
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700642static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
643static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
644
645static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700646{
647 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700648
stephen hemmingera40ccc62010-01-24 18:46:06 +0000649 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800650 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700651 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700652
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700653 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff351642007-10-11 19:47:44 -0700654 reg1 |= coma_mode[port];
655
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800656 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000657 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800658 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700659
660 if (hw->chip_id == CHIP_ID_YUKON_FE)
661 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
662 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
663 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700664}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700665
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700666static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
667{
668 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700669 u16 ctrl;
670
671 /* release GPHY Control reset */
672 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
673
674 /* release GMAC reset */
675 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
676
677 if (hw->flags & SKY2_HW_NEWER_PHY) {
678 /* select page 2 to access MAC control register */
679 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
680
681 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
682 /* allow GMII Power Down */
683 ctrl &= ~PHY_M_MAC_GMIF_PUP;
684 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
685
686 /* set page register back to 0 */
687 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
688 }
689
690 /* setup General Purpose Control Register */
691 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700692 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
693 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
694 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700695
696 if (hw->chip_id != CHIP_ID_YUKON_EC) {
697 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200698 /* select page 2 to access MAC control register */
699 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700700
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200701 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700702 /* enable Power Down */
703 ctrl |= PHY_M_PC_POW_D_ENA;
704 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200705
706 /* set page register back to 0 */
707 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700708 }
709
710 /* set IEEE compatible Power Down Mode (dev. #4.99) */
711 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
712 }
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700713
stephen hemmingera40ccc62010-01-24 18:46:06 +0000714 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700715 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700716 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700717 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000718 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700719}
720
Stephen Hemminger1b537562005-12-20 15:08:07 -0800721/* Force a renegotiation */
722static void sky2_phy_reinit(struct sky2_port *sky2)
723{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800724 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800725 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800726 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800727}
728
Stephen Hemmingere3173832007-02-06 10:45:39 -0800729/* Put device in state to listen for Wake On Lan */
730static void sky2_wol_init(struct sky2_port *sky2)
731{
732 struct sky2_hw *hw = sky2->hw;
733 unsigned port = sky2->port;
734 enum flow_control save_mode;
735 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800736
737 /* Bring hardware out of reset */
738 sky2_write16(hw, B0_CTST, CS_RST_CLR);
739 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
740
741 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
742 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
743
744 /* Force to 10/100
745 * sky2_reset will re-enable on resume
746 */
747 save_mode = sky2->flow_mode;
748 ctrl = sky2->advertising;
749
750 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
751 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700752
753 spin_lock_bh(&sky2->phy_lock);
754 sky2_phy_power_up(hw, port);
755 sky2_phy_init(hw, port);
756 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800757
758 sky2->flow_mode = save_mode;
759 sky2->advertising = ctrl;
760
761 /* Set GMAC to no flow control and auto update for speed/duplex */
762 gma_write16(hw, port, GM_GP_CTRL,
763 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
764 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
765
766 /* Set WOL address */
767 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
768 sky2->netdev->dev_addr, ETH_ALEN);
769
770 /* Turn on appropriate WOL control bits */
771 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
772 ctrl = 0;
773 if (sky2->wol & WAKE_PHY)
774 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
775 else
776 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
777
778 if (sky2->wol & WAKE_MAGIC)
779 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
780 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700781 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800782
783 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
784 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
785
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000786 /* Disable PiG firmware */
787 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
788
Stephen Hemmingere3173832007-02-06 10:45:39 -0800789 /* block receiver */
790 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800791}
792
Stephen Hemminger69161612007-06-04 17:23:26 -0700793static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
794{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700795 struct net_device *dev = hw->dev[port];
796
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800797 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
798 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000799 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800800 /* Yukon-Extreme B0 and further Extreme devices */
801 /* enable Store & Forward mode for TX */
Stephen Hemminger69161612007-06-04 17:23:26 -0700802
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800803 if (dev->mtu <= ETH_DATA_LEN)
804 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
805 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700806
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800807 else
808 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
809 TX_JUMBO_ENA| TX_STFW_ENA);
810 } else {
811 if (dev->mtu <= ETH_DATA_LEN)
812 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
813 else {
814 /* set Tx GMAC FIFO Almost Empty Threshold */
815 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
816 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700817
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800818 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
819
820 /* Can't do offload because of lack of store/forward */
821 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
822 }
Stephen Hemminger69161612007-06-04 17:23:26 -0700823 }
824}
825
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
827{
828 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
829 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100830 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700831 int i;
832 const u8 *addr = hw->dev[port]->dev_addr;
833
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700834 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
835 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700836
837 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
838
Stephen Hemminger793b8832005-09-14 16:06:14 -0700839 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700840 /* WA DEV_472 -- looks like crossed wires on port 2 */
841 /* clear GMAC 1 Control reset */
842 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
843 do {
844 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
845 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
846 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
847 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
848 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
849 }
850
Stephen Hemminger793b8832005-09-14 16:06:14 -0700851 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700852
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700853 /* Enable Transmit FIFO Underrun */
854 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
855
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800856 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700857 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700858 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800859 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700860
861 /* MIB clear */
862 reg = gma_read16(hw, port, GM_PHY_ADDR);
863 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
864
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700865 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
866 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700867 gma_write16(hw, port, GM_PHY_ADDR, reg);
868
869 /* transmit control */
870 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
871
872 /* receive control reg: unicast + multicast + no FCS */
873 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700874 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875
876 /* transmit flow control */
877 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
878
879 /* transmit parameter */
880 gma_write16(hw, port, GM_TX_PARAM,
881 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
882 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
883 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
884 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
885
886 /* serial mode register */
887 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700888 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700889
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700890 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700891 reg |= GM_SMOD_JUMBO_ENA;
892
893 gma_write16(hw, port, GM_SERIAL_MODE, reg);
894
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700895 /* virtual address for data */
896 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
897
Stephen Hemminger793b8832005-09-14 16:06:14 -0700898 /* physical address: used for pause frames */
899 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
900
901 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700902 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
903 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
904 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
905
906 /* Configure Rx MAC FIFO */
907 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100908 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700909 if (hw->chip_id == CHIP_ID_YUKON_EX ||
910 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100911 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700912
Al Viro25cccec2007-07-20 16:07:33 +0100913 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700914
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800915 if (hw->chip_id == CHIP_ID_YUKON_XL) {
916 /* Hardware errata - clear flush mask */
917 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
918 } else {
919 /* Flush Rx MAC FIFO on any flow control or error */
920 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
921 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700922
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800923 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700924 reg = RX_GMF_FL_THR_DEF + 1;
925 /* Another magic mystery workaround from sk98lin */
926 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
927 hw->chip_rev == CHIP_REV_YU_FE2_A0)
928 reg = 0x178;
929 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700930
931 /* Configure Tx MAC FIFO */
932 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
933 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800934
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700935 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800936 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000937 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +0000938 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
939 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000940 reg = 1568 / 8;
941 else
942 reg = 1024 / 8;
943 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
944 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700945
Stephen Hemminger69161612007-06-04 17:23:26 -0700946 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800947 }
948
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800949 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
950 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
951 /* disable dynamic watermark */
952 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
953 reg &= ~TX_DYN_WM_ENA;
954 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
955 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700956}
957
Stephen Hemminger67712902006-12-04 15:53:45 -0800958/* Assign Ram Buffer allocation to queue */
959static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700960{
Stephen Hemminger67712902006-12-04 15:53:45 -0800961 u32 end;
962
963 /* convert from K bytes to qwords used for hw register */
964 start *= 1024/8;
965 space *= 1024/8;
966 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700967
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700968 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
969 sky2_write32(hw, RB_ADDR(q, RB_START), start);
970 sky2_write32(hw, RB_ADDR(q, RB_END), end);
971 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
972 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
973
974 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800975 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700976
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800977 /* On receive queue's set the thresholds
978 * give receiver priority when > 3/4 full
979 * send pause when down to 2K
980 */
981 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
982 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700983
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800984 tp = space - 2048/8;
985 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
986 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700987 } else {
988 /* Enable store & forward on Tx queue's because
989 * Tx FIFO is only 1K on Yukon
990 */
991 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
992 }
993
994 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700995 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700996}
997
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800999static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001000{
1001 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
1002 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
1003 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001004 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001005}
1006
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007/* Setup prefetch unit registers. This is the interface between
1008 * hardware and driver list elements
1009 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001010static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001011 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001012{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001013 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1014 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001015 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1016 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001017 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1018 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001019
1020 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001021}
1022
Mike McCormack9b289c32009-08-14 05:15:12 +00001023static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001024{
Mike McCormack9b289c32009-08-14 05:15:12 +00001025 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001026
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001027 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001028 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001029 return le;
1030}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001031
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001032static void tx_init(struct sky2_port *sky2)
1033{
1034 struct sky2_tx_le *le;
1035
1036 sky2->tx_prod = sky2->tx_cons = 0;
1037 sky2->tx_tcpsum = 0;
1038 sky2->tx_last_mss = 0;
1039
Mike McCormack9b289c32009-08-14 05:15:12 +00001040 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001041 le->addr = 0;
1042 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001043 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001044}
1045
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001046/* Update chip's next pointer */
1047static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001048{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001049 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001050 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001051 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1052
1053 /* Synchronize I/O on since next processor may write to tail */
1054 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001055}
1056
Stephen Hemminger793b8832005-09-14 16:06:14 -07001057
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001058static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1059{
1060 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001061 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001062 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063 return le;
1064}
1065
Stephen Hemminger14d02632006-09-26 11:57:43 -07001066/* Build description to hardware for one receive segment */
1067static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1068 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001069{
1070 struct sky2_rx_le *le;
1071
Stephen Hemminger86c68872008-01-10 16:14:12 -08001072 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001073 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001074 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001075 le->opcode = OP_ADDR64 | HW_OWNER;
1076 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001077
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001078 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001079 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001080 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001081 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001082}
1083
Stephen Hemminger14d02632006-09-26 11:57:43 -07001084/* Build description to hardware for one possibly fragmented skb */
1085static void sky2_rx_submit(struct sky2_port *sky2,
1086 const struct rx_ring_info *re)
1087{
1088 int i;
1089
1090 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1091
1092 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1093 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1094}
1095
1096
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001097static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001098 unsigned size)
1099{
1100 struct sk_buff *skb = re->skb;
1101 int i;
1102
1103 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001104 if (pci_dma_mapping_error(pdev, re->data_addr))
1105 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001106
Stephen Hemminger14d02632006-09-26 11:57:43 -07001107 pci_unmap_len_set(re, data_size, size);
1108
stephen hemminger3fbd9182010-02-01 13:45:41 +00001109 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1110 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1111
1112 re->frag_addr[i] = pci_map_page(pdev, frag->page,
1113 frag->page_offset,
1114 frag->size,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001115 PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001116
1117 if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
1118 goto map_page_error;
1119 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001120 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001121
1122map_page_error:
1123 while (--i >= 0) {
1124 pci_unmap_page(pdev, re->frag_addr[i],
1125 skb_shinfo(skb)->frags[i].size,
1126 PCI_DMA_FROMDEVICE);
1127 }
1128
1129 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1130 PCI_DMA_FROMDEVICE);
1131
1132mapping_error:
1133 if (net_ratelimit())
1134 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1135 skb->dev->name);
1136 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001137}
1138
1139static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1140{
1141 struct sk_buff *skb = re->skb;
1142 int i;
1143
1144 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1145 PCI_DMA_FROMDEVICE);
1146
1147 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1148 pci_unmap_page(pdev, re->frag_addr[i],
1149 skb_shinfo(skb)->frags[i].size,
1150 PCI_DMA_FROMDEVICE);
1151}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001152
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001153/* Tell chip where to start receive checksum.
1154 * Actually has two checksums, but set both same to avoid possible byte
1155 * order problems.
1156 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001157static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001158{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001159 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001160
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001161 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1162 le->ctrl = 0;
1163 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001164
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001165 sky2_write32(sky2->hw,
1166 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001167 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1168 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001169}
1170
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001171/*
1172 * The RX Stop command will not work for Yukon-2 if the BMU does not
1173 * reach the end of packet and since we can't make sure that we have
1174 * incoming data, we must reset the BMU while it is not doing a DMA
1175 * transfer. Since it is possible that the RX path is still active,
1176 * the RX RAM buffer will be stopped first, so any possible incoming
1177 * data will not trigger a DMA. After the RAM buffer is stopped, the
1178 * BMU is polled until any DMA in progress is ended and only then it
1179 * will be reset.
1180 */
1181static void sky2_rx_stop(struct sky2_port *sky2)
1182{
1183 struct sky2_hw *hw = sky2->hw;
1184 unsigned rxq = rxqaddr[sky2->port];
1185 int i;
1186
1187 /* disable the RAM Buffer receive queue */
1188 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1189
1190 for (i = 0; i < 0xffff; i++)
1191 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1192 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1193 goto stopped;
1194
1195 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1196 sky2->netdev->name);
1197stopped:
1198 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1199
1200 /* reset the Rx prefetch unit */
1201 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001202 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001203}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001204
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001205/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001206static void sky2_rx_clean(struct sky2_port *sky2)
1207{
1208 unsigned i;
1209
1210 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001211 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001212 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001213
1214 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001215 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001216 kfree_skb(re->skb);
1217 re->skb = NULL;
1218 }
1219 }
1220}
1221
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001222/* Basic MII support */
1223static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1224{
1225 struct mii_ioctl_data *data = if_mii(ifr);
1226 struct sky2_port *sky2 = netdev_priv(dev);
1227 struct sky2_hw *hw = sky2->hw;
1228 int err = -EOPNOTSUPP;
1229
1230 if (!netif_running(dev))
1231 return -ENODEV; /* Phy still in reset */
1232
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001233 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001234 case SIOCGMIIPHY:
1235 data->phy_id = PHY_ADDR_MARV;
1236
1237 /* fallthru */
1238 case SIOCGMIIREG: {
1239 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001240
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001241 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001242 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001243 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001244
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001245 data->val_out = val;
1246 break;
1247 }
1248
1249 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001250 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001251 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1252 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001253 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001254 break;
1255 }
1256 return err;
1257}
1258
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001259#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001260static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001261{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001262 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001263 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1264 RX_VLAN_STRIP_ON);
1265 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1266 TX_VLAN_TAG_ON);
1267 } else {
1268 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1269 RX_VLAN_STRIP_OFF);
1270 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1271 TX_VLAN_TAG_OFF);
1272 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001273}
1274
1275static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1276{
1277 struct sky2_port *sky2 = netdev_priv(dev);
1278 struct sky2_hw *hw = sky2->hw;
1279 u16 port = sky2->port;
1280
1281 netif_tx_lock_bh(dev);
1282 napi_disable(&hw->napi);
1283
1284 sky2->vlgrp = grp;
1285 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001286
David S. Millerd1d08d12008-01-07 20:53:33 -08001287 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001288 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001289 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001290}
1291#endif
1292
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001293/* Amount of required worst case padding in rx buffer */
1294static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1295{
1296 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1297}
1298
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001299/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001300 * Allocate an skb for receiving. If the MTU is large enough
1301 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001302 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001303static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001304{
1305 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001306 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001307
Stephen Hemminger724b6942009-08-18 15:17:10 +00001308 skb = netdev_alloc_skb(sky2->netdev,
1309 sky2->rx_data_size + sky2_rx_pad(sky2->hw));
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001310 if (!skb)
1311 goto nomem;
1312
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001313 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001314 unsigned char *start;
1315 /*
1316 * Workaround for a bug in FIFO that cause hang
1317 * if the FIFO if the receive buffer is not 64 byte aligned.
1318 * The buffer returned from netdev_alloc_skb is
1319 * aligned except if slab debugging is enabled.
1320 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001321 start = PTR_ALIGN(skb->data, 8);
1322 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001323 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001324 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001325
1326 for (i = 0; i < sky2->rx_nfrags; i++) {
1327 struct page *page = alloc_page(GFP_ATOMIC);
1328
1329 if (!page)
1330 goto free_partial;
1331 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001332 }
1333
1334 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001335free_partial:
1336 kfree_skb(skb);
1337nomem:
1338 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001339}
1340
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001341static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1342{
1343 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1344}
1345
Stephen Hemminger82788c72006-01-17 13:43:10 -08001346/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001347 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001348 * Normal case this ends up creating one list element for skb
1349 * in the receive ring. Worst case if using large MTU and each
1350 * allocation falls on a different 64 bit region, that results
1351 * in 6 list elements per ring entry.
1352 * One element is used for checksum enable/disable, and one
1353 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001354 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001355static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001356{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001357 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001358 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001359 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001360 unsigned i, size, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001361
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001362 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001363 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001364
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001365 /* On PCI express lowering the watermark gives better performance */
1366 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1367 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1368
1369 /* These chips have no ram buffer?
1370 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001371 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Joe Perches8e95a202009-12-03 07:58:21 +00001372 (hw->chip_rev == CHIP_REV_YU_EC_U_A1 ||
1373 hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001374 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001375
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001376 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1377
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001378 if (!(hw->flags & SKY2_HW_NEW_LE))
1379 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001380
Stephen Hemminger14d02632006-09-26 11:57:43 -07001381 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001382 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001383
1384 /* Stopping point for hardware truncation */
1385 thresh = (size - 8) / sizeof(u32);
1386
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001387 sky2->rx_nfrags = size >> PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001388 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1389
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001390 /* Compute residue after pages */
1391 size -= sky2->rx_nfrags << PAGE_SHIFT;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001392
Stephen Hemminger5f06eba2007-11-28 14:50:16 -08001393 /* Optimize to handle small packets and headers */
1394 if (size < copybreak)
1395 size = copybreak;
1396 if (size < ETH_HLEN)
1397 size = ETH_HLEN;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001398
Stephen Hemminger14d02632006-09-26 11:57:43 -07001399 sky2->rx_data_size = size;
1400
1401 /* Fill Rx ring */
1402 for (i = 0; i < sky2->rx_pending; i++) {
1403 re = sky2->rx_ring + i;
1404
1405 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001406 if (!re->skb)
1407 goto nomem;
1408
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001409 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1410 dev_kfree_skb(re->skb);
1411 re->skb = NULL;
1412 goto nomem;
1413 }
1414
Stephen Hemminger14d02632006-09-26 11:57:43 -07001415 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001416 }
1417
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001418 /*
1419 * The receiver hangs if it receives frames larger than the
1420 * packet buffer. As a workaround, truncate oversize frames, but
1421 * the register is limited to 9 bits, so if you do frames > 2052
1422 * you better get the MTU right!
1423 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001424 if (thresh > 0x1ff)
1425 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1426 else {
1427 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1428 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1429 }
1430
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001431 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001432 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001433
1434 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1435 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1436 /*
1437 * Disable flushing of non ASF packets;
1438 * must be done after initializing the BMUs;
1439 * drivers without ASF support should do this too, otherwise
1440 * it may happen that they cannot run on ASF devices;
1441 * remember that the MAC FIFO isn't reset during initialization.
1442 */
1443 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1444 }
1445
1446 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1447 /* Enable RX Home Address & Routing Header checksum fix */
1448 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1449 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1450
1451 /* Enable TX Home Address & Routing Header checksum fix */
1452 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1453 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1454 }
1455
1456
1457
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001458 return 0;
1459nomem:
1460 sky2_rx_clean(sky2);
1461 return -ENOMEM;
1462}
1463
Mike McCormack90bbebb2009-09-01 03:21:35 +00001464static int sky2_alloc_buffers(struct sky2_port *sky2)
1465{
1466 struct sky2_hw *hw = sky2->hw;
1467
1468 /* must be power of 2 */
1469 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1470 sky2->tx_ring_size *
1471 sizeof(struct sky2_tx_le),
1472 &sky2->tx_le_map);
1473 if (!sky2->tx_le)
1474 goto nomem;
1475
1476 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1477 GFP_KERNEL);
1478 if (!sky2->tx_ring)
1479 goto nomem;
1480
1481 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1482 &sky2->rx_le_map);
1483 if (!sky2->rx_le)
1484 goto nomem;
1485 memset(sky2->rx_le, 0, RX_LE_BYTES);
1486
1487 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1488 GFP_KERNEL);
1489 if (!sky2->rx_ring)
1490 goto nomem;
1491
1492 return 0;
1493nomem:
1494 return -ENOMEM;
1495}
1496
1497static void sky2_free_buffers(struct sky2_port *sky2)
1498{
1499 struct sky2_hw *hw = sky2->hw;
1500
1501 if (sky2->rx_le) {
1502 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1503 sky2->rx_le, sky2->rx_le_map);
1504 sky2->rx_le = NULL;
1505 }
1506 if (sky2->tx_le) {
1507 pci_free_consistent(hw->pdev,
1508 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1509 sky2->tx_le, sky2->tx_le_map);
1510 sky2->tx_le = NULL;
1511 }
1512 kfree(sky2->tx_ring);
1513 kfree(sky2->rx_ring);
1514
1515 sky2->tx_ring = NULL;
1516 sky2->rx_ring = NULL;
1517}
1518
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001519/* Bring up network interface. */
1520static int sky2_up(struct net_device *dev)
1521{
1522 struct sky2_port *sky2 = netdev_priv(dev);
1523 struct sky2_hw *hw = sky2->hw;
1524 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001525 u32 imask, ramsize;
Mike McCormack90bbebb2009-09-01 03:21:35 +00001526 int cap, err;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001527 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001528
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001529 /*
1530 * On dual port PCI-X card, there is an problem where status
1531 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001532 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001533 if (otherdev && netif_running(otherdev) &&
1534 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001535 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001536
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001537 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001538 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001539 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1540
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001541 }
1542
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001543 netif_carrier_off(dev);
1544
Mike McCormack90bbebb2009-09-01 03:21:35 +00001545 err = sky2_alloc_buffers(sky2);
1546 if (err)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001547 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001548
1549 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001550
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001551 sky2_mac_init(hw, port);
1552
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001553 /* Register is number of 4K blocks on internal RAM buffer. */
1554 ramsize = sky2_read8(hw, B2_E_0) * 4;
1555 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001556 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001557
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001558 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001559 if (ramsize < 16)
1560 rxspace = ramsize / 2;
1561 else
1562 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001563
Stephen Hemminger67712902006-12-04 15:53:45 -08001564 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1565 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1566
1567 /* Make sure SyncQ is disabled */
1568 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1569 RB_RST_SET);
1570 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001571
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001572 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001573
Stephen Hemminger69161612007-06-04 17:23:26 -07001574 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1575 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1576 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1577
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001578 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001579 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1580 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001581 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001582
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001583 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001584 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001586#ifdef SKY2_VLAN_TAG_USED
1587 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1588#endif
1589
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001590 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001591 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001592 goto err_out;
1593
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001594 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001595 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001596 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001597 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001598 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001599
Alexey Dobriyana11da892009-01-30 13:45:31 -08001600 if (netif_msg_ifup(sky2))
1601 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001602
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603 return 0;
1604
1605err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001606 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001607 return err;
1608}
1609
Stephen Hemminger793b8832005-09-14 16:06:14 -07001610/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001611static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001612{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001613 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001614}
1615
1616/* Number of list elements available for next tx */
1617static inline int tx_avail(const struct sky2_port *sky2)
1618{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001619 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001620}
1621
1622/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001623static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001624{
1625 unsigned count;
1626
Stephen Hemminger07e31632009-09-14 06:12:55 +00001627 count = (skb_shinfo(skb)->nr_frags + 1)
1628 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001629
Herbert Xu89114af2006-07-08 13:34:32 -07001630 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001631 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001632 else if (sizeof(dma_addr_t) == sizeof(u32))
1633 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001634
Patrick McHardy84fa7932006-08-29 16:44:56 -07001635 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001636 ++count;
1637
1638 return count;
1639}
1640
stephen hemmingerf6815072010-02-01 13:41:47 +00001641static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001642{
1643 if (re->flags & TX_MAP_SINGLE)
1644 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
1645 pci_unmap_len(re, maplen),
1646 PCI_DMA_TODEVICE);
1647 else if (re->flags & TX_MAP_PAGE)
1648 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1649 pci_unmap_len(re, maplen),
1650 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001651 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001652}
1653
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001654/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001655 * Put one packet in ring for transmit.
1656 * A single packet can generate multiple list elements, and
1657 * the number of ring elements will probably be less than the number
1658 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001659 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001660static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1661 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001662{
1663 struct sky2_port *sky2 = netdev_priv(dev);
1664 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001665 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001666 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001667 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001668 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001669 u32 upper;
1670 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001671 u16 mss;
1672 u8 ctrl;
1673
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001674 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1675 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001676
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677 len = skb_headlen(skb);
1678 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001679
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001680 if (pci_dma_mapping_error(hw->pdev, mapping))
1681 goto mapping_error;
1682
Mike McCormack9b289c32009-08-14 05:15:12 +00001683 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001684 if (unlikely(netif_msg_tx_queued(sky2)))
1685 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001686 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001687
Stephen Hemminger86c68872008-01-10 16:14:12 -08001688 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001689 upper = upper_32_bits(mapping);
1690 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001691 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001692 le->addr = cpu_to_le32(upper);
1693 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001694 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001695 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001696
1697 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001698 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001699 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001700
1701 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001702 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001703
Stephen Hemminger69161612007-06-04 17:23:26 -07001704 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001705 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001706 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001707
1708 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001709 le->opcode = OP_MSS | HW_OWNER;
1710 else
1711 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001712 sky2->tx_last_mss = mss;
1713 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001714 }
1715
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001716 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001717#ifdef SKY2_VLAN_TAG_USED
1718 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1719 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1720 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001721 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001722 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001723 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001724 } else
1725 le->opcode |= OP_VLAN;
1726 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1727 ctrl |= INS_VLAN;
1728 }
1729#endif
1730
1731 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001732 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001733 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001734 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001735 ctrl |= CALSUM; /* auto checksum */
1736 else {
1737 const unsigned offset = skb_transport_offset(skb);
1738 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001739
Stephen Hemminger69161612007-06-04 17:23:26 -07001740 tcpsum = offset << 16; /* sum start */
1741 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001742
Stephen Hemminger69161612007-06-04 17:23:26 -07001743 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1744 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1745 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001746
Stephen Hemminger69161612007-06-04 17:23:26 -07001747 if (tcpsum != sky2->tx_tcpsum) {
1748 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001749
Mike McCormack9b289c32009-08-14 05:15:12 +00001750 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001751 le->addr = cpu_to_le32(tcpsum);
1752 le->length = 0; /* initial checksum value */
1753 le->ctrl = 1; /* one packet */
1754 le->opcode = OP_TCPLISW | HW_OWNER;
1755 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001756 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001757 }
1758
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001759 re = sky2->tx_ring + slot;
1760 re->flags = TX_MAP_SINGLE;
1761 pci_unmap_addr_set(re, mapaddr, mapping);
1762 pci_unmap_len_set(re, maplen, len);
1763
Mike McCormack9b289c32009-08-14 05:15:12 +00001764 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001765 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001766 le->length = cpu_to_le16(len);
1767 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001768 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001769
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001770
1771 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001772 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001773
1774 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1775 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001776
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001777 if (pci_dma_mapping_error(hw->pdev, mapping))
1778 goto mapping_unwind;
1779
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001780 upper = upper_32_bits(mapping);
1781 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001782 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001783 le->addr = cpu_to_le32(upper);
1784 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001785 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001786 }
1787
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001788 re = sky2->tx_ring + slot;
1789 re->flags = TX_MAP_PAGE;
1790 pci_unmap_addr_set(re, mapaddr, mapping);
1791 pci_unmap_len_set(re, maplen, frag->size);
1792
Mike McCormack9b289c32009-08-14 05:15:12 +00001793 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001794 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001795 le->length = cpu_to_le16(frag->size);
1796 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001797 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001798 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001799
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001800 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001801 le->ctrl |= EOP;
1802
Mike McCormack9b289c32009-08-14 05:15:12 +00001803 sky2->tx_prod = slot;
1804
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001805 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1806 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001807
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001808 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001809
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001810 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001811
1812mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001813 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001814 re = sky2->tx_ring + i;
1815
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001816 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001817 }
1818
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001819mapping_error:
1820 if (net_ratelimit())
1821 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1822 dev_kfree_skb(skb);
1823 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001824}
1825
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001826/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001827 * Free ring elements from starting at tx_cons until "done"
1828 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001829 * NB:
1830 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001831 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001832 * 2. This may run in parallel start_xmit because the it only
1833 * looks at the tail of the queue of FIFO (tx_cons), not
1834 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001835 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001836static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001838 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001839 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001840
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001841 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001842
Stephen Hemminger291ea612006-09-26 11:57:41 -07001843 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001844 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001845 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001846 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001847
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001848 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001849
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001850 if (skb) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001851 if (unlikely(netif_msg_tx_done(sky2)))
1852 printk(KERN_DEBUG "%s: tx done %u\n",
1853 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001854
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001855 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001856 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001857
stephen hemmingerf6815072010-02-01 13:41:47 +00001858 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00001859 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001860
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001861 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001862 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001863 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001864
Stephen Hemminger291ea612006-09-26 11:57:41 -07001865 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001866 smp_mb();
1867
Jarek Poplawski9db2f1b2010-01-04 08:48:41 +00001868 /* Wake unless it's detached, and called e.g. from sky2_down() */
1869 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4 && netif_device_present(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001870 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001871}
1872
Mike McCormack264bb4f2009-08-14 05:15:14 +00001873static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001874{
Mike McCormacka5109962009-08-14 05:15:13 +00001875 /* Disable Force Sync bit and Enable Alloc bit */
1876 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1877 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1878
1879 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1880 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1881 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1882
1883 /* Reset the PCI FIFO of the async Tx queue */
1884 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1885 BMU_RST_SET | BMU_FIFO_RST);
1886
1887 /* Reset the Tx prefetch units */
1888 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1889 PREF_UNIT_RST_SET);
1890
1891 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1892 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1893}
1894
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001895/* Network shutdown */
1896static int sky2_down(struct net_device *dev)
1897{
1898 struct sky2_port *sky2 = netdev_priv(dev);
1899 struct sky2_hw *hw = sky2->hw;
1900 unsigned port = sky2->port;
1901 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001902 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001903
Stephen Hemminger1b537562005-12-20 15:08:07 -08001904 /* Never really got started! */
1905 if (!sky2->tx_le)
1906 return 0;
1907
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001908 if (netif_msg_ifdown(sky2))
1909 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1910
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001911 /* Force flow control off */
1912 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001913
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001914 /* Stop transmitter */
1915 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1916 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1917
1918 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001919 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001920
1921 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001922 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001923 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1924
1925 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1926
1927 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00001928 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
1929 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001930 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1931
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001932 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001933
Stephen Hemminger6c835042009-06-17 07:30:35 +00001934 /* Force any delayed status interrrupt and NAPI */
1935 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1936 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1937 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1938 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1939
Mike McCormacka947a392009-07-21 20:57:56 -07001940 sky2_rx_stop(sky2);
1941
1942 /* Disable port IRQ */
1943 imask = sky2_read32(hw, B0_IMSK);
1944 imask &= ~portirq_msk[port];
1945 sky2_write32(hw, B0_IMSK, imask);
1946 sky2_read32(hw, B0_IMSK);
1947
Stephen Hemminger6c835042009-06-17 07:30:35 +00001948 synchronize_irq(hw->pdev->irq);
1949 napi_synchronize(&hw->napi);
1950
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001951 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936d2008-05-14 17:04:15 -07001952 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001953 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001954
Mike McCormack264bb4f2009-08-14 05:15:14 +00001955 sky2_tx_reset(hw, port);
1956
Stephen Hemminger481cea42009-08-14 15:33:19 -07001957 /* Free any pending frames stuck in HW queue */
1958 sky2_tx_complete(sky2, sky2->tx_prod);
1959
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001960 sky2_rx_clean(sky2);
1961
Mike McCormack90bbebb2009-09-01 03:21:35 +00001962 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001963
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001964 return 0;
1965}
1966
1967static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1968{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001969 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001970 return SPEED_1000;
1971
Stephen Hemminger05745c42007-09-19 15:36:45 -07001972 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1973 if (aux & PHY_M_PS_SPEED_100)
1974 return SPEED_100;
1975 else
1976 return SPEED_10;
1977 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001978
1979 switch (aux & PHY_M_PS_SPEED_MSK) {
1980 case PHY_M_PS_SPEED_1000:
1981 return SPEED_1000;
1982 case PHY_M_PS_SPEED_100:
1983 return SPEED_100;
1984 default:
1985 return SPEED_10;
1986 }
1987}
1988
1989static void sky2_link_up(struct sky2_port *sky2)
1990{
1991 struct sky2_hw *hw = sky2->hw;
1992 unsigned port = sky2->port;
1993 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001994 static const char *fc_name[] = {
1995 [FC_NONE] = "none",
1996 [FC_TX] = "tx",
1997 [FC_RX] = "rx",
1998 [FC_BOTH] = "both",
1999 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002000
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002001 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002002 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002003 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
2004 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002005
2006 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2007
2008 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002009
Stephen Hemminger75e80682007-09-19 15:36:46 -07002010 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002011
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002012 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002013 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002014 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2015
2016 if (netif_msg_link(sky2))
2017 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002018 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002019 sky2->netdev->name, sky2->speed,
2020 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002021 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002022}
2023
2024static void sky2_link_down(struct sky2_port *sky2)
2025{
2026 struct sky2_hw *hw = sky2->hw;
2027 unsigned port = sky2->port;
2028 u16 reg;
2029
2030 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2031
2032 reg = gma_read16(hw, port, GM_GP_CTRL);
2033 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2034 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002035
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002036 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002037
Brandon Philips809aaaa2009-10-29 17:01:49 -07002038 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002039 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2040
2041 if (netif_msg_link(sky2))
2042 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002043
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002044 sky2_phy_init(hw, port);
2045}
2046
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002047static enum flow_control sky2_flow(int rx, int tx)
2048{
2049 if (rx)
2050 return tx ? FC_BOTH : FC_RX;
2051 else
2052 return tx ? FC_TX : FC_NONE;
2053}
2054
Stephen Hemminger793b8832005-09-14 16:06:14 -07002055static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2056{
2057 struct sky2_hw *hw = sky2->hw;
2058 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002059 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002060
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002061 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002062 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002063 if (lpa & PHY_M_AN_RF) {
2064 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2065 return -1;
2066 }
2067
Stephen Hemminger793b8832005-09-14 16:06:14 -07002068 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2069 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2070 sky2->netdev->name);
2071 return -1;
2072 }
2073
Stephen Hemminger793b8832005-09-14 16:06:14 -07002074 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002075 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002076
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002077 /* Since the pause result bits seem to in different positions on
2078 * different chips. look at registers.
2079 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002080 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002081 /* Shift for bits in fiber PHY */
2082 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2083 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002084
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002085 if (advert & ADVERTISE_1000XPAUSE)
2086 advert |= ADVERTISE_PAUSE_CAP;
2087 if (advert & ADVERTISE_1000XPSE_ASYM)
2088 advert |= ADVERTISE_PAUSE_ASYM;
2089 if (lpa & LPA_1000XPAUSE)
2090 lpa |= LPA_PAUSE_CAP;
2091 if (lpa & LPA_1000XPAUSE_ASYM)
2092 lpa |= LPA_PAUSE_ASYM;
2093 }
2094
2095 sky2->flow_status = FC_NONE;
2096 if (advert & ADVERTISE_PAUSE_CAP) {
2097 if (lpa & LPA_PAUSE_CAP)
2098 sky2->flow_status = FC_BOTH;
2099 else if (advert & ADVERTISE_PAUSE_ASYM)
2100 sky2->flow_status = FC_RX;
2101 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2102 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2103 sky2->flow_status = FC_TX;
2104 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002105
Joe Perches8e95a202009-12-03 07:58:21 +00002106 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2107 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002108 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002109
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002110 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002111 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2112 else
2113 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2114
2115 return 0;
2116}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002117
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002118/* Interrupt from PHY */
2119static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002120{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002121 struct net_device *dev = hw->dev[port];
2122 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002123 u16 istatus, phystat;
2124
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002125 if (!netif_running(dev))
2126 return;
2127
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002128 spin_lock(&sky2->phy_lock);
2129 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2130 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2131
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002132 if (netif_msg_intr(sky2))
2133 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2134 sky2->netdev->name, istatus, phystat);
2135
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002136 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002137 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002138 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002139 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002140 }
2141
Stephen Hemminger793b8832005-09-14 16:06:14 -07002142 if (istatus & PHY_M_IS_LSP_CHANGE)
2143 sky2->speed = sky2_phy_speed(hw, phystat);
2144
2145 if (istatus & PHY_M_IS_DUP_CHANGE)
2146 sky2->duplex =
2147 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2148
2149 if (istatus & PHY_M_IS_LST_CHANGE) {
2150 if (phystat & PHY_M_PS_LINK_UP)
2151 sky2_link_up(sky2);
2152 else
2153 sky2_link_down(sky2);
2154 }
2155out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002156 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002157}
2158
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002159/* Special quick link interrupt (Yukon-2 Optima only) */
2160static void sky2_qlink_intr(struct sky2_hw *hw)
2161{
2162 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2163 u32 imask;
2164 u16 phy;
2165
2166 /* disable irq */
2167 imask = sky2_read32(hw, B0_IMSK);
2168 imask &= ~Y2_IS_PHY_QLNK;
2169 sky2_write32(hw, B0_IMSK, imask);
2170
2171 /* reset PHY Link Detect */
2172 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002173 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002174 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002175 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002176
2177 sky2_link_up(sky2);
2178}
2179
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002180/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002181 * and tx queue is full (stopped).
2182 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002183static void sky2_tx_timeout(struct net_device *dev)
2184{
2185 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002186 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002187
2188 if (netif_msg_timer(sky2))
2189 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2190
Stephen Hemminger8f246642006-03-20 15:48:21 -08002191 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002192 dev->name, sky2->tx_cons, sky2->tx_prod,
2193 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2194 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002195
Stephen Hemminger81906792007-02-15 16:40:33 -08002196 /* can't restart safely under softirq */
2197 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002198}
2199
2200static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2201{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002202 struct sky2_port *sky2 = netdev_priv(dev);
2203 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002204 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002205 int err;
2206 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002207 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002208
2209 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2210 return -EINVAL;
2211
Stephen Hemminger05745c42007-09-19 15:36:45 -07002212 if (new_mtu > ETH_DATA_LEN &&
2213 (hw->chip_id == CHIP_ID_YUKON_FE ||
2214 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002215 return -EINVAL;
2216
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002217 if (!netif_running(dev)) {
2218 dev->mtu = new_mtu;
2219 return 0;
2220 }
2221
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002222 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002223 sky2_write32(hw, B0_IMSK, 0);
2224
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002225 dev->trans_start = jiffies; /* prevent tx timeout */
2226 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002227 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002228
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002229 synchronize_irq(hw->pdev->irq);
2230
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002231 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002232 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002233
2234 ctl = gma_read16(hw, port, GM_GP_CTRL);
2235 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002236 sky2_rx_stop(sky2);
2237 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002238
2239 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002240
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002241 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2242 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002243
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002244 if (dev->mtu > ETH_DATA_LEN)
2245 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002246
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002247 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002248
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002249 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002250
2251 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002252 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002253
David S. Millerd1d08d12008-01-07 20:53:33 -08002254 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002255 napi_enable(&hw->napi);
2256
Stephen Hemminger1b537562005-12-20 15:08:07 -08002257 if (err)
2258 dev_close(dev);
2259 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002260 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002261
Stephen Hemminger1b537562005-12-20 15:08:07 -08002262 netif_wake_queue(dev);
2263 }
2264
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002265 return err;
2266}
2267
Stephen Hemminger14d02632006-09-26 11:57:43 -07002268/* For small just reuse existing skb for next receive */
2269static struct sk_buff *receive_copy(struct sky2_port *sky2,
2270 const struct rx_ring_info *re,
2271 unsigned length)
2272{
2273 struct sk_buff *skb;
2274
Eric Dumazet89d71a62009-10-13 05:34:20 +00002275 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002276 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002277 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2278 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002279 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002280 skb->ip_summed = re->skb->ip_summed;
2281 skb->csum = re->skb->csum;
2282 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2283 length, PCI_DMA_FROMDEVICE);
2284 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002285 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002286 }
2287 return skb;
2288}
2289
2290/* Adjust length of skb with fragments to match received data */
2291static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2292 unsigned int length)
2293{
2294 int i, num_frags;
2295 unsigned int size;
2296
2297 /* put header into skb */
2298 size = min(length, hdr_space);
2299 skb->tail += size;
2300 skb->len += size;
2301 length -= size;
2302
2303 num_frags = skb_shinfo(skb)->nr_frags;
2304 for (i = 0; i < num_frags; i++) {
2305 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2306
2307 if (length == 0) {
2308 /* don't need this page */
2309 __free_page(frag->page);
2310 --skb_shinfo(skb)->nr_frags;
2311 } else {
2312 size = min(length, (unsigned) PAGE_SIZE);
2313
2314 frag->size = size;
2315 skb->data_len += size;
2316 skb->truesize += size;
2317 skb->len += size;
2318 length -= size;
2319 }
2320 }
2321}
2322
2323/* Normal packet - take skb from ring element and put in a new one */
2324static struct sk_buff *receive_new(struct sky2_port *sky2,
2325 struct rx_ring_info *re,
2326 unsigned int length)
2327{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002328 struct sk_buff *skb;
2329 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002330 unsigned hdr_space = sky2->rx_data_size;
2331
stephen hemminger3fbd9182010-02-01 13:45:41 +00002332 nre.skb = sky2_rx_alloc(sky2);
2333 if (unlikely(!nre.skb))
2334 goto nobuf;
2335
2336 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2337 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002338
2339 skb = re->skb;
2340 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002341 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002342 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002343
2344 if (skb_shinfo(skb)->nr_frags)
2345 skb_put_frags(skb, hdr_space, length);
2346 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002347 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002348 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002349
2350nomap:
2351 dev_kfree_skb(nre.skb);
2352nobuf:
2353 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002354}
2355
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002356/*
2357 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002358 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002359 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002360static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002361 u16 length, u32 status)
2362{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002363 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002364 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002365 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002366 u16 count = (status & GMR_FS_LEN) >> 16;
2367
2368#ifdef SKY2_VLAN_TAG_USED
2369 /* Account for vlan tag */
2370 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2371 count -= VLAN_HLEN;
2372#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002373
2374 if (unlikely(netif_msg_rx_status(sky2)))
2375 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002376 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002377
Stephen Hemminger793b8832005-09-14 16:06:14 -07002378 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002379 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002380
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002381 /* This chip has hardware problems that generates bogus status.
2382 * So do only marginal checking and expect higher level protocols
2383 * to handle crap frames.
2384 */
2385 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2386 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2387 length != count)
2388 goto okay;
2389
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002390 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002391 goto error;
2392
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002393 if (!(status & GMR_FS_RX_OK))
2394 goto resubmit;
2395
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002396 /* if length reported by DMA does not match PHY, packet was truncated */
2397 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002398 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002399
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002400okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002401 if (length < copybreak)
2402 skb = receive_copy(sky2, re, length);
2403 else
2404 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002405
2406 dev->stats.rx_dropped += (skb == NULL);
2407
Stephen Hemminger793b8832005-09-14 16:06:14 -07002408resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002409 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002410
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002411 return skb;
2412
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002413len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002414 /* Truncation of overlength packets
2415 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002416 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002417 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002418 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2419 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002420 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002421
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002422error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002423 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002424 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002425 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002426 goto resubmit;
2427 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002428
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002429 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002430 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002431 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002432
2433 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002434 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002435 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002436 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002437 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002438 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002439
Stephen Hemminger793b8832005-09-14 16:06:14 -07002440 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002441}
2442
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002443/* Transmit complete */
2444static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002445{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002446 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002447
Stephen Hemminger49d4b8b2009-08-14 13:33:17 +00002448 if (netif_running(dev))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002449 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002450}
2451
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002452static inline void sky2_skb_rx(const struct sky2_port *sky2,
2453 u32 status, struct sk_buff *skb)
2454{
2455#ifdef SKY2_VLAN_TAG_USED
2456 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2457 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2458 if (skb->ip_summed == CHECKSUM_NONE)
2459 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2460 else
2461 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2462 vlan_tag, skb);
2463 return;
2464 }
2465#endif
2466 if (skb->ip_summed == CHECKSUM_NONE)
2467 netif_receive_skb(skb);
2468 else
2469 napi_gro_receive(&sky2->hw->napi, skb);
2470}
2471
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002472static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2473 unsigned packets, unsigned bytes)
2474{
2475 if (packets) {
2476 struct net_device *dev = hw->dev[port];
2477
2478 dev->stats.rx_packets += packets;
2479 dev->stats.rx_bytes += bytes;
2480 dev->last_rx = jiffies;
2481 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2482 }
2483}
2484
stephen hemminger375c5682010-02-07 06:28:36 +00002485static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2486{
2487 /* If this happens then driver assuming wrong format for chip type */
2488 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2489
2490 /* Both checksum counters are programmed to start at
2491 * the same offset, so unless there is a problem they
2492 * should match. This failure is an early indication that
2493 * hardware receive checksumming won't work.
2494 */
2495 if (likely((u16)(status >> 16) == (u16)status)) {
2496 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2497 skb->ip_summed = CHECKSUM_COMPLETE;
2498 skb->csum = le16_to_cpu(status);
2499 } else {
2500 dev_notice(&sky2->hw->pdev->dev,
2501 "%s: receive checksum problem (status = %#x)\n",
2502 sky2->netdev->name, status);
2503
2504 /* Disable checksum offload */
2505 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2506 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2507 BMU_DIS_RX_CHKSUM);
2508 }
2509}
2510
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002511/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002512static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002513{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002514 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002515 unsigned int total_bytes[2] = { 0 };
2516 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002517
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002518 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002519 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002520 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002521 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002522 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002523 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002524 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002525 u32 status;
2526 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002527 u8 opcode = le->opcode;
2528
2529 if (!(opcode & HW_OWNER))
2530 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002531
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002532 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002533
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002534 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002535 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002536 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002537 length = le16_to_cpu(le->length);
2538 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002539
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002540 le->opcode = 0;
2541 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002542 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002543 total_packets[port]++;
2544 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002545
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002546 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002547 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002548 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002549
Stephen Hemminger69161612007-06-04 17:23:26 -07002550 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002551 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002552 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002553 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2554 (le->css & CSS_TCPUDPCSOK))
2555 skb->ip_summed = CHECKSUM_UNNECESSARY;
2556 else
2557 skb->ip_summed = CHECKSUM_NONE;
2558 }
2559
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002560 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002561
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002562 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002563
Stephen Hemminger22e11702006-07-12 15:23:48 -07002564 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002565 if (++work_done >= to_do)
2566 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002567 break;
2568
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002569#ifdef SKY2_VLAN_TAG_USED
2570 case OP_RXVLAN:
2571 sky2->rx_tag = length;
2572 break;
2573
2574 case OP_RXCHKSVLAN:
2575 sky2->rx_tag = length;
2576 /* fall through */
2577#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578 case OP_RXCHKS:
stephen hemminger375c5682010-02-07 06:28:36 +00002579 if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
2580 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002581 break;
2582
2583 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002584 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002585 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002586 if (hw->dev[1])
2587 sky2_tx_done(hw->dev[1],
2588 ((status >> 24) & 0xff)
2589 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002590 break;
2591
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002592 default:
2593 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002594 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002595 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002597 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002598
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002599 /* Fully processed status ring so clear irq */
2600 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2601
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002602exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002603 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2604 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002605
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002606 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002607}
2608
2609static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2610{
2611 struct net_device *dev = hw->dev[port];
2612
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002613 if (net_ratelimit())
2614 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2615 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002616
2617 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002618 if (net_ratelimit())
2619 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2620 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002621 /* Clear IRQ */
2622 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2623 }
2624
2625 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002626 if (net_ratelimit())
2627 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2628 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002629
2630 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2631 }
2632
2633 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002634 if (net_ratelimit())
2635 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002636 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2637 }
2638
2639 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002640 if (net_ratelimit())
2641 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002642 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2643 }
2644
2645 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002646 if (net_ratelimit())
2647 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2648 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002649 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2650 }
2651}
2652
2653static void sky2_hw_intr(struct sky2_hw *hw)
2654{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002655 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002656 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002657 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2658
2659 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002660
Stephen Hemminger793b8832005-09-14 16:06:14 -07002661 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002662 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002663
2664 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002665 u16 pci_err;
2666
stephen hemmingera40ccc62010-01-24 18:46:06 +00002667 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002668 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002669 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002670 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002671 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002672
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002673 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002674 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002675 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002676 }
2677
2678 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002679 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002680 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002681
stephen hemmingera40ccc62010-01-24 18:46:06 +00002682 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002683 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2684 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2685 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002686 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002687 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002688
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002689 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002690 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002691 }
2692
2693 if (status & Y2_HWE_L1_MASK)
2694 sky2_hw_error(hw, 0, status);
2695 status >>= 8;
2696 if (status & Y2_HWE_L1_MASK)
2697 sky2_hw_error(hw, 1, status);
2698}
2699
2700static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2701{
2702 struct net_device *dev = hw->dev[port];
2703 struct sky2_port *sky2 = netdev_priv(dev);
2704 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2705
2706 if (netif_msg_intr(sky2))
2707 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2708 dev->name, status);
2709
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002710 if (status & GM_IS_RX_CO_OV)
2711 gma_read16(hw, port, GM_RX_IRQ_SRC);
2712
2713 if (status & GM_IS_TX_CO_OV)
2714 gma_read16(hw, port, GM_TX_IRQ_SRC);
2715
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002716 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002717 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002718 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2719 }
2720
2721 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002722 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002723 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2724 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002725}
2726
Stephen Hemminger40b01722007-04-11 14:47:59 -07002727/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002728static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002729{
2730 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002731 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002732
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002733 dev_err(&hw->pdev->dev, PFX
2734 "%s: descriptor error q=%#x get=%u put=%u\n",
2735 dev->name, (unsigned) q, (unsigned) idx,
2736 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002737
Stephen Hemminger40b01722007-04-11 14:47:59 -07002738 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002739}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002740
Stephen Hemminger75e80682007-09-19 15:36:46 -07002741static int sky2_rx_hung(struct net_device *dev)
2742{
2743 struct sky2_port *sky2 = netdev_priv(dev);
2744 struct sky2_hw *hw = sky2->hw;
2745 unsigned port = sky2->port;
2746 unsigned rxq = rxqaddr[port];
2747 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2748 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2749 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2750 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2751
2752 /* If idle and MAC or PCI is stuck */
2753 if (sky2->check.last == dev->last_rx &&
2754 ((mac_rp == sky2->check.mac_rp &&
2755 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2756 /* Check if the PCI RX hang */
2757 (fifo_rp == sky2->check.fifo_rp &&
2758 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2759 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2760 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2761 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2762 return 1;
2763 } else {
2764 sky2->check.last = dev->last_rx;
2765 sky2->check.mac_rp = mac_rp;
2766 sky2->check.mac_lev = mac_lev;
2767 sky2->check.fifo_rp = fifo_rp;
2768 sky2->check.fifo_lev = fifo_lev;
2769 return 0;
2770 }
2771}
2772
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002773static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002774{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002775 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002776
Stephen Hemminger75e80682007-09-19 15:36:46 -07002777 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002778 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002779 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002780 } else {
2781 int i, active = 0;
2782
2783 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002784 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002785 if (!netif_running(dev))
2786 continue;
2787 ++active;
2788
2789 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002790 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002791 sky2_rx_hung(dev)) {
2792 pr_info(PFX "%s: receiver hang detected\n",
2793 dev->name);
2794 schedule_work(&hw->restart_work);
2795 return;
2796 }
2797 }
2798
2799 if (active == 0)
2800 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002801 }
2802
Stephen Hemminger75e80682007-09-19 15:36:46 -07002803 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002804}
2805
Stephen Hemminger40b01722007-04-11 14:47:59 -07002806/* Hardware/software error handling */
2807static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002808{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002809 if (net_ratelimit())
2810 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002811
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002812 if (status & Y2_IS_HW_ERR)
2813 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002814
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002815 if (status & Y2_IS_IRQ_MAC1)
2816 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002817
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002818 if (status & Y2_IS_IRQ_MAC2)
2819 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002820
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002821 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002822 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002823
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002824 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002825 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002826
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002827 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002828 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002829
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002830 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002831 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002832}
2833
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002834static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002835{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002836 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002837 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002838 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002839 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002840
2841 if (unlikely(status & Y2_IS_ERROR))
2842 sky2_err_intr(hw, status);
2843
2844 if (status & Y2_IS_IRQ_PHY1)
2845 sky2_phy_intr(hw, 0);
2846
2847 if (status & Y2_IS_IRQ_PHY2)
2848 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002849
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002850 if (status & Y2_IS_PHY_QLNK)
2851 sky2_qlink_intr(hw);
2852
Stephen Hemminger26691832007-10-11 18:31:13 -07002853 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2854 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002855
David S. Miller6f535762007-10-11 18:08:29 -07002856 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002857 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002858 }
David S. Miller6f535762007-10-11 18:08:29 -07002859
Stephen Hemminger26691832007-10-11 18:31:13 -07002860 napi_complete(napi);
2861 sky2_read32(hw, B0_Y2_SP_LISR);
2862done:
2863
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002864 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002865}
2866
David Howells7d12e782006-10-05 14:55:46 +01002867static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002868{
2869 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002870 u32 status;
2871
2872 /* Reading this mask interrupts as side effect */
2873 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2874 if (status == 0 || status == ~0)
2875 return IRQ_NONE;
2876
2877 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002878
2879 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002880
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002881 return IRQ_HANDLED;
2882}
2883
2884#ifdef CONFIG_NET_POLL_CONTROLLER
2885static void sky2_netpoll(struct net_device *dev)
2886{
2887 struct sky2_port *sky2 = netdev_priv(dev);
2888
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002889 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002890}
2891#endif
2892
2893/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002894static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002895{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002896 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002897 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002898 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002899 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002900 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002901 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002902 case CHIP_ID_YUKON_OPT:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002903 return 125;
2904
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002905 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002906 return 100;
2907
2908 case CHIP_ID_YUKON_FE_P:
2909 return 50;
2910
2911 case CHIP_ID_YUKON_XL:
2912 return 156;
2913
2914 default:
2915 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002916 }
2917}
2918
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002919static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2920{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002921 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002922}
2923
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002924static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2925{
2926 return clk / sky2_mhz(hw);
2927}
2928
2929
Stephen Hemmingere3173832007-02-06 10:45:39 -08002930static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002931{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002932 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002933
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002934 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002935 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002936
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002937 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002938
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002939 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002940 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2941
2942 switch(hw->chip_id) {
2943 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002944 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002945 break;
2946
2947 case CHIP_ID_YUKON_EC_U:
2948 hw->flags = SKY2_HW_GIGABIT
2949 | SKY2_HW_NEWER_PHY
2950 | SKY2_HW_ADV_POWER_CTL;
2951 break;
2952
2953 case CHIP_ID_YUKON_EX:
2954 hw->flags = SKY2_HW_GIGABIT
2955 | SKY2_HW_NEWER_PHY
2956 | SKY2_HW_NEW_LE
2957 | SKY2_HW_ADV_POWER_CTL;
2958
2959 /* New transmit checksum */
2960 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2961 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2962 break;
2963
2964 case CHIP_ID_YUKON_EC:
2965 /* This rev is really old, and requires untested workarounds */
2966 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2967 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2968 return -EOPNOTSUPP;
2969 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002970 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002971 break;
2972
2973 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002974 break;
2975
Stephen Hemminger05745c42007-09-19 15:36:45 -07002976 case CHIP_ID_YUKON_FE_P:
2977 hw->flags = SKY2_HW_NEWER_PHY
2978 | SKY2_HW_NEW_LE
2979 | SKY2_HW_AUTO_TX_SUM
2980 | SKY2_HW_ADV_POWER_CTL;
2981 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002982
2983 case CHIP_ID_YUKON_SUPR:
2984 hw->flags = SKY2_HW_GIGABIT
2985 | SKY2_HW_NEWER_PHY
2986 | SKY2_HW_NEW_LE
2987 | SKY2_HW_AUTO_TX_SUM
2988 | SKY2_HW_ADV_POWER_CTL;
2989 break;
2990
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002991 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00002992 hw->flags = SKY2_HW_GIGABIT
2993 | SKY2_HW_ADV_POWER_CTL;
2994 break;
2995
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002996 case CHIP_ID_YUKON_OPT:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002997 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00002998 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002999 | SKY2_HW_ADV_POWER_CTL;
3000 break;
3001
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003002 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003003 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3004 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003005 return -EOPNOTSUPP;
3006 }
3007
Stephen Hemmingere3173832007-02-06 10:45:39 -08003008 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003009 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3010 hw->flags |= SKY2_HW_FIBRE_PHY;
3011
Stephen Hemmingere3173832007-02-06 10:45:39 -08003012 hw->ports = 1;
3013 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3014 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3015 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3016 ++hw->ports;
3017 }
3018
Mike McCormack74a61eb2009-09-21 04:08:52 +00003019 if (sky2_read8(hw, B2_E_0))
3020 hw->flags |= SKY2_HW_RAM_BUFFER;
3021
Stephen Hemmingere3173832007-02-06 10:45:39 -08003022 return 0;
3023}
3024
3025static void sky2_reset(struct sky2_hw *hw)
3026{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003027 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003028 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003029 int i, cap;
3030 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003031
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003032 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003033 if (hw->chip_id == CHIP_ID_YUKON_EX
3034 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3035 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003036 status = sky2_read16(hw, HCU_CCSR);
3037 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3038 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003039 /*
3040 * CPU clock divider shouldn't be used because
3041 * - ASF firmware may malfunction
3042 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3043 */
3044 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003045 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003046 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003047 } else
3048 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3049 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003050
3051 /* do a SW reset */
3052 sky2_write8(hw, B0_CTST, CS_RST_SET);
3053 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3054
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003055 /* allow writes to PCI config */
3056 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3057
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003058 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003059 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003060 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003061 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003062
3063 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3064
Stephen Hemminger555382c2007-08-29 12:58:14 -07003065 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3066 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003067 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3068 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003069
Stephen Hemminger555382c2007-08-29 12:58:14 -07003070 /* If error bit is stuck on ignore it */
3071 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3072 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003073 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003074 hwe_mask |= Y2_IS_PCI_EXP;
3075 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003076
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003077 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003078 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003079
3080 for (i = 0; i < hw->ports; i++) {
3081 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3082 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003083
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003084 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3085 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003086 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3087 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3088 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003089
3090 }
3091
3092 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3093 /* enable MACSec clock gating */
3094 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003095 }
3096
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003097 if (hw->chip_id == CHIP_ID_YUKON_OPT) {
3098 u16 reg;
3099 u32 msk;
3100
3101 if (hw->chip_rev == 0) {
3102 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3103 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3104
3105 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3106 reg = 10;
3107 } else {
3108 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3109 reg = 3;
3110 }
3111
3112 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3113
3114 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003115 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003116 sky2_pci_write16(hw, PSM_CONFIG_REG4,
3117 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
3118 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3119
3120
3121 /* enable PHY Quick Link */
3122 msk = sky2_read32(hw, B0_IMSK);
3123 msk |= Y2_IS_PHY_QLNK;
3124 sky2_write32(hw, B0_IMSK, msk);
3125
3126 /* check if PSMv2 was running before */
3127 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3128 if (reg & PCI_EXP_LNKCTL_ASPMC) {
stephen hemminger8b055432010-02-12 06:57:58 +00003129 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003130 /* restore the PCIe Link Control register */
3131 sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
3132 }
stephen hemmingera40ccc62010-01-24 18:46:06 +00003133 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003134
3135 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3136 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3137 }
3138
Stephen Hemminger793b8832005-09-14 16:06:14 -07003139 /* Clear I2C IRQ noise */
3140 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003141
3142 /* turn off hardware timer (unused) */
3143 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3144 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003145
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003146 /* Turn off descriptor polling */
3147 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003148
3149 /* Turn off receive timestamp */
3150 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003151 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003152
3153 /* enable the Tx Arbiters */
3154 for (i = 0; i < hw->ports; i++)
3155 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3156
3157 /* Initialize ram interface */
3158 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003159 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003160
3161 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3162 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3163 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3164 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3165 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3166 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3167 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3168 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3169 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3170 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3171 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3172 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3173 }
3174
Stephen Hemminger555382c2007-08-29 12:58:14 -07003175 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003176
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003177 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003178 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003179
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003180 memset(hw->st_le, 0, STATUS_LE_BYTES);
3181 hw->st_idx = 0;
3182
3183 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3184 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3185
3186 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003187 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003188
3189 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003190 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003191
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003192 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3193 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003194
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003195 /* set Status-FIFO ISR watermark */
3196 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3197 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3198 else
3199 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003200
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003201 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003202 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3203 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003204
Stephen Hemminger793b8832005-09-14 16:06:14 -07003205 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003206 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3207
3208 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3209 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3210 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003211}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003212
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003213/* Take device down (offline).
3214 * Equivalent to doing dev_stop() but this does not
3215 * inform upper layers of the transistion.
3216 */
3217static void sky2_detach(struct net_device *dev)
3218{
3219 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003220 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003221 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003222 netif_tx_unlock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003223 sky2_down(dev);
3224 }
3225}
3226
3227/* Bring device back after doing sky2_detach */
3228static int sky2_reattach(struct net_device *dev)
3229{
3230 int err = 0;
3231
3232 if (netif_running(dev)) {
3233 err = sky2_up(dev);
3234 if (err) {
3235 printk(KERN_INFO PFX "%s: could not restart %d\n",
3236 dev->name, err);
3237 dev_close(dev);
3238 } else {
3239 netif_device_attach(dev);
3240 sky2_set_multicast(dev);
3241 }
3242 }
3243
3244 return err;
3245}
3246
Stephen Hemminger81906792007-02-15 16:40:33 -08003247static void sky2_restart(struct work_struct *work)
3248{
3249 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003250 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003251
Stephen Hemminger81906792007-02-15 16:40:33 -08003252 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003253 for (i = 0; i < hw->ports; i++)
3254 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003255
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003256 napi_disable(&hw->napi);
3257 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003258 sky2_reset(hw);
3259 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003260 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003261
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003262 for (i = 0; i < hw->ports; i++)
3263 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003264
Stephen Hemminger81906792007-02-15 16:40:33 -08003265 rtnl_unlock();
3266}
3267
Stephen Hemmingere3173832007-02-06 10:45:39 -08003268static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3269{
3270 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3271}
3272
3273static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3274{
3275 const struct sky2_port *sky2 = netdev_priv(dev);
3276
3277 wol->supported = sky2_wol_supported(sky2->hw);
3278 wol->wolopts = sky2->wol;
3279}
3280
3281static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3282{
3283 struct sky2_port *sky2 = netdev_priv(dev);
3284 struct sky2_hw *hw = sky2->hw;
3285
Joe Perches8e95a202009-12-03 07:58:21 +00003286 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3287 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003288 return -EOPNOTSUPP;
3289
3290 sky2->wol = wol->wolopts;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003291 return 0;
3292}
3293
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003294static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003295{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003296 if (sky2_is_copper(hw)) {
3297 u32 modes = SUPPORTED_10baseT_Half
3298 | SUPPORTED_10baseT_Full
3299 | SUPPORTED_100baseT_Half
3300 | SUPPORTED_100baseT_Full
3301 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003302
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003303 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003304 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003305 | SUPPORTED_1000baseT_Full;
3306 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003307 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003308 return SUPPORTED_1000baseT_Half
3309 | SUPPORTED_1000baseT_Full
3310 | SUPPORTED_Autoneg
3311 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003312}
3313
Stephen Hemminger793b8832005-09-14 16:06:14 -07003314static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003315{
3316 struct sky2_port *sky2 = netdev_priv(dev);
3317 struct sky2_hw *hw = sky2->hw;
3318
3319 ecmd->transceiver = XCVR_INTERNAL;
3320 ecmd->supported = sky2_supported_modes(hw);
3321 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003322 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003323 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003324 ecmd->speed = sky2->speed;
3325 } else {
3326 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003327 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003328 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003329
3330 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003331 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3332 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003333 ecmd->duplex = sky2->duplex;
3334 return 0;
3335}
3336
3337static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3338{
3339 struct sky2_port *sky2 = netdev_priv(dev);
3340 const struct sky2_hw *hw = sky2->hw;
3341 u32 supported = sky2_supported_modes(hw);
3342
3343 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003344 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003345 ecmd->advertising = supported;
3346 sky2->duplex = -1;
3347 sky2->speed = -1;
3348 } else {
3349 u32 setting;
3350
Stephen Hemminger793b8832005-09-14 16:06:14 -07003351 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003352 case SPEED_1000:
3353 if (ecmd->duplex == DUPLEX_FULL)
3354 setting = SUPPORTED_1000baseT_Full;
3355 else if (ecmd->duplex == DUPLEX_HALF)
3356 setting = SUPPORTED_1000baseT_Half;
3357 else
3358 return -EINVAL;
3359 break;
3360 case SPEED_100:
3361 if (ecmd->duplex == DUPLEX_FULL)
3362 setting = SUPPORTED_100baseT_Full;
3363 else if (ecmd->duplex == DUPLEX_HALF)
3364 setting = SUPPORTED_100baseT_Half;
3365 else
3366 return -EINVAL;
3367 break;
3368
3369 case SPEED_10:
3370 if (ecmd->duplex == DUPLEX_FULL)
3371 setting = SUPPORTED_10baseT_Full;
3372 else if (ecmd->duplex == DUPLEX_HALF)
3373 setting = SUPPORTED_10baseT_Half;
3374 else
3375 return -EINVAL;
3376 break;
3377 default:
3378 return -EINVAL;
3379 }
3380
3381 if ((setting & supported) == 0)
3382 return -EINVAL;
3383
3384 sky2->speed = ecmd->speed;
3385 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003386 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003387 }
3388
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003389 sky2->advertising = ecmd->advertising;
3390
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003391 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003392 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003393 sky2_set_multicast(dev);
3394 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003395
3396 return 0;
3397}
3398
3399static void sky2_get_drvinfo(struct net_device *dev,
3400 struct ethtool_drvinfo *info)
3401{
3402 struct sky2_port *sky2 = netdev_priv(dev);
3403
3404 strcpy(info->driver, DRV_NAME);
3405 strcpy(info->version, DRV_VERSION);
3406 strcpy(info->fw_version, "N/A");
3407 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3408}
3409
3410static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003411 char name[ETH_GSTRING_LEN];
3412 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003413} sky2_stats[] = {
3414 { "tx_bytes", GM_TXO_OK_HI },
3415 { "rx_bytes", GM_RXO_OK_HI },
3416 { "tx_broadcast", GM_TXF_BC_OK },
3417 { "rx_broadcast", GM_RXF_BC_OK },
3418 { "tx_multicast", GM_TXF_MC_OK },
3419 { "rx_multicast", GM_RXF_MC_OK },
3420 { "tx_unicast", GM_TXF_UC_OK },
3421 { "rx_unicast", GM_RXF_UC_OK },
3422 { "tx_mac_pause", GM_TXF_MPAUSE },
3423 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003424 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003425 { "late_collision",GM_TXF_LAT_COL },
3426 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003427 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003428 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003429
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003430 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003431 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003432 { "rx_64_byte_packets", GM_RXF_64B },
3433 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3434 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3435 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3436 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3437 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3438 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003439 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003440 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3441 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003442 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003443
3444 { "tx_64_byte_packets", GM_TXF_64B },
3445 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3446 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3447 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3448 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3449 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3450 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3451 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003452};
3453
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003454static u32 sky2_get_rx_csum(struct net_device *dev)
3455{
3456 struct sky2_port *sky2 = netdev_priv(dev);
3457
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003458 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003459}
3460
3461static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3462{
3463 struct sky2_port *sky2 = netdev_priv(dev);
3464
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003465 if (data)
3466 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3467 else
3468 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003469
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003470 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3471 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3472
3473 return 0;
3474}
3475
3476static u32 sky2_get_msglevel(struct net_device *netdev)
3477{
3478 struct sky2_port *sky2 = netdev_priv(netdev);
3479 return sky2->msg_enable;
3480}
3481
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003482static int sky2_nway_reset(struct net_device *dev)
3483{
3484 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003485
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003486 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003487 return -EINVAL;
3488
Stephen Hemminger1b537562005-12-20 15:08:07 -08003489 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003490 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003491
3492 return 0;
3493}
3494
Stephen Hemminger793b8832005-09-14 16:06:14 -07003495static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003496{
3497 struct sky2_hw *hw = sky2->hw;
3498 unsigned port = sky2->port;
3499 int i;
3500
3501 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003502 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003503 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003504 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003505
Stephen Hemminger793b8832005-09-14 16:06:14 -07003506 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003507 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3508}
3509
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003510static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3511{
3512 struct sky2_port *sky2 = netdev_priv(netdev);
3513 sky2->msg_enable = value;
3514}
3515
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003516static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003517{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003518 switch (sset) {
3519 case ETH_SS_STATS:
3520 return ARRAY_SIZE(sky2_stats);
3521 default:
3522 return -EOPNOTSUPP;
3523 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003524}
3525
3526static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003527 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003528{
3529 struct sky2_port *sky2 = netdev_priv(dev);
3530
Stephen Hemminger793b8832005-09-14 16:06:14 -07003531 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003532}
3533
Stephen Hemminger793b8832005-09-14 16:06:14 -07003534static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003535{
3536 int i;
3537
3538 switch (stringset) {
3539 case ETH_SS_STATS:
3540 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3541 memcpy(data + i * ETH_GSTRING_LEN,
3542 sky2_stats[i].name, ETH_GSTRING_LEN);
3543 break;
3544 }
3545}
3546
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003547static int sky2_set_mac_address(struct net_device *dev, void *p)
3548{
3549 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003550 struct sky2_hw *hw = sky2->hw;
3551 unsigned port = sky2->port;
3552 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003553
3554 if (!is_valid_ether_addr(addr->sa_data))
3555 return -EADDRNOTAVAIL;
3556
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003557 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003558 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003559 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003560 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003561 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003562
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003563 /* virtual address for data */
3564 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3565
3566 /* physical address: used for pause frames */
3567 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003568
3569 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003570}
3571
Stephen Hemmingera052b522006-10-17 10:24:23 -07003572static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3573{
3574 u32 bit;
3575
3576 bit = ether_crc(ETH_ALEN, addr) & 63;
3577 filter[bit >> 3] |= 1 << (bit & 7);
3578}
3579
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003580static void sky2_set_multicast(struct net_device *dev)
3581{
3582 struct sky2_port *sky2 = netdev_priv(dev);
3583 struct sky2_hw *hw = sky2->hw;
3584 unsigned port = sky2->port;
3585 struct dev_mc_list *list = dev->mc_list;
3586 u16 reg;
3587 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003588 int rx_pause;
3589 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003590
Stephen Hemmingera052b522006-10-17 10:24:23 -07003591 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003592 memset(filter, 0, sizeof(filter));
3593
3594 reg = gma_read16(hw, port, GM_RX_CTRL);
3595 reg |= GM_RXCR_UCF_ENA;
3596
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003597 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003598 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003599 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003600 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003601 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003602 reg &= ~GM_RXCR_MCF_ENA;
3603 else {
3604 int i;
3605 reg |= GM_RXCR_MCF_ENA;
3606
Stephen Hemmingera052b522006-10-17 10:24:23 -07003607 if (rx_pause)
3608 sky2_add_filter(filter, pause_mc_addr);
3609
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003610 for (i = 0; list && i < netdev_mc_count(dev); i++, list = list->next)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003611 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003612 }
3613
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003614 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003615 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003616 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003617 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003618 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003619 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003620 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003621 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003622
3623 gma_write16(hw, port, GM_RX_CTRL, reg);
3624}
3625
3626/* Can have one global because blinking is controlled by
3627 * ethtool and that is always under RTNL mutex
3628 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003629static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003630{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003631 struct sky2_hw *hw = sky2->hw;
3632 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003633
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003634 spin_lock_bh(&sky2->phy_lock);
3635 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3636 hw->chip_id == CHIP_ID_YUKON_EX ||
3637 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3638 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003639 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3640 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003641
3642 switch (mode) {
3643 case MO_LED_OFF:
3644 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3645 PHY_M_LEDC_LOS_CTRL(8) |
3646 PHY_M_LEDC_INIT_CTRL(8) |
3647 PHY_M_LEDC_STA1_CTRL(8) |
3648 PHY_M_LEDC_STA0_CTRL(8));
3649 break;
3650 case MO_LED_ON:
3651 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3652 PHY_M_LEDC_LOS_CTRL(9) |
3653 PHY_M_LEDC_INIT_CTRL(9) |
3654 PHY_M_LEDC_STA1_CTRL(9) |
3655 PHY_M_LEDC_STA0_CTRL(9));
3656 break;
3657 case MO_LED_BLINK:
3658 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3659 PHY_M_LEDC_LOS_CTRL(0xa) |
3660 PHY_M_LEDC_INIT_CTRL(0xa) |
3661 PHY_M_LEDC_STA1_CTRL(0xa) |
3662 PHY_M_LEDC_STA0_CTRL(0xa));
3663 break;
3664 case MO_LED_NORM:
3665 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3666 PHY_M_LEDC_LOS_CTRL(1) |
3667 PHY_M_LEDC_INIT_CTRL(8) |
3668 PHY_M_LEDC_STA1_CTRL(7) |
3669 PHY_M_LEDC_STA0_CTRL(7));
3670 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003671
3672 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003673 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003674 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003675 PHY_M_LED_MO_DUP(mode) |
3676 PHY_M_LED_MO_10(mode) |
3677 PHY_M_LED_MO_100(mode) |
3678 PHY_M_LED_MO_1000(mode) |
3679 PHY_M_LED_MO_RX(mode) |
3680 PHY_M_LED_MO_TX(mode));
3681
3682 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003683}
3684
3685/* blink LED's for finding board */
3686static int sky2_phys_id(struct net_device *dev, u32 data)
3687{
3688 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003689 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003690
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003691 if (data == 0)
3692 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003693
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003694 for (i = 0; i < data; i++) {
3695 sky2_led(sky2, MO_LED_ON);
3696 if (msleep_interruptible(500))
3697 break;
3698 sky2_led(sky2, MO_LED_OFF);
3699 if (msleep_interruptible(500))
3700 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003701 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003702 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003703
3704 return 0;
3705}
3706
3707static void sky2_get_pauseparam(struct net_device *dev,
3708 struct ethtool_pauseparam *ecmd)
3709{
3710 struct sky2_port *sky2 = netdev_priv(dev);
3711
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003712 switch (sky2->flow_mode) {
3713 case FC_NONE:
3714 ecmd->tx_pause = ecmd->rx_pause = 0;
3715 break;
3716 case FC_TX:
3717 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3718 break;
3719 case FC_RX:
3720 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3721 break;
3722 case FC_BOTH:
3723 ecmd->tx_pause = ecmd->rx_pause = 1;
3724 }
3725
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003726 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3727 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003728}
3729
3730static int sky2_set_pauseparam(struct net_device *dev,
3731 struct ethtool_pauseparam *ecmd)
3732{
3733 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003734
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003735 if (ecmd->autoneg == AUTONEG_ENABLE)
3736 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3737 else
3738 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3739
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003740 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003741
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003742 if (netif_running(dev))
3743 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003744
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003745 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003746}
3747
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003748static int sky2_get_coalesce(struct net_device *dev,
3749 struct ethtool_coalesce *ecmd)
3750{
3751 struct sky2_port *sky2 = netdev_priv(dev);
3752 struct sky2_hw *hw = sky2->hw;
3753
3754 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3755 ecmd->tx_coalesce_usecs = 0;
3756 else {
3757 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3758 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3759 }
3760 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3761
3762 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3763 ecmd->rx_coalesce_usecs = 0;
3764 else {
3765 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3766 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3767 }
3768 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3769
3770 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3771 ecmd->rx_coalesce_usecs_irq = 0;
3772 else {
3773 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3774 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3775 }
3776
3777 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3778
3779 return 0;
3780}
3781
3782/* Note: this affect both ports */
3783static int sky2_set_coalesce(struct net_device *dev,
3784 struct ethtool_coalesce *ecmd)
3785{
3786 struct sky2_port *sky2 = netdev_priv(dev);
3787 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003788 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003789
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003790 if (ecmd->tx_coalesce_usecs > tmax ||
3791 ecmd->rx_coalesce_usecs > tmax ||
3792 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003793 return -EINVAL;
3794
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003795 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003796 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003797 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003798 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003799 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003800 return -EINVAL;
3801
3802 if (ecmd->tx_coalesce_usecs == 0)
3803 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3804 else {
3805 sky2_write32(hw, STAT_TX_TIMER_INI,
3806 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3807 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3808 }
3809 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3810
3811 if (ecmd->rx_coalesce_usecs == 0)
3812 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3813 else {
3814 sky2_write32(hw, STAT_LEV_TIMER_INI,
3815 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3816 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3817 }
3818 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3819
3820 if (ecmd->rx_coalesce_usecs_irq == 0)
3821 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3822 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003823 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003824 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3825 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3826 }
3827 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3828 return 0;
3829}
3830
Stephen Hemminger793b8832005-09-14 16:06:14 -07003831static void sky2_get_ringparam(struct net_device *dev,
3832 struct ethtool_ringparam *ering)
3833{
3834 struct sky2_port *sky2 = netdev_priv(dev);
3835
3836 ering->rx_max_pending = RX_MAX_PENDING;
3837 ering->rx_mini_max_pending = 0;
3838 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003839 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003840
3841 ering->rx_pending = sky2->rx_pending;
3842 ering->rx_mini_pending = 0;
3843 ering->rx_jumbo_pending = 0;
3844 ering->tx_pending = sky2->tx_pending;
3845}
3846
3847static int sky2_set_ringparam(struct net_device *dev,
3848 struct ethtool_ringparam *ering)
3849{
3850 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003851
3852 if (ering->rx_pending > RX_MAX_PENDING ||
3853 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003854 ering->tx_pending < TX_MIN_PENDING ||
3855 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003856 return -EINVAL;
3857
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003858 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003859
3860 sky2->rx_pending = ering->rx_pending;
3861 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003862 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003863
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003864 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003865}
3866
Stephen Hemminger793b8832005-09-14 16:06:14 -07003867static int sky2_get_regs_len(struct net_device *dev)
3868{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003869 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003870}
3871
Mike McCormackc32bbff2009-12-31 00:49:43 +00003872static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
3873{
3874 /* This complicated switch statement is to make sure and
3875 * only access regions that are unreserved.
3876 * Some blocks are only valid on dual port cards.
3877 */
3878 switch (b) {
3879 /* second port */
3880 case 5: /* Tx Arbiter 2 */
3881 case 9: /* RX2 */
3882 case 14 ... 15: /* TX2 */
3883 case 17: case 19: /* Ram Buffer 2 */
3884 case 22 ... 23: /* Tx Ram Buffer 2 */
3885 case 25: /* Rx MAC Fifo 1 */
3886 case 27: /* Tx MAC Fifo 2 */
3887 case 31: /* GPHY 2 */
3888 case 40 ... 47: /* Pattern Ram 2 */
3889 case 52: case 54: /* TCP Segmentation 2 */
3890 case 112 ... 116: /* GMAC 2 */
3891 return hw->ports > 1;
3892
3893 case 0: /* Control */
3894 case 2: /* Mac address */
3895 case 4: /* Tx Arbiter 1 */
3896 case 7: /* PCI express reg */
3897 case 8: /* RX1 */
3898 case 12 ... 13: /* TX1 */
3899 case 16: case 18:/* Rx Ram Buffer 1 */
3900 case 20 ... 21: /* Tx Ram Buffer 1 */
3901 case 24: /* Rx MAC Fifo 1 */
3902 case 26: /* Tx MAC Fifo 1 */
3903 case 28 ... 29: /* Descriptor and status unit */
3904 case 30: /* GPHY 1*/
3905 case 32 ... 39: /* Pattern Ram 1 */
3906 case 48: case 50: /* TCP Segmentation 1 */
3907 case 56 ... 60: /* PCI space */
3908 case 80 ... 84: /* GMAC 1 */
3909 return 1;
3910
3911 default:
3912 return 0;
3913 }
3914}
3915
Stephen Hemminger793b8832005-09-14 16:06:14 -07003916/*
3917 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003918 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003919 */
3920static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3921 void *p)
3922{
3923 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003924 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003925 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003926
3927 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003928
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003929 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00003930 /* skip poisonous diagnostic ram region in block 3 */
3931 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003932 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00003933 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003934 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00003935 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003936 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003937
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003938 p += 128;
3939 io += 128;
3940 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003941}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003942
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003943/* In order to do Jumbo packets on these chips, need to turn off the
3944 * transmit store/forward. Therefore checksum offload won't work.
3945 */
3946static int no_tx_offload(struct net_device *dev)
3947{
3948 const struct sky2_port *sky2 = netdev_priv(dev);
3949 const struct sky2_hw *hw = sky2->hw;
3950
Stephen Hemminger69161612007-06-04 17:23:26 -07003951 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003952}
3953
3954static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3955{
3956 if (data && no_tx_offload(dev))
3957 return -EINVAL;
3958
3959 return ethtool_op_set_tx_csum(dev, data);
3960}
3961
3962
3963static int sky2_set_tso(struct net_device *dev, u32 data)
3964{
3965 if (data && no_tx_offload(dev))
3966 return -EINVAL;
3967
3968 return ethtool_op_set_tso(dev, data);
3969}
3970
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003971static int sky2_get_eeprom_len(struct net_device *dev)
3972{
3973 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003974 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003975 u16 reg2;
3976
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003977 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003978 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3979}
3980
Stephen Hemminger14132352008-08-27 20:46:26 -07003981static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003982{
Stephen Hemminger14132352008-08-27 20:46:26 -07003983 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003984
Stephen Hemminger14132352008-08-27 20:46:26 -07003985 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
3986 /* Can take up to 10.6 ms for write */
3987 if (time_after(jiffies, start + HZ/4)) {
3988 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
3989 return -ETIMEDOUT;
3990 }
3991 mdelay(1);
3992 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003993
Stephen Hemminger14132352008-08-27 20:46:26 -07003994 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003995}
3996
Stephen Hemminger14132352008-08-27 20:46:26 -07003997static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
3998 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003999{
Stephen Hemminger14132352008-08-27 20:46:26 -07004000 int rc = 0;
4001
4002 while (length > 0) {
4003 u32 val;
4004
4005 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4006 rc = sky2_vpd_wait(hw, cap, 0);
4007 if (rc)
4008 break;
4009
4010 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4011
4012 memcpy(data, &val, min(sizeof(val), length));
4013 offset += sizeof(u32);
4014 data += sizeof(u32);
4015 length -= sizeof(u32);
4016 }
4017
4018 return rc;
4019}
4020
4021static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4022 u16 offset, unsigned int length)
4023{
4024 unsigned int i;
4025 int rc = 0;
4026
4027 for (i = 0; i < length; i += sizeof(u32)) {
4028 u32 val = *(u32 *)(data + i);
4029
4030 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4031 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4032
4033 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4034 if (rc)
4035 break;
4036 }
4037 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004038}
4039
4040static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4041 u8 *data)
4042{
4043 struct sky2_port *sky2 = netdev_priv(dev);
4044 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004045
4046 if (!cap)
4047 return -EINVAL;
4048
4049 eeprom->magic = SKY2_EEPROM_MAGIC;
4050
Stephen Hemminger14132352008-08-27 20:46:26 -07004051 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004052}
4053
4054static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4055 u8 *data)
4056{
4057 struct sky2_port *sky2 = netdev_priv(dev);
4058 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004059
4060 if (!cap)
4061 return -EINVAL;
4062
4063 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4064 return -EINVAL;
4065
Stephen Hemminger14132352008-08-27 20:46:26 -07004066 /* Partial writes not supported */
4067 if ((eeprom->offset & 3) || (eeprom->len & 3))
4068 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004069
Stephen Hemminger14132352008-08-27 20:46:26 -07004070 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004071}
4072
4073
Jeff Garzik7282d492006-09-13 14:30:00 -04004074static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004075 .get_settings = sky2_get_settings,
4076 .set_settings = sky2_set_settings,
4077 .get_drvinfo = sky2_get_drvinfo,
4078 .get_wol = sky2_get_wol,
4079 .set_wol = sky2_set_wol,
4080 .get_msglevel = sky2_get_msglevel,
4081 .set_msglevel = sky2_set_msglevel,
4082 .nway_reset = sky2_nway_reset,
4083 .get_regs_len = sky2_get_regs_len,
4084 .get_regs = sky2_get_regs,
4085 .get_link = ethtool_op_get_link,
4086 .get_eeprom_len = sky2_get_eeprom_len,
4087 .get_eeprom = sky2_get_eeprom,
4088 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004089 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004090 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004091 .set_tso = sky2_set_tso,
4092 .get_rx_csum = sky2_get_rx_csum,
4093 .set_rx_csum = sky2_set_rx_csum,
4094 .get_strings = sky2_get_strings,
4095 .get_coalesce = sky2_get_coalesce,
4096 .set_coalesce = sky2_set_coalesce,
4097 .get_ringparam = sky2_get_ringparam,
4098 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004099 .get_pauseparam = sky2_get_pauseparam,
4100 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004101 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004102 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004103 .get_ethtool_stats = sky2_get_ethtool_stats,
4104};
4105
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004106#ifdef CONFIG_SKY2_DEBUG
4107
4108static struct dentry *sky2_debug;
4109
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004110
4111/*
4112 * Read and parse the first part of Vital Product Data
4113 */
4114#define VPD_SIZE 128
4115#define VPD_MAGIC 0x82
4116
4117static const struct vpd_tag {
4118 char tag[2];
4119 char *label;
4120} vpd_tags[] = {
4121 { "PN", "Part Number" },
4122 { "EC", "Engineering Level" },
4123 { "MN", "Manufacturer" },
4124 { "SN", "Serial Number" },
4125 { "YA", "Asset Tag" },
4126 { "VL", "First Error Log Message" },
4127 { "VF", "Second Error Log Message" },
4128 { "VB", "Boot Agent ROM Configuration" },
4129 { "VE", "EFI UNDI Configuration" },
4130};
4131
4132static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4133{
4134 size_t vpd_size;
4135 loff_t offs;
4136 u8 len;
4137 unsigned char *buf;
4138 u16 reg2;
4139
4140 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4141 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4142
4143 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4144 buf = kmalloc(vpd_size, GFP_KERNEL);
4145 if (!buf) {
4146 seq_puts(seq, "no memory!\n");
4147 return;
4148 }
4149
4150 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4151 seq_puts(seq, "VPD read failed\n");
4152 goto out;
4153 }
4154
4155 if (buf[0] != VPD_MAGIC) {
4156 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4157 goto out;
4158 }
4159 len = buf[1];
4160 if (len == 0 || len > vpd_size - 4) {
4161 seq_printf(seq, "Invalid id length: %d\n", len);
4162 goto out;
4163 }
4164
4165 seq_printf(seq, "%.*s\n", len, buf + 3);
4166 offs = len + 3;
4167
4168 while (offs < vpd_size - 4) {
4169 int i;
4170
4171 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4172 break;
4173 len = buf[offs + 2];
4174 if (offs + len + 3 >= vpd_size)
4175 break;
4176
4177 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4178 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4179 seq_printf(seq, " %s: %.*s\n",
4180 vpd_tags[i].label, len, buf + offs + 3);
4181 break;
4182 }
4183 }
4184 offs += len + 3;
4185 }
4186out:
4187 kfree(buf);
4188}
4189
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004190static int sky2_debug_show(struct seq_file *seq, void *v)
4191{
4192 struct net_device *dev = seq->private;
4193 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004194 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004195 unsigned port = sky2->port;
4196 unsigned idx, last;
4197 int sop;
4198
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004199 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004200
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004201 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004202 sky2_read32(hw, B0_ISRC),
4203 sky2_read32(hw, B0_IMSK),
4204 sky2_read32(hw, B0_Y2_SP_ICR));
4205
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004206 if (!netif_running(dev)) {
4207 seq_printf(seq, "network not running\n");
4208 return 0;
4209 }
4210
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004211 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004212 last = sky2_read16(hw, STAT_PUT_IDX);
4213
4214 if (hw->st_idx == last)
4215 seq_puts(seq, "Status ring (empty)\n");
4216 else {
4217 seq_puts(seq, "Status ring\n");
4218 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4219 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4220 const struct sky2_status_le *le = hw->st_le + idx;
4221 seq_printf(seq, "[%d] %#x %d %#x\n",
4222 idx, le->opcode, le->length, le->status);
4223 }
4224 seq_puts(seq, "\n");
4225 }
4226
4227 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4228 sky2->tx_cons, sky2->tx_prod,
4229 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4230 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4231
4232 /* Dump contents of tx ring */
4233 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004234 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4235 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004236 const struct sky2_tx_le *le = sky2->tx_le + idx;
4237 u32 a = le32_to_cpu(le->addr);
4238
4239 if (sop)
4240 seq_printf(seq, "%u:", idx);
4241 sop = 0;
4242
4243 switch(le->opcode & ~HW_OWNER) {
4244 case OP_ADDR64:
4245 seq_printf(seq, " %#x:", a);
4246 break;
4247 case OP_LRGLEN:
4248 seq_printf(seq, " mtu=%d", a);
4249 break;
4250 case OP_VLAN:
4251 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4252 break;
4253 case OP_TCPLISW:
4254 seq_printf(seq, " csum=%#x", a);
4255 break;
4256 case OP_LARGESEND:
4257 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4258 break;
4259 case OP_PACKET:
4260 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4261 break;
4262 case OP_BUFFER:
4263 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4264 break;
4265 default:
4266 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4267 a, le16_to_cpu(le->length));
4268 }
4269
4270 if (le->ctrl & EOP) {
4271 seq_putc(seq, '\n');
4272 sop = 1;
4273 }
4274 }
4275
4276 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4277 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004278 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004279 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4280
David S. Millerd1d08d12008-01-07 20:53:33 -08004281 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004282 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004283 return 0;
4284}
4285
4286static int sky2_debug_open(struct inode *inode, struct file *file)
4287{
4288 return single_open(file, sky2_debug_show, inode->i_private);
4289}
4290
4291static const struct file_operations sky2_debug_fops = {
4292 .owner = THIS_MODULE,
4293 .open = sky2_debug_open,
4294 .read = seq_read,
4295 .llseek = seq_lseek,
4296 .release = single_release,
4297};
4298
4299/*
4300 * Use network device events to create/remove/rename
4301 * debugfs file entries
4302 */
4303static int sky2_device_event(struct notifier_block *unused,
4304 unsigned long event, void *ptr)
4305{
4306 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004307 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004308
Stephen Hemminger1436b302008-11-19 21:59:54 -08004309 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004310 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004311
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004312 switch(event) {
4313 case NETDEV_CHANGENAME:
4314 if (sky2->debugfs) {
4315 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4316 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004317 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004318 break;
4319
4320 case NETDEV_GOING_DOWN:
4321 if (sky2->debugfs) {
4322 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4323 dev->name);
4324 debugfs_remove(sky2->debugfs);
4325 sky2->debugfs = NULL;
4326 }
4327 break;
4328
4329 case NETDEV_UP:
4330 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4331 sky2_debug, dev,
4332 &sky2_debug_fops);
4333 if (IS_ERR(sky2->debugfs))
4334 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004335 }
4336
4337 return NOTIFY_DONE;
4338}
4339
4340static struct notifier_block sky2_notifier = {
4341 .notifier_call = sky2_device_event,
4342};
4343
4344
4345static __init void sky2_debug_init(void)
4346{
4347 struct dentry *ent;
4348
4349 ent = debugfs_create_dir("sky2", NULL);
4350 if (!ent || IS_ERR(ent))
4351 return;
4352
4353 sky2_debug = ent;
4354 register_netdevice_notifier(&sky2_notifier);
4355}
4356
4357static __exit void sky2_debug_cleanup(void)
4358{
4359 if (sky2_debug) {
4360 unregister_netdevice_notifier(&sky2_notifier);
4361 debugfs_remove(sky2_debug);
4362 sky2_debug = NULL;
4363 }
4364}
4365
4366#else
4367#define sky2_debug_init()
4368#define sky2_debug_cleanup()
4369#endif
4370
Stephen Hemminger1436b302008-11-19 21:59:54 -08004371/* Two copies of network device operations to handle special case of
4372 not allowing netpoll on second port */
4373static const struct net_device_ops sky2_netdev_ops[2] = {
4374 {
4375 .ndo_open = sky2_up,
4376 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004377 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004378 .ndo_do_ioctl = sky2_ioctl,
4379 .ndo_validate_addr = eth_validate_addr,
4380 .ndo_set_mac_address = sky2_set_mac_address,
4381 .ndo_set_multicast_list = sky2_set_multicast,
4382 .ndo_change_mtu = sky2_change_mtu,
4383 .ndo_tx_timeout = sky2_tx_timeout,
4384#ifdef SKY2_VLAN_TAG_USED
4385 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4386#endif
4387#ifdef CONFIG_NET_POLL_CONTROLLER
4388 .ndo_poll_controller = sky2_netpoll,
4389#endif
4390 },
4391 {
4392 .ndo_open = sky2_up,
4393 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004394 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004395 .ndo_do_ioctl = sky2_ioctl,
4396 .ndo_validate_addr = eth_validate_addr,
4397 .ndo_set_mac_address = sky2_set_mac_address,
4398 .ndo_set_multicast_list = sky2_set_multicast,
4399 .ndo_change_mtu = sky2_change_mtu,
4400 .ndo_tx_timeout = sky2_tx_timeout,
4401#ifdef SKY2_VLAN_TAG_USED
4402 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4403#endif
4404 },
4405};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004406
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004407/* Initialize network device */
4408static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004409 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004410 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004411{
4412 struct sky2_port *sky2;
4413 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4414
4415 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004416 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004417 return NULL;
4418 }
4419
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004420 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004421 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004422 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004423 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004424 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004425
4426 sky2 = netdev_priv(dev);
4427 sky2->netdev = dev;
4428 sky2->hw = hw;
4429 sky2->msg_enable = netif_msg_init(debug, default_msg);
4430
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004431 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004432 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4433 if (hw->chip_id != CHIP_ID_YUKON_XL)
4434 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4435
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004436 sky2->flow_mode = FC_BOTH;
4437
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004438 sky2->duplex = -1;
4439 sky2->speed = -1;
4440 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004441 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004442
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004443 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004444
Stephen Hemminger793b8832005-09-14 16:06:14 -07004445 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004446 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004447 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004448
4449 hw->dev[port] = dev;
4450
4451 sky2->port = port;
4452
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004453 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004454 if (highmem)
4455 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004456
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004457#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004458 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4459 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4460 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4461 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004462 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004463#endif
4464
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004465 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004466 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004467 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004468
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004469 return dev;
4470}
4471
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004472static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004473{
4474 const struct sky2_port *sky2 = netdev_priv(dev);
4475
4476 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004477 printk(KERN_INFO PFX "%s: addr %pM\n",
4478 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004479}
4480
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004481/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004482static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004483{
4484 struct sky2_hw *hw = dev_id;
4485 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4486
4487 if (status == 0)
4488 return IRQ_NONE;
4489
4490 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004491 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004492 wake_up(&hw->msi_wait);
4493 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4494 }
4495 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4496
4497 return IRQ_HANDLED;
4498}
4499
4500/* Test interrupt path by forcing a a software IRQ */
4501static int __devinit sky2_test_msi(struct sky2_hw *hw)
4502{
4503 struct pci_dev *pdev = hw->pdev;
4504 int err;
4505
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004506 init_waitqueue_head (&hw->msi_wait);
4507
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004508 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4509
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004510 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004511 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004512 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004513 return err;
4514 }
4515
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004516 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004517 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004518
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004519 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004520
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004521 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004522 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004523 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4524 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004525
4526 err = -EOPNOTSUPP;
4527 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4528 }
4529
4530 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004531 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004532
4533 free_irq(pdev->irq, hw);
4534
4535 return err;
4536}
4537
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004538/* This driver supports yukon2 chipset only */
4539static const char *sky2_name(u8 chipid, char *buf, int sz)
4540{
4541 const char *name[] = {
4542 "XL", /* 0xb3 */
4543 "EC Ultra", /* 0xb4 */
4544 "Extreme", /* 0xb5 */
4545 "EC", /* 0xb6 */
4546 "FE", /* 0xb7 */
4547 "FE+", /* 0xb8 */
4548 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004549 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004550 "Unknown", /* 0xbb */
4551 "Optima", /* 0xbc */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004552 };
4553
stephen hemmingerdae3a512009-12-14 08:33:47 +00004554 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004555 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4556 else
4557 snprintf(buf, sz, "(chip %#x)", chipid);
4558 return buf;
4559}
4560
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004561static int __devinit sky2_probe(struct pci_dev *pdev,
4562 const struct pci_device_id *ent)
4563{
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004564 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004565 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004566 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004567 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004568 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004569
Stephen Hemminger793b8832005-09-14 16:06:14 -07004570 err = pci_enable_device(pdev);
4571 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004572 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004573 goto err_out;
4574 }
4575
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004576 /* Get configuration information
4577 * Note: only regular PCI config access once to test for HW issues
4578 * other PCI access through shared memory for speed and to
4579 * avoid MMCONFIG problems.
4580 */
4581 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4582 if (err) {
4583 dev_err(&pdev->dev, "PCI read config failed\n");
4584 goto err_out;
4585 }
4586
4587 if (~reg == 0) {
4588 dev_err(&pdev->dev, "PCI configuration read error\n");
4589 goto err_out;
4590 }
4591
Stephen Hemminger793b8832005-09-14 16:06:14 -07004592 err = pci_request_regions(pdev, DRV_NAME);
4593 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004594 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004595 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004596 }
4597
4598 pci_set_master(pdev);
4599
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004600 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004601 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004602 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004603 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004604 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004605 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4606 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004607 goto err_out_free_regions;
4608 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004609 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004610 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004611 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004612 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004613 goto err_out_free_regions;
4614 }
4615 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004616
Stephen Hemminger38345072009-02-03 11:27:30 +00004617
4618#ifdef __BIG_ENDIAN
4619 /* The sk98lin vendor driver uses hardware byte swapping but
4620 * this driver uses software swapping.
4621 */
4622 reg &= ~PCI_REV_DESC;
4623 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4624 if (err) {
4625 dev_err(&pdev->dev, "PCI write config failed\n");
4626 goto err_out_free_regions;
4627 }
4628#endif
4629
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004630 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004631
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004632 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004633
4634 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4635 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004636 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004637 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004638 goto err_out_free_regions;
4639 }
4640
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004641 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004642 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004643
4644 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4645 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004646 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004647 goto err_out_free_hw;
4648 }
4649
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004650 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004651 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004652 if (!hw->st_le)
4653 goto err_out_iounmap;
4654
Stephen Hemmingere3173832007-02-06 10:45:39 -08004655 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004656 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004657 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004658
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004659 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4660 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004661
Stephen Hemmingere3173832007-02-06 10:45:39 -08004662 sky2_reset(hw);
4663
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004664 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004665 if (!dev) {
4666 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004667 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004668 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004669
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004670 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4671 err = sky2_test_msi(hw);
4672 if (err == -EOPNOTSUPP)
4673 pci_disable_msi(pdev);
4674 else if (err)
4675 goto err_out_free_netdev;
4676 }
4677
Stephen Hemminger793b8832005-09-14 16:06:14 -07004678 err = register_netdev(dev);
4679 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004680 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004681 goto err_out_free_netdev;
4682 }
4683
Brandon Philips33cb7d32009-10-29 13:58:07 +00004684 netif_carrier_off(dev);
4685
Stephen Hemminger6de16232007-10-17 13:26:42 -07004686 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4687
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004688 err = request_irq(pdev->irq, sky2_intr,
4689 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemminger66466792009-10-01 07:11:46 +00004690 hw->irq_name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004691 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004692 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004693 goto err_out_unregister;
4694 }
4695 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004696 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004697
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004698 sky2_show_addr(dev);
4699
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004700 if (hw->ports > 1) {
4701 struct net_device *dev1;
4702
Stephen Hemmingerca519272009-09-14 06:22:29 +00004703 err = -ENOMEM;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004704 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerca519272009-09-14 06:22:29 +00004705 if (dev1 && (err = register_netdev(dev1)) == 0)
4706 sky2_show_addr(dev1);
4707 else {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004708 dev_warn(&pdev->dev,
4709 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004710 hw->dev[1] = NULL;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004711 hw->ports = 1;
4712 if (dev1)
4713 free_netdev(dev1);
4714 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004715 }
4716
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004717 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004718 INIT_WORK(&hw->restart_work, sky2_restart);
4719
Stephen Hemminger793b8832005-09-14 16:06:14 -07004720 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004721 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004722
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004723 return 0;
4724
Stephen Hemminger793b8832005-09-14 16:06:14 -07004725err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004726 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004727 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004728 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004729err_out_free_netdev:
4730 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004731err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004732 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004733 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004734err_out_iounmap:
4735 iounmap(hw->regs);
4736err_out_free_hw:
4737 kfree(hw);
4738err_out_free_regions:
4739 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004740err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004741 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004742err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004743 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004744 return err;
4745}
4746
4747static void __devexit sky2_remove(struct pci_dev *pdev)
4748{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004749 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004750 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004751
Stephen Hemminger793b8832005-09-14 16:06:14 -07004752 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004753 return;
4754
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004755 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004756 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004757
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004758 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004759 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004760
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004761 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004762
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004763 sky2_power_aux(hw);
4764
Stephen Hemminger793b8832005-09-14 16:06:14 -07004765 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004766 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004767
4768 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004769 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004770 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004771 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004772 pci_release_regions(pdev);
4773 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004774
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004775 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004776 free_netdev(hw->dev[i]);
4777
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004778 iounmap(hw->regs);
4779 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004780
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004781 pci_set_drvdata(pdev, NULL);
4782}
4783
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004784static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4785{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004786 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004787 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004788
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004789 if (!hw)
4790 return 0;
4791
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004792 del_timer_sync(&hw->watchdog_timer);
4793 cancel_work_sync(&hw->restart_work);
4794
Stephen Hemminger19720732009-08-14 05:15:16 +00004795 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004796 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004797 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004798 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004799
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004800 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004801
4802 if (sky2->wol)
4803 sky2_wol_init(sky2);
4804
4805 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004806 }
4807
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004808 device_set_wakeup_enable(&pdev->dev, wol != 0);
4809
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004810 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004811 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004812 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004813 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004814
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004815 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004816 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004817 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004818
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004819 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004820}
4821
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004822#ifdef CONFIG_PM
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004823static int sky2_resume(struct pci_dev *pdev)
4824{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004825 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004826 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004827
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004828 if (!hw)
4829 return 0;
4830
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004831 err = pci_set_power_state(pdev, PCI_D0);
4832 if (err)
4833 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004834
4835 err = pci_restore_state(pdev);
4836 if (err)
4837 goto out;
4838
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004839 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004840
4841 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00004842 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
4843 if (err) {
4844 dev_err(&pdev->dev, "PCI write config failed\n");
4845 goto out;
4846 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004847
Stephen Hemmingere3173832007-02-06 10:45:39 -08004848 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004849 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004850 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004851
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004852 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004853 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004854 err = sky2_reattach(hw->dev[i]);
4855 if (err)
4856 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004857 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004858 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004859
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004860 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004861out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004862 rtnl_unlock();
4863
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004864 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004865 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004866 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004867}
4868#endif
4869
Stephen Hemmingere3173832007-02-06 10:45:39 -08004870static void sky2_shutdown(struct pci_dev *pdev)
4871{
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004872 sky2_suspend(pdev, PMSG_SUSPEND);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004873}
4874
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004875static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004876 .name = DRV_NAME,
4877 .id_table = sky2_id_table,
4878 .probe = sky2_probe,
4879 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004880#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004881 .suspend = sky2_suspend,
4882 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004883#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004884 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004885};
4886
4887static int __init sky2_init_module(void)
4888{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004889 pr_info(PFX "driver version " DRV_VERSION "\n");
4890
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004891 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004892 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004893}
4894
4895static void __exit sky2_cleanup_module(void)
4896{
4897 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004898 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004899}
4900
4901module_init(sky2_init_module);
4902module_exit(sky2_cleanup_module);
4903
4904MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -08004905MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004906MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004907MODULE_VERSION(DRV_VERSION);