blob: 493a82018cbdfc8363586656830af79683e90a77 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070027#include <linux/module.h>
28#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080029#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070030#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/pci.h>
33#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030034#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/tcp.h>
36#include <linux/in.h>
37#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080038#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070039#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080040#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070041#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080042#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070043
44#include <asm/irq.h>
45
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070046#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
47#define SKY2_VLAN_TAG_USED 1
48#endif
49
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070050#include "sky2.h"
51
52#define DRV_NAME "sky2"
Stephen Hemmingerac958152009-10-29 06:37:10 +000053#define DRV_VERSION "1.26"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070054#define PFX DRV_NAME " "
55
56/*
57 * The Yukon II chipset takes 64 bit command blocks (called list elements)
58 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070059 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070060 */
61
Stephen Hemminger14d02632006-09-26 11:57:43 -070062#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070063#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080065#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070066
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000067/* This is the worst case number of transmit list elements for a single skb:
Stephen Hemminger07e31632009-09-14 06:12:55 +000068 VLAN:GSO + CKSUM + Data + skb_frags * DMA */
69#define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
Stephen Hemmingere9c1be82009-06-17 07:30:37 +000070#define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +000071#define TX_MAX_PENDING 4096
72#define TX_DEF_PENDING 127
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingere6cac9b2008-06-17 09:04:26 -0700102static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemmingere30a4ac2009-10-29 06:37:05 +0000105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingera3b4fce2008-06-14 10:32:15 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
137 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700138 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemminger5a37a682007-11-08 08:20:17 -0800139 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800140 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
141 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700142 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000143 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700144 { 0 }
145};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700147MODULE_DEVICE_TABLE(pci, sky2_id_table);
148
149/* Avoid conditionals by using array */
150static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
151static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700152static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700153
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100154static void sky2_set_multicast(struct net_device *dev);
155
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800156/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800157static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158{
159 int i;
160
161 gma_write16(hw, port, GM_SMI_DATA, val);
162 gma_write16(hw, port, GM_SMI_CTRL,
163 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
164
165 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800166 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
167 if (ctrl == 0xffff)
168 goto io_error;
169
170 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800171 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800172
173 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700174 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800176 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800178
179io_error:
180 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
181 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182}
183
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800184static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185{
186 int i;
187
Stephen Hemminger793b8832005-09-14 16:06:14 -0700188 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
190
191 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800192 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
193 if (ctrl == 0xffff)
194 goto io_error;
195
196 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800197 *val = gma_read16(hw, port, GM_SMI_DATA);
198 return 0;
199 }
200
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800201 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700202 }
203
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800204 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800205 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800206io_error:
207 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
208 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800209}
210
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800211static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800212{
213 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800214 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800215 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700216}
217
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800218
219static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700220{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221 /* switch power to VCC (WA for VAUX problem) */
222 sky2_write8(hw, B0_POWER_CTRL,
223 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700224
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800225 /* disable Core Clock Division, */
226 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700227
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800228 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
229 /* enable bits are inverted */
230 sky2_write8(hw, B2_Y2_CLK_GATE,
231 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
232 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
233 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
234 else
235 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700236
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700237 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700238 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700239
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800240 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700241
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800242 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700243 /* set all bits to 0 except bits 15..12 and 8 */
244 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800245 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700246
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800247 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700248 /* set all bits to 0 except bits 28 & 27 */
249 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800250 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700251
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800252 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700253
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000254 sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
255
Stephen Hemminger8f709202007-06-04 17:23:25 -0700256 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
257 reg = sky2_read32(hw, B2_GP_IO);
258 reg |= GLB_GPIO_STAT_RACE_DIS;
259 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700260
261 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700262 }
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000263
264 /* Turn on "driver loaded" LED */
265 sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800266}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700267
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800268static void sky2_power_aux(struct sky2_hw *hw)
269{
270 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
271 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
272 else
273 /* enable bits are inverted */
274 sky2_write8(hw, B2_Y2_CLK_GATE,
275 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
276 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
277 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
278
Stephen Hemmingerc23ddf82009-09-03 06:16:25 +0000279 /* switch power to VAUX if supported and PME from D3cold */
280 if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
281 pci_pme_capable(hw->pdev, PCI_D3cold))
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800282 sky2_write8(hw, B0_POWER_CTRL,
283 (PC_VAUX_ENA | PC_VCC_ENA |
284 PC_VAUX_ON | PC_VCC_OFF));
Stephen Hemminger10547ae2009-08-31 07:31:41 +0000285
286 /* turn off "driver loaded LED" */
287 sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700288}
289
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700290static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700291{
292 u16 reg;
293
294 /* disable all GMAC IRQ's */
295 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700296
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700297 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
298 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
299 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
300 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
301
302 reg = gma_read16(hw, port, GM_RX_CTRL);
303 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
304 gma_write16(hw, port, GM_RX_CTRL, reg);
305}
306
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700307/* flow control to advertise bits */
308static const u16 copper_fc_adv[] = {
309 [FC_NONE] = 0,
310 [FC_TX] = PHY_M_AN_ASP,
311 [FC_RX] = PHY_M_AN_PC,
312 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
313};
314
315/* flow control to advertise bits when using 1000BaseX */
316static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700317 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700318 [FC_TX] = PHY_M_P_ASYM_MD_X,
319 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700320 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700321};
322
323/* flow control to GMA disable bits */
324static const u16 gm_fc_disable[] = {
325 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
326 [FC_TX] = GM_GPCR_FC_RX_DIS,
327 [FC_RX] = GM_GPCR_FC_TX_DIS,
328 [FC_BOTH] = 0,
329};
330
331
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
333{
334 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700335 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700336
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700337 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700338 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
340
341 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700342 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
344
Stephen Hemminger53419c62007-05-14 12:38:11 -0700345 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700346 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700347 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700348 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
349 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700350 /* set master & slave downshift counter to 1x */
351 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700352
353 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
354 }
355
356 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700357 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700358 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700359 /* enable automatic crossover */
360 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700361
362 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
363 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
364 u16 spec;
365
366 /* Enable Class A driver for FE+ A0 */
367 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
368 spec |= PHY_M_FESC_SEL_CL_A;
369 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
370 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700371 } else {
372 /* disable energy detect */
373 ctrl &= ~PHY_M_PC_EN_DET_MSK;
374
375 /* enable automatic crossover */
376 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
377
Stephen Hemminger53419c62007-05-14 12:38:11 -0700378 /* downshift on PHY 88E1112 and 88E1149 is changed */
Joe Perches8e95a202009-12-03 07:58:21 +0000379 if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
380 (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700381 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700382 ctrl &= ~PHY_M_PC_DSC_MSK;
383 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
384 }
385 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700386 } else {
387 /* workaround for deviation #4.88 (CRC errors) */
388 /* disable Automatic Crossover */
389
390 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700391 }
392
393 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
394
395 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700396 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700397 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
398
399 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
400 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
401 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
402 ctrl &= ~PHY_M_MAC_MD_MSK;
403 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700404 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
405
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700406 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700407 /* select page 1 to access Fiber registers */
408 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700409
410 /* for SFP-module set SIGDET polarity to low */
411 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
412 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700413 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700414 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700415
416 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700417 }
418
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700419 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700420 ct1000 = 0;
421 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700422 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700423
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700424 if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700425 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700426 if (sky2->advertising & ADVERTISED_1000baseT_Full)
427 ct1000 |= PHY_M_1000C_AFD;
428 if (sky2->advertising & ADVERTISED_1000baseT_Half)
429 ct1000 |= PHY_M_1000C_AHD;
430 if (sky2->advertising & ADVERTISED_100baseT_Full)
431 adv |= PHY_M_AN_100_FD;
432 if (sky2->advertising & ADVERTISED_100baseT_Half)
433 adv |= PHY_M_AN_100_HD;
434 if (sky2->advertising & ADVERTISED_10baseT_Full)
435 adv |= PHY_M_AN_10_FD;
436 if (sky2->advertising & ADVERTISED_10baseT_Half)
437 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700438
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700439 } else { /* special defines for FIBER (88E1040S only) */
440 if (sky2->advertising & ADVERTISED_1000baseT_Full)
441 adv |= PHY_M_AN_1000X_AFD;
442 if (sky2->advertising & ADVERTISED_1000baseT_Half)
443 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700444 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700445
446 /* Restart Auto-negotiation */
447 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
448 } else {
449 /* forced speed/duplex settings */
450 ct1000 = PHY_M_1000C_MSE;
451
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700452 /* Disable auto update for duplex flow control and duplex */
453 reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700454
455 switch (sky2->speed) {
456 case SPEED_1000:
457 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700458 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700459 break;
460 case SPEED_100:
461 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700462 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700463 break;
464 }
465
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700466 if (sky2->duplex == DUPLEX_FULL) {
467 reg |= GM_GPCR_DUP_FULL;
468 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700469 } else if (sky2->speed < SPEED_1000)
470 sky2->flow_mode = FC_NONE;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700471 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700472
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700473 if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
474 if (sky2_is_copper(hw))
475 adv |= copper_fc_adv[sky2->flow_mode];
476 else
477 adv |= fiber_fc_adv[sky2->flow_mode];
478 } else {
479 reg |= GM_GPCR_AU_FCT_DIS;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700480 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700481
482 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700483 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700484 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
485 else
486 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700487 }
488
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700489 gma_write16(hw, port, GM_GP_CTRL, reg);
490
Stephen Hemminger05745c42007-09-19 15:36:45 -0700491 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700492 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
493
494 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
495 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
496
497 /* Setup Phy LED's */
498 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
499 ledover = 0;
500
501 switch (hw->chip_id) {
502 case CHIP_ID_YUKON_FE:
503 /* on 88E3082 these bits are at 11..9 (shifted left) */
504 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
505
506 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
507
508 /* delete ACT LED control bits */
509 ctrl &= ~PHY_M_FELP_LED1_MSK;
510 /* change ACT LED control to blink mode */
511 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
512 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
513 break;
514
Stephen Hemminger05745c42007-09-19 15:36:45 -0700515 case CHIP_ID_YUKON_FE_P:
516 /* Enable Link Partner Next Page */
517 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
518 ctrl |= PHY_M_PC_ENA_LIP_NP;
519
520 /* disable Energy Detect and enable scrambler */
521 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
522 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
523
524 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
525 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
526 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
527 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
528
529 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
530 break;
531
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700532 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700533 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700534
535 /* select page 3 to access LED control register */
536 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
537
538 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700539 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
540 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
541 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
542 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
543 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700544
545 /* set Polarity Control register */
546 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700547 (PHY_M_POLC_LS1_P_MIX(4) |
548 PHY_M_POLC_IS0_P_MIX(4) |
549 PHY_M_POLC_LOS_CTRL(2) |
550 PHY_M_POLC_INIT_CTRL(2) |
551 PHY_M_POLC_STA1_CTRL(2) |
552 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700553
554 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700555 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700556 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800557
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700558 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800559 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800560 case CHIP_ID_YUKON_SUPR:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700561 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
562
563 /* select page 3 to access LED control register */
564 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
565
566 /* set LED Function Control register */
567 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
568 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
569 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
570 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
571 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
572
573 /* set Blink Rate in LED Timer Control Register */
574 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
575 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
576 /* restore page register */
577 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
578 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700579
580 default:
581 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
582 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800583
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700584 /* turn off the Rx LED (LED_RX) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800585 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700586 }
587
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700588 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800589 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700590 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
591
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800592 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700593 gm_phy_write(hw, port, 0x18, 0xaa99);
594 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700595
Stephen Hemminger0ce8b982008-06-17 09:04:27 -0700596 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
597 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
598 gm_phy_write(hw, port, 0x18, 0xa204);
599 gm_phy_write(hw, port, 0x17, 0x2002);
600 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800601
602 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700603 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700604 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
605 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
606 /* apply workaround for integrated resistors calibration */
607 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
608 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +0000609 } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
610 /* apply fixes in PHY AFE */
611 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
612
613 /* apply RDAC termination workaround */
614 gm_phy_write(hw, port, 24, 0x2800);
615 gm_phy_write(hw, port, 23, 0x2001);
616
617 /* set page register back to 0 */
618 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingere1a74b32008-06-17 09:04:24 -0700619 } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
620 hw->chip_id < CHIP_ID_YUKON_SUPR) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700621 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800622 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
623
Joe Perches8e95a202009-12-03 07:58:21 +0000624 if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
625 sky2->speed == SPEED_100) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800626 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -0800627 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800628 }
629
630 if (ledover)
631 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
632
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700633 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700634
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700635 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700636 if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700637 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
638 else
639 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
640}
641
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700642static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
643static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
644
645static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700646{
647 u32 reg1;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700648
stephen hemmingera40ccc62010-01-24 18:46:06 +0000649 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800650 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700651 reg1 &= ~phy_power[port];
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700652
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700653 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
Stephen Hemmingerff351642007-10-11 19:47:44 -0700654 reg1 |= coma_mode[port];
655
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -0800656 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000657 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger82637e82008-01-23 19:16:04 -0800658 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -0700659
660 if (hw->chip_id == CHIP_ID_YUKON_FE)
661 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
662 else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
663 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700664}
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700665
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700666static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
667{
668 u32 reg1;
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700669 u16 ctrl;
670
671 /* release GPHY Control reset */
672 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
673
674 /* release GMAC reset */
675 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
676
677 if (hw->flags & SKY2_HW_NEWER_PHY) {
678 /* select page 2 to access MAC control register */
679 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
680
681 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
682 /* allow GMII Power Down */
683 ctrl &= ~PHY_M_MAC_GMIF_PUP;
684 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
685
686 /* set page register back to 0 */
687 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
688 }
689
690 /* setup General Purpose Control Register */
691 gma_write16(hw, port, GM_GP_CTRL,
Stephen Hemminger0ea065e2009-08-14 15:36:41 -0700692 GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
693 GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
694 GM_GPCR_AU_SPD_DIS);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700695
696 if (hw->chip_id != CHIP_ID_YUKON_EC) {
697 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200698 /* select page 2 to access MAC control register */
699 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700700
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200701 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700702 /* enable Power Down */
703 ctrl |= PHY_M_PC_POW_D_ENA;
704 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Rafael J. Wysockie484d5f2008-08-10 19:30:28 +0200705
706 /* set page register back to 0 */
707 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700708 }
709
710 /* set IEEE compatible Power Down Mode (dev. #4.99) */
711 gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
712 }
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700713
stephen hemmingera40ccc62010-01-24 18:46:06 +0000714 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700715 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingerdb99b982008-05-14 17:04:16 -0700716 reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700717 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
stephen hemmingera40ccc62010-01-24 18:46:06 +0000718 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700719}
720
Stephen Hemminger1b537562005-12-20 15:08:07 -0800721/* Force a renegotiation */
722static void sky2_phy_reinit(struct sky2_port *sky2)
723{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800724 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800725 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800726 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800727}
728
Stephen Hemmingere3173832007-02-06 10:45:39 -0800729/* Put device in state to listen for Wake On Lan */
730static void sky2_wol_init(struct sky2_port *sky2)
731{
732 struct sky2_hw *hw = sky2->hw;
733 unsigned port = sky2->port;
734 enum flow_control save_mode;
735 u16 ctrl;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800736
737 /* Bring hardware out of reset */
738 sky2_write16(hw, B0_CTST, CS_RST_CLR);
739 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
740
741 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
742 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
743
744 /* Force to 10/100
745 * sky2_reset will re-enable on resume
746 */
747 save_mode = sky2->flow_mode;
748 ctrl = sky2->advertising;
749
750 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
751 sky2->flow_mode = FC_NONE;
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700752
753 spin_lock_bh(&sky2->phy_lock);
754 sky2_phy_power_up(hw, port);
755 sky2_phy_init(hw, port);
756 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800757
758 sky2->flow_mode = save_mode;
759 sky2->advertising = ctrl;
760
761 /* Set GMAC to no flow control and auto update for speed/duplex */
762 gma_write16(hw, port, GM_GP_CTRL,
763 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
764 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
765
766 /* Set WOL address */
767 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
768 sky2->netdev->dev_addr, ETH_ALEN);
769
770 /* Turn on appropriate WOL control bits */
771 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
772 ctrl = 0;
773 if (sky2->wol & WAKE_PHY)
774 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
775 else
776 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
777
778 if (sky2->wol & WAKE_MAGIC)
779 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
780 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700781 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingere3173832007-02-06 10:45:39 -0800782
783 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
784 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
785
stephen hemminger5f8ae5c2010-02-12 06:57:59 +0000786 /* Disable PiG firmware */
787 sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
788
Stephen Hemmingere3173832007-02-06 10:45:39 -0800789 /* block receiver */
790 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800791}
792
Stephen Hemminger69161612007-06-04 17:23:26 -0700793static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
794{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700795 struct net_device *dev = hw->dev[port];
796
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800797 if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
798 hw->chip_rev != CHIP_REV_YU_EX_A0) ||
Stephen Hemminger877c8572009-10-29 06:37:08 +0000799 hw->chip_id >= CHIP_ID_YUKON_FE_P) {
Stephen Hemmingered4d4162008-01-10 16:14:14 -0800800 /* Yukon-Extreme B0 and further Extreme devices */
stephen hemminger44dde562010-02-12 06:58:01 +0000801 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
802 } else if (dev->mtu > ETH_DATA_LEN) {
803 /* set Tx GMAC FIFO Almost Empty Threshold */
804 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
805 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700806
stephen hemminger44dde562010-02-12 06:58:01 +0000807 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
808 } else
809 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700810}
811
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700812static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
813{
814 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
815 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100816 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700817 int i;
818 const u8 *addr = hw->dev[port]->dev_addr;
819
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700820 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
821 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700822
823 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
824
Stephen Hemminger793b8832005-09-14 16:06:14 -0700825 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826 /* WA DEV_472 -- looks like crossed wires on port 2 */
827 /* clear GMAC 1 Control reset */
828 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
829 do {
830 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
831 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
832 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
833 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
834 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
835 }
836
Stephen Hemminger793b8832005-09-14 16:06:14 -0700837 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700838
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700839 /* Enable Transmit FIFO Underrun */
840 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
841
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800842 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936d2008-05-14 17:04:15 -0700843 sky2_phy_power_up(hw, port);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700844 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800845 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700846
847 /* MIB clear */
848 reg = gma_read16(hw, port, GM_PHY_ADDR);
849 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
850
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700851 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
852 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700853 gma_write16(hw, port, GM_PHY_ADDR, reg);
854
855 /* transmit control */
856 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
857
858 /* receive control reg: unicast + multicast + no FCS */
859 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700860 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700861
862 /* transmit flow control */
863 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
864
865 /* transmit parameter */
866 gma_write16(hw, port, GM_TX_PARAM,
867 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
868 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
869 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
870 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
871
872 /* serial mode register */
873 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700874 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700876 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877 reg |= GM_SMOD_JUMBO_ENA;
878
879 gma_write16(hw, port, GM_SERIAL_MODE, reg);
880
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700881 /* virtual address for data */
882 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
883
Stephen Hemminger793b8832005-09-14 16:06:14 -0700884 /* physical address: used for pause frames */
885 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
886
887 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700888 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
889 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
890 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
891
892 /* Configure Rx MAC FIFO */
893 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100894 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700895 if (hw->chip_id == CHIP_ID_YUKON_EX ||
896 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100897 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700898
Al Viro25cccec2007-07-20 16:07:33 +0100899 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700900
Stephen Hemminger798fdd02007-12-07 15:22:15 -0800901 if (hw->chip_id == CHIP_ID_YUKON_XL) {
902 /* Hardware errata - clear flush mask */
903 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
904 } else {
905 /* Flush Rx MAC FIFO on any flow control or error */
906 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
907 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700908
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800909 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700910 reg = RX_GMF_FL_THR_DEF + 1;
911 /* Another magic mystery workaround from sk98lin */
912 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
913 hw->chip_rev == CHIP_REV_YU_FE2_A0)
914 reg = 0x178;
915 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700916
917 /* Configure Tx MAC FIFO */
918 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
919 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800920
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700921 /* On chips without ram buffer, pause is controled by MAC level */
Stephen Hemminger39dbd952008-02-04 19:45:13 -0800922 if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000923 /* Pause threshold is scaled by 8 in bytes */
Joe Perches8e95a202009-12-03 07:58:21 +0000924 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
925 hw->chip_rev == CHIP_REV_YU_FE2_A0)
Stephen Hemmingerd6b54d22009-10-29 06:37:07 +0000926 reg = 1568 / 8;
927 else
928 reg = 1024 / 8;
929 sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
930 sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700931
Stephen Hemminger69161612007-06-04 17:23:26 -0700932 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800933 }
934
Stephen Hemmingere970d1f2007-11-27 11:02:07 -0800935 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
936 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
937 /* disable dynamic watermark */
938 reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
939 reg &= ~TX_DYN_WM_ENA;
940 sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
941 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700942}
943
Stephen Hemminger67712902006-12-04 15:53:45 -0800944/* Assign Ram Buffer allocation to queue */
945static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700946{
Stephen Hemminger67712902006-12-04 15:53:45 -0800947 u32 end;
948
949 /* convert from K bytes to qwords used for hw register */
950 start *= 1024/8;
951 space *= 1024/8;
952 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700953
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700954 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
955 sky2_write32(hw, RB_ADDR(q, RB_START), start);
956 sky2_write32(hw, RB_ADDR(q, RB_END), end);
957 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
958 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
959
960 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800961 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700962
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800963 /* On receive queue's set the thresholds
964 * give receiver priority when > 3/4 full
965 * send pause when down to 2K
966 */
967 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
968 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700969
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800970 tp = space - 2048/8;
971 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
972 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700973 } else {
974 /* Enable store & forward on Tx queue's because
975 * Tx FIFO is only 1K on Yukon
976 */
977 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
978 }
979
980 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700981 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700982}
983
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700984/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800985static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700986{
987 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
988 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
989 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800990 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700991}
992
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700993/* Setup prefetch unit registers. This is the interface between
994 * hardware and driver list elements
995 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800996static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +0000997 dma_addr_t addr, u32 last)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700998{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700999 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
1000 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001001 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
1002 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001003 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
1004 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001005
1006 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001007}
1008
Mike McCormack9b289c32009-08-14 05:15:12 +00001009static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001010{
Mike McCormack9b289c32009-08-14 05:15:12 +00001011 struct sky2_tx_le *le = sky2->tx_le + *slot;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001012
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001013 *slot = RING_NEXT(*slot, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001014 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001015 return le;
1016}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001017
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001018static void tx_init(struct sky2_port *sky2)
1019{
1020 struct sky2_tx_le *le;
1021
1022 sky2->tx_prod = sky2->tx_cons = 0;
1023 sky2->tx_tcpsum = 0;
1024 sky2->tx_last_mss = 0;
1025
Mike McCormack9b289c32009-08-14 05:15:12 +00001026 le = get_tx_le(sky2, &sky2->tx_prod);
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001027 le->addr = 0;
1028 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001029 sky2->tx_last_upper = 0;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001030}
1031
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001032/* Update chip's next pointer */
1033static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001034{
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001035 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -08001036 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001037 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
1038
1039 /* Synchronize I/O on since next processor may write to tail */
1040 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001041}
1042
Stephen Hemminger793b8832005-09-14 16:06:14 -07001043
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001044static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
1045{
1046 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001047 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001048 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001049 return le;
1050}
1051
Mike McCormack39ef1102010-02-12 06:58:02 +00001052static unsigned sky2_get_rx_threshold(struct sky2_port* sky2)
1053{
1054 unsigned size;
1055
1056 /* Space needed for frame data + headers rounded up */
1057 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1058
1059 /* Stopping point for hardware truncation */
1060 return (size - 8) / sizeof(u32);
1061}
1062
1063static unsigned sky2_get_rx_data_size(struct sky2_port* sky2)
1064{
1065 struct rx_ring_info *re;
1066 unsigned size;
1067
1068 /* Space needed for frame data + headers rounded up */
1069 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
1070
1071 sky2->rx_nfrags = size >> PAGE_SHIFT;
1072 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1073
1074 /* Compute residue after pages */
1075 size -= sky2->rx_nfrags << PAGE_SHIFT;
1076
1077 /* Optimize to handle small packets and headers */
1078 if (size < copybreak)
1079 size = copybreak;
1080 if (size < ETH_HLEN)
1081 size = ETH_HLEN;
1082
1083 return size;
1084}
1085
Stephen Hemminger14d02632006-09-26 11:57:43 -07001086/* Build description to hardware for one receive segment */
1087static void sky2_rx_add(struct sky2_port *sky2, u8 op,
1088 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001089{
1090 struct sky2_rx_le *le;
1091
Stephen Hemminger86c68872008-01-10 16:14:12 -08001092 if (sizeof(dma_addr_t) > sizeof(u32)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001093 le = sky2_next_rx(sky2);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001094 le->addr = cpu_to_le32(upper_32_bits(map));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001095 le->opcode = OP_ADDR64 | HW_OWNER;
1096 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001097
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001098 le = sky2_next_rx(sky2);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001099 le->addr = cpu_to_le32(lower_32_bits(map));
Stephen Hemminger734d1862005-12-09 11:35:00 -08001100 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001101 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001102}
1103
Stephen Hemminger14d02632006-09-26 11:57:43 -07001104/* Build description to hardware for one possibly fragmented skb */
1105static void sky2_rx_submit(struct sky2_port *sky2,
1106 const struct rx_ring_info *re)
1107{
1108 int i;
1109
1110 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
1111
1112 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
1113 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
1114}
1115
1116
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001117static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001118 unsigned size)
1119{
1120 struct sk_buff *skb = re->skb;
1121 int i;
1122
1123 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001124 if (pci_dma_mapping_error(pdev, re->data_addr))
1125 goto mapping_error;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001126
Stephen Hemminger14d02632006-09-26 11:57:43 -07001127 pci_unmap_len_set(re, data_size, size);
1128
stephen hemminger3fbd9182010-02-01 13:45:41 +00001129 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1130 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1131
1132 re->frag_addr[i] = pci_map_page(pdev, frag->page,
1133 frag->page_offset,
1134 frag->size,
Stephen Hemminger14d02632006-09-26 11:57:43 -07001135 PCI_DMA_FROMDEVICE);
stephen hemminger3fbd9182010-02-01 13:45:41 +00001136
1137 if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
1138 goto map_page_error;
1139 }
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001140 return 0;
stephen hemminger3fbd9182010-02-01 13:45:41 +00001141
1142map_page_error:
1143 while (--i >= 0) {
1144 pci_unmap_page(pdev, re->frag_addr[i],
1145 skb_shinfo(skb)->frags[i].size,
1146 PCI_DMA_FROMDEVICE);
1147 }
1148
1149 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1150 PCI_DMA_FROMDEVICE);
1151
1152mapping_error:
1153 if (net_ratelimit())
1154 dev_warn(&pdev->dev, "%s: rx mapping error\n",
1155 skb->dev->name);
1156 return -EIO;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001157}
1158
1159static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1160{
1161 struct sk_buff *skb = re->skb;
1162 int i;
1163
1164 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1165 PCI_DMA_FROMDEVICE);
1166
1167 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1168 pci_unmap_page(pdev, re->frag_addr[i],
1169 skb_shinfo(skb)->frags[i].size,
1170 PCI_DMA_FROMDEVICE);
1171}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001172
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001173/* Tell chip where to start receive checksum.
1174 * Actually has two checksums, but set both same to avoid possible byte
1175 * order problems.
1176 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001177static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001178{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001179 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001180
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001181 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1182 le->ctrl = 0;
1183 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001184
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001185 sky2_write32(sky2->hw,
1186 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07001187 (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
1188 ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001189}
1190
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001191/*
1192 * The RX Stop command will not work for Yukon-2 if the BMU does not
1193 * reach the end of packet and since we can't make sure that we have
1194 * incoming data, we must reset the BMU while it is not doing a DMA
1195 * transfer. Since it is possible that the RX path is still active,
1196 * the RX RAM buffer will be stopped first, so any possible incoming
1197 * data will not trigger a DMA. After the RAM buffer is stopped, the
1198 * BMU is polled until any DMA in progress is ended and only then it
1199 * will be reset.
1200 */
1201static void sky2_rx_stop(struct sky2_port *sky2)
1202{
1203 struct sky2_hw *hw = sky2->hw;
1204 unsigned rxq = rxqaddr[sky2->port];
1205 int i;
1206
1207 /* disable the RAM Buffer receive queue */
1208 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1209
1210 for (i = 0; i < 0xffff; i++)
1211 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1212 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1213 goto stopped;
1214
1215 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1216 sky2->netdev->name);
1217stopped:
1218 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1219
1220 /* reset the Rx prefetch unit */
1221 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger3d1454dd2009-07-16 13:20:57 +00001222 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001223}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001224
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001225/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001226static void sky2_rx_clean(struct sky2_port *sky2)
1227{
1228 unsigned i;
1229
1230 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001231 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001232 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001233
1234 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001235 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001236 kfree_skb(re->skb);
1237 re->skb = NULL;
1238 }
1239 }
1240}
1241
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001242/* Basic MII support */
1243static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1244{
1245 struct mii_ioctl_data *data = if_mii(ifr);
1246 struct sky2_port *sky2 = netdev_priv(dev);
1247 struct sky2_hw *hw = sky2->hw;
1248 int err = -EOPNOTSUPP;
1249
1250 if (!netif_running(dev))
1251 return -ENODEV; /* Phy still in reset */
1252
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001253 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001254 case SIOCGMIIPHY:
1255 data->phy_id = PHY_ADDR_MARV;
1256
1257 /* fallthru */
1258 case SIOCGMIIREG: {
1259 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001260
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001261 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001262 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001263 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001264
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001265 data->val_out = val;
1266 break;
1267 }
1268
1269 case SIOCSMIIREG:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001270 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001271 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1272 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001273 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001274 break;
1275 }
1276 return err;
1277}
1278
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001279#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001280static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001281{
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001282 if (onoff) {
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001283 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1284 RX_VLAN_STRIP_ON);
1285 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1286 TX_VLAN_TAG_ON);
1287 } else {
1288 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1289 RX_VLAN_STRIP_OFF);
1290 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1291 TX_VLAN_TAG_OFF);
1292 }
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001293}
1294
1295static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1296{
1297 struct sky2_port *sky2 = netdev_priv(dev);
1298 struct sky2_hw *hw = sky2->hw;
1299 u16 port = sky2->port;
1300
1301 netif_tx_lock_bh(dev);
1302 napi_disable(&hw->napi);
1303
1304 sky2->vlgrp = grp;
1305 sky2_set_vlan_mode(hw, port, grp != NULL);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001306
David S. Millerd1d08d12008-01-07 20:53:33 -08001307 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001308 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001309 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001310}
1311#endif
1312
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001313/* Amount of required worst case padding in rx buffer */
1314static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
1315{
1316 return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
1317}
1318
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001319/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001320 * Allocate an skb for receiving. If the MTU is large enough
1321 * make the skb non-linear with a fragment list of pages.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001322 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001323static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001324{
1325 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001326 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001327
Stephen Hemminger724b6942009-08-18 15:17:10 +00001328 skb = netdev_alloc_skb(sky2->netdev,
1329 sky2->rx_data_size + sky2_rx_pad(sky2->hw));
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001330 if (!skb)
1331 goto nomem;
1332
Stephen Hemminger39dbd952008-02-04 19:45:13 -08001333 if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001334 unsigned char *start;
1335 /*
1336 * Workaround for a bug in FIFO that cause hang
1337 * if the FIFO if the receive buffer is not 64 byte aligned.
1338 * The buffer returned from netdev_alloc_skb is
1339 * aligned except if slab debugging is enabled.
1340 */
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001341 start = PTR_ALIGN(skb->data, 8);
1342 skb_reserve(skb, start - skb->data);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001343 } else
Stephen Hemmingerf03b8652007-11-28 14:27:03 -08001344 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001345
1346 for (i = 0; i < sky2->rx_nfrags; i++) {
1347 struct page *page = alloc_page(GFP_ATOMIC);
1348
1349 if (!page)
1350 goto free_partial;
1351 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001352 }
1353
1354 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001355free_partial:
1356 kfree_skb(skb);
1357nomem:
1358 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001359}
1360
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001361static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1362{
1363 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1364}
1365
Mike McCormack200ac492010-02-12 06:58:03 +00001366static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
1367{
1368 struct sky2_hw *hw = sky2->hw;
1369 unsigned i;
1370
1371 sky2->rx_data_size = sky2_get_rx_data_size(sky2);
1372
1373 /* Fill Rx ring */
1374 for (i = 0; i < sky2->rx_pending; i++) {
1375 struct rx_ring_info *re = sky2->rx_ring + i;
1376
1377 re->skb = sky2_rx_alloc(sky2);
1378 if (!re->skb)
1379 return -ENOMEM;
1380
1381 if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
1382 dev_kfree_skb(re->skb);
1383 re->skb = NULL;
1384 return -ENOMEM;
1385 }
1386 }
1387 return 0;
1388}
1389
Stephen Hemminger82788c72006-01-17 13:43:10 -08001390/*
Mike McCormack200ac492010-02-12 06:58:03 +00001391 * Setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001392 * Normal case this ends up creating one list element for skb
1393 * in the receive ring. Worst case if using large MTU and each
1394 * allocation falls on a different 64 bit region, that results
1395 * in 6 list elements per ring entry.
1396 * One element is used for checksum enable/disable, and one
1397 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001398 */
Mike McCormack200ac492010-02-12 06:58:03 +00001399static void sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001400{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001401 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001402 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001403 unsigned rxq = rxqaddr[sky2->port];
Mike McCormack39ef1102010-02-12 06:58:02 +00001404 unsigned i, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001405
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001406 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001407 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001408
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001409 /* On PCI express lowering the watermark gives better performance */
1410 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1411 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1412
1413 /* These chips have no ram buffer?
1414 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001415 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Joe Perches8e95a202009-12-03 07:58:21 +00001416 (hw->chip_rev == CHIP_REV_YU_EC_U_A1 ||
1417 hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001418 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001419
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001420 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1421
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001422 if (!(hw->flags & SKY2_HW_NEW_LE))
1423 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001424
Mike McCormack200ac492010-02-12 06:58:03 +00001425 /* submit Rx ring */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001426 for (i = 0; i < sky2->rx_pending; i++) {
1427 re = sky2->rx_ring + i;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001428 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001429 }
1430
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001431 /*
1432 * The receiver hangs if it receives frames larger than the
1433 * packet buffer. As a workaround, truncate oversize frames, but
1434 * the register is limited to 9 bits, so if you do frames > 2052
1435 * you better get the MTU right!
1436 */
Mike McCormack39ef1102010-02-12 06:58:02 +00001437 thresh = sky2_get_rx_threshold(sky2);
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001438 if (thresh > 0x1ff)
1439 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1440 else {
1441 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1442 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1443 }
1444
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001445 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001446 sky2_rx_update(sky2, rxq);
Stephen Hemminger877c8572009-10-29 06:37:08 +00001447
1448 if (hw->chip_id == CHIP_ID_YUKON_EX ||
1449 hw->chip_id == CHIP_ID_YUKON_SUPR) {
1450 /*
1451 * Disable flushing of non ASF packets;
1452 * must be done after initializing the BMUs;
1453 * drivers without ASF support should do this too, otherwise
1454 * it may happen that they cannot run on ASF devices;
1455 * remember that the MAC FIFO isn't reset during initialization.
1456 */
1457 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
1458 }
1459
1460 if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
1461 /* Enable RX Home Address & Routing Header checksum fix */
1462 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
1463 RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
1464
1465 /* Enable TX Home Address & Routing Header checksum fix */
1466 sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
1467 TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
1468 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001469}
1470
Mike McCormack90bbebb2009-09-01 03:21:35 +00001471static int sky2_alloc_buffers(struct sky2_port *sky2)
1472{
1473 struct sky2_hw *hw = sky2->hw;
1474
1475 /* must be power of 2 */
1476 sky2->tx_le = pci_alloc_consistent(hw->pdev,
1477 sky2->tx_ring_size *
1478 sizeof(struct sky2_tx_le),
1479 &sky2->tx_le_map);
1480 if (!sky2->tx_le)
1481 goto nomem;
1482
1483 sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
1484 GFP_KERNEL);
1485 if (!sky2->tx_ring)
1486 goto nomem;
1487
1488 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1489 &sky2->rx_le_map);
1490 if (!sky2->rx_le)
1491 goto nomem;
1492 memset(sky2->rx_le, 0, RX_LE_BYTES);
1493
1494 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
1495 GFP_KERNEL);
1496 if (!sky2->rx_ring)
1497 goto nomem;
1498
Mike McCormack200ac492010-02-12 06:58:03 +00001499 return sky2_alloc_rx_skbs(sky2);
Mike McCormack90bbebb2009-09-01 03:21:35 +00001500nomem:
1501 return -ENOMEM;
1502}
1503
1504static void sky2_free_buffers(struct sky2_port *sky2)
1505{
1506 struct sky2_hw *hw = sky2->hw;
1507
Mike McCormack200ac492010-02-12 06:58:03 +00001508 sky2_rx_clean(sky2);
1509
Mike McCormack90bbebb2009-09-01 03:21:35 +00001510 if (sky2->rx_le) {
1511 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1512 sky2->rx_le, sky2->rx_le_map);
1513 sky2->rx_le = NULL;
1514 }
1515 if (sky2->tx_le) {
1516 pci_free_consistent(hw->pdev,
1517 sky2->tx_ring_size * sizeof(struct sky2_tx_le),
1518 sky2->tx_le, sky2->tx_le_map);
1519 sky2->tx_le = NULL;
1520 }
1521 kfree(sky2->tx_ring);
1522 kfree(sky2->rx_ring);
1523
1524 sky2->tx_ring = NULL;
1525 sky2->rx_ring = NULL;
1526}
1527
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001528/* Bring up network interface. */
1529static int sky2_up(struct net_device *dev)
1530{
1531 struct sky2_port *sky2 = netdev_priv(dev);
1532 struct sky2_hw *hw = sky2->hw;
1533 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001534 u32 imask, ramsize;
Mike McCormack90bbebb2009-09-01 03:21:35 +00001535 int cap, err;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001536 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001537
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001538 /*
1539 * On dual port PCI-X card, there is an problem where status
1540 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001541 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001542 if (otherdev && netif_running(otherdev) &&
1543 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001544 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001545
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001546 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001547 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08001548 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1549
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001550 }
1551
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001552 netif_carrier_off(dev);
1553
Mike McCormack90bbebb2009-09-01 03:21:35 +00001554 err = sky2_alloc_buffers(sky2);
1555 if (err)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001556 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001557
1558 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001559
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001560 sky2_mac_init(hw, port);
1561
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001562 /* Register is number of 4K blocks on internal RAM buffer. */
1563 ramsize = sky2_read8(hw, B2_E_0) * 4;
1564 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001565 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001566
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001567 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001568 if (ramsize < 16)
1569 rxspace = ramsize / 2;
1570 else
1571 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001572
Stephen Hemminger67712902006-12-04 15:53:45 -08001573 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1574 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1575
1576 /* Make sure SyncQ is disabled */
1577 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1578 RB_RST_SET);
1579 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001580
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001581 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001582
Stephen Hemminger69161612007-06-04 17:23:26 -07001583 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1584 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1585 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1586
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001587 /* Set almost empty threshold */
Joe Perches8e95a202009-12-03 07:58:21 +00001588 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
1589 hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001590 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001591
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001592 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001593 sky2->tx_ring_size - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001594
Stephen Hemmingerd494eac2008-05-14 17:04:13 -07001595#ifdef SKY2_VLAN_TAG_USED
1596 sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
1597#endif
1598
Mike McCormack200ac492010-02-12 06:58:03 +00001599 sky2_rx_start(sky2);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001600
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001601 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001602 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001603 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001604 sky2_write32(hw, B0_IMSK, imask);
Stephen Hemminger1fd82f32009-06-17 07:30:34 +00001605 sky2_read32(hw, B0_IMSK);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001606
Alexey Dobriyana11da892009-01-30 13:45:31 -08001607 if (netif_msg_ifup(sky2))
1608 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07001609
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001610 return 0;
1611
1612err_out:
Mike McCormack90bbebb2009-09-01 03:21:35 +00001613 sky2_free_buffers(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001614 return err;
1615}
1616
Stephen Hemminger793b8832005-09-14 16:06:14 -07001617/* Modular subtraction in ring */
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001618static inline int tx_inuse(const struct sky2_port *sky2)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001619{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001620 return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001621}
1622
1623/* Number of list elements available for next tx */
1624static inline int tx_avail(const struct sky2_port *sky2)
1625{
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001626 return sky2->tx_pending - tx_inuse(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001627}
1628
1629/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001630static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001631{
1632 unsigned count;
1633
Stephen Hemminger07e31632009-09-14 06:12:55 +00001634 count = (skb_shinfo(skb)->nr_frags + 1)
1635 * (sizeof(dma_addr_t) / sizeof(u32));
Stephen Hemminger793b8832005-09-14 16:06:14 -07001636
Herbert Xu89114af2006-07-08 13:34:32 -07001637 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001638 ++count;
Stephen Hemminger07e31632009-09-14 06:12:55 +00001639 else if (sizeof(dma_addr_t) == sizeof(u32))
1640 ++count; /* possible vlan */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001641
Patrick McHardy84fa7932006-08-29 16:44:56 -07001642 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001643 ++count;
1644
1645 return count;
1646}
1647
stephen hemmingerf6815072010-02-01 13:41:47 +00001648static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001649{
1650 if (re->flags & TX_MAP_SINGLE)
1651 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
1652 pci_unmap_len(re, maplen),
1653 PCI_DMA_TODEVICE);
1654 else if (re->flags & TX_MAP_PAGE)
1655 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1656 pci_unmap_len(re, maplen),
1657 PCI_DMA_TODEVICE);
stephen hemmingerf6815072010-02-01 13:41:47 +00001658 re->flags = 0;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001659}
1660
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001661/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001662 * Put one packet in ring for transmit.
1663 * A single packet can generate multiple list elements, and
1664 * the number of ring elements will probably be less than the number
1665 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001666 */
Stephen Hemminger613573252009-08-31 19:50:58 +00001667static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
1668 struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001669{
1670 struct sky2_port *sky2 = netdev_priv(dev);
1671 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001672 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001673 struct tx_ring_info *re;
Mike McCormack9b289c32009-08-14 05:15:12 +00001674 unsigned i, len;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001675 dma_addr_t mapping;
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001676 u32 upper;
1677 u16 slot;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001678 u16 mss;
1679 u8 ctrl;
1680
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001681 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1682 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001683
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684 len = skb_headlen(skb);
1685 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001686
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001687 if (pci_dma_mapping_error(hw->pdev, mapping))
1688 goto mapping_error;
1689
Mike McCormack9b289c32009-08-14 05:15:12 +00001690 slot = sky2->tx_prod;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001691 if (unlikely(netif_msg_tx_queued(sky2)))
1692 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
Mike McCormack9b289c32009-08-14 05:15:12 +00001693 dev->name, slot, skb->len);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001694
Stephen Hemminger86c68872008-01-10 16:14:12 -08001695 /* Send high bits if needed */
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001696 upper = upper_32_bits(mapping);
1697 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001698 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001699 le->addr = cpu_to_le32(upper);
1700 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001701 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001702 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001703
1704 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001705 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001706 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001707
1708 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001709 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001710
Stephen Hemminger69161612007-06-04 17:23:26 -07001711 if (mss != sky2->tx_last_mss) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001712 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001713 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001714
1715 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001716 le->opcode = OP_MSS | HW_OWNER;
1717 else
1718 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001719 sky2->tx_last_mss = mss;
1720 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001721 }
1722
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001723 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001724#ifdef SKY2_VLAN_TAG_USED
1725 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1726 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1727 if (!le) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001728 le = get_tx_le(sky2, &slot);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001729 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001730 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001731 } else
1732 le->opcode |= OP_VLAN;
1733 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1734 ctrl |= INS_VLAN;
1735 }
1736#endif
1737
1738 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001739 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001740 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001741 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001742 ctrl |= CALSUM; /* auto checksum */
1743 else {
1744 const unsigned offset = skb_transport_offset(skb);
1745 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001746
Stephen Hemminger69161612007-06-04 17:23:26 -07001747 tcpsum = offset << 16; /* sum start */
1748 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749
Stephen Hemminger69161612007-06-04 17:23:26 -07001750 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1751 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1752 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001753
Stephen Hemminger69161612007-06-04 17:23:26 -07001754 if (tcpsum != sky2->tx_tcpsum) {
1755 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001756
Mike McCormack9b289c32009-08-14 05:15:12 +00001757 le = get_tx_le(sky2, &slot);
Stephen Hemminger69161612007-06-04 17:23:26 -07001758 le->addr = cpu_to_le32(tcpsum);
1759 le->length = 0; /* initial checksum value */
1760 le->ctrl = 1; /* one packet */
1761 le->opcode = OP_TCPLISW | HW_OWNER;
1762 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001763 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001764 }
1765
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001766 re = sky2->tx_ring + slot;
1767 re->flags = TX_MAP_SINGLE;
1768 pci_unmap_addr_set(re, mapaddr, mapping);
1769 pci_unmap_len_set(re, maplen, len);
1770
Mike McCormack9b289c32009-08-14 05:15:12 +00001771 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001772 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001773 le->length = cpu_to_le16(len);
1774 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001775 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001776
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001777
1778 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001779 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001780
1781 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1782 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger86c68872008-01-10 16:14:12 -08001783
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001784 if (pci_dma_mapping_error(hw->pdev, mapping))
1785 goto mapping_unwind;
1786
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001787 upper = upper_32_bits(mapping);
1788 if (upper != sky2->tx_last_upper) {
Mike McCormack9b289c32009-08-14 05:15:12 +00001789 le = get_tx_le(sky2, &slot);
Stephen Hemminger5dce95e2009-08-18 15:17:06 +00001790 le->addr = cpu_to_le32(upper);
1791 sky2->tx_last_upper = upper;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001792 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001793 }
1794
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001795 re = sky2->tx_ring + slot;
1796 re->flags = TX_MAP_PAGE;
1797 pci_unmap_addr_set(re, mapaddr, mapping);
1798 pci_unmap_len_set(re, maplen, frag->size);
1799
Mike McCormack9b289c32009-08-14 05:15:12 +00001800 le = get_tx_le(sky2, &slot);
Stephen Hemmingerd6e74b62009-08-18 15:17:05 +00001801 le->addr = cpu_to_le32(lower_32_bits(mapping));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001802 le->length = cpu_to_le16(frag->size);
1803 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001804 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001805 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001806
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001807 re->skb = skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001808 le->ctrl |= EOP;
1809
Mike McCormack9b289c32009-08-14 05:15:12 +00001810 sky2->tx_prod = slot;
1811
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001812 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1813 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001814
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001815 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001816
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001817 return NETDEV_TX_OK;
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001818
1819mapping_unwind:
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001820 for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001821 re = sky2->tx_ring + i;
1822
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001823 sky2_tx_unmap(hw->pdev, re);
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001824 }
1825
Stephen Hemminger454e6cb62009-02-03 11:27:28 +00001826mapping_error:
1827 if (net_ratelimit())
1828 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
1829 dev_kfree_skb(skb);
1830 return NETDEV_TX_OK;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001831}
1832
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001833/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001834 * Free ring elements from starting at tx_cons until "done"
1835 *
Stephen Hemminger481cea42009-08-14 15:33:19 -07001836 * NB:
1837 * 1. The hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001838 * buffers so make sure not to free skb to early.
Stephen Hemminger481cea42009-08-14 15:33:19 -07001839 * 2. This may run in parallel start_xmit because the it only
1840 * looks at the tail of the queue of FIFO (tx_cons), not
1841 * the head (tx_prod)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001842 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001843static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001844{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001845 struct net_device *dev = sky2->netdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001846 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001847
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001848 BUG_ON(done >= sky2->tx_ring_size);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001849
Stephen Hemminger291ea612006-09-26 11:57:41 -07001850 for (idx = sky2->tx_cons; idx != done;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001851 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001852 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001853 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001855 sky2_tx_unmap(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001856
Stephen Hemminger6b84dac2009-08-18 15:17:09 +00001857 if (skb) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001858 if (unlikely(netif_msg_tx_done(sky2)))
1859 printk(KERN_DEBUG "%s: tx done %u\n",
1860 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001861
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001862 dev->stats.tx_packets++;
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001863 dev->stats.tx_bytes += skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001864
stephen hemmingerf6815072010-02-01 13:41:47 +00001865 re->skb = NULL;
Stephen Hemminger724b6942009-08-18 15:17:10 +00001866 dev_kfree_skb_any(skb);
Stephen Hemmingerbd1c6862009-06-17 07:30:38 +00001867
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00001868 sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001869 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001870 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001871
Stephen Hemminger291ea612006-09-26 11:57:41 -07001872 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001873 smp_mb();
1874
Jarek Poplawski9db2f1b2010-01-04 08:48:41 +00001875 /* Wake unless it's detached, and called e.g. from sky2_down() */
1876 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4 && netif_device_present(dev))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001877 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001878}
1879
Mike McCormack264bb4f2009-08-14 05:15:14 +00001880static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
Mike McCormacka5109962009-08-14 05:15:13 +00001881{
Mike McCormacka5109962009-08-14 05:15:13 +00001882 /* Disable Force Sync bit and Enable Alloc bit */
1883 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1884 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1885
1886 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1887 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1888 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1889
1890 /* Reset the PCI FIFO of the async Tx queue */
1891 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1892 BMU_RST_SET | BMU_FIFO_RST);
1893
1894 /* Reset the Tx prefetch units */
1895 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1896 PREF_UNIT_RST_SET);
1897
1898 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1899 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1900}
1901
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001902/* Network shutdown */
1903static int sky2_down(struct net_device *dev)
1904{
1905 struct sky2_port *sky2 = netdev_priv(dev);
1906 struct sky2_hw *hw = sky2->hw;
1907 unsigned port = sky2->port;
1908 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001909 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001910
Stephen Hemminger1b537562005-12-20 15:08:07 -08001911 /* Never really got started! */
1912 if (!sky2->tx_le)
1913 return 0;
1914
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001915 if (netif_msg_ifdown(sky2))
1916 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1917
Stephen Hemmingerd104aca2009-06-17 07:30:32 +00001918 /* Force flow control off */
1919 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001920
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001921 /* Stop transmitter */
1922 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1923 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1924
1925 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001926 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001927
1928 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001929 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001930 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1931
1932 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1933
1934 /* Workaround shared GMAC reset */
Joe Perches8e95a202009-12-03 07:58:21 +00001935 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
1936 port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001937 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1938
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001939 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001940
Stephen Hemminger6c835042009-06-17 07:30:35 +00001941 /* Force any delayed status interrrupt and NAPI */
1942 sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
1943 sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
1944 sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
1945 sky2_read8(hw, STAT_ISR_TIMER_CTRL);
1946
Mike McCormacka947a392009-07-21 20:57:56 -07001947 sky2_rx_stop(sky2);
1948
1949 /* Disable port IRQ */
1950 imask = sky2_read32(hw, B0_IMSK);
1951 imask &= ~portirq_msk[port];
1952 sky2_write32(hw, B0_IMSK, imask);
1953 sky2_read32(hw, B0_IMSK);
1954
Stephen Hemminger6c835042009-06-17 07:30:35 +00001955 synchronize_irq(hw->pdev->irq);
1956 napi_synchronize(&hw->napi);
1957
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001958 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingerb96936d2008-05-14 17:04:15 -07001959 sky2_phy_power_down(hw, port);
Stephen Hemminger0da6d7b2009-08-14 05:15:15 +00001960 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001961
Mike McCormack264bb4f2009-08-14 05:15:14 +00001962 sky2_tx_reset(hw, port);
1963
Stephen Hemminger481cea42009-08-14 15:33:19 -07001964 /* Free any pending frames stuck in HW queue */
1965 sky2_tx_complete(sky2, sky2->tx_prod);
1966
Mike McCormack90bbebb2009-09-01 03:21:35 +00001967 sky2_free_buffers(sky2);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001968
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001969 return 0;
1970}
1971
1972static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1973{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001974 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001975 return SPEED_1000;
1976
Stephen Hemminger05745c42007-09-19 15:36:45 -07001977 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1978 if (aux & PHY_M_PS_SPEED_100)
1979 return SPEED_100;
1980 else
1981 return SPEED_10;
1982 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001983
1984 switch (aux & PHY_M_PS_SPEED_MSK) {
1985 case PHY_M_PS_SPEED_1000:
1986 return SPEED_1000;
1987 case PHY_M_PS_SPEED_100:
1988 return SPEED_100;
1989 default:
1990 return SPEED_10;
1991 }
1992}
1993
1994static void sky2_link_up(struct sky2_port *sky2)
1995{
1996 struct sky2_hw *hw = sky2->hw;
1997 unsigned port = sky2->port;
1998 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001999 static const char *fc_name[] = {
2000 [FC_NONE] = "none",
2001 [FC_TX] = "tx",
2002 [FC_RX] = "rx",
2003 [FC_BOTH] = "both",
2004 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002005
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002006 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002007 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002008 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
2009 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002010
2011 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
2012
2013 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002014
Stephen Hemminger75e80682007-09-19 15:36:46 -07002015 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002016
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002017 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002018 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002019 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
2020
2021 if (netif_msg_link(sky2))
2022 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002023 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002024 sky2->netdev->name, sky2->speed,
2025 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002026 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002027}
2028
2029static void sky2_link_down(struct sky2_port *sky2)
2030{
2031 struct sky2_hw *hw = sky2->hw;
2032 unsigned port = sky2->port;
2033 u16 reg;
2034
2035 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
2036
2037 reg = gma_read16(hw, port, GM_GP_CTRL);
2038 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2039 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002040
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002041 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002042
Brandon Philips809aaaa2009-10-29 17:01:49 -07002043 /* Turn off link LED */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002044 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
2045
2046 if (netif_msg_link(sky2))
2047 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002048
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002049 sky2_phy_init(hw, port);
2050}
2051
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002052static enum flow_control sky2_flow(int rx, int tx)
2053{
2054 if (rx)
2055 return tx ? FC_BOTH : FC_RX;
2056 else
2057 return tx ? FC_TX : FC_NONE;
2058}
2059
Stephen Hemminger793b8832005-09-14 16:06:14 -07002060static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
2061{
2062 struct sky2_hw *hw = sky2->hw;
2063 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002064 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002065
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002066 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002067 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002068 if (lpa & PHY_M_AN_RF) {
2069 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
2070 return -1;
2071 }
2072
Stephen Hemminger793b8832005-09-14 16:06:14 -07002073 if (!(aux & PHY_M_PS_SPDUP_RES)) {
2074 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
2075 sky2->netdev->name);
2076 return -1;
2077 }
2078
Stephen Hemminger793b8832005-09-14 16:06:14 -07002079 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07002080 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002081
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002082 /* Since the pause result bits seem to in different positions on
2083 * different chips. look at registers.
2084 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002085 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002086 /* Shift for bits in fiber PHY */
2087 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
2088 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002089
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002090 if (advert & ADVERTISE_1000XPAUSE)
2091 advert |= ADVERTISE_PAUSE_CAP;
2092 if (advert & ADVERTISE_1000XPSE_ASYM)
2093 advert |= ADVERTISE_PAUSE_ASYM;
2094 if (lpa & LPA_1000XPAUSE)
2095 lpa |= LPA_PAUSE_CAP;
2096 if (lpa & LPA_1000XPAUSE_ASYM)
2097 lpa |= LPA_PAUSE_ASYM;
2098 }
2099
2100 sky2->flow_status = FC_NONE;
2101 if (advert & ADVERTISE_PAUSE_CAP) {
2102 if (lpa & LPA_PAUSE_CAP)
2103 sky2->flow_status = FC_BOTH;
2104 else if (advert & ADVERTISE_PAUSE_ASYM)
2105 sky2->flow_status = FC_RX;
2106 } else if (advert & ADVERTISE_PAUSE_ASYM) {
2107 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
2108 sky2->flow_status = FC_TX;
2109 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002110
Joe Perches8e95a202009-12-03 07:58:21 +00002111 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
2112 !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002113 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07002114
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08002115 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07002116 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
2117 else
2118 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
2119
2120 return 0;
2121}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002122
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002123/* Interrupt from PHY */
2124static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002125{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002126 struct net_device *dev = hw->dev[port];
2127 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002128 u16 istatus, phystat;
2129
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07002130 if (!netif_running(dev))
2131 return;
2132
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002133 spin_lock(&sky2->phy_lock);
2134 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2135 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
2136
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002137 if (netif_msg_intr(sky2))
2138 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
2139 sky2->netdev->name, istatus, phystat);
2140
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002141 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002142 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002143 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002144 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002145 }
2146
Stephen Hemminger793b8832005-09-14 16:06:14 -07002147 if (istatus & PHY_M_IS_LSP_CHANGE)
2148 sky2->speed = sky2_phy_speed(hw, phystat);
2149
2150 if (istatus & PHY_M_IS_DUP_CHANGE)
2151 sky2->duplex =
2152 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2153
2154 if (istatus & PHY_M_IS_LST_CHANGE) {
2155 if (phystat & PHY_M_PS_LINK_UP)
2156 sky2_link_up(sky2);
2157 else
2158 sky2_link_down(sky2);
2159 }
2160out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002161 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002162}
2163
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002164/* Special quick link interrupt (Yukon-2 Optima only) */
2165static void sky2_qlink_intr(struct sky2_hw *hw)
2166{
2167 struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
2168 u32 imask;
2169 u16 phy;
2170
2171 /* disable irq */
2172 imask = sky2_read32(hw, B0_IMSK);
2173 imask &= ~Y2_IS_PHY_QLNK;
2174 sky2_write32(hw, B0_IMSK, imask);
2175
2176 /* reset PHY Link Detect */
2177 phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002178 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002179 sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002180 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002181
2182 sky2_link_up(sky2);
2183}
2184
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002185/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08002186 * and tx queue is full (stopped).
2187 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002188static void sky2_tx_timeout(struct net_device *dev)
2189{
2190 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002191 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002192
2193 if (netif_msg_timer(sky2))
2194 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
2195
Stephen Hemminger8f246642006-03-20 15:48:21 -08002196 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08002197 dev->name, sky2->tx_cons, sky2->tx_prod,
2198 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
2199 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08002200
Stephen Hemminger81906792007-02-15 16:40:33 -08002201 /* can't restart safely under softirq */
2202 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002203}
2204
2205static int sky2_change_mtu(struct net_device *dev, int new_mtu)
2206{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002207 struct sky2_port *sky2 = netdev_priv(dev);
2208 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002209 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002210 int err;
2211 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002212 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002213
stephen hemminger44dde562010-02-12 06:58:01 +00002214 /* MTU size outside the spec */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002215 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2216 return -EINVAL;
2217
stephen hemminger44dde562010-02-12 06:58:01 +00002218 /* MTU > 1500 on yukon FE and FE+ not allowed */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002219 if (new_mtu > ETH_DATA_LEN &&
2220 (hw->chip_id == CHIP_ID_YUKON_FE ||
2221 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002222 return -EINVAL;
2223
stephen hemminger44dde562010-02-12 06:58:01 +00002224 /* TSO, etc on Yukon Ultra and MTU > 1500 not supported */
2225 if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
2226 dev->features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
2227
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002228 if (!netif_running(dev)) {
2229 dev->mtu = new_mtu;
2230 return 0;
2231 }
2232
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002233 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002234 sky2_write32(hw, B0_IMSK, 0);
2235
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002236 dev->trans_start = jiffies; /* prevent tx timeout */
2237 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002238 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002239
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002240 synchronize_irq(hw->pdev->irq);
2241
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002242 if (!(hw->flags & SKY2_HW_RAM_BUFFER))
Stephen Hemminger69161612007-06-04 17:23:26 -07002243 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002244
2245 ctl = gma_read16(hw, port, GM_GP_CTRL);
2246 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002247 sky2_rx_stop(sky2);
2248 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002249
2250 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002251
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002252 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2253 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002254
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002255 if (dev->mtu > ETH_DATA_LEN)
2256 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002257
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002258 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002259
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002260 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002261
Mike McCormack200ac492010-02-12 06:58:03 +00002262 err = sky2_alloc_rx_skbs(sky2);
2263 if (!err)
2264 sky2_rx_start(sky2);
2265 else
2266 sky2_rx_clean(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002267 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002268
David S. Millerd1d08d12008-01-07 20:53:33 -08002269 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002270 napi_enable(&hw->napi);
2271
Stephen Hemminger1b537562005-12-20 15:08:07 -08002272 if (err)
2273 dev_close(dev);
2274 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002275 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002276
Stephen Hemminger1b537562005-12-20 15:08:07 -08002277 netif_wake_queue(dev);
2278 }
2279
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002280 return err;
2281}
2282
Stephen Hemminger14d02632006-09-26 11:57:43 -07002283/* For small just reuse existing skb for next receive */
2284static struct sk_buff *receive_copy(struct sky2_port *sky2,
2285 const struct rx_ring_info *re,
2286 unsigned length)
2287{
2288 struct sk_buff *skb;
2289
Eric Dumazet89d71a62009-10-13 05:34:20 +00002290 skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002291 if (likely(skb)) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07002292 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2293 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002294 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002295 skb->ip_summed = re->skb->ip_summed;
2296 skb->csum = re->skb->csum;
2297 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2298 length, PCI_DMA_FROMDEVICE);
2299 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002300 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002301 }
2302 return skb;
2303}
2304
2305/* Adjust length of skb with fragments to match received data */
2306static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2307 unsigned int length)
2308{
2309 int i, num_frags;
2310 unsigned int size;
2311
2312 /* put header into skb */
2313 size = min(length, hdr_space);
2314 skb->tail += size;
2315 skb->len += size;
2316 length -= size;
2317
2318 num_frags = skb_shinfo(skb)->nr_frags;
2319 for (i = 0; i < num_frags; i++) {
2320 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2321
2322 if (length == 0) {
2323 /* don't need this page */
2324 __free_page(frag->page);
2325 --skb_shinfo(skb)->nr_frags;
2326 } else {
2327 size = min(length, (unsigned) PAGE_SIZE);
2328
2329 frag->size = size;
2330 skb->data_len += size;
2331 skb->truesize += size;
2332 skb->len += size;
2333 length -= size;
2334 }
2335 }
2336}
2337
2338/* Normal packet - take skb from ring element and put in a new one */
2339static struct sk_buff *receive_new(struct sky2_port *sky2,
2340 struct rx_ring_info *re,
2341 unsigned int length)
2342{
stephen hemminger3fbd9182010-02-01 13:45:41 +00002343 struct sk_buff *skb;
2344 struct rx_ring_info nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002345 unsigned hdr_space = sky2->rx_data_size;
2346
stephen hemminger3fbd9182010-02-01 13:45:41 +00002347 nre.skb = sky2_rx_alloc(sky2);
2348 if (unlikely(!nre.skb))
2349 goto nobuf;
2350
2351 if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
2352 goto nomap;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002353
2354 skb = re->skb;
2355 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002356 prefetch(skb->data);
stephen hemminger3fbd9182010-02-01 13:45:41 +00002357 *re = nre;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002358
2359 if (skb_shinfo(skb)->nr_frags)
2360 skb_put_frags(skb, hdr_space, length);
2361 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002362 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002363 return skb;
stephen hemminger3fbd9182010-02-01 13:45:41 +00002364
2365nomap:
2366 dev_kfree_skb(nre.skb);
2367nobuf:
2368 return NULL;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002369}
2370
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002371/*
2372 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002373 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002374 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002375static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002376 u16 length, u32 status)
2377{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002378 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002379 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002380 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002381 u16 count = (status & GMR_FS_LEN) >> 16;
2382
2383#ifdef SKY2_VLAN_TAG_USED
2384 /* Account for vlan tag */
2385 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2386 count -= VLAN_HLEN;
2387#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002388
2389 if (unlikely(netif_msg_rx_status(sky2)))
2390 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002391 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002392
Stephen Hemminger793b8832005-09-14 16:06:14 -07002393 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002394 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002395
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002396 /* This chip has hardware problems that generates bogus status.
2397 * So do only marginal checking and expect higher level protocols
2398 * to handle crap frames.
2399 */
2400 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2401 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2402 length != count)
2403 goto okay;
2404
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002405 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002406 goto error;
2407
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002408 if (!(status & GMR_FS_RX_OK))
2409 goto resubmit;
2410
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002411 /* if length reported by DMA does not match PHY, packet was truncated */
2412 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002413 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002414
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002415okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002416 if (length < copybreak)
2417 skb = receive_copy(sky2, re, length);
2418 else
2419 skb = receive_new(sky2, re, length);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002420
2421 dev->stats.rx_dropped += (skb == NULL);
2422
Stephen Hemminger793b8832005-09-14 16:06:14 -07002423resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002424 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002425
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002426 return skb;
2427
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002428len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002429 /* Truncation of overlength packets
2430 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002431 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002432 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002433 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2434 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002435 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002436
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002437error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002438 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002439 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002440 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002441 goto resubmit;
2442 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002443
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002444 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002445 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002446 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002447
2448 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002449 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002450 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002451 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002452 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002453 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002454
Stephen Hemminger793b8832005-09-14 16:06:14 -07002455 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002456}
2457
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002458/* Transmit complete */
2459static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002460{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002461 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002462
Stephen Hemminger49d4b8b2009-08-14 13:33:17 +00002463 if (netif_running(dev))
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002464 sky2_tx_complete(sky2, last);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002465}
2466
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002467static inline void sky2_skb_rx(const struct sky2_port *sky2,
2468 u32 status, struct sk_buff *skb)
2469{
2470#ifdef SKY2_VLAN_TAG_USED
2471 u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
2472 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2473 if (skb->ip_summed == CHECKSUM_NONE)
2474 vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
2475 else
2476 vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
2477 vlan_tag, skb);
2478 return;
2479 }
2480#endif
2481 if (skb->ip_summed == CHECKSUM_NONE)
2482 netif_receive_skb(skb);
2483 else
2484 napi_gro_receive(&sky2->hw->napi, skb);
2485}
2486
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002487static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
2488 unsigned packets, unsigned bytes)
2489{
2490 if (packets) {
2491 struct net_device *dev = hw->dev[port];
2492
2493 dev->stats.rx_packets += packets;
2494 dev->stats.rx_bytes += bytes;
2495 dev->last_rx = jiffies;
2496 sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
2497 }
2498}
2499
stephen hemminger375c5682010-02-07 06:28:36 +00002500static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
2501{
2502 /* If this happens then driver assuming wrong format for chip type */
2503 BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
2504
2505 /* Both checksum counters are programmed to start at
2506 * the same offset, so unless there is a problem they
2507 * should match. This failure is an early indication that
2508 * hardware receive checksumming won't work.
2509 */
2510 if (likely((u16)(status >> 16) == (u16)status)) {
2511 struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
2512 skb->ip_summed = CHECKSUM_COMPLETE;
2513 skb->csum = le16_to_cpu(status);
2514 } else {
2515 dev_notice(&sky2->hw->pdev->dev,
2516 "%s: receive checksum problem (status = %#x)\n",
2517 sky2->netdev->name, status);
2518
2519 /* Disable checksum offload */
2520 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
2521 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2522 BMU_DIS_RX_CHKSUM);
2523 }
2524}
2525
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002526/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002527static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002528{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002529 int work_done = 0;
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002530 unsigned int total_bytes[2] = { 0 };
2531 unsigned int total_packets[2] = { 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002532
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002533 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002534 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002535 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002536 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002537 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002538 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002539 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002540 u32 status;
2541 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002542 u8 opcode = le->opcode;
2543
2544 if (!(opcode & HW_OWNER))
2545 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002546
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002547 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002548
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002549 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002550 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002551 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002552 length = le16_to_cpu(le->length);
2553 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002554
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002555 le->opcode = 0;
2556 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002557 case OP_RXSTAT:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002558 total_packets[port]++;
2559 total_bytes[port] += length;
Stephen Hemminger90c30332010-02-03 08:31:12 +00002560
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002561 skb = sky2_receive(dev, length, status);
Stephen Hemminger90c30332010-02-03 08:31:12 +00002562 if (!skb)
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002563 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002564
Stephen Hemminger69161612007-06-04 17:23:26 -07002565 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002566 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07002567 if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
Stephen Hemminger69161612007-06-04 17:23:26 -07002568 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2569 (le->css & CSS_TCPUDPCSOK))
2570 skb->ip_summed = CHECKSUM_UNNECESSARY;
2571 else
2572 skb->ip_summed = CHECKSUM_NONE;
2573 }
2574
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002575 skb->protocol = eth_type_trans(skb, dev);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002576
Stephen Hemminger37e5a242009-06-17 07:30:39 +00002577 sky2_skb_rx(sky2, status, skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002578
Stephen Hemminger22e11702006-07-12 15:23:48 -07002579 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002580 if (++work_done >= to_do)
2581 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582 break;
2583
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002584#ifdef SKY2_VLAN_TAG_USED
2585 case OP_RXVLAN:
2586 sky2->rx_tag = length;
2587 break;
2588
2589 case OP_RXCHKSVLAN:
2590 sky2->rx_tag = length;
2591 /* fall through */
2592#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002593 case OP_RXCHKS:
stephen hemminger375c5682010-02-07 06:28:36 +00002594 if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
2595 sky2_rx_checksum(sky2, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002596 break;
2597
2598 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002599 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002600 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002601 if (hw->dev[1])
2602 sky2_tx_done(hw->dev[1],
2603 ((status >> 24) & 0xff)
2604 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002605 break;
2606
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002607 default:
2608 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002609 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002610 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002611 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002612 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002613
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002614 /* Fully processed status ring so clear irq */
2615 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2616
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002617exit_loop:
Stephen Hemmingerbf15fe92009-06-17 07:30:36 +00002618 sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
2619 sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002620
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002621 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002622}
2623
2624static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2625{
2626 struct net_device *dev = hw->dev[port];
2627
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002628 if (net_ratelimit())
2629 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2630 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002631
2632 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002633 if (net_ratelimit())
2634 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2635 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002636 /* Clear IRQ */
2637 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2638 }
2639
2640 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002641 if (net_ratelimit())
2642 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2643 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002644
2645 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2646 }
2647
2648 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002649 if (net_ratelimit())
2650 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002651 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2652 }
2653
2654 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002655 if (net_ratelimit())
2656 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002657 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2658 }
2659
2660 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002661 if (net_ratelimit())
2662 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2663 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002664 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2665 }
2666}
2667
2668static void sky2_hw_intr(struct sky2_hw *hw)
2669{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002670 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002671 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002672 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2673
2674 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002675
Stephen Hemminger793b8832005-09-14 16:06:14 -07002676 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002677 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002678
2679 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002680 u16 pci_err;
2681
stephen hemmingera40ccc62010-01-24 18:46:06 +00002682 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002683 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002684 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002685 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002686 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002687
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002688 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002689 pci_err | PCI_STATUS_ERROR_BITS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002690 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002691 }
2692
2693 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002694 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger555382c2007-08-29 12:58:14 -07002695 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696
stephen hemmingera40ccc62010-01-24 18:46:06 +00002697 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002698 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2699 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2700 0xfffffffful);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002701 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002702 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002703
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08002704 sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
stephen hemmingera40ccc62010-01-24 18:46:06 +00002705 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002706 }
2707
2708 if (status & Y2_HWE_L1_MASK)
2709 sky2_hw_error(hw, 0, status);
2710 status >>= 8;
2711 if (status & Y2_HWE_L1_MASK)
2712 sky2_hw_error(hw, 1, status);
2713}
2714
2715static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2716{
2717 struct net_device *dev = hw->dev[port];
2718 struct sky2_port *sky2 = netdev_priv(dev);
2719 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2720
2721 if (netif_msg_intr(sky2))
2722 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2723 dev->name, status);
2724
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002725 if (status & GM_IS_RX_CO_OV)
2726 gma_read16(hw, port, GM_RX_IRQ_SRC);
2727
2728 if (status & GM_IS_TX_CO_OV)
2729 gma_read16(hw, port, GM_TX_IRQ_SRC);
2730
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002731 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002732 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002733 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2734 }
2735
2736 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002737 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002738 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2739 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002740}
2741
Stephen Hemminger40b01722007-04-11 14:47:59 -07002742/* This should never happen it is a bug. */
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002743static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002744{
2745 struct net_device *dev = hw->dev[port];
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002746 u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002747
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002748 dev_err(&hw->pdev->dev, PFX
2749 "%s: descriptor error q=%#x get=%u put=%u\n",
2750 dev->name, (unsigned) q, (unsigned) idx,
2751 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002752
Stephen Hemminger40b01722007-04-11 14:47:59 -07002753 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002754}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002755
Stephen Hemminger75e80682007-09-19 15:36:46 -07002756static int sky2_rx_hung(struct net_device *dev)
2757{
2758 struct sky2_port *sky2 = netdev_priv(dev);
2759 struct sky2_hw *hw = sky2->hw;
2760 unsigned port = sky2->port;
2761 unsigned rxq = rxqaddr[port];
2762 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2763 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2764 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2765 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2766
2767 /* If idle and MAC or PCI is stuck */
2768 if (sky2->check.last == dev->last_rx &&
2769 ((mac_rp == sky2->check.mac_rp &&
2770 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2771 /* Check if the PCI RX hang */
2772 (fifo_rp == sky2->check.fifo_rp &&
2773 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2774 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2775 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2776 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2777 return 1;
2778 } else {
2779 sky2->check.last = dev->last_rx;
2780 sky2->check.mac_rp = mac_rp;
2781 sky2->check.mac_lev = mac_lev;
2782 sky2->check.fifo_rp = fifo_rp;
2783 sky2->check.fifo_lev = fifo_lev;
2784 return 0;
2785 }
2786}
2787
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002788static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002789{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002790 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002791
Stephen Hemminger75e80682007-09-19 15:36:46 -07002792 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002793 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002794 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002795 } else {
2796 int i, active = 0;
2797
2798 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002799 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002800 if (!netif_running(dev))
2801 continue;
2802 ++active;
2803
2804 /* For chips with Rx FIFO, check if stuck */
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002805 if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002806 sky2_rx_hung(dev)) {
2807 pr_info(PFX "%s: receiver hang detected\n",
2808 dev->name);
2809 schedule_work(&hw->restart_work);
2810 return;
2811 }
2812 }
2813
2814 if (active == 0)
2815 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002816 }
2817
Stephen Hemminger75e80682007-09-19 15:36:46 -07002818 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002819}
2820
Stephen Hemminger40b01722007-04-11 14:47:59 -07002821/* Hardware/software error handling */
2822static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002823{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002824 if (net_ratelimit())
2825 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002826
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002827 if (status & Y2_IS_HW_ERR)
2828 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002829
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002830 if (status & Y2_IS_IRQ_MAC1)
2831 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002832
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002833 if (status & Y2_IS_IRQ_MAC2)
2834 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002835
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002836 if (status & Y2_IS_CHK_RX1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002837 sky2_le_error(hw, 0, Q_R1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002838
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002839 if (status & Y2_IS_CHK_RX2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002840 sky2_le_error(hw, 1, Q_R2);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002841
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002842 if (status & Y2_IS_CHK_TXA1)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002843 sky2_le_error(hw, 0, Q_XA1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002844
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002845 if (status & Y2_IS_CHK_TXA2)
Stephen Hemmingerc1197312009-08-18 15:17:07 +00002846 sky2_le_error(hw, 1, Q_XA2);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002847}
2848
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002849static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002850{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002851 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002852 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002853 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002854 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002855
2856 if (unlikely(status & Y2_IS_ERROR))
2857 sky2_err_intr(hw, status);
2858
2859 if (status & Y2_IS_IRQ_PHY1)
2860 sky2_phy_intr(hw, 0);
2861
2862 if (status & Y2_IS_IRQ_PHY2)
2863 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002864
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002865 if (status & Y2_IS_PHY_QLNK)
2866 sky2_qlink_intr(hw);
2867
Stephen Hemminger26691832007-10-11 18:31:13 -07002868 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2869 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002870
David S. Miller6f535762007-10-11 18:08:29 -07002871 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002872 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002873 }
David S. Miller6f535762007-10-11 18:08:29 -07002874
Stephen Hemminger26691832007-10-11 18:31:13 -07002875 napi_complete(napi);
2876 sky2_read32(hw, B0_Y2_SP_LISR);
2877done:
2878
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002879 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002880}
2881
David Howells7d12e782006-10-05 14:55:46 +01002882static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002883{
2884 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002885 u32 status;
2886
2887 /* Reading this mask interrupts as side effect */
2888 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2889 if (status == 0 || status == ~0)
2890 return IRQ_NONE;
2891
2892 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002893
2894 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002895
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002896 return IRQ_HANDLED;
2897}
2898
2899#ifdef CONFIG_NET_POLL_CONTROLLER
2900static void sky2_netpoll(struct net_device *dev)
2901{
2902 struct sky2_port *sky2 = netdev_priv(dev);
2903
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002904 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002905}
2906#endif
2907
2908/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002909static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002910{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002911 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002912 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002913 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002914 case CHIP_ID_YUKON_EX:
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002915 case CHIP_ID_YUKON_SUPR:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07002916 case CHIP_ID_YUKON_UL_2:
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00002917 case CHIP_ID_YUKON_OPT:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002918 return 125;
2919
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002920 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002921 return 100;
2922
2923 case CHIP_ID_YUKON_FE_P:
2924 return 50;
2925
2926 case CHIP_ID_YUKON_XL:
2927 return 156;
2928
2929 default:
2930 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002931 }
2932}
2933
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002934static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2935{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002936 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002937}
2938
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002939static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2940{
2941 return clk / sky2_mhz(hw);
2942}
2943
2944
Stephen Hemmingere3173832007-02-06 10:45:39 -08002945static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002946{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002947 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002948
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002949 /* Enable all clocks and check for bad PCI access */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08002950 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
Stephen Hemminger451af332007-06-04 17:23:24 -07002951
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002952 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002953
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002954 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002955 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2956
2957 switch(hw->chip_id) {
2958 case CHIP_ID_YUKON_XL:
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002959 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002960 break;
2961
2962 case CHIP_ID_YUKON_EC_U:
2963 hw->flags = SKY2_HW_GIGABIT
2964 | SKY2_HW_NEWER_PHY
2965 | SKY2_HW_ADV_POWER_CTL;
2966 break;
2967
2968 case CHIP_ID_YUKON_EX:
2969 hw->flags = SKY2_HW_GIGABIT
2970 | SKY2_HW_NEWER_PHY
2971 | SKY2_HW_NEW_LE
2972 | SKY2_HW_ADV_POWER_CTL;
2973
2974 /* New transmit checksum */
2975 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2976 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2977 break;
2978
2979 case CHIP_ID_YUKON_EC:
2980 /* This rev is really old, and requires untested workarounds */
2981 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2982 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2983 return -EOPNOTSUPP;
2984 }
Stephen Hemminger39dbd952008-02-04 19:45:13 -08002985 hw->flags = SKY2_HW_GIGABIT;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002986 break;
2987
2988 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002989 break;
2990
Stephen Hemminger05745c42007-09-19 15:36:45 -07002991 case CHIP_ID_YUKON_FE_P:
2992 hw->flags = SKY2_HW_NEWER_PHY
2993 | SKY2_HW_NEW_LE
2994 | SKY2_HW_AUTO_TX_SUM
2995 | SKY2_HW_ADV_POWER_CTL;
2996 break;
Stephen Hemmingered4d4162008-01-10 16:14:14 -08002997
2998 case CHIP_ID_YUKON_SUPR:
2999 hw->flags = SKY2_HW_GIGABIT
3000 | SKY2_HW_NEWER_PHY
3001 | SKY2_HW_NEW_LE
3002 | SKY2_HW_AUTO_TX_SUM
3003 | SKY2_HW_ADV_POWER_CTL;
3004 break;
3005
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003006 case CHIP_ID_YUKON_UL_2:
Takashi Iwaib3386822009-12-03 05:12:01 +00003007 hw->flags = SKY2_HW_GIGABIT
3008 | SKY2_HW_ADV_POWER_CTL;
3009 break;
3010
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003011 case CHIP_ID_YUKON_OPT:
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003012 hw->flags = SKY2_HW_GIGABIT
Takashi Iwaib3386822009-12-03 05:12:01 +00003013 | SKY2_HW_NEW_LE
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07003014 | SKY2_HW_ADV_POWER_CTL;
3015 break;
3016
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003017 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003018 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3019 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003020 return -EOPNOTSUPP;
3021 }
3022
Stephen Hemmingere3173832007-02-06 10:45:39 -08003023 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003024 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
3025 hw->flags |= SKY2_HW_FIBRE_PHY;
3026
Stephen Hemmingere3173832007-02-06 10:45:39 -08003027 hw->ports = 1;
3028 t8 = sky2_read8(hw, B2_Y2_HW_RES);
3029 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
3030 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
3031 ++hw->ports;
3032 }
3033
Mike McCormack74a61eb2009-09-21 04:08:52 +00003034 if (sky2_read8(hw, B2_E_0))
3035 hw->flags |= SKY2_HW_RAM_BUFFER;
3036
Stephen Hemmingere3173832007-02-06 10:45:39 -08003037 return 0;
3038}
3039
3040static void sky2_reset(struct sky2_hw *hw)
3041{
Stephen Hemminger555382c2007-08-29 12:58:14 -07003042 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003043 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07003044 int i, cap;
3045 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003046
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003047 /* disable ASF */
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003048 if (hw->chip_id == CHIP_ID_YUKON_EX
3049 || hw->chip_id == CHIP_ID_YUKON_SUPR) {
3050 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003051 status = sky2_read16(hw, HCU_CCSR);
3052 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
3053 HCU_CCSR_UC_STATE_MSK);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003054 /*
3055 * CPU clock divider shouldn't be used because
3056 * - ASF firmware may malfunction
3057 * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
3058 */
3059 status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003060 sky2_write16(hw, HCU_CCSR, status);
stephen hemmingeracd12dd2010-02-07 06:24:50 +00003061 sky2_write32(hw, CPU_WDOG, 0);
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07003062 } else
3063 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
3064 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003065
3066 /* do a SW reset */
3067 sky2_write8(hw, B0_CTST, CS_RST_SET);
3068 sky2_write8(hw, B0_CTST, CS_RST_CLR);
3069
Stephen Hemmingerac93a392007-11-05 15:52:08 -08003070 /* allow writes to PCI config */
3071 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3072
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003073 /* clear PCI errors, if any */
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003074 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003075 status |= PCI_STATUS_ERROR_BITS;
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003076 sky2_pci_write16(hw, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003077
3078 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
3079
Stephen Hemminger555382c2007-08-29 12:58:14 -07003080 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
3081 if (cap) {
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003082 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
3083 0xfffffffful);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07003084
Stephen Hemminger555382c2007-08-29 12:58:14 -07003085 /* If error bit is stuck on ignore it */
3086 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
3087 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
Stephen Hemminger7782c8c2007-11-27 11:02:32 -08003088 else
Stephen Hemminger555382c2007-08-29 12:58:14 -07003089 hwe_mask |= Y2_IS_PCI_EXP;
3090 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003091
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08003092 sky2_power_on(hw);
stephen hemmingera40ccc62010-01-24 18:46:06 +00003093 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003094
3095 for (i = 0; i < hw->ports; i++) {
3096 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3097 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07003098
Stephen Hemmingered4d4162008-01-10 16:14:14 -08003099 if (hw->chip_id == CHIP_ID_YUKON_EX ||
3100 hw->chip_id == CHIP_ID_YUKON_SUPR)
Stephen Hemminger69161612007-06-04 17:23:26 -07003101 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
3102 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
3103 | GMC_BYP_RETR_ON);
Stephen Hemminger877c8572009-10-29 06:37:08 +00003104
3105 }
3106
3107 if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
3108 /* enable MACSec clock gating */
3109 sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003110 }
3111
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003112 if (hw->chip_id == CHIP_ID_YUKON_OPT) {
3113 u16 reg;
3114 u32 msk;
3115
3116 if (hw->chip_rev == 0) {
3117 /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
3118 sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
3119
3120 /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
3121 reg = 10;
3122 } else {
3123 /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
3124 reg = 3;
3125 }
3126
3127 reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
3128
3129 /* reset PHY Link Detect */
stephen hemmingera40ccc62010-01-24 18:46:06 +00003130 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003131 sky2_pci_write16(hw, PSM_CONFIG_REG4,
3132 reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
3133 sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
3134
3135
3136 /* enable PHY Quick Link */
3137 msk = sky2_read32(hw, B0_IMSK);
3138 msk |= Y2_IS_PHY_QLNK;
3139 sky2_write32(hw, B0_IMSK, msk);
3140
3141 /* check if PSMv2 was running before */
3142 reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
3143 if (reg & PCI_EXP_LNKCTL_ASPMC) {
stephen hemminger8b055432010-02-12 06:57:58 +00003144 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003145 /* restore the PCIe Link Control register */
3146 sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
3147 }
stephen hemmingera40ccc62010-01-24 18:46:06 +00003148 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00003149
3150 /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
3151 sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
3152 }
3153
Stephen Hemminger793b8832005-09-14 16:06:14 -07003154 /* Clear I2C IRQ noise */
3155 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003156
3157 /* turn off hardware timer (unused) */
3158 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
3159 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003160
Stephen Hemminger69634ee2005-12-09 11:35:06 -08003161 /* Turn off descriptor polling */
3162 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003163
3164 /* Turn off receive timestamp */
3165 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003166 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003167
3168 /* enable the Tx Arbiters */
3169 for (i = 0; i < hw->ports; i++)
3170 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
3171
3172 /* Initialize ram interface */
3173 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003174 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003175
3176 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
3177 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
3178 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
3179 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
3180 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
3181 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
3182 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
3183 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
3184 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
3185 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
3186 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
3187 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
3188 }
3189
Stephen Hemminger555382c2007-08-29 12:58:14 -07003190 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003191
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003192 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07003193 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003194
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003195 memset(hw->st_le, 0, STATUS_LE_BYTES);
3196 hw->st_idx = 0;
3197
3198 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
3199 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
3200
3201 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003202 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003203
3204 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003205 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003206
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003207 sky2_write16(hw, STAT_TX_IDX_TH, 10);
3208 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003209
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003210 /* set Status-FIFO ISR watermark */
3211 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
3212 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
3213 else
3214 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003215
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003216 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003217 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
3218 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003219
Stephen Hemminger793b8832005-09-14 16:06:14 -07003220 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003221 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
3222
3223 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3224 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3225 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08003226}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003227
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003228/* Take device down (offline).
3229 * Equivalent to doing dev_stop() but this does not
3230 * inform upper layers of the transistion.
3231 */
3232static void sky2_detach(struct net_device *dev)
3233{
3234 if (netif_running(dev)) {
Mike McCormackc36531b2009-12-31 00:55:31 +00003235 netif_tx_lock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003236 netif_device_detach(dev); /* stop txq */
Mike McCormackc36531b2009-12-31 00:55:31 +00003237 netif_tx_unlock(dev);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003238 sky2_down(dev);
3239 }
3240}
3241
3242/* Bring device back after doing sky2_detach */
3243static int sky2_reattach(struct net_device *dev)
3244{
3245 int err = 0;
3246
3247 if (netif_running(dev)) {
3248 err = sky2_up(dev);
3249 if (err) {
3250 printk(KERN_INFO PFX "%s: could not restart %d\n",
3251 dev->name, err);
3252 dev_close(dev);
3253 } else {
3254 netif_device_attach(dev);
3255 sky2_set_multicast(dev);
3256 }
3257 }
3258
3259 return err;
3260}
3261
Stephen Hemminger81906792007-02-15 16:40:33 -08003262static void sky2_restart(struct work_struct *work)
3263{
3264 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003265 int i;
Stephen Hemminger81906792007-02-15 16:40:33 -08003266
Stephen Hemminger81906792007-02-15 16:40:33 -08003267 rtnl_lock();
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003268 for (i = 0; i < hw->ports; i++)
3269 sky2_detach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003270
Stephen Hemminger8cfcbe92007-12-03 17:02:17 -08003271 napi_disable(&hw->napi);
3272 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger81906792007-02-15 16:40:33 -08003273 sky2_reset(hw);
3274 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07003275 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08003276
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003277 for (i = 0; i < hw->ports; i++)
3278 sky2_reattach(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08003279
Stephen Hemminger81906792007-02-15 16:40:33 -08003280 rtnl_unlock();
3281}
3282
Stephen Hemmingere3173832007-02-06 10:45:39 -08003283static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
3284{
3285 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
3286}
3287
3288static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3289{
3290 const struct sky2_port *sky2 = netdev_priv(dev);
3291
3292 wol->supported = sky2_wol_supported(sky2->hw);
3293 wol->wolopts = sky2->wol;
3294}
3295
3296static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
3297{
3298 struct sky2_port *sky2 = netdev_priv(dev);
3299 struct sky2_hw *hw = sky2->hw;
3300
Joe Perches8e95a202009-12-03 07:58:21 +00003301 if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
3302 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingere3173832007-02-06 10:45:39 -08003303 return -EOPNOTSUPP;
3304
3305 sky2->wol = wol->wolopts;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003306 return 0;
3307}
3308
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003309static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003310{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003311 if (sky2_is_copper(hw)) {
3312 u32 modes = SUPPORTED_10baseT_Half
3313 | SUPPORTED_10baseT_Full
3314 | SUPPORTED_100baseT_Half
3315 | SUPPORTED_100baseT_Full
3316 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003317
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003318 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003319 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003320 | SUPPORTED_1000baseT_Full;
3321 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003322 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003323 return SUPPORTED_1000baseT_Half
3324 | SUPPORTED_1000baseT_Full
3325 | SUPPORTED_Autoneg
3326 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003327}
3328
Stephen Hemminger793b8832005-09-14 16:06:14 -07003329static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003330{
3331 struct sky2_port *sky2 = netdev_priv(dev);
3332 struct sky2_hw *hw = sky2->hw;
3333
3334 ecmd->transceiver = XCVR_INTERNAL;
3335 ecmd->supported = sky2_supported_modes(hw);
3336 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003337 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003338 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003339 ecmd->speed = sky2->speed;
3340 } else {
3341 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003342 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003343 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003344
3345 ecmd->advertising = sky2->advertising;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003346 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
3347 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003348 ecmd->duplex = sky2->duplex;
3349 return 0;
3350}
3351
3352static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3353{
3354 struct sky2_port *sky2 = netdev_priv(dev);
3355 const struct sky2_hw *hw = sky2->hw;
3356 u32 supported = sky2_supported_modes(hw);
3357
3358 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003359 sky2->flags |= SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003360 ecmd->advertising = supported;
3361 sky2->duplex = -1;
3362 sky2->speed = -1;
3363 } else {
3364 u32 setting;
3365
Stephen Hemminger793b8832005-09-14 16:06:14 -07003366 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003367 case SPEED_1000:
3368 if (ecmd->duplex == DUPLEX_FULL)
3369 setting = SUPPORTED_1000baseT_Full;
3370 else if (ecmd->duplex == DUPLEX_HALF)
3371 setting = SUPPORTED_1000baseT_Half;
3372 else
3373 return -EINVAL;
3374 break;
3375 case SPEED_100:
3376 if (ecmd->duplex == DUPLEX_FULL)
3377 setting = SUPPORTED_100baseT_Full;
3378 else if (ecmd->duplex == DUPLEX_HALF)
3379 setting = SUPPORTED_100baseT_Half;
3380 else
3381 return -EINVAL;
3382 break;
3383
3384 case SPEED_10:
3385 if (ecmd->duplex == DUPLEX_FULL)
3386 setting = SUPPORTED_10baseT_Full;
3387 else if (ecmd->duplex == DUPLEX_HALF)
3388 setting = SUPPORTED_10baseT_Half;
3389 else
3390 return -EINVAL;
3391 break;
3392 default:
3393 return -EINVAL;
3394 }
3395
3396 if ((setting & supported) == 0)
3397 return -EINVAL;
3398
3399 sky2->speed = ecmd->speed;
3400 sky2->duplex = ecmd->duplex;
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003401 sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003402 }
3403
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003404 sky2->advertising = ecmd->advertising;
3405
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003406 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003407 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003408 sky2_set_multicast(dev);
3409 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003410
3411 return 0;
3412}
3413
3414static void sky2_get_drvinfo(struct net_device *dev,
3415 struct ethtool_drvinfo *info)
3416{
3417 struct sky2_port *sky2 = netdev_priv(dev);
3418
3419 strcpy(info->driver, DRV_NAME);
3420 strcpy(info->version, DRV_VERSION);
3421 strcpy(info->fw_version, "N/A");
3422 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3423}
3424
3425static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003426 char name[ETH_GSTRING_LEN];
3427 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003428} sky2_stats[] = {
3429 { "tx_bytes", GM_TXO_OK_HI },
3430 { "rx_bytes", GM_RXO_OK_HI },
3431 { "tx_broadcast", GM_TXF_BC_OK },
3432 { "rx_broadcast", GM_RXF_BC_OK },
3433 { "tx_multicast", GM_TXF_MC_OK },
3434 { "rx_multicast", GM_RXF_MC_OK },
3435 { "tx_unicast", GM_TXF_UC_OK },
3436 { "rx_unicast", GM_RXF_UC_OK },
3437 { "tx_mac_pause", GM_TXF_MPAUSE },
3438 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003439 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003440 { "late_collision",GM_TXF_LAT_COL },
3441 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003442 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003443 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003444
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003445 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003446 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003447 { "rx_64_byte_packets", GM_RXF_64B },
3448 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3449 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3450 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3451 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3452 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3453 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003454 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003455 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3456 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003457 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7dd2006-03-22 10:38:45 -08003458
3459 { "tx_64_byte_packets", GM_TXF_64B },
3460 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3461 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3462 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3463 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3464 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3465 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3466 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003467};
3468
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003469static u32 sky2_get_rx_csum(struct net_device *dev)
3470{
3471 struct sky2_port *sky2 = netdev_priv(dev);
3472
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003473 return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003474}
3475
3476static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3477{
3478 struct sky2_port *sky2 = netdev_priv(dev);
3479
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003480 if (data)
3481 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
3482 else
3483 sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003484
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003485 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3486 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3487
3488 return 0;
3489}
3490
3491static u32 sky2_get_msglevel(struct net_device *netdev)
3492{
3493 struct sky2_port *sky2 = netdev_priv(netdev);
3494 return sky2->msg_enable;
3495}
3496
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003497static int sky2_nway_reset(struct net_device *dev)
3498{
3499 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003500
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003501 if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003502 return -EINVAL;
3503
Stephen Hemminger1b537562005-12-20 15:08:07 -08003504 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003505 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003506
3507 return 0;
3508}
3509
Stephen Hemminger793b8832005-09-14 16:06:14 -07003510static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003511{
3512 struct sky2_hw *hw = sky2->hw;
3513 unsigned port = sky2->port;
3514 int i;
3515
3516 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003517 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003518 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003519 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003520
Stephen Hemminger793b8832005-09-14 16:06:14 -07003521 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003522 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3523}
3524
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003525static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3526{
3527 struct sky2_port *sky2 = netdev_priv(netdev);
3528 sky2->msg_enable = value;
3529}
3530
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003531static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003532{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003533 switch (sset) {
3534 case ETH_SS_STATS:
3535 return ARRAY_SIZE(sky2_stats);
3536 default:
3537 return -EOPNOTSUPP;
3538 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003539}
3540
3541static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003542 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003543{
3544 struct sky2_port *sky2 = netdev_priv(dev);
3545
Stephen Hemminger793b8832005-09-14 16:06:14 -07003546 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003547}
3548
Stephen Hemminger793b8832005-09-14 16:06:14 -07003549static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003550{
3551 int i;
3552
3553 switch (stringset) {
3554 case ETH_SS_STATS:
3555 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3556 memcpy(data + i * ETH_GSTRING_LEN,
3557 sky2_stats[i].name, ETH_GSTRING_LEN);
3558 break;
3559 }
3560}
3561
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003562static int sky2_set_mac_address(struct net_device *dev, void *p)
3563{
3564 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003565 struct sky2_hw *hw = sky2->hw;
3566 unsigned port = sky2->port;
3567 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003568
3569 if (!is_valid_ether_addr(addr->sa_data))
3570 return -EADDRNOTAVAIL;
3571
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003572 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003573 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003574 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003575 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003576 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003577
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003578 /* virtual address for data */
3579 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3580
3581 /* physical address: used for pause frames */
3582 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003583
3584 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003585}
3586
Stephen Hemmingera052b522006-10-17 10:24:23 -07003587static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3588{
3589 u32 bit;
3590
3591 bit = ether_crc(ETH_ALEN, addr) & 63;
3592 filter[bit >> 3] |= 1 << (bit & 7);
3593}
3594
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003595static void sky2_set_multicast(struct net_device *dev)
3596{
3597 struct sky2_port *sky2 = netdev_priv(dev);
3598 struct sky2_hw *hw = sky2->hw;
3599 unsigned port = sky2->port;
3600 struct dev_mc_list *list = dev->mc_list;
3601 u16 reg;
3602 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003603 int rx_pause;
3604 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003605
Stephen Hemmingera052b522006-10-17 10:24:23 -07003606 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003607 memset(filter, 0, sizeof(filter));
3608
3609 reg = gma_read16(hw, port, GM_RX_CTRL);
3610 reg |= GM_RXCR_UCF_ENA;
3611
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003612 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003613 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003614 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003615 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003616 else if (netdev_mc_empty(dev) && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003617 reg &= ~GM_RXCR_MCF_ENA;
3618 else {
3619 int i;
3620 reg |= GM_RXCR_MCF_ENA;
3621
Stephen Hemmingera052b522006-10-17 10:24:23 -07003622 if (rx_pause)
3623 sky2_add_filter(filter, pause_mc_addr);
3624
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003625 for (i = 0; list && i < netdev_mc_count(dev); i++, list = list->next)
Stephen Hemmingera052b522006-10-17 10:24:23 -07003626 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003627 }
3628
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003629 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003630 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003631 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003632 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003633 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003634 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003635 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003636 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003637
3638 gma_write16(hw, port, GM_RX_CTRL, reg);
3639}
3640
3641/* Can have one global because blinking is controlled by
3642 * ethtool and that is always under RTNL mutex
3643 */
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003644static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003645{
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003646 struct sky2_hw *hw = sky2->hw;
3647 unsigned port = sky2->port;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003648
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003649 spin_lock_bh(&sky2->phy_lock);
3650 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
3651 hw->chip_id == CHIP_ID_YUKON_EX ||
3652 hw->chip_id == CHIP_ID_YUKON_SUPR) {
3653 u16 pg;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003654 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3655 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003656
3657 switch (mode) {
3658 case MO_LED_OFF:
3659 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3660 PHY_M_LEDC_LOS_CTRL(8) |
3661 PHY_M_LEDC_INIT_CTRL(8) |
3662 PHY_M_LEDC_STA1_CTRL(8) |
3663 PHY_M_LEDC_STA0_CTRL(8));
3664 break;
3665 case MO_LED_ON:
3666 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3667 PHY_M_LEDC_LOS_CTRL(9) |
3668 PHY_M_LEDC_INIT_CTRL(9) |
3669 PHY_M_LEDC_STA1_CTRL(9) |
3670 PHY_M_LEDC_STA0_CTRL(9));
3671 break;
3672 case MO_LED_BLINK:
3673 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3674 PHY_M_LEDC_LOS_CTRL(0xa) |
3675 PHY_M_LEDC_INIT_CTRL(0xa) |
3676 PHY_M_LEDC_STA1_CTRL(0xa) |
3677 PHY_M_LEDC_STA0_CTRL(0xa));
3678 break;
3679 case MO_LED_NORM:
3680 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3681 PHY_M_LEDC_LOS_CTRL(1) |
3682 PHY_M_LEDC_INIT_CTRL(8) |
3683 PHY_M_LEDC_STA1_CTRL(7) |
3684 PHY_M_LEDC_STA0_CTRL(7));
3685 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003686
3687 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003688 } else
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04003689 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003690 PHY_M_LED_MO_DUP(mode) |
3691 PHY_M_LED_MO_10(mode) |
3692 PHY_M_LED_MO_100(mode) |
3693 PHY_M_LED_MO_1000(mode) |
3694 PHY_M_LED_MO_RX(mode) |
3695 PHY_M_LED_MO_TX(mode));
3696
3697 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003698}
3699
3700/* blink LED's for finding board */
3701static int sky2_phys_id(struct net_device *dev, u32 data)
3702{
3703 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003704 unsigned int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003705
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003706 if (data == 0)
3707 data = UINT_MAX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003708
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003709 for (i = 0; i < data; i++) {
3710 sky2_led(sky2, MO_LED_ON);
3711 if (msleep_interruptible(500))
3712 break;
3713 sky2_led(sky2, MO_LED_OFF);
3714 if (msleep_interruptible(500))
3715 break;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003716 }
Stephen Hemmingera84d0a32008-02-22 16:00:33 -08003717 sky2_led(sky2, MO_LED_NORM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003718
3719 return 0;
3720}
3721
3722static void sky2_get_pauseparam(struct net_device *dev,
3723 struct ethtool_pauseparam *ecmd)
3724{
3725 struct sky2_port *sky2 = netdev_priv(dev);
3726
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003727 switch (sky2->flow_mode) {
3728 case FC_NONE:
3729 ecmd->tx_pause = ecmd->rx_pause = 0;
3730 break;
3731 case FC_TX:
3732 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3733 break;
3734 case FC_RX:
3735 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3736 break;
3737 case FC_BOTH:
3738 ecmd->tx_pause = ecmd->rx_pause = 1;
3739 }
3740
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003741 ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
3742 ? AUTONEG_ENABLE : AUTONEG_DISABLE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003743}
3744
3745static int sky2_set_pauseparam(struct net_device *dev,
3746 struct ethtool_pauseparam *ecmd)
3747{
3748 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003749
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07003750 if (ecmd->autoneg == AUTONEG_ENABLE)
3751 sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
3752 else
3753 sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
3754
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003755 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003756
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003757 if (netif_running(dev))
3758 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003759
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003760 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003761}
3762
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003763static int sky2_get_coalesce(struct net_device *dev,
3764 struct ethtool_coalesce *ecmd)
3765{
3766 struct sky2_port *sky2 = netdev_priv(dev);
3767 struct sky2_hw *hw = sky2->hw;
3768
3769 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3770 ecmd->tx_coalesce_usecs = 0;
3771 else {
3772 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3773 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3774 }
3775 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3776
3777 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3778 ecmd->rx_coalesce_usecs = 0;
3779 else {
3780 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3781 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3782 }
3783 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3784
3785 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3786 ecmd->rx_coalesce_usecs_irq = 0;
3787 else {
3788 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3789 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3790 }
3791
3792 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3793
3794 return 0;
3795}
3796
3797/* Note: this affect both ports */
3798static int sky2_set_coalesce(struct net_device *dev,
3799 struct ethtool_coalesce *ecmd)
3800{
3801 struct sky2_port *sky2 = netdev_priv(dev);
3802 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003803 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003804
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003805 if (ecmd->tx_coalesce_usecs > tmax ||
3806 ecmd->rx_coalesce_usecs > tmax ||
3807 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003808 return -EINVAL;
3809
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003810 if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003811 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003812 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003813 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003814 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003815 return -EINVAL;
3816
3817 if (ecmd->tx_coalesce_usecs == 0)
3818 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3819 else {
3820 sky2_write32(hw, STAT_TX_TIMER_INI,
3821 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3822 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3823 }
3824 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3825
3826 if (ecmd->rx_coalesce_usecs == 0)
3827 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3828 else {
3829 sky2_write32(hw, STAT_LEV_TIMER_INI,
3830 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3831 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3832 }
3833 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3834
3835 if (ecmd->rx_coalesce_usecs_irq == 0)
3836 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3837 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003838 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003839 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3840 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3841 }
3842 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3843 return 0;
3844}
3845
Stephen Hemminger793b8832005-09-14 16:06:14 -07003846static void sky2_get_ringparam(struct net_device *dev,
3847 struct ethtool_ringparam *ering)
3848{
3849 struct sky2_port *sky2 = netdev_priv(dev);
3850
3851 ering->rx_max_pending = RX_MAX_PENDING;
3852 ering->rx_mini_max_pending = 0;
3853 ering->rx_jumbo_max_pending = 0;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003854 ering->tx_max_pending = TX_MAX_PENDING;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003855
3856 ering->rx_pending = sky2->rx_pending;
3857 ering->rx_mini_pending = 0;
3858 ering->rx_jumbo_pending = 0;
3859 ering->tx_pending = sky2->tx_pending;
3860}
3861
3862static int sky2_set_ringparam(struct net_device *dev,
3863 struct ethtool_ringparam *ering)
3864{
3865 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003866
3867 if (ering->rx_pending > RX_MAX_PENDING ||
3868 ering->rx_pending < 8 ||
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003869 ering->tx_pending < TX_MIN_PENDING ||
3870 ering->tx_pending > TX_MAX_PENDING)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003871 return -EINVAL;
3872
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003873 sky2_detach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003874
3875 sky2->rx_pending = ering->rx_pending;
3876 sky2->tx_pending = ering->tx_pending;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00003877 sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003878
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07003879 return sky2_reattach(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003880}
3881
Stephen Hemminger793b8832005-09-14 16:06:14 -07003882static int sky2_get_regs_len(struct net_device *dev)
3883{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003884 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003885}
3886
Mike McCormackc32bbff2009-12-31 00:49:43 +00003887static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
3888{
3889 /* This complicated switch statement is to make sure and
3890 * only access regions that are unreserved.
3891 * Some blocks are only valid on dual port cards.
3892 */
3893 switch (b) {
3894 /* second port */
3895 case 5: /* Tx Arbiter 2 */
3896 case 9: /* RX2 */
3897 case 14 ... 15: /* TX2 */
3898 case 17: case 19: /* Ram Buffer 2 */
3899 case 22 ... 23: /* Tx Ram Buffer 2 */
3900 case 25: /* Rx MAC Fifo 1 */
3901 case 27: /* Tx MAC Fifo 2 */
3902 case 31: /* GPHY 2 */
3903 case 40 ... 47: /* Pattern Ram 2 */
3904 case 52: case 54: /* TCP Segmentation 2 */
3905 case 112 ... 116: /* GMAC 2 */
3906 return hw->ports > 1;
3907
3908 case 0: /* Control */
3909 case 2: /* Mac address */
3910 case 4: /* Tx Arbiter 1 */
3911 case 7: /* PCI express reg */
3912 case 8: /* RX1 */
3913 case 12 ... 13: /* TX1 */
3914 case 16: case 18:/* Rx Ram Buffer 1 */
3915 case 20 ... 21: /* Tx Ram Buffer 1 */
3916 case 24: /* Rx MAC Fifo 1 */
3917 case 26: /* Tx MAC Fifo 1 */
3918 case 28 ... 29: /* Descriptor and status unit */
3919 case 30: /* GPHY 1*/
3920 case 32 ... 39: /* Pattern Ram 1 */
3921 case 48: case 50: /* TCP Segmentation 1 */
3922 case 56 ... 60: /* PCI space */
3923 case 80 ... 84: /* GMAC 1 */
3924 return 1;
3925
3926 default:
3927 return 0;
3928 }
3929}
3930
Stephen Hemminger793b8832005-09-14 16:06:14 -07003931/*
3932 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003933 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003934 */
3935static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3936 void *p)
3937{
3938 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003939 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003940 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003941
3942 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003943
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003944 for (b = 0; b < 128; b++) {
Mike McCormackc32bbff2009-12-31 00:49:43 +00003945 /* skip poisonous diagnostic ram region in block 3 */
3946 if (b == 3)
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003947 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
Mike McCormackc32bbff2009-12-31 00:49:43 +00003948 else if (sky2_reg_access_ok(sky2->hw, b))
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003949 memcpy_fromio(p, io, 128);
Mike McCormackc32bbff2009-12-31 00:49:43 +00003950 else
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003951 memset(p, 0, 128);
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003952
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003953 p += 128;
3954 io += 128;
3955 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003956}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003957
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003958/* In order to do Jumbo packets on these chips, need to turn off the
3959 * transmit store/forward. Therefore checksum offload won't work.
3960 */
3961static int no_tx_offload(struct net_device *dev)
3962{
3963 const struct sky2_port *sky2 = netdev_priv(dev);
3964 const struct sky2_hw *hw = sky2->hw;
3965
Stephen Hemminger69161612007-06-04 17:23:26 -07003966 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003967}
3968
3969static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3970{
3971 if (data && no_tx_offload(dev))
3972 return -EINVAL;
3973
3974 return ethtool_op_set_tx_csum(dev, data);
3975}
3976
3977
3978static int sky2_set_tso(struct net_device *dev, u32 data)
3979{
3980 if (data && no_tx_offload(dev))
3981 return -EINVAL;
3982
3983 return ethtool_op_set_tso(dev, data);
3984}
3985
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003986static int sky2_get_eeprom_len(struct net_device *dev)
3987{
3988 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003989 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003990 u16 reg2;
3991
Stephen Hemmingerb32f40c2007-11-27 10:57:27 -08003992 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003993 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3994}
3995
Stephen Hemminger14132352008-08-27 20:46:26 -07003996static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003997{
Stephen Hemminger14132352008-08-27 20:46:26 -07003998 unsigned long start = jiffies;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003999
Stephen Hemminger14132352008-08-27 20:46:26 -07004000 while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
4001 /* Can take up to 10.6 ms for write */
4002 if (time_after(jiffies, start + HZ/4)) {
4003 dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
4004 return -ETIMEDOUT;
4005 }
4006 mdelay(1);
4007 }
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004008
Stephen Hemminger14132352008-08-27 20:46:26 -07004009 return 0;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004010}
4011
Stephen Hemminger14132352008-08-27 20:46:26 -07004012static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
4013 u16 offset, size_t length)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004014{
Stephen Hemminger14132352008-08-27 20:46:26 -07004015 int rc = 0;
4016
4017 while (length > 0) {
4018 u32 val;
4019
4020 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
4021 rc = sky2_vpd_wait(hw, cap, 0);
4022 if (rc)
4023 break;
4024
4025 val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
4026
4027 memcpy(data, &val, min(sizeof(val), length));
4028 offset += sizeof(u32);
4029 data += sizeof(u32);
4030 length -= sizeof(u32);
4031 }
4032
4033 return rc;
4034}
4035
4036static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
4037 u16 offset, unsigned int length)
4038{
4039 unsigned int i;
4040 int rc = 0;
4041
4042 for (i = 0; i < length; i += sizeof(u32)) {
4043 u32 val = *(u32 *)(data + i);
4044
4045 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
4046 sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
4047
4048 rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
4049 if (rc)
4050 break;
4051 }
4052 return rc;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004053}
4054
4055static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4056 u8 *data)
4057{
4058 struct sky2_port *sky2 = netdev_priv(dev);
4059 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004060
4061 if (!cap)
4062 return -EINVAL;
4063
4064 eeprom->magic = SKY2_EEPROM_MAGIC;
4065
Stephen Hemminger14132352008-08-27 20:46:26 -07004066 return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004067}
4068
4069static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
4070 u8 *data)
4071{
4072 struct sky2_port *sky2 = netdev_priv(dev);
4073 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004074
4075 if (!cap)
4076 return -EINVAL;
4077
4078 if (eeprom->magic != SKY2_EEPROM_MAGIC)
4079 return -EINVAL;
4080
Stephen Hemminger14132352008-08-27 20:46:26 -07004081 /* Partial writes not supported */
4082 if ((eeprom->offset & 3) || (eeprom->len & 3))
4083 return -EINVAL;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004084
Stephen Hemminger14132352008-08-27 20:46:26 -07004085 return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004086}
4087
4088
Jeff Garzik7282d492006-09-13 14:30:00 -04004089static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004090 .get_settings = sky2_get_settings,
4091 .set_settings = sky2_set_settings,
4092 .get_drvinfo = sky2_get_drvinfo,
4093 .get_wol = sky2_get_wol,
4094 .set_wol = sky2_set_wol,
4095 .get_msglevel = sky2_get_msglevel,
4096 .set_msglevel = sky2_set_msglevel,
4097 .nway_reset = sky2_nway_reset,
4098 .get_regs_len = sky2_get_regs_len,
4099 .get_regs = sky2_get_regs,
4100 .get_link = ethtool_op_get_link,
4101 .get_eeprom_len = sky2_get_eeprom_len,
4102 .get_eeprom = sky2_get_eeprom,
4103 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004104 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004105 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004106 .set_tso = sky2_set_tso,
4107 .get_rx_csum = sky2_get_rx_csum,
4108 .set_rx_csum = sky2_set_rx_csum,
4109 .get_strings = sky2_get_strings,
4110 .get_coalesce = sky2_get_coalesce,
4111 .set_coalesce = sky2_set_coalesce,
4112 .get_ringparam = sky2_get_ringparam,
4113 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004114 .get_pauseparam = sky2_get_pauseparam,
4115 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07004116 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004117 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004118 .get_ethtool_stats = sky2_get_ethtool_stats,
4119};
4120
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004121#ifdef CONFIG_SKY2_DEBUG
4122
4123static struct dentry *sky2_debug;
4124
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004125
4126/*
4127 * Read and parse the first part of Vital Product Data
4128 */
4129#define VPD_SIZE 128
4130#define VPD_MAGIC 0x82
4131
4132static const struct vpd_tag {
4133 char tag[2];
4134 char *label;
4135} vpd_tags[] = {
4136 { "PN", "Part Number" },
4137 { "EC", "Engineering Level" },
4138 { "MN", "Manufacturer" },
4139 { "SN", "Serial Number" },
4140 { "YA", "Asset Tag" },
4141 { "VL", "First Error Log Message" },
4142 { "VF", "Second Error Log Message" },
4143 { "VB", "Boot Agent ROM Configuration" },
4144 { "VE", "EFI UNDI Configuration" },
4145};
4146
4147static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
4148{
4149 size_t vpd_size;
4150 loff_t offs;
4151 u8 len;
4152 unsigned char *buf;
4153 u16 reg2;
4154
4155 reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
4156 vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
4157
4158 seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
4159 buf = kmalloc(vpd_size, GFP_KERNEL);
4160 if (!buf) {
4161 seq_puts(seq, "no memory!\n");
4162 return;
4163 }
4164
4165 if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
4166 seq_puts(seq, "VPD read failed\n");
4167 goto out;
4168 }
4169
4170 if (buf[0] != VPD_MAGIC) {
4171 seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
4172 goto out;
4173 }
4174 len = buf[1];
4175 if (len == 0 || len > vpd_size - 4) {
4176 seq_printf(seq, "Invalid id length: %d\n", len);
4177 goto out;
4178 }
4179
4180 seq_printf(seq, "%.*s\n", len, buf + 3);
4181 offs = len + 3;
4182
4183 while (offs < vpd_size - 4) {
4184 int i;
4185
4186 if (!memcmp("RW", buf + offs, 2)) /* end marker */
4187 break;
4188 len = buf[offs + 2];
4189 if (offs + len + 3 >= vpd_size)
4190 break;
4191
4192 for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
4193 if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
4194 seq_printf(seq, " %s: %.*s\n",
4195 vpd_tags[i].label, len, buf + offs + 3);
4196 break;
4197 }
4198 }
4199 offs += len + 3;
4200 }
4201out:
4202 kfree(buf);
4203}
4204
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004205static int sky2_debug_show(struct seq_file *seq, void *v)
4206{
4207 struct net_device *dev = seq->private;
4208 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004209 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004210 unsigned port = sky2->port;
4211 unsigned idx, last;
4212 int sop;
4213
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004214 sky2_show_vpd(seq, hw);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004215
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004216 seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004217 sky2_read32(hw, B0_ISRC),
4218 sky2_read32(hw, B0_IMSK),
4219 sky2_read32(hw, B0_Y2_SP_ICR));
4220
Stephen Hemmingere4c2abe2009-02-03 11:27:29 +00004221 if (!netif_running(dev)) {
4222 seq_printf(seq, "network not running\n");
4223 return 0;
4224 }
4225
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004226 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004227 last = sky2_read16(hw, STAT_PUT_IDX);
4228
4229 if (hw->st_idx == last)
4230 seq_puts(seq, "Status ring (empty)\n");
4231 else {
4232 seq_puts(seq, "Status ring\n");
4233 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
4234 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
4235 const struct sky2_status_le *le = hw->st_le + idx;
4236 seq_printf(seq, "[%d] %#x %d %#x\n",
4237 idx, le->opcode, le->length, le->status);
4238 }
4239 seq_puts(seq, "\n");
4240 }
4241
4242 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
4243 sky2->tx_cons, sky2->tx_prod,
4244 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
4245 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
4246
4247 /* Dump contents of tx ring */
4248 sop = 1;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004249 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
4250 idx = RING_NEXT(idx, sky2->tx_ring_size)) {
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004251 const struct sky2_tx_le *le = sky2->tx_le + idx;
4252 u32 a = le32_to_cpu(le->addr);
4253
4254 if (sop)
4255 seq_printf(seq, "%u:", idx);
4256 sop = 0;
4257
4258 switch(le->opcode & ~HW_OWNER) {
4259 case OP_ADDR64:
4260 seq_printf(seq, " %#x:", a);
4261 break;
4262 case OP_LRGLEN:
4263 seq_printf(seq, " mtu=%d", a);
4264 break;
4265 case OP_VLAN:
4266 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
4267 break;
4268 case OP_TCPLISW:
4269 seq_printf(seq, " csum=%#x", a);
4270 break;
4271 case OP_LARGESEND:
4272 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
4273 break;
4274 case OP_PACKET:
4275 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
4276 break;
4277 case OP_BUFFER:
4278 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
4279 break;
4280 default:
4281 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
4282 a, le16_to_cpu(le->length));
4283 }
4284
4285 if (le->ctrl & EOP) {
4286 seq_putc(seq, '\n');
4287 sop = 1;
4288 }
4289 }
4290
4291 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
4292 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
Mike McCormackc409c342009-07-21 14:51:20 +00004293 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004294 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
4295
David S. Millerd1d08d12008-01-07 20:53:33 -08004296 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004297 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004298 return 0;
4299}
4300
4301static int sky2_debug_open(struct inode *inode, struct file *file)
4302{
4303 return single_open(file, sky2_debug_show, inode->i_private);
4304}
4305
4306static const struct file_operations sky2_debug_fops = {
4307 .owner = THIS_MODULE,
4308 .open = sky2_debug_open,
4309 .read = seq_read,
4310 .llseek = seq_lseek,
4311 .release = single_release,
4312};
4313
4314/*
4315 * Use network device events to create/remove/rename
4316 * debugfs file entries
4317 */
4318static int sky2_device_event(struct notifier_block *unused,
4319 unsigned long event, void *ptr)
4320{
4321 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004322 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004323
Stephen Hemminger1436b302008-11-19 21:59:54 -08004324 if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004325 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004326
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004327 switch(event) {
4328 case NETDEV_CHANGENAME:
4329 if (sky2->debugfs) {
4330 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
4331 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004332 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07004333 break;
4334
4335 case NETDEV_GOING_DOWN:
4336 if (sky2->debugfs) {
4337 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
4338 dev->name);
4339 debugfs_remove(sky2->debugfs);
4340 sky2->debugfs = NULL;
4341 }
4342 break;
4343
4344 case NETDEV_UP:
4345 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
4346 sky2_debug, dev,
4347 &sky2_debug_fops);
4348 if (IS_ERR(sky2->debugfs))
4349 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004350 }
4351
4352 return NOTIFY_DONE;
4353}
4354
4355static struct notifier_block sky2_notifier = {
4356 .notifier_call = sky2_device_event,
4357};
4358
4359
4360static __init void sky2_debug_init(void)
4361{
4362 struct dentry *ent;
4363
4364 ent = debugfs_create_dir("sky2", NULL);
4365 if (!ent || IS_ERR(ent))
4366 return;
4367
4368 sky2_debug = ent;
4369 register_netdevice_notifier(&sky2_notifier);
4370}
4371
4372static __exit void sky2_debug_cleanup(void)
4373{
4374 if (sky2_debug) {
4375 unregister_netdevice_notifier(&sky2_notifier);
4376 debugfs_remove(sky2_debug);
4377 sky2_debug = NULL;
4378 }
4379}
4380
4381#else
4382#define sky2_debug_init()
4383#define sky2_debug_cleanup()
4384#endif
4385
Stephen Hemminger1436b302008-11-19 21:59:54 -08004386/* Two copies of network device operations to handle special case of
4387 not allowing netpoll on second port */
4388static const struct net_device_ops sky2_netdev_ops[2] = {
4389 {
4390 .ndo_open = sky2_up,
4391 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004392 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004393 .ndo_do_ioctl = sky2_ioctl,
4394 .ndo_validate_addr = eth_validate_addr,
4395 .ndo_set_mac_address = sky2_set_mac_address,
4396 .ndo_set_multicast_list = sky2_set_multicast,
4397 .ndo_change_mtu = sky2_change_mtu,
4398 .ndo_tx_timeout = sky2_tx_timeout,
4399#ifdef SKY2_VLAN_TAG_USED
4400 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4401#endif
4402#ifdef CONFIG_NET_POLL_CONTROLLER
4403 .ndo_poll_controller = sky2_netpoll,
4404#endif
4405 },
4406 {
4407 .ndo_open = sky2_up,
4408 .ndo_stop = sky2_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08004409 .ndo_start_xmit = sky2_xmit_frame,
Stephen Hemminger1436b302008-11-19 21:59:54 -08004410 .ndo_do_ioctl = sky2_ioctl,
4411 .ndo_validate_addr = eth_validate_addr,
4412 .ndo_set_mac_address = sky2_set_mac_address,
4413 .ndo_set_multicast_list = sky2_set_multicast,
4414 .ndo_change_mtu = sky2_change_mtu,
4415 .ndo_tx_timeout = sky2_tx_timeout,
4416#ifdef SKY2_VLAN_TAG_USED
4417 .ndo_vlan_rx_register = sky2_vlan_rx_register,
4418#endif
4419 },
4420};
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004421
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004422/* Initialize network device */
4423static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08004424 unsigned port,
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004425 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004426{
4427 struct sky2_port *sky2;
4428 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
4429
4430 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07004431 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004432 return NULL;
4433 }
4434
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004435 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08004436 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004437 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004438 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemminger1436b302008-11-19 21:59:54 -08004439 dev->netdev_ops = &sky2_netdev_ops[port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004440
4441 sky2 = netdev_priv(dev);
4442 sky2->netdev = dev;
4443 sky2->hw = hw;
4444 sky2->msg_enable = netif_msg_init(debug, default_msg);
4445
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004446 /* Auto speed and flow control */
Stephen Hemminger0ea065e2009-08-14 15:36:41 -07004447 sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
4448 if (hw->chip_id != CHIP_ID_YUKON_XL)
4449 sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
4450
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004451 sky2->flow_mode = FC_BOTH;
4452
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004453 sky2->duplex = -1;
4454 sky2->speed = -1;
4455 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004456 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004457
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004458 spin_lock_init(&sky2->phy_lock);
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004459
Stephen Hemminger793b8832005-09-14 16:06:14 -07004460 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemmingeree5f68f2009-08-18 15:17:08 +00004461 sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004462 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004463
4464 hw->dev[port] = dev;
4465
4466 sky2->port = port;
4467
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004468 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004469 if (highmem)
4470 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004471
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004472#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004473 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4474 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4475 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4476 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004477 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004478#endif
4479
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004480 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004481 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004482 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004483
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004484 return dev;
4485}
4486
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004487static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004488{
4489 const struct sky2_port *sky2 = netdev_priv(dev);
4490
4491 if (netif_msg_probe(sky2))
Johannes Berge1749612008-10-27 15:59:26 -07004492 printk(KERN_INFO PFX "%s: addr %pM\n",
4493 dev->name, dev->dev_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004494}
4495
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004496/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004497static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004498{
4499 struct sky2_hw *hw = dev_id;
4500 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4501
4502 if (status == 0)
4503 return IRQ_NONE;
4504
4505 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004506 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004507 wake_up(&hw->msi_wait);
4508 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4509 }
4510 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4511
4512 return IRQ_HANDLED;
4513}
4514
4515/* Test interrupt path by forcing a a software IRQ */
4516static int __devinit sky2_test_msi(struct sky2_hw *hw)
4517{
4518 struct pci_dev *pdev = hw->pdev;
4519 int err;
4520
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004521 init_waitqueue_head (&hw->msi_wait);
4522
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004523 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4524
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004525 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004526 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004527 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004528 return err;
4529 }
4530
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004531 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004532 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004533
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004534 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004535
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004536 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004537 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004538 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4539 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004540
4541 err = -EOPNOTSUPP;
4542 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4543 }
4544
4545 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004546 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004547
4548 free_irq(pdev->irq, hw);
4549
4550 return err;
4551}
4552
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004553/* This driver supports yukon2 chipset only */
4554static const char *sky2_name(u8 chipid, char *buf, int sz)
4555{
4556 const char *name[] = {
4557 "XL", /* 0xb3 */
4558 "EC Ultra", /* 0xb4 */
4559 "Extreme", /* 0xb5 */
4560 "EC", /* 0xb6 */
4561 "FE", /* 0xb7 */
4562 "FE+", /* 0xb8 */
4563 "Supreme", /* 0xb9 */
Stephen Hemminger0ce8b982008-06-17 09:04:27 -07004564 "UL 2", /* 0xba */
Stephen Hemminger0f5aac72009-10-29 06:37:09 +00004565 "Unknown", /* 0xbb */
4566 "Optima", /* 0xbc */
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004567 };
4568
stephen hemmingerdae3a512009-12-14 08:33:47 +00004569 if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004570 strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
4571 else
4572 snprintf(buf, sz, "(chip %#x)", chipid);
4573 return buf;
4574}
4575
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004576static int __devinit sky2_probe(struct pci_dev *pdev,
4577 const struct pci_device_id *ent)
4578{
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004579 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004580 struct sky2_hw *hw;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004581 int err, using_dac = 0, wol_default;
Stephen Hemminger38345072009-02-03 11:27:30 +00004582 u32 reg;
Stephen Hemmingerc7127a32008-06-17 09:04:25 -07004583 char buf1[16];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004584
Stephen Hemminger793b8832005-09-14 16:06:14 -07004585 err = pci_enable_device(pdev);
4586 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004587 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004588 goto err_out;
4589 }
4590
Stephen Hemminger6cc90a52009-06-11 07:03:47 +00004591 /* Get configuration information
4592 * Note: only regular PCI config access once to test for HW issues
4593 * other PCI access through shared memory for speed and to
4594 * avoid MMCONFIG problems.
4595 */
4596 err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
4597 if (err) {
4598 dev_err(&pdev->dev, "PCI read config failed\n");
4599 goto err_out;
4600 }
4601
4602 if (~reg == 0) {
4603 dev_err(&pdev->dev, "PCI configuration read error\n");
4604 goto err_out;
4605 }
4606
Stephen Hemminger793b8832005-09-14 16:06:14 -07004607 err = pci_request_regions(pdev, DRV_NAME);
4608 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004609 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004610 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004611 }
4612
4613 pci_set_master(pdev);
4614
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004615 if (sizeof(dma_addr_t) > sizeof(u32) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07004616 !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004617 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07004618 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004619 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004620 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4621 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004622 goto err_out_free_regions;
4623 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004624 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07004625 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004626 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004627 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004628 goto err_out_free_regions;
4629 }
4630 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004631
Stephen Hemminger38345072009-02-03 11:27:30 +00004632
4633#ifdef __BIG_ENDIAN
4634 /* The sk98lin vendor driver uses hardware byte swapping but
4635 * this driver uses software swapping.
4636 */
4637 reg &= ~PCI_REV_DESC;
4638 err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
4639 if (err) {
4640 dev_err(&pdev->dev, "PCI write config failed\n");
4641 goto err_out_free_regions;
4642 }
4643#endif
4644
Rafael J. Wysocki9d731d72008-10-12 20:59:48 -07004645 wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004646
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004647 err = -ENOMEM;
Stephen Hemminger66466792009-10-01 07:11:46 +00004648
4649 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
4650 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004651 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004652 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004653 goto err_out_free_regions;
4654 }
4655
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004656 hw->pdev = pdev;
Stephen Hemminger66466792009-10-01 07:11:46 +00004657 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004658
4659 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4660 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004661 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004662 goto err_out_free_hw;
4663 }
4664
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004665 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004666 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004667 if (!hw->st_le)
4668 goto err_out_iounmap;
4669
Stephen Hemmingere3173832007-02-06 10:45:39 -08004670 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004671 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004672 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004673
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004674 dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
4675 sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004676
Stephen Hemmingere3173832007-02-06 10:45:39 -08004677 sky2_reset(hw);
4678
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004679 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004680 if (!dev) {
4681 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004682 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004683 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004684
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004685 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4686 err = sky2_test_msi(hw);
4687 if (err == -EOPNOTSUPP)
4688 pci_disable_msi(pdev);
4689 else if (err)
4690 goto err_out_free_netdev;
4691 }
4692
Stephen Hemminger793b8832005-09-14 16:06:14 -07004693 err = register_netdev(dev);
4694 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004695 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004696 goto err_out_free_netdev;
4697 }
4698
Brandon Philips33cb7d32009-10-29 13:58:07 +00004699 netif_carrier_off(dev);
4700
Stephen Hemminger6de16232007-10-17 13:26:42 -07004701 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4702
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004703 err = request_irq(pdev->irq, sky2_intr,
4704 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemminger66466792009-10-01 07:11:46 +00004705 hw->irq_name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004706 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004707 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004708 goto err_out_unregister;
4709 }
4710 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004711 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004712
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004713 sky2_show_addr(dev);
4714
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004715 if (hw->ports > 1) {
4716 struct net_device *dev1;
4717
Stephen Hemmingerca519272009-09-14 06:22:29 +00004718 err = -ENOMEM;
Stephen Hemmingerbe63a212008-01-15 11:29:29 -08004719 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerca519272009-09-14 06:22:29 +00004720 if (dev1 && (err = register_netdev(dev1)) == 0)
4721 sky2_show_addr(dev1);
4722 else {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004723 dev_warn(&pdev->dev,
4724 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004725 hw->dev[1] = NULL;
Stephen Hemmingerca519272009-09-14 06:22:29 +00004726 hw->ports = 1;
4727 if (dev1)
4728 free_netdev(dev1);
4729 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004730 }
4731
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004732 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004733 INIT_WORK(&hw->restart_work, sky2_restart);
4734
Stephen Hemminger793b8832005-09-14 16:06:14 -07004735 pci_set_drvdata(pdev, hw);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004736 pdev->d3_delay = 150;
Stephen Hemminger793b8832005-09-14 16:06:14 -07004737
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004738 return 0;
4739
Stephen Hemminger793b8832005-09-14 16:06:14 -07004740err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004741 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004742 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004743 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004744err_out_free_netdev:
4745 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004746err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004747 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004748 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004749err_out_iounmap:
4750 iounmap(hw->regs);
4751err_out_free_hw:
4752 kfree(hw);
4753err_out_free_regions:
4754 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004755err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004756 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004757err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004758 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004759 return err;
4760}
4761
4762static void __devexit sky2_remove(struct pci_dev *pdev)
4763{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004764 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004765 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004766
Stephen Hemminger793b8832005-09-14 16:06:14 -07004767 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004768 return;
4769
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004770 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004771 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004772
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004773 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004774 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004775
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004776 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004777
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004778 sky2_power_aux(hw);
4779
Stephen Hemminger793b8832005-09-14 16:06:14 -07004780 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004781 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004782
4783 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004784 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004785 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004786 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004787 pci_release_regions(pdev);
4788 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004789
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004790 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004791 free_netdev(hw->dev[i]);
4792
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004793 iounmap(hw->regs);
4794 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004795
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004796 pci_set_drvdata(pdev, NULL);
4797}
4798
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004799static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4800{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004801 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004802 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004803
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004804 if (!hw)
4805 return 0;
4806
Stephen Hemminger063a0b32008-04-02 09:03:23 -07004807 del_timer_sync(&hw->watchdog_timer);
4808 cancel_work_sync(&hw->restart_work);
4809
Stephen Hemminger19720732009-08-14 05:15:16 +00004810 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004811 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004812 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004813 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004814
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004815 sky2_detach(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004816
4817 if (sky2->wol)
4818 sky2_wol_init(sky2);
4819
4820 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004821 }
4822
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004823 device_set_wakeup_enable(&pdev->dev, wol != 0);
4824
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004825 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004826 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004827 sky2_power_aux(hw);
Stephen Hemminger19720732009-08-14 05:15:16 +00004828 rtnl_unlock();
Stephen Hemmingere3173832007-02-06 10:45:39 -08004829
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004830 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004831 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004832 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004833
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004834 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004835}
4836
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004837#ifdef CONFIG_PM
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004838static int sky2_resume(struct pci_dev *pdev)
4839{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004840 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004841 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004842
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004843 if (!hw)
4844 return 0;
4845
Stephen Hemmingerf71eb1a2008-08-04 13:33:37 -07004846 err = pci_set_power_state(pdev, PCI_D0);
4847 if (err)
4848 goto out;
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004849
4850 err = pci_restore_state(pdev);
4851 if (err)
4852 goto out;
4853
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004854 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004855
4856 /* Re-enable all clocks */
stephen hemmingera0db28b2010-02-07 06:23:53 +00004857 err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
4858 if (err) {
4859 dev_err(&pdev->dev, "PCI write config failed\n");
4860 goto out;
4861 }
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004862
Stephen Hemmingere3173832007-02-06 10:45:39 -08004863 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004864 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004865 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004866
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004867 rtnl_lock();
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004868 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004869 err = sky2_reattach(hw->dev[i]);
4870 if (err)
4871 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004872 }
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004873 rtnl_unlock();
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004874
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004875 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004876out:
Stephen Hemmingeraf18d8b2009-08-14 15:31:25 -07004877 rtnl_unlock();
4878
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004879 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004880 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004881 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004882}
4883#endif
4884
Stephen Hemmingere3173832007-02-06 10:45:39 -08004885static void sky2_shutdown(struct pci_dev *pdev)
4886{
stephen hemminger5f8ae5c2010-02-12 06:57:59 +00004887 sky2_suspend(pdev, PMSG_SUSPEND);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004888}
4889
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004890static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004891 .name = DRV_NAME,
4892 .id_table = sky2_id_table,
4893 .probe = sky2_probe,
4894 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004895#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004896 .suspend = sky2_suspend,
4897 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004898#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004899 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004900};
4901
4902static int __init sky2_init_module(void)
4903{
Stephen Hemmingerc844d482008-08-27 20:48:23 -07004904 pr_info(PFX "driver version " DRV_VERSION "\n");
4905
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004906 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004907 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004908}
4909
4910static void __exit sky2_cleanup_module(void)
4911{
4912 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004913 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004914}
4915
4916module_init(sky2_init_module);
4917module_exit(sky2_cleanup_module);
4918
4919MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -08004920MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004921MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004922MODULE_VERSION(DRV_VERSION);