blob: 19b3e0858275d3d26f534f683d49aae66ba30d8b [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonc1d287b2009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson0ce37102009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000075
Bob Wilsonde95c1b82009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilsond8e17572009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000086 SDTCisSameAs<0, 2>,
87 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000088def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
89def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
90def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000091
Bob Wilson9f6c4c12010-02-18 06:05:53 +000092def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
93 SDTCisSameAs<0, 2>]>;
94def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
95def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
96
Bob Wilson5bafff32009-06-22 23:27:02 +000097//===----------------------------------------------------------------------===//
98// NEON operand definitions
99//===----------------------------------------------------------------------===//
100
Bob Wilson54c78ef2009-11-06 23:33:28 +0000101def h8imm : Operand<i8> {
102 let PrintMethod = "printHex8ImmOperand";
103}
104def h16imm : Operand<i16> {
105 let PrintMethod = "printHex16ImmOperand";
106}
107def h32imm : Operand<i32> {
108 let PrintMethod = "printHex32ImmOperand";
109}
110def h64imm : Operand<i64> {
111 let PrintMethod = "printHex64ImmOperand";
112}
113
Bob Wilson5bafff32009-06-22 23:27:02 +0000114//===----------------------------------------------------------------------===//
115// NEON load / store instructions
116//===----------------------------------------------------------------------===//
117
Bob Wilson5bafff32009-06-22 23:27:02 +0000118// Use vldmia to load a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000119def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoadm,
120 "vldmia", "$addr, ${dst:dregpair}",
121 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdda0f4c2009-07-08 22:51:32 +0000122 let Inst{27-25} = 0b110;
123 let Inst{24} = 0; // P bit
124 let Inst{23} = 1; // U bit
125 let Inst{20} = 1;
Johnny Chenb731e872009-12-01 17:37:06 +0000126 let Inst{11-8} = 0b1011;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000127}
Bob Wilson5bafff32009-06-22 23:27:02 +0000128
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000129// Use vstmia to store a Q register as a D register pair.
Bob Wilson9abe19d2010-02-17 00:31:29 +0000130def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStorem,
131 "vstmia", "$addr, ${src:dregpair}",
132 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000133 let Inst{27-25} = 0b110;
134 let Inst{24} = 0; // P bit
135 let Inst{23} = 1; // U bit
136 let Inst{20} = 0;
Johnny Chenb731e872009-12-01 17:37:06 +0000137 let Inst{11-8} = 0b1011;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000138}
139
Bob Wilson205a5ca2009-07-08 18:11:30 +0000140// VLD1 : Vector Load (multiple single elements)
Bob Wilson95808322010-03-18 20:18:39 +0000141class VLD1D<bits<4> op7_4, string Dt, ValueType Ty>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000142 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson95808322010-03-18 20:18:39 +0000143 "vld1", Dt, "\\{$dst\\}, $addr", "",
144 [(set DPR:$dst, (Ty (int_arm_neon_vld1 addrmode6:$addr)))]>;
145class VLD1Q<bits<4> op7_4, string Dt, ValueType Ty>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000146 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson95808322010-03-18 20:18:39 +0000147 "vld1", Dt, "${dst:dregpair}, $addr", "",
148 [(set QPR:$dst, (Ty (int_arm_neon_vld1 addrmode6:$addr)))]>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000149
Bob Wilson95808322010-03-18 20:18:39 +0000150def VLD1d8 : VLD1D<0b0000, "8", v8i8>;
151def VLD1d16 : VLD1D<0b0100, "16", v4i16>;
152def VLD1d32 : VLD1D<0b1000, "32", v2i32>;
153def VLD1df : VLD1D<0b1000, "32", v2f32>;
154def VLD1d64 : VLD1D<0b1100, "64", v1i64>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000155
Bob Wilson95808322010-03-18 20:18:39 +0000156def VLD1q8 : VLD1Q<0b0000, "8", v16i8>;
157def VLD1q16 : VLD1Q<0b0100, "16", v8i16>;
158def VLD1q32 : VLD1Q<0b1000, "32", v4i32>;
159def VLD1qf : VLD1Q<0b1000, "32", v4f32>;
160def VLD1q64 : VLD1Q<0b1100, "64", v2i64>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000161
Bob Wilson99493b22010-03-20 17:59:03 +0000162let mayLoad = 1 in {
163
164// ...with address register writeback:
165class VLD1DWB<bits<4> op7_4, string Dt>
166 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
167 (ins addrmode6:$addr), IIC_VLD1,
168 "vld1", Dt, "\\{$dst\\}, $addr",
169 "$addr.addr = $wb", []>;
170class VLD1QWB<bits<4> op7_4, string Dt>
171 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
172 (ins addrmode6:$addr), IIC_VLD1,
173 "vld1", Dt, "${dst:dregpair}, $addr",
174 "$addr.addr = $wb", []>;
175
176def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
177def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
178def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
179def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
180
181def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
182def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
183def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
184def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
185} // mayLoad = 1
186
187let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
188
Johnny Chend7283d92010-02-23 20:51:23 +0000189// These (dreg triple/quadruple) are for disassembly only.
Bob Wilson95808322010-03-18 20:18:39 +0000190class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000191 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000192 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Johnny Chend7283d92010-02-23 20:51:23 +0000193 "\\{$dst1, $dst2, $dst3\\}, $addr", "",
194 [/* For disassembly only; pattern left blank */]>;
Bob Wilson95808322010-03-18 20:18:39 +0000195class VLD1D4<bits<4> op7_4, string Dt>
Johnny Chend7283d92010-02-23 20:51:23 +0000196 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson95808322010-03-18 20:18:39 +0000197 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Johnny Chend7283d92010-02-23 20:51:23 +0000198 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "",
199 [/* For disassembly only; pattern left blank */]>;
200
Bob Wilson95808322010-03-18 20:18:39 +0000201def VLD1d8T : VLD1D3<0b0000, "8">;
202def VLD1d16T : VLD1D3<0b0100, "16">;
203def VLD1d32T : VLD1D3<0b1000, "32">;
Bob Wilson667a13e2010-03-20 19:57:03 +0000204// VLD1d64T : implemented as VLD3d64
Johnny Chend7283d92010-02-23 20:51:23 +0000205
Bob Wilson95808322010-03-18 20:18:39 +0000206def VLD1d8Q : VLD1D4<0b0000, "8">;
207def VLD1d16Q : VLD1D4<0b0100, "16">;
208def VLD1d32Q : VLD1D4<0b1000, "32">;
Bob Wilson667a13e2010-03-20 19:57:03 +0000209// VLD1d64Q : implemented as VLD4d64
Johnny Chend7283d92010-02-23 20:51:23 +0000210
Bob Wilson99493b22010-03-20 17:59:03 +0000211// ...with address register writeback:
212class VLD1D3WB<bits<4> op7_4, string Dt>
213 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
214 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
215 "\\{$dst1, $dst2, $dst3\\}, $addr", "$addr.addr = $wb",
216 [/* For disassembly only; pattern left blank */]>;
217class VLD1D4WB<bits<4> op7_4, string Dt>
218 : NLdSt<0,0b10,0b0010,op7_4,
219 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
220 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
221 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "$addr.addr = $wb",
222 [/* For disassembly only; pattern left blank */]>;
Johnny Chend7283d92010-02-23 20:51:23 +0000223
Bob Wilson99493b22010-03-20 17:59:03 +0000224def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
225def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
226def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
227// VLD1d64T_UPD : implemented as VLD3d64_UPD
228
229def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
230def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
231def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
232// VLD1d64Q_UPD : implemented as VLD4d64_UPD
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000233
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000234// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000235class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
236 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000237 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000238 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
239class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000240 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000241 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000242 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000243 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000244
Bob Wilson00bf1d92010-03-20 18:14:26 +0000245def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
246def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
247def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilsona4288082009-10-07 22:57:01 +0000248def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
249 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000250 "vld1", "64", "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000251
Bob Wilson95808322010-03-18 20:18:39 +0000252def VLD2q8 : VLD2Q<0b0000, "8">;
253def VLD2q16 : VLD2Q<0b0100, "16">;
254def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000255
Bob Wilson92cb9322010-03-20 20:10:51 +0000256// ...with address register writeback:
257class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
258 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
259 (ins addrmode6:$addr), IIC_VLD2,
260 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr",
261 "$addr.addr = $wb", []>;
262class VLD2QWB<bits<4> op7_4, string Dt>
263 : NLdSt<0, 0b10, 0b0011, op7_4,
264 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
265 (ins addrmode6:$addr), IIC_VLD2,
266 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
267 "$addr.addr = $wb", []>;
268
269def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
270def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
271def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
272def VLD2d64_UPD : NLdSt<0,0b10,0b1010,0b1100,
273 (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
274 (ins addrmode6:$addr), IIC_VLD1,
275 "vld1", "64", "\\{$dst1, $dst2\\}, $addr",
276 "$addr.addr = $wb", []>;
277
278def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
279def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
280def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
281
Bob Wilson00bf1d92010-03-20 18:14:26 +0000282// ...with double-spaced registers (for disassembly only):
283def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
284def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
285def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000286def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
287def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
288def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000289
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000290// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000291class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
292 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000293 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000294 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000295
Bob Wilson00bf1d92010-03-20 18:14:26 +0000296def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
297def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
298def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilsonc67160c2009-10-07 23:39:57 +0000299def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
300 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
301 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000302 "vld1", "64", "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000303
Bob Wilson92cb9322010-03-20 20:10:51 +0000304// ...with address register writeback:
305class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
306 : NLdSt<0, 0b10, op11_8, op7_4,
307 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
308 (ins addrmode6:$addr), IIC_VLD3,
309 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr",
310 "$addr.addr = $wb", []>;
311
312def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
313def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
314def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
315def VLD3d64_UPD : NLdSt<0,0b10,0b0110,0b1100,
316 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
317 (ins addrmode6:$addr), IIC_VLD1,
318 "vld1", "64", "\\{$dst1, $dst2, $dst3\\}, $addr",
319 "$addr.addr = $wb", []>;
320
321// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000322def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
323def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
324def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000325def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
326def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
327def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000328
Bob Wilson92cb9322010-03-20 20:10:51 +0000329// ...alternate versions to be allocated odd register numbers:
330def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
331def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
332def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000333
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000334// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000335class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
336 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000337 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000338 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000339 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000340
Bob Wilson00bf1d92010-03-20 18:14:26 +0000341def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
342def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
343def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson0ea38bb2009-10-07 23:54:04 +0000344def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
345 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
346 (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson9fedc332010-01-18 01:24:43 +0000347 "vld1", "64", "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
348 "", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000349
Bob Wilson92cb9322010-03-20 20:10:51 +0000350// ...with address register writeback:
351class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
352 : NLdSt<0, 0b10, op11_8, op7_4,
353 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
354 (ins addrmode6:$addr), IIC_VLD4,
355 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
356 "$addr.addr = $wb", []>;
357
358def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
359def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
360def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
361def VLD4d64_UPD : NLdSt<0,0b10,0b0010,0b1100,
362 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4,
363 GPR:$wb),
364 (ins addrmode6:$addr), IIC_VLD1,
365 "vld1", "64",
366 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr",
367 "$addr.addr = $wb", []>;
368
369// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000370def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
371def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
372def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000373def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
374def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
375def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000376
Bob Wilson92cb9322010-03-20 20:10:51 +0000377// ...alternate versions to be allocated odd register numbers:
378def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
379def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
380def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000381
382// VLD1LN : Vector Load (single element to one lane)
383// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000384
Bob Wilson243fcc52009-09-01 04:26:28 +0000385// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000386class VLD2LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000387 : NLdSt<1, 0b10, op11_8, {?,?,?,?}, (outs DPR:$dst1, DPR:$dst2),
388 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
389 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
390 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000391
Bob Wilson95808322010-03-18 20:18:39 +0000392def VLD2LNd8 : VLD2LN<0b0001, "8">;
393def VLD2LNd16 : VLD2LN<0b0101, "16"> { let Inst{5} = 0; }
394def VLD2LNd32 : VLD2LN<0b1001, "32"> { let Inst{6} = 0; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000395
Bob Wilson41315282010-03-20 20:39:53 +0000396// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000397def VLD2LNq16 : VLD2LN<0b0101, "16"> { let Inst{5} = 1; }
398def VLD2LNq32 : VLD2LN<0b1001, "32"> { let Inst{6} = 1; }
Bob Wilson30aea9d2009-10-08 18:56:10 +0000399
Bob Wilson41315282010-03-20 20:39:53 +0000400// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000401def VLD2LNq16odd : VLD2LN<0b0101, "16"> { let Inst{5} = 1; }
402def VLD2LNq32odd : VLD2LN<0b1001, "32"> { let Inst{6} = 1; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000403
Bob Wilsona1023642010-03-20 20:47:18 +0000404// ...with address register writeback:
405class VLD2LNWB<bits<4> op11_8, string Dt>
406 : NLdSt<1, 0b10, op11_8, {?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
407 (ins addrmode6:$addr,
408 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
409 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
410 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
411
412def VLD2LNd8_UPD : VLD2LNWB<0b0001, "8">;
413def VLD2LNd16_UPD : VLD2LNWB<0b0101, "16"> { let Inst{5} = 0; }
414def VLD2LNd32_UPD : VLD2LNWB<0b1001, "32"> { let Inst{6} = 0; }
415
416def VLD2LNq16_UPD : VLD2LNWB<0b0101, "16"> { let Inst{5} = 1; }
417def VLD2LNq32_UPD : VLD2LNWB<0b1001, "32"> { let Inst{6} = 1; }
418
Bob Wilson243fcc52009-09-01 04:26:28 +0000419// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000420class VLD3LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000421 : NLdSt<1, 0b10, op11_8, {?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
422 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
423 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
424 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
425 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000426
Bob Wilson95808322010-03-18 20:18:39 +0000427def VLD3LNd8 : VLD3LN<0b0010, "8"> { let Inst{4} = 0; }
428def VLD3LNd16 : VLD3LN<0b0110, "16"> { let Inst{5-4} = 0b00; }
429def VLD3LNd32 : VLD3LN<0b1010, "32"> { let Inst{6-4} = 0b000; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000430
Bob Wilson41315282010-03-20 20:39:53 +0000431// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000432def VLD3LNq16 : VLD3LN<0b0110, "16"> { let Inst{5-4} = 0b10; }
433def VLD3LNq32 : VLD3LN<0b1010, "32"> { let Inst{6-4} = 0b100; }
Bob Wilson0bf7d992009-10-08 22:27:33 +0000434
Bob Wilson41315282010-03-20 20:39:53 +0000435// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000436def VLD3LNq16odd : VLD3LN<0b0110, "16"> { let Inst{5-4} = 0b10; }
437def VLD3LNq32odd : VLD3LN<0b1010, "32"> { let Inst{6-4} = 0b100; }
Bob Wilson243fcc52009-09-01 04:26:28 +0000438
Bob Wilsona1023642010-03-20 20:47:18 +0000439// ...with address register writeback:
440class VLD3LNWB<bits<4> op11_8, string Dt>
441 : NLdSt<1, 0b10, op11_8, {?,?,?,?},
442 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
443 (ins addrmode6:$addr,
444 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
445 IIC_VLD3, "vld3", Dt,
446 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
447 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
448 []>;
449
450def VLD3LNd8_UPD : VLD3LNWB<0b0010, "8"> { let Inst{4} = 0; }
451def VLD3LNd16_UPD : VLD3LNWB<0b0110, "16"> { let Inst{5-4} = 0b00; }
452def VLD3LNd32_UPD : VLD3LNWB<0b1010, "32"> { let Inst{6-4} = 0b000; }
453
454def VLD3LNq16_UPD : VLD3LNWB<0b0110, "16"> { let Inst{5-4} = 0b10; }
455def VLD3LNq32_UPD : VLD3LNWB<0b1010, "32"> { let Inst{6-4} = 0b100; }
456
Bob Wilson243fcc52009-09-01 04:26:28 +0000457// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000458class VLD4LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000459 : NLdSt<1, 0b10, op11_8, {?,?,?,?},
460 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
461 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
462 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000463 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000464 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000465
Bob Wilson95808322010-03-18 20:18:39 +0000466def VLD4LNd8 : VLD4LN<0b0011, "8">;
467def VLD4LNd16 : VLD4LN<0b0111, "16"> { let Inst{5} = 0; }
468def VLD4LNd32 : VLD4LN<0b1011, "32"> { let Inst{6} = 0; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000469
Bob Wilson41315282010-03-20 20:39:53 +0000470// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000471def VLD4LNq16 : VLD4LN<0b0111, "16"> { let Inst{5} = 1; }
472def VLD4LNq32 : VLD4LN<0b1011, "32"> { let Inst{6} = 1; }
Bob Wilson62e053e2009-10-08 22:53:57 +0000473
Bob Wilson41315282010-03-20 20:39:53 +0000474// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000475def VLD4LNq16odd : VLD4LN<0b0111, "16"> { let Inst{5} = 1; }
476def VLD4LNq32odd : VLD4LN<0b1011, "32"> { let Inst{6} = 1; }
Bob Wilsonb07c1712009-10-07 21:53:04 +0000477
Bob Wilsona1023642010-03-20 20:47:18 +0000478// ...with address register writeback:
479class VLD4LNWB<bits<4> op11_8, string Dt>
480 : NLdSt<1, 0b10, op11_8, {?,?,?,?},
481 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
482 (ins addrmode6:$addr,
483 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
484 IIC_VLD4, "vld4", Dt,
485"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
486"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
487 []>;
488
489def VLD4LNd8_UPD : VLD4LNWB<0b0011, "8">;
490def VLD4LNd16_UPD : VLD4LNWB<0b0111, "16"> { let Inst{5} = 0; }
491def VLD4LNd32_UPD : VLD4LNWB<0b1011, "32"> { let Inst{6} = 0; }
492
493def VLD4LNq16_UPD : VLD4LNWB<0b0111, "16"> { let Inst{5} = 1; }
494def VLD4LNq32_UPD : VLD4LNWB<0b1011, "32"> { let Inst{6} = 1; }
495
Bob Wilsonb07c1712009-10-07 21:53:04 +0000496// VLD1DUP : Vector Load (single element to all lanes)
497// VLD2DUP : Vector Load (single 2-element structure to all lanes)
498// VLD3DUP : Vector Load (single 3-element structure to all lanes)
499// VLD4DUP : Vector Load (single 4-element structure to all lanes)
500// FIXME: Not yet implemented.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000501} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000502
Bob Wilsonb36ec862009-08-06 18:47:44 +0000503// VST1 : Vector Store (multiple single elements)
Bob Wilson95808322010-03-18 20:18:39 +0000504class VST1D<bits<4> op7_4, string Dt, ValueType Ty>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000505 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000506 "vst1", Dt, "\\{$src\\}, $addr", "",
507 [(int_arm_neon_vst1 addrmode6:$addr, (Ty DPR:$src))]>;
508class VST1Q<bits<4> op7_4, string Dt, ValueType Ty>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000509 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000510 "vst1", Dt, "${src:dregpair}, $addr", "",
511 [(int_arm_neon_vst1 addrmode6:$addr, (Ty QPR:$src))]>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000512
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000513let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson95808322010-03-18 20:18:39 +0000514def VST1d8 : VST1D<0b0000, "8", v8i8>;
515def VST1d16 : VST1D<0b0100, "16", v4i16>;
516def VST1d32 : VST1D<0b1000, "32", v2i32>;
517def VST1df : VST1D<0b1000, "32", v2f32>;
518def VST1d64 : VST1D<0b1100, "64", v1i64>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000519
Bob Wilson95808322010-03-18 20:18:39 +0000520def VST1q8 : VST1Q<0b0000, "8", v16i8>;
521def VST1q16 : VST1Q<0b0100, "16", v8i16>;
522def VST1q32 : VST1Q<0b1000, "32", v4i32>;
523def VST1qf : VST1Q<0b1000, "32", v4f32>;
524def VST1q64 : VST1Q<0b1100, "64", v2i64>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000525} // hasExtraSrcRegAllocReq
Bob Wilsonb36ec862009-08-06 18:47:44 +0000526
Bob Wilson25eb5012010-03-20 20:54:36 +0000527let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
528
529// ...with address register writeback:
530class VST1DWB<bits<4> op7_4, string Dt>
531 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
532 (ins addrmode6:$addr, DPR:$src), IIC_VST,
533 "vst1", Dt, "\\{$src\\}, $addr", "$addr.addr = $wb", []>;
534class VST1QWB<bits<4> op7_4, string Dt>
535 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
536 (ins addrmode6:$addr, QPR:$src), IIC_VST,
537 "vst1", Dt, "${src:dregpair}, $addr", "$addr.addr = $wb", []>;
538
539def VST1d8_UPD : VST1DWB<0b0000, "8">;
540def VST1d16_UPD : VST1DWB<0b0100, "16">;
541def VST1d32_UPD : VST1DWB<0b1000, "32">;
542def VST1d64_UPD : VST1DWB<0b1100, "64">;
543
544def VST1q8_UPD : VST1QWB<0b0000, "8">;
545def VST1q16_UPD : VST1QWB<0b0100, "16">;
546def VST1q32_UPD : VST1QWB<0b1000, "32">;
547def VST1q64_UPD : VST1QWB<0b1100, "64">;
548
Johnny Chenf50e83f2010-02-24 02:57:20 +0000549// These (dreg triple/quadruple) are for disassembly only.
Bob Wilson95808322010-03-18 20:18:39 +0000550class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000551 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000552 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
553 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "",
Johnny Chenf50e83f2010-02-24 02:57:20 +0000554 [/* For disassembly only; pattern left blank */]>;
Bob Wilson95808322010-03-18 20:18:39 +0000555class VST1D4<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000556 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
557 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000558 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
Johnny Chenf50e83f2010-02-24 02:57:20 +0000559 [/* For disassembly only; pattern left blank */]>;
560
Bob Wilson95808322010-03-18 20:18:39 +0000561def VST1d8T : VST1D3<0b0000, "8">;
562def VST1d16T : VST1D3<0b0100, "16">;
563def VST1d32T : VST1D3<0b1000, "32">;
Bob Wilson667a13e2010-03-20 19:57:03 +0000564// VST1d64T : implemented as VST3d64
Johnny Chenf50e83f2010-02-24 02:57:20 +0000565
Bob Wilson95808322010-03-18 20:18:39 +0000566def VST1d8Q : VST1D4<0b0000, "8">;
567def VST1d16Q : VST1D4<0b0100, "16">;
568def VST1d32Q : VST1D4<0b1000, "32">;
Bob Wilson667a13e2010-03-20 19:57:03 +0000569// VST1d64Q : implemented as VST4d64
Johnny Chenf50e83f2010-02-24 02:57:20 +0000570
Bob Wilson25eb5012010-03-20 20:54:36 +0000571// ...with address register writeback:
572class VST1D3WB<bits<4> op7_4, string Dt>
573 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
574 (ins addrmode6:$addr,
575 DPR:$src1, DPR:$src2, DPR:$src3),
576 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr",
577 "$addr.addr = $wb",
578 [/* For disassembly only; pattern left blank */]>;
579class VST1D4WB<bits<4> op7_4, string Dt>
580 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
581 (ins addrmode6:$addr,
582 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
583 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
584 "$addr.addr = $wb",
585 [/* For disassembly only; pattern left blank */]>;
586
587def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
588def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
589def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
590// VST1d64T_UPD : implemented as VST3d64_UPD
591
592def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
593def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
594def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
595// VST1d64Q_UPD : implemented as VST4d64_UPD
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000596
Bob Wilsonb36ec862009-08-06 18:47:44 +0000597// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000598class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
599 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
600 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
601 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000602class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000603 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000604 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000605 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000606 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000607
Bob Wilson068b18b2010-03-20 21:15:48 +0000608def VST2d8 : VST2D<0b1000, 0b0000, "8">;
609def VST2d16 : VST2D<0b1000, 0b0100, "16">;
610def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilson24e04c52009-10-08 00:21:01 +0000611def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
612 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000613 "vst1", "64", "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000614
Bob Wilson95808322010-03-18 20:18:39 +0000615def VST2q8 : VST2Q<0b0000, "8">;
616def VST2q16 : VST2Q<0b0100, "16">;
617def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000618
Bob Wilson068b18b2010-03-20 21:15:48 +0000619// ...with double-spaced registers (for disassembly only):
620def VST2b8 : VST2D<0b1001, 0b0000, "8">;
621def VST2b16 : VST2D<0b1001, 0b0100, "16">;
622def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000623
Bob Wilsonb36ec862009-08-06 18:47:44 +0000624// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000625class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
626 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000627 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000628 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
629class VST3WB<bits<4> op7_4, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000630 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
631 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000632 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000633 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000634
Bob Wilson068b18b2010-03-20 21:15:48 +0000635def VST3d8 : VST3D<0b0100, 0b0000, "8">;
636def VST3d16 : VST3D<0b0100, 0b0100, "16">;
637def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilson5adf60c2009-10-08 00:28:28 +0000638def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
639 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
640 IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000641 "vst1", "64", "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000642
Bob Wilson068b18b2010-03-20 21:15:48 +0000643// ...with double-spaced registers:
644def VST3q8 : VST3D<0b0101, 0b0000, "8">;
645def VST3q16 : VST3D<0b0101, 0b0100, "16">;
646def VST3q32 : VST3D<0b0101, 0b1000, "32">;
647
Bob Wilson66a70632009-10-07 20:30:08 +0000648// vst3 to double-spaced even registers.
Bob Wilson95ffecd2010-03-20 18:35:24 +0000649def VST3q8_UPD : VST3WB<0b0000, "8">;
650def VST3q16_UPD : VST3WB<0b0100, "16">;
651def VST3q32_UPD : VST3WB<0b1000, "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000652
653// vst3 to double-spaced odd registers.
Bob Wilson95ffecd2010-03-20 18:35:24 +0000654def VST3q8odd_UPD : VST3WB<0b0000, "8">;
655def VST3q16odd_UPD : VST3WB<0b0100, "16">;
656def VST3q32odd_UPD : VST3WB<0b1000, "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000657
Bob Wilsonb36ec862009-08-06 18:47:44 +0000658// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000659class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
660 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000661 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000662 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000663 "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000664class VST4WB<bits<4> op7_4, string Dt>
Bob Wilsonb07c1712009-10-07 21:53:04 +0000665 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
666 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000667 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000668 "$addr.addr = $wb", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000669
Bob Wilson068b18b2010-03-20 21:15:48 +0000670def VST4d8 : VST4D<0b0000, 0b0000, "8">;
671def VST4d16 : VST4D<0b0000, 0b0100, "16">;
672def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilsondeb31412009-10-08 05:18:18 +0000673def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
674 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
675 DPR:$src4), IIC_VST,
Bob Wilson9fedc332010-01-18 01:24:43 +0000676 "vst1", "64", "\\{$src1, $src2, $src3, $src4\\}, $addr",
677 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000678
Bob Wilson068b18b2010-03-20 21:15:48 +0000679// ...with double-spaced registers:
680def VST4q8 : VST4D<0b0001, 0b0000, "8">;
681def VST4q16 : VST4D<0b0001, 0b0100, "16">;
682def VST4q32 : VST4D<0b0001, 0b1000, "32">;
683
Bob Wilson63c90632009-10-07 20:49:18 +0000684// vst4 to double-spaced even registers.
Bob Wilson95ffecd2010-03-20 18:35:24 +0000685def VST4q8_UPD : VST4WB<0b0000, "8">;
686def VST4q16_UPD : VST4WB<0b0100, "16">;
687def VST4q32_UPD : VST4WB<0b1000, "32">;
Bob Wilson63c90632009-10-07 20:49:18 +0000688
689// vst4 to double-spaced odd registers.
Bob Wilson95ffecd2010-03-20 18:35:24 +0000690def VST4q8odd_UPD : VST4WB<0b0000, "8">;
691def VST4q16odd_UPD : VST4WB<0b0100, "16">;
692def VST4q32odd_UPD : VST4WB<0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000693
694// VST1LN : Vector Store (single element from one lane)
695// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000696
Bob Wilson8a3198b2009-09-01 18:51:56 +0000697// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000698class VST2LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000699 : NLdSt<1, 0b00, op11_8, {?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000700 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000701 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000702 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000703
Bob Wilson95808322010-03-18 20:18:39 +0000704def VST2LNd8 : VST2LN<0b0001, "8">;
705def VST2LNd16 : VST2LN<0b0101, "16"> { let Inst{5} = 0; }
706def VST2LNd32 : VST2LN<0b1001, "32"> { let Inst{6} = 0; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000707
Bob Wilson41315282010-03-20 20:39:53 +0000708// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000709def VST2LNq16 : VST2LN<0b0101, "16"> { let Inst{5} = 1; }
710def VST2LNq32 : VST2LN<0b1001, "32"> { let Inst{6} = 1; }
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000711
Bob Wilson41315282010-03-20 20:39:53 +0000712// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000713def VST2LNq16odd : VST2LN<0b0101, "16"> { let Inst{5} = 1; }
714def VST2LNq32odd : VST2LN<0b1001, "32"> { let Inst{6} = 1; }
Bob Wilson8a3198b2009-09-01 18:51:56 +0000715
716// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000717class VST3LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000718 : NLdSt<1, 0b00, op11_8, {?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000719 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000720 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000721 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000722
Bob Wilson95808322010-03-18 20:18:39 +0000723def VST3LNd8 : VST3LN<0b0010, "8"> { let Inst{4} = 0; }
724def VST3LNd16 : VST3LN<0b0110, "16"> { let Inst{5-4} = 0b00; }
725def VST3LNd32 : VST3LN<0b1010, "32"> { let Inst{6-4} = 0b000; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000726
Bob Wilson41315282010-03-20 20:39:53 +0000727// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000728def VST3LNq16 : VST3LN<0b0110, "16"> { let Inst{5-4} = 0b10; }
729def VST3LNq32 : VST3LN<0b1010, "32"> { let Inst{6-4} = 0b100; }
Bob Wilson8cdb2692009-10-08 23:51:31 +0000730
Bob Wilson41315282010-03-20 20:39:53 +0000731// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000732def VST3LNq16odd : VST3LN<0b0110, "16"> { let Inst{5-4} = 0b10; }
733def VST3LNq32odd : VST3LN<0b1010, "32"> { let Inst{6-4} = 0b100; }
Bob Wilson8a3198b2009-09-01 18:51:56 +0000734
735// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson95808322010-03-18 20:18:39 +0000736class VST4LN<bits<4> op11_8, string Dt>
Bob Wilson41315282010-03-20 20:39:53 +0000737 : NLdSt<1, 0b00, op11_8, {?,?,?,?}, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000738 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000739 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000740 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000741 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000742
Bob Wilson95808322010-03-18 20:18:39 +0000743def VST4LNd8 : VST4LN<0b0011, "8">;
744def VST4LNd16 : VST4LN<0b0111, "16"> { let Inst{5} = 0; }
745def VST4LNd32 : VST4LN<0b1011, "32"> { let Inst{6} = 0; }
Bob Wilson56311392009-10-09 00:01:36 +0000746
Bob Wilson41315282010-03-20 20:39:53 +0000747// ...with double-spaced registers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000748def VST4LNq16 : VST4LN<0b0111, "16"> { let Inst{5} = 1; }
749def VST4LNq32 : VST4LN<0b1011, "32"> { let Inst{6} = 1; }
Bob Wilson56311392009-10-09 00:01:36 +0000750
Bob Wilson41315282010-03-20 20:39:53 +0000751// ...alternate versions to be allocated odd register numbers:
Bob Wilson95ffecd2010-03-20 18:35:24 +0000752def VST4LNq16odd : VST4LN<0b0111, "16"> { let Inst{5} = 1; }
753def VST4LNq32odd : VST4LN<0b1011, "32"> { let Inst{6} = 1; }
Bob Wilson56311392009-10-09 00:01:36 +0000754
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000755} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000756
Bob Wilson205a5ca2009-07-08 18:11:30 +0000757
Bob Wilson5bafff32009-06-22 23:27:02 +0000758//===----------------------------------------------------------------------===//
759// NEON pattern fragments
760//===----------------------------------------------------------------------===//
761
762// Extract D sub-registers of Q registers.
763// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000764def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000766}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000767def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000769}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000770def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000772}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000773def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000775}]>;
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +0000776def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
777 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
778}]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000779
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000780// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000781// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
782def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000783 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000784}]>;
785
Bob Wilson5bafff32009-06-22 23:27:02 +0000786// Translate lane numbers from Q registers to D subregs.
787def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000789}]>;
790def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000792}]>;
793def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000795}]>;
796
797//===----------------------------------------------------------------------===//
798// Instruction Classes
799//===----------------------------------------------------------------------===//
800
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000801// Basic 2-register operations: single-, double- and quad-register.
802class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
803 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
804 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
805 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
806 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
807 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000808class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000809 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
810 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000811 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000812 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000813 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
814class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000815 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
816 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +0000817 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000818 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000819 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
820
Bob Wilson69bfbd62010-02-17 22:42:54 +0000821// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000822class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000823 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000824 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000825 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
826 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000827 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000828 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
829class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000830 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000831 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000832 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
833 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000834 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000835 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
836
837// Narrow 2-register intrinsics.
838class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
839 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000840 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000841 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000842 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000843 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000844 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
845
Bob Wilson507df402009-10-21 02:15:46 +0000846// Long 2-register intrinsics (currently only used for VMOVL).
847class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
848 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000849 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000850 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000851 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000852 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000853 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
854
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000855// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000856class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000857 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000858 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000859 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000860 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000861class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000862 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000863 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000864 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000865 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000866
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000867// Basic 3-register operations: single-, double- and quad-register.
868class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
869 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
870 SDNode OpNode, bit Commutable>
871 : N3V<op24, op23, op21_20, op11_8, 0, op4,
872 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
873 OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
874 let isCommutable = Commutable;
875}
876
Bob Wilson5bafff32009-06-22 23:27:02 +0000877class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000878 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000879 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000880 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000881 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000882 OpcodeStr, Dt, "$dst, $src1, $src2", "",
883 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
884 let isCommutable = Commutable;
885}
886// Same as N3VD but no data type.
887class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
888 InstrItinClass itin, string OpcodeStr,
889 ValueType ResTy, ValueType OpTy,
890 SDNode OpNode, bit Commutable>
891 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000892 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
893 OpcodeStr, "$dst, $src1, $src2", "",
894 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000895 let isCommutable = Commutable;
896}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000897class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000898 InstrItinClass itin, string OpcodeStr, string Dt,
899 ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000900 : N3V<0, 1, op21_20, op11_8, 1, 0,
901 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000902 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000903 [(set (Ty DPR:$dst),
904 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000905 (Ty (NEONvduplane (Ty DPR_VFP2:$src2), imm:$lane)))))]>{
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000906 let isCommutable = 0;
907}
908class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000909 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000910 : N3V<0, 1, op21_20, op11_8, 1, 0,
911 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000912 IIC_VMULi16D, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000913 [(set (Ty DPR:$dst),
914 (Ty (ShOp (Ty DPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000915 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000916 let isCommutable = 0;
917}
918
Bob Wilson5bafff32009-06-22 23:27:02 +0000919class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000920 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000921 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000922 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin127221f2009-09-23 21:38:08 +0000923 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000924 OpcodeStr, Dt, "$dst, $src1, $src2", "",
925 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
926 let isCommutable = Commutable;
927}
928class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
929 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000930 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000931 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000932 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
933 OpcodeStr, "$dst, $src1, $src2", "",
934 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000935 let isCommutable = Commutable;
936}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000937class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000938 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000939 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000940 : N3V<1, 1, op21_20, op11_8, 1, 0,
941 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000942 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000943 [(set (ResTy QPR:$dst),
944 (ResTy (ShOp (ResTy QPR:$src1),
945 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
946 imm:$lane)))))]> {
947 let isCommutable = 0;
948}
Bob Wilson9abe19d2010-02-17 00:31:29 +0000949class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +0000950 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000951 : N3V<1, 1, op21_20, op11_8, 1, 0,
952 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000953 IIC_VMULi16Q, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000954 [(set (ResTy QPR:$dst),
955 (ResTy (ShOp (ResTy QPR:$src1),
956 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
957 imm:$lane)))))]> {
958 let isCommutable = 0;
959}
Bob Wilson5bafff32009-06-22 23:27:02 +0000960
961// Basic 3-register intrinsics, both double- and quad-register.
962class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000963 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000964 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000965 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000966 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000967 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000968 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
969 let isCommutable = Commutable;
970}
David Goodwin658ea602009-09-25 18:38:29 +0000971class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000972 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000973 : N3V<0, 1, op21_20, op11_8, 1, 0,
974 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000975 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000976 [(set (Ty DPR:$dst),
977 (Ty (IntOp (Ty DPR:$src1),
978 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
979 imm:$lane)))))]> {
980 let isCommutable = 0;
981}
David Goodwin658ea602009-09-25 18:38:29 +0000982class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000983 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000984 : N3V<0, 1, op21_20, op11_8, 1, 0,
985 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +0000986 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000987 [(set (Ty DPR:$dst),
988 (Ty (IntOp (Ty DPR:$src1),
989 (Ty (NEONvduplane (Ty DPR_8:$src2),
990 imm:$lane)))))]> {
991 let isCommutable = 0;
992}
993
Bob Wilson5bafff32009-06-22 23:27:02 +0000994class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000995 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000996 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000997 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +0000998 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000999 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001000 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
1001 let isCommutable = Commutable;
1002}
David Goodwin658ea602009-09-25 18:38:29 +00001003class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001004 string OpcodeStr, string Dt,
1005 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001006 : N3V<1, 1, op21_20, op11_8, 1, 0,
1007 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001008 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001009 [(set (ResTy QPR:$dst),
1010 (ResTy (IntOp (ResTy QPR:$src1),
1011 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1012 imm:$lane)))))]> {
1013 let isCommutable = 0;
1014}
David Goodwin658ea602009-09-25 18:38:29 +00001015class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001016 string OpcodeStr, string Dt,
1017 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001018 : N3V<1, 1, op21_20, op11_8, 1, 0,
1019 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001020 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001021 [(set (ResTy QPR:$dst),
1022 (ResTy (IntOp (ResTy QPR:$src1),
1023 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1024 imm:$lane)))))]> {
1025 let isCommutable = 0;
1026}
Bob Wilson5bafff32009-06-22 23:27:02 +00001027
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001028// Multiply-Add/Sub operations: single-, double- and quad-register.
1029class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1030 InstrItinClass itin, string OpcodeStr, string Dt,
1031 ValueType Ty, SDNode MulOp, SDNode OpNode>
1032 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1033 (outs DPR_VFP2:$dst),
1034 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
1035 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1036
Bob Wilson5bafff32009-06-22 23:27:02 +00001037class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001038 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001039 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001040 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001041 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001042 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001043 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1044 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001045class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001046 string OpcodeStr, string Dt,
1047 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001048 : N3V<0, 1, op21_20, op11_8, 1, 0,
1049 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001050 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001051 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001052 [(set (Ty DPR:$dst),
1053 (Ty (ShOp (Ty DPR:$src1),
1054 (Ty (MulOp DPR:$src2,
1055 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001056 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001057class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001058 string OpcodeStr, string Dt,
1059 ValueType Ty, SDNode MulOp, SDNode ShOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001060 : N3V<0, 1, op21_20, op11_8, 1, 0,
1061 (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001062 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001063 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001064 [(set (Ty DPR:$dst),
1065 (Ty (ShOp (Ty DPR:$src1),
1066 (Ty (MulOp DPR:$src2,
1067 (Ty (NEONvduplane (Ty DPR_8:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001068 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001069
Bob Wilson5bafff32009-06-22 23:27:02 +00001070class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001071 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001072 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001073 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001074 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001075 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001076 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1077 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001078class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001079 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001080 SDNode MulOp, SDNode ShOp>
1081 : N3V<1, 1, op21_20, op11_8, 1, 0,
1082 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001083 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001084 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001085 [(set (ResTy QPR:$dst),
1086 (ResTy (ShOp (ResTy QPR:$src1),
1087 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001088 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001089 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001090class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001091 string OpcodeStr, string Dt,
1092 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001093 SDNode MulOp, SDNode ShOp>
1094 : N3V<1, 1, op21_20, op11_8, 1, 0,
1095 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001096 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001097 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001098 [(set (ResTy QPR:$dst),
1099 (ResTy (ShOp (ResTy QPR:$src1),
1100 (ResTy (MulOp QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001101 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001102 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001103
1104// Neon 3-argument intrinsics, both double- and quad-register.
1105// The destination register is also used as the first source operand register.
1106class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001107 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001108 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001109 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001110 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001111 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001112 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1113 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1114class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001115 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001116 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001117 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001118 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001119 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001120 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1121 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1122
1123// Neon Long 3-argument intrinsic. The destination register is
1124// a quad-register and is also used as the first source operand register.
1125class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001126 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001127 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001128 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001129 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001130 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001131 [(set QPR:$dst,
1132 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001133class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001134 string OpcodeStr, string Dt,
1135 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001136 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1137 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001138 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001139 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001140 [(set (ResTy QPR:$dst),
1141 (ResTy (IntOp (ResTy QPR:$src1),
1142 (OpTy DPR:$src2),
1143 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1144 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001145class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1146 InstrItinClass itin, string OpcodeStr, string Dt,
1147 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001148 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1149 (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00001150 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001151 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001152 [(set (ResTy QPR:$dst),
1153 (ResTy (IntOp (ResTy QPR:$src1),
1154 (OpTy DPR:$src2),
1155 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1156 imm:$lane)))))]>;
1157
Bob Wilson5bafff32009-06-22 23:27:02 +00001158// Narrowing 3-register intrinsics.
1159class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001160 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001161 Intrinsic IntOp, bit Commutable>
1162 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001163 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001164 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001165 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1166 let isCommutable = Commutable;
1167}
1168
1169// Long 3-register intrinsics.
1170class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001171 InstrItinClass itin, string OpcodeStr, string Dt,
1172 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001173 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001174 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001175 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001176 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1177 let isCommutable = Commutable;
1178}
David Goodwin658ea602009-09-25 18:38:29 +00001179class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001180 string OpcodeStr, string Dt,
1181 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001182 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1183 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001184 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001185 [(set (ResTy QPR:$dst),
1186 (ResTy (IntOp (OpTy DPR:$src1),
1187 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001188 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001189class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1190 InstrItinClass itin, string OpcodeStr, string Dt,
1191 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001192 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1193 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00001194 itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001195 [(set (ResTy QPR:$dst),
1196 (ResTy (IntOp (OpTy DPR:$src1),
1197 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
Johnny Chen6c8648b2010-03-17 23:26:50 +00001198 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001199
1200// Wide 3-register intrinsics.
1201class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001202 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001203 Intrinsic IntOp, bit Commutable>
1204 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001205 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001206 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001207 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1208 let isCommutable = Commutable;
1209}
1210
1211// Pairwise long 2-register intrinsics, both double- and quad-register.
1212class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001213 bits<2> op17_16, bits<5> op11_7, bit op4,
1214 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001215 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1216 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001217 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001218 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1219class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001220 bits<2> op17_16, bits<5> op11_7, bit op4,
1221 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001222 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1223 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001224 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001225 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1226
1227// Pairwise long 2-register accumulate intrinsics,
1228// both double- and quad-register.
1229// The destination register is also used as the first source operand register.
1230class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001231 bits<2> op17_16, bits<5> op11_7, bit op4,
1232 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001233 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1234 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001235 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001236 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001237 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1238class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001239 bits<2> op17_16, bits<5> op11_7, bit op4,
1240 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001241 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1242 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001243 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001244 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001245 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1246
1247// Shift by immediate,
1248// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001249class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001250 InstrItinClass itin, string OpcodeStr, string Dt,
1251 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001252 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001253 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001254 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001255 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001256class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001257 InstrItinClass itin, string OpcodeStr, string Dt,
1258 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001259 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001260 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001261 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001262 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1263
Johnny Chen6c8648b2010-03-17 23:26:50 +00001264// Long shift by immediate.
1265class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1266 string OpcodeStr, string Dt,
1267 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1268 : N2VImm<op24, op23, op11_8, op7, op6, op4,
1269 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
1270 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
1271 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1272 (i32 imm:$SIMM))))]>;
1273
Bob Wilson5bafff32009-06-22 23:27:02 +00001274// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001275class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001276 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001277 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001278 : N2VImm<op24, op23, op11_8, op7, op6, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001279 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001280 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001281 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1282 (i32 imm:$SIMM))))]>;
1283
1284// Shift right by immediate and accumulate,
1285// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001286class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001287 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001288 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1289 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001290 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001291 [(set DPR:$dst, (Ty (add DPR:$src1,
1292 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001293class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001294 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001295 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1296 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001297 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001298 [(set QPR:$dst, (Ty (add QPR:$src1,
1299 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1300
1301// Shift by immediate and insert,
1302// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001303class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001304 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001305 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
1306 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001307 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001308 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001309class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001310 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001311 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
1312 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001313 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001314 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1315
1316// Convert, with fractional bits immediate,
1317// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001318class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001319 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001320 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001321 : N2VImm<op24, op23, op11_8, op7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001322 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00001323 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001324 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001325class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001326 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001327 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001328 : N2VImm<op24, op23, op11_8, op7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001329 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001330 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001331 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1332
1333//===----------------------------------------------------------------------===//
1334// Multiclasses
1335//===----------------------------------------------------------------------===//
1336
Bob Wilson916ac5b2009-10-03 04:44:16 +00001337// Abbreviations used in multiclass suffixes:
1338// Q = quarter int (8 bit) elements
1339// H = half int (16 bit) elements
1340// S = single int (32 bit) elements
1341// D = double int (64 bit) elements
1342
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001343// Neon 2-register vector operations -- for disassembly only.
1344
1345// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001346multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1347 bits<5> op11_7, bit op4, string opc, string Dt,
1348 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001349 // 64-bit vector types.
1350 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1351 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001352 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001353 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1354 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001355 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001356 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1357 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001358 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001359 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1360 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1361 opc, "f32", asm, "", []> {
1362 let Inst{10} = 1; // overwrite F = 1
1363 }
1364
1365 // 128-bit vector types.
1366 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1367 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001368 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001369 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1370 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001371 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001372 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1373 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001374 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001375 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1376 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1377 opc, "f32", asm, "", []> {
1378 let Inst{10} = 1; // overwrite F = 1
1379 }
1380}
1381
Bob Wilson5bafff32009-06-22 23:27:02 +00001382// Neon 3-register vector operations.
1383
1384// First with only element sizes of 8, 16 and 32 bits:
1385multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001386 InstrItinClass itinD16, InstrItinClass itinD32,
1387 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001388 string OpcodeStr, string Dt,
1389 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001390 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001391 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001392 OpcodeStr, !strconcat(Dt, "8"),
1393 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001394 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001395 OpcodeStr, !strconcat(Dt, "16"),
1396 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001397 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001398 OpcodeStr, !strconcat(Dt, "32"),
1399 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001400
1401 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001402 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001403 OpcodeStr, !strconcat(Dt, "8"),
1404 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001405 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001406 OpcodeStr, !strconcat(Dt, "16"),
1407 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001408 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001409 OpcodeStr, !strconcat(Dt, "32"),
1410 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001411}
1412
Evan Chengf81bf152009-11-23 21:57:23 +00001413multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1414 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1415 v4i16, ShOp>;
1416 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001417 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001418 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001419 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001420 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001421 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001422}
1423
Bob Wilson5bafff32009-06-22 23:27:02 +00001424// ....then also with element size 64 bits:
1425multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001426 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001427 string OpcodeStr, string Dt,
1428 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001429 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001430 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001431 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001432 OpcodeStr, !strconcat(Dt, "64"),
1433 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001434 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001435 OpcodeStr, !strconcat(Dt, "64"),
1436 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001437}
1438
1439
1440// Neon Narrowing 2-register vector intrinsics,
1441// source operand element sizes of 16, 32 and 64 bits:
1442multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001443 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001444 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001445 Intrinsic IntOp> {
1446 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001447 itin, OpcodeStr, !strconcat(Dt, "16"),
1448 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001449 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001450 itin, OpcodeStr, !strconcat(Dt, "32"),
1451 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001452 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001453 itin, OpcodeStr, !strconcat(Dt, "64"),
1454 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001455}
1456
1457
1458// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1459// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001460multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001461 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001462 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001463 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001464 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001465 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001466 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001467 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001468}
1469
1470
1471// Neon 3-register vector intrinsics.
1472
1473// First with only element sizes of 16 and 32 bits:
1474multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001475 InstrItinClass itinD16, InstrItinClass itinD32,
1476 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001477 string OpcodeStr, string Dt,
1478 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001479 // 64-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001480 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001481 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001482 v4i16, v4i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001483 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001484 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001485 v2i32, v2i32, IntOp, Commutable>;
1486
1487 // 128-bit vector types.
Evan Chengac0869d2009-11-21 06:21:52 +00001488 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001489 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001490 v8i16, v8i16, IntOp, Commutable>;
Evan Chengac0869d2009-11-21 06:21:52 +00001491 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001492 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001493 v4i32, v4i32, IntOp, Commutable>;
1494}
1495
David Goodwin658ea602009-09-25 18:38:29 +00001496multiclass N3VIntSL_HS<bits<4> op11_8,
1497 InstrItinClass itinD16, InstrItinClass itinD32,
1498 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001499 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001500 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001501 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001502 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001503 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001504 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001505 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001506 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001507 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001508}
1509
Bob Wilson5bafff32009-06-22 23:27:02 +00001510// ....then also with element size of 8 bits:
1511multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001512 InstrItinClass itinD16, InstrItinClass itinD32,
1513 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001514 string OpcodeStr, string Dt,
1515 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001516 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001517 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001518 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001519 OpcodeStr, !strconcat(Dt, "8"),
1520 v8i8, v8i8, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001521 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001522 OpcodeStr, !strconcat(Dt, "8"),
1523 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001524}
1525
1526// ....then also with element size of 64 bits:
1527multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001528 InstrItinClass itinD16, InstrItinClass itinD32,
1529 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001530 string OpcodeStr, string Dt,
1531 Intrinsic IntOp, bit Commutable = 0>
David Goodwin658ea602009-09-25 18:38:29 +00001532 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001533 OpcodeStr, Dt, IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001534 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001535 OpcodeStr, !strconcat(Dt, "64"),
1536 v1i64, v1i64, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001537 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001538 OpcodeStr, !strconcat(Dt, "64"),
1539 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001540}
1541
1542
1543// Neon Narrowing 3-register vector intrinsics,
1544// source operand element sizes of 16, 32 and 64 bits:
1545multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001546 string OpcodeStr, string Dt,
1547 Intrinsic IntOp, bit Commutable = 0> {
1548 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1549 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001550 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001551 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1552 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001553 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001554 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1555 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001556 v2i32, v2i64, IntOp, Commutable>;
1557}
1558
1559
1560// Neon Long 3-register vector intrinsics.
1561
1562// First with only element sizes of 16 and 32 bits:
1563multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001564 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001565 Intrinsic IntOp, bit Commutable = 0> {
1566 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001567 OpcodeStr, !strconcat(Dt, "16"),
1568 v4i32, v4i16, IntOp, Commutable>;
David Goodwin658ea602009-09-25 18:38:29 +00001569 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001570 OpcodeStr, !strconcat(Dt, "32"),
1571 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001572}
1573
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001574multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001575 InstrItinClass itin, string OpcodeStr, string Dt,
1576 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001577 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001578 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001579 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001580 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001581}
1582
Bob Wilson5bafff32009-06-22 23:27:02 +00001583// ....then also with element size of 8 bits:
1584multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001585 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001586 Intrinsic IntOp, bit Commutable = 0>
Evan Chengf81bf152009-11-23 21:57:23 +00001587 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt,
1588 IntOp, Commutable> {
David Goodwin658ea602009-09-25 18:38:29 +00001589 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001590 OpcodeStr, !strconcat(Dt, "8"),
1591 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001592}
1593
1594
1595// Neon Wide 3-register vector intrinsics,
1596// source operand element sizes of 8, 16 and 32 bits:
1597multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001598 string OpcodeStr, string Dt,
1599 Intrinsic IntOp, bit Commutable = 0> {
1600 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1601 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001602 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001603 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1604 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001605 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001606 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1607 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001608 v2i64, v2i32, IntOp, Commutable>;
1609}
1610
1611
1612// Neon Multiply-Op vector operations,
1613// element sizes of 8, 16 and 32 bits:
1614multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001615 InstrItinClass itinD16, InstrItinClass itinD32,
1616 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001617 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001618 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001619 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001620 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001621 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001622 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001623 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001624 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001625
1626 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001627 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001628 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001629 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001630 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001631 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001632 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001633}
1634
David Goodwin658ea602009-09-25 18:38:29 +00001635multiclass N3VMulOpSL_HS<bits<4> op11_8,
1636 InstrItinClass itinD16, InstrItinClass itinD32,
1637 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001638 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001639 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001640 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001641 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001642 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001643 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001644 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1645 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001646 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001647 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1648 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001649}
Bob Wilson5bafff32009-06-22 23:27:02 +00001650
1651// Neon 3-argument intrinsics,
1652// element sizes of 8, 16 and 32 bits:
1653multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001654 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001655 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001656 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001657 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001658 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001659 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001660 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001661 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001662
1663 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001664 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001665 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001666 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001667 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001668 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001669 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001670}
1671
1672
1673// Neon Long 3-argument intrinsics.
1674
1675// First with only element sizes of 16 and 32 bits:
1676multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001677 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001678 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001679 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001680 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001681 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001682}
1683
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001684multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001685 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001686 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001687 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001688 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001689 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001690}
1691
Bob Wilson5bafff32009-06-22 23:27:02 +00001692// ....then also with element size of 8 bits:
1693multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001694 string OpcodeStr, string Dt, Intrinsic IntOp>
1695 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> {
Bob Wilson6f122622009-10-15 21:57:47 +00001696 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001697 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001698}
1699
1700
1701// Neon 2-register vector intrinsics,
1702// element sizes of 8, 16 and 32 bits:
1703multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001704 bits<5> op11_7, bit op4,
1705 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001706 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001707 // 64-bit vector types.
1708 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001709 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001710 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001711 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001712 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001713 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001714
1715 // 128-bit vector types.
1716 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001717 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001718 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001719 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001720 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001721 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001722}
1723
1724
1725// Neon Pairwise long 2-register intrinsics,
1726// element sizes of 8, 16 and 32 bits:
1727multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1728 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001729 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001730 // 64-bit vector types.
1731 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001732 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001733 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001734 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001735 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001736 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001737
1738 // 128-bit vector types.
1739 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001740 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001741 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001742 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001743 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001744 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001745}
1746
1747
1748// Neon Pairwise long 2-register accumulate intrinsics,
1749// element sizes of 8, 16 and 32 bits:
1750multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1751 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001752 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001753 // 64-bit vector types.
1754 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001755 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001756 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001757 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001758 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001759 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001760
1761 // 128-bit vector types.
1762 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001763 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001764 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001765 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001766 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001767 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001768}
1769
1770
1771// Neon 2-register vector shift by immediate,
1772// element sizes of 8, 16, 32 and 64 bits:
1773multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001774 InstrItinClass itin, string OpcodeStr, string Dt,
1775 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001776 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001777 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001778 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001779 let Inst{21-19} = 0b001; // imm6 = 001xxx
1780 }
1781 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001782 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001783 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1784 }
1785 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001786 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001787 let Inst{21} = 0b1; // imm6 = 1xxxxx
1788 }
1789 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001790 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001791 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001792
1793 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001794 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001795 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001796 let Inst{21-19} = 0b001; // imm6 = 001xxx
1797 }
1798 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001799 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001800 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1801 }
1802 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001803 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001804 let Inst{21} = 0b1; // imm6 = 1xxxxx
1805 }
1806 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001807 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001808 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001809}
1810
1811
1812// Neon Shift-Accumulate vector operations,
1813// element sizes of 8, 16, 32 and 64 bits:
1814multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001815 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001816 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001817 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001818 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001819 let Inst{21-19} = 0b001; // imm6 = 001xxx
1820 }
1821 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001822 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001823 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1824 }
1825 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001826 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001827 let Inst{21} = 0b1; // imm6 = 1xxxxx
1828 }
1829 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001830 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001831 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001832
1833 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001834 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001835 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001836 let Inst{21-19} = 0b001; // imm6 = 001xxx
1837 }
1838 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001839 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001840 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1841 }
1842 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001843 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001844 let Inst{21} = 0b1; // imm6 = 1xxxxx
1845 }
1846 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001847 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001848 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001849}
1850
1851
1852// Neon Shift-Insert vector operations,
1853// element sizes of 8, 16, 32 and 64 bits:
1854multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1855 string OpcodeStr, SDNode ShOp> {
1856 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001857 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001858 OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001859 let Inst{21-19} = 0b001; // imm6 = 001xxx
1860 }
1861 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001862 OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001863 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1864 }
1865 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001866 OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001867 let Inst{21} = 0b1; // imm6 = 1xxxxx
1868 }
1869 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001870 OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001871 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001872
1873 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001874 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001875 OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001876 let Inst{21-19} = 0b001; // imm6 = 001xxx
1877 }
1878 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001879 OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001880 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1881 }
1882 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001883 OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001884 let Inst{21} = 0b1; // imm6 = 1xxxxx
1885 }
1886 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001887 OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001888 // imm6 = xxxxxx
1889}
1890
1891// Neon Shift Long operations,
1892// element sizes of 8, 16, 32 bits:
1893multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001894 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001895 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001896 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001897 let Inst{21-19} = 0b001; // imm6 = 001xxx
1898 }
1899 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001900 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001901 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1902 }
1903 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001904 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001905 let Inst{21} = 0b1; // imm6 = 1xxxxx
1906 }
1907}
1908
1909// Neon Shift Narrow operations,
1910// element sizes of 16, 32, 64 bits:
1911multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001912 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001913 SDNode OpNode> {
1914 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001915 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001916 let Inst{21-19} = 0b001; // imm6 = 001xxx
1917 }
1918 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001919 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001920 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1921 }
1922 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001923 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001924 let Inst{21} = 0b1; // imm6 = 1xxxxx
1925 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001926}
1927
1928//===----------------------------------------------------------------------===//
1929// Instruction Definitions.
1930//===----------------------------------------------------------------------===//
1931
1932// Vector Add Operations.
1933
1934// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001935defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001936 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001937def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001938 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001939def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001940 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001941// VADDL : Vector Add Long (Q = D + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001942defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00001943 int_arm_neon_vaddls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001944defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00001945 int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001946// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00001947defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
1948defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001949// VHADD : Vector Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001950defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001951 IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001952defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001953 IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001954// VRHADD : Vector Rounding Halving Add
David Goodwin658ea602009-09-25 18:38:29 +00001955defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001956 IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001957defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001958 IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001959// VQADD : Vector Saturating Add
David Goodwin658ea602009-09-25 18:38:29 +00001960defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001961 IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00001962defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00001963 IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001964// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001965defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
1966 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001967// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00001968defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
1969 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001970
1971// Vector Multiply Operations.
1972
1973// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00001974defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001975 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
1976def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001977 v8i8, v8i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001978def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00001979 v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001980def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001981 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001982def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00001983 v4f32, v4f32, fmul, 1>;
1984defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
1985def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
1986def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
1987 v2f32, fmul>;
1988
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001989def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1990 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1991 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1992 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001993 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001994 (SubReg_i16_lane imm:$lane)))>;
1995def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1996 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1997 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1998 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001999 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002000 (SubReg_i32_lane imm:$lane)))>;
2001def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2002 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2003 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2004 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002005 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002006 (SubReg_i32_lane imm:$lane)))>;
2007
Bob Wilson5bafff32009-06-22 23:27:02 +00002008// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00002009defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
2010 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002011 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002012defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2013 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002014 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002015def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002016 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2017 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002018 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2019 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002020 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002021 (SubReg_i16_lane imm:$lane)))>;
2022def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002023 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2024 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002025 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2026 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002027 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002028 (SubReg_i32_lane imm:$lane)))>;
2029
Bob Wilson5bafff32009-06-22 23:27:02 +00002030// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin658ea602009-09-25 18:38:29 +00002031defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
2032 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002033 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002034defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2035 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002036 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002037def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002038 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2039 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002040 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2041 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002042 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002043 (SubReg_i16_lane imm:$lane)))>;
2044def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002045 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2046 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002047 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2048 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002049 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002050 (SubReg_i32_lane imm:$lane)))>;
2051
Bob Wilson5bafff32009-06-22 23:27:02 +00002052// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002053defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002054 int_arm_neon_vmulls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002055defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002056 int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002057def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002058 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002059defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002060 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002061defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002062 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002063
Bob Wilson5bafff32009-06-22 23:27:02 +00002064// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002065defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002066 int_arm_neon_vqdmull, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002067defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002068 int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002069
2070// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2071
2072// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002073defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002074 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2075def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002076 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002077def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002078 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002079defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002080 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2081def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002082 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002083def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002084 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002085
2086def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002087 (mul (v8i16 QPR:$src2),
2088 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2089 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002090 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002091 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002092 (SubReg_i16_lane imm:$lane)))>;
2093
2094def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002095 (mul (v4i32 QPR:$src2),
2096 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2097 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002098 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002099 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002100 (SubReg_i32_lane imm:$lane)))>;
2101
2102def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002103 (fmul (v4f32 QPR:$src2),
2104 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002105 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2106 (v4f32 QPR:$src2),
2107 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002108 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002109 (SubReg_i32_lane imm:$lane)))>;
2110
Bob Wilson5bafff32009-06-22 23:27:02 +00002111// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002112defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>;
2113defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002114
Evan Chengf81bf152009-11-23 21:57:23 +00002115defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
2116defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002117
Bob Wilson5bafff32009-06-22 23:27:02 +00002118// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002119defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s",
2120 int_arm_neon_vqdmlal>;
2121defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002122
Bob Wilson5bafff32009-06-22 23:27:02 +00002123// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002124defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002125 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2126def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002127 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002128def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002129 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002130defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002131 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2132def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002133 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002134def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002135 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002136
2137def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002138 (mul (v8i16 QPR:$src2),
2139 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2140 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002141 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002142 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002143 (SubReg_i16_lane imm:$lane)))>;
2144
2145def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002146 (mul (v4i32 QPR:$src2),
2147 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2148 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002149 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002150 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002151 (SubReg_i32_lane imm:$lane)))>;
2152
2153def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002154 (fmul (v4f32 QPR:$src2),
2155 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2156 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002157 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002158 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002159 (SubReg_i32_lane imm:$lane)))>;
2160
Bob Wilson5bafff32009-06-22 23:27:02 +00002161// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002162defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>;
2163defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002164
Evan Chengf81bf152009-11-23 21:57:23 +00002165defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2166defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002167
Bob Wilson5bafff32009-06-22 23:27:02 +00002168// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Evan Chengf81bf152009-11-23 21:57:23 +00002169defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s",
2170 int_arm_neon_vqdmlsl>;
2171defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002172
2173// Vector Subtract Operations.
2174
2175// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002176defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002177 "vsub", "i", sub, 0>;
2178def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002179 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002180def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002181 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002182// VSUBL : Vector Subtract Long (Q = D - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002183defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002184 int_arm_neon_vsubls, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002185defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002186 int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002187// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002188defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2189defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002190// VHSUB : Vector Halving Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002191defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2192 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002193 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002194defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D,
2195 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002196 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002197// VQSUB : Vector Saturing Subtract
Evan Chengac0869d2009-11-21 06:21:52 +00002198defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2199 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002200 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002201defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D,
2202 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002203 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002204// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002205defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2206 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002207// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002208defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2209 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002210
2211// Vector Comparisons.
2212
2213// VCEQ : Vector Compare Equal
David Goodwin127221f2009-09-23 21:38:08 +00002214defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002215 IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>;
2216def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002217 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002218def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002219 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002220// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002221defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
2222 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002223
Bob Wilson5bafff32009-06-22 23:27:02 +00002224// VCGE : Vector Compare Greater Than or Equal
David Goodwin127221f2009-09-23 21:38:08 +00002225defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002226 IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002227defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002228 IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>;
2229def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002230 v2i32, v2f32, NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002231def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002232 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002233// For disassembly only.
2234defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2235 "$dst, $src, #0">;
2236// For disassembly only.
2237defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2238 "$dst, $src, #0">;
2239
Bob Wilson5bafff32009-06-22 23:27:02 +00002240// VCGT : Vector Compare Greater Than
David Goodwin127221f2009-09-23 21:38:08 +00002241defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002242 IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>;
David Goodwin127221f2009-09-23 21:38:08 +00002243defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002244 IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>;
2245def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002246 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002247def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002248 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002249// For disassembly only.
2250defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2251 "$dst, $src, #0">;
2252// For disassembly only.
2253defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2254 "$dst, $src, #0">;
2255
Bob Wilson5bafff32009-06-22 23:27:02 +00002256// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Evan Chengf81bf152009-11-23 21:57:23 +00002257def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002258 v2i32, v2f32, int_arm_neon_vacged, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002259def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002260 v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002261// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Evan Chengf81bf152009-11-23 21:57:23 +00002262def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002263 v2i32, v2f32, int_arm_neon_vacgtd, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002264def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002265 v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002266// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002267defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002268 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002269
2270// Vector Bitwise Operations.
2271
2272// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002273def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2274 v2i32, v2i32, and, 1>;
2275def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2276 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002277
2278// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002279def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2280 v2i32, v2i32, xor, 1>;
2281def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2282 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002283
2284// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002285def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2286 v2i32, v2i32, or, 1>;
2287def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2288 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002289
2290// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002291def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002292 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002293 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002294 [(set DPR:$dst, (v2i32 (and DPR:$src1,
2295 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002296def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002297 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002298 "vbic", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002299 [(set QPR:$dst, (v4i32 (and QPR:$src1,
2300 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002301
2302// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002303def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin127221f2009-09-23 21:38:08 +00002304 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002305 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002306 [(set DPR:$dst, (v2i32 (or DPR:$src1,
2307 (vnot_conv DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002308def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002309 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002310 "vorn", "$dst, $src1, $src2", "",
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002311 [(set QPR:$dst, (v4i32 (or QPR:$src1,
2312 (vnot_conv QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002313
2314// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002315def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002316 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002317 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002318 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002319def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002320 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002321 "vmvn", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002322 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
2323def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
2324def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
2325
2326// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002327def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002328 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Evan Chengf81bf152009-11-23 21:57:23 +00002329 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002330 [(set DPR:$dst,
2331 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002332 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002333def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00002334 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002335 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00002336 [(set QPR:$dst,
2337 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002338 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002339
2340// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002341// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002342def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2343 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2344 IIC_VBINiD, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2345 [/* For disassembly only; pattern left blank */]>;
2346def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2347 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2348 IIC_VBINiQ, "vbif", "$dst, $src2, $src3", "$src1 = $dst",
2349 [/* For disassembly only; pattern left blank */]>;
2350
Bob Wilson5bafff32009-06-22 23:27:02 +00002351// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002352// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002353def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2354 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
2355 IIC_VBINiD, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2356 [/* For disassembly only; pattern left blank */]>;
2357def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2358 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
2359 IIC_VBINiQ, "vbit", "$dst, $src2, $src3", "$src1 = $dst",
2360 [/* For disassembly only; pattern left blank */]>;
2361
2362// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002363// for equivalent operations with different register constraints; it just
2364// inserts copies.
2365
2366// Vector Absolute Differences.
2367
2368// VABD : Vector Absolute Difference
Evan Chengac0869d2009-11-21 06:21:52 +00002369defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2370 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002371 "vabd", "s", int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002372defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D,
2373 IIC_VBINi4Q, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002374 "vabd", "u", int_arm_neon_vabdu, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002375def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002376 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002377def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002378 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002379
2380// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Evan Chengac0869d2009-11-21 06:21:52 +00002381defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002382 "vabdl", "s", int_arm_neon_vabdls, 0>;
Evan Chengac0869d2009-11-21 06:21:52 +00002383defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002384 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002385
2386// VABA : Vector Absolute Difference and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002387defm VABAs : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>;
2388defm VABAu : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002389
2390// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Evan Chengf81bf152009-11-23 21:57:23 +00002391defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>;
2392defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002393
2394// Vector Maximum and Minimum.
2395
2396// VMAX : Vector Maximum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002397defm VMAXs : N3VInt_QHS<0,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002398 IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002399defm VMAXu : N3VInt_QHS<1,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002400 IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>;
2401def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32",
2402 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
2403def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32",
2404 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002405
2406// VMIN : Vector Minimum
Bob Wilson9abe19d2010-02-17 00:31:29 +00002407defm VMINs : N3VInt_QHS<0,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002408 IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002409defm VMINu : N3VInt_QHS<1,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002410 IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>;
2411def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32",
2412 v2f32, v2f32, int_arm_neon_vmins, 1>;
2413def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32",
2414 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002415
2416// Vector Pairwise Operations.
2417
2418// VPADD : Vector Pairwise Add
Evan Chengf81bf152009-11-23 21:57:23 +00002419def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8",
2420 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2421def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16",
2422 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2423def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32",
2424 v2i32, v2i32, int_arm_neon_vpadd, 0>;
2425def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32",
2426 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002427
2428// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002429defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002430 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002431defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002432 int_arm_neon_vpaddlu>;
2433
2434// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002435defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002436 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002437defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002438 int_arm_neon_vpadalu>;
2439
2440// VPMAX : Vector Pairwise Maximum
Evan Chengf81bf152009-11-23 21:57:23 +00002441def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8",
2442 v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
2443def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16",
2444 v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
2445def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32",
2446 v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
2447def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8",
2448 v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
2449def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16",
2450 v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
2451def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32",
2452 v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
2453def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32",
2454 v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002455
2456// VPMIN : Vector Pairwise Minimum
Evan Chengf81bf152009-11-23 21:57:23 +00002457def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8",
2458 v8i8, v8i8, int_arm_neon_vpmins, 0>;
2459def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16",
2460 v4i16, v4i16, int_arm_neon_vpmins, 0>;
2461def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32",
2462 v2i32, v2i32, int_arm_neon_vpmins, 0>;
2463def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8",
2464 v8i8, v8i8, int_arm_neon_vpminu, 0>;
2465def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16",
2466 v4i16, v4i16, int_arm_neon_vpminu, 0>;
2467def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32",
2468 v2i32, v2i32, int_arm_neon_vpminu, 0>;
2469def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32",
2470 v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002471
2472// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2473
2474// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002475def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002476 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002477 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002478def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002479 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002480 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002481def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002482 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002483 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002484def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002485 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002486 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002487
2488// VRECPS : Vector Reciprocal Step
Evan Chengf81bf152009-11-23 21:57:23 +00002489def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1,
2490 IIC_VRECSD, "vrecps", "f32",
2491 v2f32, v2f32, int_arm_neon_vrecps, 1>;
2492def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1,
2493 IIC_VRECSQ, "vrecps", "f32",
2494 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002495
2496// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002497def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002498 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002499 v2i32, v2i32, int_arm_neon_vrsqrte>;
2500def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002501 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002502 v4i32, v4i32, int_arm_neon_vrsqrte>;
2503def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002504 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002505 v2f32, v2f32, int_arm_neon_vrsqrte>;
2506def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002507 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002508 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002509
2510// VRSQRTS : Vector Reciprocal Square Root Step
Evan Chengf81bf152009-11-23 21:57:23 +00002511def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1,
2512 IIC_VRECSD, "vrsqrts", "f32",
2513 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
2514def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1,
2515 IIC_VRECSQ, "vrsqrts", "f32",
2516 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002517
2518// Vector Shifts.
2519
2520// VSHL : Vector Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002521defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2522 IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>;
2523defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2524 IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002525// VSHL : Vector Shift Left (Immediate)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002526defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002527// VSHR : Vector Shift Right (Immediate)
Evan Chengf81bf152009-11-23 21:57:23 +00002528defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>;
2529defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002530
2531// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002532defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2533defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002534
2535// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002536class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002537 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002538 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002539 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2540 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002541 let Inst{21-16} = op21_16;
2542}
Evan Chengf81bf152009-11-23 21:57:23 +00002543def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002544 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002545def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002546 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002547def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002548 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002549
2550// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002551defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2552 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002553
2554// VRSHL : Vector Rounding Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002555defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2556 IIC_VSHLi4Q, "vrshl", "s", int_arm_neon_vrshifts,0>;
2557defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2558 IIC_VSHLi4Q, "vrshl", "u", int_arm_neon_vrshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002559// VRSHR : Vector Rounding Shift Right
Bob Wilson9abe19d2010-02-17 00:31:29 +00002560defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>;
2561defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002562
2563// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002564defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002565 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002566
2567// VQSHL : Vector Saturating Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002568defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2569 IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts,0>;
2570defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2571 IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu,0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002572// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002573defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>;
2574defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002575// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen6c8648b2010-03-17 23:26:50 +00002576defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D, "vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002577
2578// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002579defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002580 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002581defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002582 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002583
2584// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002585defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002586 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002587
2588// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen6c8648b2010-03-17 23:26:50 +00002589defm VQRSHLs : N3VInt_QHSD<0,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2590 IIC_VSHLi4Q, "vqrshl", "s",
2591 int_arm_neon_vqrshifts, 0>;
2592defm VQRSHLu : N3VInt_QHSD<1,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2593 IIC_VSHLi4Q, "vqrshl", "u",
2594 int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002595
2596// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002597defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002598 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002599defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002600 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002601
2602// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002603defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002604 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002605
2606// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002607defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2608defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002609// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002610defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2611defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002612
2613// VSLI : Vector Shift Left and Insert
Johnny Chen6c8648b2010-03-17 23:26:50 +00002614defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002615// VSRI : Vector Shift Right and Insert
Evan Chengf81bf152009-11-23 21:57:23 +00002616defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002617
2618// Vector Absolute and Saturating Absolute.
2619
2620// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002621defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002622 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002623 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002624def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002625 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002626 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002627def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002628 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002629 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002630
2631// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002632defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002633 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002634 int_arm_neon_vqabs>;
2635
2636// Vector Negate.
2637
2638def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2639def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2640
Evan Chengf81bf152009-11-23 21:57:23 +00002641class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002642 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002643 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002644 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002645class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002646 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002647 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002648 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2649
2650// VNEG : Vector Negate
Evan Chengf81bf152009-11-23 21:57:23 +00002651def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2652def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2653def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2654def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2655def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2656def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002657
2658// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002659def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002660 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002661 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002662 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2663def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002664 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002665 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002666 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2667
2668def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2669def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2670def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2671def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2672def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2673def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2674
2675// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002676defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002677 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002678 int_arm_neon_vqneg>;
2679
2680// Vector Bit Counting Operations.
2681
2682// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002683defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002684 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002685 int_arm_neon_vcls>;
2686// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002687defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002688 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002689 int_arm_neon_vclz>;
2690// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002691def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002692 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002693 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002694def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002695 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002696 v16i8, v16i8, int_arm_neon_vcnt>;
2697
Johnny Chend8836042010-02-24 20:06:07 +00002698// Vector Swap -- for disassembly only.
2699def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2700 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2701 "vswp", "$dst, $src", "", []>;
2702def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2703 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2704 "vswp", "$dst, $src", "", []>;
2705
Bob Wilson5bafff32009-06-22 23:27:02 +00002706// Vector Move Operations.
2707
2708// VMOV : Vector Move (Register)
2709
Evan Chengf81bf152009-11-23 21:57:23 +00002710def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
2711 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
2712def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
2713 IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002714
2715// VMOV : Vector Move (Immediate)
2716
2717// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2718def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2719 return ARM::getVMOVImm(N, 1, *CurDAG);
2720}]>;
2721def vmovImm8 : PatLeaf<(build_vector), [{
2722 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2723}], VMOV_get_imm8>;
2724
2725// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2726def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2727 return ARM::getVMOVImm(N, 2, *CurDAG);
2728}]>;
2729def vmovImm16 : PatLeaf<(build_vector), [{
2730 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2731}], VMOV_get_imm16>;
2732
2733// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2734def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2735 return ARM::getVMOVImm(N, 4, *CurDAG);
2736}]>;
2737def vmovImm32 : PatLeaf<(build_vector), [{
2738 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2739}], VMOV_get_imm32>;
2740
2741// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2742def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2743 return ARM::getVMOVImm(N, 8, *CurDAG);
2744}]>;
2745def vmovImm64 : PatLeaf<(build_vector), [{
2746 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2747}], VMOV_get_imm64>;
2748
2749// Note: Some of the cmode bits in the following VMOV instructions need to
2750// be encoded based on the immed values.
2751
2752def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002753 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002754 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002755 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2756def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002757 (ins h8imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002758 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002759 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2760
Johnny Chen208d76c2009-12-01 00:02:02 +00002761def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002762 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002763 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002764 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002765def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002766 (ins h16imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002767 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002768 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2769
Johnny Chen208d76c2009-12-01 00:02:02 +00002770def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002771 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002772 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002773 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
Johnny Chen208d76c2009-12-01 00:02:02 +00002774def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002775 (ins h32imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002777 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2778
2779def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002780 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002781 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002782 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2783def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson54c78ef2009-11-06 23:33:28 +00002784 (ins h64imm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002785 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002786 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2787
2788// VMOV : Vector Get Lane (move scalar to ARM core register)
2789
Johnny Chen131c4a52009-11-23 17:48:17 +00002790def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002791 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002792 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002793 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2794 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002795def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002796 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002797 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002798 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2799 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002800def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002801 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002802 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002803 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2804 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002805def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002806 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002807 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002808 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2809 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002810def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002811 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002812 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002813 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2814 imm:$lane))]>;
2815// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2816def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2817 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002818 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002819 (SubReg_i8_lane imm:$lane))>;
2820def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2821 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002822 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002823 (SubReg_i16_lane imm:$lane))>;
2824def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2825 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002826 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002827 (SubReg_i8_lane imm:$lane))>;
2828def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2829 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002830 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002831 (SubReg_i16_lane imm:$lane))>;
2832def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2833 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002834 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002835 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002836def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002837 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002838 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002839def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002840 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002841 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002842//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002843// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002844def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002845 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002846
2847
2848// VMOV : Vector Set Lane (move ARM core register to scalar)
2849
2850let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002851def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002852 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002853 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002854 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2855 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002856def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002857 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002858 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002859 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2860 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002861def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002862 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002863 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002864 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2865 GPR:$src2, imm:$lane))]>;
2866}
2867def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2868 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002869 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002870 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002871 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002872 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002873def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2874 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002875 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002876 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002877 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002878 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002879def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2880 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002881 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002882 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002883 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002884 (DSubReg_i32_reg imm:$lane)))>;
2885
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002886def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002887 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2888 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002889def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002890 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2891 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002892
2893//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002894// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002895def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002896 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002897
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002898def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2899 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00002900def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002901 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2902def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2903 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2904
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00002905def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2906 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2907def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2908 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2909def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2910 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2911
2912def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2913 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2914 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2915 arm_dsubreg_0)>;
2916def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2917 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2918 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2919 arm_dsubreg_0)>;
2920def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2921 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2922 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2923 arm_dsubreg_0)>;
2924
Bob Wilson5bafff32009-06-22 23:27:02 +00002925// VDUP : Vector Duplicate (from ARM core register to all elements)
2926
Evan Chengf81bf152009-11-23 21:57:23 +00002927class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002928 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002929 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002930 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002931class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002932 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002933 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002934 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002935
Evan Chengf81bf152009-11-23 21:57:23 +00002936def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
2937def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
2938def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
2939def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
2940def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
2941def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002942
2943def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002944 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002945 [(set DPR:$dst, (v2f32 (NEONvdup
2946 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002947def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002948 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002949 [(set QPR:$dst, (v4f32 (NEONvdup
2950 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002951
2952// VDUP : Vector Duplicate Lane (from scalar to all elements)
2953
Evan Chengf81bf152009-11-23 21:57:23 +00002954class VDUPLND<bits<2> op19_18, bits<2> op17_16,
2955 string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenda1aea42009-11-23 21:00:43 +00002956 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002957 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002958 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002959 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002960
Evan Chengf81bf152009-11-23 21:57:23 +00002961class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00002962 ValueType ResTy, ValueType OpTy>
2963 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002964 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00002965 OpcodeStr, Dt, "$dst, $src[$lane]", "",
Bob Wilson0ce37102009-08-14 05:08:32 +00002966 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002967
Bob Wilson507df402009-10-21 02:15:46 +00002968// Inst{19-16} is partially specified depending on the element size.
2969
Evan Chengf81bf152009-11-23 21:57:23 +00002970def VDUPLN8d : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>;
2971def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>;
2972def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>;
2973def VDUPLNfd : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>;
2974def VDUPLN8q : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>;
2975def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>;
2976def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>;
2977def VDUPLNfq : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002978
Bob Wilson0ce37102009-08-14 05:08:32 +00002979def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2980 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2981 (DSubReg_i8_reg imm:$lane))),
2982 (SubReg_i8_lane imm:$lane)))>;
2983def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2984 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2985 (DSubReg_i16_reg imm:$lane))),
2986 (SubReg_i16_lane imm:$lane)))>;
2987def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2988 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2989 (DSubReg_i32_reg imm:$lane))),
2990 (SubReg_i32_lane imm:$lane)))>;
2991def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2992 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2993 (DSubReg_i32_reg imm:$lane))),
2994 (SubReg_i32_lane imm:$lane)))>;
2995
Johnny Chenda1aea42009-11-23 21:00:43 +00002996def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
2997 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002998 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00002999 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003000
Johnny Chenda1aea42009-11-23 21:00:43 +00003001def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3002 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003003 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003004 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003005
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003006def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
3007 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003008 (i64 (EXTRACT_SUBREG QPR:$src,
3009 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003010 (DSubReg_f64_other_reg imm:$lane))>;
3011def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
3012 (INSERT_SUBREG QPR:$src,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003013 (f64 (EXTRACT_SUBREG QPR:$src,
3014 (DSubReg_f64_reg imm:$lane))),
Anton Korobeynikov69d1c1a2009-09-02 21:21:28 +00003015 (DSubReg_f64_other_reg imm:$lane))>;
3016
Bob Wilson5bafff32009-06-22 23:27:02 +00003017// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003018defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3019 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003020// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003021defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3022 "vqmovn", "s", int_arm_neon_vqmovns>;
3023defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3024 "vqmovn", "u", int_arm_neon_vqmovnu>;
3025defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3026 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003027// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00003028defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
3029 int_arm_neon_vmovls>;
3030defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
3031 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003032
3033// Vector Conversions.
3034
Johnny Chen9e088762010-03-17 17:52:21 +00003035// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003036def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3037 v2i32, v2f32, fp_to_sint>;
3038def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3039 v2i32, v2f32, fp_to_uint>;
3040def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3041 v2f32, v2i32, sint_to_fp>;
3042def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3043 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003044
Johnny Chen6c8648b2010-03-17 23:26:50 +00003045def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3046 v4i32, v4f32, fp_to_sint>;
3047def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3048 v4i32, v4f32, fp_to_uint>;
3049def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3050 v4f32, v4i32, sint_to_fp>;
3051def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3052 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003053
3054// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003055def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003056 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003057def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003058 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003059def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003060 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003061def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003062 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3063
Evan Chengf81bf152009-11-23 21:57:23 +00003064def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003065 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003066def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003067 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003068def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003069 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003070def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003071 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3072
Bob Wilsond8e17572009-08-12 22:31:50 +00003073// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003074
3075// VREV64 : Vector Reverse elements within 64-bit doublewords
3076
Evan Chengf81bf152009-11-23 21:57:23 +00003077class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003078 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003079 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003080 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003081 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003082class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003083 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003084 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003085 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003086 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003087
Evan Chengf81bf152009-11-23 21:57:23 +00003088def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3089def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3090def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3091def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003092
Evan Chengf81bf152009-11-23 21:57:23 +00003093def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3094def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3095def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3096def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003097
3098// VREV32 : Vector Reverse elements within 32-bit words
3099
Evan Chengf81bf152009-11-23 21:57:23 +00003100class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003101 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003102 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003103 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003104 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003105class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003106 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003107 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003108 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003109 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003110
Evan Chengf81bf152009-11-23 21:57:23 +00003111def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3112def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003113
Evan Chengf81bf152009-11-23 21:57:23 +00003114def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3115def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003116
3117// VREV16 : Vector Reverse elements within 16-bit halfwords
3118
Evan Chengf81bf152009-11-23 21:57:23 +00003119class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003120 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003121 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003122 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003123 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003124class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003125 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003126 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003127 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003128 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003129
Evan Chengf81bf152009-11-23 21:57:23 +00003130def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3131def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003132
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003133// Other Vector Shuffles.
3134
3135// VEXT : Vector Extract
3136
Evan Chengf81bf152009-11-23 21:57:23 +00003137class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00003138 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3139 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Evan Chengf81bf152009-11-23 21:57:23 +00003140 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00003141 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3142 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003143
Evan Chengf81bf152009-11-23 21:57:23 +00003144class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Johnny Chenb16ed112009-11-23 20:09:13 +00003145 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3146 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003147 OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
Johnny Chenb16ed112009-11-23 20:09:13 +00003148 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3149 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003150
Evan Chengf81bf152009-11-23 21:57:23 +00003151def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3152def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3153def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3154def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003155
Evan Chengf81bf152009-11-23 21:57:23 +00003156def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3157def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3158def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3159def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003160
Bob Wilson64efd902009-08-08 05:53:00 +00003161// VTRN : Vector Transpose
3162
Evan Chengf81bf152009-11-23 21:57:23 +00003163def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3164def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3165def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003166
Evan Chengf81bf152009-11-23 21:57:23 +00003167def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3168def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3169def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003170
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003171// VUZP : Vector Unzip (Deinterleave)
3172
Evan Chengf81bf152009-11-23 21:57:23 +00003173def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3174def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3175def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003176
Evan Chengf81bf152009-11-23 21:57:23 +00003177def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3178def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3179def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003180
3181// VZIP : Vector Zip (Interleave)
3182
Evan Chengf81bf152009-11-23 21:57:23 +00003183def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3184def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3185def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003186
Evan Chengf81bf152009-11-23 21:57:23 +00003187def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3188def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3189def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003190
Bob Wilson114a2662009-08-12 20:51:55 +00003191// Vector Table Lookup and Table Extension.
3192
3193// VTBL : Vector Table Lookup
3194def VTBL1
3195 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003196 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003197 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003198 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003199let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003200def VTBL2
3201 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003202 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003203 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003204 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
3205 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3206def VTBL3
3207 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003208 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003209 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003210 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
3211 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3212def VTBL4
3213 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003214 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003215 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003216 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
3217 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003218} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003219
3220// VTBX : Vector Table Extension
3221def VTBX1
3222 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003223 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003224 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003225 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3226 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003227let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003228def VTBX2
3229 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003230 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson9fedc332010-01-18 01:24:43 +00003231 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003232 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
3233 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
3234def VTBX3
3235 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003236 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson9fedc332010-01-18 01:24:43 +00003237 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003238 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
3239 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
3240def VTBX4
3241 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin658ea602009-09-25 18:38:29 +00003242 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003243 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
3244 "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003245 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
3246 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003247} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003248
Bob Wilson5bafff32009-06-22 23:27:02 +00003249//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003250// NEON instructions for single-precision FP math
3251//===----------------------------------------------------------------------===//
3252
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003253class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3254 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003255 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
3256 SPR:$a, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003257 arm_ssubreg_0)>;
3258
3259class N3VSPat<SDNode OpNode, NeonI Inst>
3260 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003261 (EXTRACT_SUBREG (v2f32
3262 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3263 SPR:$a, arm_ssubreg_0),
3264 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3265 SPR:$b, arm_ssubreg_0))),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003266 arm_ssubreg_0)>;
3267
3268class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3269 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3270 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3271 SPR:$acc, arm_ssubreg_0),
3272 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3273 SPR:$a, arm_ssubreg_0),
3274 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
3275 SPR:$b, arm_ssubreg_0)),
3276 arm_ssubreg_0)>;
3277
Evan Cheng1d2426c2009-08-07 19:30:41 +00003278// These need separate instructions because they must use DPR_VFP2 register
3279// class which have SPR sub-registers.
3280
3281// Vector Add Operations used for single-precision FP
3282let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003283def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3284def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003285
David Goodwin338268c2009-08-10 22:17:39 +00003286// Vector Sub Operations used for single-precision FP
3287let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003288def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3289def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003290
Evan Cheng1d2426c2009-08-07 19:30:41 +00003291// Vector Multiply Operations used for single-precision FP
3292let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003293def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3294def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003295
3296// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003297// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3298// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003299
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003300//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003301//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003302// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003303//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003304
3305//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003306//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003307// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003308//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003309
David Goodwin338268c2009-08-10 22:17:39 +00003310// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003311let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003312def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3313 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3314 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003315def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003316
David Goodwin338268c2009-08-10 22:17:39 +00003317// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003318let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003319def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3320 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3321 "vneg", "f32", "$dst, $src", "", []>;
3322def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003323
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003324// Vector Maximum used for single-precision FP
3325let neverHasSideEffects = 1 in
3326def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3327 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3328 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3329def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3330
3331// Vector Minimum used for single-precision FP
3332let neverHasSideEffects = 1 in
3333def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
3334 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
3335 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3336def : N3VSPat<NEONfmin, VMINfd_sfp>;
3337
David Goodwin338268c2009-08-10 22:17:39 +00003338// Vector Convert between single-precision FP and integer
3339let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003340def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3341 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003342def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003343
3344let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003345def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3346 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003347def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003348
3349let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003350def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3351 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003352def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003353
3354let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003355def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3356 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003357def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003358
Evan Cheng1d2426c2009-08-07 19:30:41 +00003359//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003360// Non-Instruction Patterns
3361//===----------------------------------------------------------------------===//
3362
3363// bit_convert
3364def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3365def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3366def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3367def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3368def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3369def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3370def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3371def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3372def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3373def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3374def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3375def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3376def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3377def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3378def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3379def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3380def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3381def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3382def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3383def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3384def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3385def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3386def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3387def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3388def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3389def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3390def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3391def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3392def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3393def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3394
3395def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3396def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3397def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3398def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3399def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3400def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3401def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3402def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3403def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3404def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3405def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3406def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3407def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3408def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3409def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3410def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3411def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3412def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3413def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3414def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3415def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3416def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3417def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3418def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3419def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3420def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3421def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3422def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3423def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3424def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;