blob: 80f03e8318c33b08df10f9de3fdef4f80de27099 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Dan Gohman99a12192009-03-04 19:44:21 +000030// Unary and binary operator instructions that set EFLAGS as a side-effect.
31def SDTUnaryArithWithFlags : SDTypeProfile<1, 1,
32 [SDTCisInt<0>]>;
33def SDTBinaryArithWithFlags : SDTypeProfile<1, 2,
34 [SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>,
36 SDTCisInt<0>]>;
Evan Cheng621216e2007-09-29 00:00:36 +000037def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000038 [SDTCisVT<0, OtherVT>,
39 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000040
Evan Cheng621216e2007-09-29 00:00:36 +000041def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000042 [SDTCisVT<0, i8>,
43 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000045def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
46 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000047def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000048
Dale Johannesenf160d802008-10-02 18:53:47 +000049def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
50 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000051def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052
Sean Callanan2c8a2592009-06-23 23:25:37 +000053def SDT_X86CallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
54def SDT_X86CallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>,
55 SDTCisVT<1, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056
Dan Gohman3329ffe2008-05-29 19:57:41 +000057def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058
59def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
60
61def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
62
63def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
64
Rafael Espindolaaf759ab2009-04-17 14:35:58 +000065def SDT_X86TLSADDR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
Rafael Espindolabca99f72009-04-08 21:14:34 +000067def SDT_X86SegmentBaseAddress : SDTypeProfile<1, 1, [SDTCisPtrTy<0>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068
69def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
70
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000071def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
72
Evan Cheng48679f42007-12-14 02:13:44 +000073def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
74def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000075def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
76def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
77
Evan Cheng621216e2007-09-29 00:00:36 +000078def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000079
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000080def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
81
Evan Cheng621216e2007-09-29 00:00:36 +000082def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000083def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000084 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000085def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000087def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
88 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
89 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000090def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
91 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
92 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +000093def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
94 [SDNPHasChain, SDNPMayStore,
95 SDNPMayLoad, SDNPMemOperand]>;
96def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
97 [SDNPHasChain, SDNPMayStore,
98 SDNPMayLoad, SDNPMemOperand]>;
99def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
100 [SDNPHasChain, SDNPMayStore,
101 SDNPMayLoad, SDNPMemOperand]>;
102def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
103 [SDNPHasChain, SDNPMayStore,
104 SDNPMayLoad, SDNPMemOperand]>;
105def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
106 [SDNPHasChain, SDNPMayStore,
107 SDNPMayLoad, SDNPMemOperand]>;
108def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
109 [SDNPHasChain, SDNPMayStore,
110 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000111def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
112 [SDNPHasChain, SDNPMayStore,
113 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
115 [SDNPHasChain, SDNPOptInFlag]>;
116
117def X86callseq_start :
118 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
119 [SDNPHasChain, SDNPOutFlag]>;
120def X86callseq_end :
121 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000122 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123
124def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
125 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
126
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000128 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000130 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
131 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132
133def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000134 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135
136def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
137def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
138
139def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000140 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Rafael Espindolabca99f72009-04-08 21:14:34 +0000141def X86SegmentBaseAddress : SDNode<"X86ISD::SegmentBaseAddress",
142 SDT_X86SegmentBaseAddress, []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143
144def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
145 [SDNPHasChain]>;
146
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000147def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
148 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149
Dan Gohman99a12192009-03-04 19:44:21 +0000150def X86add_flag : SDNode<"X86ISD::ADD", SDTBinaryArithWithFlags>;
151def X86sub_flag : SDNode<"X86ISD::SUB", SDTBinaryArithWithFlags>;
152def X86smul_flag : SDNode<"X86ISD::SMUL", SDTBinaryArithWithFlags>;
153def X86umul_flag : SDNode<"X86ISD::UMUL", SDTUnaryArithWithFlags>;
154def X86inc_flag : SDNode<"X86ISD::INC", SDTUnaryArithWithFlags>;
155def X86dec_flag : SDNode<"X86ISD::DEC", SDTUnaryArithWithFlags>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000156
Evan Chengc3495762009-03-30 21:36:47 +0000157def X86mul_imm : SDNode<"X86ISD::MUL_IMM", SDTIntBinOp>;
158
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159//===----------------------------------------------------------------------===//
160// X86 Operand Definitions.
161//
162
Chris Lattner357a0ca2009-06-20 19:34:09 +0000163def i32imm_pcrel : Operand<i32> {
164 let PrintMethod = "print_pcrel_imm";
165}
166
Dan Gohmanfe606822009-07-30 01:56:29 +0000167// A version of ptr_rc which excludes SP, ESP, and RSP. This is used for
168// the index operand of an address, to conform to x86 encoding restrictions.
169def ptr_rc_nosp : PointerLikeRegClass<1>;
Chris Lattner357a0ca2009-06-20 19:34:09 +0000170
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171// *mem - Operand definitions for the funky X86 addressing mode operands.
172//
173class X86MemOperand<string printMethod> : Operand<iPTR> {
174 let PrintMethod = printMethod;
Dan Gohmanfe606822009-07-30 01:56:29 +0000175 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar5502ca52009-08-09 05:18:30 +0000176 let ParserMatchClass = "Mem";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000177}
178
179def i8mem : X86MemOperand<"printi8mem">;
180def i16mem : X86MemOperand<"printi16mem">;
181def i32mem : X86MemOperand<"printi32mem">;
182def i64mem : X86MemOperand<"printi64mem">;
183def i128mem : X86MemOperand<"printi128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000184def i256mem : X86MemOperand<"printi256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185def f32mem : X86MemOperand<"printf32mem">;
186def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000187def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000188def f128mem : X86MemOperand<"printf128mem">;
David Greene6b75fca2009-06-30 19:24:59 +0000189def f256mem : X86MemOperand<"printf256mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190
Dan Gohman744d4622009-04-13 16:09:41 +0000191// A version of i8mem for use on x86-64 that uses GR64_NOREX instead of
192// plain GR64, so that it doesn't potentially require a REX prefix.
193def i8mem_NOREX : Operand<i64> {
194 let PrintMethod = "printi8mem";
Dan Gohmanfe606822009-07-30 01:56:29 +0000195 let MIOperandInfo = (ops GR64_NOREX, i8imm, GR64_NOREX_NOSP, i32imm, i8imm);
Daniel Dunbar5502ca52009-08-09 05:18:30 +0000196 let ParserMatchClass = "Mem";
Dan Gohman744d4622009-04-13 16:09:41 +0000197}
198
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000199def lea32mem : Operand<i32> {
Rafael Espindolabca99f72009-04-08 21:14:34 +0000200 let PrintMethod = "printlea32mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +0000201 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Daniel Dunbar5502ca52009-08-09 05:18:30 +0000202 let ParserMatchClass = "Mem";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203}
204
205def SSECC : Operand<i8> {
206 let PrintMethod = "printSSECC";
207}
208
209def piclabel: Operand<i32> {
210 let PrintMethod = "printPICLabel";
211}
212
213// A couple of more descriptive operand definitions.
214// 16-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000215def i16i8imm : Operand<i16> {
216 let ParserMatchClass = "ImmSExt8";
217 let ParserMatchSuperClass = "Imm";
218}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219// 32-bits but only 8 bits are significant.
Daniel Dunbar06d5cb62009-08-09 07:20:21 +0000220def i32i8imm : Operand<i32> {
221 let ParserMatchClass = "ImmSExt8";
222 let ParserMatchSuperClass = "Imm";
223}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224
Chris Lattner357a0ca2009-06-20 19:34:09 +0000225// Branch targets have OtherVT type and print as pc-relative values.
226def brtarget : Operand<OtherVT> {
227 let PrintMethod = "print_pcrel_imm";
228}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229
Evan Chengd11052b2009-07-21 06:00:18 +0000230def brtarget8 : Operand<OtherVT> {
231 let PrintMethod = "print_pcrel_imm";
232}
233
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000234//===----------------------------------------------------------------------===//
235// X86 Complex Pattern Definitions.
236//
237
238// Define X86 specific addressing mode.
Rafael Espindolabca99f72009-04-08 21:14:34 +0000239def addr : ComplexPattern<iPTR, 5, "SelectAddr", [], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +0000241 [add, sub, mul, X86mul_imm, shl, or, frameindex],
242 []>;
Chris Lattnerf1940742009-06-20 20:38:48 +0000243def tls32addr : ComplexPattern<i32, 4, "SelectTLSADDRAddr",
244 [tglobaltlsaddr], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245
246//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000247// X86 Instruction Predicate Definitions.
248def HasMMX : Predicate<"Subtarget->hasMMX()">;
249def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
250def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
251def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
252def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000253def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
254def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
David Greene8bf22bc2009-06-26 22:46:54 +0000255def HasSSE4A : Predicate<"Subtarget->hasSSE4A()">;
256def HasAVX : Predicate<"Subtarget->hasAVX()">;
257def HasFMA3 : Predicate<"Subtarget->hasFMA3()">;
258def HasFMA4 : Predicate<"Subtarget->hasFMA4()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000259def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
260def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
262def In64BitMode : Predicate<"Subtarget->is64Bit()">;
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000263def IsWin64 : Predicate<"Subtarget->isTargetWin64()">;
264def NotWin64 : Predicate<"!Subtarget->isTargetWin64()">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000265def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
266def KernelCode : Predicate<"TM.getCodeModel() == CodeModel::Kernel">;
267def FarData : Predicate<"TM.getCodeModel() != CodeModel::Small &&"
Anton Korobeynikov7e1178f2009-08-06 09:11:19 +0000268 "TM.getCodeModel() != CodeModel::Kernel">;
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +0000269def NearData : Predicate<"TM.getCodeModel() == CodeModel::Small ||"
270 "TM.getCodeModel() == CodeModel::Kernel">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Cheng13559d62008-09-26 23:41:32 +0000272def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000273def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Evan Cheng6d35a4d2009-05-20 04:53:57 +0000274def CallImmAddr : Predicate<"Subtarget->IsLegalToCallImmediateAddr(TM)">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275
276//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000277// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278//
279
Evan Cheng86ab7d32007-07-31 08:04:03 +0000280include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281
282//===----------------------------------------------------------------------===//
283// Pattern fragments...
284//
285
286// X86 specific condition code. These correspond to CondCode in
287// X86InstrInfo.h. They must be kept in synch.
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000288def X86_COND_A : PatLeaf<(i8 0)>; // alt. COND_NBE
289def X86_COND_AE : PatLeaf<(i8 1)>; // alt. COND_NC
290def X86_COND_B : PatLeaf<(i8 2)>; // alt. COND_C
291def X86_COND_BE : PatLeaf<(i8 3)>; // alt. COND_NA
292def X86_COND_E : PatLeaf<(i8 4)>; // alt. COND_Z
293def X86_COND_G : PatLeaf<(i8 5)>; // alt. COND_NLE
294def X86_COND_GE : PatLeaf<(i8 6)>; // alt. COND_NL
295def X86_COND_L : PatLeaf<(i8 7)>; // alt. COND_NGE
296def X86_COND_LE : PatLeaf<(i8 8)>; // alt. COND_NG
297def X86_COND_NE : PatLeaf<(i8 9)>; // alt. COND_NZ
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298def X86_COND_NO : PatLeaf<(i8 10)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000299def X86_COND_NP : PatLeaf<(i8 11)>; // alt. COND_PO
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000300def X86_COND_NS : PatLeaf<(i8 12)>;
Dan Gohman0fc9ed62009-01-07 00:15:08 +0000301def X86_COND_O : PatLeaf<(i8 13)>;
302def X86_COND_P : PatLeaf<(i8 14)>; // alt. COND_PE
303def X86_COND_S : PatLeaf<(i8 15)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304
305def i16immSExt8 : PatLeaf<(i16 imm), [{
306 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
307 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000308 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309}]>;
310
311def i32immSExt8 : PatLeaf<(i32 imm), [{
312 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
313 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000314 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315}]>;
316
317// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000318// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
319// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000320def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000321 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000322 if (const Value *Src = LD->getSrcValue())
323 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000324 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000325 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000326 ISD::LoadExtType ExtType = LD->getExtensionType();
327 if (ExtType == ISD::NON_EXTLOAD)
328 return true;
329 if (ExtType == ISD::EXTLOAD)
330 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000331 return false;
332}]>;
333
Dan Gohman2a174122008-10-15 06:50:19 +0000334def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000335 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000336 if (const Value *Src = LD->getSrcValue())
337 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000338 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000339 return false;
Evan Cheng56ec77b2008-09-24 23:27:55 +0000340 ISD::LoadExtType ExtType = LD->getExtensionType();
341 if (ExtType == ISD::EXTLOAD)
342 return LD->getAlignment() >= 2 && !LD->isVolatile();
343 return false;
344}]>;
345
Dan Gohman2a174122008-10-15 06:50:19 +0000346def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000347 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000348 if (const Value *Src = LD->getSrcValue())
349 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000350 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000351 return false;
Dan Gohman8335c412008-08-20 15:24:22 +0000352 ISD::LoadExtType ExtType = LD->getExtensionType();
353 if (ExtType == ISD::NON_EXTLOAD)
354 return true;
355 if (ExtType == ISD::EXTLOAD)
356 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000357 return false;
358}]>;
359
Dan Gohman2a174122008-10-15 06:50:19 +0000360def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000361 LoadSDNode *LD = cast<LoadSDNode>(N);
Chris Lattner12208612009-04-10 00:16:23 +0000362 if (const Value *Src = LD->getSrcValue())
363 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000364 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000365 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000366 if (LD->isVolatile())
367 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000368 ISD::LoadExtType ExtType = LD->getExtensionType();
369 if (ExtType == ISD::NON_EXTLOAD)
370 return true;
371 if (ExtType == ISD::EXTLOAD)
372 return LD->getAlignment() >= 4;
373 return false;
374}]>;
375
sampo9cc09a32009-01-26 01:24:32 +0000376def gsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Chris Lattner12208612009-04-10 00:16:23 +0000377 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
378 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
379 return PT->getAddressSpace() == 256;
sampo9cc09a32009-01-26 01:24:32 +0000380 return false;
381}]>;
382
Chris Lattnera7c2d8a2009-05-05 18:52:19 +0000383def fsload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
384 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
385 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
386 return PT->getAddressSpace() == 257;
387 return false;
388}]>;
389
Chris Lattner12208612009-04-10 00:16:23 +0000390def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr)), [{
391 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
392 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000393 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000394 return false;
395 return true;
396}]>;
397def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr)), [{
398 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
399 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000400 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000401 return false;
402 return true;
403}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000404
Chris Lattner12208612009-04-10 00:16:23 +0000405def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr)), [{
406 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
407 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000408 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000409 return false;
410 return true;
411}]>;
412def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr)), [{
413 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
414 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000415 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000416 return false;
417 return true;
418}]>;
419def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr)), [{
420 if (const Value *Src = cast<LoadSDNode>(N)->getSrcValue())
421 if (const PointerType *PT = dyn_cast<PointerType>(Src->getType()))
Mon P Wangdc97d5a2009-04-27 07:22:10 +0000422 if (PT->getAddressSpace() > 255)
Chris Lattner12208612009-04-10 00:16:23 +0000423 return false;
424 return true;
425}]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000426
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
428def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
429def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
430
431def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
432def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
433def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
434def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
435def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
436def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
437
438def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
439def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
440def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
441def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
442def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
443def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
444
Chris Lattner21da6382008-02-19 17:37:35 +0000445
446// An 'and' node with a single use.
447def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000448 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000449}]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000450// An 'srl' node with a single use.
451def srl_su : PatFrag<(ops node:$lhs, node:$rhs), (srl node:$lhs, node:$rhs), [{
452 return N->hasOneUse();
453}]>;
454// An 'trunc' node with a single use.
455def trunc_su : PatFrag<(ops node:$src), (trunc node:$src), [{
456 return N->hasOneUse();
457}]>;
Chris Lattner21da6382008-02-19 17:37:35 +0000458
Dan Gohman921581d2008-10-17 01:23:35 +0000459// 'shld' and 'shrd' instruction patterns. Note that even though these have
460// the srl and shl in their patterns, the C++ code must still check for them,
461// because predicates are tested before children nodes are explored.
462
463def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
464 (or (srl node:$src1, node:$amt1),
465 (shl node:$src2, node:$amt2)), [{
466 assert(N->getOpcode() == ISD::OR);
467 return N->getOperand(0).getOpcode() == ISD::SRL &&
468 N->getOperand(1).getOpcode() == ISD::SHL &&
469 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
470 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
471 N->getOperand(0).getConstantOperandVal(1) ==
472 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
473}]>;
474
475def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
476 (or (shl node:$src1, node:$amt1),
477 (srl node:$src2, node:$amt2)), [{
478 assert(N->getOpcode() == ISD::OR);
479 return N->getOperand(0).getOpcode() == ISD::SHL &&
480 N->getOperand(1).getOpcode() == ISD::SRL &&
481 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
482 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
483 N->getOperand(0).getConstantOperandVal(1) ==
484 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
485}]>;
486
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488// Instruction list...
489//
490
491// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
492// a stack adjustment and the codegen must know that they may modify the stack
493// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000494// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
495// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000496let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000497def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
498 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000499 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000500 Requires<[In32BitMode]>;
501def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
502 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000503 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000504 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000505}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506
507// Nop
Sean Callananf94a0542009-07-23 23:39:34 +0000508let neverHasSideEffects = 1 in {
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000509 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Sean Callananf94a0542009-07-23 23:39:34 +0000510 def NOOPL : I<0x1f, MRM0m, (outs), (ins i32mem:$zero),
511 "nopl\t$zero", []>, TB;
512}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513
Evan Cheng0729ccf2008-01-05 00:41:47 +0000514// PIC base
Dan Gohman9499cfe2008-10-01 04:14:30 +0000515let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000516 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label),
Dan Gohman70a8a112009-04-27 15:13:28 +0000517 "call\t$label\n\t"
518 "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519
520//===----------------------------------------------------------------------===//
521// Control Flow Instructions...
522//
523
524// Return instructions.
525let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000526 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000527 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000528 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000529 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000530 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
531 "ret\t$amt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532 [(X86retflag imm:$amt)]>;
533}
534
535// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000536let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000537 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
538 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539
Sean Callananc0608152009-07-22 01:05:20 +0000540let isBranch = 1, isBarrier = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000541 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Sean Callananc0608152009-07-22 01:05:20 +0000542 def JMP8 : IBr<0xEB, (ins brtarget8:$dst), "jmp\t$dst", []>;
543}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544
Owen Andersonf8053082007-11-12 07:39:39 +0000545// Indirect branches
546let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000547 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000549 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550 [(brind (loadi32 addr:$dst))]>;
551}
552
553// Conditional branches
Evan Cheng950aac02007-09-25 01:57:46 +0000554let Uses = [EFLAGS] in {
Evan Chengd11052b2009-07-21 06:00:18 +0000555// Short conditional jumps
556def JO8 : IBr<0x70, (ins brtarget8:$dst), "jo\t$dst", []>;
557def JNO8 : IBr<0x71, (ins brtarget8:$dst), "jno\t$dst", []>;
558def JB8 : IBr<0x72, (ins brtarget8:$dst), "jb\t$dst", []>;
559def JAE8 : IBr<0x73, (ins brtarget8:$dst), "jae\t$dst", []>;
560def JE8 : IBr<0x74, (ins brtarget8:$dst), "je\t$dst", []>;
561def JNE8 : IBr<0x75, (ins brtarget8:$dst), "jne\t$dst", []>;
562def JBE8 : IBr<0x76, (ins brtarget8:$dst), "jbe\t$dst", []>;
563def JA8 : IBr<0x77, (ins brtarget8:$dst), "ja\t$dst", []>;
564def JS8 : IBr<0x78, (ins brtarget8:$dst), "js\t$dst", []>;
565def JNS8 : IBr<0x79, (ins brtarget8:$dst), "jns\t$dst", []>;
566def JP8 : IBr<0x7A, (ins brtarget8:$dst), "jp\t$dst", []>;
567def JNP8 : IBr<0x7B, (ins brtarget8:$dst), "jnp\t$dst", []>;
568def JL8 : IBr<0x7C, (ins brtarget8:$dst), "jl\t$dst", []>;
569def JGE8 : IBr<0x7D, (ins brtarget8:$dst), "jge\t$dst", []>;
570def JLE8 : IBr<0x7E, (ins brtarget8:$dst), "jle\t$dst", []>;
571def JG8 : IBr<0x7F, (ins brtarget8:$dst), "jg\t$dst", []>;
572
573def JCXZ8 : IBr<0xE3, (ins brtarget8:$dst), "jcxz\t$dst", []>;
574
Dan Gohman91888f02007-07-31 20:11:57 +0000575def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000576 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000577def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000578 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000579def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000580 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000581def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000582 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000583def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000584 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000585def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000586 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587
Dan Gohman91888f02007-07-31 20:11:57 +0000588def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000589 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000590def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000591 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000592def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000593 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000594def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000595 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000596
Dan Gohman91888f02007-07-31 20:11:57 +0000597def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000598 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000599def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000600 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000601def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000602 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000603def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000604 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000605def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000606 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000607def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000608 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Evan Cheng950aac02007-09-25 01:57:46 +0000609} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610
611//===----------------------------------------------------------------------===//
612// Call Instructions...
613//
Evan Cheng37e7c752007-07-21 00:34:19 +0000614let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000615 // All calls clobber the non-callee saved registers. ESP is marked as
616 // a use to prevent stack-pointer assignments that appear immediately
617 // before calls from potentially appearing dead. Uses for argument
618 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
620 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000621 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
622 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000623 Uses = [ESP] in {
Chris Lattner357a0ca2009-06-20 19:34:09 +0000624 def CALLpcrel32 : Ii32<0xE8, RawFrm,
625 (outs), (ins i32imm_pcrel:$dst,variable_ops),
626 "call\t$dst", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000627 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000628 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000629 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000630 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631 }
632
633// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000634
Evan Cheng37e7c752007-07-21 00:34:19 +0000635let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000636def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000637 "#TC_RETURN $dst $offset",
638 []>;
639
640let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000641def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000642 "#TC_RETURN $dst $offset",
643 []>;
644
645let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000646
Chris Lattner357a0ca2009-06-20 19:34:09 +0000647 def TAILJMPd : IBr<0xE9, (ins i32imm_pcrel:$dst), "jmp\t$dst # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000649let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000650 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL",
651 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000652let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000653 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000654 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000655
656//===----------------------------------------------------------------------===//
657// Miscellaneous Instructions...
658//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000659let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000661 (outs), (ins), "leave", []>;
662
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000663let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
664let mayLoad = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000665def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000667let mayStore = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000668def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000669}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670
Bill Wendling4c2638c2009-06-15 19:39:04 +0000671let Defs = [ESP], Uses = [ESP], neverHasSideEffects = 1, mayStore = 1 in {
672def PUSH32i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000673 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000674def PUSH32i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000675 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000676def PUSH32i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000677 "push{l}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000678}
679
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000680let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000681def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000682let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000683def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000684
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000685let isTwoAddress = 1 in // GR32 = bswap GR32
686 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000687 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000688 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
690
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691
Evan Cheng48679f42007-12-14 02:13:44 +0000692// Bit scan instructions.
693let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000694def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000695 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000696 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000697def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000698 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000699 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
700 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000701def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000702 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000703 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000704def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000705 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000706 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
707 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000708
Evan Cheng4e33de92007-12-14 18:49:43 +0000709def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000710 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000711 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000712def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000713 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000714 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
715 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000716def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000717 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000718 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000719def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000720 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000721 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
722 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000723} // Defs = [EFLAGS]
724
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000725let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000726def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000727 (outs GR16:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000728 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000729let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000730def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000731 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000732 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
734
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000735let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000736def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000737 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000738def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000739 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000740def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000741 [(X86rep_movs i32)]>, REP;
742}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000744let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000745def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000746 [(X86rep_stos i8)]>, REP;
747let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000748def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000749 [(X86rep_stos i16)]>, REP, OpSize;
750let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000751def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000752 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000753
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000754let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000755def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000756 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000757
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000758let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000759def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000760}
761
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000762//===----------------------------------------------------------------------===//
763// Input/Output Instructions...
764//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000765let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000766def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000767 "in{b}\t{%dx, %al|%AL, %DX}", []>;
768let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000769def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000770 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
771let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000772def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000773 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000775let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000776def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000777 "in{b}\t{$port, %al|%AL, $port}", []>;
778let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000779def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000780 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
781let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000782def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000783 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000784
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000785let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000786def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000787 "out{b}\t{%al, %dx|%DX, %AL}", []>;
788let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000789def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000790 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
791let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000792def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000793 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000795let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000796def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000797 "out{b}\t{%al, $port|$port, %AL}", []>;
798let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000799def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000800 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
801let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000802def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000803 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804
805//===----------------------------------------------------------------------===//
806// Move Instructions...
807//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000808let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000809def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000810 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000811def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000812 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000813def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000814 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000815}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000816let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000817def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000818 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000819 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000820def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000821 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000822 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000823def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000824 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000825 [(set GR32:$dst, imm:$src)]>;
826}
Evan Chengb783fa32007-07-19 01:14:50 +0000827def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000828 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000829 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000830def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000831 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000832 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000833def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000834 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835 [(store (i32 imm:$src), addr:$dst)]>;
836
Dan Gohman5574cc72008-12-03 18:15:48 +0000837let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000838def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000839 "mov{b}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000840 [(set GR8:$dst, (loadi8 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000841def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000842 "mov{w}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000843 [(set GR16:$dst, (loadi16 addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000844def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000845 "mov{l}\t{$src, $dst|$dst, $src}",
Chris Lattner12208612009-04-10 00:16:23 +0000846 [(set GR32:$dst, (loadi32 addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +0000847}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000848
Evan Chengb783fa32007-07-19 01:14:50 +0000849def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000850 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000852def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000853 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000855def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000856 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857 [(store GR32:$src, addr:$dst)]>;
Dan Gohman744d4622009-04-13 16:09:41 +0000858
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000859// Versions of MOV8rr, MOV8mr, and MOV8rm that use i8mem_NOREX and GR8_NOREX so
860// that they can be used for copying and storing h registers, which can't be
861// encoded when a REX prefix is present.
Dan Gohman2da0db32009-04-15 00:04:23 +0000862let neverHasSideEffects = 1 in
Dan Gohman40ddc362009-04-15 19:48:57 +0000863def MOV8rr_NOREX : I<0x88, MRMDestReg,
864 (outs GR8_NOREX:$dst), (ins GR8_NOREX:$src),
Dan Gohman2da0db32009-04-15 00:04:23 +0000865 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000866let mayStore = 1 in
Dan Gohman2da0db32009-04-15 00:04:23 +0000867def MOV8mr_NOREX : I<0x88, MRMDestMem,
868 (outs), (ins i8mem_NOREX:$dst, GR8_NOREX:$src),
869 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Evan Chengebc49402009-04-30 00:58:57 +0000870let mayLoad = 1,
871 canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Dan Gohman1d8ce9c2009-04-27 16:41:36 +0000872def MOV8rm_NOREX : I<0x8A, MRMSrcMem,
873 (outs GR8_NOREX:$dst), (ins i8mem_NOREX:$src),
874 "mov{b}\t{$src, $dst|$dst, $src} # NOREX", []>;
Dan Gohman744d4622009-04-13 16:09:41 +0000875
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876//===----------------------------------------------------------------------===//
877// Fixed-Register Multiplication and Division Instructions...
878//
879
880// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +0000881let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +0000882def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
884 // This probably ought to be moved to a def : Pat<> if the
885 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000886 [(set AL, (mul AL, GR8:$src)),
887 (implicit EFLAGS)]>; // AL,AH = AL*GR8
888
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000889let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000890def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
891 "mul{w}\t$src",
892 []>, OpSize; // AX,DX = AX*GR16
893
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000894let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000895def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
896 "mul{l}\t$src",
897 []>; // EAX,EDX = EAX*GR32
898
Evan Cheng55687072007-09-14 21:48:26 +0000899let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000900def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000901 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
903 // This probably ought to be moved to a def : Pat<> if the
904 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000905 [(set AL, (mul AL, (loadi8 addr:$src))),
906 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
907
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000908let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000909let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000910def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000911 "mul{w}\t$src",
912 []>, OpSize; // AX,DX = AX*[mem16]
913
Evan Cheng55687072007-09-14 21:48:26 +0000914let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000915def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000916 "mul{l}\t$src",
917 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000918}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000919
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000920let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000921let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000922def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
923 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +0000924let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +0000925def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000926 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +0000927let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000928def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
929 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000930let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000931let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000932def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000933 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +0000934let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000935def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000936 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
937let Defs = [EAX,EDX], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000938def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000939 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000940}
Dan Gohmand44572d2008-11-18 21:29:14 +0000941} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942
943// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +0000944let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000945def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000946 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000947let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000948def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000949 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000950let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000951def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000952 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000953let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000954let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000955def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000956 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000957let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000958def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000959 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000960let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000961def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000962 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000963}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000964
965// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +0000966let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000967def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000968 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000969let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000970def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000971 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000972let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000973def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000974 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000975let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000976let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000977def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000978 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000979let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000980def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000981 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000982let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000983def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000984 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000985}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986
987//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000988// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989//
990let isTwoAddress = 1 in {
991
992// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000993let Uses = [EFLAGS] in {
Evan Cheng926658c2007-10-05 23:13:21 +0000994let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000995def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000996 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000997 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000999 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001002 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001003 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001005 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001007def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001008 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001009 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001010 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001011 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001012 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001013def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001014 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001015 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001016 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001017 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001018 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001020 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001021 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001022 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001023 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001024 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001026 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001027 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001028 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001029 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001030 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001031def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001032 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001033 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001035 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001036 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001038 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001039 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001041 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001042 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001044 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001045 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001046 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001047 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001048 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001050 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001051 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001052 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001053 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001054 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001055def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001056 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001057 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001059 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001060 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001061def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001062 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001063 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001065 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001066 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001068 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001069 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001070 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001071 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001072 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001073def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001074 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001075 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001076 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001077 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001078 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001079def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001080 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001081 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001082 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001083 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001084 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001085def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001086 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001087 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001089 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001091def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001092 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001093 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001094 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001095 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001097def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001098 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001099 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001101 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001102 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001103def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001104 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001105 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001106 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001107 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001108 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001109def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001110 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001111 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001113 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001114 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001115def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001116 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001117 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001118 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001119 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001120 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001121def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001122 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001123 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001124 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001125 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001126 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001127def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001128 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001129 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001130 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001131 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001132 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001133def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001134 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001135 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001136 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001137 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001138 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001139def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001140 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001141 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001142 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001143 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001144 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001145def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001146 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001147 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001148 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001149 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001150 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001151def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +00001152 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001153 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001154 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001155 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001157def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +00001158 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001159 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001160 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001161 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001162 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001163def CMOVO16rr : I<0x40, MRMSrcReg, // if overflow, GR16 = GR16
1164 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1165 "cmovo\t{$src2, $dst|$dst, $src2}",
1166 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1167 X86_COND_O, EFLAGS))]>,
1168 TB, OpSize;
1169def CMOVO32rr : I<0x40, MRMSrcReg, // if overflow, GR32 = GR32
1170 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1171 "cmovo\t{$src2, $dst|$dst, $src2}",
1172 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1173 X86_COND_O, EFLAGS))]>,
Evan Cheng950aac02007-09-25 01:57:46 +00001174 TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001175def CMOVNO16rr : I<0x41, MRMSrcReg, // if !overflow, GR16 = GR16
1176 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1177 "cmovno\t{$src2, $dst|$dst, $src2}",
1178 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
1179 X86_COND_NO, EFLAGS))]>,
1180 TB, OpSize;
1181def CMOVNO32rr : I<0x41, MRMSrcReg, // if !overflow, GR32 = GR32
1182 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1183 "cmovno\t{$src2, $dst|$dst, $src2}",
1184 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
1185 X86_COND_NO, EFLAGS))]>,
1186 TB;
1187} // isCommutable = 1
Evan Cheng926658c2007-10-05 23:13:21 +00001188
1189def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1190 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1191 "cmovb\t{$src2, $dst|$dst, $src2}",
1192 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1193 X86_COND_B, EFLAGS))]>,
1194 TB, OpSize;
1195def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1196 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1197 "cmovb\t{$src2, $dst|$dst, $src2}",
1198 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1199 X86_COND_B, EFLAGS))]>,
1200 TB;
1201def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1202 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1203 "cmovae\t{$src2, $dst|$dst, $src2}",
1204 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1205 X86_COND_AE, EFLAGS))]>,
1206 TB, OpSize;
1207def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1208 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1209 "cmovae\t{$src2, $dst|$dst, $src2}",
1210 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1211 X86_COND_AE, EFLAGS))]>,
1212 TB;
1213def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1214 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1215 "cmove\t{$src2, $dst|$dst, $src2}",
1216 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1217 X86_COND_E, EFLAGS))]>,
1218 TB, OpSize;
1219def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1220 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1221 "cmove\t{$src2, $dst|$dst, $src2}",
1222 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1223 X86_COND_E, EFLAGS))]>,
1224 TB;
1225def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1226 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1227 "cmovne\t{$src2, $dst|$dst, $src2}",
1228 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1229 X86_COND_NE, EFLAGS))]>,
1230 TB, OpSize;
1231def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1232 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1233 "cmovne\t{$src2, $dst|$dst, $src2}",
1234 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1235 X86_COND_NE, EFLAGS))]>,
1236 TB;
1237def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1238 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1239 "cmovbe\t{$src2, $dst|$dst, $src2}",
1240 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1241 X86_COND_BE, EFLAGS))]>,
1242 TB, OpSize;
1243def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1244 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1245 "cmovbe\t{$src2, $dst|$dst, $src2}",
1246 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1247 X86_COND_BE, EFLAGS))]>,
1248 TB;
1249def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1250 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1251 "cmova\t{$src2, $dst|$dst, $src2}",
1252 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1253 X86_COND_A, EFLAGS))]>,
1254 TB, OpSize;
1255def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1256 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1257 "cmova\t{$src2, $dst|$dst, $src2}",
1258 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1259 X86_COND_A, EFLAGS))]>,
1260 TB;
1261def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1262 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1263 "cmovl\t{$src2, $dst|$dst, $src2}",
1264 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1265 X86_COND_L, EFLAGS))]>,
1266 TB, OpSize;
1267def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1268 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1269 "cmovl\t{$src2, $dst|$dst, $src2}",
1270 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1271 X86_COND_L, EFLAGS))]>,
1272 TB;
1273def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1274 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1275 "cmovge\t{$src2, $dst|$dst, $src2}",
1276 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1277 X86_COND_GE, EFLAGS))]>,
1278 TB, OpSize;
1279def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1280 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1281 "cmovge\t{$src2, $dst|$dst, $src2}",
1282 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1283 X86_COND_GE, EFLAGS))]>,
1284 TB;
1285def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1286 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1287 "cmovle\t{$src2, $dst|$dst, $src2}",
1288 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1289 X86_COND_LE, EFLAGS))]>,
1290 TB, OpSize;
1291def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1292 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1293 "cmovle\t{$src2, $dst|$dst, $src2}",
1294 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1295 X86_COND_LE, EFLAGS))]>,
1296 TB;
1297def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1298 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1299 "cmovg\t{$src2, $dst|$dst, $src2}",
1300 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1301 X86_COND_G, EFLAGS))]>,
1302 TB, OpSize;
1303def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1304 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1305 "cmovg\t{$src2, $dst|$dst, $src2}",
1306 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1307 X86_COND_G, EFLAGS))]>,
1308 TB;
1309def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1310 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1311 "cmovs\t{$src2, $dst|$dst, $src2}",
1312 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1313 X86_COND_S, EFLAGS))]>,
1314 TB, OpSize;
1315def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1316 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1317 "cmovs\t{$src2, $dst|$dst, $src2}",
1318 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1319 X86_COND_S, EFLAGS))]>,
1320 TB;
1321def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1322 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1323 "cmovns\t{$src2, $dst|$dst, $src2}",
1324 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1325 X86_COND_NS, EFLAGS))]>,
1326 TB, OpSize;
1327def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1328 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1329 "cmovns\t{$src2, $dst|$dst, $src2}",
1330 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1331 X86_COND_NS, EFLAGS))]>,
1332 TB;
1333def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1334 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1335 "cmovp\t{$src2, $dst|$dst, $src2}",
1336 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1337 X86_COND_P, EFLAGS))]>,
1338 TB, OpSize;
1339def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1340 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1341 "cmovp\t{$src2, $dst|$dst, $src2}",
1342 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1343 X86_COND_P, EFLAGS))]>,
1344 TB;
1345def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1346 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1347 "cmovnp\t{$src2, $dst|$dst, $src2}",
1348 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1349 X86_COND_NP, EFLAGS))]>,
1350 TB, OpSize;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001351def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
1352 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1353 "cmovnp\t{$src2, $dst|$dst, $src2}",
1354 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1355 X86_COND_NP, EFLAGS))]>,
1356 TB;
1357def CMOVO16rm : I<0x40, MRMSrcMem, // if overflow, GR16 = [mem16]
1358 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1359 "cmovo\t{$src2, $dst|$dst, $src2}",
1360 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1361 X86_COND_O, EFLAGS))]>,
1362 TB, OpSize;
1363def CMOVO32rm : I<0x40, MRMSrcMem, // if overflow, GR32 = [mem32]
1364 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1365 "cmovo\t{$src2, $dst|$dst, $src2}",
1366 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1367 X86_COND_O, EFLAGS))]>,
1368 TB;
1369def CMOVNO16rm : I<0x41, MRMSrcMem, // if !overflow, GR16 = [mem16]
1370 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1371 "cmovno\t{$src2, $dst|$dst, $src2}",
1372 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1373 X86_COND_NO, EFLAGS))]>,
1374 TB, OpSize;
1375def CMOVNO32rm : I<0x41, MRMSrcMem, // if !overflow, GR32 = [mem32]
1376 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1377 "cmovno\t{$src2, $dst|$dst, $src2}",
1378 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1379 X86_COND_NO, EFLAGS))]>,
1380 TB;
Evan Cheng950aac02007-09-25 01:57:46 +00001381} // Uses = [EFLAGS]
1382
1383
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001384// unary instructions
1385let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001386let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001387def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001388 [(set GR8:$dst, (ineg GR8:$src)),
1389 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001390def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001391 [(set GR16:$dst, (ineg GR16:$src)),
1392 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001393def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001394 [(set GR32:$dst, (ineg GR32:$src)),
1395 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001396let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001397 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001398 [(store (ineg (loadi8 addr:$dst)), addr:$dst),
1399 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001400 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001401 [(store (ineg (loadi16 addr:$dst)), addr:$dst),
1402 (implicit EFLAGS)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001403 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001404 [(store (ineg (loadi32 addr:$dst)), addr:$dst),
1405 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001406}
Evan Cheng55687072007-09-14 21:48:26 +00001407} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001408
Evan Chengc6cee682009-01-21 02:09:05 +00001409// Match xor -1 to not. Favors these over a move imm + xor to save code size.
1410let AddedComplexity = 15 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001411def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001412 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001413def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001414 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001415def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001416 [(set GR32:$dst, (not GR32:$src))]>;
Evan Chengc6cee682009-01-21 02:09:05 +00001417}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001418let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001419 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001420 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001421 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001422 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001423 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001424 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1425}
1426} // CodeSize
1427
1428// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001429let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001430let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001431def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001432 [(set GR8:$dst, (add GR8:$src, 1)),
1433 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001434let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001435def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001436 [(set GR16:$dst, (add GR16:$src, 1)),
1437 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001438 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001439def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001440 [(set GR32:$dst, (add GR32:$src, 1)),
1441 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001442}
1443let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001444 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001445 [(store (add (loadi8 addr:$dst), 1), addr:$dst),
1446 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001447 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001448 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
1449 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001450 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001451 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001452 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
1453 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001454 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001455}
1456
1457let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001458def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001459 [(set GR8:$dst, (add GR8:$src, -1)),
1460 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001461let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001462def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001463 [(set GR16:$dst, (add GR16:$src, -1)),
1464 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001465 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001466def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001467 [(set GR32:$dst, (add GR32:$src, -1)),
1468 (implicit EFLAGS)]>, Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469}
1470
1471let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001472 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001473 [(store (add (loadi8 addr:$dst), -1), addr:$dst),
1474 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001475 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001476 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
1477 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001478 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001479 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001480 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
1481 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001482 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001483}
Evan Cheng55687072007-09-14 21:48:26 +00001484} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485
1486// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001487let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001488let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1489def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001490 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001491 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001492 [(set GR8:$dst, (and GR8:$src1, GR8:$src2)),
1493 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001494def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001495 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001496 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001497 [(set GR16:$dst, (and GR16:$src1, GR16:$src2)),
1498 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001499def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001500 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001501 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001502 [(set GR32:$dst, (and GR32:$src1, GR32:$src2)),
1503 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504}
1505
1506def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001507 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001508 "and{b}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001509 [(set GR8:$dst, (and GR8:$src1, (loadi8 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001510 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001511def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001512 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001513 "and{w}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001514 [(set GR16:$dst, (and GR16:$src1, (loadi16 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001515 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001516def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001517 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001518 "and{l}\t{$src2, $dst|$dst, $src2}",
Chris Lattner12208612009-04-10 00:16:23 +00001519 [(set GR32:$dst, (and GR32:$src1, (loadi32 addr:$src2))),
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001520 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001521
1522def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001523 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001524 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001525 [(set GR8:$dst, (and GR8:$src1, imm:$src2)),
1526 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001527def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001528 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001529 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001530 [(set GR16:$dst, (and GR16:$src1, imm:$src2)),
1531 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001532def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001533 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001534 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001535 [(set GR32:$dst, (and GR32:$src1, imm:$src2)),
1536 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001537def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001538 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001539 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001540 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2)),
1541 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001542 OpSize;
1543def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001544 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001545 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001546 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2)),
1547 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001548
1549let isTwoAddress = 0 in {
1550 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001551 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001552 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001553 [(store (and (load addr:$dst), GR8:$src), addr:$dst),
1554 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001555 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001556 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001557 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001558 [(store (and (load addr:$dst), GR16:$src), addr:$dst),
1559 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001560 OpSize;
1561 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001562 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001563 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001564 [(store (and (load addr:$dst), GR32:$src), addr:$dst),
1565 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001566 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001567 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001568 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001569 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst),
1570 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001572 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001573 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001574 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst),
1575 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001576 OpSize;
1577 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001578 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001579 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001580 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst),
1581 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001582 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001583 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001584 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001585 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst),
1586 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001587 OpSize;
1588 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001589 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001590 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001591 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst),
1592 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001593}
1594
1595
1596let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001597def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001598 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001599 [(set GR8:$dst, (or GR8:$src1, GR8:$src2)),
1600 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001601def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001602 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001603 [(set GR16:$dst, (or GR16:$src1, GR16:$src2)),
1604 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001605def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001606 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001607 [(set GR32:$dst, (or GR32:$src1, GR32:$src2)),
1608 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001609}
Evan Chengb783fa32007-07-19 01:14:50 +00001610def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001611 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001612 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2))),
1613 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001614def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001615 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001616 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2))),
1617 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001618def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001619 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001620 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2))),
1621 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001622
Evan Chengb783fa32007-07-19 01:14:50 +00001623def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001624 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001625 [(set GR8:$dst, (or GR8:$src1, imm:$src2)),
1626 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001627def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001628 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001629 [(set GR16:$dst, (or GR16:$src1, imm:$src2)),
1630 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001631def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001632 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001633 [(set GR32:$dst, (or GR32:$src1, imm:$src2)),
1634 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001635
Evan Chengb783fa32007-07-19 01:14:50 +00001636def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001637 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001638 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2)),
1639 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001640def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001641 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001642 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2)),
1643 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001644let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001645 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001646 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001647 [(store (or (load addr:$dst), GR8:$src), addr:$dst),
1648 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001649 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001650 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001651 [(store (or (load addr:$dst), GR16:$src), addr:$dst),
1652 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001653 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001654 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001655 [(store (or (load addr:$dst), GR32:$src), addr:$dst),
1656 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001657 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001658 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001659 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst),
1660 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001661 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001662 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001663 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst),
1664 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001665 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001666 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001667 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001668 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst),
1669 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001670 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001671 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001672 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst),
1673 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001674 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001675 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001676 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001677 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst),
1678 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001679} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001680
1681
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001682let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001683 def XOR8rr : I<0x30, MRMDestReg,
1684 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1685 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001686 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2)),
1687 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001688 def XOR16rr : I<0x31, MRMDestReg,
1689 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1690 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001691 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2)),
1692 (implicit EFLAGS)]>, OpSize;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001693 def XOR32rr : I<0x31, MRMDestReg,
1694 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1695 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001696 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2)),
1697 (implicit EFLAGS)]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001698} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001699
1700def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001701 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001702 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001703 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2))),
1704 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001705def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001706 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001707 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001708 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2))),
1709 (implicit EFLAGS)]>,
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001710 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001712 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001713 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001714 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2))),
1715 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001716
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001717def XOR8ri : Ii8<0x80, MRM6r,
1718 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1719 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001720 [(set GR8:$dst, (xor GR8:$src1, imm:$src2)),
1721 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001722def XOR16ri : Ii16<0x81, MRM6r,
1723 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1724 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001725 [(set GR16:$dst, (xor GR16:$src1, imm:$src2)),
1726 (implicit EFLAGS)]>, OpSize;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001727def XOR32ri : Ii32<0x81, MRM6r,
1728 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1729 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001730 [(set GR32:$dst, (xor GR32:$src1, imm:$src2)),
1731 (implicit EFLAGS)]>;
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001732def XOR16ri8 : Ii8<0x83, MRM6r,
1733 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1734 "xor{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001735 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2)),
1736 (implicit EFLAGS)]>,
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001737 OpSize;
1738def XOR32ri8 : Ii8<0x83, MRM6r,
1739 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1740 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001741 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2)),
1742 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001743
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001744let isTwoAddress = 0 in {
1745 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001746 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001747 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001748 [(store (xor (load addr:$dst), GR8:$src), addr:$dst),
1749 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001750 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001751 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001752 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001753 [(store (xor (load addr:$dst), GR16:$src), addr:$dst),
1754 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001755 OpSize;
1756 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001757 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001758 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001759 [(store (xor (load addr:$dst), GR32:$src), addr:$dst),
1760 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001761 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001762 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001763 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001764 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst),
1765 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001766 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001767 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001768 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001769 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst),
1770 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771 OpSize;
1772 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001773 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001774 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001775 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst),
1776 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001777 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001778 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001779 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001780 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst),
1781 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001782 OpSize;
1783 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001784 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001785 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001786 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst),
1787 (implicit EFLAGS)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001788} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00001789} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001790
1791// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00001792let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001793let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001794def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001795 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001796 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001797def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001798 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001799 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001800def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001801 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001802 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001803} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001804
Evan Chengb783fa32007-07-19 01:14:50 +00001805def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001806 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001807 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
1808let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001809def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001810 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001811 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001812def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001813 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001814 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +00001815// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
1816// cheaper.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001817} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001818
1819let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001820 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001821 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001822 "shl{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001823 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001824 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001825 "shl{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001826 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001827 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001828 "shl{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001829 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
1830 }
Evan Chengb783fa32007-07-19 01:14:50 +00001831 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001832 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001833 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001834 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001835 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001836 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1837 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001838 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001839 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001840 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1841
1842 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001843 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001844 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001845 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001846 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001847 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001848 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1849 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001850 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001851 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001852 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1853}
1854
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001855let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001856def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001857 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001858 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001859def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001860 "shr{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001861 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001862def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001863 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001864 [(set GR32:$dst, (srl GR32:$src, CL))]>;
1865}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001866
Evan Chengb783fa32007-07-19 01:14:50 +00001867def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001868 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001869 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001870def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001871 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001872 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001873def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001874 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001875 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
1876
1877// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001878def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001879 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001880 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001881def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001882 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001883 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001884def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001885 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001886 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
1887
1888let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001889 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001890 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001891 "shr{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001892 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001893 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001894 "shr{w}\t{%cl, $dst|$dst, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001895 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001896 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001897 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001898 "shr{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001899 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
1900 }
Evan Chengb783fa32007-07-19 01:14:50 +00001901 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001902 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001903 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001904 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001905 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001906 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1907 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001908 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001909 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001910 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1911
1912 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001913 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001914 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001915 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001916 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001917 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001918 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001919 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001920 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001921 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1922}
1923
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001924let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001925def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001926 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001927 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001928def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001929 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001930 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001931def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001932 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001933 [(set GR32:$dst, (sra GR32:$src, CL))]>;
1934}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001935
Evan Chengb783fa32007-07-19 01:14:50 +00001936def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001937 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001938 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001939def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001940 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001941 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
1942 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001943def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001944 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001945 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
1946
1947// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001948def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001949 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001950 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001951def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001952 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001953 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001954def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001955 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001956 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
1957
1958let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001959 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001960 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001961 "sar{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001962 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001963 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001964 "sar{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001965 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001966 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00001967 "sar{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001968 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
1969 }
Evan Chengb783fa32007-07-19 01:14:50 +00001970 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001971 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001972 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001973 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001974 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001975 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1976 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001977 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001978 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001979 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1980
1981 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001982 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001983 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001984 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001985 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001986 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001987 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1988 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001989 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001990 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001991 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1992}
1993
1994// Rotate instructions
1995// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001996let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001997def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00001998 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001999 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002000def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002001 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002002 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002003def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002004 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002005 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
2006}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002007
Evan Chengb783fa32007-07-19 01:14:50 +00002008def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002009 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002010 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002011def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002012 "rol{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002013 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002014def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002015 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002016 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
2017
2018// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002019def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002020 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002021 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002022def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002023 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002024 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002025def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002026 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002027 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
2028
2029let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002030 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002031 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002032 "rol{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002033 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002034 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002035 "rol{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002036 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002037 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002038 "rol{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002039 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
2040 }
Evan Chengb783fa32007-07-19 01:14:50 +00002041 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002042 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002043 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002044 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002045 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002046 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2047 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002048 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002049 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002050 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2051
2052 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002053 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002054 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002055 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002056 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002057 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002058 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2059 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002060 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002061 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002062 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2063}
2064
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002065let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002066def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002067 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002068 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002069def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002070 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002071 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002072def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Eli Friedman378ea832009-06-19 04:48:38 +00002073 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002074 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
2075}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002076
Evan Chengb783fa32007-07-19 01:14:50 +00002077def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002078 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002079 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002080def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002081 "ror{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002082 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002083def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002084 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002085 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
2086
2087// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002088def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002089 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002090 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002091def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002092 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002093 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002094def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00002095 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002096 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
2097
2098let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002099 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002100 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002101 "ror{b}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002102 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002103 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002104 "ror{w}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002105 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002106 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Eli Friedman378ea832009-06-19 04:48:38 +00002107 "ror{l}\t{%cl, $dst|$dst, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002108 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
2109 }
Evan Chengb783fa32007-07-19 01:14:50 +00002110 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002111 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002112 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002113 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002114 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002115 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
2116 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002117 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002118 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002119 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
2120
2121 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00002122 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002123 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002124 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002125 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002126 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002127 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
2128 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002129 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002130 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002131 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
2132}
2133
2134
2135
2136// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002137let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002138def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002139 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002140 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002141def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002142 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002143 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002144def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002145 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002146 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002147 TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002148def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002149 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002150 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002151 TB, OpSize;
2152}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002153
2154let isCommutable = 1 in { // These instructions commute to each other.
2155def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002156 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002157 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002158 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
2159 (i8 imm:$src3)))]>,
2160 TB;
2161def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002162 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002163 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002164 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
2165 (i8 imm:$src3)))]>,
2166 TB;
2167def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002168 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002169 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002170 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
2171 (i8 imm:$src3)))]>,
2172 TB, OpSize;
2173def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002174 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002175 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002176 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
2177 (i8 imm:$src3)))]>,
2178 TB, OpSize;
2179}
2180
2181let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002182 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002183 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002184 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002185 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002186 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002187 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002188 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002189 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002190 addr:$dst)]>, TB;
2191 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002192 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002193 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002194 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002195 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
2196 (i8 imm:$src3)), addr:$dst)]>,
2197 TB;
2198 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002199 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002200 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002201 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
2202 (i8 imm:$src3)), addr:$dst)]>,
2203 TB;
2204
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002205 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002206 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002207 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002209 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002210 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Eli Friedman378ea832009-06-19 04:48:38 +00002211 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002212 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002213 addr:$dst)]>, TB, OpSize;
2214 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002216 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002217 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002218 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
2219 (i8 imm:$src3)), addr:$dst)]>,
2220 TB, OpSize;
2221 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002222 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002223 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002224 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
2225 (i8 imm:$src3)), addr:$dst)]>,
2226 TB, OpSize;
2227}
Evan Cheng55687072007-09-14 21:48:26 +00002228} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002229
2230
2231// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00002232let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002233let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00002234// Register-Register Addition
2235def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
2236 (ins GR8 :$src1, GR8 :$src2),
2237 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002238 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00002239 (implicit EFLAGS)]>;
2240
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002241let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002242// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002243def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
2244 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002245 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002246 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
2247 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002248def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
2249 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002250 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002251 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
2252 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002253} // end isConvertibleToThreeAddress
2254} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00002255
2256// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002257def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
2258 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002259 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002260 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
2261 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002262def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
2263 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002264 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002265 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
2266 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002267def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
2268 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002269 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002270 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
2271 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002272
Bill Wendlingae034ed2008-12-12 00:56:36 +00002273// Register-Integer Addition
2274def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2275 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002276 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
2277 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002278
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002279let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00002280// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002281def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
2282 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002283 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002284 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2285 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002286def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2287 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002288 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002289 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2290 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002291def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2292 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002293 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002294 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2295 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002296def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2297 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002298 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002299 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2300 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002301}
2302
2303let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002304 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002305 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002306 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002307 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2308 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002309 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002310 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002311 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2312 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002313 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002314 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002315 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2316 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002317 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002318 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002319 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2320 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002321 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002322 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002323 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2324 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002325 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002326 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002327 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2328 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002329 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002330 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002331 [(store (add (load addr:$dst), i16immSExt8:$src2),
2332 addr:$dst),
2333 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002334 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002335 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002336 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002337 addr:$dst),
2338 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002339}
2340
Evan Cheng259471d2007-10-05 17:59:57 +00002341let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002342let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Dale Johannesen747fe522009-06-02 03:12:52 +00002343def ADC8rr : I<0x10, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002344 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002345 [(set GR8:$dst, (adde GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002346def ADC16rr : I<0x11, MRMDestReg, (outs GR16:$dst),
2347 (ins GR16:$src1, GR16:$src2),
2348 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002349 [(set GR16:$dst, (adde GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002350def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst),
2351 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002352 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002353 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002354}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002355def ADC8rm : I<0x12, MRMSrcMem , (outs GR8:$dst),
2356 (ins GR8:$src1, i8mem:$src2),
2357 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002358 [(set GR8:$dst, (adde GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002359def ADC16rm : I<0x13, MRMSrcMem , (outs GR16:$dst),
2360 (ins GR16:$src1, i16mem:$src2),
2361 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002362 [(set GR16:$dst, (adde GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002363 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002364def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst),
2365 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002366 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002367 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
2368def ADC8ri : Ii8<0x80, MRM2r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002369 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002370 [(set GR8:$dst, (adde GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002371def ADC16ri : Ii16<0x81, MRM2r, (outs GR16:$dst),
2372 (ins GR16:$src1, i16imm:$src2),
2373 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002374 [(set GR16:$dst, (adde GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002375def ADC16ri8 : Ii8<0x83, MRM2r, (outs GR16:$dst),
2376 (ins GR16:$src1, i16i8imm:$src2),
2377 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002378 [(set GR16:$dst, (adde GR16:$src1, i16immSExt8:$src2))]>,
2379 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002380def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst),
2381 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002382 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002383 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002384def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst),
2385 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002386 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002387 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002388
2389let isTwoAddress = 0 in {
Dale Johannesen747fe522009-06-02 03:12:52 +00002390 def ADC8mr : I<0x10, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002391 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002392 [(store (adde (load addr:$dst), GR8:$src2), addr:$dst)]>;
2393 def ADC16mr : I<0x11, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002394 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002395 [(store (adde (load addr:$dst), GR16:$src2), addr:$dst)]>,
2396 OpSize;
2397 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002398 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002399 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
2400 def ADC8mi : Ii8<0x80, MRM2m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002401 "adc{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002402 [(store (adde (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
2403 def ADC16mi : Ii16<0x81, MRM2m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002404 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002405 [(store (adde (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
2406 OpSize;
2407 def ADC16mi8 : Ii8<0x83, MRM2m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dale Johannesen06b83f12009-05-18 17:44:15 +00002408 "adc{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002409 [(store (adde (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
2410 OpSize;
2411 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002412 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002413 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
2414 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002415 "adc{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002416 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
2417}
Evan Cheng259471d2007-10-05 17:59:57 +00002418} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002419
Bill Wendlingae034ed2008-12-12 00:56:36 +00002420// Register-Register Subtraction
2421def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2422 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002423 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2424 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002425def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2426 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002427 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2428 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002429def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2430 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002431 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2432 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002433
2434// Register-Memory Subtraction
2435def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2436 (ins GR8 :$src1, i8mem :$src2),
2437 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002438 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2439 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002440def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2441 (ins GR16:$src1, i16mem:$src2),
2442 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002443 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2444 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002445def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2446 (ins GR32:$src1, i32mem:$src2),
2447 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002448 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2449 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002450
2451// Register-Integer Subtraction
2452def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2453 (ins GR8:$src1, i8imm:$src2),
2454 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002455 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2456 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002457def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2458 (ins GR16:$src1, i16imm:$src2),
2459 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002460 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2461 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002462def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2463 (ins GR32:$src1, i32imm:$src2),
2464 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002465 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2466 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002467def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2468 (ins GR16:$src1, i16i8imm:$src2),
2469 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002470 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2471 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002472def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2473 (ins GR32:$src1, i32i8imm:$src2),
2474 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002475 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2476 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002477
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002478let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002479 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002480 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002481 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002482 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2483 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002484 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002485 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002486 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2487 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002488 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002489 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002490 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2491 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002492
2493 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002494 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002495 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002496 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2497 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002498 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002499 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002500 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2501 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002502 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002503 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002504 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2505 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002506 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002507 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002508 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002509 addr:$dst),
2510 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002511 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002512 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002513 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002514 addr:$dst),
2515 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002516}
2517
Evan Cheng259471d2007-10-05 17:59:57 +00002518let Uses = [EFLAGS] in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002519def SBB8rr : I<0x18, MRMDestReg, (outs GR8:$dst),
2520 (ins GR8:$src1, GR8:$src2),
2521 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002522 [(set GR8:$dst, (sube GR8:$src1, GR8:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002523def SBB16rr : I<0x19, MRMDestReg, (outs GR16:$dst),
2524 (ins GR16:$src1, GR16:$src2),
2525 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002526 [(set GR16:$dst, (sube GR16:$src1, GR16:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002527def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst),
2528 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002529 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002530 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002531
2532let isTwoAddress = 0 in {
Dale Johannesen06b83f12009-05-18 17:44:15 +00002533 def SBB8mr : I<0x18, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
2534 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002535 [(store (sube (load addr:$dst), GR8:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002536 def SBB16mr : I<0x19, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
2537 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002538 [(store (sube (load addr:$dst), GR16:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002539 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002540 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002541 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002542 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002543 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002544 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002545 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002546 def SBB16mi : Ii16<0x81, MRM3m, (outs), (ins i16mem:$dst, i16imm:$src2),
2547 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002548 [(store (sube (loadi16 addr:$dst), imm:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002549 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002550 def SBB16mi8 : Ii8<0x83, MRM3m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
2551 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002552 [(store (sube (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002553 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002554 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002555 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002556 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002557 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002558 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002559 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002560}
Dale Johannesen06b83f12009-05-18 17:44:15 +00002561def SBB8rm : I<0x1A, MRMSrcMem, (outs GR8:$dst), (ins GR8:$src1, i8mem:$src2),
2562 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002563 [(set GR8:$dst, (sube GR8:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002564def SBB16rm : I<0x1B, MRMSrcMem, (outs GR16:$dst),
2565 (ins GR16:$src1, i16mem:$src2),
2566 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002567 [(set GR16:$dst, (sube GR16:$src1, (load addr:$src2)))]>,
Dale Johannesen067cfb22009-05-18 21:41:59 +00002568 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002569def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst),
2570 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002571 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002572 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002573def SBB8ri : Ii8<0x80, MRM3r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
2574 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002575 [(set GR8:$dst, (sube GR8:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002576def SBB16ri : Ii16<0x81, MRM3r, (outs GR16:$dst),
2577 (ins GR16:$src1, i16imm:$src2),
2578 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002579 [(set GR16:$dst, (sube GR16:$src1, imm:$src2))]>, OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002580def SBB16ri8 : Ii8<0x83, MRM3r, (outs GR16:$dst),
2581 (ins GR16:$src1, i16i8imm:$src2),
2582 "sbb{w}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002583 [(set GR16:$dst, (sube GR16:$src1, i16immSExt8:$src2))]>,
2584 OpSize;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002585def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst),
2586 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002587 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002588 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00002589def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst),
2590 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002591 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +00002592 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00002593} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00002594} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002595
Evan Cheng55687072007-09-14 21:48:26 +00002596let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002597let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00002598// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002599def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002600 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002601 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
2602 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002603def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002604 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002605 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
2606 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002607}
Bill Wendlingae034ed2008-12-12 00:56:36 +00002608
Bill Wendlingf5399032008-12-12 21:15:41 +00002609// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002610def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
2611 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002612 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002613 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
2614 (implicit EFLAGS)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002615def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002616 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002617 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
2618 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00002619} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002620} // end Two Address instructions
2621
2622// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00002623let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00002624// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002625def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002626 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002627 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002628 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
2629 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002630def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002631 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002632 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002633 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
2634 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002635def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002636 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002637 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002638 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
2639 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002640def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002641 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002642 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002643 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
2644 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002645
Bill Wendlingf5399032008-12-12 21:15:41 +00002646// Memory-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002647def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002648 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002649 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002650 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
2651 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002652def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002653 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002654 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002655 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
2656 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002657def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002658 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002659 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002660 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002661 i16immSExt8:$src2)),
2662 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002663def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002664 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002665 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002666 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002667 i32immSExt8:$src2)),
2668 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00002669} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002670
2671//===----------------------------------------------------------------------===//
2672// Test instructions are just like AND, except they don't generate a result.
2673//
Evan Cheng950aac02007-09-25 01:57:46 +00002674let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002675let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00002676def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002677 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002678 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002679 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002680def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002681 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002682 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002683 (implicit EFLAGS)]>,
2684 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002685def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002686 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002687 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002688 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002689}
2690
Evan Chengb783fa32007-07-19 01:14:50 +00002691def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002692 "test{b}\t{$src2, $src1|$src1, $src2}",
2693 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
2694 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002695def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002696 "test{w}\t{$src2, $src1|$src1, $src2}",
2697 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
2698 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002699def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002700 "test{l}\t{$src2, $src1|$src1, $src2}",
2701 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
2702 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002703
2704def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002705 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002706 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002707 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002708 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002709def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002710 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002711 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002712 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002713 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002714def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002715 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002716 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002717 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002718 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002719
Evan Cheng621216e2007-09-29 00:00:36 +00002720def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002721 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002722 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002723 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
2724 (implicit EFLAGS)]>;
2725def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002726 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002727 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002728 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
2729 (implicit EFLAGS)]>, OpSize;
2730def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002731 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002732 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002733 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00002734 (implicit EFLAGS)]>;
2735} // Defs = [EFLAGS]
2736
2737
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002738// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002739let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002740def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002741let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002742def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002743
Evan Cheng950aac02007-09-25 01:57:46 +00002744let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002745def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002746 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002747 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002748 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002749 TB; // GR8 = ==
2750def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002751 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002752 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002753 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002754 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002755
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002756def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002757 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002758 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002759 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002760 TB; // GR8 = !=
2761def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002762 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002763 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002764 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002765 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002766
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002767def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002768 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002769 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002770 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002771 TB; // GR8 = < signed
2772def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002773 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002774 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002775 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002776 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002777
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002778def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002779 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002780 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002781 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002782 TB; // GR8 = >= signed
2783def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002784 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002785 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002786 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002787 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002788
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002789def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002790 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002791 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002792 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002793 TB; // GR8 = <= signed
2794def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002795 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002796 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002797 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002798 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002799
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002800def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002801 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002802 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002803 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002804 TB; // GR8 = > signed
2805def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002806 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002807 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002808 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002809 TB; // [mem8] = > signed
2810
2811def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002812 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002813 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002814 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002815 TB; // GR8 = < unsign
2816def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002817 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002818 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002819 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002820 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002821
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002822def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002823 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002824 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002825 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002826 TB; // GR8 = >= unsign
2827def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002828 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002829 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002830 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002831 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002832
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002833def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002834 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002835 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002836 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002837 TB; // GR8 = <= unsign
2838def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002839 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002840 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002841 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002842 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002843
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002844def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002845 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002846 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002847 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002848 TB; // GR8 = > signed
2849def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002850 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002851 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002852 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002853 TB; // [mem8] = > signed
2854
2855def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002856 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002857 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002858 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002859 TB; // GR8 = <sign bit>
2860def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002861 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002862 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002863 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002864 TB; // [mem8] = <sign bit>
2865def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002866 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002867 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002868 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002869 TB; // GR8 = !<sign bit>
2870def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002871 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002872 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002873 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002874 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002875
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002876def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002877 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002878 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002879 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002880 TB; // GR8 = parity
2881def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002882 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002883 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002884 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002885 TB; // [mem8] = parity
2886def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002887 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002888 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002889 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002890 TB; // GR8 = not parity
2891def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002892 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002893 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002894 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002895 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002896
2897def SETOr : I<0x90, MRM0r,
2898 (outs GR8 :$dst), (ins),
2899 "seto\t$dst",
2900 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
2901 TB; // GR8 = overflow
2902def SETOm : I<0x90, MRM0m,
2903 (outs), (ins i8mem:$dst),
2904 "seto\t$dst",
2905 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
2906 TB; // [mem8] = overflow
2907def SETNOr : I<0x91, MRM0r,
2908 (outs GR8 :$dst), (ins),
2909 "setno\t$dst",
2910 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
2911 TB; // GR8 = not overflow
2912def SETNOm : I<0x91, MRM0m,
2913 (outs), (ins i8mem:$dst),
2914 "setno\t$dst",
2915 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
2916 TB; // [mem8] = not overflow
Evan Cheng950aac02007-09-25 01:57:46 +00002917} // Uses = [EFLAGS]
2918
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002919
2920// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00002921let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002922def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002923 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002924 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002925 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002926def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002927 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002928 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002929 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002930def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002931 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002932 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002933 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002934def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002935 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002936 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002937 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
2938 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002939def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002940 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002941 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002942 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
2943 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002944def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002945 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002946 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002947 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
2948 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002949def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002950 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002951 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002952 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
2953 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002954def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002955 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002956 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002957 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
2958 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002959def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002960 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002961 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002962 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
2963 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002964def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002965 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002966 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002967 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002968def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002969 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002970 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002971 [(X86cmp GR16:$src1, imm:$src2),
2972 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002973def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002974 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002975 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002976 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002977def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002978 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002979 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002980 [(X86cmp (loadi8 addr:$src1), imm:$src2),
2981 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002982def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002983 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002984 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002985 [(X86cmp (loadi16 addr:$src1), imm:$src2),
2986 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002987def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002988 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002989 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002990 [(X86cmp (loadi32 addr:$src1), imm:$src2),
2991 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002992def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002993 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002994 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002995 [(X86cmp GR16:$src1, i16immSExt8:$src2),
2996 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002997def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002998 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002999 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003000 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
3001 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003002def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00003003 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003004 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003005 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
3006 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003007def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00003008 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00003009 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00003010 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00003011 (implicit EFLAGS)]>;
3012} // Defs = [EFLAGS]
3013
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003014// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003015// TODO: BTC, BTR, and BTS
3016let Defs = [EFLAGS] in {
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003017def BT16rr : I<0xA3, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003018 "bt{w}\t{$src2, $src1|$src1, $src2}",
3019 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003020 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohmanfc4eddb2009-01-13 20:32:45 +00003021def BT32rr : I<0xA3, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003022 "bt{l}\t{$src2, $src1|$src1, $src2}",
3023 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00003024 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00003025
3026// Unlike with the register+register form, the memory+register form of the
3027// bt instruction does not ignore the high bits of the index. From ISel's
3028// perspective, this is pretty bizarre. Disable these instructions for now.
3029//def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
3030// "bt{w}\t{$src2, $src1|$src1, $src2}",
3031// [(X86bt (loadi16 addr:$src1), GR16:$src2),
3032// (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>;
3033//def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
3034// "bt{l}\t{$src2, $src1|$src1, $src2}",
3035// [(X86bt (loadi32 addr:$src1), GR32:$src2),
3036// (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00003037
3038def BT16ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR16:$src1, i16i8imm:$src2),
3039 "bt{w}\t{$src2, $src1|$src1, $src2}",
3040 [(X86bt GR16:$src1, i16immSExt8:$src2),
3041 (implicit EFLAGS)]>, OpSize, TB;
3042def BT32ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR32:$src1, i32i8imm:$src2),
3043 "bt{l}\t{$src2, $src1|$src1, $src2}",
3044 [(X86bt GR32:$src1, i32immSExt8:$src2),
3045 (implicit EFLAGS)]>, TB;
3046// Note that these instructions don't need FastBTMem because that
3047// only applies when the other operand is in a register. When it's
3048// an immediate, bt is still fast.
3049def BT16mi8 : Ii8<0xBA, MRM4m, (outs), (ins i16mem:$src1, i16i8imm:$src2),
3050 "bt{w}\t{$src2, $src1|$src1, $src2}",
3051 [(X86bt (loadi16 addr:$src1), i16immSExt8:$src2),
3052 (implicit EFLAGS)]>, OpSize, TB;
3053def BT32mi8 : Ii8<0xBA, MRM4m, (outs), (ins i32mem:$src1, i32i8imm:$src2),
3054 "bt{l}\t{$src2, $src1|$src1, $src2}",
3055 [(X86bt (loadi32 addr:$src1), i32immSExt8:$src2),
3056 (implicit EFLAGS)]>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00003057} // Defs = [EFLAGS]
3058
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003059// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00003060// Use movsbl intead of movsbw; we don't care about the high 16 bits
3061// of the register here. This has a smaller encoding and avoids a
3062// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003063def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003064 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3065 [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003066def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003067 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3068 [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003069def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003070 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003071 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003072def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003073 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003074 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003075def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003076 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003077 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003078def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003079 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003080 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
3081
Dan Gohman9203ab42008-07-30 18:09:17 +00003082// Use movzbl intead of movzbw; we don't care about the high 16 bits
3083// of the register here. This has a smaller encoding and avoids a
3084// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003085def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003086 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3087 [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003088def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00003089 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
3090 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003091def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003092 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003093 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003094def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003095 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003096 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003097def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003098 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003099 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00003100def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00003101 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003102 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
3103
Dan Gohman744d4622009-04-13 16:09:41 +00003104// These are the same as the regular regular MOVZX32rr8 and MOVZX32rm8
3105// except that they use GR32_NOREX for the output operand register class
3106// instead of GR32. This allows them to operate on h registers on x86-64.
3107def MOVZX32_NOREXrr8 : I<0xB6, MRMSrcReg,
3108 (outs GR32_NOREX:$dst), (ins GR8:$src),
3109 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3110 []>, TB;
Dan Gohman89f4cda2009-04-30 03:11:48 +00003111let mayLoad = 1 in
Dan Gohman744d4622009-04-13 16:09:41 +00003112def MOVZX32_NOREXrm8 : I<0xB6, MRMSrcMem,
3113 (outs GR32_NOREX:$dst), (ins i8mem:$src),
3114 "movz{bl|x}\t{$src, $dst|$dst, $src} # NOREX",
3115 []>, TB;
3116
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003117let neverHasSideEffects = 1 in {
3118 let Defs = [AX], Uses = [AL] in
3119 def CBW : I<0x98, RawFrm, (outs), (ins),
3120 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
3121 let Defs = [EAX], Uses = [AX] in
3122 def CWDE : I<0x98, RawFrm, (outs), (ins),
3123 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003124
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00003125 let Defs = [AX,DX], Uses = [AX] in
3126 def CWD : I<0x99, RawFrm, (outs), (ins),
3127 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
3128 let Defs = [EAX,EDX], Uses = [EAX] in
3129 def CDQ : I<0x99, RawFrm, (outs), (ins),
3130 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
3131}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003132
3133//===----------------------------------------------------------------------===//
3134// Alias Instructions
3135//===----------------------------------------------------------------------===//
3136
3137// Alias instructions that map movr0 to xor.
3138// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00003139let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003140def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003141 "xor{b}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003142 [(set GR8:$dst, 0)]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003143// Use xorl instead of xorw since we don't care about the high 16 bits,
3144// it's smaller, and it avoids a partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00003145def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Dan Gohman9203ab42008-07-30 18:09:17 +00003146 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
3147 [(set GR16:$dst, 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00003148def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00003149 "xor{l}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003150 [(set GR32:$dst, 0)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +00003151}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003152
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003153//===----------------------------------------------------------------------===//
3154// Thread Local Storage Instructions
3155//
3156
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00003157// All calls clobber the non-callee saved registers. ESP is marked as
3158// a use to prevent stack-pointer assignments that appear immediately
3159// before calls from potentially appearing dead.
3160let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
3161 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
3162 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
3163 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Chris Lattnerf1940742009-06-20 20:38:48 +00003164 Uses = [ESP] in
3165def TLS_addr32 : I<0, Pseudo, (outs), (ins lea32mem:$sym),
3166 "leal\t$sym, %eax; "
Dan Gohman70a8a112009-04-27 15:13:28 +00003167 "call\t___tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00003168 [(X86tlsaddr tls32addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00003169 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003170
sampo9cc09a32009-01-26 01:24:32 +00003171let AddedComplexity = 5 in
3172def GS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3173 "movl\t%gs:$src, $dst",
3174 [(set GR32:$dst, (gsload addr:$src))]>, SegGS;
3175
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00003176let AddedComplexity = 5 in
3177def FS_MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
3178 "movl\t%fs:$src, $dst",
3179 [(set GR32:$dst, (fsload addr:$src))]>, SegFS;
3180
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003181//===----------------------------------------------------------------------===//
3182// DWARF Pseudo Instructions
3183//
3184
Evan Chengb783fa32007-07-19 01:14:50 +00003185def DWARF_LOC : I<0, Pseudo, (outs),
3186 (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner64b54552009-07-10 22:34:11 +00003187 ".loc\t$file $line $col",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003188 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
3189 (i32 imm:$file))]>;
3190
3191//===----------------------------------------------------------------------===//
3192// EH Pseudo Instructions
3193//
3194let isTerminator = 1, isReturn = 1, isBarrier = 1,
Evan Cheng37e7c752007-07-21 00:34:19 +00003195 hasCtrlDep = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00003196def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00003197 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003198 [(X86ehret GR32:$addr)]>;
3199
3200}
3201
3202//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003203// Atomic support
3204//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003205
Evan Cheng3e171562008-04-19 01:20:30 +00003206// Atomic swap. These are just normal xchg instructions. But since a memory
3207// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00003208let Constraints = "$val = $dst" in {
Evan Cheng3e171562008-04-19 01:20:30 +00003209def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
3210 "xchg{l}\t{$val, $ptr|$ptr, $val}",
3211 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
3212def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
3213 "xchg{w}\t{$val, $ptr|$ptr, $val}",
3214 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
3215 OpSize;
3216def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
3217 "xchg{b}\t{$val, $ptr|$ptr, $val}",
3218 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
3219}
3220
Evan Chengd49dbb82008-04-18 20:55:36 +00003221// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003222let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003223def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003224 "lock\n\t"
3225 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003226 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003227}
Dale Johannesenf160d802008-10-02 18:53:47 +00003228let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Anton Korobeynikovc4067392008-07-22 16:22:48 +00003229def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr),
Dan Gohman70a8a112009-04-27 15:13:28 +00003230 "lock\n\t"
3231 "cmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00003232 [(X86cas8 addr:$ptr)]>, TB, LOCK;
3233}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003234
3235let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003236def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003237 "lock\n\t"
3238 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003239 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003240}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00003241let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00003242def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00003243 "lock\n\t"
3244 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00003245 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003246}
3247
Evan Chengd49dbb82008-04-18 20:55:36 +00003248// Atomic exchange and add
3249let Constraints = "$val = $dst", Defs = [EFLAGS] in {
3250def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003251 "lock\n\t"
3252 "xadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003253 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003254 TB, LOCK;
3255def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003256 "lock\n\t"
3257 "xadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003258 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003259 TB, OpSize, LOCK;
3260def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00003261 "lock\n\t"
3262 "xadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003263 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00003264 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00003265}
3266
Evan Chengb723fb52009-07-30 08:33:02 +00003267// Optimized codegen when the non-memory output is not used.
3268// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
3269def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
3270 "lock\n\t"
3271 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3272def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3273 "lock\n\t"
3274 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3275def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3276 "lock\n\t"
3277 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3278def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
3279 "lock\n\t"
3280 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3281def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
3282 "lock\n\t"
3283 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3284def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
3285 "lock\n\t"
3286 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3287def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3288 "lock\n\t"
3289 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3290def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3291 "lock\n\t"
3292 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3293
3294def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
3295 "lock\n\t"
3296 "inc{b}\t$dst", []>, LOCK;
3297def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
3298 "lock\n\t"
3299 "inc{w}\t$dst", []>, OpSize, LOCK;
3300def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
3301 "lock\n\t"
3302 "inc{l}\t$dst", []>, LOCK;
3303
3304def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
3305 "lock\n\t"
3306 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3307def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
3308 "lock\n\t"
3309 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3310def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
3311 "lock\n\t"
3312 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3313def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
3314 "lock\n\t"
3315 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3316def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
3317 "lock\n\t"
3318 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3319def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
3320 "lock\n\t"
3321 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3322def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
3323 "lock\n\t"
3324 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
3325def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
3326 "lock\n\t"
3327 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
3328
3329def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
3330 "lock\n\t"
3331 "dec{b}\t$dst", []>, LOCK;
3332def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
3333 "lock\n\t"
3334 "dec{w}\t$dst", []>, OpSize, LOCK;
3335def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
3336 "lock\n\t"
3337 "dec{l}\t$dst", []>, LOCK;
3338
Mon P Wang6bde9ec2008-06-25 08:15:39 +00003339// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00003340let Constraints = "$val = $dst", Defs = [EFLAGS],
3341 usesCustomDAGSchedInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003342def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003343 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003344 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003345def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003346 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003347 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003348def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003349 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003350 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00003351def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003352 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003353 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003354def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003355 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003356 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003357def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003358 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003359 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003360def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003361 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003362 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00003363def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003364 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003365 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003366
3367def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003368 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003369 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003370def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003371 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003372 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003373def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003374 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003375 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003376def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003377 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003378 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003379def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003380 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003381 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003382def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003383 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003384 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003385def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003386 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003387 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003388def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003389 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003390 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003391
3392def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003393 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003394 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003395def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003396 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003397 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003398def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003399 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003400 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00003401def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003402 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00003403 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00003404}
3405
Dale Johannesenf160d802008-10-02 18:53:47 +00003406let Constraints = "$val1 = $dst1, $val2 = $dst2",
3407 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
3408 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00003409 mayLoad = 1, mayStore = 1,
Dale Johannesenf160d802008-10-02 18:53:47 +00003410 usesCustomDAGSchedInserter = 1 in {
3411def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3412 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003413 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003414def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3415 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003416 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003417def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3418 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003419 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003420def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3421 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003422 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003423def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3424 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003425 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003426def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3427 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003428 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00003429def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
3430 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00003431 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00003432}
3433
Andrew Lenharthe44f3902008-02-21 06:45:13 +00003434//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003435// Non-Instruction Patterns
3436//===----------------------------------------------------------------------===//
3437
Bill Wendlingfef06052008-09-16 21:48:12 +00003438// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003439def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
3440def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00003441def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003442def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
3443def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
3444
3445def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
3446 (ADD32ri GR32:$src1, tconstpool:$src2)>;
3447def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
3448 (ADD32ri GR32:$src1, tjumptable:$src2)>;
3449def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
3450 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
3451def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
3452 (ADD32ri GR32:$src1, texternalsym:$src2)>;
3453
3454def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
3455 (MOV32mi addr:$dst, tglobaladdr:$src)>;
3456def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
3457 (MOV32mi addr:$dst, texternalsym:$src)>;
3458
3459// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003460// tailcall stuff
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003461def : Pat<(X86tcret GR32:$dst, imm:$off),
3462 (TCRETURNri GR32:$dst, imm:$off)>;
3463
3464def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
3465 (TCRETURNdi texternalsym:$dst, imm:$off)>;
3466
3467def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
3468 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003469
Dan Gohmance5dbff2009-08-02 16:10:01 +00003470// Normal calls, with various flavors of addresses.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003471def : Pat<(X86call (i32 tglobaladdr:$dst)),
3472 (CALLpcrel32 tglobaladdr:$dst)>;
3473def : Pat<(X86call (i32 texternalsym:$dst)),
3474 (CALLpcrel32 texternalsym:$dst)>;
Evan Cheng6d35a4d2009-05-20 04:53:57 +00003475def : Pat<(X86call (i32 imm:$dst)),
3476 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003477
3478// X86 specific add which produces a flag.
3479def : Pat<(addc GR32:$src1, GR32:$src2),
3480 (ADD32rr GR32:$src1, GR32:$src2)>;
3481def : Pat<(addc GR32:$src1, (load addr:$src2)),
3482 (ADD32rm GR32:$src1, addr:$src2)>;
3483def : Pat<(addc GR32:$src1, imm:$src2),
3484 (ADD32ri GR32:$src1, imm:$src2)>;
3485def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
3486 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3487
3488def : Pat<(subc GR32:$src1, GR32:$src2),
3489 (SUB32rr GR32:$src1, GR32:$src2)>;
3490def : Pat<(subc GR32:$src1, (load addr:$src2)),
3491 (SUB32rm GR32:$src1, addr:$src2)>;
3492def : Pat<(subc GR32:$src1, imm:$src2),
3493 (SUB32ri GR32:$src1, imm:$src2)>;
3494def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
3495 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3496
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003497// Comparisons.
3498
3499// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00003500def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003501 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003502def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003503 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003504def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003505 (TEST32rr GR32:$src1, GR32:$src1)>;
3506
Dan Gohman0a3c5222009-01-07 01:00:24 +00003507// Conditional moves with folded loads with operands swapped and conditions
3508// inverted.
3509def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_B, EFLAGS),
3510 (CMOVAE16rm GR16:$src2, addr:$src1)>;
3511def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_B, EFLAGS),
3512 (CMOVAE32rm GR32:$src2, addr:$src1)>;
3513def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_AE, EFLAGS),
3514 (CMOVB16rm GR16:$src2, addr:$src1)>;
3515def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_AE, EFLAGS),
3516 (CMOVB32rm GR32:$src2, addr:$src1)>;
3517def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_E, EFLAGS),
3518 (CMOVNE16rm GR16:$src2, addr:$src1)>;
3519def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_E, EFLAGS),
3520 (CMOVNE32rm GR32:$src2, addr:$src1)>;
3521def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NE, EFLAGS),
3522 (CMOVE16rm GR16:$src2, addr:$src1)>;
3523def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NE, EFLAGS),
3524 (CMOVE32rm GR32:$src2, addr:$src1)>;
3525def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_BE, EFLAGS),
3526 (CMOVA16rm GR16:$src2, addr:$src1)>;
3527def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_BE, EFLAGS),
3528 (CMOVA32rm GR32:$src2, addr:$src1)>;
3529def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_A, EFLAGS),
3530 (CMOVBE16rm GR16:$src2, addr:$src1)>;
3531def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_A, EFLAGS),
3532 (CMOVBE32rm GR32:$src2, addr:$src1)>;
3533def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_L, EFLAGS),
3534 (CMOVGE16rm GR16:$src2, addr:$src1)>;
3535def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_L, EFLAGS),
3536 (CMOVGE32rm GR32:$src2, addr:$src1)>;
3537def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_GE, EFLAGS),
3538 (CMOVL16rm GR16:$src2, addr:$src1)>;
3539def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_GE, EFLAGS),
3540 (CMOVL32rm GR32:$src2, addr:$src1)>;
3541def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_LE, EFLAGS),
3542 (CMOVG16rm GR16:$src2, addr:$src1)>;
3543def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_LE, EFLAGS),
3544 (CMOVG32rm GR32:$src2, addr:$src1)>;
3545def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_G, EFLAGS),
3546 (CMOVLE16rm GR16:$src2, addr:$src1)>;
3547def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_G, EFLAGS),
3548 (CMOVLE32rm GR32:$src2, addr:$src1)>;
3549def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_P, EFLAGS),
3550 (CMOVNP16rm GR16:$src2, addr:$src1)>;
3551def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_P, EFLAGS),
3552 (CMOVNP32rm GR32:$src2, addr:$src1)>;
3553def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NP, EFLAGS),
3554 (CMOVP16rm GR16:$src2, addr:$src1)>;
3555def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NP, EFLAGS),
3556 (CMOVP32rm GR32:$src2, addr:$src1)>;
3557def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_S, EFLAGS),
3558 (CMOVNS16rm GR16:$src2, addr:$src1)>;
3559def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_S, EFLAGS),
3560 (CMOVNS32rm GR32:$src2, addr:$src1)>;
3561def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NS, EFLAGS),
3562 (CMOVS16rm GR16:$src2, addr:$src1)>;
3563def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NS, EFLAGS),
3564 (CMOVS32rm GR32:$src2, addr:$src1)>;
3565def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_O, EFLAGS),
3566 (CMOVNO16rm GR16:$src2, addr:$src1)>;
3567def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_O, EFLAGS),
3568 (CMOVNO32rm GR32:$src2, addr:$src1)>;
3569def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, X86_COND_NO, EFLAGS),
3570 (CMOVO16rm GR16:$src2, addr:$src1)>;
3571def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, X86_COND_NO, EFLAGS),
3572 (CMOVO32rm GR32:$src2, addr:$src1)>;
3573
Duncan Sands082524c2008-01-23 20:39:46 +00003574// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003575def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
3576def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
3577def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
3578
3579// extload bool -> extload byte
3580def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003581def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>,
3582 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003583def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003584def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>,
3585 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003586def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
3587def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
3588
Dan Gohmandd612bb2008-08-20 21:27:32 +00003589// anyext
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003590def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>,
3591 Requires<[In32BitMode]>;
3592def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>,
3593 Requires<[In32BitMode]>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003594def : Pat<(i32 (anyext GR16:$src)),
3595 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003596
Evan Chengf2abee72007-12-13 00:43:27 +00003597// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00003598def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
3599 (MOVZX32rm8 addr:$src)>;
3600def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
3601 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00003602
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003603//===----------------------------------------------------------------------===//
3604// Some peepholes
3605//===----------------------------------------------------------------------===//
3606
Dan Gohman5a5e6e92008-10-17 01:33:43 +00003607// Odd encoding trick: -128 fits into an 8-bit immediate field while
3608// +128 doesn't, so in this special case use a sub instead of an add.
3609def : Pat<(add GR16:$src1, 128),
3610 (SUB16ri8 GR16:$src1, -128)>;
3611def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
3612 (SUB16mi8 addr:$dst, -128)>;
3613def : Pat<(add GR32:$src1, 128),
3614 (SUB32ri8 GR32:$src1, -128)>;
3615def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
3616 (SUB32mi8 addr:$dst, -128)>;
3617
Dan Gohman9203ab42008-07-30 18:09:17 +00003618// r & (2^16-1) ==> movz
3619def : Pat<(and GR32:$src1, 0xffff),
Dan Gohman744d4622009-04-13 16:09:41 +00003620 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003621// r & (2^8-1) ==> movz
3622def : Pat<(and GR32:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003623 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src1, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003624 x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003625 Requires<[In32BitMode]>;
3626// r & (2^8-1) ==> movz
3627def : Pat<(and GR16:$src1, 0xff),
Dan Gohman6e438702009-04-27 16:33:14 +00003628 (MOVZX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src1, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003629 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003630 Requires<[In32BitMode]>;
3631
3632// sext_inreg patterns
3633def : Pat<(sext_inreg GR32:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00003634 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003635def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003636 (MOVSX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003637 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003638 Requires<[In32BitMode]>;
3639def : Pat<(sext_inreg GR16:$src, i8),
Dan Gohman6e438702009-04-27 16:33:14 +00003640 (MOVSX16rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003641 x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003642 Requires<[In32BitMode]>;
3643
3644// trunc patterns
3645def : Pat<(i16 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00003646 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003647def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003648 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003649 x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00003650 Requires<[In32BitMode]>;
3651def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman6e438702009-04-27 16:33:14 +00003652 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003653 x86_subreg_8bit)>,
3654 Requires<[In32BitMode]>;
3655
3656// h-register tricks
3657def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003658 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003659 x86_subreg_8bit_hi)>,
3660 Requires<[In32BitMode]>;
3661def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
Dan Gohman6e438702009-04-27 16:33:14 +00003662 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003663 x86_subreg_8bit_hi)>,
3664 Requires<[In32BitMode]>;
3665def : Pat<(srl_su GR16:$src, (i8 8)),
3666 (EXTRACT_SUBREG
3667 (MOVZX32rr8
Dan Gohman6e438702009-04-27 16:33:14 +00003668 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003669 x86_subreg_8bit_hi)),
3670 x86_subreg_16bit)>,
3671 Requires<[In32BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00003672def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
3673 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
3674 x86_subreg_8bit_hi))>,
3675 Requires<[In32BitMode]>;
Dan Gohman744d4622009-04-13 16:09:41 +00003676def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Dan Gohman6e438702009-04-27 16:33:14 +00003677 (MOVZX32rr8 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00003678 x86_subreg_8bit_hi))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003679 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003680
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003681// (shl x, 1) ==> (add x, x)
3682def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
3683def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
3684def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
3685
Evan Cheng76a64c72008-08-30 02:03:58 +00003686// (shl x (and y, 31)) ==> (shl x, y)
3687def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
3688 (SHL8rCL GR8:$src1)>;
3689def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
3690 (SHL16rCL GR16:$src1)>;
3691def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
3692 (SHL32rCL GR32:$src1)>;
3693def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3694 (SHL8mCL addr:$dst)>;
3695def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3696 (SHL16mCL addr:$dst)>;
3697def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3698 (SHL32mCL addr:$dst)>;
3699
3700def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
3701 (SHR8rCL GR8:$src1)>;
3702def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
3703 (SHR16rCL GR16:$src1)>;
3704def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
3705 (SHR32rCL GR32:$src1)>;
3706def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3707 (SHR8mCL addr:$dst)>;
3708def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3709 (SHR16mCL addr:$dst)>;
3710def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3711 (SHR32mCL addr:$dst)>;
3712
3713def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
3714 (SAR8rCL GR8:$src1)>;
3715def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
3716 (SAR16rCL GR16:$src1)>;
3717def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
3718 (SAR32rCL GR32:$src1)>;
3719def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3720 (SAR8mCL addr:$dst)>;
3721def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3722 (SAR16mCL addr:$dst)>;
3723def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3724 (SAR32mCL addr:$dst)>;
3725
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003726// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
3727def : Pat<(or (srl GR32:$src1, CL:$amt),
3728 (shl GR32:$src2, (sub 32, CL:$amt))),
3729 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3730
3731def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
3732 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3733 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3734
Dan Gohman921581d2008-10-17 01:23:35 +00003735def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
3736 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3737 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3738
3739def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3740 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3741 addr:$dst),
3742 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3743
3744def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3745 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3746
3747def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
3748 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3749 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3750
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003751// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
3752def : Pat<(or (shl GR32:$src1, CL:$amt),
3753 (srl GR32:$src2, (sub 32, CL:$amt))),
3754 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3755
3756def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
3757 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3758 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3759
Dan Gohman921581d2008-10-17 01:23:35 +00003760def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
3761 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3762 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3763
3764def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3765 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3766 addr:$dst),
3767 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3768
3769def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3770 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3771
3772def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
3773 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3774 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3775
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003776// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
3777def : Pat<(or (srl GR16:$src1, CL:$amt),
3778 (shl GR16:$src2, (sub 16, CL:$amt))),
3779 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3780
3781def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
3782 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3783 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3784
Dan Gohman921581d2008-10-17 01:23:35 +00003785def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
3786 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3787 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3788
3789def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3790 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3791 addr:$dst),
3792 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3793
3794def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3795 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3796
3797def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
3798 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3799 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3800
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003801// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
3802def : Pat<(or (shl GR16:$src1, CL:$amt),
3803 (srl GR16:$src2, (sub 16, CL:$amt))),
3804 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3805
3806def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
3807 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3808 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3809
Dan Gohman921581d2008-10-17 01:23:35 +00003810def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
3811 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3812 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3813
3814def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3815 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3816 addr:$dst),
3817 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3818
3819def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3820 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3821
3822def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
3823 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3824 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3825
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003826//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00003827// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00003828//===----------------------------------------------------------------------===//
3829
Dan Gohman99a12192009-03-04 19:44:21 +00003830// Register-Register Addition with EFLAGS result
3831def : Pat<(parallel (X86add_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003832 (implicit EFLAGS)),
3833 (ADD8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003834def : Pat<(parallel (X86add_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003835 (implicit EFLAGS)),
3836 (ADD16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003837def : Pat<(parallel (X86add_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003838 (implicit EFLAGS)),
3839 (ADD32rr GR32:$src1, GR32:$src2)>;
3840
Dan Gohman99a12192009-03-04 19:44:21 +00003841// Register-Memory Addition with EFLAGS result
3842def : Pat<(parallel (X86add_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003843 (implicit EFLAGS)),
3844 (ADD8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003845def : Pat<(parallel (X86add_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003846 (implicit EFLAGS)),
3847 (ADD16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003848def : Pat<(parallel (X86add_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003849 (implicit EFLAGS)),
3850 (ADD32rm GR32:$src1, addr:$src2)>;
3851
Dan Gohman99a12192009-03-04 19:44:21 +00003852// Register-Integer Addition with EFLAGS result
3853def : Pat<(parallel (X86add_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003854 (implicit EFLAGS)),
3855 (ADD8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003856def : Pat<(parallel (X86add_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003857 (implicit EFLAGS)),
3858 (ADD16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003859def : Pat<(parallel (X86add_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003860 (implicit EFLAGS)),
3861 (ADD32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003862def : Pat<(parallel (X86add_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003863 (implicit EFLAGS)),
3864 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003865def : Pat<(parallel (X86add_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003866 (implicit EFLAGS)),
3867 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3868
Dan Gohman99a12192009-03-04 19:44:21 +00003869// Memory-Register Addition with EFLAGS result
3870def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003871 addr:$dst),
3872 (implicit EFLAGS)),
3873 (ADD8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003874def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003875 addr:$dst),
3876 (implicit EFLAGS)),
3877 (ADD16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003878def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003879 addr:$dst),
3880 (implicit EFLAGS)),
3881 (ADD32mr addr:$dst, GR32:$src2)>;
Dale Johannesen06b83f12009-05-18 17:44:15 +00003882
3883// Memory-Integer Addition with EFLAGS result
Dan Gohman99a12192009-03-04 19:44:21 +00003884def : Pat<(parallel (store (X86add_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003885 addr:$dst),
3886 (implicit EFLAGS)),
3887 (ADD8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003888def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003889 addr:$dst),
3890 (implicit EFLAGS)),
3891 (ADD16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003892def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003893 addr:$dst),
3894 (implicit EFLAGS)),
3895 (ADD32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003896def : Pat<(parallel (store (X86add_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003897 addr:$dst),
3898 (implicit EFLAGS)),
3899 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003900def : Pat<(parallel (store (X86add_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003901 addr:$dst),
3902 (implicit EFLAGS)),
3903 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
3904
Dan Gohman99a12192009-03-04 19:44:21 +00003905// Register-Register Subtraction with EFLAGS result
3906def : Pat<(parallel (X86sub_flag GR8:$src1, GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003907 (implicit EFLAGS)),
3908 (SUB8rr GR8:$src1, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003909def : Pat<(parallel (X86sub_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003910 (implicit EFLAGS)),
3911 (SUB16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003912def : Pat<(parallel (X86sub_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003913 (implicit EFLAGS)),
3914 (SUB32rr GR32:$src1, GR32:$src2)>;
3915
Dan Gohman99a12192009-03-04 19:44:21 +00003916// Register-Memory Subtraction with EFLAGS result
3917def : Pat<(parallel (X86sub_flag GR8:$src1, (loadi8 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003918 (implicit EFLAGS)),
3919 (SUB8rm GR8:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003920def : Pat<(parallel (X86sub_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003921 (implicit EFLAGS)),
3922 (SUB16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003923def : Pat<(parallel (X86sub_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003924 (implicit EFLAGS)),
3925 (SUB32rm GR32:$src1, addr:$src2)>;
3926
Dan Gohman99a12192009-03-04 19:44:21 +00003927// Register-Integer Subtraction with EFLAGS result
3928def : Pat<(parallel (X86sub_flag GR8:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003929 (implicit EFLAGS)),
3930 (SUB8ri GR8:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003931def : Pat<(parallel (X86sub_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003932 (implicit EFLAGS)),
3933 (SUB16ri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003934def : Pat<(parallel (X86sub_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003935 (implicit EFLAGS)),
3936 (SUB32ri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003937def : Pat<(parallel (X86sub_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003938 (implicit EFLAGS)),
3939 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003940def : Pat<(parallel (X86sub_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003941 (implicit EFLAGS)),
3942 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3943
Dan Gohman99a12192009-03-04 19:44:21 +00003944// Memory-Register Subtraction with EFLAGS result
3945def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), GR8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003946 addr:$dst),
3947 (implicit EFLAGS)),
3948 (SUB8mr addr:$dst, GR8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003949def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003950 addr:$dst),
3951 (implicit EFLAGS)),
3952 (SUB16mr addr:$dst, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003953def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003954 addr:$dst),
3955 (implicit EFLAGS)),
3956 (SUB32mr addr:$dst, GR32:$src2)>;
3957
Dan Gohman99a12192009-03-04 19:44:21 +00003958// Memory-Integer Subtraction with EFLAGS result
3959def : Pat<(parallel (store (X86sub_flag (loadi8 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003960 addr:$dst),
3961 (implicit EFLAGS)),
3962 (SUB8mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003963def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003964 addr:$dst),
3965 (implicit EFLAGS)),
3966 (SUB16mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003967def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003968 addr:$dst),
3969 (implicit EFLAGS)),
3970 (SUB32mi addr:$dst, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003971def : Pat<(parallel (store (X86sub_flag (loadi16 addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003972 addr:$dst),
3973 (implicit EFLAGS)),
3974 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003975def : Pat<(parallel (store (X86sub_flag (loadi32 addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003976 addr:$dst),
3977 (implicit EFLAGS)),
3978 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
3979
3980
Dan Gohman99a12192009-03-04 19:44:21 +00003981// Register-Register Signed Integer Multiply with EFLAGS result
3982def : Pat<(parallel (X86smul_flag GR16:$src1, GR16:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003983 (implicit EFLAGS)),
3984 (IMUL16rr GR16:$src1, GR16:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003985def : Pat<(parallel (X86smul_flag GR32:$src1, GR32:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003986 (implicit EFLAGS)),
3987 (IMUL32rr GR32:$src1, GR32:$src2)>;
3988
Dan Gohman99a12192009-03-04 19:44:21 +00003989// Register-Memory Signed Integer Multiply with EFLAGS result
3990def : Pat<(parallel (X86smul_flag GR16:$src1, (loadi16 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003991 (implicit EFLAGS)),
3992 (IMUL16rm GR16:$src1, addr:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00003993def : Pat<(parallel (X86smul_flag GR32:$src1, (loadi32 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00003994 (implicit EFLAGS)),
3995 (IMUL32rm GR32:$src1, addr:$src2)>;
3996
Dan Gohman99a12192009-03-04 19:44:21 +00003997// Register-Integer Signed Integer Multiply with EFLAGS result
3998def : Pat<(parallel (X86smul_flag GR16:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00003999 (implicit EFLAGS)),
4000 (IMUL16rri GR16:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004001def : Pat<(parallel (X86smul_flag GR32:$src1, imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004002 (implicit EFLAGS)),
4003 (IMUL32rri GR32:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004004def : Pat<(parallel (X86smul_flag GR16:$src1, i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004005 (implicit EFLAGS)),
4006 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004007def : Pat<(parallel (X86smul_flag GR32:$src1, i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004008 (implicit EFLAGS)),
4009 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
4010
Dan Gohman99a12192009-03-04 19:44:21 +00004011// Memory-Integer Signed Integer Multiply with EFLAGS result
4012def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004013 (implicit EFLAGS)),
4014 (IMUL16rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004015def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), imm:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004016 (implicit EFLAGS)),
4017 (IMUL32rmi addr:$src1, imm:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004018def : Pat<(parallel (X86smul_flag (loadi16 addr:$src1), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004019 (implicit EFLAGS)),
4020 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00004021def : Pat<(parallel (X86smul_flag (loadi32 addr:$src1), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00004022 (implicit EFLAGS)),
4023 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
4024
Dan Gohman99a12192009-03-04 19:44:21 +00004025// Optimize multiply by 2 with EFLAGS result.
Evan Cheng00cf7932009-01-27 03:30:42 +00004026let AddedComplexity = 2 in {
Dan Gohman99a12192009-03-04 19:44:21 +00004027def : Pat<(parallel (X86smul_flag GR16:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004028 (implicit EFLAGS)),
4029 (ADD16rr GR16:$src1, GR16:$src1)>;
4030
Dan Gohman99a12192009-03-04 19:44:21 +00004031def : Pat<(parallel (X86smul_flag GR32:$src1, 2),
Evan Cheng00cf7932009-01-27 03:30:42 +00004032 (implicit EFLAGS)),
4033 (ADD32rr GR32:$src1, GR32:$src1)>;
4034}
4035
Dan Gohman99a12192009-03-04 19:44:21 +00004036// INC and DEC with EFLAGS result. Note that these do not set CF.
4037def : Pat<(parallel (X86inc_flag GR8:$src), (implicit EFLAGS)),
4038 (INC8r GR8:$src)>;
4039def : Pat<(parallel (store (i8 (X86inc_flag (loadi8 addr:$dst))), addr:$dst),
4040 (implicit EFLAGS)),
4041 (INC8m addr:$dst)>;
4042def : Pat<(parallel (X86dec_flag GR8:$src), (implicit EFLAGS)),
4043 (DEC8r GR8:$src)>;
4044def : Pat<(parallel (store (i8 (X86dec_flag (loadi8 addr:$dst))), addr:$dst),
4045 (implicit EFLAGS)),
4046 (DEC8m addr:$dst)>;
4047
4048def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004049 (INC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004050def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
4051 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004052 (INC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004053def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004054 (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004055def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
4056 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004057 (DEC16m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004058
4059def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004060 (INC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004061def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
4062 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004063 (INC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004064def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004065 (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004066def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
4067 (implicit EFLAGS)),
Dan Gohmaneebcac72009-03-05 21:32:23 +00004068 (DEC32m addr:$dst)>, Requires<[In32BitMode]>;
Dan Gohman99a12192009-03-04 19:44:21 +00004069
Bill Wendlingf5399032008-12-12 21:15:41 +00004070//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004071// Floating Point Stack Support
4072//===----------------------------------------------------------------------===//
4073
4074include "X86InstrFPStack.td"
4075
4076//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00004077// X86-64 Support
4078//===----------------------------------------------------------------------===//
4079
Chris Lattner2de8d2b2008-01-10 05:50:42 +00004080include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00004081
4082//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004083// XMM Floating point support (requires SSE / SSE2)
4084//===----------------------------------------------------------------------===//
4085
4086include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00004087
4088//===----------------------------------------------------------------------===//
4089// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
4090//===----------------------------------------------------------------------===//
4091
4092include "X86InstrMMX.td"