blob: 873c99a1f4ab7e3c405bcbec7e4692c164e1cff1 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000027#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/ValueTypes.h"
34#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036using namespace llvm;
37
Chris Lattnerf0144122009-07-28 03:13:23 +000038const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
39 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000040 case MipsISD::JmpLink: return "MipsISD::JmpLink";
41 case MipsISD::Hi: return "MipsISD::Hi";
42 case MipsISD::Lo: return "MipsISD::Lo";
43 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000044 case MipsISD::TlsGd: return "MipsISD::TlsGd";
45 case MipsISD::TprelHi: return "MipsISD::TprelHi";
46 case MipsISD::TprelLo: return "MipsISD::TprelLo";
47 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000048 case MipsISD::Ret: return "MipsISD::Ret";
49 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
50 case MipsISD::FPCmp: return "MipsISD::FPCmp";
51 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
52 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
53 case MipsISD::FPRound: return "MipsISD::FPRound";
54 case MipsISD::MAdd: return "MipsISD::MAdd";
55 case MipsISD::MAddu: return "MipsISD::MAddu";
56 case MipsISD::MSub: return "MipsISD::MSub";
57 case MipsISD::MSubu: return "MipsISD::MSubu";
58 case MipsISD::DivRem: return "MipsISD::DivRem";
59 case MipsISD::DivRemU: return "MipsISD::DivRemU";
60 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
61 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanaka342837d2011-05-28 01:07:07 +000062 case MipsISD::WrapperPIC: return "MipsISD::WrapperPIC";
Akira Hatanaka21afc632011-06-21 00:40:49 +000063 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanaka0f843822011-06-07 18:58:42 +000064 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000065 }
66}
67
68MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000069MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000070 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000071 Subtarget = &TM.getSubtarget<MipsSubtarget>();
72
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000073 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000074 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000075 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000076
77 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000078 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
79 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000080
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000082 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000083 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000084 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000085
Wesley Peckbf17cfa2010-11-23 03:31:01 +000086 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000087 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
88 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000090
Eli Friedman6055a6a2009-07-17 04:07:24 +000091 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
93 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000094
Wesley Peckbf17cfa2010-11-23 03:31:01 +000095 // Used by legalize types to correctly generate the setcc result.
96 // Without this, every float setcc comes with a AND/OR with the result,
97 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000098 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000099 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000100
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000101 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000102 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000103 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
105 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
106 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
107 setOperationAction(ISD::SELECT, MVT::f32, Custom);
108 setOperationAction(ISD::SELECT, MVT::f64, Custom);
109 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
111 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000112 setOperationAction(ISD::VASTART, MVT::Other, Custom);
113
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000114 setOperationAction(ISD::SDIV, MVT::i32, Expand);
115 setOperationAction(ISD::SREM, MVT::i32, Expand);
116 setOperationAction(ISD::UDIV, MVT::i32, Expand);
117 setOperationAction(ISD::UREM, MVT::i32, Expand);
118
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000119 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
121 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
122 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
123 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
124 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
125 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
126 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
127 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
128 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000129
130 if (!Subtarget->isMips32r2())
131 setOperationAction(ISD::ROTR, MVT::i32, Expand);
132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
134 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
135 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000136 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
137 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000139 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000141 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
143 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000144 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::FLOG, MVT::f32, Expand);
146 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
147 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
148 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000149 setOperationAction(ISD::FMA, MVT::f32, Expand);
150 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000151
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000152 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
153 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000154
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000155 setOperationAction(ISD::VAARG, MVT::Other, Expand);
156 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
157 setOperationAction(ISD::VAEND, MVT::Other, Expand);
158
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000159 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
161 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
162 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000163
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000164 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000166
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000167 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000170 }
171
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000172 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000174
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000175 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000177
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000178 setTargetDAGCombine(ISD::ADDE);
179 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000180 setTargetDAGCombine(ISD::SDIVREM);
181 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000182 setTargetDAGCombine(ISD::SETCC);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000183
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000184 setMinFunctionAlignment(2);
185
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000186 setStackPointerRegisterToSaveRestore(Mips::SP);
187 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000188
189 setExceptionPointerRegister(Mips::A0);
190 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000191}
192
Owen Anderson825b72b2009-08-11 20:47:22 +0000193MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
194 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000195}
196
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000197// SelectMadd -
198// Transforms a subgraph in CurDAG if the following pattern is found:
199// (addc multLo, Lo0), (adde multHi, Hi0),
200// where,
201// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000202// Lo0: initial value of Lo register
203// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000204// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000205static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000206 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000207 // for the matching to be successful.
208 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
209
210 if (ADDCNode->getOpcode() != ISD::ADDC)
211 return false;
212
213 SDValue MultHi = ADDENode->getOperand(0);
214 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000215 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000216 unsigned MultOpc = MultHi.getOpcode();
217
218 // MultHi and MultLo must be generated by the same node,
219 if (MultLo.getNode() != MultNode)
220 return false;
221
222 // and it must be a multiplication.
223 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
224 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000225
226 // MultLo amd MultHi must be the first and second output of MultNode
227 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000228 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
229 return false;
230
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000231 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000232 // of the values of MultNode, in which case MultNode will be removed in later
233 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000234 // If there exist users other than ADDENode or ADDCNode, this function returns
235 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000236 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000237 // produced.
238 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
239 return false;
240
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000241 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000242 DebugLoc dl = ADDENode->getDebugLoc();
243
244 // create MipsMAdd(u) node
245 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000246
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000247 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
248 MVT::Glue,
249 MultNode->getOperand(0),// Factor 0
250 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000251 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000252 ADDENode->getOperand(1));// Hi0
253
254 // create CopyFromReg nodes
255 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
256 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000257 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000258 Mips::HI, MVT::i32,
259 CopyFromLo.getValue(2));
260
261 // replace uses of adde and addc here
262 if (!SDValue(ADDCNode, 0).use_empty())
263 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
264
265 if (!SDValue(ADDENode, 0).use_empty())
266 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
267
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000268 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000269}
270
271// SelectMsub -
272// Transforms a subgraph in CurDAG if the following pattern is found:
273// (addc Lo0, multLo), (sube Hi0, multHi),
274// where,
275// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000276// Lo0: initial value of Lo register
277// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000278// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000279static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000280 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000281 // for the matching to be successful.
282 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
283
284 if (SUBCNode->getOpcode() != ISD::SUBC)
285 return false;
286
287 SDValue MultHi = SUBENode->getOperand(1);
288 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000289 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000290 unsigned MultOpc = MultHi.getOpcode();
291
292 // MultHi and MultLo must be generated by the same node,
293 if (MultLo.getNode() != MultNode)
294 return false;
295
296 // and it must be a multiplication.
297 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
298 return false;
299
300 // MultLo amd MultHi must be the first and second output of MultNode
301 // respectively.
302 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
303 return false;
304
305 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
306 // of the values of MultNode, in which case MultNode will be removed in later
307 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000308 // If there exist users other than SUBENode or SUBCNode, this function returns
309 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000310 // instruction node rather than a pair of MULT and MSUB instructions being
311 // produced.
312 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
313 return false;
314
315 SDValue Chain = CurDAG->getEntryNode();
316 DebugLoc dl = SUBENode->getDebugLoc();
317
318 // create MipsSub(u) node
319 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
320
321 SDValue MSub = CurDAG->getNode(MultOpc, dl,
322 MVT::Glue,
323 MultNode->getOperand(0),// Factor 0
324 MultNode->getOperand(1),// Factor 1
325 SUBCNode->getOperand(0),// Lo0
326 SUBENode->getOperand(0));// Hi0
327
328 // create CopyFromReg nodes
329 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
330 MSub);
331 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
332 Mips::HI, MVT::i32,
333 CopyFromLo.getValue(2));
334
335 // replace uses of sube and subc here
336 if (!SDValue(SUBCNode, 0).use_empty())
337 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
338
339 if (!SDValue(SUBENode, 0).use_empty())
340 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
341
342 return true;
343}
344
345static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
346 TargetLowering::DAGCombinerInfo &DCI,
347 const MipsSubtarget* Subtarget) {
348 if (DCI.isBeforeLegalize())
349 return SDValue();
350
351 if (Subtarget->isMips32() && SelectMadd(N, &DAG))
352 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000353
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000354 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000355}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000356
357static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
358 TargetLowering::DAGCombinerInfo &DCI,
359 const MipsSubtarget* Subtarget) {
360 if (DCI.isBeforeLegalize())
361 return SDValue();
362
363 if (Subtarget->isMips32() && SelectMsub(N, &DAG))
364 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000365
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000366 return SDValue();
367}
368
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000369static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
370 TargetLowering::DAGCombinerInfo &DCI,
371 const MipsSubtarget* Subtarget) {
372 if (DCI.isBeforeLegalizeOps())
373 return SDValue();
374
375 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
376 MipsISD::DivRemU;
377 DebugLoc dl = N->getDebugLoc();
378
379 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
380 N->getOperand(0), N->getOperand(1));
381 SDValue InChain = DAG.getEntryNode();
382 SDValue InGlue = DivRem;
383
384 // insert MFLO
385 if (N->hasAnyUseOfValue(0)) {
386 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, Mips::LO, MVT::i32,
387 InGlue);
388 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
389 InChain = CopyFromLo.getValue(1);
390 InGlue = CopyFromLo.getValue(2);
391 }
392
393 // insert MFHI
394 if (N->hasAnyUseOfValue(1)) {
395 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000396 Mips::HI, MVT::i32, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000397 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
398 }
399
400 return SDValue();
401}
402
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000403static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
404 switch (CC) {
405 default: llvm_unreachable("Unknown fp condition code!");
406 case ISD::SETEQ:
407 case ISD::SETOEQ: return Mips::FCOND_OEQ;
408 case ISD::SETUNE: return Mips::FCOND_UNE;
409 case ISD::SETLT:
410 case ISD::SETOLT: return Mips::FCOND_OLT;
411 case ISD::SETGT:
412 case ISD::SETOGT: return Mips::FCOND_OGT;
413 case ISD::SETLE:
414 case ISD::SETOLE: return Mips::FCOND_OLE;
415 case ISD::SETGE:
416 case ISD::SETOGE: return Mips::FCOND_OGE;
417 case ISD::SETULT: return Mips::FCOND_ULT;
418 case ISD::SETULE: return Mips::FCOND_ULE;
419 case ISD::SETUGT: return Mips::FCOND_UGT;
420 case ISD::SETUGE: return Mips::FCOND_UGE;
421 case ISD::SETUO: return Mips::FCOND_UN;
422 case ISD::SETO: return Mips::FCOND_OR;
423 case ISD::SETNE:
424 case ISD::SETONE: return Mips::FCOND_ONE;
425 case ISD::SETUEQ: return Mips::FCOND_UEQ;
426 }
427}
428
429
430// Returns true if condition code has to be inverted.
431static bool InvertFPCondCode(Mips::CondCode CC) {
432 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
433 return false;
434
435 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
436 return true;
437
438 assert(false && "Illegal Condition Code");
439 return false;
440}
441
442// Creates and returns an FPCmp node from a setcc node.
443// Returns Op if setcc is not a floating point comparison.
444static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
445 // must be a SETCC node
446 if (Op.getOpcode() != ISD::SETCC)
447 return Op;
448
449 SDValue LHS = Op.getOperand(0);
450
451 if (!LHS.getValueType().isFloatingPoint())
452 return Op;
453
454 SDValue RHS = Op.getOperand(1);
455 DebugLoc dl = Op.getDebugLoc();
456
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000457 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
458 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000459 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
460
461 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
462 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
463}
464
465// Creates and returns a CMovFPT/F node.
466static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
467 SDValue False, DebugLoc DL) {
468 bool invert = InvertFPCondCode((Mips::CondCode)
469 cast<ConstantSDNode>(Cond.getOperand(2))
470 ->getSExtValue());
471
472 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
473 True.getValueType(), True, False, Cond);
474}
475
476static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
477 TargetLowering::DAGCombinerInfo &DCI,
478 const MipsSubtarget* Subtarget) {
479 if (DCI.isBeforeLegalizeOps())
480 return SDValue();
481
482 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
483
484 if (Cond.getOpcode() != MipsISD::FPCmp)
485 return SDValue();
486
487 SDValue True = DAG.getConstant(1, MVT::i32);
488 SDValue False = DAG.getConstant(0, MVT::i32);
489
490 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
491}
492
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000493SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000494 const {
495 SelectionDAG &DAG = DCI.DAG;
496 unsigned opc = N->getOpcode();
497
498 switch (opc) {
499 default: break;
500 case ISD::ADDE:
501 return PerformADDECombine(N, DAG, DCI, Subtarget);
502 case ISD::SUBE:
503 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000504 case ISD::SDIVREM:
505 case ISD::UDIVREM:
506 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000507 case ISD::SETCC:
508 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000509 }
510
511 return SDValue();
512}
513
Dan Gohman475871a2008-07-27 21:46:04 +0000514SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000515LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000516{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000517 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000518 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000519 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000520 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
521 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000522 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000523 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000524 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
525 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000526 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000527 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000528 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000529 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000530 }
Dan Gohman475871a2008-07-27 21:46:04 +0000531 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000532}
533
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000534//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000535// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000536//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000537
538// AddLiveIn - This helper function adds the specified physical register to the
539// MachineFunction as a live in value. It also creates a corresponding
540// virtual register for it.
541static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000542AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000543{
544 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000545 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
546 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000547 return VReg;
548}
549
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000550// Get fp branch code (not opcode) from condition code.
551static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
552 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
553 return Mips::BRANCH_T;
554
555 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
556 return Mips::BRANCH_F;
557
558 return Mips::BRANCH_INVALID;
559}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000560
Akira Hatanaka14487d42011-06-07 19:28:39 +0000561static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
562 DebugLoc dl,
563 const MipsSubtarget* Subtarget,
564 const TargetInstrInfo *TII,
565 bool isFPCmp, unsigned Opc) {
566 // There is no need to expand CMov instructions if target has
567 // conditional moves.
568 if (Subtarget->hasCondMov())
569 return BB;
570
571 // To "insert" a SELECT_CC instruction, we actually have to insert the
572 // diamond control-flow pattern. The incoming instruction knows the
573 // destination vreg to set, the condition code register to branch on, the
574 // true/false values to select between, and a branch opcode to use.
575 const BasicBlock *LLVM_BB = BB->getBasicBlock();
576 MachineFunction::iterator It = BB;
577 ++It;
578
579 // thisMBB:
580 // ...
581 // TrueVal = ...
582 // setcc r1, r2, r3
583 // bNE r1, r0, copy1MBB
584 // fallthrough --> copy0MBB
585 MachineBasicBlock *thisMBB = BB;
586 MachineFunction *F = BB->getParent();
587 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
588 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
589 F->insert(It, copy0MBB);
590 F->insert(It, sinkMBB);
591
592 // Transfer the remainder of BB and its successor edges to sinkMBB.
593 sinkMBB->splice(sinkMBB->begin(), BB,
594 llvm::next(MachineBasicBlock::iterator(MI)),
595 BB->end());
596 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
597
598 // Next, add the true and fallthrough blocks as its successors.
599 BB->addSuccessor(copy0MBB);
600 BB->addSuccessor(sinkMBB);
601
602 // Emit the right instruction according to the type of the operands compared
603 if (isFPCmp)
604 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
605 else
606 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
607 .addReg(Mips::ZERO).addMBB(sinkMBB);
608
609 // copy0MBB:
610 // %FalseValue = ...
611 // # fallthrough to sinkMBB
612 BB = copy0MBB;
613
614 // Update machine-CFG edges
615 BB->addSuccessor(sinkMBB);
616
617 // sinkMBB:
618 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
619 // ...
620 BB = sinkMBB;
621
622 if (isFPCmp)
623 BuildMI(*BB, BB->begin(), dl,
624 TII->get(Mips::PHI), MI->getOperand(0).getReg())
625 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
626 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
627 else
628 BuildMI(*BB, BB->begin(), dl,
629 TII->get(Mips::PHI), MI->getOperand(0).getReg())
630 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
631 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
632
633 MI->eraseFromParent(); // The pseudo instruction is gone now.
634 return BB;
635}
636
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000637MachineBasicBlock *
638MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000639 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000640 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesen94817572009-02-13 02:34:39 +0000641 DebugLoc dl = MI->getDebugLoc();
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000642
643 switch (MI->getOpcode()) {
Akira Hatanaka14487d42011-06-07 19:28:39 +0000644 default:
645 assert(false && "Unexpected instr type to insert");
646 return NULL;
647 case Mips::MOVT:
648 case Mips::MOVT_S:
649 case Mips::MOVT_D:
650 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1F);
651 case Mips::MOVF:
652 case Mips::MOVF_S:
653 case Mips::MOVF_D:
654 return ExpandCondMov(MI, BB, dl, Subtarget, TII, true, Mips::BC1T);
655 case Mips::MOVZ_I:
656 case Mips::MOVZ_S:
657 case Mips::MOVZ_D:
658 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BNE);
659 case Mips::MOVN_I:
660 case Mips::MOVN_S:
661 case Mips::MOVN_D:
662 return ExpandCondMov(MI, BB, dl, Subtarget, TII, false, Mips::BEQ);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000663
664 case Mips::ATOMIC_LOAD_ADD_I8:
665 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
666 case Mips::ATOMIC_LOAD_ADD_I16:
667 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
668 case Mips::ATOMIC_LOAD_ADD_I32:
669 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
670
671 case Mips::ATOMIC_LOAD_AND_I8:
672 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
673 case Mips::ATOMIC_LOAD_AND_I16:
674 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
675 case Mips::ATOMIC_LOAD_AND_I32:
676 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
677
678 case Mips::ATOMIC_LOAD_OR_I8:
679 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
680 case Mips::ATOMIC_LOAD_OR_I16:
681 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
682 case Mips::ATOMIC_LOAD_OR_I32:
683 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
684
685 case Mips::ATOMIC_LOAD_XOR_I8:
686 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
687 case Mips::ATOMIC_LOAD_XOR_I16:
688 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
689 case Mips::ATOMIC_LOAD_XOR_I32:
690 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
691
692 case Mips::ATOMIC_LOAD_NAND_I8:
693 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
694 case Mips::ATOMIC_LOAD_NAND_I16:
695 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
696 case Mips::ATOMIC_LOAD_NAND_I32:
697 return EmitAtomicBinary(MI, BB, 4, 0, true);
698
699 case Mips::ATOMIC_LOAD_SUB_I8:
700 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
701 case Mips::ATOMIC_LOAD_SUB_I16:
702 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
703 case Mips::ATOMIC_LOAD_SUB_I32:
704 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
705
706 case Mips::ATOMIC_SWAP_I8:
707 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
708 case Mips::ATOMIC_SWAP_I16:
709 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
710 case Mips::ATOMIC_SWAP_I32:
711 return EmitAtomicBinary(MI, BB, 4, 0);
712
713 case Mips::ATOMIC_CMP_SWAP_I8:
714 return EmitAtomicCmpSwapPartword(MI, BB, 1);
715 case Mips::ATOMIC_CMP_SWAP_I16:
716 return EmitAtomicCmpSwapPartword(MI, BB, 2);
717 case Mips::ATOMIC_CMP_SWAP_I32:
718 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000719 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000720}
721
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000722// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
723// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
724MachineBasicBlock *
725MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000726 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000727 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000728 assert(Size == 4 && "Unsupported size for EmitAtomicBinary.");
729
730 MachineFunction *MF = BB->getParent();
731 MachineRegisterInfo &RegInfo = MF->getRegInfo();
732 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
733 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
734 DebugLoc dl = MI->getDebugLoc();
735
736 unsigned Dest = MI->getOperand(0).getReg();
737 unsigned Ptr = MI->getOperand(1).getReg();
738 unsigned Incr = MI->getOperand(2).getReg();
739
740 unsigned Oldval = RegInfo.createVirtualRegister(RC);
741 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
742 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka45473c12011-07-18 17:44:27 +0000743 unsigned Tmp3 = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000744
745 // insert new blocks after the current block
746 const BasicBlock *LLVM_BB = BB->getBasicBlock();
747 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
748 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
749 MachineFunction::iterator It = BB;
750 ++It;
751 MF->insert(It, loopMBB);
752 MF->insert(It, exitMBB);
753
754 // Transfer the remainder of BB and its successor edges to exitMBB.
755 exitMBB->splice(exitMBB->begin(), BB,
756 llvm::next(MachineBasicBlock::iterator(MI)),
757 BB->end());
758 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
759
760 // thisMBB:
761 // ...
762 // sw incr, fi(sp) // store incr to stack (when BinOpcode == 0)
763 // fallthrough --> loopMBB
764
765 // Note: for atomic.swap (when BinOpcode == 0), storing incr to stack before
766 // the loop and then loading it from stack in block loopMBB is necessary to
767 // prevent MachineLICM pass to hoist "or" instruction out of the block
768 // loopMBB.
769
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +0000770 int fi = 0;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000771 if (BinOpcode == 0 && !Nand) {
772 // Get or create a temporary stack location.
773 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
774 fi = MipsFI->getAtomicFrameIndex();
775 if (fi == -1) {
776 fi = MF->getFrameInfo()->CreateStackObject(Size, Size, false);
777 MipsFI->setAtomicFrameIndex(fi);
778 }
779
780 BuildMI(BB, dl, TII->get(Mips::SW))
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000781 .addReg(Incr).addFrameIndex(fi).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000782 }
783 BB->addSuccessor(loopMBB);
784
785 // loopMBB:
786 // ll oldval, 0(ptr)
787 // or dest, $0, oldval
788 // <binop> tmp1, oldval, incr
789 // sc tmp1, 0(ptr)
790 // beq tmp1, $0, loopMBB
791 BB = loopMBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000792 BuildMI(BB, dl, TII->get(Mips::LL), Oldval).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000793 BuildMI(BB, dl, TII->get(Mips::OR), Dest).addReg(Mips::ZERO).addReg(Oldval);
794 if (Nand) {
795 // and tmp2, oldval, incr
796 // nor tmp1, $0, tmp2
797 BuildMI(BB, dl, TII->get(Mips::AND), Tmp2).addReg(Oldval).addReg(Incr);
798 BuildMI(BB, dl, TII->get(Mips::NOR), Tmp1).addReg(Mips::ZERO).addReg(Tmp2);
799 } else if (BinOpcode) {
800 // <binop> tmp1, oldval, incr
801 BuildMI(BB, dl, TII->get(BinOpcode), Tmp1).addReg(Oldval).addReg(Incr);
802 } else {
803 // lw tmp2, fi(sp) // load incr from stack
804 // or tmp1, $zero, tmp2
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000805 BuildMI(BB, dl, TII->get(Mips::LW), Tmp2).addFrameIndex(fi).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000806 BuildMI(BB, dl, TII->get(Mips::OR), Tmp1).addReg(Mips::ZERO).addReg(Tmp2);
807 }
Akira Hatanaka45473c12011-07-18 17:44:27 +0000808 BuildMI(BB, dl, TII->get(Mips::SC), Tmp3).addReg(Tmp1).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000809 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka45473c12011-07-18 17:44:27 +0000810 .addReg(Tmp3).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000811 BB->addSuccessor(loopMBB);
812 BB->addSuccessor(exitMBB);
813
814 MI->eraseFromParent(); // The instruction is gone now.
815
816 return BB;
817}
818
819MachineBasicBlock *
820MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000821 MachineBasicBlock *BB,
822 unsigned Size, unsigned BinOpcode,
823 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000824 assert((Size == 1 || Size == 2) &&
825 "Unsupported size for EmitAtomicBinaryPartial.");
826
827 MachineFunction *MF = BB->getParent();
828 MachineRegisterInfo &RegInfo = MF->getRegInfo();
829 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
830 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
831 DebugLoc dl = MI->getDebugLoc();
832
833 unsigned Dest = MI->getOperand(0).getReg();
834 unsigned Ptr = MI->getOperand(1).getReg();
835 unsigned Incr = MI->getOperand(2).getReg();
836
837 unsigned Addr = RegInfo.createVirtualRegister(RC);
838 unsigned Shift = RegInfo.createVirtualRegister(RC);
839 unsigned Mask = RegInfo.createVirtualRegister(RC);
840 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
841 unsigned Newval = RegInfo.createVirtualRegister(RC);
842 unsigned Oldval = RegInfo.createVirtualRegister(RC);
843 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
844 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
845 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
846 unsigned Tmp3 = RegInfo.createVirtualRegister(RC);
847 unsigned Tmp4 = RegInfo.createVirtualRegister(RC);
848 unsigned Tmp5 = RegInfo.createVirtualRegister(RC);
849 unsigned Tmp6 = RegInfo.createVirtualRegister(RC);
850 unsigned Tmp7 = RegInfo.createVirtualRegister(RC);
851 unsigned Tmp8 = RegInfo.createVirtualRegister(RC);
852 unsigned Tmp9 = RegInfo.createVirtualRegister(RC);
853 unsigned Tmp10 = RegInfo.createVirtualRegister(RC);
854 unsigned Tmp11 = RegInfo.createVirtualRegister(RC);
855 unsigned Tmp12 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka45473c12011-07-18 17:44:27 +0000856 unsigned Tmp13 = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000857
858 // insert new blocks after the current block
859 const BasicBlock *LLVM_BB = BB->getBasicBlock();
860 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
861 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
862 MachineFunction::iterator It = BB;
863 ++It;
864 MF->insert(It, loopMBB);
865 MF->insert(It, exitMBB);
866
867 // Transfer the remainder of BB and its successor edges to exitMBB.
868 exitMBB->splice(exitMBB->begin(), BB,
869 llvm::next(MachineBasicBlock::iterator(MI)),
870 BB->end());
871 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
872
873 // thisMBB:
874 // addiu tmp1,$0,-4 # 0xfffffffc
875 // and addr,ptr,tmp1
876 // andi tmp2,ptr,3
877 // sll shift,tmp2,3
878 // ori tmp3,$0,255 # 0xff
879 // sll mask,tmp3,shift
880 // nor mask2,$0,mask
881 // andi tmp4,incr,255
882 // sll incr2,tmp4,shift
883 // sw incr2, fi(sp) // store incr2 to stack (when BinOpcode == 0)
884
885 // Note: for atomic.swap (when BinOpcode == 0), storing incr2 to stack before
886 // the loop and then loading it from stack in block loopMBB is necessary to
887 // prevent MachineLICM pass to hoist "or" instruction out of the block
888 // loopMBB.
889
890 int64_t MaskImm = (Size == 1) ? 255 : 65535;
891 BuildMI(BB, dl, TII->get(Mips::ADDiu), Tmp1).addReg(Mips::ZERO).addImm(-4);
892 BuildMI(BB, dl, TII->get(Mips::AND), Addr).addReg(Ptr).addReg(Tmp1);
893 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp2).addReg(Ptr).addImm(3);
894 BuildMI(BB, dl, TII->get(Mips::SLL), Shift).addReg(Tmp2).addImm(3);
895 BuildMI(BB, dl, TII->get(Mips::ORi), Tmp3).addReg(Mips::ZERO).addImm(MaskImm);
896 BuildMI(BB, dl, TII->get(Mips::SLL), Mask).addReg(Tmp3).addReg(Shift);
897 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
898 if (BinOpcode != Mips::SUBu) {
899 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp4).addReg(Incr).addImm(MaskImm);
900 BuildMI(BB, dl, TII->get(Mips::SLL), Incr2).addReg(Tmp4).addReg(Shift);
901 } else {
902 BuildMI(BB, dl, TII->get(Mips::SUBu), Tmp4).addReg(Mips::ZERO).addReg(Incr);
903 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp5).addReg(Tmp4).addImm(MaskImm);
904 BuildMI(BB, dl, TII->get(Mips::SLL), Incr2).addReg(Tmp5).addReg(Shift);
905 }
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +0000906
907 int fi = 0;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000908 if (BinOpcode == 0 && !Nand) {
909 // Get or create a temporary stack location.
910 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
911 fi = MipsFI->getAtomicFrameIndex();
912 if (fi == -1) {
913 fi = MF->getFrameInfo()->CreateStackObject(Size, Size, false);
914 MipsFI->setAtomicFrameIndex(fi);
915 }
916
917 BuildMI(BB, dl, TII->get(Mips::SW))
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000918 .addReg(Incr2).addFrameIndex(fi).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000919 }
920 BB->addSuccessor(loopMBB);
921
922 // loopMBB:
923 // ll oldval,0(addr)
924 // binop tmp7,oldval,incr2
925 // and newval,tmp7,mask
926 // and tmp8,oldval,mask2
927 // or tmp9,tmp8,newval
928 // sc tmp9,0(addr)
929 // beq tmp9,$0,loopMBB
930 BB = loopMBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000931 BuildMI(BB, dl, TII->get(Mips::LL), Oldval).addReg(Addr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000932 if (Nand) {
933 // and tmp6, oldval, incr2
934 // nor tmp7, $0, tmp6
935 BuildMI(BB, dl, TII->get(Mips::AND), Tmp6).addReg(Oldval).addReg(Incr2);
936 BuildMI(BB, dl, TII->get(Mips::NOR), Tmp7).addReg(Mips::ZERO).addReg(Tmp6);
937 } else if (BinOpcode == Mips::SUBu) {
938 // addu tmp7, oldval, incr2
939 BuildMI(BB, dl, TII->get(Mips::ADDu), Tmp7).addReg(Oldval).addReg(Incr2);
940 } else if (BinOpcode) {
941 // <binop> tmp7, oldval, incr2
942 BuildMI(BB, dl, TII->get(BinOpcode), Tmp7).addReg(Oldval).addReg(Incr2);
943 } else {
944 // lw tmp6, fi(sp) // load incr2 from stack
945 // or tmp7, $zero, tmp6
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000946 BuildMI(BB, dl, TII->get(Mips::LW), Tmp6).addFrameIndex(fi).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000947 BuildMI(BB, dl, TII->get(Mips::OR), Tmp7).addReg(Mips::ZERO).addReg(Tmp6);
948 }
949 BuildMI(BB, dl, TII->get(Mips::AND), Newval).addReg(Tmp7).addReg(Mask);
950 BuildMI(BB, dl, TII->get(Mips::AND), Tmp8).addReg(Oldval).addReg(Mask2);
951 BuildMI(BB, dl, TII->get(Mips::OR), Tmp9).addReg(Tmp8).addReg(Newval);
Akira Hatanaka45473c12011-07-18 17:44:27 +0000952 BuildMI(BB, dl, TII->get(Mips::SC), Tmp13)
953 .addReg(Tmp9).addReg(Addr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000954 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka45473c12011-07-18 17:44:27 +0000955 .addReg(Tmp13).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000956 BB->addSuccessor(loopMBB);
957 BB->addSuccessor(exitMBB);
958
959 // exitMBB:
960 // and tmp10,oldval,mask
961 // srl tmp11,tmp10,shift
962 // sll tmp12,tmp11,24
963 // sra dest,tmp12,24
964 BB = exitMBB;
965 int64_t ShiftImm = (Size == 1) ? 24 : 16;
966 // reverse order
967 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRA), Dest)
968 .addReg(Tmp12).addImm(ShiftImm);
969 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SLL), Tmp12)
970 .addReg(Tmp11).addImm(ShiftImm);
971 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRL), Tmp11)
972 .addReg(Tmp10).addReg(Shift);
973 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::AND), Tmp10)
974 .addReg(Oldval).addReg(Mask);
975
976 MI->eraseFromParent(); // The instruction is gone now.
977
978 return BB;
979}
980
981MachineBasicBlock *
982MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000983 MachineBasicBlock *BB,
984 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000985 assert(Size == 4 && "Unsupported size for EmitAtomicCmpSwap.");
986
987 MachineFunction *MF = BB->getParent();
988 MachineRegisterInfo &RegInfo = MF->getRegInfo();
989 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
990 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
991 DebugLoc dl = MI->getDebugLoc();
992
993 unsigned Dest = MI->getOperand(0).getReg();
994 unsigned Ptr = MI->getOperand(1).getReg();
995 unsigned Oldval = MI->getOperand(2).getReg();
996 unsigned Newval = MI->getOperand(3).getReg();
997
998 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
999 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka45473c12011-07-18 17:44:27 +00001000 unsigned Tmp3 = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001001
1002 // insert new blocks after the current block
1003 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1004 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1005 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1006 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1007 MachineFunction::iterator It = BB;
1008 ++It;
1009 MF->insert(It, loop1MBB);
1010 MF->insert(It, loop2MBB);
1011 MF->insert(It, exitMBB);
1012
1013 // Transfer the remainder of BB and its successor edges to exitMBB.
1014 exitMBB->splice(exitMBB->begin(), BB,
1015 llvm::next(MachineBasicBlock::iterator(MI)),
1016 BB->end());
1017 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1018
1019 // Get or create a temporary stack location.
1020 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
1021 int fi = MipsFI->getAtomicFrameIndex();
1022 if (fi == -1) {
1023 fi = MF->getFrameInfo()->CreateStackObject(Size, Size, false);
1024 MipsFI->setAtomicFrameIndex(fi);
1025 }
1026
1027 // thisMBB:
1028 // ...
1029 // sw newval, fi(sp) // store newval to stack
1030 // fallthrough --> loop1MBB
1031
1032 // Note: storing newval to stack before the loop and then loading it from
1033 // stack in block loop2MBB is necessary to prevent MachineLICM pass to
1034 // hoist "or" instruction out of the block loop2MBB.
1035
1036 BuildMI(BB, dl, TII->get(Mips::SW))
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001037 .addReg(Newval).addFrameIndex(fi).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001038 BB->addSuccessor(loop1MBB);
1039
1040 // loop1MBB:
1041 // ll dest, 0(ptr)
1042 // bne dest, oldval, exitMBB
1043 BB = loop1MBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001044 BuildMI(BB, dl, TII->get(Mips::LL), Dest).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001045 BuildMI(BB, dl, TII->get(Mips::BNE))
1046 .addReg(Dest).addReg(Oldval).addMBB(exitMBB);
1047 BB->addSuccessor(exitMBB);
1048 BB->addSuccessor(loop2MBB);
1049
1050 // loop2MBB:
1051 // lw tmp2, fi(sp) // load newval from stack
1052 // or tmp1, $0, tmp2
1053 // sc tmp1, 0(ptr)
1054 // beq tmp1, $0, loop1MBB
1055 BB = loop2MBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001056 BuildMI(BB, dl, TII->get(Mips::LW), Tmp2).addFrameIndex(fi).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001057 BuildMI(BB, dl, TII->get(Mips::OR), Tmp1).addReg(Mips::ZERO).addReg(Tmp2);
Akira Hatanaka45473c12011-07-18 17:44:27 +00001058 BuildMI(BB, dl, TII->get(Mips::SC), Tmp3).addReg(Tmp1).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001059 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka45473c12011-07-18 17:44:27 +00001060 .addReg(Tmp3).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001061 BB->addSuccessor(loop1MBB);
1062 BB->addSuccessor(exitMBB);
1063
1064 MI->eraseFromParent(); // The instruction is gone now.
1065
1066 return BB;
1067}
1068
1069MachineBasicBlock *
1070MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001071 MachineBasicBlock *BB,
1072 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001073 assert((Size == 1 || Size == 2) &&
1074 "Unsupported size for EmitAtomicCmpSwapPartial.");
1075
1076 MachineFunction *MF = BB->getParent();
1077 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1078 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1079 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1080 DebugLoc dl = MI->getDebugLoc();
1081
1082 unsigned Dest = MI->getOperand(0).getReg();
1083 unsigned Ptr = MI->getOperand(1).getReg();
1084 unsigned Oldval = MI->getOperand(2).getReg();
1085 unsigned Newval = MI->getOperand(3).getReg();
1086
1087 unsigned Addr = RegInfo.createVirtualRegister(RC);
1088 unsigned Shift = RegInfo.createVirtualRegister(RC);
1089 unsigned Mask = RegInfo.createVirtualRegister(RC);
1090 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
1091 unsigned Oldval2 = RegInfo.createVirtualRegister(RC);
1092 unsigned Oldval3 = RegInfo.createVirtualRegister(RC);
1093 unsigned Oldval4 = RegInfo.createVirtualRegister(RC);
1094 unsigned Newval2 = RegInfo.createVirtualRegister(RC);
1095 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
1096 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
1097 unsigned Tmp3 = RegInfo.createVirtualRegister(RC);
1098 unsigned Tmp4 = RegInfo.createVirtualRegister(RC);
1099 unsigned Tmp5 = RegInfo.createVirtualRegister(RC);
1100 unsigned Tmp6 = RegInfo.createVirtualRegister(RC);
1101 unsigned Tmp7 = RegInfo.createVirtualRegister(RC);
1102 unsigned Tmp8 = RegInfo.createVirtualRegister(RC);
1103 unsigned Tmp9 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka45473c12011-07-18 17:44:27 +00001104 unsigned Tmp10 = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001105
1106 // insert new blocks after the current block
1107 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1108 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1109 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1110 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1111 MachineFunction::iterator It = BB;
1112 ++It;
1113 MF->insert(It, loop1MBB);
1114 MF->insert(It, loop2MBB);
1115 MF->insert(It, exitMBB);
1116
1117 // Transfer the remainder of BB and its successor edges to exitMBB.
1118 exitMBB->splice(exitMBB->begin(), BB,
1119 llvm::next(MachineBasicBlock::iterator(MI)),
1120 BB->end());
1121 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1122
1123 // thisMBB:
1124 // addiu tmp1,$0,-4 # 0xfffffffc
1125 // and addr,ptr,tmp1
1126 // andi tmp2,ptr,3
1127 // sll shift,tmp2,3
1128 // ori tmp3,$0,255 # 0xff
1129 // sll mask,tmp3,shift
1130 // nor mask2,$0,mask
1131 // andi tmp4,oldval,255
1132 // sll oldval2,tmp4,shift
1133 // andi tmp5,newval,255
1134 // sll newval2,tmp5,shift
1135 int64_t MaskImm = (Size == 1) ? 255 : 65535;
1136 BuildMI(BB, dl, TII->get(Mips::ADDiu), Tmp1).addReg(Mips::ZERO).addImm(-4);
1137 BuildMI(BB, dl, TII->get(Mips::AND), Addr).addReg(Ptr).addReg(Tmp1);
1138 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp2).addReg(Ptr).addImm(3);
1139 BuildMI(BB, dl, TII->get(Mips::SLL), Shift).addReg(Tmp2).addImm(3);
1140 BuildMI(BB, dl, TII->get(Mips::ORi), Tmp3).addReg(Mips::ZERO).addImm(MaskImm);
1141 BuildMI(BB, dl, TII->get(Mips::SLL), Mask).addReg(Tmp3).addReg(Shift);
1142 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1143 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp4).addReg(Oldval).addImm(MaskImm);
1144 BuildMI(BB, dl, TII->get(Mips::SLL), Oldval2).addReg(Tmp4).addReg(Shift);
1145 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp5).addReg(Newval).addImm(MaskImm);
1146 BuildMI(BB, dl, TII->get(Mips::SLL), Newval2).addReg(Tmp5).addReg(Shift);
1147 BB->addSuccessor(loop1MBB);
1148
1149 // loop1MBB:
1150 // ll oldval3,0(addr)
1151 // and oldval4,oldval3,mask
1152 // bne oldval4,oldval2,exitMBB
1153 BB = loop1MBB;
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001154 BuildMI(BB, dl, TII->get(Mips::LL), Oldval3).addReg(Addr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001155 BuildMI(BB, dl, TII->get(Mips::AND), Oldval4).addReg(Oldval3).addReg(Mask);
1156 BuildMI(BB, dl, TII->get(Mips::BNE))
1157 .addReg(Oldval4).addReg(Oldval2).addMBB(exitMBB);
1158 BB->addSuccessor(exitMBB);
1159 BB->addSuccessor(loop2MBB);
1160
1161 // loop2MBB:
1162 // and tmp6,oldval3,mask2
1163 // or tmp7,tmp6,newval2
1164 // sc tmp7,0(addr)
1165 // beq tmp7,$0,loop1MBB
1166 BB = loop2MBB;
1167 BuildMI(BB, dl, TII->get(Mips::AND), Tmp6).addReg(Oldval3).addReg(Mask2);
1168 BuildMI(BB, dl, TII->get(Mips::OR), Tmp7).addReg(Tmp6).addReg(Newval2);
Akira Hatanaka45473c12011-07-18 17:44:27 +00001169 BuildMI(BB, dl, TII->get(Mips::SC), Tmp10)
Akira Hatanakad3ac47f2011-07-07 18:57:00 +00001170 .addReg(Tmp7).addReg(Addr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001171 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka45473c12011-07-18 17:44:27 +00001172 .addReg(Tmp10).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001173 BB->addSuccessor(loop1MBB);
1174 BB->addSuccessor(exitMBB);
1175
1176 // exitMBB:
1177 // srl tmp8,oldval4,shift
1178 // sll tmp9,tmp8,24
1179 // sra dest,tmp9,24
1180 BB = exitMBB;
1181 int64_t ShiftImm = (Size == 1) ? 24 : 16;
1182 // reverse order
1183 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRA), Dest)
1184 .addReg(Tmp9).addImm(ShiftImm);
1185 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SLL), Tmp9)
1186 .addReg(Tmp8).addImm(ShiftImm);
1187 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRL), Tmp8)
1188 .addReg(Oldval4).addReg(Shift);
1189
1190 MI->eraseFromParent(); // The instruction is gone now.
1191
1192 return BB;
1193}
1194
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001195//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001196// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001197//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001198SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001199LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001200{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001201 MachineFunction &MF = DAG.getMachineFunction();
1202 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1203
1204 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001205 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1206 "Cannot lower if the alignment of the allocated space is larger than \
1207 that of the stack.");
1208
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001209 SDValue Chain = Op.getOperand(0);
1210 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001211 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001212
1213 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +00001214 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001215
1216 // Subtract the dynamic size from the actual stack size to
1217 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +00001218 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001219
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001220 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001221 // must be placed in the stack pointer register.
Akira Hatanaka053546c2011-05-25 02:20:00 +00001222 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub,
1223 SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001224
1225 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001226 // value and a chain
Akira Hatanaka21afc632011-06-21 00:40:49 +00001227 SDVTList VTLs = DAG.getVTList(MVT::i32, MVT::Other);
1228 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1229 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1230
1231 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001232}
1233
1234SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001235LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001236{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001237 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001238 // the block to branch to if the condition is true.
1239 SDValue Chain = Op.getOperand(0);
1240 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001241 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001242
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001243 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1244
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001245 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001246 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001247 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001248
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001249 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001250 Mips::CondCode CC =
1251 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001252 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001253
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001254 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001255 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001256}
1257
1258SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001259LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001260{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001261 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001262
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001263 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001264 if (Cond.getOpcode() != MipsISD::FPCmp)
1265 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001266
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001267 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1268 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001269}
1270
Dan Gohmand858e902010-04-17 15:26:15 +00001271SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1272 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001273 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001274 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001275 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001276
Eli Friedmane2c74082009-08-03 02:22:28 +00001277 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001278 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001279
Chris Lattnerb71b9092009-08-13 06:28:06 +00001280 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001281
Chris Lattnere3736f82009-08-13 05:41:27 +00001282 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001283 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1284 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001285 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001286 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1287 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001288 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001289 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001290 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001291 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1292 MipsII::MO_ABS_HI);
1293 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1294 MipsII::MO_ABS_LO);
1295 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1296 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001297 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001298 }
1299
Akira Hatanaka0f843822011-06-07 18:58:42 +00001300 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1301 MipsII::MO_GOT);
1302 GA = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, GA);
1303 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
1304 DAG.getEntryNode(), GA, MachinePointerInfo(),
1305 false, false, 0);
1306 // On functions and global targets not internal linked only
1307 // a load from got/GP is necessary for PIC to work.
1308 if (!GV->hasInternalLinkage() &&
1309 (!GV->hasLocalLinkage() || isa<Function>(GV)))
1310 return ResNode;
1311 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1312 MipsII::MO_ABS_LO);
1313 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
1314 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001315}
1316
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001317SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1318 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001319 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1320 // FIXME there isn't actually debug info here
1321 DebugLoc dl = Op.getDebugLoc();
1322
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001323 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001324 // %hi/%lo relocation
1325 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true,
1326 MipsII::MO_ABS_HI);
1327 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true,
1328 MipsII::MO_ABS_LO);
1329 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1330 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1331 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001332 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001333
1334 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1335 MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001336 BAGOTOffset = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, BAGOTOffset);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001337 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1338 MipsII::MO_ABS_LO);
1339 SDValue Load = DAG.getLoad(MVT::i32, dl,
1340 DAG.getEntryNode(), BAGOTOffset,
1341 MachinePointerInfo(), false, false, 0);
1342 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
1343 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001344}
1345
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001346SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001347LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001348{
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001349 // If the relocation model is PIC, use the General Dynamic TLS Model,
1350 // otherwise use the Initial Exec or Local Exec TLS Model.
1351 // TODO: implement Local Dynamic TLS model
1352
1353 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1354 DebugLoc dl = GA->getDebugLoc();
1355 const GlobalValue *GV = GA->getGlobal();
1356 EVT PtrVT = getPointerTy();
1357
1358 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1359 // General Dynamic TLS Model
1360 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001361 0, MipsII::MO_TLSGD);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001362 SDValue Tlsgd = DAG.getNode(MipsISD::TlsGd, dl, MVT::i32, TGA);
1363 SDValue GP = DAG.getRegister(Mips::GP, MVT::i32);
1364 SDValue Argument = DAG.getNode(ISD::ADD, dl, MVT::i32, GP, Tlsgd);
1365
1366 ArgListTy Args;
1367 ArgListEntry Entry;
1368 Entry.Node = Argument;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001369 Entry.Ty = (Type *) Type::getInt32Ty(*DAG.getContext());
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001370 Args.push_back(Entry);
1371 std::pair<SDValue, SDValue> CallResult =
1372 LowerCallTo(DAG.getEntryNode(),
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001373 (Type *) Type::getInt32Ty(*DAG.getContext()),
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001374 false, false, false, false, 0, CallingConv::C, false, true,
1375 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG,
1376 dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001377
1378 return CallResult.first;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001379 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001380
1381 SDValue Offset;
1382 if (GV->isDeclaration()) {
1383 // Initial Exec TLS Model
1384 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1385 MipsII::MO_GOTTPREL);
1386 Offset = DAG.getLoad(MVT::i32, dl,
1387 DAG.getEntryNode(), TGA, MachinePointerInfo(),
1388 false, false, 0);
1389 } else {
1390 // Local Exec TLS Model
1391 SDVTList VTs = DAG.getVTList(MVT::i32);
1392 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1393 MipsII::MO_TPREL_HI);
1394 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1395 MipsII::MO_TPREL_LO);
1396 SDValue Hi = DAG.getNode(MipsISD::TprelHi, dl, VTs, &TGAHi, 1);
1397 SDValue Lo = DAG.getNode(MipsISD::TprelLo, dl, MVT::i32, TGALo);
1398 Offset = DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
1399 }
1400
1401 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1402 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001403}
1404
1405SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001406LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001407{
Dan Gohman475871a2008-07-27 21:46:04 +00001408 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001409 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +00001410 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001411 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001412 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001413 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HI;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001414
Owen Andersone50ed302009-08-10 22:56:29 +00001415 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001416 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001417
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001418 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
1419
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +00001420 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +00001421 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001422 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001423 } else {// Emit Load from Global Pointer
1424 JTI = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, JTI);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001425 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
1426 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001427 false, false, 0);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001428 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001429
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001430 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1431 MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001432 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTILo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001433 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001434
1435 return ResNode;
1436}
1437
Dan Gohman475871a2008-07-27 21:46:04 +00001438SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001439LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001440{
Dan Gohman475871a2008-07-27 21:46:04 +00001441 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001442 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001443 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001444 // FIXME there isn't actually debug info here
1445 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001446
1447 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001448 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001449 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001450 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001451 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001452 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001453 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1454 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001455 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001456
1457 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001458 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001459 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001460 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001461 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001462 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1463 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001464 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001465 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001466 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001467 N->getOffset(), MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001468 CP = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001469 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001470 CP, MachinePointerInfo::getConstantPool(),
1471 false, false, 0);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001472 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001473 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001474 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001475 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
1476 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001477
1478 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001479}
1480
Dan Gohmand858e902010-04-17 15:26:15 +00001481SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001482 MachineFunction &MF = DAG.getMachineFunction();
1483 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1484
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001485 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001486 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1487 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001488
1489 // vastart just stores the address of the VarArgsFrameIndex slot into the
1490 // memory location argument.
1491 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001492 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
1493 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +00001494 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001495}
1496
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001497static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG) {
1498 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
1499 DebugLoc dl = Op.getDebugLoc();
1500 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(0));
1501 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(1));
1502 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op0,
1503 DAG.getConstant(0x7fffffff, MVT::i32));
1504 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op1,
1505 DAG.getConstant(0x80000000, MVT::i32));
1506 SDValue Result = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1507 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Result);
1508}
1509
1510static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001511 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001512 // Use ext/ins instructions if target architecture is Mips32r2.
1513 // Eliminate redundant mfc1 and mtc1 instructions.
1514 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001515
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001516 if (!isLittle)
1517 std::swap(LoIdx, HiIdx);
1518
1519 DebugLoc dl = Op.getDebugLoc();
1520 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1521 Op.getOperand(0),
1522 DAG.getConstant(LoIdx, MVT::i32));
1523 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1524 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1525 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1526 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1527 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1528 DAG.getConstant(0x7fffffff, MVT::i32));
1529 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1530 DAG.getConstant(0x80000000, MVT::i32));
1531 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1532
1533 if (!isLittle)
1534 std::swap(Word0, Word1);
1535
1536 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1537}
1538
1539SDValue MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG)
1540 const {
1541 EVT Ty = Op.getValueType();
1542
1543 assert(Ty == MVT::f32 || Ty == MVT::f64);
1544
1545 if (Ty == MVT::f32)
1546 return LowerFCOPYSIGN32(Op, DAG);
1547 else
1548 return LowerFCOPYSIGN64(Op, DAG, Subtarget->isLittle());
1549}
1550
Akira Hatanaka2e591472011-06-02 00:24:44 +00001551SDValue MipsTargetLowering::
1552LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001553 // check the depth
1554 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001555 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001556
1557 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1558 MFI->setFrameAddressIsTaken(true);
1559 EVT VT = Op.getValueType();
1560 DebugLoc dl = Op.getDebugLoc();
1561 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Mips::FP, VT);
1562 return FrameAddr;
1563}
1564
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001565//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001566// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001567//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001568
1569#include "MipsGenCallingConv.inc"
1570
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001571//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001572// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001573// Mips O32 ABI rules:
1574// ---
1575// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001576// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001577// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001578// f64 - Only passed in two aliased f32 registers if no int reg has been used
1579// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001580// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1581// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001582//
1583// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001584//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001585
Duncan Sands1e96bab2010-11-04 10:49:57 +00001586static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001587 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001588 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1589
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001590 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001591
1592 static const unsigned IntRegs[] = {
1593 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1594 };
1595 static const unsigned F32Regs[] = {
1596 Mips::F12, Mips::F14
1597 };
1598 static const unsigned F64Regs[] = {
1599 Mips::D6, Mips::D7
1600 };
1601
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001602 // ByVal Args
1603 if (ArgFlags.isByVal()) {
1604 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1605 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1606 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1607 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1608 r < std::min(IntRegsSize, NextReg); ++r)
1609 State.AllocateReg(IntRegs[r]);
1610 return false;
1611 }
1612
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001613 // Promote i8 and i16
1614 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1615 LocVT = MVT::i32;
1616 if (ArgFlags.isSExt())
1617 LocInfo = CCValAssign::SExt;
1618 else if (ArgFlags.isZExt())
1619 LocInfo = CCValAssign::ZExt;
1620 else
1621 LocInfo = CCValAssign::AExt;
1622 }
1623
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001624 unsigned Reg;
1625
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001626 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1627 // is true: function is vararg, argument is 3rd or higher, there is previous
1628 // argument which is not f32 or f64.
1629 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1630 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001631 unsigned OrigAlign = ArgFlags.getOrigAlign();
1632 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001633
1634 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001635 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001636 // If this is the first part of an i64 arg,
1637 // the allocated register must be either A0 or A2.
1638 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1639 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001640 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001641 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1642 // Allocate int register and shadow next int register. If first
1643 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001644 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1645 if (Reg == Mips::A1 || Reg == Mips::A3)
1646 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1647 State.AllocateReg(IntRegs, IntRegsSize);
1648 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001649 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1650 // we are guaranteed to find an available float register
1651 if (ValVT == MVT::f32) {
1652 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1653 // Shadow int register
1654 State.AllocateReg(IntRegs, IntRegsSize);
1655 } else {
1656 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1657 // Shadow int registers
1658 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1659 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1660 State.AllocateReg(IntRegs, IntRegsSize);
1661 State.AllocateReg(IntRegs, IntRegsSize);
1662 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001663 } else
1664 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001665
Akira Hatanakad37776d2011-05-20 21:39:54 +00001666 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1667 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1668
1669 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001670 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001671 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001672 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001673
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001674 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001675}
1676
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001677//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001678// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001679//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001680
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001681static const unsigned O32IntRegsSize = 4;
1682
1683static const unsigned O32IntRegs[] = {
1684 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1685};
1686
1687// Write ByVal Arg to arg registers and stack.
1688static void
1689WriteByValArg(SDValue& Chain, DebugLoc dl,
1690 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1691 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1692 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001693 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
1694 MVT PtrType) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001695 unsigned FirstWord = VA.getLocMemOffset() / 4;
1696 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
1697 unsigned LastWord = FirstWord + NumWords;
1698 unsigned CurWord;
1699
1700 // copy the first 4 words of byval arg to registers A0 - A3
1701 for (CurWord = FirstWord; CurWord < std::min(LastWord, O32IntRegsSize);
1702 ++CurWord) {
1703 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1704 DAG.getConstant((CurWord - FirstWord) * 4,
1705 MVT::i32));
1706 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
1707 MachinePointerInfo(),
1708 false, false, 0);
1709 MemOpChains.push_back(LoadVal.getValue(1));
1710 unsigned DstReg = O32IntRegs[CurWord];
1711 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1712 }
1713
1714 // copy remaining part of byval arg to stack.
1715 if (CurWord < LastWord) {
Eric Christopher471e4222011-06-08 23:55:35 +00001716 unsigned SizeInBytes = (LastWord - CurWord) * 4;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001717 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1718 DAG.getConstant((CurWord - FirstWord) * 4,
1719 MVT::i32));
1720 LastFI = MFI->CreateFixedObject(SizeInBytes, CurWord * 4, true);
1721 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
1722 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
1723 DAG.getConstant(SizeInBytes, MVT::i32),
1724 /*Align*/4,
1725 /*isVolatile=*/false, /*AlwaysInline=*/false,
1726 MachinePointerInfo(0), MachinePointerInfo(0));
1727 MemOpChains.push_back(Chain);
1728 }
1729}
1730
Dan Gohman98ca4f22009-08-05 01:29:28 +00001731/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001732/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001733/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001735MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001736 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001737 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001738 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001739 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001740 const SmallVectorImpl<ISD::InputArg> &Ins,
1741 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001742 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001743 // MIPs target does not yet support tail call optimization.
1744 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001745
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001746 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001747 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00001748 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001749 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00001750 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001751
1752 // Analyze operands of the call, assigning locations to each operand.
1753 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001754 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1755 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001756
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001757 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001758 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001759 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001760 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001761
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001762 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001763 unsigned NextStackOffset = CCInfo.getNextStackOffset();
1764
1765 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NextStackOffset,
1766 true));
1767
1768 // If this is the first call, create a stack frame object that points to
1769 // a location to which .cprestore saves $gp.
1770 if (IsPIC && !MipsFI->getGPFI())
1771 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
1772
Akira Hatanaka21afc632011-06-21 00:40:49 +00001773 // Get the frame index of the stack frame object that points to the location
1774 // of dynamically allocated area on the stack.
1775 int DynAllocFI = MipsFI->getDynAllocFI();
1776
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001777 // Update size of the maximum argument space.
1778 // For O32, a minimum of four words (16 bytes) of argument space is
1779 // allocated.
1780 if (Subtarget->isABI_O32())
1781 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
1782
1783 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
1784
1785 if (MaxCallFrameSize < NextStackOffset) {
1786 MipsFI->setMaxCallFrameSize(NextStackOffset);
1787
Akira Hatanaka21afc632011-06-21 00:40:49 +00001788 // Set the offsets relative to $sp of the $gp restore slot and dynamically
1789 // allocated stack space. These offsets must be aligned to a boundary
1790 // determined by the stack alignment of the ABI.
1791 unsigned StackAlignment = TFL->getStackAlignment();
1792 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
1793 StackAlignment * StackAlignment;
1794
1795 if (IsPIC)
1796 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
1797
1798 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001799 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001800
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001801 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001802 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
1803 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001804
Eric Christopher471e4222011-06-08 23:55:35 +00001805 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00001806
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001807 // Walk the register/memloc assignments, inserting copies/loads.
1808 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00001809 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001810 CCValAssign &VA = ArgLocs[i];
1811
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001812 // Promote the value if needed.
1813 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001814 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001815 case CCValAssign::Full:
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001816 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001818 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001819 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001820 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1821 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001822 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1823 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00001824 if (!Subtarget->isLittle())
1825 std::swap(Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001826 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
1827 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
1828 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001829 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001830 }
1831 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00001832 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001833 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001834 break;
1835 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001836 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001837 break;
1838 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001839 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001840 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001841 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001842
1843 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001844 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001845 if (VA.isRegLoc()) {
1846 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00001847 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001848 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001849
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001850 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00001851 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001852
Eric Christopher471e4222011-06-08 23:55:35 +00001853 // ByVal Arg.
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001854 ISD::ArgFlagsTy Flags = Outs[i].Flags;
1855 if (Flags.isByVal()) {
1856 assert(Subtarget->isABI_O32() &&
1857 "No support for ByVal args by ABIs other than O32 yet.");
1858 assert(Flags.getByValSize() &&
1859 "ByVal args of size 0 should have been ignored by front-end.");
1860 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, LastFI, MFI, DAG, Arg,
1861 VA, Flags, getPointerTy());
1862 continue;
1863 }
1864
Chris Lattnere0b12152008-03-17 06:57:02 +00001865 // Create the frame index object for this incoming parameter
Eric Christopher471e4222011-06-08 23:55:35 +00001866 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001867 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00001868 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00001869
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001870 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00001871 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00001872 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1873 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001874 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001875 }
1876
Akira Hatanaka3d21c242011-06-08 17:39:33 +00001877 // Extend range of indices of frame objects for outgoing arguments that were
1878 // created during this function call. Skip this step if no such objects were
1879 // created.
1880 if (LastFI)
1881 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
1882
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001883 // Transform all store nodes into one single node because all store
1884 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001885 if (!MemOpChains.empty())
1886 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001887 &MemOpChains[0], MemOpChains.size());
1888
Bill Wendling056292f2008-09-16 21:48:12 +00001889 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001890 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1891 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001892 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001893 bool LoadSymAddr = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001894 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001895
1896 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001897 if (IsPIC && G->getGlobal()->hasInternalLinkage()) {
1898 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1899 getPointerTy(), 0,MipsII:: MO_GOT);
1900 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
1901 0, MipsII::MO_ABS_LO);
1902 } else {
1903 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1904 getPointerTy(), 0, OpFlag);
1905 }
1906
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001907 LoadSymAddr = true;
1908 }
1909 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001910 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001911 getPointerTy(), OpFlag);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001912 LoadSymAddr = true;
1913 }
1914
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001915 SDValue InFlag;
1916
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001917 // Create nodes that load address of callee and copy it to T9
1918 if (IsPIC) {
1919 if (LoadSymAddr) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001920 // Load callee address
Akira Hatanaka342837d2011-05-28 01:07:07 +00001921 Callee = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, Callee);
Akira Hatanaka25eba392011-06-24 19:01:25 +00001922 SDValue LoadValue = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), Callee,
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001923 MachinePointerInfo::getGOT(),
1924 false, false, 0);
1925
1926 // Use GOT+LO if callee has internal linkage.
1927 if (CalleeLo.getNode()) {
1928 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CalleeLo);
1929 Callee = DAG.getNode(ISD::ADD, dl, MVT::i32, LoadValue, Lo);
1930 } else
1931 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001932 }
1933
1934 // copy to T9
1935 Chain = DAG.getCopyToReg(Chain, dl, Mips::T9, Callee, SDValue(0, 0));
1936 InFlag = Chain.getValue(1);
1937 Callee = DAG.getRegister(Mips::T9, MVT::i32);
1938 }
Bill Wendling056292f2008-09-16 21:48:12 +00001939
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001940 // Build a sequence of copy-to-reg nodes chained together with token
1941 // chain and flag operands which copy the outgoing args into registers.
1942 // The InFlag in necessary since all emitted instructions must be
1943 // stuck together.
1944 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1945 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1946 RegsToPass[i].second, InFlag);
1947 InFlag = Chain.getValue(1);
1948 }
1949
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001950 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001951 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001952 //
1953 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001954 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00001955 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001956 Ops.push_back(Chain);
1957 Ops.push_back(Callee);
1958
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001959 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001960 // known live into the call.
1961 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1962 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1963 RegsToPass[i].second.getValueType()));
1964
Gabor Greifba36cb52008-08-28 21:40:38 +00001965 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001966 Ops.push_back(InFlag);
1967
Dale Johannesen33c960f2009-02-04 20:06:27 +00001968 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001969 InFlag = Chain.getValue(1);
1970
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001971 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001972 Chain = DAG.getCALLSEQ_END(Chain,
1973 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001974 DAG.getIntPtrConstant(0, true), InFlag);
1975 InFlag = Chain.getValue(1);
1976
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001977 // Handle result values, copying them out of physregs into vregs that we
1978 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001979 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
1980 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001981}
1982
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983/// LowerCallResult - Lower the result values of a call into the
1984/// appropriate copies out of appropriate physical registers.
1985SDValue
1986MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001987 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001988 const SmallVectorImpl<ISD::InputArg> &Ins,
1989 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001990 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001991 // Assign locations to each value returned by this call.
1992 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001993 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1994 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001995
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001997
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001998 // Copy all of the result registers out of their specified physreg.
1999 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002000 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002001 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002002 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002003 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002004 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002005
Dan Gohman98ca4f22009-08-05 01:29:28 +00002006 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002007}
2008
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002009//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002010// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002011//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002012static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2013 std::vector<SDValue>& OutChains,
2014 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2015 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2016 unsigned LocMem = VA.getLocMemOffset();
2017 unsigned FirstWord = LocMem / 4;
2018
2019 // copy register A0 - A3 to frame object
2020 for (unsigned i = 0; i < NumWords; ++i) {
2021 unsigned CurWord = FirstWord + i;
2022 if (CurWord >= O32IntRegsSize)
2023 break;
2024
2025 unsigned SrcReg = O32IntRegs[CurWord];
2026 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2027 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2028 DAG.getConstant(i * 4, MVT::i32));
2029 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2030 StorePtr, MachinePointerInfo(), false,
2031 false, 0);
2032 OutChains.push_back(Store);
2033 }
2034}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002035
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002036/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002037/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002038SDValue
2039MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002040 CallingConv::ID CallConv,
2041 bool isVarArg,
2042 const SmallVectorImpl<ISD::InputArg>
2043 &Ins,
2044 DebugLoc dl, SelectionDAG &DAG,
2045 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002046 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002047 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002048 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002049 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002050
Dan Gohman1e93df62010-04-17 14:41:14 +00002051 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002052
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002053 // Used with vargs to acumulate store chains.
2054 std::vector<SDValue> OutChains;
2055
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002056 // Assign locations to all of the incoming arguments.
2057 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002058 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2059 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002060
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002061 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002062 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002063 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002064 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002065
Akira Hatanaka43299772011-05-20 23:22:14 +00002066 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002067
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002068 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002069 CCValAssign &VA = ArgLocs[i];
2070
2071 // Arguments stored on registers
2072 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002073 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002074 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002075 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002076
Owen Anderson825b72b2009-08-11 20:47:22 +00002077 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002078 RC = Mips::CPURegsRegisterClass;
2079 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002080 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 else if (RegVT == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002082 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002083 RC = Mips::AFGR64RegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002084 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002085 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002086
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002087 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002088 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002089 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002091
2092 // If this is an 8 or 16-bit value, it has been passed promoted
2093 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002094 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002095 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002096 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002097 if (VA.getLocInfo() == CCValAssign::SExt)
2098 Opcode = ISD::AssertSext;
2099 else if (VA.getLocInfo() == CCValAssign::ZExt)
2100 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002101 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002102 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Chris Lattnerd4015072009-03-26 05:28:14 +00002103 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002104 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002105 }
2106
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002107 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002108 if (Subtarget->isABI_O32()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002109 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
2110 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f32, ArgValue);
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002112 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002113 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002115 if (!Subtarget->isLittle())
2116 std::swap(ArgValue, ArgValue2);
2117 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2118 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002119 }
2120 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002121
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002123 } else { // VA.isRegLoc()
2124
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002125 // sanity check
2126 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002127
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002128 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2129
2130 if (Flags.isByVal()) {
2131 assert(Subtarget->isABI_O32() &&
2132 "No support for ByVal args by ABIs other than O32 yet.");
2133 assert(Flags.getByValSize() &&
2134 "ByVal args of size 0 should have been ignored by front-end.");
2135 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2136 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2137 true);
2138 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2139 InVals.push_back(FIN);
2140 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2141
2142 continue;
2143 }
2144
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002145 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002146 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
2147 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002148
2149 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002150 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002151 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002152 MachinePointerInfo::getFixedStack(LastFI),
David Greenef6fa1862010-02-15 16:56:10 +00002153 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002154 }
2155 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002156
2157 // The mips ABIs for returning structs by value requires that we copy
2158 // the sret argument into $v0 for the return. Save the argument into
2159 // a virtual register so that we can access it from the return points.
2160 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2161 unsigned Reg = MipsFI->getSRetReturnReg();
2162 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002163 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002164 MipsFI->setSRetReturnReg(Reg);
2165 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002166 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002167 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002168 }
2169
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002170 if (isVarArg && Subtarget->isABI_O32()) {
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002171 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002172 // which is a value necessary to VASTART.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002173 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002174 assert(NextStackOffset % 4 == 0 &&
2175 "NextStackOffset must be aligned to 4-byte boundaries.");
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002176 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
2177 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002178
2179 // If NextStackOffset is smaller than o32's 16-byte reserved argument area,
2180 // copy the integer registers that have not been used for argument passing
2181 // to the caller's stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002182 for (; NextStackOffset < 16; NextStackOffset += 4) {
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002183 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002184 unsigned Idx = NextStackOffset / 4;
2185 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), O32IntRegs[Idx], RC);
2186 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Akira Hatanaka69c19f72011-05-23 20:16:59 +00002187 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002188 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2189 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
2190 MachinePointerInfo(),
2191 false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002192 }
2193 }
2194
Akira Hatanaka43299772011-05-20 23:22:14 +00002195 MipsFI->setLastInArgFI(LastFI);
2196
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002197 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002198 // the size of Ins and InVals. This only happens when on varg functions
2199 if (!OutChains.empty()) {
2200 OutChains.push_back(Chain);
2201 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2202 &OutChains[0], OutChains.size());
2203 }
2204
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002206}
2207
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002208//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002209// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002210//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002211
Dan Gohman98ca4f22009-08-05 01:29:28 +00002212SDValue
2213MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002214 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002215 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002216 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002217 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002218
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002219 // CCValAssign - represent the assignment of
2220 // the return value to a location
2221 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002222
2223 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002224 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2225 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002226
Dan Gohman98ca4f22009-08-05 01:29:28 +00002227 // Analize return values.
2228 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002229
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002230 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002231 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002232 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002233 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002234 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002235 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002236 }
2237
Dan Gohman475871a2008-07-27 21:46:04 +00002238 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002239
2240 // Copy the result values into the output registers.
2241 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2242 CCValAssign &VA = RVLocs[i];
2243 assert(VA.isRegLoc() && "Can only return in registers!");
2244
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002245 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002246 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002247
2248 // guarantee that all emitted copies are
2249 // stuck together, avoiding something bad
2250 Flag = Chain.getValue(1);
2251 }
2252
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002253 // The mips ABIs for returning structs by value requires that we copy
2254 // the sret argument into $v0 for the return. We saved the argument into
2255 // a virtual register in the entry block, so now we copy the value out
2256 // and into $v0.
2257 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2258 MachineFunction &MF = DAG.getMachineFunction();
2259 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2260 unsigned Reg = MipsFI->getSRetReturnReg();
2261
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002262 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002263 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002264 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002265
Dale Johannesena05dca42009-02-04 23:02:30 +00002266 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002267 Flag = Chain.getValue(1);
2268 }
2269
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002270 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002271 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002272 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002273 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002274 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002275 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002277}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002278
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002279//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002280// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002281//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002282
2283/// getConstraintType - Given a constraint letter, return the type of
2284/// constraint it is for this target.
2285MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002286getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002287{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002288 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002289 // GCC config/mips/constraints.md
2290 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002291 // 'd' : An address register. Equivalent to r
2292 // unless generating MIPS16 code.
2293 // 'y' : Equivalent to r; retained for
2294 // backwards compatibility.
2295 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002296 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002297 switch (Constraint[0]) {
2298 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002299 case 'd':
2300 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002301 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002302 return C_RegisterClass;
2303 break;
2304 }
2305 }
2306 return TargetLowering::getConstraintType(Constraint);
2307}
2308
John Thompson44ab89e2010-10-29 17:29:13 +00002309/// Examine constraint type and operand type and determine a weight value.
2310/// This object must already have been set up with the operand type
2311/// and the current alternative constraint selected.
2312TargetLowering::ConstraintWeight
2313MipsTargetLowering::getSingleConstraintMatchWeight(
2314 AsmOperandInfo &info, const char *constraint) const {
2315 ConstraintWeight weight = CW_Invalid;
2316 Value *CallOperandVal = info.CallOperandVal;
2317 // If we don't have a value, we can't do a match,
2318 // but allow it at the lowest weight.
2319 if (CallOperandVal == NULL)
2320 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002321 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002322 // Look at the constraint type.
2323 switch (*constraint) {
2324 default:
2325 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2326 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002327 case 'd':
2328 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002329 if (type->isIntegerTy())
2330 weight = CW_Register;
2331 break;
2332 case 'f':
2333 if (type->isFloatTy())
2334 weight = CW_Register;
2335 break;
2336 }
2337 return weight;
2338}
2339
Eric Christopher38d64262011-06-29 19:33:04 +00002340/// Given a register class constraint, like 'r', if this corresponds directly
2341/// to an LLVM register class, return a register of 0 and the register class
2342/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002343std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002344getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002345{
2346 if (Constraint.size() == 1) {
2347 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002348 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2349 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002350 case 'r':
2351 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002352 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002353 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002354 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002355 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002356 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2357 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Eric Christopher314aff12011-06-29 19:04:31 +00002358 break;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002359 }
2360 }
2361 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2362}
2363
Dan Gohman6520e202008-10-18 02:06:02 +00002364bool
2365MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2366 // The Mips target isn't yet aware of offsets.
2367 return false;
2368}
Evan Chengeb2f9692009-10-27 19:56:55 +00002369
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002370bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2371 if (VT != MVT::f32 && VT != MVT::f64)
2372 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002373 if (Imm.isNegZero())
2374 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002375 return Imm.isZero();
2376}