blob: e8ee9dc1c4a11539c8d5f24d6aec54aa79dcff19 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16
17//===----------------------------------------------------------------------===//
18// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
21def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
23
Dan Gohmanf17a25c2007-07-18 16:29:46 +000024def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
25def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
26def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
27 [SDNPCommutative, SDNPAssociative]>;
28def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
29 [SDNPCommutative, SDNPAssociative]>;
30def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
32def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
33def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
34def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengf37bf452007-10-01 18:12:48 +000035def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Cheng621216e2007-09-29 00:00:36 +000036def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Nate Begemand77e59e2008-02-11 04:19:36 +000037def X86pextrb : SDNode<"X86ISD::PEXTRB",
38 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
39def X86pextrw : SDNode<"X86ISD::PEXTRW",
40 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
41def X86pinsrb : SDNode<"X86ISD::PINSRB",
42 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
43 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
44def X86pinsrw : SDNode<"X86ISD::PINSRW",
45 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
46 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
47def X86insrtps : SDNode<"X86ISD::INSERTPS",
48 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
49 SDTCisVT<2, f32>, SDTCisPtrTy<3>]>>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050
51//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052// SSE Complex Patterns
53//===----------------------------------------------------------------------===//
54
55// These are 'extloads' from a scalar to the low element of a vector, zeroing
56// the top elements. These are used for the SSE 'ss' and 'sd' instruction
57// forms.
58def sse_load_f32 : ComplexPattern<v4f32, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000059 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060def sse_load_f64 : ComplexPattern<v2f64, 4, "SelectScalarSSELoad", [],
Chris Lattnerc90ee9c2008-01-10 07:59:24 +000061 [SDNPHasChain, SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062
63def ssmem : Operand<v4f32> {
64 let PrintMethod = "printf32mem";
65 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
66}
67def sdmem : Operand<v2f64> {
68 let PrintMethod = "printf64mem";
69 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
70}
71
72//===----------------------------------------------------------------------===//
73// SSE pattern fragments
74//===----------------------------------------------------------------------===//
75
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
77def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
78def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
79def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
80
Dan Gohman11821702007-07-27 17:16:43 +000081// Like 'store', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +000082def alignedstore : PatFrag<(ops node:$val, node:$ptr),
83 (st node:$val, node:$ptr), [{
84 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
85 return !ST->isTruncatingStore() &&
86 ST->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +000087 ST->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +000088 return false;
89}]>;
90
Dan Gohman11821702007-07-27 17:16:43 +000091// Like 'load', but always requires vector alignment.
Dan Gohman4a4f1512007-07-18 20:23:34 +000092def alignedload : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
93 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
94 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
95 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +000096 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +000097 return false;
98}]>;
99
Dan Gohman11821702007-07-27 17:16:43 +0000100def alignedloadfsf32 : PatFrag<(ops node:$ptr), (f32 (alignedload node:$ptr))>;
101def alignedloadfsf64 : PatFrag<(ops node:$ptr), (f64 (alignedload node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000102def alignedloadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (alignedload node:$ptr))>;
103def alignedloadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (alignedload node:$ptr))>;
104def alignedloadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (alignedload node:$ptr))>;
105def alignedloadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (alignedload node:$ptr))>;
106
107// Like 'load', but uses special alignment checks suitable for use in
108// memory operands in most SSE instructions, which are required to
109// be naturally aligned on some targets but not on others.
110// FIXME: Actually implement support for targets that don't require the
111// alignment. This probably wants a subtarget predicate.
112def memop : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
113 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
114 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
115 LD->getAddressingMode() == ISD::UNINDEXED &&
Dan Gohman11821702007-07-27 17:16:43 +0000116 LD->getAlignment() >= 16;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000117 return false;
118}]>;
119
Dan Gohman11821702007-07-27 17:16:43 +0000120def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
121def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000122def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
123def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
124def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
125def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000126def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4a4f1512007-07-18 20:23:34 +0000127
Bill Wendling3b15d722007-08-11 09:52:53 +0000128// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
129// 16-byte boundary.
Nate Begeman9a58b8a2008-02-09 23:46:37 +0000130// FIXME: 8 byte alignment for mmx reads is not required
Bill Wendling3b15d722007-08-11 09:52:53 +0000131def memop64 : PatFrag<(ops node:$ptr), (ld node:$ptr), [{
132 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N))
133 return LD->getExtensionType() == ISD::NON_EXTLOAD &&
134 LD->getAddressingMode() == ISD::UNINDEXED &&
135 LD->getAlignment() >= 8;
136 return false;
137}]>;
138
139def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling3b15d722007-08-11 09:52:53 +0000140def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
141def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
142def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
143
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000144def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
145def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
146def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
147def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
148def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
149def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
150
151def fp32imm0 : PatLeaf<(f32 fpimm), [{
152 return N->isExactlyValue(+0.0);
153}]>;
154
155def PSxLDQ_imm : SDNodeXForm<imm, [{
156 // Transformation function: imm >> 3
157 return getI32Imm(N->getValue() >> 3);
158}]>;
159
160// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
161// SHUFP* etc. imm.
162def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
163 return getI8Imm(X86::getShuffleSHUFImmediate(N));
164}]>;
165
166// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
167// PSHUFHW imm.
168def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
169 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
170}]>;
171
172// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
173// PSHUFLW imm.
174def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
175 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
176}]>;
177
178def SSE_splat_mask : PatLeaf<(build_vector), [{
179 return X86::isSplatMask(N);
180}], SHUFFLE_get_shuf_imm>;
181
182def SSE_splat_lo_mask : PatLeaf<(build_vector), [{
183 return X86::isSplatLoMask(N);
184}]>;
185
186def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
187 return X86::isMOVHLPSMask(N);
188}]>;
189
190def MOVHLPS_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
191 return X86::isMOVHLPS_v_undef_Mask(N);
192}]>;
193
194def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
195 return X86::isMOVHPMask(N);
196}]>;
197
198def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
199 return X86::isMOVLPMask(N);
200}]>;
201
202def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
203 return X86::isMOVLMask(N);
204}]>;
205
206def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
207 return X86::isMOVSHDUPMask(N);
208}]>;
209
210def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
211 return X86::isMOVSLDUPMask(N);
212}]>;
213
214def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
215 return X86::isUNPCKLMask(N);
216}]>;
217
218def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
219 return X86::isUNPCKHMask(N);
220}]>;
221
222def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
223 return X86::isUNPCKL_v_undef_Mask(N);
224}]>;
225
226def UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
227 return X86::isUNPCKH_v_undef_Mask(N);
228}]>;
229
230def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
231 return X86::isPSHUFDMask(N);
232}], SHUFFLE_get_shuf_imm>;
233
234def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
235 return X86::isPSHUFHWMask(N);
236}], SHUFFLE_get_pshufhw_imm>;
237
238def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
239 return X86::isPSHUFLWMask(N);
240}], SHUFFLE_get_pshuflw_imm>;
241
242def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
243 return X86::isPSHUFDMask(N);
244}], SHUFFLE_get_shuf_imm>;
245
246def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
247 return X86::isSHUFPMask(N);
248}], SHUFFLE_get_shuf_imm>;
249
250def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
251 return X86::isSHUFPMask(N);
252}], SHUFFLE_get_shuf_imm>;
253
254//===----------------------------------------------------------------------===//
255// SSE scalar FP Instructions
256//===----------------------------------------------------------------------===//
257
258// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
259// scheduler into a branch sequence.
Evan Cheng950aac02007-09-25 01:57:46 +0000260// These are expanded by the scheduler.
261let Uses = [EFLAGS], usesCustomDAGSchedInserter = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262 def CMOV_FR32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000263 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264 "#CMOV_FR32 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000265 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
266 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267 def CMOV_FR64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000268 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269 "#CMOV_FR64 PSEUDO!",
Evan Cheng621216e2007-09-29 00:00:36 +0000270 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
271 EFLAGS))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000272 def CMOV_V4F32 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000273 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274 "#CMOV_V4F32 PSEUDO!",
275 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000276 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
277 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 def CMOV_V2F64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000279 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280 "#CMOV_V2F64 PSEUDO!",
281 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000282 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
283 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000284 def CMOV_V2I64 : I<0, Pseudo,
Evan Chengb783fa32007-07-19 01:14:50 +0000285 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286 "#CMOV_V2I64 PSEUDO!",
287 [(set VR128:$dst,
Evan Cheng621216e2007-09-29 00:00:36 +0000288 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng950aac02007-09-25 01:57:46 +0000289 EFLAGS)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290}
291
292//===----------------------------------------------------------------------===//
293// SSE1 Instructions
294//===----------------------------------------------------------------------===//
295
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000296// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000297let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000298def MOVSSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000299 "movss\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000300let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000301def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000302 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000303 [(set FR32:$dst, (loadf32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000304def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000305 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 [(store FR32:$src, addr:$dst)]>;
307
308// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000309def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000310 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000312def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000313 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000315def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000316 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000318def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000319 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
321
322// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +0000323def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000324 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000325 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000326def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000327 "cvtss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 [(set GR32:$dst, (int_x86_sse_cvtss2si
329 (load addr:$src)))]>;
330
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000331// Match intrinisics which expect MM and XMM operand(s).
332def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
333 "cvtps2pi\t{$src, $dst|$dst, $src}",
334 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
335def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
336 "cvtps2pi\t{$src, $dst|$dst, $src}",
337 [(set VR64:$dst, (int_x86_sse_cvtps2pi
338 (load addr:$src)))]>;
339def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
340 "cvttps2pi\t{$src, $dst|$dst, $src}",
341 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
342def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
343 "cvttps2pi\t{$src, $dst|$dst, $src}",
344 [(set VR64:$dst, (int_x86_sse_cvttps2pi
345 (load addr:$src)))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +0000346let Constraints = "$src1 = $dst" in {
Dale Johannesen1fbb4a52007-10-30 22:15:38 +0000347 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
348 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
349 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
350 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
351 VR64:$src2))]>;
352 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
353 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
354 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
355 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
356 (load addr:$src2)))]>;
357}
358
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000359// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +0000360def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000361 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000362 [(set GR32:$dst,
363 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000364def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000365 "cvttss2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 [(set GR32:$dst,
367 (int_x86_sse_cvttss2si(load addr:$src)))]>;
368
Evan Cheng3ea4d672008-03-05 08:19:16 +0000369let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000370 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000371 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000372 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
374 GR32:$src2))]>;
375 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000376 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000377 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
379 (loadi32 addr:$src2)))]>;
380}
381
382// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000383let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000384let neverHasSideEffects = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000385 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000386 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000387 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000388let neverHasSideEffects = 1, mayLoad = 1 in
Chris Lattnera9f545f2007-12-16 20:12:41 +0000389 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000390 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000391 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000392}
393
Evan Cheng55687072007-09-14 21:48:26 +0000394let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000395def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000396 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000397 [(X86cmp FR32:$src1, FR32:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000398def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000399 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000400 [(X86cmp FR32:$src1, (loadf32 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000401 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000402} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000403
404// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +0000405let Constraints = "$src1 = $dst" in {
Chris Lattnera9f545f2007-12-16 20:12:41 +0000406 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000407 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000408 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000409 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
410 VR128:$src, imm:$cc))]>;
Chris Lattnera9f545f2007-12-16 20:12:41 +0000411 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000412 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000413 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000414 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
415 (load addr:$src), imm:$cc))]>;
416}
417
Evan Cheng55687072007-09-14 21:48:26 +0000418let Defs = [EFLAGS] in {
Evan Cheng621216e2007-09-29 00:00:36 +0000419def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000420 (ins VR128:$src1, VR128:$src2),
421 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000422 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000423 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000424def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000425 (ins VR128:$src1, f128mem:$src2),
426 "ucomiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000427 [(X86ucomi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000428 (implicit EFLAGS)]>;
429
Evan Cheng621216e2007-09-29 00:00:36 +0000430def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000431 (ins VR128:$src1, VR128:$src2),
432 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000433 [(X86comi (v4f32 VR128:$src1), VR128:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +0000434 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +0000435def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs),
Evan Cheng950aac02007-09-25 01:57:46 +0000436 (ins VR128:$src1, f128mem:$src2),
437 "comiss\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +0000438 [(X86comi (v4f32 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +0000439 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000440} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000441
442// Aliases of packed SSE1 instructions for scalar use. These all have names that
443// start with 'Fs'.
444
445// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000446let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000447def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000448 "pxor\t$dst, $dst", [(set FR32:$dst, fp32imm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000449 Requires<[HasSSE1]>, TB, OpSize;
450
451// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
452// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000453let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000454def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000455 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000456
457// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
458// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +0000459let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000460def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000461 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +0000462 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463
464// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000465let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000466let isCommutable = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000467 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000468 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000469 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000470 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000471 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000473 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000474 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000475 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
476}
477
Evan Chengb783fa32007-07-19 01:14:50 +0000478def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000479 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000480 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000481 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000482def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000483 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000485 (memopfsf32 addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000486def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000487 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000488 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohman11821702007-07-27 17:16:43 +0000489 (memopfsf32 addr:$src2)))]>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000490let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000491def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000492 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000493 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000494
495let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000497 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000498 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000499}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000500}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000501
502/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
503///
504/// In addition, we also have a special variant of the scalar form here to
505/// represent the associated intrinsic operation. This form is unlike the
506/// plain scalar form, in that it takes an entire vector (instead of a scalar)
507/// and leaves the top elements undefined.
508///
509/// These three forms can each be reg+reg or reg+mem, so there are a total of
510/// six "instructions".
511///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000512let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
514 SDNode OpNode, Intrinsic F32Int,
515 bit Commutable = 0> {
516 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000517 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000518 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000519 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
520 let isCommutable = Commutable;
521 }
522
523 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000524 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000525 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
527
528 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000529 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000530 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000531 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
532 let isCommutable = Commutable;
533 }
534
535 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000536 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000537 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000538 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000539
540 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000541 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000542 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
544 let isCommutable = Commutable;
545 }
546
547 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000548 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000549 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550 [(set VR128:$dst, (F32Int VR128:$src1,
551 sse_load_f32:$src2))]>;
552}
553}
554
555// Arithmetic instructions
556defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
557defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
558defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
559defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
560
561/// sse1_fp_binop_rm - Other SSE1 binops
562///
563/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
564/// instructions for a full-vector intrinsic form. Operations that map
565/// onto C operators don't use this form since they just use the plain
566/// vector form instead of having a separate vector intrinsic form.
567///
568/// This provides a total of eight "instructions".
569///
Evan Cheng3ea4d672008-03-05 08:19:16 +0000570let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000571multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
572 SDNode OpNode,
573 Intrinsic F32Int,
574 Intrinsic V4F32Int,
575 bit Commutable = 0> {
576
577 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000578 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000579 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000580 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
581 let isCommutable = Commutable;
582 }
583
584 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000585 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins FR32:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000586 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
588
589 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000590 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000591 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000592 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
593 let isCommutable = Commutable;
594 }
595
596 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000597 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000598 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000599 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600
601 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000602 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000603 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000604 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
605 let isCommutable = Commutable;
606 }
607
608 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000609 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, ssmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000610 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 [(set VR128:$dst, (F32Int VR128:$src1,
612 sse_load_f32:$src2))]>;
613
614 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000615 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000616 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000617 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
618 let isCommutable = Commutable;
619 }
620
621 // Vector intrinsic operation, reg+mem.
Dan Gohmanc747be52007-08-02 21:06:40 +0000622 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000623 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000624 [(set VR128:$dst, (V4F32Int VR128:$src1, (load addr:$src2)))]>;
625}
626}
627
628defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
629 int_x86_sse_max_ss, int_x86_sse_max_ps>;
630defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
631 int_x86_sse_min_ss, int_x86_sse_min_ps>;
632
633//===----------------------------------------------------------------------===//
634// SSE packed FP Instructions
635
636// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000637let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000638def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000639 "movaps\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000640let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000641def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000642 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000643 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000644
Evan Chengb783fa32007-07-19 01:14:50 +0000645def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000646 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000647 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000648
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000649let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000650def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000651 "movups\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +0000652let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000653def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000654 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000655 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000656def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000657 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000658 [(store (v4f32 VR128:$src), addr:$dst)]>;
659
660// Intrinsic forms of MOVUPS load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +0000661let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000662def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000663 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000664 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000665def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000666 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +0000667 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000668
Evan Cheng3ea4d672008-03-05 08:19:16 +0000669let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000670 let AddedComplexity = 20 in {
671 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000672 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000673 "movlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000674 [(set VR128:$dst,
675 (v4f32 (vector_shuffle VR128:$src1,
676 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
677 MOVLP_shuffle_mask)))]>;
678 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000679 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000680 "movhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681 [(set VR128:$dst,
682 (v4f32 (vector_shuffle VR128:$src1,
683 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
684 MOVHP_shuffle_mask)))]>;
685 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000686} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687
Evan Chengb783fa32007-07-19 01:14:50 +0000688def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000689 "movlps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000690 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
691 (iPTR 0))), addr:$dst)]>;
692
693// v2f64 extract element 1 is always custom lowered to unpack high to low
694// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +0000695def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000696 "movhps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000697 [(store (f64 (vector_extract
698 (v2f64 (vector_shuffle
699 (bc_v2f64 (v4f32 VR128:$src)), (undef),
700 UNPCKH_shuffle_mask)), (iPTR 0))),
701 addr:$dst)]>;
702
Evan Cheng3ea4d672008-03-05 08:19:16 +0000703let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000704let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000705def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000706 "movlhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000707 [(set VR128:$dst,
708 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
709 MOVHP_shuffle_mask)))]>;
710
Evan Chengb783fa32007-07-19 01:14:50 +0000711def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000712 "movhlps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713 [(set VR128:$dst,
714 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
715 MOVHLPS_shuffle_mask)))]>;
716} // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000717} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718
719
720
721// Arithmetic
722
723/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
724///
725/// In addition, we also have a special variant of the scalar form here to
726/// represent the associated intrinsic operation. This form is unlike the
727/// plain scalar form, in that it takes an entire vector (instead of a
728/// scalar) and leaves the top elements undefined.
729///
730/// And, we have a special variant form for a full-vector intrinsic form.
731///
732/// These four forms can each have a reg or a mem operand, so there are a
733/// total of eight "instructions".
734///
735multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
736 SDNode OpNode,
737 Intrinsic F32Int,
738 Intrinsic V4F32Int,
739 bit Commutable = 0> {
740 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000741 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000742 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000743 [(set FR32:$dst, (OpNode FR32:$src))]> {
744 let isCommutable = Commutable;
745 }
746
747 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000748 def SSm : SSI<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000749 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750 [(set FR32:$dst, (OpNode (load addr:$src)))]>;
751
752 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000753 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000754 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000755 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
756 let isCommutable = Commutable;
757 }
758
759 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000760 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000761 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +0000762 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763
764 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +0000765 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000766 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767 [(set VR128:$dst, (F32Int VR128:$src))]> {
768 let isCommutable = Commutable;
769 }
770
771 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +0000772 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000773 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000774 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
775
776 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +0000777 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000778 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
780 let isCommutable = Commutable;
781 }
782
783 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +0000784 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000785 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000786 [(set VR128:$dst, (V4F32Int (load addr:$src)))]>;
787}
788
789// Square root.
790defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
791 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
792
793// Reciprocal approximations. Note that these typically require refinement
794// in order to obtain suitable precision.
795defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
796 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
797defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
798 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
799
800// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +0000801let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000802 let isCommutable = 1 in {
803 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000804 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000805 "andps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806 [(set VR128:$dst, (v2i64
807 (and VR128:$src1, VR128:$src2)))]>;
808 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000809 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000810 "orps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000811 [(set VR128:$dst, (v2i64
812 (or VR128:$src1, VR128:$src2)))]>;
813 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000814 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000815 "xorps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000816 [(set VR128:$dst, (v2i64
817 (xor VR128:$src1, VR128:$src2)))]>;
818 }
819
820 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000821 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000822 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000823 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
824 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000825 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000826 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000827 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000828 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
829 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000830 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000831 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000832 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng8e92cd12007-07-19 23:34:10 +0000833 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
834 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000836 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000837 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 [(set VR128:$dst,
839 (v2i64 (and (xor VR128:$src1,
840 (bc_v2i64 (v4i32 immAllOnesV))),
841 VR128:$src2)))]>;
842 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000843 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000844 "andnps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000845 [(set VR128:$dst,
Evan Cheng8e92cd12007-07-19 23:34:10 +0000846 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng8e92cd12007-07-19 23:34:10 +0000848 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000849}
850
Evan Cheng3ea4d672008-03-05 08:19:16 +0000851let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000852 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000853 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000854 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000855 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
856 VR128:$src, imm:$cc))]>;
857 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000858 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +0000859 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
861 (load addr:$src), imm:$cc))]>;
862}
863
864// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +0000865let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
867 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000868 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 VR128:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000870 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871 [(set VR128:$dst,
872 (v4f32 (vector_shuffle
873 VR128:$src1, VR128:$src2,
874 SHUFP_shuffle_mask:$src3)))]>;
875 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000876 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 f128mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000878 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000879 [(set VR128:$dst,
880 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000881 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000882 SHUFP_shuffle_mask:$src3)))]>;
883
884 let AddedComplexity = 10 in {
885 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000886 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000887 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 [(set VR128:$dst,
889 (v4f32 (vector_shuffle
890 VR128:$src1, VR128:$src2,
891 UNPCKH_shuffle_mask)))]>;
892 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000893 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000894 "unpckhps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895 [(set VR128:$dst,
896 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000897 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000898 UNPCKH_shuffle_mask)))]>;
899
900 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000901 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000902 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000903 [(set VR128:$dst,
904 (v4f32 (vector_shuffle
905 VR128:$src1, VR128:$src2,
906 UNPCKL_shuffle_mask)))]>;
907 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000908 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000909 "unpcklps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000910 [(set VR128:$dst,
911 (v4f32 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +0000912 VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913 UNPCKL_shuffle_mask)))]>;
914 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +0000915} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000916
917// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000918def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000919 "movmskps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000921def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000922 "movmskpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
924
Evan Chengd1d68072008-03-08 00:58:38 +0000925// Prefetch intrinsic.
926def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
927 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
928def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
929 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
930def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
931 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
932def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
933 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000934
935// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +0000936def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000937 "movntps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
939
940// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +0000941def SFENCE : PSI<0xAE, MRM7m, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000942
943// MXCSR register
Evan Chengb783fa32007-07-19 01:14:50 +0000944def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000945 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000946def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000947 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000948
949// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +0000950let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000951def V_SET0 : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000952 "xorps\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000953 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000954
Evan Chenga15896e2008-03-12 07:02:50 +0000955let Predicates = [HasSSE1] in {
956 def : Pat<(v2i64 immAllZerosV), (V_SET0)>;
957 def : Pat<(v8i16 immAllZerosV), (V_SET0)>;
958 def : Pat<(v16i8 immAllZerosV), (V_SET0)>;
959 def : Pat<(v2f64 immAllZerosV), (V_SET0)>;
960 def : Pat<(v4f32 immAllZerosV), (V_SET0)>;
961}
962
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000963// FR32 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +0000964def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000965 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000966 [(set VR128:$dst,
967 (v4f32 (scalar_to_vector FR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000968def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000969 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000970 [(set VR128:$dst,
971 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
972
973// FIXME: may not be able to eliminate this movss with coalescing the src and
974// dest register classes are different. We really want to write this pattern
975// like this:
976// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
977// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +0000978def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (outs FR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000979 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
981 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000982def MOVPS2SSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000983 "movss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000984 [(store (f32 (vector_extract (v4f32 VR128:$src),
985 (iPTR 0))), addr:$dst)]>;
986
987
988// Move to lower bits of a VR128, leaving upper bits alone.
989// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +0000990let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +0000991let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992 def MOVLSS2PSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000993 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000994 "movss\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000995
996 let AddedComplexity = 15 in
997 def MOVLPSrr : SSI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000998 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000999 "movss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001000 [(set VR128:$dst,
1001 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
1002 MOVL_shuffle_mask)))]>;
1003}
1004
1005// Move to lower bits of a VR128 and zeroing upper bits.
1006// Loading from memory automatically zeroing upper bits.
1007let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00001008def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001009 "movss\t{$src, $dst|$dst, $src}",
Chris Lattnere6aa3862007-11-25 00:24:49 +00001010 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001011 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
1012 MOVL_shuffle_mask)))]>;
1013
1014
1015//===----------------------------------------------------------------------===//
1016// SSE2 Instructions
1017//===----------------------------------------------------------------------===//
1018
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001019// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001020let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001021def MOVSDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001022 "movsd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001023let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001024def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001025 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001026 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001027def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001028 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001029 [(store FR64:$src, addr:$dst)]>;
1030
1031// Conversion instructions
Evan Chengb783fa32007-07-19 01:14:50 +00001032def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001033 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001034 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001035def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001036 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001037 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001038def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001039 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001040 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001041def CVTSD2SSrm : SDI<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001042 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001044def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001045 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001046 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001047def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001048 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1050
1051// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001052def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001053 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001054 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1055 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001056def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001057 "cvtss2sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
1059 Requires<[HasSSE2]>;
1060
1061// Match intrinsics which expect XMM operand(s).
Evan Chengb783fa32007-07-19 01:14:50 +00001062def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001063 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001064 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001065def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001066 "cvtsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001067 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1068 (load addr:$src)))]>;
1069
Dale Johannesen1fbb4a52007-10-30 22:15:38 +00001070// Match intrinisics which expect MM and XMM operand(s).
1071def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1072 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1073 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1074def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1075 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1076 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
1077 (load addr:$src)))]>;
1078def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1079 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1080 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1081def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1082 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1083 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
1084 (load addr:$src)))]>;
1085def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1086 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1087 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1088def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1089 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1090 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
1091 (load addr:$src)))]>;
1092
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001093// Aliases for intrinsics
Evan Chengb783fa32007-07-19 01:14:50 +00001094def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001095 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001096 [(set GR32:$dst,
1097 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001098def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001099 "cvttsd2si\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001100 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1101 (load addr:$src)))]>;
1102
1103// Comparison instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001104let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001105 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001106 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001107 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001108let mayLoad = 1 in
Evan Cheng653c7ac2007-12-20 19:57:09 +00001109 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001110 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001111 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112}
1113
Evan Cheng950aac02007-09-25 01:57:46 +00001114let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001115def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001116 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001117 [(X86cmp FR64:$src1, FR64:$src2), (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001118def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001119 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001120 [(X86cmp FR64:$src1, (loadf64 addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001121 (implicit EFLAGS)]>;
1122}
1123
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001124// Aliases to match intrinsics which expect XMM operand(s).
Evan Cheng3ea4d672008-03-05 08:19:16 +00001125let Constraints = "$src1 = $dst" in {
Evan Cheng653c7ac2007-12-20 19:57:09 +00001126 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001127 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001128 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1130 VR128:$src, imm:$cc))]>;
Evan Cheng653c7ac2007-12-20 19:57:09 +00001131 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001132 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohman91888f02007-07-31 20:11:57 +00001133 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001134 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1135 (load addr:$src), imm:$cc))]>;
1136}
1137
Evan Cheng950aac02007-09-25 01:57:46 +00001138let Defs = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001139def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001140 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001141 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1142 (implicit EFLAGS)]>;
1143def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001144 "ucomisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001145 [(X86ucomi (v2f64 VR128:$src1), (load addr:$src2)),
1146 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001147
Evan Chengb783fa32007-07-19 01:14:50 +00001148def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001149 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001150 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2)),
1151 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001152def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001153 "comisd\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001154 [(X86comi (v2f64 VR128:$src1), (load addr:$src2)),
Evan Cheng950aac02007-09-25 01:57:46 +00001155 (implicit EFLAGS)]>;
1156} // Defs = EFLAGS]
1157
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001158// Aliases of packed SSE2 instructions for scalar use. These all have names that
1159// start with 'Fs'.
1160
1161// Alias instructions that map fld0 to pxor for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00001162let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001163def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00001164 "pxor\t$dst, $dst", [(set FR64:$dst, fpimm0)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001165 Requires<[HasSSE2]>, TB, OpSize;
1166
1167// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
1168// disregarded.
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001169let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001170def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001171 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001172
1173// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
1174// disregarded.
Chris Lattner1a1932c2008-01-06 23:38:27 +00001175let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001176def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001177 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman11821702007-07-27 17:16:43 +00001178 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001179
1180// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001181let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182let isCommutable = 1 in {
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001183 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1184 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001185 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001186 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001187 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1188 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001189 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001190 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001191 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1192 (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001193 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001194 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1195}
1196
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001197def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1198 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001199 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001200 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001201 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001202def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1203 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001204 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001205 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001206 (memopfsf64 addr:$src2)))]>;
Evan Cheng0e3e01d2008-05-02 07:53:32 +00001207def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1208 (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001209 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001210 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohman11821702007-07-27 17:16:43 +00001211 (memopfsf64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001212
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001213let neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001214def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001215 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001216 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001217let mayLoad = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001219 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001220 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001222}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223
1224/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
1225///
1226/// In addition, we also have a special variant of the scalar form here to
1227/// represent the associated intrinsic operation. This form is unlike the
1228/// plain scalar form, in that it takes an entire vector (instead of a scalar)
1229/// and leaves the top elements undefined.
1230///
1231/// These three forms can each be reg+reg or reg+mem, so there are a total of
1232/// six "instructions".
1233///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001234let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1236 SDNode OpNode, Intrinsic F64Int,
1237 bit Commutable = 0> {
1238 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001239 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001240 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1242 let isCommutable = Commutable;
1243 }
1244
1245 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001246 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001247 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001248 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1249
1250 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001251 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001252 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001253 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1254 let isCommutable = Commutable;
1255 }
1256
1257 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001258 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001259 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001260 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001261
1262 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001263 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001264 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001265 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1266 let isCommutable = Commutable;
1267 }
1268
1269 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001270 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001271 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001272 [(set VR128:$dst, (F64Int VR128:$src1,
1273 sse_load_f64:$src2))]>;
1274}
1275}
1276
1277// Arithmetic instructions
1278defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1279defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1280defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1281defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
1282
1283/// sse2_fp_binop_rm - Other SSE2 binops
1284///
1285/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1286/// instructions for a full-vector intrinsic form. Operations that map
1287/// onto C operators don't use this form since they just use the plain
1288/// vector form instead of having a separate vector intrinsic form.
1289///
1290/// This provides a total of eight "instructions".
1291///
Evan Cheng3ea4d672008-03-05 08:19:16 +00001292let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001293multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1294 SDNode OpNode,
1295 Intrinsic F64Int,
1296 Intrinsic V2F64Int,
1297 bit Commutable = 0> {
1298
1299 // Scalar operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001300 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001301 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001302 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1303 let isCommutable = Commutable;
1304 }
1305
1306 // Scalar operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001307 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins FR64:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001308 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001309 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
1310
1311 // Vector operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001312 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001313 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001314 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1315 let isCommutable = Commutable;
1316 }
1317
1318 // Vector operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001319 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001320 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001321 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001322
1323 // Intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001324 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001325 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001326 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1327 let isCommutable = Commutable;
1328 }
1329
1330 // Intrinsic operation, reg+mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001331 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, sdmem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001332 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001333 [(set VR128:$dst, (F64Int VR128:$src1,
1334 sse_load_f64:$src2))]>;
1335
1336 // Vector intrinsic operation, reg+reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001337 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001338 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001339 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1340 let isCommutable = Commutable;
1341 }
1342
1343 // Vector intrinsic operation, reg+mem.
Dan Gohmanc747be52007-08-02 21:06:40 +00001344 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001345 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001346 [(set VR128:$dst, (V2F64Int VR128:$src1, (load addr:$src2)))]>;
1347}
1348}
1349
1350defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1351 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1352defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1353 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
1354
1355//===----------------------------------------------------------------------===//
1356// SSE packed FP Instructions
1357
1358// Move Instructions
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00001359let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001360def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001361 "movapd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001362let isSimpleLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001363def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001364 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001365 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001366
Evan Chengb783fa32007-07-19 01:14:50 +00001367def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001368 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001369 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001370
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001371let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001372def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001373 "movupd\t{$src, $dst|$dst, $src}", []>;
Chris Lattner1a1932c2008-01-06 23:38:27 +00001374let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001375def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001376 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001377 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001378def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001379 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001380 [(store (v2f64 VR128:$src), addr:$dst)]>;
1381
1382// Intrinsic forms of MOVUPD load and store
Evan Chengb783fa32007-07-19 01:14:50 +00001383def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001384 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001385 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001386def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001387 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001388 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001389
Evan Cheng3ea4d672008-03-05 08:19:16 +00001390let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001391 let AddedComplexity = 20 in {
1392 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001393 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001394 "movlpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001395 [(set VR128:$dst,
1396 (v2f64 (vector_shuffle VR128:$src1,
1397 (scalar_to_vector (loadf64 addr:$src2)),
1398 MOVLP_shuffle_mask)))]>;
1399 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001400 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001401 "movhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001402 [(set VR128:$dst,
1403 (v2f64 (vector_shuffle VR128:$src1,
1404 (scalar_to_vector (loadf64 addr:$src2)),
1405 MOVHP_shuffle_mask)))]>;
1406 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001407} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001408
Evan Chengb783fa32007-07-19 01:14:50 +00001409def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001410 "movlpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001411 [(store (f64 (vector_extract (v2f64 VR128:$src),
1412 (iPTR 0))), addr:$dst)]>;
1413
1414// v2f64 extract element 1 is always custom lowered to unpack high to low
1415// and extract element 0 so the non-store version isn't too horrible.
Evan Chengb783fa32007-07-19 01:14:50 +00001416def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001417 "movhpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001418 [(store (f64 (vector_extract
1419 (v2f64 (vector_shuffle VR128:$src, (undef),
1420 UNPCKH_shuffle_mask)), (iPTR 0))),
1421 addr:$dst)]>;
1422
1423// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001424def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001425 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001426 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1427 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001428def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001429 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1430 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1431 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001432 TB, Requires<[HasSSE2]>;
1433
1434// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001435def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001436 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001437 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1438 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001439def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001440 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1441 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1442 (bitconvert (memopv2i64 addr:$src))))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001443 XS, Requires<[HasSSE2]>;
1444
Evan Chengb783fa32007-07-19 01:14:50 +00001445def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng14c97c32008-03-14 07:46:48 +00001446 "cvtps2dq\t{$src, $dst|$dst, $src}",
1447 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001448def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001449 "cvtps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001450 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
1451 (load addr:$src)))]>;
1452// SSE2 packed instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001453def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001454 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001455 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
1456 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001457def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001458 "cvttps2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001459 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
1460 (load addr:$src)))]>,
1461 XS, Requires<[HasSSE2]>;
1462
1463// SSE2 packed instructions with XD prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001464def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001465 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001466 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1467 XD, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001468def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001469 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001470 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
1471 (load addr:$src)))]>,
1472 XD, Requires<[HasSSE2]>;
1473
Evan Chengb783fa32007-07-19 01:14:50 +00001474def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001475 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001476 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng14c97c32008-03-14 07:46:48 +00001477def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001478 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001479 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
1480 (load addr:$src)))]>;
1481
1482// SSE2 instructions without OpSize prefix
Evan Chengb783fa32007-07-19 01:14:50 +00001483def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001484 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001485 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1486 TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001487def Int_CVTPS2PDrm : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001488 "cvtps2pd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001489 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
1490 (load addr:$src)))]>,
1491 TB, Requires<[HasSSE2]>;
1492
Evan Chengb783fa32007-07-19 01:14:50 +00001493def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001494 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001496def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001497 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001498 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
1499 (load addr:$src)))]>;
1500
1501// Match intrinsics which expect XMM operand(s).
1502// Aliases for intrinsics
Evan Cheng3ea4d672008-03-05 08:19:16 +00001503let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001505 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001506 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001507 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1508 GR32:$src2))]>;
1509def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001510 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001511 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001512 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1513 (loadi32 addr:$src2)))]>;
1514def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001515 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001516 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001517 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1518 VR128:$src2))]>;
1519def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001520 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001521 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001522 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1523 (load addr:$src2)))]>;
1524def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001525 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001526 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001527 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1528 VR128:$src2))]>, XS,
1529 Requires<[HasSSE2]>;
1530def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001531 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001532 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001533 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1534 (load addr:$src2)))]>, XS,
1535 Requires<[HasSSE2]>;
1536}
1537
1538// Arithmetic
1539
1540/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
1541///
1542/// In addition, we also have a special variant of the scalar form here to
1543/// represent the associated intrinsic operation. This form is unlike the
1544/// plain scalar form, in that it takes an entire vector (instead of a
1545/// scalar) and leaves the top elements undefined.
1546///
1547/// And, we have a special variant form for a full-vector intrinsic form.
1548///
1549/// These four forms can each have a reg or a mem operand, so there are a
1550/// total of eight "instructions".
1551///
1552multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1553 SDNode OpNode,
1554 Intrinsic F64Int,
1555 Intrinsic V2F64Int,
1556 bit Commutable = 0> {
1557 // Scalar operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001558 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001559 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001560 [(set FR64:$dst, (OpNode FR64:$src))]> {
1561 let isCommutable = Commutable;
1562 }
1563
1564 // Scalar operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001565 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001566 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001567 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
1568
1569 // Vector operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001570 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001571 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001572 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1573 let isCommutable = Commutable;
1574 }
1575
1576 // Vector operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001577 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001578 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001579 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001580
1581 // Intrinsic operation, reg.
Evan Chengb783fa32007-07-19 01:14:50 +00001582 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001583 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001584 [(set VR128:$dst, (F64Int VR128:$src))]> {
1585 let isCommutable = Commutable;
1586 }
1587
1588 // Intrinsic operation, mem.
Evan Chengb783fa32007-07-19 01:14:50 +00001589 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001590 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001591 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1592
1593 // Vector intrinsic operation, reg
Evan Chengb783fa32007-07-19 01:14:50 +00001594 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001595 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001596 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1597 let isCommutable = Commutable;
1598 }
1599
1600 // Vector intrinsic operation, mem
Dan Gohmanc747be52007-08-02 21:06:40 +00001601 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001602 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001603 [(set VR128:$dst, (V2F64Int (load addr:$src)))]>;
1604}
1605
1606// Square root.
1607defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1608 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1609
1610// There is no f64 version of the reciprocal approximation instructions.
1611
1612// Logical
Evan Cheng3ea4d672008-03-05 08:19:16 +00001613let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001614 let isCommutable = 1 in {
1615 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001616 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001617 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001618 [(set VR128:$dst,
1619 (and (bc_v2i64 (v2f64 VR128:$src1)),
1620 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1621 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001622 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001623 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001624 [(set VR128:$dst,
1625 (or (bc_v2i64 (v2f64 VR128:$src1)),
1626 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1627 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001628 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001629 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001630 [(set VR128:$dst,
1631 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1632 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1633 }
1634
1635 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001636 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001637 "andpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001638 [(set VR128:$dst,
1639 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001640 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001642 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001643 "orpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001644 [(set VR128:$dst,
1645 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001646 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001647 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001648 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001649 "xorpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001650 [(set VR128:$dst,
1651 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001652 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001653 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001654 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001655 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001656 [(set VR128:$dst,
1657 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1658 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1659 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001660 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001661 "andnpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001662 [(set VR128:$dst,
1663 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng8e92cd12007-07-19 23:34:10 +00001664 (memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001665}
1666
Evan Cheng3ea4d672008-03-05 08:19:16 +00001667let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001668 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001669 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1670 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1671 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1672 VR128:$src, imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001673 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng14c97c32008-03-14 07:46:48 +00001674 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1675 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1676 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1677 (load addr:$src), imm:$cc))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001678}
1679
1680// Shuffle and unpack instructions
Evan Cheng3ea4d672008-03-05 08:19:16 +00001681let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001682 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng14c97c32008-03-14 07:46:48 +00001683 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1684 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
1685 [(set VR128:$dst, (v2f64 (vector_shuffle
1686 VR128:$src1, VR128:$src2,
1687 SHUFP_shuffle_mask:$src3)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001688 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001689 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001690 f128mem:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001691 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001692 [(set VR128:$dst,
1693 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001694 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001695 SHUFP_shuffle_mask:$src3)))]>;
1696
1697 let AddedComplexity = 10 in {
1698 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001699 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001700 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701 [(set VR128:$dst,
1702 (v2f64 (vector_shuffle
1703 VR128:$src1, VR128:$src2,
1704 UNPCKH_shuffle_mask)))]>;
1705 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001706 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001707 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001708 [(set VR128:$dst,
1709 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001710 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711 UNPCKH_shuffle_mask)))]>;
1712
1713 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001714 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001715 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001716 [(set VR128:$dst,
1717 (v2f64 (vector_shuffle
1718 VR128:$src1, VR128:$src2,
1719 UNPCKL_shuffle_mask)))]>;
1720 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001721 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001722 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001723 [(set VR128:$dst,
1724 (v2f64 (vector_shuffle
Dan Gohman7dc19012007-08-02 21:17:01 +00001725 VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001726 UNPCKL_shuffle_mask)))]>;
1727 } // AddedComplexity
Evan Cheng3ea4d672008-03-05 08:19:16 +00001728} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001729
1730
1731//===----------------------------------------------------------------------===//
1732// SSE integer instructions
1733
1734// Move Instructions
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001735let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001736def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001737 "movdqa\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001738let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001739def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001740 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001741 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001742let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001743def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001744 "movdqa\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001745 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001746let isSimpleLoad = 1, mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001747def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001748 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001749 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001750 XS, Requires<[HasSSE2]>;
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00001751let mayStore = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001752def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001753 "movdqu\t{$src, $dst|$dst, $src}",
Evan Cheng51a49b22007-07-20 00:27:43 +00001754 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001755 XS, Requires<[HasSSE2]>;
1756
Dan Gohman4a4f1512007-07-18 20:23:34 +00001757// Intrinsic forms of MOVDQU load and store
Chris Lattner1a1932c2008-01-06 23:38:27 +00001758let isSimpleLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001759def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001760 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001761 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1762 XS, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001763def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001764 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4a4f1512007-07-18 20:23:34 +00001765 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1766 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767
Evan Cheng88004752008-03-05 08:11:27 +00001768let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001769
1770multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1771 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001772 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001773 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001774 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1775 let isCommutable = Commutable;
1776 }
Evan Chengb783fa32007-07-19 01:14:50 +00001777 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001778 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001779 [(set VR128:$dst, (IntId VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001780 (bitconvert (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001781}
1782
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001783/// PDI_binop_rm - Simple SSE2 binary operator.
1784multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
1785 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001786 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001787 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001788 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
1789 let isCommutable = Commutable;
1790 }
Evan Chengb783fa32007-07-19 01:14:50 +00001791 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001792 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001793 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00001794 (bitconvert (memopv2i64 addr:$src2)))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001795}
1796
1797/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
1798///
1799/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
1800/// to collapse (bitconvert VT to VT) into its operand.
1801///
1802multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
1803 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +00001804 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001805 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001806 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
1807 let isCommutable = Commutable;
1808 }
Evan Chengb783fa32007-07-19 01:14:50 +00001809 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001810 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman4a4f1512007-07-18 20:23:34 +00001811 [(set VR128:$dst, (OpNode VR128:$src1,(memopv2i64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001812}
1813
Evan Cheng3ea4d672008-03-05 08:19:16 +00001814} // Constraints = "$src1 = $dst"
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001815
1816// 128-bit Integer Arithmetic
1817
1818defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
1819defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
1820defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
1821defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
1822
1823defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
1824defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
1825defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
1826defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
1827
1828defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
1829defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
1830defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
1831defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
1832
1833defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
1834defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
1835defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
1836defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
1837
1838defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
1839
1840defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
1841defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
1842defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
1843
1844defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
1845
1846defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
1847defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
1848
1849
1850defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
1851defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
1852defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
1853defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
1854defm PSADBW : PDI_binop_rm_int<0xE0, "psadbw", int_x86_sse2_psad_bw, 1>;
1855
1856
Evan Chengd1045a62008-02-18 23:04:32 +00001857defm PSLLW : PDI_binop_rm_int<0xF1, "psllw", int_x86_sse2_psll_w>;
1858defm PSLLD : PDI_binop_rm_int<0xF2, "pslld", int_x86_sse2_psll_d>;
1859defm PSLLQ : PDI_binop_rm_int<0xF3, "psllq", int_x86_sse2_psll_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001860
Evan Chengd1045a62008-02-18 23:04:32 +00001861defm PSRLW : PDI_binop_rm_int<0xD1, "psrlw", int_x86_sse2_psrl_w>;
1862defm PSRLD : PDI_binop_rm_int<0xD2, "psrld", int_x86_sse2_psrl_d>;
1863defm PSRLQ : PDI_binop_rm_int<0xD3, "psrlq", int_x86_sse2_psrl_q>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001864
Evan Chengd1045a62008-02-18 23:04:32 +00001865defm PSRAW : PDI_binop_rm_int<0xE1, "psraw", int_x86_sse2_psra_w>;
1866defm PSRAD : PDI_binop_rm_int<0xE2, "psrad", int_x86_sse2_psra_d>;
1867
1868// Some immediate variants need to match a bit_convert.
Evan Cheng88004752008-03-05 08:11:27 +00001869let Constraints = "$src1 = $dst" in {
Evan Chengd1045a62008-02-18 23:04:32 +00001870def PSLLWri : PDIi8<0x71, MRM6r, (outs VR128:$dst),
1871 (ins VR128:$src1, i32i8imm:$src2),
1872 "psllw\t{$src2, $dst|$dst, $src2}",
1873 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1874 (bc_v8i16 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1875def PSLLDri : PDIi8<0x72, MRM6r, (outs VR128:$dst),
1876 (ins VR128:$src1, i32i8imm:$src2),
1877 "pslld\t{$src2, $dst|$dst, $src2}",
1878 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1879 (scalar_to_vector (i32 imm:$src2))))]>;
1880def PSLLQri : PDIi8<0x73, MRM6r, (outs VR128:$dst),
1881 (ins VR128:$src1, i32i8imm:$src2),
1882 "psllq\t{$src2, $dst|$dst, $src2}",
1883 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1884 (bc_v2i64 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1885
1886def PSRLWri : PDIi8<0x71, MRM2r, (outs VR128:$dst),
1887 (ins VR128:$src1, i32i8imm:$src2),
1888 "psrlw\t{$src2, $dst|$dst, $src2}",
1889 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1890 (bc_v8i16 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1891def PSRLDri : PDIi8<0x72, MRM2r, (outs VR128:$dst),
1892 (ins VR128:$src1, i32i8imm:$src2),
1893 "psrld\t{$src2, $dst|$dst, $src2}",
1894 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1895 (scalar_to_vector (i32 imm:$src2))))]>;
1896def PSRLQri : PDIi8<0x73, MRM2r, (outs VR128:$dst),
1897 (ins VR128:$src1, i32i8imm:$src2),
1898 "psrlq\t{$src2, $dst|$dst, $src2}",
1899 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1900 (bc_v2i64 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1901
1902def PSRAWri : PDIi8<0x71, MRM4r, (outs VR128:$dst),
1903 (ins VR128:$src1, i32i8imm:$src2),
1904 "psraw\t{$src2, $dst|$dst, $src2}",
1905 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1906 (bc_v8i16 (v4i32 (scalar_to_vector (i32 imm:$src2))))))]>;
1907def PSRADri : PDIi8<0x72, MRM4r, (outs VR128:$dst),
1908 (ins VR128:$src1, i32i8imm:$src2),
1909 "psrad\t{$src2, $dst|$dst, $src2}",
1910 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1911 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Cheng88004752008-03-05 08:11:27 +00001912}
Evan Chengd1045a62008-02-18 23:04:32 +00001913
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001914// PSRAQ doesn't exist in SSE[1-3].
1915
1916// 128-bit logical shifts.
Evan Cheng3ea4d672008-03-05 08:19:16 +00001917let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001918 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00001919 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001920 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001921 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Chengb783fa32007-07-19 01:14:50 +00001922 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001923 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001924 // PSRADQri doesn't exist in SSE[1-3].
1925}
1926
1927let Predicates = [HasSSE2] in {
1928 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
1929 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1930 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
1931 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1932 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
1933 (v2f64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>;
1934}
1935
1936// Logical
1937defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
1938defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
1939defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
1940
Evan Cheng3ea4d672008-03-05 08:19:16 +00001941let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001942 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001943 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001944 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001945 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1946 VR128:$src2)))]>;
1947
1948 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001949 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001950 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001951 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7dc19012007-08-02 21:17:01 +00001952 (memopv2i64 addr:$src2))))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001953}
1954
1955// SSE2 Integer comparison
1956defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
1957defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
1958defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
1959defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
1960defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
1961defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
1962
1963// Pack instructions
1964defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
1965defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
1966defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
1967
1968// Shuffle and unpack instructions
1969def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001970 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001971 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001972 [(set VR128:$dst, (v4i32 (vector_shuffle
1973 VR128:$src1, (undef),
1974 PSHUFD_shuffle_mask:$src2)))]>;
1975def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001976 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001977 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001978 [(set VR128:$dst, (v4i32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001979 (bc_v4i32(memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001980 (undef),
1981 PSHUFD_shuffle_mask:$src2)))]>;
1982
1983// SSE2 with ImmT == Imm8 and XS prefix.
1984def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001985 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001986 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001987 [(set VR128:$dst, (v8i16 (vector_shuffle
1988 VR128:$src1, (undef),
1989 PSHUFHW_shuffle_mask:$src2)))]>,
1990 XS, Requires<[HasSSE2]>;
1991def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001992 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001993 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001994 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00001995 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001996 (undef),
1997 PSHUFHW_shuffle_mask:$src2)))]>,
1998 XS, Requires<[HasSSE2]>;
1999
2000// SSE2 with ImmT == Imm8 and XD prefix.
2001def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002002 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002003 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002004 [(set VR128:$dst, (v8i16 (vector_shuffle
2005 VR128:$src1, (undef),
2006 PSHUFLW_shuffle_mask:$src2)))]>,
2007 XD, Requires<[HasSSE2]>;
2008def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002009 (outs VR128:$dst), (ins i128mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002010 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002011 [(set VR128:$dst, (v8i16 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002012 (bc_v8i16 (memopv2i64 addr:$src1)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002013 (undef),
2014 PSHUFLW_shuffle_mask:$src2)))]>,
2015 XD, Requires<[HasSSE2]>;
2016
2017
Evan Cheng3ea4d672008-03-05 08:19:16 +00002018let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002019 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002020 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002021 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002022 [(set VR128:$dst,
2023 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2024 UNPCKL_shuffle_mask)))]>;
2025 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002026 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002027 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002028 [(set VR128:$dst,
2029 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002030 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002031 UNPCKL_shuffle_mask)))]>;
2032 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002033 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002034 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002035 [(set VR128:$dst,
2036 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2037 UNPCKL_shuffle_mask)))]>;
2038 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002039 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002040 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002041 [(set VR128:$dst,
2042 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002043 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002044 UNPCKL_shuffle_mask)))]>;
2045 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002046 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002047 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002048 [(set VR128:$dst,
2049 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2050 UNPCKL_shuffle_mask)))]>;
2051 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002052 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002053 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002054 [(set VR128:$dst,
2055 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002056 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002057 UNPCKL_shuffle_mask)))]>;
2058 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002059 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002060 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002061 [(set VR128:$dst,
2062 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2063 UNPCKL_shuffle_mask)))]>;
2064 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002065 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002066 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002067 [(set VR128:$dst,
2068 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002069 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002070 UNPCKL_shuffle_mask)))]>;
2071
2072 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002073 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002074 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002075 [(set VR128:$dst,
2076 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
2077 UNPCKH_shuffle_mask)))]>;
2078 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002079 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002080 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002081 [(set VR128:$dst,
2082 (v16i8 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002083 (bc_v16i8 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002084 UNPCKH_shuffle_mask)))]>;
2085 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002086 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002087 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002088 [(set VR128:$dst,
2089 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
2090 UNPCKH_shuffle_mask)))]>;
2091 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002092 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002093 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002094 [(set VR128:$dst,
2095 (v8i16 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002096 (bc_v8i16 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 UNPCKH_shuffle_mask)))]>;
2098 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002099 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002100 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002101 [(set VR128:$dst,
2102 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2103 UNPCKH_shuffle_mask)))]>;
2104 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002105 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002106 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002107 [(set VR128:$dst,
2108 (v4i32 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002109 (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002110 UNPCKH_shuffle_mask)))]>;
2111 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002112 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002113 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002114 [(set VR128:$dst,
2115 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2116 UNPCKH_shuffle_mask)))]>;
2117 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002118 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002119 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002120 [(set VR128:$dst,
2121 (v2i64 (vector_shuffle VR128:$src1,
Dan Gohman4a4f1512007-07-18 20:23:34 +00002122 (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002123 UNPCKH_shuffle_mask)))]>;
2124}
2125
2126// Extract / Insert
2127def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002128 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002129 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002130 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begemand77e59e2008-02-11 04:19:36 +00002131 imm:$src2))]>;
Evan Cheng3ea4d672008-03-05 08:19:16 +00002132let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002133 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002134 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002135 GR32:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002136 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002137 [(set VR128:$dst,
Nate Begemand77e59e2008-02-11 04:19:36 +00002138 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002139 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002140 (outs VR128:$dst), (ins VR128:$src1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002141 i16mem:$src2, i32i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00002142 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begemand77e59e2008-02-11 04:19:36 +00002143 [(set VR128:$dst,
2144 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2145 imm:$src3))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002146}
2147
2148// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +00002149def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002150 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002151 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
2152
2153// Conditional store
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002154let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +00002155def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +00002156 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002157 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002158
2159// Non-temporal stores
Evan Chengb783fa32007-07-19 01:14:50 +00002160def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002161 "movntpd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002162 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002163def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002164 "movntdq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002165 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002166def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002167 "movnti\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002168 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
2169 TB, Requires<[HasSSE2]>;
2170
2171// Flush cache
Evan Chengb783fa32007-07-19 01:14:50 +00002172def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002173 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002174 TB, Requires<[HasSSE2]>;
2175
2176// Load, store, and memory fence
Evan Chengb783fa32007-07-19 01:14:50 +00002177def LFENCE : I<0xAE, MRM5m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002178 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002179def MFENCE : I<0xAE, MRM6m, (outs), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002180 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
2181
Andrew Lenharth785610d2008-02-16 01:24:58 +00002182//TODO: custom lower this so as to never even generate the noop
2183def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2184 (i8 0)), (NOOP)>;
2185def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2186def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
2187def : Pat<(membarrier (i8 imm:$ll), (i8 imm:$ls), (i8 imm:$sl), (i8 imm:$ss),
2188 (i8 1)), (MFENCE)>;
2189
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002190// Alias instructions that map zero vector to pxor / xorp* for sse.
Chris Lattner17dab4a2008-01-10 05:45:39 +00002191let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00002192 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002193 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +00002194 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002195
2196// FR64 to 128-bit vector conversion.
Evan Chengb783fa32007-07-19 01:14:50 +00002197def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002198 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002199 [(set VR128:$dst,
2200 (v2f64 (scalar_to_vector FR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002201def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002202 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002203 [(set VR128:$dst,
2204 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2205
Evan Chengb783fa32007-07-19 01:14:50 +00002206def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002207 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002208 [(set VR128:$dst,
2209 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002210def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002211 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002212 [(set VR128:$dst,
2213 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2214
Evan Chengb783fa32007-07-19 01:14:50 +00002215def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002216 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002217 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2218
Evan Chengb783fa32007-07-19 01:14:50 +00002219def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002220 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002221 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
2222
2223// SSE2 instructions with XS prefix
Evan Chengb783fa32007-07-19 01:14:50 +00002224def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002225 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002226 [(set VR128:$dst,
2227 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2228 Requires<[HasSSE2]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002229def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002230 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002231 [(store (i64 (vector_extract (v2i64 VR128:$src),
2232 (iPTR 0))), addr:$dst)]>;
2233
2234// FIXME: may not be able to eliminate this movss with coalescing the src and
2235// dest register classes are different. We really want to write this pattern
2236// like this:
2237// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
2238// (f32 FR32:$src)>;
Evan Chengb783fa32007-07-19 01:14:50 +00002239def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (outs FR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002240 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002241 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2242 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002243def MOVPD2SDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002244 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002245 [(store (f64 (vector_extract (v2f64 VR128:$src),
2246 (iPTR 0))), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002247def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002248 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002249 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
2250 (iPTR 0)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002251def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002252 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002253 [(store (i32 (vector_extract (v4i32 VR128:$src),
2254 (iPTR 0))), addr:$dst)]>;
2255
Evan Chengb783fa32007-07-19 01:14:50 +00002256def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002257 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002258 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002259def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002260 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002261 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
2262
2263
2264// Move to lower bits of a VR128, leaving upper bits alone.
2265// Three operand (but two address) aliases.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002266let Constraints = "$src1 = $dst" in {
Chris Lattnerd1a9eb62008-01-11 06:59:07 +00002267 let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002268 def MOVLSD2PDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002269 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002270 "movsd\t{$src2, $dst|$dst, $src2}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002271
2272 let AddedComplexity = 15 in
2273 def MOVLPDrr : SDI<0x10, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002274 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002275 "movsd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002276 [(set VR128:$dst,
2277 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
2278 MOVL_shuffle_mask)))]>;
2279}
2280
2281// Store / copy lower 64-bits of a XMM register.
Evan Chengb783fa32007-07-19 01:14:50 +00002282def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002283 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002284 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2285
2286// Move to lower bits of a VR128 and zeroing upper bits.
2287// Loading from memory automatically zeroing upper bits.
2288let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +00002289 def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002290 "movsd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002291 [(set VR128:$dst,
Chris Lattnere6aa3862007-11-25 00:24:49 +00002292 (v2f64 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002293 (v2f64 (scalar_to_vector
2294 (loadf64 addr:$src))),
2295 MOVL_shuffle_mask)))]>;
2296
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002297// movd / movq to XMM register zero-extends
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002298let AddedComplexity = 15 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002299def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002300 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002301 [(set VR128:$dst,
2302 (v4i32 (vector_shuffle immAllZerosV,
2303 (v4i32 (scalar_to_vector GR32:$src)),
2304 MOVL_shuffle_mask)))]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002305// This is X86-64 only.
2306def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2307 "mov{d|q}\t{$src, $dst|$dst, $src}",
2308 [(set VR128:$dst,
2309 (v2i64 (vector_shuffle immAllZerosV_bc,
2310 (v2i64 (scalar_to_vector GR64:$src)),
2311 MOVL_shuffle_mask)))]>;
2312}
2313
Chris Lattnere6f14342008-04-10 05:13:43 +00002314// Handle the v2f64 form of 'MOVZQI2PQIrr' for PR2108. FIXME: this would be
2315// better written as a dag combine xform.
2316let AddedComplexity = 15 in
2317def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc,
2318 (v2f64 (scalar_to_vector
2319 (f64 (bitconvert GR64:$src)))),
2320 MOVL_shuffle_mask)),
Chris Lattner70cd9a12008-04-20 05:52:46 +00002321 (MOVZQI2PQIrr GR64:$src)>, Requires<[HasSSE2]>;
Chris Lattnere6f14342008-04-10 05:13:43 +00002322
2323
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002324let AddedComplexity = 20 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002325def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002326 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002327 [(set VR128:$dst,
2328 (v4i32 (vector_shuffle immAllZerosV,
2329 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2330 MOVL_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002331def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002332 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002333 [(set VR128:$dst,
2334 (v2i64 (vector_shuffle immAllZerosV_bc,
2335 (v2i64 (scalar_to_vector (loadi64 addr:$src))),
2336 MOVL_shuffle_mask)))]>, XS,
2337 Requires<[HasSSE2]>;
2338}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002339
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002340// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2341// IA32 document. movq xmm1, xmm2 does clear the high bits.
2342let AddedComplexity = 15 in
2343def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2344 "movq\t{$src, $dst|$dst, $src}",
2345 [(set VR128:$dst, (v2i64 (vector_shuffle immAllZerosV_bc,
2346 VR128:$src,
2347 MOVL_shuffle_mask)))]>,
2348 XS, Requires<[HasSSE2]>;
2349
2350let AddedComplexity = 20 in
2351def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2352 "movq\t{$src, $dst|$dst, $src}",
2353 [(set VR128:$dst, (v2i64 (vector_shuffle immAllZerosV_bc,
2354 (memopv2i64 addr:$src),
2355 MOVL_shuffle_mask)))]>,
2356 XS, Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002357
2358//===----------------------------------------------------------------------===//
2359// SSE3 Instructions
2360//===----------------------------------------------------------------------===//
2361
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002362// Move Instructions
Evan Chengb783fa32007-07-19 01:14:50 +00002363def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002364 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002365 [(set VR128:$dst, (v4f32 (vector_shuffle
2366 VR128:$src, (undef),
2367 MOVSHDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002368def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002369 "movshdup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002370 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002371 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002372 MOVSHDUP_shuffle_mask)))]>;
2373
Evan Chengb783fa32007-07-19 01:14:50 +00002374def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002375 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002376 [(set VR128:$dst, (v4f32 (vector_shuffle
2377 VR128:$src, (undef),
2378 MOVSLDUP_shuffle_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002379def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002380 "movsldup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002381 [(set VR128:$dst, (v4f32 (vector_shuffle
Dan Gohman4a4f1512007-07-18 20:23:34 +00002382 (memopv4f32 addr:$src), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002383 MOVSLDUP_shuffle_mask)))]>;
2384
Evan Chengb783fa32007-07-19 01:14:50 +00002385def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002386 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002387 [(set VR128:$dst, (v2f64 (vector_shuffle
2388 VR128:$src, (undef),
2389 SSE_splat_lo_mask)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002390def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002391 "movddup\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002392 [(set VR128:$dst,
2393 (v2f64 (vector_shuffle
2394 (scalar_to_vector (loadf64 addr:$src)),
2395 (undef),
2396 SSE_splat_lo_mask)))]>;
2397
2398// Arithmetic
Evan Cheng3ea4d672008-03-05 08:19:16 +00002399let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002400 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002401 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002402 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002403 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2404 VR128:$src2))]>;
2405 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002406 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002407 "addsubps\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002408 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2409 (load addr:$src2)))]>;
2410 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002411 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002412 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002413 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2414 VR128:$src2))]>;
2415 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002416 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002417 "addsubpd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002418 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2419 (load addr:$src2)))]>;
2420}
2421
Evan Chengb783fa32007-07-19 01:14:50 +00002422def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002423 "lddqu\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002424 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2425
2426// Horizontal ops
2427class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002428 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002429 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002430 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2431class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002432 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002433 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002434 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
2435class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002436 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002437 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002438 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2439class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Chengb783fa32007-07-19 01:14:50 +00002440 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002441 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002442 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
2443
Evan Cheng3ea4d672008-03-05 08:19:16 +00002444let Constraints = "$src1 = $dst" in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002445 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2446 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2447 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2448 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2449 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2450 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2451 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2452 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2453}
2454
2455// Thread synchronization
Evan Chengb783fa32007-07-19 01:14:50 +00002456def MONITOR : I<0xC8, RawFrm, (outs), (ins), "monitor",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002457 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002458def MWAIT : I<0xC9, RawFrm, (outs), (ins), "mwait",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002459 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2460
2461// vector_shuffle v1, <undef> <1, 1, 3, 3>
2462let AddedComplexity = 15 in
2463def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2464 MOVSHDUP_shuffle_mask)),
2465 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2466let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002467def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002468 MOVSHDUP_shuffle_mask)),
2469 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2470
2471// vector_shuffle v1, <undef> <0, 0, 2, 2>
2472let AddedComplexity = 15 in
2473 def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2474 MOVSLDUP_shuffle_mask)),
2475 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2476let AddedComplexity = 20 in
Dan Gohman4a4f1512007-07-18 20:23:34 +00002477 def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (memopv2i64 addr:$src)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002478 MOVSLDUP_shuffle_mask)),
2479 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2480
2481//===----------------------------------------------------------------------===//
2482// SSSE3 Instructions
2483//===----------------------------------------------------------------------===//
2484
Bill Wendling98680292007-08-10 06:22:27 +00002485/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002486multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2487 Intrinsic IntId64, Intrinsic IntId128> {
2488 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2489 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2490 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002491
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002492 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2493 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2494 [(set VR64:$dst,
2495 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2496
2497 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2498 (ins VR128:$src),
2499 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2500 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2501 OpSize;
2502
2503 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2504 (ins i128mem:$src),
2505 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2506 [(set VR128:$dst,
2507 (IntId128
2508 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002509}
2510
Bill Wendling98680292007-08-10 06:22:27 +00002511/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002512multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2513 Intrinsic IntId64, Intrinsic IntId128> {
2514 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2515 (ins VR64:$src),
2516 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2517 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002518
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002519 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2520 (ins i64mem:$src),
2521 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2522 [(set VR64:$dst,
2523 (IntId64
2524 (bitconvert (memopv4i16 addr:$src))))]>;
2525
2526 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2527 (ins VR128:$src),
2528 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2529 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2530 OpSize;
2531
2532 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2533 (ins i128mem:$src),
2534 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2535 [(set VR128:$dst,
2536 (IntId128
2537 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002538}
2539
2540/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002541multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2542 Intrinsic IntId64, Intrinsic IntId128> {
2543 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2544 (ins VR64:$src),
2545 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2546 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002547
Nate Begeman9a58b8a2008-02-09 23:46:37 +00002548 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2549 (ins i64mem:$src),
2550 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2551 [(set VR64:$dst,
2552 (IntId64
2553 (bitconvert (memopv2i32 addr:$src))))]>;
2554
2555 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2556 (ins VR128:$src),
2557 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2558 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2559 OpSize;
2560
2561 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2562 (ins i128mem:$src),
2563 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2564 [(set VR128:$dst,
2565 (IntId128
2566 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002567}
2568
2569defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2570 int_x86_ssse3_pabs_b,
2571 int_x86_ssse3_pabs_b_128>;
2572defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2573 int_x86_ssse3_pabs_w,
2574 int_x86_ssse3_pabs_w_128>;
2575defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2576 int_x86_ssse3_pabs_d,
2577 int_x86_ssse3_pabs_d_128>;
2578
2579/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002580let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002581 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2582 Intrinsic IntId64, Intrinsic IntId128,
2583 bit Commutable = 0> {
2584 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2585 (ins VR64:$src1, VR64:$src2),
2586 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2587 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2588 let isCommutable = Commutable;
2589 }
2590 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2591 (ins VR64:$src1, i64mem:$src2),
2592 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2593 [(set VR64:$dst,
2594 (IntId64 VR64:$src1,
2595 (bitconvert (memopv8i8 addr:$src2))))]>;
2596
2597 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2598 (ins VR128:$src1, VR128:$src2),
2599 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2600 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2601 OpSize {
2602 let isCommutable = Commutable;
2603 }
2604 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2605 (ins VR128:$src1, i128mem:$src2),
2606 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2607 [(set VR128:$dst,
2608 (IntId128 VR128:$src1,
2609 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2610 }
2611}
2612
2613/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002614let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002615 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2616 Intrinsic IntId64, Intrinsic IntId128,
2617 bit Commutable = 0> {
2618 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2619 (ins VR64:$src1, VR64:$src2),
2620 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2621 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2622 let isCommutable = Commutable;
2623 }
2624 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2625 (ins VR64:$src1, i64mem:$src2),
2626 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2627 [(set VR64:$dst,
2628 (IntId64 VR64:$src1,
2629 (bitconvert (memopv4i16 addr:$src2))))]>;
2630
2631 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2632 (ins VR128:$src1, VR128:$src2),
2633 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2634 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2635 OpSize {
2636 let isCommutable = Commutable;
2637 }
2638 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2639 (ins VR128:$src1, i128mem:$src2),
2640 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2641 [(set VR128:$dst,
2642 (IntId128 VR128:$src1,
2643 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2644 }
2645}
2646
2647/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Cheng3ea4d672008-03-05 08:19:16 +00002648let Constraints = "$src1 = $dst" in {
Bill Wendling98680292007-08-10 06:22:27 +00002649 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2650 Intrinsic IntId64, Intrinsic IntId128,
2651 bit Commutable = 0> {
2652 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2653 (ins VR64:$src1, VR64:$src2),
2654 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2655 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2656 let isCommutable = Commutable;
2657 }
2658 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2659 (ins VR64:$src1, i64mem:$src2),
2660 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2661 [(set VR64:$dst,
2662 (IntId64 VR64:$src1,
2663 (bitconvert (memopv2i32 addr:$src2))))]>;
2664
2665 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2666 (ins VR128:$src1, VR128:$src2),
2667 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2668 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2669 OpSize {
2670 let isCommutable = Commutable;
2671 }
2672 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2673 (ins VR128:$src1, i128mem:$src2),
2674 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2675 [(set VR128:$dst,
2676 (IntId128 VR128:$src1,
2677 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2678 }
2679}
2680
2681defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2682 int_x86_ssse3_phadd_w,
2683 int_x86_ssse3_phadd_w_128, 1>;
2684defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2685 int_x86_ssse3_phadd_d,
2686 int_x86_ssse3_phadd_d_128, 1>;
2687defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2688 int_x86_ssse3_phadd_sw,
2689 int_x86_ssse3_phadd_sw_128, 1>;
2690defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2691 int_x86_ssse3_phsub_w,
2692 int_x86_ssse3_phsub_w_128>;
2693defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2694 int_x86_ssse3_phsub_d,
2695 int_x86_ssse3_phsub_d_128>;
2696defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2697 int_x86_ssse3_phsub_sw,
2698 int_x86_ssse3_phsub_sw_128>;
2699defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2700 int_x86_ssse3_pmadd_ub_sw,
2701 int_x86_ssse3_pmadd_ub_sw_128, 1>;
2702defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2703 int_x86_ssse3_pmul_hr_sw,
2704 int_x86_ssse3_pmul_hr_sw_128, 1>;
2705defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2706 int_x86_ssse3_pshuf_b,
2707 int_x86_ssse3_pshuf_b_128>;
2708defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2709 int_x86_ssse3_psign_b,
2710 int_x86_ssse3_psign_b_128>;
2711defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2712 int_x86_ssse3_psign_w,
2713 int_x86_ssse3_psign_w_128>;
2714defm PSIGND : SS3I_binop_rm_int_32<0x09, "psignd",
2715 int_x86_ssse3_psign_d,
2716 int_x86_ssse3_psign_d_128>;
2717
Evan Cheng3ea4d672008-03-05 08:19:16 +00002718let Constraints = "$src1 = $dst" in {
Bill Wendling1dc817c2007-08-10 09:00:17 +00002719 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2720 (ins VR64:$src1, VR64:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002721 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002722 [(set VR64:$dst,
2723 (int_x86_ssse3_palign_r
2724 VR64:$src1, VR64:$src2,
2725 imm:$src3))]>;
2726 def PALIGNR64rm : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
2727 (ins VR64:$src1, i64mem:$src2, i16imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002728 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002729 [(set VR64:$dst,
2730 (int_x86_ssse3_palign_r
2731 VR64:$src1,
2732 (bitconvert (memopv2i32 addr:$src2)),
2733 imm:$src3))]>;
Bill Wendling98680292007-08-10 06:22:27 +00002734
Bill Wendling1dc817c2007-08-10 09:00:17 +00002735 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2736 (ins VR128:$src1, VR128:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002737 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002738 [(set VR128:$dst,
2739 (int_x86_ssse3_palign_r_128
2740 VR128:$src1, VR128:$src2,
2741 imm:$src3))]>, OpSize;
2742 def PALIGNR128rm : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
2743 (ins VR128:$src1, i128mem:$src2, i32imm:$src3),
Dale Johannesen576b27e2007-10-11 20:58:37 +00002744 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendling1dc817c2007-08-10 09:00:17 +00002745 [(set VR128:$dst,
2746 (int_x86_ssse3_palign_r_128
2747 VR128:$src1,
2748 (bitconvert (memopv4i32 addr:$src2)),
2749 imm:$src3))]>, OpSize;
Bill Wendling98680292007-08-10 06:22:27 +00002750}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002751
2752//===----------------------------------------------------------------------===//
2753// Non-Instruction Patterns
2754//===----------------------------------------------------------------------===//
2755
Chris Lattnerdec9cb52008-01-24 08:07:48 +00002756// extload f32 -> f64. This matches load+fextend because we have a hack in
2757// the isel (PreprocessForFPConvert) that can introduce loads after dag combine.
2758// Since these loads aren't folded into the fextend, we have to match it
2759// explicitly here.
2760let Predicates = [HasSSE2] in
2761 def : Pat<(fextend (loadf32 addr:$src)),
2762 (CVTSS2SDrm addr:$src)>;
2763
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002764// bit_convert
2765let Predicates = [HasSSE2] in {
2766 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
2767 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
2768 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
2769 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
2770 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
2771 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
2772 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
2773 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
2774 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
2775 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
2776 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
2777 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
2778 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
2779 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
2780 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
2781 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
2782 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
2783 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
2784 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
2785 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
2786 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
2787 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
2788 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
2789 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
2790 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
2791 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
2792 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
2793 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
2794 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
2795 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
2796}
2797
2798// Move scalar to XMM zero-extended
2799// movd to XMM register zero-extends
2800let AddedComplexity = 15 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002801// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Chris Lattnere6aa3862007-11-25 00:24:49 +00002802def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002803 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
2804 (MOVLSD2PDrr (V_SET0), FR64:$src)>, Requires<[HasSSE2]>;
Chris Lattnere6aa3862007-11-25 00:24:49 +00002805def : Pat<(v4f32 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002806 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
2807 (MOVLSS2PSrr (V_SET0), FR32:$src)>, Requires<[HasSSE2]>;
2808}
2809
2810// Splat v2f64 / v2i64
2811let AddedComplexity = 10 in {
2812def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2813 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2814def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2815 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2816def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_lo_mask:$sm),
2817 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2818def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), UNPCKH_shuffle_mask:$sm),
2819 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2820}
2821
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002822// Special unary SHUFPSrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002823def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2824 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002825 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2826 Requires<[HasSSE1]>;
Dan Gohman7dc19012007-08-02 21:17:01 +00002827// Special unary SHUFPDrri case.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002828def : Pat<(v2f64 (vector_shuffle VR128:$src1, (undef),
2829 SHUFP_unary_shuffle_mask:$sm)),
Dan Gohman7dc19012007-08-02 21:17:01 +00002830 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2831 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002832// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Chengbf8b2c52008-04-05 00:30:36 +00002833def : Pat<(vector_shuffle (bc_v4i32 (memopv4f32 addr:$src1)), (undef),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002834 SHUFP_unary_shuffle_mask:$sm),
2835 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2836 Requires<[HasSSE2]>;
2837// Special binary v4i32 shuffle cases with SHUFPS.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002838def : Pat<(v4i32 (vector_shuffle VR128:$src1, (v4i32 VR128:$src2),
2839 PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002840 (SHUFPSrri VR128:$src1, VR128:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2841 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002842def : Pat<(v4i32 (vector_shuffle VR128:$src1,
2843 (bc_v4i32 (memopv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002844 (SHUFPSrmi VR128:$src1, addr:$src2, PSHUFD_binary_shuffle_mask:$sm)>,
2845 Requires<[HasSSE2]>;
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002846// Special binary v2i64 shuffle cases using SHUFPDrri.
2847def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2848 SHUFP_shuffle_mask:$sm)),
2849 (SHUFPDrri VR128:$src1, VR128:$src2, SHUFP_shuffle_mask:$sm)>,
2850 Requires<[HasSSE2]>;
2851// Special unary SHUFPDrri case.
2852def : Pat<(v2i64 (vector_shuffle VR128:$src1, (undef),
2853 SHUFP_unary_shuffle_mask:$sm)),
2854 (SHUFPDrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm)>,
2855 Requires<[HasSSE2]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002856
2857// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
2858let AddedComplexity = 10 in {
2859def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2860 UNPCKL_v_undef_shuffle_mask)),
2861 (UNPCKLPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2862def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2863 UNPCKL_v_undef_shuffle_mask)),
2864 (PUNPCKLBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2865def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2866 UNPCKL_v_undef_shuffle_mask)),
2867 (PUNPCKLWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2868def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2869 UNPCKL_v_undef_shuffle_mask)),
2870 (PUNPCKLDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2871}
2872
2873// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
2874let AddedComplexity = 10 in {
2875def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2876 UNPCKH_v_undef_shuffle_mask)),
2877 (UNPCKHPSrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2878def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2879 UNPCKH_v_undef_shuffle_mask)),
2880 (PUNPCKHBWrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2881def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2882 UNPCKH_v_undef_shuffle_mask)),
2883 (PUNPCKHWDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
2884def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2885 UNPCKH_v_undef_shuffle_mask)),
2886 (PUNPCKHDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE1]>;
2887}
2888
2889let AddedComplexity = 15 in {
2890// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2891def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2892 MOVHP_shuffle_mask)),
2893 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
2894
2895// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2896def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2897 MOVHLPS_shuffle_mask)),
2898 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
2899
2900// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
2901def : Pat<(v4f32 (vector_shuffle VR128:$src1, (undef),
2902 MOVHLPS_v_undef_shuffle_mask)),
2903 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2904def : Pat<(v4i32 (vector_shuffle VR128:$src1, (undef),
2905 MOVHLPS_v_undef_shuffle_mask)),
2906 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
2907}
2908
2909let AddedComplexity = 20 in {
2910// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2911// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Dan Gohman4a4f1512007-07-18 20:23:34 +00002912def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002913 MOVLP_shuffle_mask)),
2914 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002915def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002916 MOVLP_shuffle_mask)),
2917 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002918def : Pat<(v4f32 (vector_shuffle VR128:$src1, (memopv4f32 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002919 MOVHP_shuffle_mask)),
2920 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002921def : Pat<(v2f64 (vector_shuffle VR128:$src1, (memopv2f64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002922 MOVHP_shuffle_mask)),
2923 (MOVHPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2924
Dan Gohman4a4f1512007-07-18 20:23:34 +00002925def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002926 MOVLP_shuffle_mask)),
2927 (MOVLPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002928def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002929 MOVLP_shuffle_mask)),
2930 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002931def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002932 MOVHP_shuffle_mask)),
2933 (MOVHPSrm VR128:$src1, addr:$src2)>, Requires<[HasSSE1]>;
Dan Gohman4a4f1512007-07-18 20:23:34 +00002934def : Pat<(v2i64 (vector_shuffle VR128:$src1, (memopv2i64 addr:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002935 MOVLP_shuffle_mask)),
2936 (MOVLPDrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2937}
2938
2939let AddedComplexity = 15 in {
2940// Setting the lowest element in the vector.
2941def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2942 MOVL_shuffle_mask)),
2943 (MOVLPSrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2944def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
2945 MOVL_shuffle_mask)),
2946 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2947
2948// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2949def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2950 MOVLP_shuffle_mask)),
2951 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2952def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2953 MOVLP_shuffle_mask)),
2954 (MOVLPDrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2955}
2956
2957// Set lowest element and zero upper elements.
Evan Cheng15e8f5a2007-12-15 03:00:47 +00002958let AddedComplexity = 15 in
2959def : Pat<(v2f64 (vector_shuffle immAllZerosV_bc, VR128:$src,
2960 MOVL_shuffle_mask)),
2961 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
2962
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002963
2964// FIXME: Temporary workaround since 2-wide shuffle is broken.
2965def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
2966 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2967def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
2968 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2969def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
2970 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2971def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
2972 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2973 Requires<[HasSSE2]>;
2974def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
2975 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2976 Requires<[HasSSE2]>;
2977def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
2978 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2979def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
2980 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2981def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
2982 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2983def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
2984 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2985def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
2986 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2987def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
2988 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
2989def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
2990 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2991def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2992 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2993
2994// Some special case pandn patterns.
2995def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2996 VR128:$src2)),
2997 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
2998def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2999 VR128:$src2)),
3000 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3001def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3002 VR128:$src2)),
3003 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
3004
3005def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00003006 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003007 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3008def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00003009 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003010 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3011def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Dan Gohman7dc19012007-08-02 21:17:01 +00003012 (memopv2i64 addr:$src2))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003013 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
3014
Nate Begeman78246ca2007-11-17 03:58:34 +00003015// vector -> vector casts
3016def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3017 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3018def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3019 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
3020
Evan Cheng51a49b22007-07-20 00:27:43 +00003021// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohman11821702007-07-27 17:16:43 +00003022def : Pat<(alignedloadv4i32 addr:$src),
3023 (MOVAPSrm addr:$src)>, Requires<[HasSSE1]>;
3024def : Pat<(loadv4i32 addr:$src),
3025 (MOVUPSrm addr:$src)>, Requires<[HasSSE1]>;
Evan Cheng51a49b22007-07-20 00:27:43 +00003026def : Pat<(alignedloadv2i64 addr:$src),
3027 (MOVAPSrm addr:$src)>, Requires<[HasSSE2]>;
3028def : Pat<(loadv2i64 addr:$src),
3029 (MOVUPSrm addr:$src)>, Requires<[HasSSE2]>;
3030
3031def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
3032 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3033def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
3034 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3035def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
3036 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3037def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
3038 (MOVAPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3039def : Pat<(store (v2i64 VR128:$src), addr:$dst),
3040 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3041def : Pat<(store (v4i32 VR128:$src), addr:$dst),
3042 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3043def : Pat<(store (v8i16 VR128:$src), addr:$dst),
3044 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
3045def : Pat<(store (v16i8 VR128:$src), addr:$dst),
3046 (MOVUPSmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb2975562008-02-03 07:18:54 +00003047
3048//===----------------------------------------------------------------------===//
3049// SSE4.1 Instructions
3050//===----------------------------------------------------------------------===//
3051
Nate Begemanb2975562008-02-03 07:18:54 +00003052multiclass sse41_fp_unop_rm<bits<8> opcss, bits<8> opcps,
3053 bits<8> opcsd, bits<8> opcpd,
3054 string OpcodeStr,
3055 Intrinsic F32Int,
3056 Intrinsic V4F32Int,
3057 Intrinsic F64Int,
Nate Begemaneb3f5432008-02-04 05:34:34 +00003058 Intrinsic V2F64Int> {
Nate Begemanb2975562008-02-03 07:18:54 +00003059 // Intrinsic operation, reg.
Evan Cheng78d00612008-03-14 07:39:27 +00003060 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003061 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003062 !strconcat(OpcodeStr,
3063 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003064 [(set VR128:$dst, (F32Int VR128:$src1, imm:$src2))]>,
3065 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003066
3067 // Intrinsic operation, mem.
Evan Cheng78d00612008-03-14 07:39:27 +00003068 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003069 (outs VR128:$dst), (ins ssmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003070 !strconcat(OpcodeStr,
3071 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003072 [(set VR128:$dst, (F32Int sse_load_f32:$src1, imm:$src2))]>,
3073 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003074
3075 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003076 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003077 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003078 !strconcat(OpcodeStr,
3079 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003080 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3081 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003082
3083 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003084 def PSm_Int : SS4AIi8<opcps, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003085 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003086 !strconcat(OpcodeStr,
3087 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003088 [(set VR128:$dst, (V4F32Int (load addr:$src1),imm:$src2))]>,
3089 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003090
3091 // Intrinsic operation, reg.
Evan Cheng78d00612008-03-14 07:39:27 +00003092 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003093 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003094 !strconcat(OpcodeStr,
3095 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003096 [(set VR128:$dst, (F64Int VR128:$src1, imm:$src2))]>,
3097 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003098
3099 // Intrinsic operation, mem.
Evan Cheng78d00612008-03-14 07:39:27 +00003100 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003101 (outs VR128:$dst), (ins sdmem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003102 !strconcat(OpcodeStr,
3103 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003104 [(set VR128:$dst, (F64Int sse_load_f64:$src1, imm:$src2))]>,
3105 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003106
3107 // Vector intrinsic operation, reg
Evan Cheng78d00612008-03-14 07:39:27 +00003108 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman72d802a2008-02-04 06:00:24 +00003109 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003110 !strconcat(OpcodeStr,
3111 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003112 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3113 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003114
3115 // Vector intrinsic operation, mem
Evan Cheng78d00612008-03-14 07:39:27 +00003116 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman72d802a2008-02-04 06:00:24 +00003117 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begemanb2975562008-02-03 07:18:54 +00003118 !strconcat(OpcodeStr,
3119 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemaneb3f5432008-02-04 05:34:34 +00003120 [(set VR128:$dst, (V2F64Int (load addr:$src1),imm:$src2))]>,
3121 OpSize;
Nate Begemanb2975562008-02-03 07:18:54 +00003122}
3123
3124// FP round - roundss, roundps, roundsd, roundpd
3125defm ROUND : sse41_fp_unop_rm<0x0A, 0x08, 0x0B, 0x09, "round",
3126 int_x86_sse41_round_ss, int_x86_sse41_round_ps,
3127 int_x86_sse41_round_sd, int_x86_sse41_round_pd>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003128
3129// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3130multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3131 Intrinsic IntId128> {
3132 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3133 (ins VR128:$src),
3134 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3135 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3136 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3137 (ins i128mem:$src),
3138 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3139 [(set VR128:$dst,
3140 (IntId128
3141 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3142}
3143
3144defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3145 int_x86_sse41_phminposuw>;
3146
3147/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003148let Constraints = "$src1 = $dst" in {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003149 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3150 Intrinsic IntId128, bit Commutable = 0> {
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003151 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3152 (ins VR128:$src1, VR128:$src2),
3153 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3154 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3155 OpSize {
Nate Begemaneb3f5432008-02-04 05:34:34 +00003156 let isCommutable = Commutable;
3157 }
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003158 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3159 (ins VR128:$src1, i128mem:$src2),
3160 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3161 [(set VR128:$dst,
3162 (IntId128 VR128:$src1,
3163 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003164 }
3165}
3166
3167defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3168 int_x86_sse41_pcmpeqq, 1>;
3169defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3170 int_x86_sse41_packusdw, 0>;
3171defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3172 int_x86_sse41_pminsb, 1>;
3173defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3174 int_x86_sse41_pminsd, 1>;
3175defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3176 int_x86_sse41_pminud, 1>;
3177defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3178 int_x86_sse41_pminuw, 1>;
3179defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3180 int_x86_sse41_pmaxsb, 1>;
3181defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3182 int_x86_sse41_pmaxsd, 1>;
3183defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3184 int_x86_sse41_pmaxud, 1>;
3185defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3186 int_x86_sse41_pmaxuw, 1>;
Nate Begemaneb3f5432008-02-04 05:34:34 +00003187defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq",
3188 int_x86_sse41_pmuldq, 1>;
Nate Begeman72d802a2008-02-04 06:00:24 +00003189
Nate Begeman58057962008-02-09 01:38:08 +00003190
3191/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003192let Constraints = "$src1 = $dst" in {
Nate Begeman58057962008-02-09 01:38:08 +00003193 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, SDNode OpNode,
3194 Intrinsic IntId128, bit Commutable = 0> {
3195 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3196 (ins VR128:$src1, VR128:$src2),
3197 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3198 [(set VR128:$dst, (OpNode (v4i32 VR128:$src1),
3199 VR128:$src2))]>, OpSize {
3200 let isCommutable = Commutable;
3201 }
3202 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3203 (ins VR128:$src1, VR128:$src2),
3204 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3205 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3206 OpSize {
3207 let isCommutable = Commutable;
3208 }
3209 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3210 (ins VR128:$src1, i128mem:$src2),
3211 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3212 [(set VR128:$dst,
3213 (OpNode VR128:$src1, (memopv4i32 addr:$src2)))]>, OpSize;
3214 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3215 (ins VR128:$src1, i128mem:$src2),
3216 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3217 [(set VR128:$dst,
3218 (IntId128 VR128:$src1, (memopv4i32 addr:$src2)))]>,
3219 OpSize;
3220 }
3221}
3222defm PMULLD : SS41I_binop_patint<0x40, "pmulld", mul,
3223 int_x86_sse41_pmulld, 1>;
3224
3225
Evan Cheng78d00612008-03-14 07:39:27 +00003226/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Cheng3ea4d672008-03-05 08:19:16 +00003227let Constraints = "$src1 = $dst" in {
Nate Begeman72d802a2008-02-04 06:00:24 +00003228 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3229 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng78d00612008-03-14 07:39:27 +00003230 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003231 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3232 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003233 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003234 [(set VR128:$dst,
3235 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3236 OpSize {
Nate Begeman72d802a2008-02-04 06:00:24 +00003237 let isCommutable = Commutable;
3238 }
Evan Cheng78d00612008-03-14 07:39:27 +00003239 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003240 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3241 !strconcat(OpcodeStr,
Nate Begemanb4e9a042008-02-10 18:47:57 +00003242 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003243 [(set VR128:$dst,
3244 (IntId128 VR128:$src1,
3245 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3246 OpSize;
Nate Begeman72d802a2008-02-04 06:00:24 +00003247 }
3248}
3249
3250defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3251 int_x86_sse41_blendps, 0>;
3252defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3253 int_x86_sse41_blendpd, 0>;
3254defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3255 int_x86_sse41_pblendw, 0>;
3256defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3257 int_x86_sse41_dpps, 1>;
3258defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3259 int_x86_sse41_dppd, 1>;
3260defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
3261 int_x86_sse41_mpsadbw, 0>;
Nate Begeman58057962008-02-09 01:38:08 +00003262
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003263
Evan Cheng78d00612008-03-14 07:39:27 +00003264/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Cheng3ea4d672008-03-05 08:19:16 +00003265let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanb4e9a042008-02-10 18:47:57 +00003266 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3267 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3268 (ins VR128:$src1, VR128:$src2),
3269 !strconcat(OpcodeStr,
3270 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3271 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3272 OpSize;
3273
3274 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3275 (ins VR128:$src1, i128mem:$src2),
3276 !strconcat(OpcodeStr,
3277 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3278 [(set VR128:$dst,
3279 (IntId VR128:$src1,
3280 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3281 }
3282}
3283
3284defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3285defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3286defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3287
3288
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003289multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3290 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3291 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3292 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3293
3294 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3295 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3296 [(set VR128:$dst,
3297 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3298}
3299
3300defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3301defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3302defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3303defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3304defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3305defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3306
3307multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3308 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3309 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3310 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3311
3312 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3313 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3314 [(set VR128:$dst,
3315 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3316}
3317
3318defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3319defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3320defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3321defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3322
3323multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3324 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3325 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3326 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3327
3328 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3329 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3330 [(set VR128:$dst,
3331 (IntId (bitconvert (v4i32 (load addr:$src)))))]>, OpSize;
3332}
3333
3334defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
3335defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovsxbq", int_x86_sse41_pmovzxbq>;
3336
3337
Nate Begemand77e59e2008-02-11 04:19:36 +00003338/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3339multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003340 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003341 (ins VR128:$src1, i32i8imm:$src2),
3342 !strconcat(OpcodeStr,
3343 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003344 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3345 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003346 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003347 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
3348 !strconcat(OpcodeStr,
3349 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begemand77e59e2008-02-11 04:19:36 +00003350 []>, OpSize;
3351// FIXME:
3352// There's an AssertZext in the way of writing the store pattern
3353// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003354}
3355
Nate Begemand77e59e2008-02-11 04:19:36 +00003356defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003357
Nate Begemand77e59e2008-02-11 04:19:36 +00003358
3359/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3360multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003361 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemand77e59e2008-02-11 04:19:36 +00003362 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
3363 !strconcat(OpcodeStr,
3364 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3365 []>, OpSize;
3366// FIXME:
3367// There's an AssertZext in the way of writing the store pattern
3368// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3369}
3370
3371defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3372
3373
3374/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3375multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003376 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003377 (ins VR128:$src1, i32i8imm:$src2),
3378 !strconcat(OpcodeStr,
3379 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3380 [(set GR32:$dst,
3381 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003382 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003383 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
3384 !strconcat(OpcodeStr,
3385 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3386 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3387 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003388}
3389
Nate Begemand77e59e2008-02-11 04:19:36 +00003390defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman58057962008-02-09 01:38:08 +00003391
Nate Begemand77e59e2008-02-11 04:19:36 +00003392
Evan Cheng6c249332008-03-24 21:52:23 +00003393/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3394/// destination
Nate Begemand77e59e2008-02-11 04:19:36 +00003395multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Chengc2054be2008-03-26 08:11:49 +00003396 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003397 (ins VR128:$src1, i32i8imm:$src2),
3398 !strconcat(OpcodeStr,
3399 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman788db592008-04-16 02:32:24 +00003400 [(set GR32:$dst,
3401 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng6c249332008-03-24 21:52:23 +00003402 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003403 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003404 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
3405 !strconcat(OpcodeStr,
3406 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng6c249332008-03-24 21:52:23 +00003407 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003408 addr:$dst)]>, OpSize;
Nate Begeman58057962008-02-09 01:38:08 +00003409}
3410
Nate Begemand77e59e2008-02-11 04:19:36 +00003411defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begeman9a58b8a2008-02-09 23:46:37 +00003412
Evan Cheng3ea4d672008-03-05 08:19:16 +00003413let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003414 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003415 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003416 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3417 !strconcat(OpcodeStr,
3418 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3419 [(set VR128:$dst,
3420 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003421 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003422 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3423 !strconcat(OpcodeStr,
3424 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3425 [(set VR128:$dst,
3426 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3427 imm:$src3))]>, OpSize;
3428 }
3429}
3430
3431defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3432
Evan Cheng3ea4d672008-03-05 08:19:16 +00003433let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003434 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003435 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003436 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
3437 !strconcat(OpcodeStr,
3438 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3439 [(set VR128:$dst,
3440 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3441 OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003442 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003443 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3444 !strconcat(OpcodeStr,
3445 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3446 [(set VR128:$dst,
3447 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3448 imm:$src3)))]>, OpSize;
3449 }
3450}
3451
3452defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3453
Evan Cheng3ea4d672008-03-05 08:19:16 +00003454let Constraints = "$src1 = $dst" in {
Nate Begemand77e59e2008-02-11 04:19:36 +00003455 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00003456 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003457 (ins VR128:$src1, FR32:$src2, i32i8imm:$src3),
3458 !strconcat(OpcodeStr,
3459 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3460 [(set VR128:$dst,
3461 (X86insrtps VR128:$src1, FR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng78d00612008-03-14 07:39:27 +00003462 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemand77e59e2008-02-11 04:19:36 +00003463 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3464 !strconcat(OpcodeStr,
3465 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
3466 [(set VR128:$dst,
3467 (X86insrtps VR128:$src1, (loadf32 addr:$src2),
3468 imm:$src3))]>, OpSize;
3469 }
3470}
3471
Evan Chengc2054be2008-03-26 08:11:49 +00003472defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begeman0dd3cb52008-03-16 21:14:46 +00003473
3474let Defs = [EFLAGS] in {
3475def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
3476 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3477def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
3478 "ptest \t{$src2, $src1|$src1, $src2}", []>, OpSize;
3479}
3480
3481def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3482 "movntdqa\t{$src, $dst|$dst, $src}",
3483 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>;