blob: ccdcb34c047f45ee869d75b2aec1da5ec310de64 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
26#include "llvm/CodeGen/CallingConvLower.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
33#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000034#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035using namespace llvm;
36
Chris Lattnerf0144122009-07-28 03:13:23 +000037const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
38 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000039 case MipsISD::JmpLink: return "MipsISD::JmpLink";
40 case MipsISD::Hi: return "MipsISD::Hi";
41 case MipsISD::Lo: return "MipsISD::Lo";
42 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000043 case MipsISD::TlsGd: return "MipsISD::TlsGd";
44 case MipsISD::TprelHi: return "MipsISD::TprelHi";
45 case MipsISD::TprelLo: return "MipsISD::TprelLo";
46 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000047 case MipsISD::Ret: return "MipsISD::Ret";
48 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
49 case MipsISD::FPCmp: return "MipsISD::FPCmp";
50 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
51 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
52 case MipsISD::FPRound: return "MipsISD::FPRound";
53 case MipsISD::MAdd: return "MipsISD::MAdd";
54 case MipsISD::MAddu: return "MipsISD::MAddu";
55 case MipsISD::MSub: return "MipsISD::MSub";
56 case MipsISD::MSubu: return "MipsISD::MSubu";
57 case MipsISD::DivRem: return "MipsISD::DivRem";
58 case MipsISD::DivRemU: return "MipsISD::DivRemU";
59 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
60 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanaka342837d2011-05-28 01:07:07 +000061 case MipsISD::WrapperPIC: return "MipsISD::WrapperPIC";
Akira Hatanaka0f843822011-06-07 18:58:42 +000062 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000063 }
64}
65
66MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000067MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000068 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000069 Subtarget = &TM.getSubtarget<MipsSubtarget>();
70
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000071 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000072 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000073 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000074
75 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000076 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
77 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000078
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000080 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000082 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000083
Wesley Peckbf17cfa2010-11-23 03:31:01 +000084 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000085 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
86 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000088
Eli Friedman6055a6a2009-07-17 04:07:24 +000089 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000090 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
91 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000092
Wesley Peckbf17cfa2010-11-23 03:31:01 +000093 // Used by legalize types to correctly generate the setcc result.
94 // Without this, every float setcc comes with a AND/OR with the result,
95 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000096 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000097 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000098
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000099 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000101 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000102 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
103 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
104 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
105 setOperationAction(ISD::SELECT, MVT::f32, Custom);
106 setOperationAction(ISD::SELECT, MVT::f64, Custom);
107 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
109 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000110 setOperationAction(ISD::VASTART, MVT::Other, Custom);
111
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000112 setOperationAction(ISD::SDIV, MVT::i32, Expand);
113 setOperationAction(ISD::SREM, MVT::i32, Expand);
114 setOperationAction(ISD::UDIV, MVT::i32, Expand);
115 setOperationAction(ISD::UREM, MVT::i32, Expand);
116
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000117 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
119 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
120 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
121 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
122 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
123 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
124 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
125 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
126 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000127
128 if (!Subtarget->isMips32r2())
129 setOperationAction(ISD::ROTR, MVT::i32, Expand);
130
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
132 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
133 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000134 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
135 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000137 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000139 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
141 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000142 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FLOG, MVT::f32, Expand);
144 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
145 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
146 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000147
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000148 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
149 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
150
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000151 setOperationAction(ISD::VAARG, MVT::Other, Expand);
152 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
153 setOperationAction(ISD::VAEND, MVT::Other, Expand);
154
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000155 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
157 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
158 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000159
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000160 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000162
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000163 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000166 }
167
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000168 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000170
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000171 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000173
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000174 setTargetDAGCombine(ISD::ADDE);
175 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000176 setTargetDAGCombine(ISD::SDIVREM);
177 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000178 setTargetDAGCombine(ISD::SETCC);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000179
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000180 setMinFunctionAlignment(2);
181
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000182 setStackPointerRegisterToSaveRestore(Mips::SP);
183 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000184
185 setExceptionPointerRegister(Mips::A0);
186 setExceptionSelectorRegister(Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000187}
188
Owen Anderson825b72b2009-08-11 20:47:22 +0000189MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
190 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000191}
192
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000193// SelectMadd -
194// Transforms a subgraph in CurDAG if the following pattern is found:
195// (addc multLo, Lo0), (adde multHi, Hi0),
196// where,
197// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000198// Lo0: initial value of Lo register
199// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000200// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000201static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000202 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000203 // for the matching to be successful.
204 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
205
206 if (ADDCNode->getOpcode() != ISD::ADDC)
207 return false;
208
209 SDValue MultHi = ADDENode->getOperand(0);
210 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000211 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000212 unsigned MultOpc = MultHi.getOpcode();
213
214 // MultHi and MultLo must be generated by the same node,
215 if (MultLo.getNode() != MultNode)
216 return false;
217
218 // and it must be a multiplication.
219 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
220 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000221
222 // MultLo amd MultHi must be the first and second output of MultNode
223 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000224 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
225 return false;
226
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000227 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000228 // of the values of MultNode, in which case MultNode will be removed in later
229 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000230 // If there exist users other than ADDENode or ADDCNode, this function returns
231 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000232 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000233 // produced.
234 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
235 return false;
236
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000237 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000238 DebugLoc dl = ADDENode->getDebugLoc();
239
240 // create MipsMAdd(u) node
241 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000242
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000243 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
244 MVT::Glue,
245 MultNode->getOperand(0),// Factor 0
246 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000247 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000248 ADDENode->getOperand(1));// Hi0
249
250 // create CopyFromReg nodes
251 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
252 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000253 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000254 Mips::HI, MVT::i32,
255 CopyFromLo.getValue(2));
256
257 // replace uses of adde and addc here
258 if (!SDValue(ADDCNode, 0).use_empty())
259 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
260
261 if (!SDValue(ADDENode, 0).use_empty())
262 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
263
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000264 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000265}
266
267// SelectMsub -
268// Transforms a subgraph in CurDAG if the following pattern is found:
269// (addc Lo0, multLo), (sube Hi0, multHi),
270// where,
271// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000272// Lo0: initial value of Lo register
273// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000274// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000275static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000276 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000277 // for the matching to be successful.
278 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
279
280 if (SUBCNode->getOpcode() != ISD::SUBC)
281 return false;
282
283 SDValue MultHi = SUBENode->getOperand(1);
284 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000285 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000286 unsigned MultOpc = MultHi.getOpcode();
287
288 // MultHi and MultLo must be generated by the same node,
289 if (MultLo.getNode() != MultNode)
290 return false;
291
292 // and it must be a multiplication.
293 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
294 return false;
295
296 // MultLo amd MultHi must be the first and second output of MultNode
297 // respectively.
298 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
299 return false;
300
301 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
302 // of the values of MultNode, in which case MultNode will be removed in later
303 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000304 // If there exist users other than SUBENode or SUBCNode, this function returns
305 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000306 // instruction node rather than a pair of MULT and MSUB instructions being
307 // produced.
308 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
309 return false;
310
311 SDValue Chain = CurDAG->getEntryNode();
312 DebugLoc dl = SUBENode->getDebugLoc();
313
314 // create MipsSub(u) node
315 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
316
317 SDValue MSub = CurDAG->getNode(MultOpc, dl,
318 MVT::Glue,
319 MultNode->getOperand(0),// Factor 0
320 MultNode->getOperand(1),// Factor 1
321 SUBCNode->getOperand(0),// Lo0
322 SUBENode->getOperand(0));// Hi0
323
324 // create CopyFromReg nodes
325 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
326 MSub);
327 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
328 Mips::HI, MVT::i32,
329 CopyFromLo.getValue(2));
330
331 // replace uses of sube and subc here
332 if (!SDValue(SUBCNode, 0).use_empty())
333 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
334
335 if (!SDValue(SUBENode, 0).use_empty())
336 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
337
338 return true;
339}
340
341static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
342 TargetLowering::DAGCombinerInfo &DCI,
343 const MipsSubtarget* Subtarget) {
344 if (DCI.isBeforeLegalize())
345 return SDValue();
346
347 if (Subtarget->isMips32() && SelectMadd(N, &DAG))
348 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000349
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000350 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000351}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000352
353static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
354 TargetLowering::DAGCombinerInfo &DCI,
355 const MipsSubtarget* Subtarget) {
356 if (DCI.isBeforeLegalize())
357 return SDValue();
358
359 if (Subtarget->isMips32() && SelectMsub(N, &DAG))
360 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000361
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000362 return SDValue();
363}
364
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000365static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
366 TargetLowering::DAGCombinerInfo &DCI,
367 const MipsSubtarget* Subtarget) {
368 if (DCI.isBeforeLegalizeOps())
369 return SDValue();
370
371 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
372 MipsISD::DivRemU;
373 DebugLoc dl = N->getDebugLoc();
374
375 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
376 N->getOperand(0), N->getOperand(1));
377 SDValue InChain = DAG.getEntryNode();
378 SDValue InGlue = DivRem;
379
380 // insert MFLO
381 if (N->hasAnyUseOfValue(0)) {
382 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, Mips::LO, MVT::i32,
383 InGlue);
384 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
385 InChain = CopyFromLo.getValue(1);
386 InGlue = CopyFromLo.getValue(2);
387 }
388
389 // insert MFHI
390 if (N->hasAnyUseOfValue(1)) {
391 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000392 Mips::HI, MVT::i32, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000393 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
394 }
395
396 return SDValue();
397}
398
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000399static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
400 switch (CC) {
401 default: llvm_unreachable("Unknown fp condition code!");
402 case ISD::SETEQ:
403 case ISD::SETOEQ: return Mips::FCOND_OEQ;
404 case ISD::SETUNE: return Mips::FCOND_UNE;
405 case ISD::SETLT:
406 case ISD::SETOLT: return Mips::FCOND_OLT;
407 case ISD::SETGT:
408 case ISD::SETOGT: return Mips::FCOND_OGT;
409 case ISD::SETLE:
410 case ISD::SETOLE: return Mips::FCOND_OLE;
411 case ISD::SETGE:
412 case ISD::SETOGE: return Mips::FCOND_OGE;
413 case ISD::SETULT: return Mips::FCOND_ULT;
414 case ISD::SETULE: return Mips::FCOND_ULE;
415 case ISD::SETUGT: return Mips::FCOND_UGT;
416 case ISD::SETUGE: return Mips::FCOND_UGE;
417 case ISD::SETUO: return Mips::FCOND_UN;
418 case ISD::SETO: return Mips::FCOND_OR;
419 case ISD::SETNE:
420 case ISD::SETONE: return Mips::FCOND_ONE;
421 case ISD::SETUEQ: return Mips::FCOND_UEQ;
422 }
423}
424
425
426// Returns true if condition code has to be inverted.
427static bool InvertFPCondCode(Mips::CondCode CC) {
428 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
429 return false;
430
431 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
432 return true;
433
434 assert(false && "Illegal Condition Code");
435 return false;
436}
437
438// Creates and returns an FPCmp node from a setcc node.
439// Returns Op if setcc is not a floating point comparison.
440static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
441 // must be a SETCC node
442 if (Op.getOpcode() != ISD::SETCC)
443 return Op;
444
445 SDValue LHS = Op.getOperand(0);
446
447 if (!LHS.getValueType().isFloatingPoint())
448 return Op;
449
450 SDValue RHS = Op.getOperand(1);
451 DebugLoc dl = Op.getDebugLoc();
452
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000453 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
454 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000455 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
456
457 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
458 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
459}
460
461// Creates and returns a CMovFPT/F node.
462static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
463 SDValue False, DebugLoc DL) {
464 bool invert = InvertFPCondCode((Mips::CondCode)
465 cast<ConstantSDNode>(Cond.getOperand(2))
466 ->getSExtValue());
467
468 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
469 True.getValueType(), True, False, Cond);
470}
471
472static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
473 TargetLowering::DAGCombinerInfo &DCI,
474 const MipsSubtarget* Subtarget) {
475 if (DCI.isBeforeLegalizeOps())
476 return SDValue();
477
478 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
479
480 if (Cond.getOpcode() != MipsISD::FPCmp)
481 return SDValue();
482
483 SDValue True = DAG.getConstant(1, MVT::i32);
484 SDValue False = DAG.getConstant(0, MVT::i32);
485
486 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
487}
488
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000489SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000490 const {
491 SelectionDAG &DAG = DCI.DAG;
492 unsigned opc = N->getOpcode();
493
494 switch (opc) {
495 default: break;
496 case ISD::ADDE:
497 return PerformADDECombine(N, DAG, DCI, Subtarget);
498 case ISD::SUBE:
499 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000500 case ISD::SDIVREM:
501 case ISD::UDIVREM:
502 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000503 case ISD::SETCC:
504 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000505 }
506
507 return SDValue();
508}
509
Dan Gohman475871a2008-07-27 21:46:04 +0000510SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000511LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000512{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000513 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000514 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000515 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000516 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
517 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000518 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000519 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000520 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
521 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000522 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000523 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000524 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000525 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000526 }
Dan Gohman475871a2008-07-27 21:46:04 +0000527 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000528}
529
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000530//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000531// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000532//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000533
534// AddLiveIn - This helper function adds the specified physical register to the
535// MachineFunction as a live in value. It also creates a corresponding
536// virtual register for it.
537static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000538AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000539{
540 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000541 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
542 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000543 return VReg;
544}
545
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000546// Get fp branch code (not opcode) from condition code.
547static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
548 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
549 return Mips::BRANCH_T;
550
551 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
552 return Mips::BRANCH_F;
553
554 return Mips::BRANCH_INVALID;
555}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000556
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000557MachineBasicBlock *
558MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000559 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000560 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
561 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000562 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000563 unsigned Opc;
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000564
565 switch (MI->getOpcode()) {
566 default: assert(false && "Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000567
568 case Mips::ATOMIC_LOAD_ADD_I8:
569 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
570 case Mips::ATOMIC_LOAD_ADD_I16:
571 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
572 case Mips::ATOMIC_LOAD_ADD_I32:
573 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
574
575 case Mips::ATOMIC_LOAD_AND_I8:
576 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
577 case Mips::ATOMIC_LOAD_AND_I16:
578 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
579 case Mips::ATOMIC_LOAD_AND_I32:
580 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
581
582 case Mips::ATOMIC_LOAD_OR_I8:
583 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
584 case Mips::ATOMIC_LOAD_OR_I16:
585 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
586 case Mips::ATOMIC_LOAD_OR_I32:
587 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
588
589 case Mips::ATOMIC_LOAD_XOR_I8:
590 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
591 case Mips::ATOMIC_LOAD_XOR_I16:
592 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
593 case Mips::ATOMIC_LOAD_XOR_I32:
594 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
595
596 case Mips::ATOMIC_LOAD_NAND_I8:
597 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
598 case Mips::ATOMIC_LOAD_NAND_I16:
599 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
600 case Mips::ATOMIC_LOAD_NAND_I32:
601 return EmitAtomicBinary(MI, BB, 4, 0, true);
602
603 case Mips::ATOMIC_LOAD_SUB_I8:
604 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
605 case Mips::ATOMIC_LOAD_SUB_I16:
606 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
607 case Mips::ATOMIC_LOAD_SUB_I32:
608 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
609
610 case Mips::ATOMIC_SWAP_I8:
611 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
612 case Mips::ATOMIC_SWAP_I16:
613 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
614 case Mips::ATOMIC_SWAP_I32:
615 return EmitAtomicBinary(MI, BB, 4, 0);
616
617 case Mips::ATOMIC_CMP_SWAP_I8:
618 return EmitAtomicCmpSwapPartword(MI, BB, 1);
619 case Mips::ATOMIC_CMP_SWAP_I16:
620 return EmitAtomicCmpSwapPartword(MI, BB, 2);
621 case Mips::ATOMIC_CMP_SWAP_I32:
622 return EmitAtomicCmpSwap(MI, BB, 4);
623
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000624 case Mips::MOVT:
625 case Mips::MOVT_S:
626 case Mips::MOVT_D:
627 isFPCmp = true;
628 Opc = Mips::BC1F;
629 break;
630 case Mips::MOVF:
631 case Mips::MOVF_S:
632 case Mips::MOVF_D:
633 isFPCmp = true;
634 Opc = Mips::BC1T;
635 break;
636 case Mips::MOVZ_I:
637 case Mips::MOVZ_S:
638 case Mips::MOVZ_D:
639 Opc = Mips::BNE;
640 break;
641 case Mips::MOVN_I:
642 case Mips::MOVN_S:
643 case Mips::MOVN_D:
644 Opc = Mips::BEQ;
645 break;
646 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000647
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000648 // There is no need to expand CMov instructions if target has
649 // conditional moves.
650 if (Subtarget->hasCondMov())
651 return BB;
652
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000653 // To "insert" a SELECT_CC instruction, we actually have to insert the
654 // diamond control-flow pattern. The incoming instruction knows the
655 // destination vreg to set, the condition code register to branch on, the
656 // true/false values to select between, and a branch opcode to use.
657 const BasicBlock *LLVM_BB = BB->getBasicBlock();
658 MachineFunction::iterator It = BB;
659 ++It;
Dan Gohman14152b42010-07-06 20:24:04 +0000660
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000661 // thisMBB:
662 // ...
663 // TrueVal = ...
664 // setcc r1, r2, r3
665 // bNE r1, r0, copy1MBB
666 // fallthrough --> copy0MBB
667 MachineBasicBlock *thisMBB = BB;
668 MachineFunction *F = BB->getParent();
669 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
670 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
671 F->insert(It, copy0MBB);
672 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +0000673
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000674 // Transfer the remainder of BB and its successor edges to sinkMBB.
675 sinkMBB->splice(sinkMBB->begin(), BB,
676 llvm::next(MachineBasicBlock::iterator(MI)),
677 BB->end());
678 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000679
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000680 // Next, add the true and fallthrough blocks as its successors.
681 BB->addSuccessor(copy0MBB);
682 BB->addSuccessor(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000683
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000684 // Emit the right instruction according to the type of the operands compared
685 if (isFPCmp)
686 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
687 else
688 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
689 .addReg(Mips::ZERO).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000690
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000691
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000692 // copy0MBB:
693 // %FalseValue = ...
694 // # fallthrough to sinkMBB
695 BB = copy0MBB;
696
697 // Update machine-CFG edges
698 BB->addSuccessor(sinkMBB);
699
700 // sinkMBB:
701 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
702 // ...
703 BB = sinkMBB;
704
705 if (isFPCmp)
Dan Gohman14152b42010-07-06 20:24:04 +0000706 BuildMI(*BB, BB->begin(), dl,
707 TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes29e9daa2010-07-20 07:58:51 +0000708 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000709 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
710 else
711 BuildMI(*BB, BB->begin(), dl,
712 TII->get(Mips::PHI), MI->getOperand(0).getReg())
713 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
714 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000715
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000716 MI->eraseFromParent(); // The pseudo instruction is gone now.
717 return BB;
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000718}
719
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000720// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
721// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
722MachineBasicBlock *
723MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000724 unsigned Size, unsigned BinOpcode,
725 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000726 assert(Size == 4 && "Unsupported size for EmitAtomicBinary.");
727
728 MachineFunction *MF = BB->getParent();
729 MachineRegisterInfo &RegInfo = MF->getRegInfo();
730 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
731 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
732 DebugLoc dl = MI->getDebugLoc();
733
734 unsigned Dest = MI->getOperand(0).getReg();
735 unsigned Ptr = MI->getOperand(1).getReg();
736 unsigned Incr = MI->getOperand(2).getReg();
737
738 unsigned Oldval = RegInfo.createVirtualRegister(RC);
739 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
740 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
741
742 // insert new blocks after the current block
743 const BasicBlock *LLVM_BB = BB->getBasicBlock();
744 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
745 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
746 MachineFunction::iterator It = BB;
747 ++It;
748 MF->insert(It, loopMBB);
749 MF->insert(It, exitMBB);
750
751 // Transfer the remainder of BB and its successor edges to exitMBB.
752 exitMBB->splice(exitMBB->begin(), BB,
753 llvm::next(MachineBasicBlock::iterator(MI)),
754 BB->end());
755 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
756
757 // thisMBB:
758 // ...
759 // sw incr, fi(sp) // store incr to stack (when BinOpcode == 0)
760 // fallthrough --> loopMBB
761
762 // Note: for atomic.swap (when BinOpcode == 0), storing incr to stack before
763 // the loop and then loading it from stack in block loopMBB is necessary to
764 // prevent MachineLICM pass to hoist "or" instruction out of the block
765 // loopMBB.
766
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +0000767 int fi = 0;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000768 if (BinOpcode == 0 && !Nand) {
769 // Get or create a temporary stack location.
770 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
771 fi = MipsFI->getAtomicFrameIndex();
772 if (fi == -1) {
773 fi = MF->getFrameInfo()->CreateStackObject(Size, Size, false);
774 MipsFI->setAtomicFrameIndex(fi);
775 }
776
777 BuildMI(BB, dl, TII->get(Mips::SW))
778 .addReg(Incr).addImm(0).addFrameIndex(fi);
779 }
780 BB->addSuccessor(loopMBB);
781
782 // loopMBB:
783 // ll oldval, 0(ptr)
784 // or dest, $0, oldval
785 // <binop> tmp1, oldval, incr
786 // sc tmp1, 0(ptr)
787 // beq tmp1, $0, loopMBB
788 BB = loopMBB;
789 BuildMI(BB, dl, TII->get(Mips::LL), Oldval).addImm(0).addReg(Ptr);
790 BuildMI(BB, dl, TII->get(Mips::OR), Dest).addReg(Mips::ZERO).addReg(Oldval);
791 if (Nand) {
792 // and tmp2, oldval, incr
793 // nor tmp1, $0, tmp2
794 BuildMI(BB, dl, TII->get(Mips::AND), Tmp2).addReg(Oldval).addReg(Incr);
795 BuildMI(BB, dl, TII->get(Mips::NOR), Tmp1).addReg(Mips::ZERO).addReg(Tmp2);
796 } else if (BinOpcode) {
797 // <binop> tmp1, oldval, incr
798 BuildMI(BB, dl, TII->get(BinOpcode), Tmp1).addReg(Oldval).addReg(Incr);
799 } else {
800 // lw tmp2, fi(sp) // load incr from stack
801 // or tmp1, $zero, tmp2
802 BuildMI(BB, dl, TII->get(Mips::LW), Tmp2).addImm(0).addFrameIndex(fi);;
803 BuildMI(BB, dl, TII->get(Mips::OR), Tmp1).addReg(Mips::ZERO).addReg(Tmp2);
804 }
805 BuildMI(BB, dl, TII->get(Mips::SC), Tmp1).addReg(Tmp1).addImm(0).addReg(Ptr);
806 BuildMI(BB, dl, TII->get(Mips::BEQ))
807 .addReg(Tmp1).addReg(Mips::ZERO).addMBB(loopMBB);
808 BB->addSuccessor(loopMBB);
809 BB->addSuccessor(exitMBB);
810
811 MI->eraseFromParent(); // The instruction is gone now.
812
813 return BB;
814}
815
816MachineBasicBlock *
817MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000818 MachineBasicBlock *BB,
819 unsigned Size, unsigned BinOpcode,
820 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000821 assert((Size == 1 || Size == 2) &&
822 "Unsupported size for EmitAtomicBinaryPartial.");
823
824 MachineFunction *MF = BB->getParent();
825 MachineRegisterInfo &RegInfo = MF->getRegInfo();
826 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
827 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
828 DebugLoc dl = MI->getDebugLoc();
829
830 unsigned Dest = MI->getOperand(0).getReg();
831 unsigned Ptr = MI->getOperand(1).getReg();
832 unsigned Incr = MI->getOperand(2).getReg();
833
834 unsigned Addr = RegInfo.createVirtualRegister(RC);
835 unsigned Shift = RegInfo.createVirtualRegister(RC);
836 unsigned Mask = RegInfo.createVirtualRegister(RC);
837 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
838 unsigned Newval = RegInfo.createVirtualRegister(RC);
839 unsigned Oldval = RegInfo.createVirtualRegister(RC);
840 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
841 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
842 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
843 unsigned Tmp3 = RegInfo.createVirtualRegister(RC);
844 unsigned Tmp4 = RegInfo.createVirtualRegister(RC);
845 unsigned Tmp5 = RegInfo.createVirtualRegister(RC);
846 unsigned Tmp6 = RegInfo.createVirtualRegister(RC);
847 unsigned Tmp7 = RegInfo.createVirtualRegister(RC);
848 unsigned Tmp8 = RegInfo.createVirtualRegister(RC);
849 unsigned Tmp9 = RegInfo.createVirtualRegister(RC);
850 unsigned Tmp10 = RegInfo.createVirtualRegister(RC);
851 unsigned Tmp11 = RegInfo.createVirtualRegister(RC);
852 unsigned Tmp12 = RegInfo.createVirtualRegister(RC);
853
854 // insert new blocks after the current block
855 const BasicBlock *LLVM_BB = BB->getBasicBlock();
856 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
857 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
858 MachineFunction::iterator It = BB;
859 ++It;
860 MF->insert(It, loopMBB);
861 MF->insert(It, exitMBB);
862
863 // Transfer the remainder of BB and its successor edges to exitMBB.
864 exitMBB->splice(exitMBB->begin(), BB,
865 llvm::next(MachineBasicBlock::iterator(MI)),
866 BB->end());
867 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
868
869 // thisMBB:
870 // addiu tmp1,$0,-4 # 0xfffffffc
871 // and addr,ptr,tmp1
872 // andi tmp2,ptr,3
873 // sll shift,tmp2,3
874 // ori tmp3,$0,255 # 0xff
875 // sll mask,tmp3,shift
876 // nor mask2,$0,mask
877 // andi tmp4,incr,255
878 // sll incr2,tmp4,shift
879 // sw incr2, fi(sp) // store incr2 to stack (when BinOpcode == 0)
880
881 // Note: for atomic.swap (when BinOpcode == 0), storing incr2 to stack before
882 // the loop and then loading it from stack in block loopMBB is necessary to
883 // prevent MachineLICM pass to hoist "or" instruction out of the block
884 // loopMBB.
885
886 int64_t MaskImm = (Size == 1) ? 255 : 65535;
887 BuildMI(BB, dl, TII->get(Mips::ADDiu), Tmp1).addReg(Mips::ZERO).addImm(-4);
888 BuildMI(BB, dl, TII->get(Mips::AND), Addr).addReg(Ptr).addReg(Tmp1);
889 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp2).addReg(Ptr).addImm(3);
890 BuildMI(BB, dl, TII->get(Mips::SLL), Shift).addReg(Tmp2).addImm(3);
891 BuildMI(BB, dl, TII->get(Mips::ORi), Tmp3).addReg(Mips::ZERO).addImm(MaskImm);
892 BuildMI(BB, dl, TII->get(Mips::SLL), Mask).addReg(Tmp3).addReg(Shift);
893 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
894 if (BinOpcode != Mips::SUBu) {
895 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp4).addReg(Incr).addImm(MaskImm);
896 BuildMI(BB, dl, TII->get(Mips::SLL), Incr2).addReg(Tmp4).addReg(Shift);
897 } else {
898 BuildMI(BB, dl, TII->get(Mips::SUBu), Tmp4).addReg(Mips::ZERO).addReg(Incr);
899 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp5).addReg(Tmp4).addImm(MaskImm);
900 BuildMI(BB, dl, TII->get(Mips::SLL), Incr2).addReg(Tmp5).addReg(Shift);
901 }
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +0000902
903 int fi = 0;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000904 if (BinOpcode == 0 && !Nand) {
905 // Get or create a temporary stack location.
906 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
907 fi = MipsFI->getAtomicFrameIndex();
908 if (fi == -1) {
909 fi = MF->getFrameInfo()->CreateStackObject(Size, Size, false);
910 MipsFI->setAtomicFrameIndex(fi);
911 }
912
913 BuildMI(BB, dl, TII->get(Mips::SW))
914 .addReg(Incr2).addImm(0).addFrameIndex(fi);
915 }
916 BB->addSuccessor(loopMBB);
917
918 // loopMBB:
919 // ll oldval,0(addr)
920 // binop tmp7,oldval,incr2
921 // and newval,tmp7,mask
922 // and tmp8,oldval,mask2
923 // or tmp9,tmp8,newval
924 // sc tmp9,0(addr)
925 // beq tmp9,$0,loopMBB
926 BB = loopMBB;
927 BuildMI(BB, dl, TII->get(Mips::LL), Oldval).addImm(0).addReg(Addr);
928 if (Nand) {
929 // and tmp6, oldval, incr2
930 // nor tmp7, $0, tmp6
931 BuildMI(BB, dl, TII->get(Mips::AND), Tmp6).addReg(Oldval).addReg(Incr2);
932 BuildMI(BB, dl, TII->get(Mips::NOR), Tmp7).addReg(Mips::ZERO).addReg(Tmp6);
933 } else if (BinOpcode == Mips::SUBu) {
934 // addu tmp7, oldval, incr2
935 BuildMI(BB, dl, TII->get(Mips::ADDu), Tmp7).addReg(Oldval).addReg(Incr2);
936 } else if (BinOpcode) {
937 // <binop> tmp7, oldval, incr2
938 BuildMI(BB, dl, TII->get(BinOpcode), Tmp7).addReg(Oldval).addReg(Incr2);
939 } else {
940 // lw tmp6, fi(sp) // load incr2 from stack
941 // or tmp7, $zero, tmp6
942 BuildMI(BB, dl, TII->get(Mips::LW), Tmp6).addImm(0).addFrameIndex(fi);;
943 BuildMI(BB, dl, TII->get(Mips::OR), Tmp7).addReg(Mips::ZERO).addReg(Tmp6);
944 }
945 BuildMI(BB, dl, TII->get(Mips::AND), Newval).addReg(Tmp7).addReg(Mask);
946 BuildMI(BB, dl, TII->get(Mips::AND), Tmp8).addReg(Oldval).addReg(Mask2);
947 BuildMI(BB, dl, TII->get(Mips::OR), Tmp9).addReg(Tmp8).addReg(Newval);
948 BuildMI(BB, dl, TII->get(Mips::SC), Tmp9).addReg(Tmp9).addImm(0).addReg(Addr);
949 BuildMI(BB, dl, TII->get(Mips::BEQ))
950 .addReg(Tmp9).addReg(Mips::ZERO).addMBB(loopMBB);
951 BB->addSuccessor(loopMBB);
952 BB->addSuccessor(exitMBB);
953
954 // exitMBB:
955 // and tmp10,oldval,mask
956 // srl tmp11,tmp10,shift
957 // sll tmp12,tmp11,24
958 // sra dest,tmp12,24
959 BB = exitMBB;
960 int64_t ShiftImm = (Size == 1) ? 24 : 16;
961 // reverse order
962 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRA), Dest)
963 .addReg(Tmp12).addImm(ShiftImm);
964 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SLL), Tmp12)
965 .addReg(Tmp11).addImm(ShiftImm);
966 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRL), Tmp11)
967 .addReg(Tmp10).addReg(Shift);
968 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::AND), Tmp10)
969 .addReg(Oldval).addReg(Mask);
970
971 MI->eraseFromParent(); // The instruction is gone now.
972
973 return BB;
974}
975
976MachineBasicBlock *
977MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000978 MachineBasicBlock *BB,
979 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000980 assert(Size == 4 && "Unsupported size for EmitAtomicCmpSwap.");
981
982 MachineFunction *MF = BB->getParent();
983 MachineRegisterInfo &RegInfo = MF->getRegInfo();
984 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
985 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
986 DebugLoc dl = MI->getDebugLoc();
987
988 unsigned Dest = MI->getOperand(0).getReg();
989 unsigned Ptr = MI->getOperand(1).getReg();
990 unsigned Oldval = MI->getOperand(2).getReg();
991 unsigned Newval = MI->getOperand(3).getReg();
992
993 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
994 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
995
996 // insert new blocks after the current block
997 const BasicBlock *LLVM_BB = BB->getBasicBlock();
998 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
999 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1000 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1001 MachineFunction::iterator It = BB;
1002 ++It;
1003 MF->insert(It, loop1MBB);
1004 MF->insert(It, loop2MBB);
1005 MF->insert(It, exitMBB);
1006
1007 // Transfer the remainder of BB and its successor edges to exitMBB.
1008 exitMBB->splice(exitMBB->begin(), BB,
1009 llvm::next(MachineBasicBlock::iterator(MI)),
1010 BB->end());
1011 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1012
1013 // Get or create a temporary stack location.
1014 MipsFunctionInfo *MipsFI = MF->getInfo<MipsFunctionInfo>();
1015 int fi = MipsFI->getAtomicFrameIndex();
1016 if (fi == -1) {
1017 fi = MF->getFrameInfo()->CreateStackObject(Size, Size, false);
1018 MipsFI->setAtomicFrameIndex(fi);
1019 }
1020
1021 // thisMBB:
1022 // ...
1023 // sw newval, fi(sp) // store newval to stack
1024 // fallthrough --> loop1MBB
1025
1026 // Note: storing newval to stack before the loop and then loading it from
1027 // stack in block loop2MBB is necessary to prevent MachineLICM pass to
1028 // hoist "or" instruction out of the block loop2MBB.
1029
1030 BuildMI(BB, dl, TII->get(Mips::SW))
1031 .addReg(Newval).addImm(0).addFrameIndex(fi);
1032 BB->addSuccessor(loop1MBB);
1033
1034 // loop1MBB:
1035 // ll dest, 0(ptr)
1036 // bne dest, oldval, exitMBB
1037 BB = loop1MBB;
1038 BuildMI(BB, dl, TII->get(Mips::LL), Dest).addImm(0).addReg(Ptr);
1039 BuildMI(BB, dl, TII->get(Mips::BNE))
1040 .addReg(Dest).addReg(Oldval).addMBB(exitMBB);
1041 BB->addSuccessor(exitMBB);
1042 BB->addSuccessor(loop2MBB);
1043
1044 // loop2MBB:
1045 // lw tmp2, fi(sp) // load newval from stack
1046 // or tmp1, $0, tmp2
1047 // sc tmp1, 0(ptr)
1048 // beq tmp1, $0, loop1MBB
1049 BB = loop2MBB;
1050 BuildMI(BB, dl, TII->get(Mips::LW), Tmp2).addImm(0).addFrameIndex(fi);;
1051 BuildMI(BB, dl, TII->get(Mips::OR), Tmp1).addReg(Mips::ZERO).addReg(Tmp2);
1052 BuildMI(BB, dl, TII->get(Mips::SC), Tmp1).addReg(Tmp1).addImm(0).addReg(Ptr);
1053 BuildMI(BB, dl, TII->get(Mips::BEQ))
1054 .addReg(Tmp1).addReg(Mips::ZERO).addMBB(loop1MBB);
1055 BB->addSuccessor(loop1MBB);
1056 BB->addSuccessor(exitMBB);
1057
1058 MI->eraseFromParent(); // The instruction is gone now.
1059
1060 return BB;
1061}
1062
1063MachineBasicBlock *
1064MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001065 MachineBasicBlock *BB,
1066 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001067 assert((Size == 1 || Size == 2) &&
1068 "Unsupported size for EmitAtomicCmpSwapPartial.");
1069
1070 MachineFunction *MF = BB->getParent();
1071 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1072 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1073 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1074 DebugLoc dl = MI->getDebugLoc();
1075
1076 unsigned Dest = MI->getOperand(0).getReg();
1077 unsigned Ptr = MI->getOperand(1).getReg();
1078 unsigned Oldval = MI->getOperand(2).getReg();
1079 unsigned Newval = MI->getOperand(3).getReg();
1080
1081 unsigned Addr = RegInfo.createVirtualRegister(RC);
1082 unsigned Shift = RegInfo.createVirtualRegister(RC);
1083 unsigned Mask = RegInfo.createVirtualRegister(RC);
1084 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
1085 unsigned Oldval2 = RegInfo.createVirtualRegister(RC);
1086 unsigned Oldval3 = RegInfo.createVirtualRegister(RC);
1087 unsigned Oldval4 = RegInfo.createVirtualRegister(RC);
1088 unsigned Newval2 = RegInfo.createVirtualRegister(RC);
1089 unsigned Tmp1 = RegInfo.createVirtualRegister(RC);
1090 unsigned Tmp2 = RegInfo.createVirtualRegister(RC);
1091 unsigned Tmp3 = RegInfo.createVirtualRegister(RC);
1092 unsigned Tmp4 = RegInfo.createVirtualRegister(RC);
1093 unsigned Tmp5 = RegInfo.createVirtualRegister(RC);
1094 unsigned Tmp6 = RegInfo.createVirtualRegister(RC);
1095 unsigned Tmp7 = RegInfo.createVirtualRegister(RC);
1096 unsigned Tmp8 = RegInfo.createVirtualRegister(RC);
1097 unsigned Tmp9 = RegInfo.createVirtualRegister(RC);
1098
1099 // insert new blocks after the current block
1100 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1101 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1102 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1103 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1104 MachineFunction::iterator It = BB;
1105 ++It;
1106 MF->insert(It, loop1MBB);
1107 MF->insert(It, loop2MBB);
1108 MF->insert(It, exitMBB);
1109
1110 // Transfer the remainder of BB and its successor edges to exitMBB.
1111 exitMBB->splice(exitMBB->begin(), BB,
1112 llvm::next(MachineBasicBlock::iterator(MI)),
1113 BB->end());
1114 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1115
1116 // thisMBB:
1117 // addiu tmp1,$0,-4 # 0xfffffffc
1118 // and addr,ptr,tmp1
1119 // andi tmp2,ptr,3
1120 // sll shift,tmp2,3
1121 // ori tmp3,$0,255 # 0xff
1122 // sll mask,tmp3,shift
1123 // nor mask2,$0,mask
1124 // andi tmp4,oldval,255
1125 // sll oldval2,tmp4,shift
1126 // andi tmp5,newval,255
1127 // sll newval2,tmp5,shift
1128 int64_t MaskImm = (Size == 1) ? 255 : 65535;
1129 BuildMI(BB, dl, TII->get(Mips::ADDiu), Tmp1).addReg(Mips::ZERO).addImm(-4);
1130 BuildMI(BB, dl, TII->get(Mips::AND), Addr).addReg(Ptr).addReg(Tmp1);
1131 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp2).addReg(Ptr).addImm(3);
1132 BuildMI(BB, dl, TII->get(Mips::SLL), Shift).addReg(Tmp2).addImm(3);
1133 BuildMI(BB, dl, TII->get(Mips::ORi), Tmp3).addReg(Mips::ZERO).addImm(MaskImm);
1134 BuildMI(BB, dl, TII->get(Mips::SLL), Mask).addReg(Tmp3).addReg(Shift);
1135 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1136 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp4).addReg(Oldval).addImm(MaskImm);
1137 BuildMI(BB, dl, TII->get(Mips::SLL), Oldval2).addReg(Tmp4).addReg(Shift);
1138 BuildMI(BB, dl, TII->get(Mips::ANDi), Tmp5).addReg(Newval).addImm(MaskImm);
1139 BuildMI(BB, dl, TII->get(Mips::SLL), Newval2).addReg(Tmp5).addReg(Shift);
1140 BB->addSuccessor(loop1MBB);
1141
1142 // loop1MBB:
1143 // ll oldval3,0(addr)
1144 // and oldval4,oldval3,mask
1145 // bne oldval4,oldval2,exitMBB
1146 BB = loop1MBB;
1147 BuildMI(BB, dl, TII->get(Mips::LL), Oldval3).addImm(0).addReg(Addr);
1148 BuildMI(BB, dl, TII->get(Mips::AND), Oldval4).addReg(Oldval3).addReg(Mask);
1149 BuildMI(BB, dl, TII->get(Mips::BNE))
1150 .addReg(Oldval4).addReg(Oldval2).addMBB(exitMBB);
1151 BB->addSuccessor(exitMBB);
1152 BB->addSuccessor(loop2MBB);
1153
1154 // loop2MBB:
1155 // and tmp6,oldval3,mask2
1156 // or tmp7,tmp6,newval2
1157 // sc tmp7,0(addr)
1158 // beq tmp7,$0,loop1MBB
1159 BB = loop2MBB;
1160 BuildMI(BB, dl, TII->get(Mips::AND), Tmp6).addReg(Oldval3).addReg(Mask2);
1161 BuildMI(BB, dl, TII->get(Mips::OR), Tmp7).addReg(Tmp6).addReg(Newval2);
1162 BuildMI(BB, dl, TII->get(Mips::SC), Tmp7)
1163 .addReg(Tmp7).addImm(0).addReg(Addr);
1164 BuildMI(BB, dl, TII->get(Mips::BEQ))
1165 .addReg(Tmp7).addReg(Mips::ZERO).addMBB(loop1MBB);
1166 BB->addSuccessor(loop1MBB);
1167 BB->addSuccessor(exitMBB);
1168
1169 // exitMBB:
1170 // srl tmp8,oldval4,shift
1171 // sll tmp9,tmp8,24
1172 // sra dest,tmp9,24
1173 BB = exitMBB;
1174 int64_t ShiftImm = (Size == 1) ? 24 : 16;
1175 // reverse order
1176 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRA), Dest)
1177 .addReg(Tmp9).addImm(ShiftImm);
1178 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SLL), Tmp9)
1179 .addReg(Tmp8).addImm(ShiftImm);
1180 BuildMI(*BB, BB->begin(), dl, TII->get(Mips::SRL), Tmp8)
1181 .addReg(Oldval4).addReg(Shift);
1182
1183 MI->eraseFromParent(); // The instruction is gone now.
1184
1185 return BB;
1186}
1187
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001188//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001189// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001190//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001191SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001192LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001193{
Akira Hatanaka053546c2011-05-25 02:20:00 +00001194 unsigned StackAlignment =
1195 getTargetMachine().getFrameLowering()->getStackAlignment();
1196 assert(StackAlignment >=
1197 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1198 "Cannot lower if the alignment of the allocated space is larger than \
1199 that of the stack.");
1200
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001201 SDValue Chain = Op.getOperand(0);
1202 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001203 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001204
1205 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +00001206 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001207
1208 // Subtract the dynamic size from the actual stack size to
1209 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +00001210 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001211
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001212 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001213 // must be placed in the stack pointer register.
Akira Hatanaka053546c2011-05-25 02:20:00 +00001214 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub,
1215 SDValue());
Akira Hatanakaedacba82011-05-25 17:32:06 +00001216 // Retrieve updated $sp. There is a glue input to prevent instructions that
1217 // clobber $sp from being inserted between copytoreg and copyfromreg.
Akira Hatanaka053546c2011-05-25 02:20:00 +00001218 SDValue NewSP = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32,
1219 Chain.getValue(1));
1220
Akira Hatanakaedacba82011-05-25 17:32:06 +00001221 // The stack space reserved by alloca is located right above the argument
1222 // area. It is aligned on a boundary that is a multiple of StackAlignment.
Akira Hatanaka053546c2011-05-25 02:20:00 +00001223 MachineFunction &MF = DAG.getMachineFunction();
1224 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1225 unsigned SPOffset = (MipsFI->getMaxCallFrameSize() + StackAlignment - 1) /
1226 StackAlignment * StackAlignment;
1227 SDValue AllocPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, NewSP,
1228 DAG.getConstant(SPOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001229
1230 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001231 // value and a chain
Akira Hatanaka053546c2011-05-25 02:20:00 +00001232 SDValue Ops[2] = { AllocPtr, NewSP.getValue(1) };
Dale Johannesena05dca42009-02-04 23:02:30 +00001233 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001234}
1235
1236SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001237LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001238{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001239 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001240 // the block to branch to if the condition is true.
1241 SDValue Chain = Op.getOperand(0);
1242 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001243 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001244
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001245 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1246
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001247 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001248 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001249 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001250
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001251 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001252 Mips::CondCode CC =
1253 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001254 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001255
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001256 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001257 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001258}
1259
1260SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001261LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001262{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001263 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001264
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001265 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001266 if (Cond.getOpcode() != MipsISD::FPCmp)
1267 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001268
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001269 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1270 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001271}
1272
Dan Gohmand858e902010-04-17 15:26:15 +00001273SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1274 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001275 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001276 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001277 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001278
Eli Friedmane2c74082009-08-03 02:22:28 +00001279 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001280 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001281
Chris Lattnerb71b9092009-08-13 06:28:06 +00001282 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001283
Chris Lattnere3736f82009-08-13 05:41:27 +00001284 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001285 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1286 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001287 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001288 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1289 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001290 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001291 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001292 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001293 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1294 MipsII::MO_ABS_HI);
1295 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1296 MipsII::MO_ABS_LO);
1297 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1298 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001299 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001300 }
1301
Akira Hatanaka0f843822011-06-07 18:58:42 +00001302 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1303 MipsII::MO_GOT);
1304 GA = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, GA);
1305 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
1306 DAG.getEntryNode(), GA, MachinePointerInfo(),
1307 false, false, 0);
1308 // On functions and global targets not internal linked only
1309 // a load from got/GP is necessary for PIC to work.
1310 if (!GV->hasInternalLinkage() &&
1311 (!GV->hasLocalLinkage() || isa<Function>(GV)))
1312 return ResNode;
1313 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1314 MipsII::MO_ABS_LO);
1315 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
1316 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001317}
1318
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001319SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1320 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001321 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1322 // FIXME there isn't actually debug info here
1323 DebugLoc dl = Op.getDebugLoc();
1324
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001325 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001326 // %hi/%lo relocation
1327 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true,
1328 MipsII::MO_ABS_HI);
1329 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true,
1330 MipsII::MO_ABS_LO);
1331 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1332 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1333 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001334 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001335
1336 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1337 MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001338 BAGOTOffset = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, BAGOTOffset);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001339 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
1340 MipsII::MO_ABS_LO);
1341 SDValue Load = DAG.getLoad(MVT::i32, dl,
1342 DAG.getEntryNode(), BAGOTOffset,
1343 MachinePointerInfo(), false, false, 0);
1344 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
1345 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001346}
1347
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001348SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001349LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001350{
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001351 // If the relocation model is PIC, use the General Dynamic TLS Model,
1352 // otherwise use the Initial Exec or Local Exec TLS Model.
1353 // TODO: implement Local Dynamic TLS model
1354
1355 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1356 DebugLoc dl = GA->getDebugLoc();
1357 const GlobalValue *GV = GA->getGlobal();
1358 EVT PtrVT = getPointerTy();
1359
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1361 // General Dynamic TLS Model
1362 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32,
1363 0, MipsII::MO_TLSGD);
1364 SDValue Tlsgd = DAG.getNode(MipsISD::TlsGd, dl, MVT::i32, TGA);
1365 SDValue GP = DAG.getRegister(Mips::GP, MVT::i32);
1366 SDValue Argument = DAG.getNode(ISD::ADD, dl, MVT::i32, GP, Tlsgd);
1367
1368 ArgListTy Args;
1369 ArgListEntry Entry;
1370 Entry.Node = Argument;
1371 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
1372 Args.push_back(Entry);
1373 std::pair<SDValue, SDValue> CallResult =
1374 LowerCallTo(DAG.getEntryNode(),
1375 (const Type *) Type::getInt32Ty(*DAG.getContext()),
1376 false, false, false, false,
1377 0, CallingConv::C, false, true,
1378 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
1379
1380 return CallResult.first;
1381 } else {
1382 SDValue Offset;
1383 if (GV->isDeclaration()) {
1384 // Initial Exec TLS Model
1385 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1386 MipsII::MO_GOTTPREL);
1387 Offset = DAG.getLoad(MVT::i32, dl,
1388 DAG.getEntryNode(), TGA, MachinePointerInfo(),
1389 false, false, 0);
1390 } else {
1391 // Local Exec TLS Model
1392 SDVTList VTs = DAG.getVTList(MVT::i32);
1393 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1394 MipsII::MO_TPREL_HI);
1395 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1396 MipsII::MO_TPREL_LO);
1397 SDValue Hi = DAG.getNode(MipsISD::TprelHi, dl, VTs, &TGAHi, 1);
1398 SDValue Lo = DAG.getNode(MipsISD::TprelLo, dl, MVT::i32, TGALo);
1399 Offset = DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
1400 }
1401
1402 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1403 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
1404 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001405}
1406
1407SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001408LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001409{
Dan Gohman475871a2008-07-27 21:46:04 +00001410 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001411 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +00001412 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001413 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001414 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001415 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HI;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001416
Owen Andersone50ed302009-08-10 22:56:29 +00001417 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001418 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001419
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001420 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
1421
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +00001422 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +00001423 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001424 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001425 } else {// Emit Load from Global Pointer
1426 JTI = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, JTI);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001427 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
1428 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001429 false, false, 0);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001430 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001431
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001432 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1433 MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001434 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTILo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001435 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001436
1437 return ResNode;
1438}
1439
Dan Gohman475871a2008-07-27 21:46:04 +00001440SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001441LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001442{
Dan Gohman475871a2008-07-27 21:46:04 +00001443 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001444 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001445 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001446 // FIXME there isn't actually debug info here
1447 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001448
1449 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001450 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001451 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001452 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001453 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001454 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001455 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1456 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001457 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001458
1459 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001460 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001461 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001462 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001463 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001464 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1465 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001466 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001467 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001468 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001469 N->getOffset(), MipsII::MO_GOT);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001470 CP = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, CP);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001471 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001472 CP, MachinePointerInfo::getConstantPool(),
1473 false, false, 0);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001474 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001475 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001476 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001477 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
1478 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001479
1480 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001481}
1482
Dan Gohmand858e902010-04-17 15:26:15 +00001483SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001484 MachineFunction &MF = DAG.getMachineFunction();
1485 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1486
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001487 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001488 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1489 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001490
1491 // vastart just stores the address of the VarArgsFrameIndex slot into the
1492 // memory location argument.
1493 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001494 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
1495 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +00001496 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001497}
1498
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001499static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG) {
1500 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
1501 DebugLoc dl = Op.getDebugLoc();
1502 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(0));
1503 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op.getOperand(1));
1504 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op0,
1505 DAG.getConstant(0x7fffffff, MVT::i32));
1506 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op1,
1507 DAG.getConstant(0x80000000, MVT::i32));
1508 SDValue Result = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1509 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Result);
1510}
1511
1512static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool isLittle) {
1513 // FIXME:
1514 // Use ext/ins instructions if target architecture is Mips32r2.
1515 // Eliminate redundant mfc1 and mtc1 instructions.
1516 unsigned LoIdx = 0, HiIdx = 1;
1517
1518 if (!isLittle)
1519 std::swap(LoIdx, HiIdx);
1520
1521 DebugLoc dl = Op.getDebugLoc();
1522 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1523 Op.getOperand(0),
1524 DAG.getConstant(LoIdx, MVT::i32));
1525 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1526 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1527 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1528 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1529 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1530 DAG.getConstant(0x7fffffff, MVT::i32));
1531 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1532 DAG.getConstant(0x80000000, MVT::i32));
1533 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1534
1535 if (!isLittle)
1536 std::swap(Word0, Word1);
1537
1538 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1539}
1540
1541SDValue MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG)
1542 const {
1543 EVT Ty = Op.getValueType();
1544
1545 assert(Ty == MVT::f32 || Ty == MVT::f64);
1546
1547 if (Ty == MVT::f32)
1548 return LowerFCOPYSIGN32(Op, DAG);
1549 else
1550 return LowerFCOPYSIGN64(Op, DAG, Subtarget->isLittle());
1551}
1552
Akira Hatanaka2e591472011-06-02 00:24:44 +00001553SDValue MipsTargetLowering::
1554LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
1555 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Akira Hatanaka0f843822011-06-07 18:58:42 +00001556 assert((Depth == 0) &&
1557 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001558
1559 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1560 MFI->setFrameAddressIsTaken(true);
1561 EVT VT = Op.getValueType();
1562 DebugLoc dl = Op.getDebugLoc();
1563 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Mips::FP, VT);
1564 return FrameAddr;
1565}
1566
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001567//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001568// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001569//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001570
1571#include "MipsGenCallingConv.inc"
1572
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001573//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001574// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001575// Mips O32 ABI rules:
1576// ---
1577// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001578// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001579// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001580// f64 - Only passed in two aliased f32 registers if no int reg has been used
1581// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001582// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1583// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001584//
1585// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001586//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001587
Duncan Sands1e96bab2010-11-04 10:49:57 +00001588static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001589 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001590 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1591
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001592 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001593
1594 static const unsigned IntRegs[] = {
1595 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1596 };
1597 static const unsigned F32Regs[] = {
1598 Mips::F12, Mips::F14
1599 };
1600 static const unsigned F64Regs[] = {
1601 Mips::D6, Mips::D7
1602 };
1603
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001604 // ByVal Args
1605 if (ArgFlags.isByVal()) {
1606 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1607 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1608 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1609 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1610 r < std::min(IntRegsSize, NextReg); ++r)
1611 State.AllocateReg(IntRegs[r]);
1612 return false;
1613 }
1614
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001615 // Promote i8 and i16
1616 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1617 LocVT = MVT::i32;
1618 if (ArgFlags.isSExt())
1619 LocInfo = CCValAssign::SExt;
1620 else if (ArgFlags.isZExt())
1621 LocInfo = CCValAssign::ZExt;
1622 else
1623 LocInfo = CCValAssign::AExt;
1624 }
1625
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001626 unsigned Reg;
1627
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001628 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1629 // is true: function is vararg, argument is 3rd or higher, there is previous
1630 // argument which is not f32 or f64.
1631 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1632 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001633 unsigned OrigAlign = ArgFlags.getOrigAlign();
1634 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001635
1636 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001637 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001638 // If this is the first part of an i64 arg,
1639 // the allocated register must be either A0 or A2.
1640 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1641 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001642 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001643 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1644 // Allocate int register and shadow next int register. If first
1645 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001646 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1647 if (Reg == Mips::A1 || Reg == Mips::A3)
1648 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1649 State.AllocateReg(IntRegs, IntRegsSize);
1650 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001651 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1652 // we are guaranteed to find an available float register
1653 if (ValVT == MVT::f32) {
1654 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1655 // Shadow int register
1656 State.AllocateReg(IntRegs, IntRegsSize);
1657 } else {
1658 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1659 // Shadow int registers
1660 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1661 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1662 State.AllocateReg(IntRegs, IntRegsSize);
1663 State.AllocateReg(IntRegs, IntRegsSize);
1664 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001665 } else
1666 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001667
Akira Hatanakad37776d2011-05-20 21:39:54 +00001668 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1669 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1670
1671 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001672 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001673 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001674 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001675
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001676 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001677}
1678
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001679//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001681//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001682
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001683static const unsigned O32IntRegsSize = 4;
1684
1685static const unsigned O32IntRegs[] = {
1686 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1687};
1688
1689// Write ByVal Arg to arg registers and stack.
1690static void
1691WriteByValArg(SDValue& Chain, DebugLoc dl,
1692 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1693 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1694 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001695 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
1696 MVT PtrType) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001697 unsigned FirstWord = VA.getLocMemOffset() / 4;
1698 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
1699 unsigned LastWord = FirstWord + NumWords;
1700 unsigned CurWord;
1701
1702 // copy the first 4 words of byval arg to registers A0 - A3
1703 for (CurWord = FirstWord; CurWord < std::min(LastWord, O32IntRegsSize);
1704 ++CurWord) {
1705 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1706 DAG.getConstant((CurWord - FirstWord) * 4,
1707 MVT::i32));
1708 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
1709 MachinePointerInfo(),
1710 false, false, 0);
1711 MemOpChains.push_back(LoadVal.getValue(1));
1712 unsigned DstReg = O32IntRegs[CurWord];
1713 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1714 }
1715
1716 // copy remaining part of byval arg to stack.
1717 if (CurWord < LastWord) {
1718 unsigned SizeInBytes = (LastWord - CurWord) * 4;
1719 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1720 DAG.getConstant((CurWord - FirstWord) * 4,
1721 MVT::i32));
1722 LastFI = MFI->CreateFixedObject(SizeInBytes, CurWord * 4, true);
1723 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
1724 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
1725 DAG.getConstant(SizeInBytes, MVT::i32),
1726 /*Align*/4,
1727 /*isVolatile=*/false, /*AlwaysInline=*/false,
1728 MachinePointerInfo(0), MachinePointerInfo(0));
1729 MemOpChains.push_back(Chain);
1730 }
1731}
1732
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001734/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001735/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001736SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001737MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001738 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001739 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001740 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001741 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 const SmallVectorImpl<ISD::InputArg> &Ins,
1743 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001744 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001745 // MIPs target does not yet support tail call optimization.
1746 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001748 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001749 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00001750 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001751 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00001752 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001753
1754 // Analyze operands of the call, assigning locations to each operand.
1755 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1757 *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001758
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001759 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001760 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001761 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001763
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001764 // Get a count of how many bytes are to be pushed on the stack.
1765 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +00001766 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001767
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001768 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001769 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
1770 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001771
Akira Hatanakaedacba82011-05-25 17:32:06 +00001772 // If this is the first call, create a stack frame object that points to
1773 // a location to which .cprestore saves $gp. The offset of this frame object
1774 // is set to 0, since we know nothing about the size of the argument area at
1775 // this point.
Akira Hatanaka69c19f72011-05-23 20:16:59 +00001776 if (IsPIC && !MipsFI->getGPFI())
Akira Hatanaka43299772011-05-20 23:22:14 +00001777 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
1778
1779 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
1780
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001781 // Walk the register/memloc assignments, inserting copies/loads.
1782 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00001783 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001784 CCValAssign &VA = ArgLocs[i];
1785
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001786 // Promote the value if needed.
1787 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001788 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001789 case CCValAssign::Full:
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001790 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001792 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001793 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001794 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1795 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001796 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1797 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00001798 if (!Subtarget->isLittle())
1799 std::swap(Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001800 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
1801 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
1802 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001803 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001804 }
1805 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00001806 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001807 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001808 break;
1809 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001810 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001811 break;
1812 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001813 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001814 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001815 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001816
1817 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001818 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001819 if (VA.isRegLoc()) {
1820 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00001821 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001822 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001823
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001824 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00001825 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001826
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001827 // ByVal Arg.
1828 ISD::ArgFlagsTy Flags = Outs[i].Flags;
1829 if (Flags.isByVal()) {
1830 assert(Subtarget->isABI_O32() &&
1831 "No support for ByVal args by ABIs other than O32 yet.");
1832 assert(Flags.getByValSize() &&
1833 "ByVal args of size 0 should have been ignored by front-end.");
1834 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, LastFI, MFI, DAG, Arg,
1835 VA, Flags, getPointerTy());
1836 continue;
1837 }
1838
Chris Lattnere0b12152008-03-17 06:57:02 +00001839 // Create the frame index object for this incoming parameter
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001840 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
1841 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00001842 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00001843
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001844 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00001845 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00001846 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1847 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001848 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001849 }
1850
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001851 // Transform all store nodes into one single node because all store
1852 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001853 if (!MemOpChains.empty())
1854 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001855 &MemOpChains[0], MemOpChains.size());
1856
Bill Wendling056292f2008-09-16 21:48:12 +00001857 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001858 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1859 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001860 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001861 bool LoadSymAddr = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001862 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001863
1864 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001865 if (IsPIC && G->getGlobal()->hasInternalLinkage()) {
1866 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1867 getPointerTy(), 0,MipsII:: MO_GOT);
1868 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
1869 0, MipsII::MO_ABS_LO);
1870 } else {
1871 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1872 getPointerTy(), 0, OpFlag);
1873 }
1874
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001875 LoadSymAddr = true;
1876 }
1877 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001878 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001879 getPointerTy(), OpFlag);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001880 LoadSymAddr = true;
1881 }
1882
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001883 SDValue InFlag;
1884
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001885 // Create nodes that load address of callee and copy it to T9
1886 if (IsPIC) {
1887 if (LoadSymAddr) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001888 // Load callee address
Akira Hatanaka342837d2011-05-28 01:07:07 +00001889 Callee = DAG.getNode(MipsISD::WrapperPIC, dl, MVT::i32, Callee);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001890 SDValue LoadValue = DAG.getLoad(MVT::i32, dl, Chain, Callee,
1891 MachinePointerInfo::getGOT(),
1892 false, false, 0);
1893
1894 // Use GOT+LO if callee has internal linkage.
1895 if (CalleeLo.getNode()) {
1896 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CalleeLo);
1897 Callee = DAG.getNode(ISD::ADD, dl, MVT::i32, LoadValue, Lo);
1898 } else
1899 Callee = LoadValue;
1900
1901 // Use chain output from LoadValue
1902 Chain = LoadValue.getValue(1);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001903 }
1904
1905 // copy to T9
1906 Chain = DAG.getCopyToReg(Chain, dl, Mips::T9, Callee, SDValue(0, 0));
1907 InFlag = Chain.getValue(1);
1908 Callee = DAG.getRegister(Mips::T9, MVT::i32);
1909 }
Bill Wendling056292f2008-09-16 21:48:12 +00001910
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001911 // Build a sequence of copy-to-reg nodes chained together with token
1912 // chain and flag operands which copy the outgoing args into registers.
1913 // The InFlag in necessary since all emitted instructions must be
1914 // stuck together.
1915 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1916 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1917 RegsToPass[i].second, InFlag);
1918 InFlag = Chain.getValue(1);
1919 }
1920
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001921 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001922 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001923 //
1924 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001925 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00001926 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001927 Ops.push_back(Chain);
1928 Ops.push_back(Callee);
1929
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001930 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001931 // known live into the call.
1932 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1933 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1934 RegsToPass[i].second.getValueType()));
1935
Gabor Greifba36cb52008-08-28 21:40:38 +00001936 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001937 Ops.push_back(InFlag);
1938
Dale Johannesen33c960f2009-02-04 20:06:27 +00001939 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001940 InFlag = Chain.getValue(1);
1941
Akira Hatanaka4c62f762011-05-25 18:08:32 +00001942 // Function can have an arbitrary number of calls, so
1943 // hold the LastArgStackLoc with the biggest offset.
1944 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
1945 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001946
Akira Hatanaka4c62f762011-05-25 18:08:32 +00001947 // For O32, a minimum of four words (16 bytes) of argument space is
1948 // allocated.
1949 if (Subtarget->isABI_O32())
1950 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
Akira Hatanakad37776d2011-05-20 21:39:54 +00001951
Akira Hatanaka4c62f762011-05-25 18:08:32 +00001952 if (MaxCallFrameSize < NextStackOffset) {
1953 MipsFI->setMaxCallFrameSize(NextStackOffset);
Akira Hatanakad37776d2011-05-20 21:39:54 +00001954
Akira Hatanaka4c62f762011-05-25 18:08:32 +00001955 if (IsPIC) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001956 // $gp restore slot must be aligned.
1957 unsigned StackAlignment = TFL->getStackAlignment();
1958 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
1959 StackAlignment * StackAlignment;
1960 int GPFI = MipsFI->getGPFI();
1961 MFI->setObjectOffset(GPFI, NextStackOffset);
1962 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001963 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001964
Akira Hatanaka43299772011-05-20 23:22:14 +00001965 // Extend range of indices of frame objects for outgoing arguments that were
1966 // created during this function call. Skip this step if no such objects were
1967 // created.
1968 if (LastFI)
1969 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
1970
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001971 // Create the CALLSEQ_END node.
1972 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1973 DAG.getIntPtrConstant(0, true), InFlag);
1974 InFlag = Chain.getValue(1);
1975
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001976 // Handle result values, copying them out of physregs into vregs that we
1977 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001978 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
1979 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001980}
1981
Dan Gohman98ca4f22009-08-05 01:29:28 +00001982/// LowerCallResult - Lower the result values of a call into the
1983/// appropriate copies out of appropriate physical registers.
1984SDValue
1985MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001986 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 const SmallVectorImpl<ISD::InputArg> &Ins,
1988 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001989 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001990 // Assign locations to each value returned by this call.
1991 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001992 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001993 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001994
Dan Gohman98ca4f22009-08-05 01:29:28 +00001995 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001996
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001997 // Copy all of the result registers out of their specified physreg.
1998 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001999 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002000 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002001 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002003 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002004
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002006}
2007
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002008//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002009// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002010//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002011static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2012 std::vector<SDValue>& OutChains,
2013 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2014 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2015 unsigned LocMem = VA.getLocMemOffset();
2016 unsigned FirstWord = LocMem / 4;
2017
2018 // copy register A0 - A3 to frame object
2019 for (unsigned i = 0; i < NumWords; ++i) {
2020 unsigned CurWord = FirstWord + i;
2021 if (CurWord >= O32IntRegsSize)
2022 break;
2023
2024 unsigned SrcReg = O32IntRegs[CurWord];
2025 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2026 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2027 DAG.getConstant(i * 4, MVT::i32));
2028 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2029 StorePtr, MachinePointerInfo(), false,
2030 false, 0);
2031 OutChains.push_back(Store);
2032 }
2033}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002034
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002035/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002036/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002037SDValue
2038MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002039 CallingConv::ID CallConv,
2040 bool isVarArg,
2041 const SmallVectorImpl<ISD::InputArg>
2042 &Ins,
2043 DebugLoc dl, SelectionDAG &DAG,
2044 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002045 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002046 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002047 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002048 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002049
Dan Gohman1e93df62010-04-17 14:41:14 +00002050 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002051
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002052 // Used with vargs to acumulate store chains.
2053 std::vector<SDValue> OutChains;
2054
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002055 // Assign locations to all of the incoming arguments.
2056 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002057 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2058 ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002059
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002060 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002061 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002062 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002063 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002064
Akira Hatanaka43299772011-05-20 23:22:14 +00002065 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002066
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002067 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002068 CCValAssign &VA = ArgLocs[i];
2069
2070 // Arguments stored on registers
2071 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002072 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002073 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00002074 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002075
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002077 RC = Mips::CPURegsRegisterClass;
2078 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002079 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002080 else if (RegVT == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002081 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002082 RC = Mips::AFGR64RegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002083 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002084 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002085
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002086 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002087 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002088 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002089 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002090
2091 // If this is an 8 or 16-bit value, it has been passed promoted
2092 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002093 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002094 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002095 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002096 if (VA.getLocInfo() == CCValAssign::SExt)
2097 Opcode = ISD::AssertSext;
2098 else if (VA.getLocInfo() == CCValAssign::ZExt)
2099 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002100 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002101 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Chris Lattnerd4015072009-03-26 05:28:14 +00002102 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002103 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002104 }
2105
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002106 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002107 if (Subtarget->isABI_O32()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002108 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
2109 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f32, ArgValue);
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002111 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002112 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002114 if (!Subtarget->isLittle())
2115 std::swap(ArgValue, ArgValue2);
2116 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2117 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002118 }
2119 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002120
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002122 } else { // VA.isRegLoc()
2123
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002124 // sanity check
2125 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002126
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002127 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2128
2129 if (Flags.isByVal()) {
2130 assert(Subtarget->isABI_O32() &&
2131 "No support for ByVal args by ABIs other than O32 yet.");
2132 assert(Flags.getByValSize() &&
2133 "ByVal args of size 0 should have been ignored by front-end.");
2134 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2135 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2136 true);
2137 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2138 InVals.push_back(FIN);
2139 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2140
2141 continue;
2142 }
2143
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002144 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002145 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
2146 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002147
2148 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002149 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002150 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002151 MachinePointerInfo::getFixedStack(LastFI),
David Greenef6fa1862010-02-15 16:56:10 +00002152 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002153 }
2154 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002155
2156 // The mips ABIs for returning structs by value requires that we copy
2157 // the sret argument into $v0 for the return. Save the argument into
2158 // a virtual register so that we can access it from the return points.
2159 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2160 unsigned Reg = MipsFI->getSRetReturnReg();
2161 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002162 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002163 MipsFI->setSRetReturnReg(Reg);
2164 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002165 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002166 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002167 }
2168
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002169 if (isVarArg && Subtarget->isABI_O32()) {
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002170 // Record the frame index of the first variable argument
2171 // which is a value necessary to VASTART.
2172 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002173 assert(NextStackOffset % 4 == 0 &&
2174 "NextStackOffset must be aligned to 4-byte boundaries.");
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002175 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
2176 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002177
2178 // If NextStackOffset is smaller than o32's 16-byte reserved argument area,
2179 // copy the integer registers that have not been used for argument passing
2180 // to the caller's stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002181 for (; NextStackOffset < 16; NextStackOffset += 4) {
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00002182 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002183 unsigned Idx = NextStackOffset / 4;
2184 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), O32IntRegs[Idx], RC);
2185 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Akira Hatanaka69c19f72011-05-23 20:16:59 +00002186 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002187 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2188 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
2189 MachinePointerInfo(),
2190 false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002191 }
2192 }
2193
Akira Hatanaka43299772011-05-20 23:22:14 +00002194 MipsFI->setLastInArgFI(LastFI);
2195
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002196 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002197 // the size of Ins and InVals. This only happens when on varg functions
2198 if (!OutChains.empty()) {
2199 OutChains.push_back(Chain);
2200 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2201 &OutChains[0], OutChains.size());
2202 }
2203
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002205}
2206
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002207//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002208// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002209//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002210
Dan Gohman98ca4f22009-08-05 01:29:28 +00002211SDValue
2212MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002213 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002215 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002216 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002217
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002218 // CCValAssign - represent the assignment of
2219 // the return value to a location
2220 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002221
2222 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002223 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2224 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002225
Dan Gohman98ca4f22009-08-05 01:29:28 +00002226 // Analize return values.
2227 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002228
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002229 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002230 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002231 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002232 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002233 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002234 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002235 }
2236
Dan Gohman475871a2008-07-27 21:46:04 +00002237 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002238
2239 // Copy the result values into the output registers.
2240 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2241 CCValAssign &VA = RVLocs[i];
2242 assert(VA.isRegLoc() && "Can only return in registers!");
2243
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002244 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002245 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002246
2247 // guarantee that all emitted copies are
2248 // stuck together, avoiding something bad
2249 Flag = Chain.getValue(1);
2250 }
2251
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002252 // The mips ABIs for returning structs by value requires that we copy
2253 // the sret argument into $v0 for the return. We saved the argument into
2254 // a virtual register in the entry block, so now we copy the value out
2255 // and into $v0.
2256 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2257 MachineFunction &MF = DAG.getMachineFunction();
2258 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2259 unsigned Reg = MipsFI->getSRetReturnReg();
2260
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002261 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002262 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002263 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002264
Dale Johannesena05dca42009-02-04 23:02:30 +00002265 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002266 Flag = Chain.getValue(1);
2267 }
2268
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002269 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002270 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002271 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002272 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002273 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002274 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002275 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002276}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002277
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002278//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002279// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002280//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002281
2282/// getConstraintType - Given a constraint letter, return the type of
2283/// constraint it is for this target.
2284MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002285getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002286{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002287 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002288 // GCC config/mips/constraints.md
2289 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002290 // 'd' : An address register. Equivalent to r
2291 // unless generating MIPS16 code.
2292 // 'y' : Equivalent to r; retained for
2293 // backwards compatibility.
2294 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002295 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002296 switch (Constraint[0]) {
2297 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002298 case 'd':
2299 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002300 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002301 return C_RegisterClass;
2302 break;
2303 }
2304 }
2305 return TargetLowering::getConstraintType(Constraint);
2306}
2307
John Thompson44ab89e2010-10-29 17:29:13 +00002308/// Examine constraint type and operand type and determine a weight value.
2309/// This object must already have been set up with the operand type
2310/// and the current alternative constraint selected.
2311TargetLowering::ConstraintWeight
2312MipsTargetLowering::getSingleConstraintMatchWeight(
2313 AsmOperandInfo &info, const char *constraint) const {
2314 ConstraintWeight weight = CW_Invalid;
2315 Value *CallOperandVal = info.CallOperandVal;
2316 // If we don't have a value, we can't do a match,
2317 // but allow it at the lowest weight.
2318 if (CallOperandVal == NULL)
2319 return CW_Default;
2320 const Type *type = CallOperandVal->getType();
2321 // Look at the constraint type.
2322 switch (*constraint) {
2323 default:
2324 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2325 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002326 case 'd':
2327 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002328 if (type->isIntegerTy())
2329 weight = CW_Register;
2330 break;
2331 case 'f':
2332 if (type->isFloatTy())
2333 weight = CW_Register;
2334 break;
2335 }
2336 return weight;
2337}
2338
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002339/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
2340/// return a list of registers that can be used to satisfy the constraint.
2341/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002342std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002343getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002344{
2345 if (Constraint.size() == 1) {
2346 switch (Constraint[0]) {
2347 case 'r':
2348 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002349 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002350 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002351 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002352 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002353 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
2354 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002355 }
2356 }
2357 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2358}
2359
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002360/// Given a register class constraint, like 'r', if this corresponds directly
2361/// to an LLVM register class, return a register of 0 and the register class
2362/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002363std::vector<unsigned> MipsTargetLowering::
2364getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002365 EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002366{
2367 if (Constraint.size() != 1)
2368 return std::vector<unsigned>();
2369
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002370 switch (Constraint[0]) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002371 default : break;
2372 case 'r':
2373 // GCC Mips Constraint Letters
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002374 case 'd':
2375 case 'y':
2376 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
2377 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
2378 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002379 Mips::T8, 0);
2380
2381 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002383 if (Subtarget->isSingleFloat())
2384 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
2385 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
2386 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
2387 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
2388 Mips::F30, Mips::F31, 0);
2389 else
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002390 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
2391 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002392 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00002393 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002394
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002395 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002396 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002397 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
2398 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002399 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002400 }
2401 return std::vector<unsigned>();
2402}
Dan Gohman6520e202008-10-18 02:06:02 +00002403
2404bool
2405MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2406 // The Mips target isn't yet aware of offsets.
2407 return false;
2408}
Evan Chengeb2f9692009-10-27 19:56:55 +00002409
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002410bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2411 if (VT != MVT::f32 && VT != MVT::f64)
2412 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002413 if (Imm.isNegZero())
2414 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002415 return Imm.isZero();
2416}