blob: e71bc78a611fb471d88a8a2a9461e931f7845c7d [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Akira Hatanakab4d8d312011-05-24 00:23:52 +000016//#include <algorithm>
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000018#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000019#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000020#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000021#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000022#include "llvm/DerivedTypes.h"
23#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000024#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000025#include "llvm/Intrinsics.h"
26#include "llvm/CallingConv.h"
27#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/ValueTypes.h"
34#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000036using namespace llvm;
37
Chris Lattnerf0144122009-07-28 03:13:23 +000038const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
39 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000040 case MipsISD::JmpLink: return "MipsISD::JmpLink";
41 case MipsISD::Hi: return "MipsISD::Hi";
42 case MipsISD::Lo: return "MipsISD::Lo";
43 case MipsISD::GPRel: return "MipsISD::GPRel";
44 case MipsISD::Ret: return "MipsISD::Ret";
45 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
46 case MipsISD::FPCmp: return "MipsISD::FPCmp";
47 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
48 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
49 case MipsISD::FPRound: return "MipsISD::FPRound";
50 case MipsISD::MAdd: return "MipsISD::MAdd";
51 case MipsISD::MAddu: return "MipsISD::MAddu";
52 case MipsISD::MSub: return "MipsISD::MSub";
53 case MipsISD::MSubu: return "MipsISD::MSubu";
54 case MipsISD::DivRem: return "MipsISD::DivRem";
55 case MipsISD::DivRemU: return "MipsISD::DivRemU";
56 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
57 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
58 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000059 }
60}
61
62MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000063MipsTargetLowering(MipsTargetMachine &TM)
Chris Lattnerb71b9092009-08-13 06:28:06 +000064 : TargetLowering(TM, new MipsTargetObjectFile()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000065 Subtarget = &TM.getSubtarget<MipsSubtarget>();
66
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000067 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000068 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000069 setBooleanContents(ZeroOrOneBooleanContent);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000070
71 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000072 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
73 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000074
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000075 // When dealing with single precision only, use libcalls
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +000076 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000077 if (!Subtarget->isFP64bit())
Owen Anderson825b72b2009-08-11 20:47:22 +000078 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079
Wesley Peckbf17cfa2010-11-23 03:31:01 +000080 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +000081 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
82 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
83 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000084
Eli Friedman6055a6a2009-07-17 04:07:24 +000085 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
87 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +000088
Wesley Peckbf17cfa2010-11-23 03:31:01 +000089 // Used by legalize types to correctly generate the setcc result.
90 // Without this, every float setcc comes with a AND/OR with the result,
91 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000092 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +000093 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +000094
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +000095 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +000096 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +000097 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000098 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
99 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
100 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
101 setOperationAction(ISD::SELECT, MVT::f32, Custom);
102 setOperationAction(ISD::SELECT, MVT::f64, Custom);
103 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
105 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
106 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000107 setOperationAction(ISD::VASTART, MVT::Other, Custom);
108
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000109 setOperationAction(ISD::SDIV, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i32, Expand);
111 setOperationAction(ISD::UDIV, MVT::i32, Expand);
112 setOperationAction(ISD::UREM, MVT::i32, Expand);
113
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000114 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000115 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
116 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
117 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
118 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
119 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
120 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
121 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
122 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
123 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000124
125 if (!Subtarget->isMips32r2())
126 setOperationAction(ISD::ROTR, MVT::i32, Expand);
127
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
129 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
130 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
131 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
132 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
133 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000134 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000136 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
138 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000139 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FLOG, MVT::f32, Expand);
141 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
142 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
143 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000144
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000146
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000147 setOperationAction(ISD::VAARG, MVT::Other, Expand);
148 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
149 setOperationAction(ISD::VAEND, MVT::Other, Expand);
150
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000151 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
153 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
154 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000155
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000156 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000158
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000159 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
161 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000162 }
163
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000164 if (!Subtarget->hasBitCount())
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000166
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000167 if (!Subtarget->hasSwap())
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000169
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000170 setTargetDAGCombine(ISD::ADDE);
171 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000172 setTargetDAGCombine(ISD::SDIVREM);
173 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000174 setTargetDAGCombine(ISD::SETCC);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000175
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000176 setMinFunctionAlignment(2);
177
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000178 setStackPointerRegisterToSaveRestore(Mips::SP);
179 computeRegisterProperties();
180}
181
Owen Anderson825b72b2009-08-11 20:47:22 +0000182MVT::SimpleValueType MipsTargetLowering::getSetCCResultType(EVT VT) const {
183 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000184}
185
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000186// SelectMadd -
187// Transforms a subgraph in CurDAG if the following pattern is found:
188// (addc multLo, Lo0), (adde multHi, Hi0),
189// where,
190// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000191// Lo0: initial value of Lo register
192// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000193// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000194static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000195 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000196 // for the matching to be successful.
197 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
198
199 if (ADDCNode->getOpcode() != ISD::ADDC)
200 return false;
201
202 SDValue MultHi = ADDENode->getOperand(0);
203 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000204 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000205 unsigned MultOpc = MultHi.getOpcode();
206
207 // MultHi and MultLo must be generated by the same node,
208 if (MultLo.getNode() != MultNode)
209 return false;
210
211 // and it must be a multiplication.
212 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
213 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000214
215 // MultLo amd MultHi must be the first and second output of MultNode
216 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000217 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
218 return false;
219
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000220 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000221 // of the values of MultNode, in which case MultNode will be removed in later
222 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000223 // If there exist users other than ADDENode or ADDCNode, this function returns
224 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000225 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000226 // produced.
227 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
228 return false;
229
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000230 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000231 DebugLoc dl = ADDENode->getDebugLoc();
232
233 // create MipsMAdd(u) node
234 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000235
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000236 SDValue MAdd = CurDAG->getNode(MultOpc, dl,
237 MVT::Glue,
238 MultNode->getOperand(0),// Factor 0
239 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000240 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000241 ADDENode->getOperand(1));// Hi0
242
243 // create CopyFromReg nodes
244 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
245 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000246 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000247 Mips::HI, MVT::i32,
248 CopyFromLo.getValue(2));
249
250 // replace uses of adde and addc here
251 if (!SDValue(ADDCNode, 0).use_empty())
252 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
253
254 if (!SDValue(ADDENode, 0).use_empty())
255 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
256
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000257 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000258}
259
260// SelectMsub -
261// Transforms a subgraph in CurDAG if the following pattern is found:
262// (addc Lo0, multLo), (sube Hi0, multHi),
263// where,
264// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000265// Lo0: initial value of Lo register
266// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000267// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000268static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000269 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000270 // for the matching to be successful.
271 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
272
273 if (SUBCNode->getOpcode() != ISD::SUBC)
274 return false;
275
276 SDValue MultHi = SUBENode->getOperand(1);
277 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000278 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000279 unsigned MultOpc = MultHi.getOpcode();
280
281 // MultHi and MultLo must be generated by the same node,
282 if (MultLo.getNode() != MultNode)
283 return false;
284
285 // and it must be a multiplication.
286 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
287 return false;
288
289 // MultLo amd MultHi must be the first and second output of MultNode
290 // respectively.
291 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
292 return false;
293
294 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
295 // of the values of MultNode, in which case MultNode will be removed in later
296 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000297 // If there exist users other than SUBENode or SUBCNode, this function returns
298 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000299 // instruction node rather than a pair of MULT and MSUB instructions being
300 // produced.
301 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
302 return false;
303
304 SDValue Chain = CurDAG->getEntryNode();
305 DebugLoc dl = SUBENode->getDebugLoc();
306
307 // create MipsSub(u) node
308 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
309
310 SDValue MSub = CurDAG->getNode(MultOpc, dl,
311 MVT::Glue,
312 MultNode->getOperand(0),// Factor 0
313 MultNode->getOperand(1),// Factor 1
314 SUBCNode->getOperand(0),// Lo0
315 SUBENode->getOperand(0));// Hi0
316
317 // create CopyFromReg nodes
318 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
319 MSub);
320 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
321 Mips::HI, MVT::i32,
322 CopyFromLo.getValue(2));
323
324 // replace uses of sube and subc here
325 if (!SDValue(SUBCNode, 0).use_empty())
326 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
327
328 if (!SDValue(SUBENode, 0).use_empty())
329 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
330
331 return true;
332}
333
334static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
335 TargetLowering::DAGCombinerInfo &DCI,
336 const MipsSubtarget* Subtarget) {
337 if (DCI.isBeforeLegalize())
338 return SDValue();
339
340 if (Subtarget->isMips32() && SelectMadd(N, &DAG))
341 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000342
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000343 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000344}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000345
346static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
347 TargetLowering::DAGCombinerInfo &DCI,
348 const MipsSubtarget* Subtarget) {
349 if (DCI.isBeforeLegalize())
350 return SDValue();
351
352 if (Subtarget->isMips32() && SelectMsub(N, &DAG))
353 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000354
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000355 return SDValue();
356}
357
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000358static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
359 TargetLowering::DAGCombinerInfo &DCI,
360 const MipsSubtarget* Subtarget) {
361 if (DCI.isBeforeLegalizeOps())
362 return SDValue();
363
364 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
365 MipsISD::DivRemU;
366 DebugLoc dl = N->getDebugLoc();
367
368 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
369 N->getOperand(0), N->getOperand(1));
370 SDValue InChain = DAG.getEntryNode();
371 SDValue InGlue = DivRem;
372
373 // insert MFLO
374 if (N->hasAnyUseOfValue(0)) {
375 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, Mips::LO, MVT::i32,
376 InGlue);
377 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
378 InChain = CopyFromLo.getValue(1);
379 InGlue = CopyFromLo.getValue(2);
380 }
381
382 // insert MFHI
383 if (N->hasAnyUseOfValue(1)) {
384 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000385 Mips::HI, MVT::i32, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000386 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
387 }
388
389 return SDValue();
390}
391
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000392static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
393 switch (CC) {
394 default: llvm_unreachable("Unknown fp condition code!");
395 case ISD::SETEQ:
396 case ISD::SETOEQ: return Mips::FCOND_OEQ;
397 case ISD::SETUNE: return Mips::FCOND_UNE;
398 case ISD::SETLT:
399 case ISD::SETOLT: return Mips::FCOND_OLT;
400 case ISD::SETGT:
401 case ISD::SETOGT: return Mips::FCOND_OGT;
402 case ISD::SETLE:
403 case ISD::SETOLE: return Mips::FCOND_OLE;
404 case ISD::SETGE:
405 case ISD::SETOGE: return Mips::FCOND_OGE;
406 case ISD::SETULT: return Mips::FCOND_ULT;
407 case ISD::SETULE: return Mips::FCOND_ULE;
408 case ISD::SETUGT: return Mips::FCOND_UGT;
409 case ISD::SETUGE: return Mips::FCOND_UGE;
410 case ISD::SETUO: return Mips::FCOND_UN;
411 case ISD::SETO: return Mips::FCOND_OR;
412 case ISD::SETNE:
413 case ISD::SETONE: return Mips::FCOND_ONE;
414 case ISD::SETUEQ: return Mips::FCOND_UEQ;
415 }
416}
417
418
419// Returns true if condition code has to be inverted.
420static bool InvertFPCondCode(Mips::CondCode CC) {
421 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
422 return false;
423
424 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
425 return true;
426
427 assert(false && "Illegal Condition Code");
428 return false;
429}
430
431// Creates and returns an FPCmp node from a setcc node.
432// Returns Op if setcc is not a floating point comparison.
433static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
434 // must be a SETCC node
435 if (Op.getOpcode() != ISD::SETCC)
436 return Op;
437
438 SDValue LHS = Op.getOperand(0);
439
440 if (!LHS.getValueType().isFloatingPoint())
441 return Op;
442
443 SDValue RHS = Op.getOperand(1);
444 DebugLoc dl = Op.getDebugLoc();
445
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000446 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
447 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000448 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
449
450 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
451 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
452}
453
454// Creates and returns a CMovFPT/F node.
455static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
456 SDValue False, DebugLoc DL) {
457 bool invert = InvertFPCondCode((Mips::CondCode)
458 cast<ConstantSDNode>(Cond.getOperand(2))
459 ->getSExtValue());
460
461 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
462 True.getValueType(), True, False, Cond);
463}
464
465static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
466 TargetLowering::DAGCombinerInfo &DCI,
467 const MipsSubtarget* Subtarget) {
468 if (DCI.isBeforeLegalizeOps())
469 return SDValue();
470
471 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
472
473 if (Cond.getOpcode() != MipsISD::FPCmp)
474 return SDValue();
475
476 SDValue True = DAG.getConstant(1, MVT::i32);
477 SDValue False = DAG.getConstant(0, MVT::i32);
478
479 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
480}
481
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000482SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000483 const {
484 SelectionDAG &DAG = DCI.DAG;
485 unsigned opc = N->getOpcode();
486
487 switch (opc) {
488 default: break;
489 case ISD::ADDE:
490 return PerformADDECombine(N, DAG, DCI, Subtarget);
491 case ISD::SUBE:
492 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000493 case ISD::SDIVREM:
494 case ISD::UDIVREM:
495 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000496 case ISD::SETCC:
497 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000498 }
499
500 return SDValue();
501}
502
Dan Gohman475871a2008-07-27 21:46:04 +0000503SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000504LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000505{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000506 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000507 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000508 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000509 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
510 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000511 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000512 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000513 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000514 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
515 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000516 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000517 case ISD::VASTART: return LowerVASTART(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000518 }
Dan Gohman475871a2008-07-27 21:46:04 +0000519 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000520}
521
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000522//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000523// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000524//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000525
526// AddLiveIn - This helper function adds the specified physical register to the
527// MachineFunction as a live in value. It also creates a corresponding
528// virtual register for it.
529static unsigned
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000530AddLiveIn(MachineFunction &MF, unsigned PReg, TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000531{
532 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000533 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
534 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000535 return VReg;
536}
537
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000538// Get fp branch code (not opcode) from condition code.
539static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
540 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
541 return Mips::BRANCH_T;
542
543 if (CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT)
544 return Mips::BRANCH_F;
545
546 return Mips::BRANCH_INVALID;
547}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000548
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000549MachineBasicBlock *
550MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000551 MachineBasicBlock *BB) const {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000552 // There is no need to expand CMov instructions if target has
553 // conditional moves.
554 if (Subtarget->hasCondMov())
555 return BB;
556
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000557 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
558 bool isFPCmp = false;
Dale Johannesen94817572009-02-13 02:34:39 +0000559 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000560 unsigned Opc;
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000561
562 switch (MI->getOpcode()) {
563 default: assert(false && "Unexpected instr type to insert");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000564 case Mips::MOVT:
565 case Mips::MOVT_S:
566 case Mips::MOVT_D:
567 isFPCmp = true;
568 Opc = Mips::BC1F;
569 break;
570 case Mips::MOVF:
571 case Mips::MOVF_S:
572 case Mips::MOVF_D:
573 isFPCmp = true;
574 Opc = Mips::BC1T;
575 break;
576 case Mips::MOVZ_I:
577 case Mips::MOVZ_S:
578 case Mips::MOVZ_D:
579 Opc = Mips::BNE;
580 break;
581 case Mips::MOVN_I:
582 case Mips::MOVN_S:
583 case Mips::MOVN_D:
584 Opc = Mips::BEQ;
585 break;
586 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000587
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000588 // To "insert" a SELECT_CC instruction, we actually have to insert the
589 // diamond control-flow pattern. The incoming instruction knows the
590 // destination vreg to set, the condition code register to branch on, the
591 // true/false values to select between, and a branch opcode to use.
592 const BasicBlock *LLVM_BB = BB->getBasicBlock();
593 MachineFunction::iterator It = BB;
594 ++It;
Dan Gohman14152b42010-07-06 20:24:04 +0000595
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000596 // thisMBB:
597 // ...
598 // TrueVal = ...
599 // setcc r1, r2, r3
600 // bNE r1, r0, copy1MBB
601 // fallthrough --> copy0MBB
602 MachineBasicBlock *thisMBB = BB;
603 MachineFunction *F = BB->getParent();
604 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
605 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
606 F->insert(It, copy0MBB);
607 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +0000608
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000609 // Transfer the remainder of BB and its successor edges to sinkMBB.
610 sinkMBB->splice(sinkMBB->begin(), BB,
611 llvm::next(MachineBasicBlock::iterator(MI)),
612 BB->end());
613 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000614
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000615 // Next, add the true and fallthrough blocks as its successors.
616 BB->addSuccessor(copy0MBB);
617 BB->addSuccessor(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000618
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000619 // Emit the right instruction according to the type of the operands compared
620 if (isFPCmp)
621 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
622 else
623 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
624 .addReg(Mips::ZERO).addMBB(sinkMBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000625
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000626
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000627 // copy0MBB:
628 // %FalseValue = ...
629 // # fallthrough to sinkMBB
630 BB = copy0MBB;
631
632 // Update machine-CFG edges
633 BB->addSuccessor(sinkMBB);
634
635 // sinkMBB:
636 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
637 // ...
638 BB = sinkMBB;
639
640 if (isFPCmp)
Dan Gohman14152b42010-07-06 20:24:04 +0000641 BuildMI(*BB, BB->begin(), dl,
642 TII->get(Mips::PHI), MI->getOperand(0).getReg())
Bruno Cardoso Lopes29e9daa2010-07-20 07:58:51 +0000643 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000644 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
645 else
646 BuildMI(*BB, BB->begin(), dl,
647 TII->get(Mips::PHI), MI->getOperand(0).getReg())
648 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
649 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000650
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000651 MI->eraseFromParent(); // The pseudo instruction is gone now.
652 return BB;
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000653}
654
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000655//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000656// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000657//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000658
Dan Gohman475871a2008-07-27 21:46:04 +0000659SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000660LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000661{
662 if (!Subtarget->isMips1())
663 return Op;
664
665 MachineFunction &MF = DAG.getMachineFunction();
666 unsigned CCReg = AddLiveIn(MF, Mips::FCR31, Mips::CCRRegisterClass);
667
668 SDValue Chain = DAG.getEntryNode();
669 DebugLoc dl = Op.getDebugLoc();
670 SDValue Src = Op.getOperand(0);
671
672 // Set the condition register
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 SDValue CondReg = DAG.getCopyFromReg(Chain, dl, CCReg, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000674 CondReg = DAG.getCopyToReg(Chain, dl, Mips::AT, CondReg);
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 CondReg = DAG.getCopyFromReg(CondReg, dl, Mips::AT, MVT::i32);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 SDValue Cst = DAG.getConstant(3, MVT::i32);
678 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i32, CondReg, Cst);
679 Cst = DAG.getConstant(2, MVT::i32);
680 SDValue Xor = DAG.getNode(ISD::XOR, dl, MVT::i32, Or, Cst);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000681
682 SDValue InFlag(0, 0);
683 CondReg = DAG.getCopyToReg(Chain, dl, Mips::FCR31, Xor, InFlag);
684
685 // Emit the round instruction and bit convert to integer
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 SDValue Trunc = DAG.getNode(MipsISD::FPRound, dl, MVT::f32,
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000687 Src, CondReg.getValue(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000688 SDValue BitCvt = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Trunc);
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000689 return BitCvt;
690}
691
692SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000693LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000694{
Akira Hatanaka053546c2011-05-25 02:20:00 +0000695 unsigned StackAlignment =
696 getTargetMachine().getFrameLowering()->getStackAlignment();
697 assert(StackAlignment >=
698 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
699 "Cannot lower if the alignment of the allocated space is larger than \
700 that of the stack.");
701
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000702 SDValue Chain = Op.getOperand(0);
703 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +0000704 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000705
706 // Get a reference from Mips stack pointer
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000708
709 // Subtract the dynamic size from the actual stack size to
710 // obtain the new stack size.
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 SDValue Sub = DAG.getNode(ISD::SUB, dl, MVT::i32, StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000712
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000713 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000714 // must be placed in the stack pointer register.
Akira Hatanaka053546c2011-05-25 02:20:00 +0000715 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, Mips::SP, Sub,
716 SDValue());
Akira Hatanakaedacba82011-05-25 17:32:06 +0000717 // Retrieve updated $sp. There is a glue input to prevent instructions that
718 // clobber $sp from being inserted between copytoreg and copyfromreg.
Akira Hatanaka053546c2011-05-25 02:20:00 +0000719 SDValue NewSP = DAG.getCopyFromReg(Chain, dl, Mips::SP, MVT::i32,
720 Chain.getValue(1));
721
Akira Hatanakaedacba82011-05-25 17:32:06 +0000722 // The stack space reserved by alloca is located right above the argument
723 // area. It is aligned on a boundary that is a multiple of StackAlignment.
Akira Hatanaka053546c2011-05-25 02:20:00 +0000724 MachineFunction &MF = DAG.getMachineFunction();
725 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
726 unsigned SPOffset = (MipsFI->getMaxCallFrameSize() + StackAlignment - 1) /
727 StackAlignment * StackAlignment;
728 SDValue AllocPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, NewSP,
729 DAG.getConstant(SPOffset, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000730
731 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000732 // value and a chain
Akira Hatanaka053546c2011-05-25 02:20:00 +0000733 SDValue Ops[2] = { AllocPtr, NewSP.getValue(1) };
Dale Johannesena05dca42009-02-04 23:02:30 +0000734 return DAG.getMergeValues(Ops, 2, dl);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000735}
736
737SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000738LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000739{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000740 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000741 // the block to branch to if the condition is true.
742 SDValue Chain = Op.getOperand(0);
743 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +0000744 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000745
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000746 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
747
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000748 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000749 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +0000750 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000751
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000752 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000753 Mips::CondCode CC =
754 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000755 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000756
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000757 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000758 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000759}
760
761SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000762LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000763{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000764 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000765
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000766 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000767 if (Cond.getOpcode() != MipsISD::FPCmp)
768 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000769
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000770 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
771 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000772}
773
Dan Gohmand858e902010-04-17 15:26:15 +0000774SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
775 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +0000776 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000777 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +0000778 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000779
Eli Friedmane2c74082009-08-03 02:22:28 +0000780 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Chris Lattnere3736f82009-08-13 05:41:27 +0000781 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000782
Chris Lattnerb71b9092009-08-13 06:28:06 +0000783 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000784
Chris Lattnere3736f82009-08-13 05:41:27 +0000785 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000786 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
787 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000788 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +0000789 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
790 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000791 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +0000792 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000793 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000794 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
795 MipsII::MO_ABS_HI);
796 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
797 MipsII::MO_ABS_LO);
798 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
799 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000801 } else {
Devang Patel0d881da2010-07-06 22:08:15 +0000802 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000803 MipsII::MO_GOT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000804 SDValue ResNode = DAG.getLoad(MVT::i32, dl,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000805 DAG.getEntryNode(), GA, MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +0000806 false, false, 0);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000807 // On functions and global targets not internal linked only
808 // a load from got/GP is necessary for PIC to work.
Akira Hatanaka9777e7a2011-04-07 19:51:44 +0000809 if (!GV->hasInternalLinkage() &&
810 (!GV->hasLocalLinkage() || isa<Function>(GV)))
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000811 return ResNode;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000812 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
813 MipsII::MO_ABS_LO);
814 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 return DAG.getNode(ISD::ADD, dl, MVT::i32, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000816 }
817
Torok Edwinc23197a2009-07-14 16:55:14 +0000818 llvm_unreachable("Dont know how to handle GlobalAddress");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000819 return SDValue(0,0);
820}
821
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000822SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
823 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000824 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
825 // FIXME there isn't actually debug info here
826 DebugLoc dl = Op.getDebugLoc();
827
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000828 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000829 // %hi/%lo relocation
830 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true,
831 MipsII::MO_ABS_HI);
832 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true,
833 MipsII::MO_ABS_LO);
834 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
835 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
836 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000837 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000838
839 SDValue BAGOTOffset = DAG.getBlockAddress(BA, MVT::i32, true,
840 MipsII::MO_GOT);
841 SDValue BALOOffset = DAG.getBlockAddress(BA, MVT::i32, true,
842 MipsII::MO_ABS_LO);
843 SDValue Load = DAG.getLoad(MVT::i32, dl,
844 DAG.getEntryNode(), BAGOTOffset,
845 MachinePointerInfo(), false, false, 0);
846 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALOOffset);
847 return DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000848}
849
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000850SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000851LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000852{
Torok Edwinc23197a2009-07-14 16:55:14 +0000853 llvm_unreachable("TLS not implemented for MIPS.");
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +0000854 return SDValue(); // Not reached
855}
856
857SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000858LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000859{
Dan Gohman475871a2008-07-27 21:46:04 +0000860 SDValue ResNode;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000861 SDValue HiPart;
Dale Johannesende064702009-02-06 21:50:26 +0000862 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +0000863 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000864 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000865 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT : MipsII::MO_ABS_HI;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000866
Owen Andersone50ed302009-08-10 22:56:29 +0000867 EVT PtrVT = Op.getValueType();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000868 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000869
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000870 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OpFlag);
871
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000872 if (!IsPIC) {
Dan Gohman475871a2008-07-27 21:46:04 +0000873 SDValue Ops[] = { JTI };
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000874 HiPart = DAG.getNode(MipsISD::Hi, dl, DAG.getVTList(MVT::i32), Ops, 1);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000875 } else // Emit Load from Global Pointer
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000876 HiPart = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(), JTI,
877 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +0000878 false, false, 0);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000879
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000880 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
881 MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000882 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, JTILo);
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000884
885 return ResNode;
886}
887
Dan Gohman475871a2008-07-27 21:46:04 +0000888SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000889LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000890{
Dan Gohman475871a2008-07-27 21:46:04 +0000891 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000892 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000893 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +0000894 // FIXME there isn't actually debug info here
895 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000896
897 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000898 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +0000899 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000900 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +0000901 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +0000902 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
904 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000905 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000906
907 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000908 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000909 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000910 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000911 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000912 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
913 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000915 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000916 SDValue CP = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000917 N->getOffset(), MipsII::MO_GOT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000918 SDValue Load = DAG.getLoad(MVT::i32, dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +0000919 CP, MachinePointerInfo::getConstantPool(),
920 false, false, 0);
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000921 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000922 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000923 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +0000924 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, Load, Lo);
925 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000926
927 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000928}
929
Dan Gohmand858e902010-04-17 15:26:15 +0000930SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +0000931 MachineFunction &MF = DAG.getMachineFunction();
932 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
933
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000934 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +0000935 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
936 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000937
938 // vastart just stores the address of the VarArgsFrameIndex slot into the
939 // memory location argument.
940 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +0000941 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
942 MachinePointerInfo(SV),
David Greenef6fa1862010-02-15 16:56:10 +0000943 false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000944}
945
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000946//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000947// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000948//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000949
950#include "MipsGenCallingConv.inc"
951
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000952//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000953// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000954// Mips O32 ABI rules:
955// ---
956// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000957// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000958// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000959// f64 - Only passed in two aliased f32 registers if no int reg has been used
960// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000961// not used, it must be shadowed. If only A3 is avaiable, shadow it and
962// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +0000963//
964// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000965//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000966
Duncan Sands1e96bab2010-11-04 10:49:57 +0000967static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000968 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000969 ISD::ArgFlagsTy ArgFlags, CCState &State) {
970
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000971 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +0000972
973 static const unsigned IntRegs[] = {
974 Mips::A0, Mips::A1, Mips::A2, Mips::A3
975 };
976 static const unsigned F32Regs[] = {
977 Mips::F12, Mips::F14
978 };
979 static const unsigned F64Regs[] = {
980 Mips::D6, Mips::D7
981 };
982
Akira Hatanaka4231c7e2011-05-24 19:18:33 +0000983 // ByVal Args
984 if (ArgFlags.isByVal()) {
985 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
986 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
987 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
988 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
989 r < std::min(IntRegsSize, NextReg); ++r)
990 State.AllocateReg(IntRegs[r]);
991 return false;
992 }
993
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +0000994 // Promote i8 and i16
995 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
996 LocVT = MVT::i32;
997 if (ArgFlags.isSExt())
998 LocInfo = CCValAssign::SExt;
999 else if (ArgFlags.isZExt())
1000 LocInfo = CCValAssign::ZExt;
1001 else
1002 LocInfo = CCValAssign::AExt;
1003 }
1004
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001005 unsigned Reg;
1006
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001007 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1008 // is true: function is vararg, argument is 3rd or higher, there is previous
1009 // argument which is not f32 or f64.
1010 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1011 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001012 unsigned OrigAlign = ArgFlags.getOrigAlign();
1013 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001014
1015 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001016 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001017 // If this is the first part of an i64 arg,
1018 // the allocated register must be either A0 or A2.
1019 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1020 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001021 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001022 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1023 // Allocate int register and shadow next int register. If first
1024 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001025 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1026 if (Reg == Mips::A1 || Reg == Mips::A3)
1027 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1028 State.AllocateReg(IntRegs, IntRegsSize);
1029 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001030 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1031 // we are guaranteed to find an available float register
1032 if (ValVT == MVT::f32) {
1033 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1034 // Shadow int register
1035 State.AllocateReg(IntRegs, IntRegsSize);
1036 } else {
1037 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1038 // Shadow int registers
1039 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1040 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1041 State.AllocateReg(IntRegs, IntRegsSize);
1042 State.AllocateReg(IntRegs, IntRegsSize);
1043 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001044 } else
1045 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001046
Akira Hatanakad37776d2011-05-20 21:39:54 +00001047 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1048 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1049
1050 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001051 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001052 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001053 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001054
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001055 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001056}
1057
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001058//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001059// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001060//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001061
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001062static const unsigned O32IntRegsSize = 4;
1063
1064static const unsigned O32IntRegs[] = {
1065 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1066};
1067
1068// Write ByVal Arg to arg registers and stack.
1069static void
1070WriteByValArg(SDValue& Chain, DebugLoc dl,
1071 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
1072 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
1073 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00001074 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
1075 MVT PtrType) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001076 unsigned FirstWord = VA.getLocMemOffset() / 4;
1077 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
1078 unsigned LastWord = FirstWord + NumWords;
1079 unsigned CurWord;
1080
1081 // copy the first 4 words of byval arg to registers A0 - A3
1082 for (CurWord = FirstWord; CurWord < std::min(LastWord, O32IntRegsSize);
1083 ++CurWord) {
1084 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1085 DAG.getConstant((CurWord - FirstWord) * 4,
1086 MVT::i32));
1087 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
1088 MachinePointerInfo(),
1089 false, false, 0);
1090 MemOpChains.push_back(LoadVal.getValue(1));
1091 unsigned DstReg = O32IntRegs[CurWord];
1092 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
1093 }
1094
1095 // copy remaining part of byval arg to stack.
1096 if (CurWord < LastWord) {
1097 unsigned SizeInBytes = (LastWord - CurWord) * 4;
1098 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
1099 DAG.getConstant((CurWord - FirstWord) * 4,
1100 MVT::i32));
1101 LastFI = MFI->CreateFixedObject(SizeInBytes, CurWord * 4, true);
1102 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
1103 Chain = DAG.getMemcpy(Chain, dl, Dst, Src,
1104 DAG.getConstant(SizeInBytes, MVT::i32),
1105 /*Align*/4,
1106 /*isVolatile=*/false, /*AlwaysInline=*/false,
1107 MachinePointerInfo(0), MachinePointerInfo(0));
1108 MemOpChains.push_back(Chain);
1109 }
1110}
1111
Dan Gohman98ca4f22009-08-05 01:29:28 +00001112/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00001113/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001114/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001115SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001116MipsTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001117 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001118 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001119 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001120 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001121 const SmallVectorImpl<ISD::InputArg> &Ins,
1122 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001123 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001124 // MIPs target does not yet support tail call optimization.
1125 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001126
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001127 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001128 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00001129 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001130 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00001131 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001132
1133 // Analyze operands of the call, assigning locations to each operand.
1134 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001135 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1136 *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001137
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001138 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001139 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001140 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001141 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001142
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001143 // Get a count of how many bytes are to be pushed on the stack.
1144 unsigned NumBytes = CCInfo.getNextStackOffset();
Chris Lattnere563bbc2008-10-11 22:08:30 +00001145 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001146
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001147 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001148 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
1149 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001150
Akira Hatanaka17a1e872011-05-20 18:39:33 +00001151 MipsFI->setHasCall();
1152
Akira Hatanakaedacba82011-05-25 17:32:06 +00001153 // If this is the first call, create a stack frame object that points to
1154 // a location to which .cprestore saves $gp. The offset of this frame object
1155 // is set to 0, since we know nothing about the size of the argument area at
1156 // this point.
Akira Hatanaka69c19f72011-05-23 20:16:59 +00001157 if (IsPIC && !MipsFI->getGPFI())
Akira Hatanaka43299772011-05-20 23:22:14 +00001158 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
1159
1160 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
1161
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001162 // Walk the register/memloc assignments, inserting copies/loads.
1163 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00001164 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001165 CCValAssign &VA = ArgLocs[i];
1166
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001167 // Promote the value if needed.
1168 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001169 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001170 case CCValAssign::Full:
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001171 if (Subtarget->isABI_O32() && VA.isRegLoc()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001172 if (VA.getValVT() == MVT::f32 && VA.getLocVT() == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001173 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001174 if (VA.getValVT() == MVT::f64 && VA.getLocVT() == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001175 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1176 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001177 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1178 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00001179 if (!Subtarget->isLittle())
1180 std::swap(Lo, Hi);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001181 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Lo));
1182 RegsToPass.push_back(std::make_pair(VA.getLocReg()+1, Hi));
1183 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001184 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001185 }
1186 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00001187 case CCValAssign::SExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001188 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001189 break;
1190 case CCValAssign::ZExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001191 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001192 break;
1193 case CCValAssign::AExt:
Dale Johannesen33c960f2009-02-04 20:06:27 +00001194 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00001195 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001196 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001197
1198 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001199 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001200 if (VA.isRegLoc()) {
1201 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00001202 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001203 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001204
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001205 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00001206 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001207
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001208 // ByVal Arg.
1209 ISD::ArgFlagsTy Flags = Outs[i].Flags;
1210 if (Flags.isByVal()) {
1211 assert(Subtarget->isABI_O32() &&
1212 "No support for ByVal args by ABIs other than O32 yet.");
1213 assert(Flags.getByValSize() &&
1214 "ByVal args of size 0 should have been ignored by front-end.");
1215 WriteByValArg(Chain, dl, RegsToPass, MemOpChains, LastFI, MFI, DAG, Arg,
1216 VA, Flags, getPointerTy());
1217 continue;
1218 }
1219
Chris Lattnere0b12152008-03-17 06:57:02 +00001220 // Create the frame index object for this incoming parameter
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001221 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
1222 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00001223 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00001224
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001225 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00001226 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00001227 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
1228 MachinePointerInfo(),
David Greenef6fa1862010-02-15 16:56:10 +00001229 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001230 }
1231
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001232 // Transform all store nodes into one single node because all store
1233 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001234 if (!MemOpChains.empty())
1235 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001236 &MemOpChains[0], MemOpChains.size());
1237
Bill Wendling056292f2008-09-16 21:48:12 +00001238 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001239 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1240 // node so that legalize doesn't hack it.
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001241 unsigned char OpFlag = IsPIC ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001242 bool LoadSymAddr = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001243 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001244
1245 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001246 if (IsPIC && G->getGlobal()->hasInternalLinkage()) {
1247 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1248 getPointerTy(), 0,MipsII:: MO_GOT);
1249 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
1250 0, MipsII::MO_ABS_LO);
1251 } else {
1252 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
1253 getPointerTy(), 0, OpFlag);
1254 }
1255
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001256 LoadSymAddr = true;
1257 }
1258 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001259 Callee = DAG.getTargetExternalSymbol(S->getSymbol(),
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001260 getPointerTy(), OpFlag);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001261 LoadSymAddr = true;
1262 }
1263
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001264 SDValue InFlag;
1265
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001266 // Create nodes that load address of callee and copy it to T9
1267 if (IsPIC) {
1268 if (LoadSymAddr) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00001269 // Load callee address
1270 SDValue LoadValue = DAG.getLoad(MVT::i32, dl, Chain, Callee,
1271 MachinePointerInfo::getGOT(),
1272 false, false, 0);
1273
1274 // Use GOT+LO if callee has internal linkage.
1275 if (CalleeLo.getNode()) {
1276 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CalleeLo);
1277 Callee = DAG.getNode(ISD::ADD, dl, MVT::i32, LoadValue, Lo);
1278 } else
1279 Callee = LoadValue;
1280
1281 // Use chain output from LoadValue
1282 Chain = LoadValue.getValue(1);
Akira Hatanakaf49fde22011-04-04 17:11:07 +00001283 }
1284
1285 // copy to T9
1286 Chain = DAG.getCopyToReg(Chain, dl, Mips::T9, Callee, SDValue(0, 0));
1287 InFlag = Chain.getValue(1);
1288 Callee = DAG.getRegister(Mips::T9, MVT::i32);
1289 }
Bill Wendling056292f2008-09-16 21:48:12 +00001290
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00001291 // Build a sequence of copy-to-reg nodes chained together with token
1292 // chain and flag operands which copy the outgoing args into registers.
1293 // The InFlag in necessary since all emitted instructions must be
1294 // stuck together.
1295 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1296 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1297 RegsToPass[i].second, InFlag);
1298 InFlag = Chain.getValue(1);
1299 }
1300
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001301 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001302 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001303 //
1304 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00001305 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00001306 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001307 Ops.push_back(Chain);
1308 Ops.push_back(Callee);
1309
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001310 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001311 // known live into the call.
1312 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1313 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1314 RegsToPass[i].second.getValueType()));
1315
Gabor Greifba36cb52008-08-28 21:40:38 +00001316 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001317 Ops.push_back(InFlag);
1318
Dale Johannesen33c960f2009-02-04 20:06:27 +00001319 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001320 InFlag = Chain.getValue(1);
1321
Akira Hatanaka4c62f762011-05-25 18:08:32 +00001322 // Function can have an arbitrary number of calls, so
1323 // hold the LastArgStackLoc with the biggest offset.
1324 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
1325 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001326
Akira Hatanaka4c62f762011-05-25 18:08:32 +00001327 // For O32, a minimum of four words (16 bytes) of argument space is
1328 // allocated.
1329 if (Subtarget->isABI_O32())
1330 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
Akira Hatanakad37776d2011-05-20 21:39:54 +00001331
Akira Hatanaka4c62f762011-05-25 18:08:32 +00001332 if (MaxCallFrameSize < NextStackOffset) {
1333 MipsFI->setMaxCallFrameSize(NextStackOffset);
Akira Hatanakad37776d2011-05-20 21:39:54 +00001334
Akira Hatanaka4c62f762011-05-25 18:08:32 +00001335 if (IsPIC) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00001336 // $gp restore slot must be aligned.
1337 unsigned StackAlignment = TFL->getStackAlignment();
1338 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
1339 StackAlignment * StackAlignment;
1340 int GPFI = MipsFI->getGPFI();
1341 MFI->setObjectOffset(GPFI, NextStackOffset);
1342 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001343 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001344
Akira Hatanaka43299772011-05-20 23:22:14 +00001345 // Extend range of indices of frame objects for outgoing arguments that were
1346 // created during this function call. Skip this step if no such objects were
1347 // created.
1348 if (LastFI)
1349 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
1350
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00001351 // Create the CALLSEQ_END node.
1352 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1353 DAG.getIntPtrConstant(0, true), InFlag);
1354 InFlag = Chain.getValue(1);
1355
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001356 // Handle result values, copying them out of physregs into vregs that we
1357 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001358 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
1359 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001360}
1361
Dan Gohman98ca4f22009-08-05 01:29:28 +00001362/// LowerCallResult - Lower the result values of a call into the
1363/// appropriate copies out of appropriate physical registers.
1364SDValue
1365MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001366 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367 const SmallVectorImpl<ISD::InputArg> &Ins,
1368 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001369 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001370
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001371 // Assign locations to each value returned by this call.
1372 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001373 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001374 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001375
Dan Gohman98ca4f22009-08-05 01:29:28 +00001376 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001377
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001378 // Copy all of the result registers out of their specified physreg.
1379 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001380 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001381 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001382 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001383 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001384 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001385
Dan Gohman98ca4f22009-08-05 01:29:28 +00001386 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001387}
1388
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001389//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00001390// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001391//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001392static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
1393 std::vector<SDValue>& OutChains,
1394 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
1395 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
1396 unsigned LocMem = VA.getLocMemOffset();
1397 unsigned FirstWord = LocMem / 4;
1398
1399 // copy register A0 - A3 to frame object
1400 for (unsigned i = 0; i < NumWords; ++i) {
1401 unsigned CurWord = FirstWord + i;
1402 if (CurWord >= O32IntRegsSize)
1403 break;
1404
1405 unsigned SrcReg = O32IntRegs[CurWord];
1406 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
1407 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
1408 DAG.getConstant(i * 4, MVT::i32));
1409 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
1410 StorePtr, MachinePointerInfo(), false,
1411 false, 0);
1412 OutChains.push_back(Store);
1413 }
1414}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001415
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001416/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001417/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418SDValue
1419MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00001420 CallingConv::ID CallConv,
1421 bool isVarArg,
1422 const SmallVectorImpl<ISD::InputArg>
1423 &Ins,
1424 DebugLoc dl, SelectionDAG &DAG,
1425 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001426 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00001427 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001428 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00001429 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001430
Dan Gohman1e93df62010-04-17 14:41:14 +00001431 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001432
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001433 // Used with vargs to acumulate store chains.
1434 std::vector<SDValue> OutChains;
1435
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001436 // Assign locations to all of the incoming arguments.
1437 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001438 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1439 ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001440
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001441 if (Subtarget->isABI_O32())
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001442 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001443 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001444 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001445
Akira Hatanaka43299772011-05-20 23:22:14 +00001446 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001447
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001448 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001449 CCValAssign &VA = ArgLocs[i];
1450
1451 // Arguments stored on registers
1452 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001453 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001454 unsigned ArgReg = VA.getLocReg();
Bill Wendling06b8c192008-07-09 05:55:53 +00001455 TargetRegisterClass *RC = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001456
Owen Anderson825b72b2009-08-11 20:47:22 +00001457 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001458 RC = Mips::CPURegsRegisterClass;
1459 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001460 RC = Mips::FGR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001461 else if (RegVT == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001462 if (!Subtarget->isSingleFloat())
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001463 RC = Mips::AFGR64RegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001464 } else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001465 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001466
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001467 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001468 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001469 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001471
1472 // If this is an 8 or 16-bit value, it has been passed promoted
1473 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001474 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001475 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00001476 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001477 if (VA.getLocInfo() == CCValAssign::SExt)
1478 Opcode = ISD::AssertSext;
1479 else if (VA.getLocInfo() == CCValAssign::ZExt)
1480 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00001481 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001482 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Chris Lattnerd4015072009-03-26 05:28:14 +00001483 DAG.getValueType(VA.getValVT()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00001484 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001485 }
1486
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001487 // Handle O32 ABI cases: i32->f32 and (i32,i32)->f64
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001488 if (Subtarget->isABI_O32()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001489 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f32)
1490 ArgValue = DAG.getNode(ISD::BITCAST, dl, MVT::f32, ArgValue);
Owen Anderson825b72b2009-08-11 20:47:22 +00001491 if (RegVT == MVT::i32 && VA.getValVT() == MVT::f64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001492 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001493 VA.getLocReg()+1, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001494 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
Akira Hatanaka99a2e982011-04-15 19:52:08 +00001495 if (!Subtarget->isLittle())
1496 std::swap(ArgValue, ArgValue2);
1497 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
1498 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001499 }
1500 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001501
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001503 } else { // VA.isRegLoc()
1504
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001505 // sanity check
1506 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001507
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001508 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1509
1510 if (Flags.isByVal()) {
1511 assert(Subtarget->isABI_O32() &&
1512 "No support for ByVal args by ABIs other than O32 yet.");
1513 assert(Flags.getByValSize() &&
1514 "ByVal args of size 0 should have been ignored by front-end.");
1515 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
1516 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
1517 true);
1518 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
1519 InVals.push_back(FIN);
1520 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
1521
1522 continue;
1523 }
1524
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001525 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001526 LastFI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8,
1527 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001528
1529 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00001530 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001531 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00001532 MachinePointerInfo::getFixedStack(LastFI),
David Greenef6fa1862010-02-15 16:56:10 +00001533 false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001534 }
1535 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001536
1537 // The mips ABIs for returning structs by value requires that we copy
1538 // the sret argument into $v0 for the return. Save the argument into
1539 // a virtual register so that we can access it from the return points.
1540 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1541 unsigned Reg = MipsFI->getSRetReturnReg();
1542 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001543 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001544 MipsFI->setSRetReturnReg(Reg);
1545 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001546 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001548 }
1549
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001550 if (isVarArg && Subtarget->isABI_O32()) {
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001551 // Record the frame index of the first variable argument
1552 // which is a value necessary to VASTART.
1553 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001554 assert(NextStackOffset % 4 == 0 &&
1555 "NextStackOffset must be aligned to 4-byte boundaries.");
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001556 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
1557 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00001558
1559 // If NextStackOffset is smaller than o32's 16-byte reserved argument area,
1560 // copy the integer registers that have not been used for argument passing
1561 // to the caller's stack frame.
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001562 for (; NextStackOffset < 16; NextStackOffset += 4) {
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +00001563 TargetRegisterClass *RC = Mips::CPURegsRegisterClass;
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001564 unsigned Idx = NextStackOffset / 4;
1565 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), O32IntRegs[Idx], RC);
1566 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, MVT::i32);
Akira Hatanaka69c19f72011-05-23 20:16:59 +00001567 LastFI = MFI->CreateFixedObject(4, NextStackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00001568 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
1569 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
1570 MachinePointerInfo(),
1571 false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001572 }
1573 }
1574
Akira Hatanaka43299772011-05-20 23:22:14 +00001575 MipsFI->setLastInArgFI(LastFI);
1576
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001577 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001578 // the size of Ins and InVals. This only happens when on varg functions
1579 if (!OutChains.empty()) {
1580 OutChains.push_back(Chain);
1581 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1582 &OutChains[0], OutChains.size());
1583 }
1584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001586}
1587
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001588//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001589// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001590//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001591
Dan Gohman98ca4f22009-08-05 01:29:28 +00001592SDValue
1593MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001594 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001595 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001596 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001597 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001598
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001599 // CCValAssign - represent the assignment of
1600 // the return value to a location
1601 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001602
1603 // CCState - Info about the registers and stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001604 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1605 RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001606
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 // Analize return values.
1608 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001609
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001610 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001611 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001612 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001613 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00001614 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001615 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001616 }
1617
Dan Gohman475871a2008-07-27 21:46:04 +00001618 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001619
1620 // Copy the result values into the output registers.
1621 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1622 CCValAssign &VA = RVLocs[i];
1623 assert(VA.isRegLoc() && "Can only return in registers!");
1624
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001625 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001626 OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001627
1628 // guarantee that all emitted copies are
1629 // stuck together, avoiding something bad
1630 Flag = Chain.getValue(1);
1631 }
1632
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001633 // The mips ABIs for returning structs by value requires that we copy
1634 // the sret argument into $v0 for the return. We saved the argument into
1635 // a virtual register in the entry block, so now we copy the value out
1636 // and into $v0.
1637 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1638 MachineFunction &MF = DAG.getMachineFunction();
1639 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1640 unsigned Reg = MipsFI->getSRetReturnReg();
1641
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001642 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00001643 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00001644 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001645
Dale Johannesena05dca42009-02-04 23:02:30 +00001646 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001647 Flag = Chain.getValue(1);
1648 }
1649
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001650 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00001651 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001652 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00001653 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001654 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001655 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001657}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001658
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001659//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001660// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001661//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001662
1663/// getConstraintType - Given a constraint letter, return the type of
1664/// constraint it is for this target.
1665MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001666getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001667{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001668 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001669 // GCC config/mips/constraints.md
1670 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001671 // 'd' : An address register. Equivalent to r
1672 // unless generating MIPS16 code.
1673 // 'y' : Equivalent to r; retained for
1674 // backwards compatibility.
1675 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001676 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001677 switch (Constraint[0]) {
1678 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001679 case 'd':
1680 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001681 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001682 return C_RegisterClass;
1683 break;
1684 }
1685 }
1686 return TargetLowering::getConstraintType(Constraint);
1687}
1688
John Thompson44ab89e2010-10-29 17:29:13 +00001689/// Examine constraint type and operand type and determine a weight value.
1690/// This object must already have been set up with the operand type
1691/// and the current alternative constraint selected.
1692TargetLowering::ConstraintWeight
1693MipsTargetLowering::getSingleConstraintMatchWeight(
1694 AsmOperandInfo &info, const char *constraint) const {
1695 ConstraintWeight weight = CW_Invalid;
1696 Value *CallOperandVal = info.CallOperandVal;
1697 // If we don't have a value, we can't do a match,
1698 // but allow it at the lowest weight.
1699 if (CallOperandVal == NULL)
1700 return CW_Default;
1701 const Type *type = CallOperandVal->getType();
1702 // Look at the constraint type.
1703 switch (*constraint) {
1704 default:
1705 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
1706 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001707 case 'd':
1708 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00001709 if (type->isIntegerTy())
1710 weight = CW_Register;
1711 break;
1712 case 'f':
1713 if (type->isFloatTy())
1714 weight = CW_Register;
1715 break;
1716 }
1717 return weight;
1718}
1719
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001720/// getRegClassForInlineAsmConstraint - Given a constraint letter (e.g. "r"),
1721/// return a list of registers that can be used to satisfy the constraint.
1722/// This should only be used for C_RegisterClass constraints.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001723std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00001724getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001725{
1726 if (Constraint.size() == 1) {
1727 switch (Constraint[0]) {
1728 case 'r':
1729 return std::make_pair(0U, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001730 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001731 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00001732 return std::make_pair(0U, Mips::FGR32RegisterClass);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001733 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001734 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
1735 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001736 }
1737 }
1738 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
1739}
1740
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001741/// Given a register class constraint, like 'r', if this corresponds directly
1742/// to an LLVM register class, return a register of 0 and the register class
1743/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001744std::vector<unsigned> MipsTargetLowering::
1745getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00001746 EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001747{
1748 if (Constraint.size() != 1)
1749 return std::vector<unsigned>();
1750
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001751 switch (Constraint[0]) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001752 default : break;
1753 case 'r':
1754 // GCC Mips Constraint Letters
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001755 case 'd':
1756 case 'y':
1757 return make_vector<unsigned>(Mips::T0, Mips::T1, Mips::T2, Mips::T3,
1758 Mips::T4, Mips::T5, Mips::T6, Mips::T7, Mips::S0, Mips::S1,
1759 Mips::S2, Mips::S3, Mips::S4, Mips::S5, Mips::S6, Mips::S7,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001760 Mips::T8, 0);
1761
1762 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 if (VT == MVT::f32) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001764 if (Subtarget->isSingleFloat())
1765 return make_vector<unsigned>(Mips::F2, Mips::F3, Mips::F4, Mips::F5,
1766 Mips::F6, Mips::F7, Mips::F8, Mips::F9, Mips::F10, Mips::F11,
1767 Mips::F20, Mips::F21, Mips::F22, Mips::F23, Mips::F24,
1768 Mips::F25, Mips::F26, Mips::F27, Mips::F28, Mips::F29,
1769 Mips::F30, Mips::F31, 0);
1770 else
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001771 return make_vector<unsigned>(Mips::F2, Mips::F4, Mips::F6, Mips::F8,
1772 Mips::F10, Mips::F20, Mips::F22, Mips::F24, Mips::F26,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001773 Mips::F28, Mips::F30, 0);
Duncan Sands15126422008-07-08 09:33:14 +00001774 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001775
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001776 if (VT == MVT::f64)
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001777 if ((!Subtarget->isSingleFloat()) && (!Subtarget->isFP64bit()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001778 return make_vector<unsigned>(Mips::D1, Mips::D2, Mips::D3, Mips::D4,
1779 Mips::D5, Mips::D10, Mips::D11, Mips::D12, Mips::D13,
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001780 Mips::D14, Mips::D15, 0);
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00001781 }
1782 return std::vector<unsigned>();
1783}
Dan Gohman6520e202008-10-18 02:06:02 +00001784
1785bool
1786MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
1787 // The Mips target isn't yet aware of offsets.
1788 return false;
1789}
Evan Chengeb2f9692009-10-27 19:56:55 +00001790
Evan Chenga1eaa3c2009-10-28 01:43:28 +00001791bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
1792 if (VT != MVT::f32 && VT != MVT::f64)
1793 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00001794 if (Imm.isNegZero())
1795 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00001796 return Imm.isZero();
1797}