blob: bbff42471027d0fe474dbffb70fc4358eef3cde6 [file] [log] [blame]
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000013
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000014#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +000015#include "LiveDebugVariables.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000016#include "VirtRegMap.h"
Lang Hames87e3bca2009-05-06 02:36:21 +000017#include "VirtRegRewriter.h"
Lang Hamese2b201b2009-05-18 19:03:16 +000018#include "Spiller.h"
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +000019#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000020#include "llvm/Function.h"
Lang Hamesa937f222009-12-14 06:49:42 +000021#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Cheng3f32d652008-06-04 09:18:41 +000022#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/MachineFunctionPass.h"
24#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000025#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000027#include "llvm/CodeGen/Passes.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000028#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene2c17c4d2007-09-06 16:18:45 +000029#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000030#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000031#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000032#include "llvm/Target/TargetOptions.h"
Evan Chengc92da382007-11-03 07:20:12 +000033#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb9805782005-08-23 22:27:31 +000034#include "llvm/ADT/EquivalenceClasses.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000035#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/ADT/Statistic.h"
37#include "llvm/ADT/STLExtras.h"
Bill Wendlingc3115a02009-08-22 20:30:53 +000038#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000039#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000040#include "llvm/Support/raw_ostream.h"
Alkis Evlogimenos843b1602004-02-15 10:24:21 +000041#include <algorithm>
Alkis Evlogimenos26f5a692004-05-30 07:24:39 +000042#include <set>
Alkis Evlogimenos53eb3732004-07-22 08:14:44 +000043#include <queue>
Duraid Madina30059612005-12-28 04:55:42 +000044#include <memory>
Jeff Cohen97af7512006-12-02 02:22:01 +000045#include <cmath>
Lang Hamesf41538d2009-06-02 16:53:25 +000046
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Chris Lattnercd3245a2006-12-19 22:41:21 +000049STATISTIC(NumIters , "Number of iterations performed");
50STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc92da382007-11-03 07:20:12 +000051STATISTIC(NumCoalesce, "Number of copies coalesced");
Evan Cheng206d1852009-04-20 08:01:12 +000052STATISTIC(NumDowngrade, "Number of registers downgraded");
Chris Lattnercd3245a2006-12-19 22:41:21 +000053
Evan Cheng3e172252008-06-20 21:45:16 +000054static cl::opt<bool>
55NewHeuristic("new-spilling-heuristic",
56 cl::desc("Use new spilling heuristic"),
57 cl::init(false), cl::Hidden);
58
Evan Chengf5cd4f02008-10-23 20:43:13 +000059static cl::opt<bool>
60PreSplitIntervals("pre-alloc-split",
61 cl::desc("Pre-register allocation live interval splitting"),
62 cl::init(false), cl::Hidden);
63
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +000064static cl::opt<bool>
65TrivCoalesceEnds("trivial-coalesce-ends",
66 cl::desc("Attempt trivial coalescing of interval ends"),
67 cl::init(false), cl::Hidden);
68
Chris Lattnercd3245a2006-12-19 22:41:21 +000069static RegisterRegAlloc
Dan Gohmanb8cab922008-10-14 20:25:08 +000070linearscanRegAlloc("linearscan", "linear scan register allocator",
Chris Lattnercd3245a2006-12-19 22:41:21 +000071 createLinearScanRegisterAllocator);
72
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000073namespace {
David Greene7cfd3362009-11-19 15:55:49 +000074 // When we allocate a register, add it to a fixed-size queue of
75 // registers to skip in subsequent allocations. This trades a small
76 // amount of register pressure and increased spills for flexibility in
77 // the post-pass scheduler.
78 //
79 // Note that in a the number of registers used for reloading spills
80 // will be one greater than the value of this option.
81 //
82 // One big limitation of this is that it doesn't differentiate between
83 // different register classes. So on x86-64, if there is xmm register
84 // pressure, it can caused fewer GPRs to be held in the queue.
85 static cl::opt<unsigned>
86 NumRecentlyUsedRegs("linearscan-skip-count",
Eric Christophercd075a42010-07-02 23:17:38 +000087 cl::desc("Number of registers for linearscan to remember"
88 "to skip."),
David Greene7cfd3362009-11-19 15:55:49 +000089 cl::init(0),
90 cl::Hidden);
Jim Grosbach662fb772010-09-01 21:48:06 +000091
Nick Lewycky6726b6d2009-10-25 06:33:48 +000092 struct RALinScan : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000093 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000094 RALinScan() : MachineFunctionPass(ID) {
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +000095 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +000096 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
97 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
98 initializeRegisterCoalescerAnalysisGroup(
99 *PassRegistry::getPassRegistry());
100 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
101 initializePreAllocSplittingPass(*PassRegistry::getPassRegistry());
102 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesend68f4582010-10-28 20:34:50 +0000103 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
Owen Anderson081c34b2010-10-19 17:21:58 +0000104 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
105 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
106 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
107
David Greene7cfd3362009-11-19 15:55:49 +0000108 // Initialize the queue to record recently-used registers.
109 if (NumRecentlyUsedRegs > 0)
110 RecentRegs.resize(NumRecentlyUsedRegs, 0);
David Greenea96fc2f2009-11-20 21:13:27 +0000111 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000112 }
Devang Patel794fd752007-05-01 21:15:47 +0000113
Chris Lattnercbb56252004-11-18 02:42:27 +0000114 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000115 typedef SmallVector<IntervalPtr, 32> IntervalPtrs;
Chris Lattnercbb56252004-11-18 02:42:27 +0000116 private:
Chris Lattnerb9805782005-08-23 22:27:31 +0000117 /// RelatedRegClasses - This structure is built the first time a function is
118 /// compiled, and keeps track of which register classes have registers that
119 /// belong to multiple classes or have aliases that are in other classes.
120 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
Owen Anderson97382162008-08-13 23:36:23 +0000121 DenseMap<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
Chris Lattnerb9805782005-08-23 22:27:31 +0000122
Evan Cheng206d1852009-04-20 08:01:12 +0000123 // NextReloadMap - For each register in the map, it maps to the another
124 // register which is defined by a reload from the same stack slot and
125 // both reloads are in the same basic block.
126 DenseMap<unsigned, unsigned> NextReloadMap;
127
128 // DowngradedRegs - A set of registers which are being "downgraded", i.e.
129 // un-favored for allocation.
130 SmallSet<unsigned, 8> DowngradedRegs;
131
132 // DowngradeMap - A map from virtual registers to physical registers being
133 // downgraded for the virtual registers.
134 DenseMap<unsigned, unsigned> DowngradeMap;
135
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000136 MachineFunction* mf_;
Evan Cheng3e172252008-06-20 21:45:16 +0000137 MachineRegisterInfo* mri_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000138 const TargetMachine* tm_;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000139 const TargetRegisterInfo* tri_;
Evan Chengc92da382007-11-03 07:20:12 +0000140 const TargetInstrInfo* tii_;
Evan Chengc92da382007-11-03 07:20:12 +0000141 BitVector allocatableRegs_;
Jim Grosbach067a6482010-09-01 21:04:27 +0000142 BitVector reservedRegs_;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000143 LiveIntervals* li_;
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000144 MachineLoopInfo *loopInfo;
Chris Lattnercbb56252004-11-18 02:42:27 +0000145
146 /// handled_ - Intervals are added to the handled_ set in the order of their
147 /// start value. This is uses for backtracking.
148 std::vector<LiveInterval*> handled_;
149
150 /// fixed_ - Intervals that correspond to machine registers.
151 ///
152 IntervalPtrs fixed_;
153
154 /// active_ - Intervals that are currently being processed, and which have a
155 /// live range active for the current point.
156 IntervalPtrs active_;
157
158 /// inactive_ - Intervals that are currently being processed, but which have
159 /// a hold at the current point.
160 IntervalPtrs inactive_;
161
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000162 typedef std::priority_queue<LiveInterval*,
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000163 SmallVector<LiveInterval*, 64>,
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000164 greater_ptr<LiveInterval> > IntervalHeap;
165 IntervalHeap unhandled_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000166
167 /// regUse_ - Tracks register usage.
168 SmallVector<unsigned, 32> regUse_;
169 SmallVector<unsigned, 32> regUseBackUp_;
170
171 /// vrm_ - Tracks register assignments.
Owen Anderson49c8aa02009-03-13 05:55:11 +0000172 VirtRegMap* vrm_;
Evan Cheng5b16cd22009-05-01 01:03:49 +0000173
Lang Hames87e3bca2009-05-06 02:36:21 +0000174 std::auto_ptr<VirtRegRewriter> rewriter_;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000175
Lang Hamese2b201b2009-05-18 19:03:16 +0000176 std::auto_ptr<Spiller> spiller_;
177
David Greene7cfd3362009-11-19 15:55:49 +0000178 // The queue of recently-used registers.
David Greenea96fc2f2009-11-20 21:13:27 +0000179 SmallVector<unsigned, 4> RecentRegs;
180 SmallVector<unsigned, 4>::iterator RecentNext;
David Greene7cfd3362009-11-19 15:55:49 +0000181
182 // Record that we just picked this register.
183 void recordRecentlyUsed(unsigned reg) {
184 assert(reg != 0 && "Recently used register is NOREG!");
185 if (!RecentRegs.empty()) {
David Greenea96fc2f2009-11-20 21:13:27 +0000186 *RecentNext++ = reg;
187 if (RecentNext == RecentRegs.end())
188 RecentNext = RecentRegs.begin();
David Greene7cfd3362009-11-19 15:55:49 +0000189 }
190 }
191
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000192 public:
193 virtual const char* getPassName() const {
194 return "Linear Scan Register Allocator";
195 }
196
197 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +0000198 AU.setPreservesCFG();
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +0000199 AU.addRequired<AliasAnalysis>();
200 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000201 AU.addRequired<LiveIntervals>();
Lang Hames233a60e2009-11-03 23:52:08 +0000202 AU.addPreserved<SlotIndexes>();
Owen Anderson95dad832008-10-07 20:22:28 +0000203 if (StrongPHIElim)
204 AU.addRequiredID(StrongPHIEliminationID);
David Greene2c17c4d2007-09-06 16:18:45 +0000205 // Make sure PassManager knows which analyses to make available
206 // to coalescing and which analyses coalescing invalidates.
207 AU.addRequiredTransitive<RegisterCoalescer>();
Lang Hamesa937f222009-12-14 06:49:42 +0000208 AU.addRequired<CalculateSpillWeights>();
Evan Chengf5cd4f02008-10-23 20:43:13 +0000209 if (PreSplitIntervals)
210 AU.addRequiredID(PreAllocSplittingID);
Jakob Stoklund Olesen2d172932010-10-26 00:11:33 +0000211 AU.addRequiredID(LiveStacksID);
212 AU.addPreservedID(LiveStacksID);
Evan Cheng22f07ff2007-12-11 02:09:15 +0000213 AU.addRequired<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +0000214 AU.addPreserved<MachineLoopInfo>();
Owen Anderson49c8aa02009-03-13 05:55:11 +0000215 AU.addRequired<VirtRegMap>();
216 AU.addPreserved<VirtRegMap>();
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +0000217 AU.addRequired<LiveDebugVariables>();
218 AU.addPreserved<LiveDebugVariables>();
Jakob Stoklund Olesend68f4582010-10-28 20:34:50 +0000219 AU.addRequiredID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +0000220 AU.addPreservedID(MachineDominatorsID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000221 MachineFunctionPass::getAnalysisUsage(AU);
222 }
223
224 /// runOnMachineFunction - register allocate the whole function
225 bool runOnMachineFunction(MachineFunction&);
226
David Greene7cfd3362009-11-19 15:55:49 +0000227 // Determine if we skip this register due to its being recently used.
228 bool isRecentlyUsed(unsigned reg) const {
229 return std::find(RecentRegs.begin(), RecentRegs.end(), reg) !=
230 RecentRegs.end();
231 }
232
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000233 private:
234 /// linearScan - the linear scan algorithm
235 void linearScan();
236
Chris Lattnercbb56252004-11-18 02:42:27 +0000237 /// initIntervalSets - initialize the interval sets.
238 ///
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000239 void initIntervalSets();
240
Chris Lattnercbb56252004-11-18 02:42:27 +0000241 /// processActiveIntervals - expire old intervals and move non-overlapping
242 /// ones to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000243 void processActiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000244
Chris Lattnercbb56252004-11-18 02:42:27 +0000245 /// processInactiveIntervals - expire old intervals and move overlapping
246 /// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000247 void processInactiveIntervals(SlotIndex CurPoint);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000248
Evan Cheng206d1852009-04-20 08:01:12 +0000249 /// hasNextReloadInterval - Return the next liveinterval that's being
250 /// defined by a reload from the same SS as the specified one.
251 LiveInterval *hasNextReloadInterval(LiveInterval *cur);
252
253 /// DowngradeRegister - Downgrade a register for allocation.
254 void DowngradeRegister(LiveInterval *li, unsigned Reg);
255
256 /// UpgradeRegister - Upgrade a register for allocation.
257 void UpgradeRegister(unsigned Reg);
258
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000259 /// assignRegOrStackSlotAtInterval - assign a register if one
260 /// is available, or spill.
261 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
262
Evan Cheng5d088fe2009-03-23 22:57:19 +0000263 void updateSpillWeights(std::vector<float> &Weights,
264 unsigned reg, float weight,
265 const TargetRegisterClass *RC);
266
Evan Cheng3e172252008-06-20 21:45:16 +0000267 /// findIntervalsToSpill - Determine the intervals to spill for the
268 /// specified interval. It's passed the physical registers whose spill
269 /// weight is the lowest among all the registers whose live intervals
270 /// conflict with the interval.
271 void findIntervalsToSpill(LiveInterval *cur,
272 std::vector<std::pair<unsigned,float> > &Candidates,
273 unsigned NumCands,
274 SmallVector<LiveInterval*, 8> &SpillIntervals);
275
Evan Chengc92da382007-11-03 07:20:12 +0000276 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
Jim Grosbach977fa342010-07-27 18:36:27 +0000277 /// try to allocate the definition to the same register as the source,
278 /// if the register is not defined during the life time of the interval.
279 /// This eliminates a copy, and is used to coalesce copies which were not
Evan Chengc92da382007-11-03 07:20:12 +0000280 /// coalesced away before allocation either due to dest and src being in
281 /// different register classes or because the coalescer was overly
282 /// conservative.
283 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
284
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000285 ///
Evan Cheng5b16cd22009-05-01 01:03:49 +0000286 /// Register usage / availability tracking helpers.
287 ///
288
289 void initRegUses() {
290 regUse_.resize(tri_->getNumRegs(), 0);
291 regUseBackUp_.resize(tri_->getNumRegs(), 0);
292 }
293
294 void finalizeRegUses() {
Evan Chengc781a242009-05-03 18:32:42 +0000295#ifndef NDEBUG
296 // Verify all the registers are "freed".
297 bool Error = false;
298 for (unsigned i = 0, e = tri_->getNumRegs(); i != e; ++i) {
299 if (regUse_[i] != 0) {
David Greene37277762010-01-05 01:25:20 +0000300 dbgs() << tri_->getName(i) << " is still in use!\n";
Evan Chengc781a242009-05-03 18:32:42 +0000301 Error = true;
302 }
303 }
304 if (Error)
Torok Edwinc23197a2009-07-14 16:55:14 +0000305 llvm_unreachable(0);
Evan Chengc781a242009-05-03 18:32:42 +0000306#endif
Evan Cheng5b16cd22009-05-01 01:03:49 +0000307 regUse_.clear();
308 regUseBackUp_.clear();
309 }
310
311 void addRegUse(unsigned physReg) {
312 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
313 "should be physical register!");
314 ++regUse_[physReg];
315 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as)
316 ++regUse_[*as];
317 }
318
319 void delRegUse(unsigned physReg) {
320 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
321 "should be physical register!");
322 assert(regUse_[physReg] != 0);
323 --regUse_[physReg];
324 for (const unsigned* as = tri_->getAliasSet(physReg); *as; ++as) {
325 assert(regUse_[*as] != 0);
326 --regUse_[*as];
327 }
328 }
329
330 bool isRegAvail(unsigned physReg) const {
331 assert(TargetRegisterInfo::isPhysicalRegister(physReg) &&
332 "should be physical register!");
333 return regUse_[physReg] == 0;
334 }
335
336 void backUpRegUses() {
337 regUseBackUp_ = regUse_;
338 }
339
340 void restoreRegUses() {
341 regUse_ = regUseBackUp_;
342 }
343
344 ///
345 /// Register handling helpers.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000346 ///
347
Chris Lattnercbb56252004-11-18 02:42:27 +0000348 /// getFreePhysReg - return a free physical register for this virtual
349 /// register interval if we have one, otherwise return 0.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000350 unsigned getFreePhysReg(LiveInterval* cur);
Evan Cheng358dec52009-06-15 08:28:29 +0000351 unsigned getFreePhysReg(LiveInterval* cur,
352 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +0000353 unsigned MaxInactiveCount,
354 SmallVector<unsigned, 256> &inactiveCounts,
355 bool SkipDGRegs);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000356
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000357 /// getFirstNonReservedPhysReg - return the first non-reserved physical
358 /// register in the register class.
359 unsigned getFirstNonReservedPhysReg(const TargetRegisterClass *RC) {
360 TargetRegisterClass::iterator aoe = RC->allocation_order_end(*mf_);
361 TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_);
362 while (i != aoe && reservedRegs_.test(*i))
363 ++i;
364 assert(i != aoe && "All registers reserved?!");
365 return *i;
366 }
367
Chris Lattnerb9805782005-08-23 22:27:31 +0000368 void ComputeRelatedRegClasses();
369
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000370 template <typename ItTy>
371 void printIntervals(const char* const str, ItTy i, ItTy e) const {
Bill Wendlingc3115a02009-08-22 20:30:53 +0000372 DEBUG({
373 if (str)
David Greene37277762010-01-05 01:25:20 +0000374 dbgs() << str << " intervals:\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000375
376 for (; i != e; ++i) {
David Greene37277762010-01-05 01:25:20 +0000377 dbgs() << "\t" << *i->first << " -> ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000378
379 unsigned reg = i->first->reg;
380 if (TargetRegisterInfo::isVirtualRegister(reg))
381 reg = vrm_->getPhys(reg);
382
David Greene37277762010-01-05 01:25:20 +0000383 dbgs() << tri_->getName(reg) << '\n';
Bill Wendlingc3115a02009-08-22 20:30:53 +0000384 }
385 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000386 }
387 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000388 char RALinScan::ID = 0;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000389}
390
Owen Anderson2ab36d32010-10-12 19:48:12 +0000391INITIALIZE_PASS_BEGIN(RALinScan, "linearscan-regalloc",
392 "Linear Scan Register Allocator", false, false)
393INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
394INITIALIZE_PASS_DEPENDENCY(StrongPHIElimination)
395INITIALIZE_PASS_DEPENDENCY(CalculateSpillWeights)
396INITIALIZE_PASS_DEPENDENCY(PreAllocSplitting)
397INITIALIZE_PASS_DEPENDENCY(LiveStacks)
398INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
399INITIALIZE_PASS_DEPENDENCY(VirtRegMap)
400INITIALIZE_AG_DEPENDENCY(RegisterCoalescer)
Jakob Stoklund Olesene93198a2010-11-10 23:55:56 +0000401INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +0000402INITIALIZE_PASS_END(RALinScan, "linearscan-regalloc",
Owen Andersonce665bd2010-10-07 22:25:06 +0000403 "Linear Scan Register Allocator", false, false)
Evan Cheng3f32d652008-06-04 09:18:41 +0000404
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000405void RALinScan::ComputeRelatedRegClasses() {
Chris Lattnerb9805782005-08-23 22:27:31 +0000406 // First pass, add all reg classes to the union, and determine at least one
407 // reg class that each register is in.
408 bool HasAliases = false;
Evan Cheng206d1852009-04-20 08:01:12 +0000409 for (TargetRegisterInfo::regclass_iterator RCI = tri_->regclass_begin(),
410 E = tri_->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerb9805782005-08-23 22:27:31 +0000411 RelatedRegClasses.insert(*RCI);
412 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
413 I != E; ++I) {
Evan Cheng206d1852009-04-20 08:01:12 +0000414 HasAliases = HasAliases || *tri_->getAliasSet(*I) != 0;
Jim Grosbach662fb772010-09-01 21:48:06 +0000415
Chris Lattnerb9805782005-08-23 22:27:31 +0000416 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
417 if (PRC) {
418 // Already processed this register. Just make sure we know that
419 // multiple register classes share a register.
420 RelatedRegClasses.unionSets(PRC, *RCI);
421 } else {
422 PRC = *RCI;
423 }
424 }
425 }
Jim Grosbach662fb772010-09-01 21:48:06 +0000426
Chris Lattnerb9805782005-08-23 22:27:31 +0000427 // Second pass, now that we know conservatively what register classes each reg
428 // belongs to, add info about aliases. We don't need to do this for targets
429 // without register aliases.
430 if (HasAliases)
Owen Anderson97382162008-08-13 23:36:23 +0000431 for (DenseMap<unsigned, const TargetRegisterClass*>::iterator
Chris Lattnerb9805782005-08-23 22:27:31 +0000432 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
433 I != E; ++I)
Evan Cheng206d1852009-04-20 08:01:12 +0000434 for (const unsigned *AS = tri_->getAliasSet(I->first); *AS; ++AS)
Chris Lattnerb9805782005-08-23 22:27:31 +0000435 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
436}
437
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000438/// attemptTrivialCoalescing - If a simple interval is defined by a copy, try
439/// allocate the definition the same register as the source register if the
440/// register is not defined during live time of the interval. If the interval is
441/// killed by a copy, try to use the destination register. This eliminates a
442/// copy. This is used to coalesce copies which were not coalesced away before
443/// allocation either due to dest and src being in different register classes or
444/// because the coalescer was overly conservative.
Evan Chengc92da382007-11-03 07:20:12 +0000445unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000446 unsigned Preference = vrm_->getRegAllocPref(cur.reg);
447 if ((Preference && Preference == Reg) || !cur.containsOneValue())
Evan Chengc92da382007-11-03 07:20:12 +0000448 return Reg;
449
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000450 // We cannot handle complicated live ranges. Simple linear stuff only.
451 if (cur.ranges.size() != 1)
Evan Chengc92da382007-11-03 07:20:12 +0000452 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000453
454 const LiveRange &range = cur.ranges.front();
455
456 VNInfo *vni = range.valno;
457 if (vni->isUnused())
Bill Wendlingdc492e02009-12-05 07:30:23 +0000458 return Reg;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000459
460 unsigned CandReg;
461 {
462 MachineInstr *CopyMI;
Lang Hames6e2968c2010-09-25 12:04:16 +0000463 if ((CopyMI = li_->getInstructionFromIndex(vni->def)) && CopyMI->isCopy())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000464 // Defined by a copy, try to extend SrcReg forward
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000465 CandReg = CopyMI->getOperand(1).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000466 else if (TrivCoalesceEnds &&
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000467 (CopyMI = li_->getInstructionFromIndex(range.end.getBaseIndex())) &&
468 CopyMI->isCopy() && cur.reg == CopyMI->getOperand(1).getReg())
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000469 // Only used by a copy, try to extend DstReg backwards
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000470 CandReg = CopyMI->getOperand(0).getReg();
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000471 else
Evan Chengc92da382007-11-03 07:20:12 +0000472 return Reg;
Jakob Stoklund Olesene7fbdcd2010-11-19 05:45:24 +0000473
474 // If the target of the copy is a sub-register then don't coalesce.
475 if(CopyMI->getOperand(0).getSubReg())
476 return Reg;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +0000477 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000478
479 if (TargetRegisterInfo::isVirtualRegister(CandReg)) {
480 if (!vrm_->isAssignedReg(CandReg))
481 return Reg;
482 CandReg = vrm_->getPhys(CandReg);
483 }
484 if (Reg == CandReg)
Evan Chengc92da382007-11-03 07:20:12 +0000485 return Reg;
486
Evan Cheng841ee1a2008-09-18 22:38:47 +0000487 const TargetRegisterClass *RC = mri_->getRegClass(cur.reg);
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000488 if (!RC->contains(CandReg))
489 return Reg;
490
491 if (li_->conflictsWithPhysReg(cur, *vrm_, CandReg))
Evan Chengc92da382007-11-03 07:20:12 +0000492 return Reg;
493
Bill Wendlingdc492e02009-12-05 07:30:23 +0000494 // Try to coalesce.
David Greene37277762010-01-05 01:25:20 +0000495 DEBUG(dbgs() << "Coalescing: " << cur << " -> " << tri_->getName(CandReg)
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000496 << '\n');
497 vrm_->clearVirt(cur.reg);
498 vrm_->assignVirt2Phys(cur.reg, CandReg);
Bill Wendlingdc492e02009-12-05 07:30:23 +0000499
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000500 ++NumCoalesce;
501 return CandReg;
Evan Chengc92da382007-11-03 07:20:12 +0000502}
503
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000504bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000505 mf_ = &fn;
Evan Cheng3e172252008-06-20 21:45:16 +0000506 mri_ = &fn.getRegInfo();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000507 tm_ = &fn.getTarget();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000508 tri_ = tm_->getRegisterInfo();
Evan Chengc92da382007-11-03 07:20:12 +0000509 tii_ = tm_->getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000510 allocatableRegs_ = tri_->getAllocatableSet(fn);
Jim Grosbach067a6482010-09-01 21:04:27 +0000511 reservedRegs_ = tri_->getReservedRegs(fn);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000512 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng22f07ff2007-12-11 02:09:15 +0000513 loopInfo = &getAnalysis<MachineLoopInfo>();
Chris Lattnerf348e3a2004-11-18 04:33:31 +0000514
David Greene2c17c4d2007-09-06 16:18:45 +0000515 // We don't run the coalescer here because we have no reason to
516 // interact with it. If the coalescer requires interaction, it
517 // won't do anything. If it doesn't require interaction, we assume
518 // it was run as a separate pass.
519
Chris Lattnerb9805782005-08-23 22:27:31 +0000520 // If this is the first function compiled, compute the related reg classes.
521 if (RelatedRegClasses.empty())
522 ComputeRelatedRegClasses();
Evan Cheng5b16cd22009-05-01 01:03:49 +0000523
524 // Also resize register usage trackers.
525 initRegUses();
526
Owen Anderson49c8aa02009-03-13 05:55:11 +0000527 vrm_ = &getAnalysis<VirtRegMap>();
Lang Hames87e3bca2009-05-06 02:36:21 +0000528 if (!rewriter_.get()) rewriter_.reset(createVirtRegRewriter());
Jim Grosbach662fb772010-09-01 21:48:06 +0000529
Jakob Stoklund Olesenf2c6e362010-07-20 23:50:15 +0000530 spiller_.reset(createSpiller(*this, *mf_, *vrm_));
Jim Grosbach662fb772010-09-01 21:48:06 +0000531
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000532 initIntervalSets();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000533
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000534 linearScan();
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000535
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000536 // Rewrite spill code and update the PhysRegsUsed set.
Lang Hames87e3bca2009-05-06 02:36:21 +0000537 rewriter_->runOnMachineFunction(*mf_, *vrm_, li_);
Chris Lattnercbb56252004-11-18 02:42:27 +0000538
Jakob Stoklund Olesen42acf062010-12-03 21:47:10 +0000539 // Write out new DBG_VALUE instructions.
540 getAnalysis<LiveDebugVariables>().emitDebugValues(vrm_);
541
Dan Gohman51cd9d62008-06-23 23:51:16 +0000542 assert(unhandled_.empty() && "Unhandled live intervals remain!");
Evan Cheng5b16cd22009-05-01 01:03:49 +0000543
544 finalizeRegUses();
545
Chris Lattnercbb56252004-11-18 02:42:27 +0000546 fixed_.clear();
547 active_.clear();
548 inactive_.clear();
549 handled_.clear();
Evan Cheng206d1852009-04-20 08:01:12 +0000550 NextReloadMap.clear();
551 DowngradedRegs.clear();
552 DowngradeMap.clear();
Lang Hamesf41538d2009-06-02 16:53:25 +0000553 spiller_.reset(0);
Chris Lattnercbb56252004-11-18 02:42:27 +0000554
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000555 return true;
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000556}
557
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000558/// initIntervalSets - initialize the interval sets.
559///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000560void RALinScan::initIntervalSets()
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000561{
562 assert(unhandled_.empty() && fixed_.empty() &&
563 active_.empty() && inactive_.empty() &&
564 "interval sets should be empty on initialization");
565
Owen Andersoncd1dcbd2008-08-15 18:49:41 +0000566 handled_.reserve(li_->getNumIntervals());
567
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000568 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000569 if (TargetRegisterInfo::isPhysicalRegister(i->second->reg)) {
Lang Hames233a60e2009-11-03 23:52:08 +0000570 if (!i->second->empty()) {
571 mri_->setPhysRegUsed(i->second->reg);
572 fixed_.push_back(std::make_pair(i->second, i->second->begin()));
573 }
574 } else {
575 if (i->second->empty()) {
576 assignRegOrStackSlotAtInterval(i->second);
577 }
578 else
579 unhandled_.push(i->second);
580 }
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000581 }
582}
583
Bill Wendlingc3115a02009-08-22 20:30:53 +0000584void RALinScan::linearScan() {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000585 // linear scan algorithm
Bill Wendlingc3115a02009-08-22 20:30:53 +0000586 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000587 dbgs() << "********** LINEAR SCAN **********\n"
Jim Grosbach662fb772010-09-01 21:48:06 +0000588 << "********** Function: "
Bill Wendlingc3115a02009-08-22 20:30:53 +0000589 << mf_->getFunction()->getName() << '\n';
590 printIntervals("fixed", fixed_.begin(), fixed_.end());
591 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000592
593 while (!unhandled_.empty()) {
594 // pick the interval with the earliest start point
595 LiveInterval* cur = unhandled_.top();
596 unhandled_.pop();
Evan Cheng11923cc2007-10-16 21:09:14 +0000597 ++NumIters;
David Greene37277762010-01-05 01:25:20 +0000598 DEBUG(dbgs() << "\n*** CURRENT ***: " << *cur << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000599
Lang Hames233a60e2009-11-03 23:52:08 +0000600 assert(!cur->empty() && "Empty interval in unhandled set.");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000601
Lang Hames233a60e2009-11-03 23:52:08 +0000602 processActiveIntervals(cur->beginIndex());
603 processInactiveIntervals(cur->beginIndex());
604
605 assert(TargetRegisterInfo::isVirtualRegister(cur->reg) &&
606 "Can only allocate virtual registers!");
Misha Brukmanedf128a2005-04-21 22:36:52 +0000607
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000608 // Allocating a virtual register. try to find a free
609 // physical register or spill an interval (possibly this one) in order to
610 // assign it one.
611 assignRegOrStackSlotAtInterval(cur);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000612
Bill Wendlingc3115a02009-08-22 20:30:53 +0000613 DEBUG({
614 printIntervals("active", active_.begin(), active_.end());
615 printIntervals("inactive", inactive_.begin(), inactive_.end());
616 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000617 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000618
Evan Cheng5b16cd22009-05-01 01:03:49 +0000619 // Expire any remaining active intervals
Evan Cheng11923cc2007-10-16 21:09:14 +0000620 while (!active_.empty()) {
621 IntervalPtr &IP = active_.back();
622 unsigned reg = IP.first->reg;
David Greene37277762010-01-05 01:25:20 +0000623 DEBUG(dbgs() << "\tinterval " << *IP.first << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000624 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000625 "Can only allocate virtual registers!");
626 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000627 delRegUse(reg);
Evan Cheng11923cc2007-10-16 21:09:14 +0000628 active_.pop_back();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000629 }
Alkis Evlogimenos7d629b52004-01-07 09:20:58 +0000630
Evan Cheng5b16cd22009-05-01 01:03:49 +0000631 // Expire any remaining inactive intervals
Bill Wendlingc3115a02009-08-22 20:30:53 +0000632 DEBUG({
633 for (IntervalPtrs::reverse_iterator
634 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
David Greene37277762010-01-05 01:25:20 +0000635 dbgs() << "\tinterval " << *i->first << " expired\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000636 });
Evan Cheng11923cc2007-10-16 21:09:14 +0000637 inactive_.clear();
Alkis Evlogimenosb7be1152004-01-13 20:42:08 +0000638
Evan Cheng81a03822007-11-17 00:40:40 +0000639 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000640 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Chenga5bfc972007-10-17 06:53:44 +0000641 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000642 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Owen Anderson03857b22008-08-13 21:49:13 +0000643 LiveInterval &cur = *i->second;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000644 unsigned Reg = 0;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000645 bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg);
Evan Cheng81a03822007-11-17 00:40:40 +0000646 if (isPhys)
Owen Anderson03857b22008-08-13 21:49:13 +0000647 Reg = cur.reg;
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000648 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc92da382007-11-03 07:20:12 +0000649 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000650 if (!Reg)
651 continue;
Evan Cheng81a03822007-11-17 00:40:40 +0000652 // Ignore splited live intervals.
653 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
654 continue;
Evan Cheng550aacb2009-06-04 20:28:22 +0000655
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000656 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
657 I != E; ++I) {
658 const LiveRange &LR = *I;
Evan Chengd0e32c52008-10-29 05:06:14 +0000659 if (li_->findLiveInMBBs(LR.start, LR.end, LiveInMBBs)) {
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000660 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
Evan Cheng073e7e52009-06-04 20:53:36 +0000661 if (LiveInMBBs[i] != EntryMBB) {
662 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
663 "Adding a virtual register to livein set?");
Evan Cheng3f4b80e2007-10-17 02:12:22 +0000664 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng073e7e52009-06-04 20:53:36 +0000665 }
Evan Chenga5bfc972007-10-17 06:53:44 +0000666 LiveInMBBs.clear();
Evan Cheng9fc508f2007-02-16 09:05:02 +0000667 }
668 }
669 }
670
David Greene37277762010-01-05 01:25:20 +0000671 DEBUG(dbgs() << *vrm_);
Evan Chengc781a242009-05-03 18:32:42 +0000672
673 // Look for physical registers that end up not being allocated even though
674 // register allocator had to spill other registers in its register class.
Evan Cheng90f95f82009-06-14 20:22:55 +0000675 if (!vrm_->FindUnusedRegisters(li_))
Evan Chengc781a242009-05-03 18:32:42 +0000676 return;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000677}
678
Chris Lattnercbb56252004-11-18 02:42:27 +0000679/// processActiveIntervals - expire old intervals and move non-overlapping ones
680/// to the inactive list.
Lang Hames233a60e2009-11-03 23:52:08 +0000681void RALinScan::processActiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000682{
David Greene37277762010-01-05 01:25:20 +0000683 DEBUG(dbgs() << "\tprocessing active intervals:\n");
Chris Lattner23b71c12004-11-18 01:29:39 +0000684
Chris Lattnercbb56252004-11-18 02:42:27 +0000685 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
686 LiveInterval *Interval = active_[i].first;
687 LiveInterval::iterator IntervalPos = active_[i].second;
688 unsigned reg = Interval->reg;
Alkis Evlogimenosed543732004-09-01 22:52:29 +0000689
Chris Lattnercbb56252004-11-18 02:42:27 +0000690 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
691
692 if (IntervalPos == Interval->end()) { // Remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000693 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000694 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000695 "Can only allocate virtual registers!");
696 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000697 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000698
699 // Pop off the end of the list.
700 active_[i] = active_.back();
701 active_.pop_back();
702 --i; --e;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000703
Chris Lattnercbb56252004-11-18 02:42:27 +0000704 } else if (IntervalPos->start > CurPoint) {
705 // Move inactive intervals to inactive list.
David Greene37277762010-01-05 01:25:20 +0000706 DEBUG(dbgs() << "\t\tinterval " << *Interval << " inactive\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000707 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000708 "Can only allocate virtual registers!");
709 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000710 delRegUse(reg);
Chris Lattnercbb56252004-11-18 02:42:27 +0000711 // add to inactive.
712 inactive_.push_back(std::make_pair(Interval, IntervalPos));
713
714 // Pop off the end of the list.
715 active_[i] = active_.back();
716 active_.pop_back();
717 --i; --e;
718 } else {
719 // Otherwise, just update the iterator position.
720 active_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000721 }
722 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000723}
724
Chris Lattnercbb56252004-11-18 02:42:27 +0000725/// processInactiveIntervals - expire old intervals and move overlapping
726/// ones to the active list.
Lang Hames233a60e2009-11-03 23:52:08 +0000727void RALinScan::processInactiveIntervals(SlotIndex CurPoint)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000728{
David Greene37277762010-01-05 01:25:20 +0000729 DEBUG(dbgs() << "\tprocessing inactive intervals:\n");
Chris Lattner365b95f2004-11-18 04:13:02 +0000730
Chris Lattnercbb56252004-11-18 02:42:27 +0000731 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
732 LiveInterval *Interval = inactive_[i].first;
733 LiveInterval::iterator IntervalPos = inactive_[i].second;
734 unsigned reg = Interval->reg;
Chris Lattner23b71c12004-11-18 01:29:39 +0000735
Chris Lattnercbb56252004-11-18 02:42:27 +0000736 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000737
Chris Lattnercbb56252004-11-18 02:42:27 +0000738 if (IntervalPos == Interval->end()) { // remove expired intervals.
David Greene37277762010-01-05 01:25:20 +0000739 DEBUG(dbgs() << "\t\tinterval " << *Interval << " expired\n");
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000740
Chris Lattnercbb56252004-11-18 02:42:27 +0000741 // Pop off the end of the list.
742 inactive_[i] = inactive_.back();
743 inactive_.pop_back();
744 --i; --e;
745 } else if (IntervalPos->start <= CurPoint) {
746 // move re-activated intervals in active list
David Greene37277762010-01-05 01:25:20 +0000747 DEBUG(dbgs() << "\t\tinterval " << *Interval << " active\n");
Dan Gohman6f0d0242008-02-10 18:45:23 +0000748 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000749 "Can only allocate virtual registers!");
750 reg = vrm_->getPhys(reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +0000751 addRegUse(reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000752 // add to active
Chris Lattnercbb56252004-11-18 02:42:27 +0000753 active_.push_back(std::make_pair(Interval, IntervalPos));
754
755 // Pop off the end of the list.
756 inactive_[i] = inactive_.back();
757 inactive_.pop_back();
758 --i; --e;
759 } else {
760 // Otherwise, just update the iterator position.
761 inactive_[i].second = IntervalPos;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000762 }
763 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000764}
765
Chris Lattnercbb56252004-11-18 02:42:27 +0000766/// updateSpillWeights - updates the spill weights of the specifed physical
767/// register and its weight.
Evan Cheng5d088fe2009-03-23 22:57:19 +0000768void RALinScan::updateSpillWeights(std::vector<float> &Weights,
769 unsigned reg, float weight,
770 const TargetRegisterClass *RC) {
771 SmallSet<unsigned, 4> Processed;
772 SmallSet<unsigned, 4> SuperAdded;
773 SmallVector<unsigned, 4> Supers;
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000774 Weights[reg] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000775 Processed.insert(reg);
776 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) {
Chris Lattnerc8b9f332004-11-18 06:01:45 +0000777 Weights[*as] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000778 Processed.insert(*as);
779 if (tri_->isSubRegister(*as, reg) &&
780 SuperAdded.insert(*as) &&
781 RC->contains(*as)) {
782 Supers.push_back(*as);
783 }
784 }
785
786 // If the alias is a super-register, and the super-register is in the
787 // register class we are trying to allocate. Then add the weight to all
788 // sub-registers of the super-register even if they are not aliases.
789 // e.g. allocating for GR32, bh is not used, updating bl spill weight.
790 // bl should get the same spill weight otherwise it will be choosen
791 // as a spill candidate since spilling bh doesn't make ebx available.
792 for (unsigned i = 0, e = Supers.size(); i != e; ++i) {
Evan Chengc781a242009-05-03 18:32:42 +0000793 for (const unsigned *sr = tri_->getSubRegisters(Supers[i]); *sr; ++sr)
794 if (!Processed.count(*sr))
795 Weights[*sr] += weight;
Evan Cheng5d088fe2009-03-23 22:57:19 +0000796 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000797}
798
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000799static
800RALinScan::IntervalPtrs::iterator
801FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
802 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
803 I != E; ++I)
Chris Lattnercbb56252004-11-18 02:42:27 +0000804 if (I->first == LI) return I;
805 return IP.end();
806}
807
Jim Grosbach662fb772010-09-01 21:48:06 +0000808static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V,
809 SlotIndex Point){
Chris Lattner19828d42004-11-18 03:49:30 +0000810 for (unsigned i = 0, e = V.size(); i != e; ++i) {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000811 RALinScan::IntervalPtr &IP = V[i];
Chris Lattner19828d42004-11-18 03:49:30 +0000812 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
813 IP.second, Point);
814 if (I != IP.first->begin()) --I;
815 IP.second = I;
816 }
817}
Chris Lattnercbb56252004-11-18 02:42:27 +0000818
Evan Cheng3e172252008-06-20 21:45:16 +0000819/// getConflictWeight - Return the number of conflicts between cur
820/// live interval and defs and uses of Reg weighted by loop depthes.
Evan Chengc781a242009-05-03 18:32:42 +0000821static
822float getConflictWeight(LiveInterval *cur, unsigned Reg, LiveIntervals *li_,
823 MachineRegisterInfo *mri_,
Jakob Stoklund Olesen9529a1c2010-07-19 18:41:20 +0000824 MachineLoopInfo *loopInfo) {
Evan Cheng3e172252008-06-20 21:45:16 +0000825 float Conflicts = 0;
826 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(Reg),
827 E = mri_->reg_end(); I != E; ++I) {
828 MachineInstr *MI = &*I;
829 if (cur->liveAt(li_->getInstructionIndex(MI))) {
830 unsigned loopDepth = loopInfo->getLoopDepth(MI->getParent());
Chris Lattner87565c12010-05-15 17:10:24 +0000831 Conflicts += std::pow(10.0f, (float)loopDepth);
Evan Cheng3e172252008-06-20 21:45:16 +0000832 }
833 }
834 return Conflicts;
835}
836
837/// findIntervalsToSpill - Determine the intervals to spill for the
838/// specified interval. It's passed the physical registers whose spill
839/// weight is the lowest among all the registers whose live intervals
840/// conflict with the interval.
841void RALinScan::findIntervalsToSpill(LiveInterval *cur,
842 std::vector<std::pair<unsigned,float> > &Candidates,
843 unsigned NumCands,
844 SmallVector<LiveInterval*, 8> &SpillIntervals) {
845 // We have figured out the *best* register to spill. But there are other
846 // registers that are pretty good as well (spill weight within 3%). Spill
847 // the one that has fewest defs and uses that conflict with cur.
848 float Conflicts[3] = { 0.0f, 0.0f, 0.0f };
849 SmallVector<LiveInterval*, 8> SLIs[3];
850
Bill Wendlingc3115a02009-08-22 20:30:53 +0000851 DEBUG({
David Greene37277762010-01-05 01:25:20 +0000852 dbgs() << "\tConsidering " << NumCands << " candidates: ";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000853 for (unsigned i = 0; i != NumCands; ++i)
David Greene37277762010-01-05 01:25:20 +0000854 dbgs() << tri_->getName(Candidates[i].first) << " ";
855 dbgs() << "\n";
Bill Wendlingc3115a02009-08-22 20:30:53 +0000856 });
Jim Grosbach662fb772010-09-01 21:48:06 +0000857
Evan Cheng3e172252008-06-20 21:45:16 +0000858 // Calculate the number of conflicts of each candidate.
859 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
860 unsigned Reg = i->first->reg;
861 unsigned PhysReg = vrm_->getPhys(Reg);
862 if (!cur->overlapsFrom(*i->first, i->second))
863 continue;
864 for (unsigned j = 0; j < NumCands; ++j) {
865 unsigned Candidate = Candidates[j].first;
866 if (tri_->regsOverlap(PhysReg, Candidate)) {
867 if (NumCands > 1)
868 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
869 SLIs[j].push_back(i->first);
870 }
871 }
872 }
873
874 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
875 unsigned Reg = i->first->reg;
876 unsigned PhysReg = vrm_->getPhys(Reg);
877 if (!cur->overlapsFrom(*i->first, i->second-1))
878 continue;
879 for (unsigned j = 0; j < NumCands; ++j) {
880 unsigned Candidate = Candidates[j].first;
881 if (tri_->regsOverlap(PhysReg, Candidate)) {
882 if (NumCands > 1)
883 Conflicts[j] += getConflictWeight(cur, Reg, li_, mri_, loopInfo);
884 SLIs[j].push_back(i->first);
885 }
886 }
887 }
888
889 // Which is the best candidate?
890 unsigned BestCandidate = 0;
891 float MinConflicts = Conflicts[0];
892 for (unsigned i = 1; i != NumCands; ++i) {
893 if (Conflicts[i] < MinConflicts) {
894 BestCandidate = i;
895 MinConflicts = Conflicts[i];
896 }
897 }
898
899 std::copy(SLIs[BestCandidate].begin(), SLIs[BestCandidate].end(),
900 std::back_inserter(SpillIntervals));
901}
902
903namespace {
904 struct WeightCompare {
David Greene7cfd3362009-11-19 15:55:49 +0000905 private:
906 const RALinScan &Allocator;
907
908 public:
Douglas Gregorcabdd742009-12-19 07:05:23 +0000909 WeightCompare(const RALinScan &Alloc) : Allocator(Alloc) {}
David Greene7cfd3362009-11-19 15:55:49 +0000910
Evan Cheng3e172252008-06-20 21:45:16 +0000911 typedef std::pair<unsigned, float> RegWeightPair;
912 bool operator()(const RegWeightPair &LHS, const RegWeightPair &RHS) const {
David Greene7cfd3362009-11-19 15:55:49 +0000913 return LHS.second < RHS.second && !Allocator.isRecentlyUsed(LHS.first);
Evan Cheng3e172252008-06-20 21:45:16 +0000914 }
915 };
916}
917
918static bool weightsAreClose(float w1, float w2) {
919 if (!NewHeuristic)
920 return false;
921
922 float diff = w1 - w2;
923 if (diff <= 0.02f) // Within 0.02f
924 return true;
925 return (diff / w2) <= 0.05f; // Within 5%.
926}
927
Evan Cheng206d1852009-04-20 08:01:12 +0000928LiveInterval *RALinScan::hasNextReloadInterval(LiveInterval *cur) {
929 DenseMap<unsigned, unsigned>::iterator I = NextReloadMap.find(cur->reg);
930 if (I == NextReloadMap.end())
931 return 0;
932 return &li_->getInterval(I->second);
933}
934
935void RALinScan::DowngradeRegister(LiveInterval *li, unsigned Reg) {
Jakob Stoklund Olesen19bb35d2011-01-06 01:33:22 +0000936 for (const unsigned *AS = tri_->getOverlaps(Reg); *AS; ++AS) {
937 bool isNew = DowngradedRegs.insert(*AS);
938 (void)isNew; // Silence compiler warning.
Evan Cheng206d1852009-04-20 08:01:12 +0000939 assert(isNew && "Multiple reloads holding the same register?");
940 DowngradeMap.insert(std::make_pair(li->reg, *AS));
941 }
942 ++NumDowngrade;
943}
944
945void RALinScan::UpgradeRegister(unsigned Reg) {
946 if (Reg) {
947 DowngradedRegs.erase(Reg);
948 for (const unsigned *AS = tri_->getAliasSet(Reg); *AS; ++AS)
949 DowngradedRegs.erase(*AS);
950 }
951}
952
953namespace {
954 struct LISorter {
955 bool operator()(LiveInterval* A, LiveInterval* B) {
Lang Hames86511252009-09-04 20:41:11 +0000956 return A->beginIndex() < B->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +0000957 }
958 };
959}
960
Chris Lattnercbb56252004-11-18 02:42:27 +0000961/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
962/// spill.
Bill Wendlingc3115a02009-08-22 20:30:53 +0000963void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) {
Jakob Stoklund Olesenfd900a22010-11-16 19:55:12 +0000964 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
965 DEBUG(dbgs() << "\tallocating current interval from "
966 << RC->getName() << ": ");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000967
Evan Chengf30a49d2008-04-03 16:40:27 +0000968 // This is an implicitly defined live interval, just assign any register.
Evan Chengf30a49d2008-04-03 16:40:27 +0000969 if (cur->empty()) {
Evan Cheng90f95f82009-06-14 20:22:55 +0000970 unsigned physReg = vrm_->getRegAllocPref(cur->reg);
Jim Grosbach5a4cbea2010-09-01 21:34:41 +0000971 if (!physReg)
972 physReg = getFirstNonReservedPhysReg(RC);
David Greene37277762010-01-05 01:25:20 +0000973 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Evan Chengf30a49d2008-04-03 16:40:27 +0000974 // Note the register is not really in use.
975 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Chengf30a49d2008-04-03 16:40:27 +0000976 return;
977 }
978
Evan Cheng5b16cd22009-05-01 01:03:49 +0000979 backUpRegUses();
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +0000980
Chris Lattnera6c17502005-08-22 20:20:42 +0000981 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
Lang Hames233a60e2009-11-03 23:52:08 +0000982 SlotIndex StartPosition = cur->beginIndex();
Chris Lattnerb9805782005-08-23 22:27:31 +0000983 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc92da382007-11-03 07:20:12 +0000984
Evan Chengd0deec22009-01-20 00:16:18 +0000985 // If start of this live interval is defined by a move instruction and its
986 // source is assigned a physical register that is compatible with the target
987 // register class, then we should try to assign it the same register.
Evan Chengc92da382007-11-03 07:20:12 +0000988 // This can happen when the move is from a larger register class to a smaller
989 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
Evan Cheng90f95f82009-06-14 20:22:55 +0000990 if (!vrm_->getRegAllocPref(cur->reg) && cur->hasAtLeastOneValue()) {
Evan Chengd0deec22009-01-20 00:16:18 +0000991 VNInfo *vni = cur->begin()->valno;
Lang Hames6e2968c2010-09-25 12:04:16 +0000992 if (!vni->isUnused()) {
Evan Chengc92da382007-11-03 07:20:12 +0000993 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000994 if (CopyMI && CopyMI->isCopy()) {
995 unsigned DstSubReg = CopyMI->getOperand(0).getSubReg();
996 unsigned SrcReg = CopyMI->getOperand(1).getReg();
997 unsigned SrcSubReg = CopyMI->getOperand(1).getSubReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000998 unsigned Reg = 0;
999 if (TargetRegisterInfo::isPhysicalRegister(SrcReg))
1000 Reg = SrcReg;
1001 else if (vrm_->isAssignedReg(SrcReg))
1002 Reg = vrm_->getPhys(SrcReg);
1003 if (Reg) {
1004 if (SrcSubReg)
1005 Reg = tri_->getSubReg(Reg, SrcSubReg);
1006 if (DstSubReg)
1007 Reg = tri_->getMatchingSuperReg(Reg, DstSubReg, RC);
1008 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
1009 mri_->setRegAllocationHint(cur->reg, 0, Reg);
1010 }
Evan Chengc92da382007-11-03 07:20:12 +00001011 }
1012 }
1013 }
1014
Evan Cheng5b16cd22009-05-01 01:03:49 +00001015 // For every interval in inactive we overlap with, mark the
Chris Lattnera6c17502005-08-22 20:20:42 +00001016 // register as not free and update spill weights.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001017 for (IntervalPtrs::const_iterator i = inactive_.begin(),
1018 e = inactive_.end(); i != e; ++i) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001019 unsigned Reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001020 assert(TargetRegisterInfo::isVirtualRegister(Reg) &&
Chris Lattnerb9805782005-08-23 22:27:31 +00001021 "Can only allocate virtual registers!");
Evan Cheng841ee1a2008-09-18 22:38:47 +00001022 const TargetRegisterClass *RegRC = mri_->getRegClass(Reg);
Jim Grosbach662fb772010-09-01 21:48:06 +00001023 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001024 // don't check it.
1025 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
1026 cur->overlapsFrom(*i->first, i->second-1)) {
1027 Reg = vrm_->getPhys(Reg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001028 addRegUse(Reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001029 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001030 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001031 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001032
Chris Lattnera411cbc2005-08-22 20:59:30 +00001033 // Speculatively check to see if we can get a register right now. If not,
1034 // we know we won't be able to by adding more constraints. If so, we can
1035 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
1036 // is very bad (it contains all callee clobbered registers for any functions
1037 // with a call), so we want to avoid doing that if possible.
1038 unsigned physReg = getFreePhysReg(cur);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001039 unsigned BestPhysReg = physReg;
Chris Lattnera411cbc2005-08-22 20:59:30 +00001040 if (physReg) {
1041 // We got a register. However, if it's in the fixed_ list, we might
Chris Lattnere836ad62005-08-30 21:03:36 +00001042 // conflict with it. Check to see if we conflict with it or any of its
1043 // aliases.
Evan Chengc92da382007-11-03 07:20:12 +00001044 SmallSet<unsigned, 8> RegAliases;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001045 for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS)
Chris Lattnere836ad62005-08-30 21:03:36 +00001046 RegAliases.insert(*AS);
Jim Grosbach662fb772010-09-01 21:48:06 +00001047
Chris Lattnera411cbc2005-08-22 20:59:30 +00001048 bool ConflictsWithFixed = false;
1049 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
Jim Laskeye719d9f2006-10-24 14:35:25 +00001050 IntervalPtr &IP = fixed_[i];
1051 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001052 // Okay, this reg is on the fixed list. Check to see if we actually
1053 // conflict.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001054 LiveInterval *I = IP.first;
Lang Hames86511252009-09-04 20:41:11 +00001055 if (I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001056 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1057 IP.second = II;
1058 if (II != I->begin() && II->start > StartPosition)
1059 --II;
Chris Lattnere836ad62005-08-30 21:03:36 +00001060 if (cur->overlapsFrom(*I, II)) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001061 ConflictsWithFixed = true;
Chris Lattnere836ad62005-08-30 21:03:36 +00001062 break;
1063 }
Chris Lattnera411cbc2005-08-22 20:59:30 +00001064 }
Chris Lattnerf348e3a2004-11-18 04:33:31 +00001065 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001066 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001067
Chris Lattnera411cbc2005-08-22 20:59:30 +00001068 // Okay, the register picked by our speculative getFreePhysReg call turned
1069 // out to be in use. Actually add all of the conflicting fixed registers to
Evan Cheng5b16cd22009-05-01 01:03:49 +00001070 // regUse_ so we can do an accurate query.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001071 if (ConflictsWithFixed) {
Chris Lattnerb9805782005-08-23 22:27:31 +00001072 // For every interval in fixed we overlap with, mark the register as not
1073 // free and update spill weights.
Chris Lattnera411cbc2005-08-22 20:59:30 +00001074 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1075 IntervalPtr &IP = fixed_[i];
1076 LiveInterval *I = IP.first;
Chris Lattnerb9805782005-08-23 22:27:31 +00001077
1078 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
Jim Grosbach662fb772010-09-01 21:48:06 +00001079 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
Lang Hames86511252009-09-04 20:41:11 +00001080 I->endIndex() > StartPosition) {
Chris Lattnera411cbc2005-08-22 20:59:30 +00001081 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
1082 IP.second = II;
1083 if (II != I->begin() && II->start > StartPosition)
1084 --II;
1085 if (cur->overlapsFrom(*I, II)) {
1086 unsigned reg = I->reg;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001087 addRegUse(reg);
Chris Lattnera411cbc2005-08-22 20:59:30 +00001088 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
1089 }
1090 }
1091 }
Alkis Evlogimenos169cfd02003-12-21 05:43:40 +00001092
Evan Cheng5b16cd22009-05-01 01:03:49 +00001093 // Using the newly updated regUse_ object, which includes conflicts in the
Chris Lattnera411cbc2005-08-22 20:59:30 +00001094 // future, see if there are any registers available.
1095 physReg = getFreePhysReg(cur);
1096 }
1097 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001098
Chris Lattnera6c17502005-08-22 20:20:42 +00001099 // Restore the physical register tracker, removing information about the
1100 // future.
Evan Cheng5b16cd22009-05-01 01:03:49 +00001101 restoreRegUses();
Jim Grosbach662fb772010-09-01 21:48:06 +00001102
Evan Cheng5b16cd22009-05-01 01:03:49 +00001103 // If we find a free register, we are done: assign this virtual to
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001104 // the free physical register and add this interval to the active
1105 // list.
1106 if (physReg) {
David Greene37277762010-01-05 01:25:20 +00001107 DEBUG(dbgs() << tri_->getName(physReg) << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001108 vrm_->assignVirt2Phys(cur->reg, physReg);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001109 addRegUse(physReg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001110 active_.push_back(std::make_pair(cur, cur->begin()));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001111 handled_.push_back(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001112
1113 // "Upgrade" the physical register since it has been allocated.
1114 UpgradeRegister(physReg);
1115 if (LiveInterval *NextReloadLI = hasNextReloadInterval(cur)) {
1116 // "Downgrade" physReg to try to keep physReg from being allocated until
Jim Grosbach662fb772010-09-01 21:48:06 +00001117 // the next reload from the same SS is allocated.
Evan Cheng358dec52009-06-15 08:28:29 +00001118 mri_->setRegAllocationHint(NextReloadLI->reg, 0, physReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001119 DowngradeRegister(cur, physReg);
1120 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001121 return;
1122 }
David Greene37277762010-01-05 01:25:20 +00001123 DEBUG(dbgs() << "no free registers\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001124
Chris Lattnera6c17502005-08-22 20:20:42 +00001125 // Compile the spill weights into an array that is better for scanning.
Evan Cheng3e172252008-06-20 21:45:16 +00001126 std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0f);
Chris Lattnera6c17502005-08-22 20:20:42 +00001127 for (std::vector<std::pair<unsigned, float> >::iterator
1128 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
Evan Cheng5d088fe2009-03-23 22:57:19 +00001129 updateSpillWeights(SpillWeights, I->first, I->second, RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001130
Chris Lattnera6c17502005-08-22 20:20:42 +00001131 // for each interval in active, update spill weights.
1132 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
1133 i != e; ++i) {
1134 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001135 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnera6c17502005-08-22 20:20:42 +00001136 "Can only allocate virtual registers!");
1137 reg = vrm_->getPhys(reg);
Evan Cheng5d088fe2009-03-23 22:57:19 +00001138 updateSpillWeights(SpillWeights, reg, i->first->weight, RC);
Chris Lattnera6c17502005-08-22 20:20:42 +00001139 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001140
David Greene37277762010-01-05 01:25:20 +00001141 DEBUG(dbgs() << "\tassigning stack slot at interval "<< *cur << ":\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001142
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001143 // Find a register to spill.
Jim Laskey7902c752006-11-07 12:25:45 +00001144 float minWeight = HUGE_VALF;
Evan Cheng90f95f82009-06-14 20:22:55 +00001145 unsigned minReg = 0;
Evan Cheng3e172252008-06-20 21:45:16 +00001146
1147 bool Found = false;
1148 std::vector<std::pair<unsigned,float> > RegsWeights;
Evan Cheng20b0abc2007-04-17 20:32:26 +00001149 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
1150 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1151 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1152 unsigned reg = *i;
Evan Cheng3e172252008-06-20 21:45:16 +00001153 float regWeight = SpillWeights[reg];
Jim Grosbach188da252010-09-01 22:48:34 +00001154 // Don't even consider reserved regs.
1155 if (reservedRegs_.test(reg))
1156 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001157 // Skip recently allocated registers and reserved registers.
Jim Grosbach188da252010-09-01 22:48:34 +00001158 if (minWeight > regWeight && !isRecentlyUsed(reg))
Evan Cheng3e172252008-06-20 21:45:16 +00001159 Found = true;
1160 RegsWeights.push_back(std::make_pair(reg, regWeight));
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001161 }
Jim Grosbach662fb772010-09-01 21:48:06 +00001162
Chris Lattnerc8e2c552006-03-25 23:00:56 +00001163 // If we didn't find a register that is spillable, try aliases?
Evan Cheng3e172252008-06-20 21:45:16 +00001164 if (!Found) {
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001165 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
1166 e = RC->allocation_order_end(*mf_); i != e; ++i) {
1167 unsigned reg = *i;
Jim Grosbach067a6482010-09-01 21:04:27 +00001168 if (reservedRegs_.test(reg))
1169 continue;
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001170 // No need to worry about if the alias register size < regsize of RC.
1171 // We are going to spill all registers that alias it anyway.
Evan Cheng3e172252008-06-20 21:45:16 +00001172 for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as)
1173 RegsWeights.push_back(std::make_pair(*as, SpillWeights[*as]));
Evan Cheng676dd7c2008-03-11 07:19:34 +00001174 }
Evan Cheng3b6d56c2006-05-12 19:07:46 +00001175 }
Evan Cheng3e172252008-06-20 21:45:16 +00001176
1177 // Sort all potential spill candidates by weight.
David Greene7cfd3362009-11-19 15:55:49 +00001178 std::sort(RegsWeights.begin(), RegsWeights.end(), WeightCompare(*this));
Evan Cheng3e172252008-06-20 21:45:16 +00001179 minReg = RegsWeights[0].first;
1180 minWeight = RegsWeights[0].second;
1181 if (minWeight == HUGE_VALF) {
1182 // All registers must have inf weight. Just grab one!
Jim Grosbach5a4cbea2010-09-01 21:34:41 +00001183 minReg = BestPhysReg ? BestPhysReg : getFirstNonReservedPhysReg(RC);
Owen Andersona1566f22008-07-22 22:46:49 +00001184 if (cur->weight == HUGE_VALF ||
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001185 li_->getApproximateInstructionCount(*cur) == 0) {
Evan Cheng3e172252008-06-20 21:45:16 +00001186 // Spill a physical register around defs and uses.
Evan Cheng206d1852009-04-20 08:01:12 +00001187 if (li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_)) {
Evan Cheng96f3fd92009-04-29 07:16:34 +00001188 // spillPhysRegAroundRegDefsUses may have invalidated iterator stored
1189 // in fixed_. Reset them.
1190 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
1191 IntervalPtr &IP = fixed_[i];
1192 LiveInterval *I = IP.first;
1193 if (I->reg == minReg || tri_->isSubRegister(minReg, I->reg))
1194 IP.second = I->advanceTo(I->begin(), StartPosition);
1195 }
1196
Evan Cheng206d1852009-04-20 08:01:12 +00001197 DowngradedRegs.clear();
Evan Cheng2824a652009-03-23 18:24:37 +00001198 assignRegOrStackSlotAtInterval(cur);
Evan Cheng206d1852009-04-20 08:01:12 +00001199 } else {
Lang Hames233a60e2009-11-03 23:52:08 +00001200 assert(false && "Ran out of registers during register allocation!");
Chris Lattner75361b62010-04-07 22:58:41 +00001201 report_fatal_error("Ran out of registers during register allocation!");
Evan Cheng2824a652009-03-23 18:24:37 +00001202 }
Evan Cheng5e8d9de2008-09-20 01:28:05 +00001203 return;
1204 }
Evan Cheng3e172252008-06-20 21:45:16 +00001205 }
1206
1207 // Find up to 3 registers to consider as spill candidates.
1208 unsigned LastCandidate = RegsWeights.size() >= 3 ? 3 : 1;
1209 while (LastCandidate > 1) {
1210 if (weightsAreClose(RegsWeights[LastCandidate-1].second, minWeight))
1211 break;
1212 --LastCandidate;
1213 }
1214
Bill Wendlingc3115a02009-08-22 20:30:53 +00001215 DEBUG({
David Greene37277762010-01-05 01:25:20 +00001216 dbgs() << "\t\tregister(s) with min weight(s): ";
Bill Wendlingc3115a02009-08-22 20:30:53 +00001217
1218 for (unsigned i = 0; i != LastCandidate; ++i)
David Greene37277762010-01-05 01:25:20 +00001219 dbgs() << tri_->getName(RegsWeights[i].first)
Bill Wendlingc3115a02009-08-22 20:30:53 +00001220 << " (" << RegsWeights[i].second << ")\n";
1221 });
Alkis Evlogimenos3bf564a2003-12-23 18:00:33 +00001222
Evan Cheng206d1852009-04-20 08:01:12 +00001223 // If the current has the minimum weight, we need to spill it and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001224 // add any added intervals back to unhandled, and restart
1225 // linearscan.
Jim Laskey7902c752006-11-07 12:25:45 +00001226 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
David Greene37277762010-01-05 01:25:20 +00001227 DEBUG(dbgs() << "\t\t\tspilling(c): " << *cur << '\n');
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001228 SmallVector<LiveInterval*, 8> spillIs, added;
Jakob Stoklund Olesen67674e22010-06-24 20:54:29 +00001229 spiller_->spill(cur, added, spillIs);
Lang Hamese2b201b2009-05-18 19:03:16 +00001230
Evan Cheng206d1852009-04-20 08:01:12 +00001231 std::sort(added.begin(), added.end(), LISorter());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001232 if (added.empty())
1233 return; // Early exit if all spills were folded.
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001234
Evan Cheng206d1852009-04-20 08:01:12 +00001235 // Merge added with unhandled. Note that we have already sorted
1236 // intervals returned by addIntervalsForSpills by their starting
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001237 // point.
Evan Chengc4f718a2009-04-20 17:23:48 +00001238 // This also update the NextReloadMap. That is, it adds mapping from a
1239 // register defined by a reload from SS to the next reload from SS in the
1240 // same basic block.
1241 MachineBasicBlock *LastReloadMBB = 0;
1242 LiveInterval *LastReload = 0;
1243 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1244 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1245 LiveInterval *ReloadLi = added[i];
1246 if (ReloadLi->weight == HUGE_VALF &&
1247 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001248 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Chengc4f718a2009-04-20 17:23:48 +00001249 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1250 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1251 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1252 // Last reload of same SS is in the same MBB. We want to try to
1253 // allocate both reloads the same register and make sure the reg
1254 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001255 assert(LastReload->beginIndex() < ReloadIdx);
Evan Chengc4f718a2009-04-20 17:23:48 +00001256 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1257 }
1258 LastReloadMBB = ReloadMBB;
1259 LastReload = ReloadLi;
1260 LastReloadSS = ReloadSS;
1261 }
1262 unhandled_.push(ReloadLi);
1263 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001264 return;
1265 }
1266
Chris Lattner19828d42004-11-18 03:49:30 +00001267 ++NumBacktracks;
1268
Evan Cheng206d1852009-04-20 08:01:12 +00001269 // Push the current interval back to unhandled since we are going
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001270 // to re-run at least this iteration. Since we didn't modify it it
1271 // should go back right in the front of the list
1272 unhandled_.push(cur);
1273
Dan Gohman6f0d0242008-02-10 18:45:23 +00001274 assert(TargetRegisterInfo::isPhysicalRegister(minReg) &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001275 "did not choose a register to spill?");
Chris Lattner19828d42004-11-18 03:49:30 +00001276
Evan Cheng3e172252008-06-20 21:45:16 +00001277 // We spill all intervals aliasing the register with
1278 // minimum weight, rollback to the interval with the earliest
1279 // start point and let the linear scan algorithm run again
1280 SmallVector<LiveInterval*, 8> spillIs;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001281
Evan Cheng3e172252008-06-20 21:45:16 +00001282 // Determine which intervals have to be spilled.
1283 findIntervalsToSpill(cur, RegsWeights, LastCandidate, spillIs);
1284
1285 // Set of spilled vregs (used later to rollback properly)
1286 SmallSet<unsigned, 8> spilled;
1287
1288 // The earliest start of a Spilled interval indicates up to where
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001289 // in handled we need to roll back
Jim Grosbach662fb772010-09-01 21:48:06 +00001290 assert(!spillIs.empty() && "No spill intervals?");
Lang Hames61945692009-12-09 05:39:12 +00001291 SlotIndex earliestStart = spillIs[0]->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001292
Evan Cheng3e172252008-06-20 21:45:16 +00001293 // Spill live intervals of virtual regs mapped to the physical register we
Chris Lattner19828d42004-11-18 03:49:30 +00001294 // want to clear (and its aliases). We only spill those that overlap with the
1295 // current interval as the rest do not affect its allocation. we also keep
1296 // track of the earliest start of all spilled live intervals since this will
1297 // mark our rollback point.
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001298 SmallVector<LiveInterval*, 8> added;
Evan Cheng3e172252008-06-20 21:45:16 +00001299 while (!spillIs.empty()) {
1300 LiveInterval *sli = spillIs.back();
1301 spillIs.pop_back();
David Greene37277762010-01-05 01:25:20 +00001302 DEBUG(dbgs() << "\t\t\tspilling(a): " << *sli << '\n');
Lang Hames61945692009-12-09 05:39:12 +00001303 if (sli->beginIndex() < earliestStart)
1304 earliestStart = sli->beginIndex();
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001305 spiller_->spill(sli, added, spillIs);
Evan Cheng3e172252008-06-20 21:45:16 +00001306 spilled.insert(sli->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001307 }
1308
Jakob Stoklund Olesen0a2b2a12010-08-13 22:56:53 +00001309 // Include any added intervals in earliestStart.
1310 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1311 SlotIndex SI = added[i]->beginIndex();
1312 if (SI < earliestStart)
1313 earliestStart = SI;
1314 }
1315
David Greene37277762010-01-05 01:25:20 +00001316 DEBUG(dbgs() << "\t\trolling back to: " << earliestStart << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001317
1318 // Scan handled in reverse order up to the earliest start of a
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001319 // spilled live interval and undo each one, restoring the state of
Chris Lattnercbb56252004-11-18 02:42:27 +00001320 // unhandled.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001321 while (!handled_.empty()) {
1322 LiveInterval* i = handled_.back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001323 // If this interval starts before t we are done.
Lang Hames61945692009-12-09 05:39:12 +00001324 if (!i->empty() && i->beginIndex() < earliestStart)
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001325 break;
David Greene37277762010-01-05 01:25:20 +00001326 DEBUG(dbgs() << "\t\t\tundo changes for: " << *i << '\n');
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001327 handled_.pop_back();
Chris Lattnercbb56252004-11-18 02:42:27 +00001328
1329 // When undoing a live interval allocation we must know if it is active or
Evan Cheng5b16cd22009-05-01 01:03:49 +00001330 // inactive to properly update regUse_ and the VirtRegMap.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001331 IntervalPtrs::iterator it;
Chris Lattnercbb56252004-11-18 02:42:27 +00001332 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001333 active_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001334 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001335 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001336 unhandled_.push(i);
Evan Cheng5b16cd22009-05-01 01:03:49 +00001337 delRegUse(vrm_->getPhys(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001338 vrm_->clearVirt(i->reg);
Chris Lattnercbb56252004-11-18 02:42:27 +00001339 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001340 inactive_.erase(it);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001341 assert(!TargetRegisterInfo::isPhysicalRegister(i->reg));
Chris Lattnerffab4222006-02-23 06:44:17 +00001342 if (!spilled.count(i->reg))
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001343 unhandled_.push(i);
Chris Lattnerffab4222006-02-23 06:44:17 +00001344 vrm_->clearVirt(i->reg);
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001345 } else {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001346 assert(TargetRegisterInfo::isVirtualRegister(i->reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001347 "Can only allocate virtual registers!");
1348 vrm_->clearVirt(i->reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001349 unhandled_.push(i);
1350 }
Evan Cheng9aeaf752007-11-04 08:32:21 +00001351
Evan Cheng206d1852009-04-20 08:01:12 +00001352 DenseMap<unsigned, unsigned>::iterator ii = DowngradeMap.find(i->reg);
1353 if (ii == DowngradeMap.end())
1354 // It interval has a preference, it must be defined by a copy. Clear the
1355 // preference now since the source interval allocation may have been
1356 // undone as well.
Evan Cheng358dec52009-06-15 08:28:29 +00001357 mri_->setRegAllocationHint(i->reg, 0, 0);
Evan Cheng206d1852009-04-20 08:01:12 +00001358 else {
1359 UpgradeRegister(ii->second);
1360 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001361 }
1362
Chris Lattner19828d42004-11-18 03:49:30 +00001363 // Rewind the iterators in the active, inactive, and fixed lists back to the
1364 // point we reverted to.
1365 RevertVectorIteratorsTo(active_, earliestStart);
1366 RevertVectorIteratorsTo(inactive_, earliestStart);
1367 RevertVectorIteratorsTo(fixed_, earliestStart);
1368
Evan Cheng206d1852009-04-20 08:01:12 +00001369 // Scan the rest and undo each interval that expired after t and
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001370 // insert it in active (the next iteration of the algorithm will
1371 // put it in inactive if required)
Chris Lattnercbb56252004-11-18 02:42:27 +00001372 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
1373 LiveInterval *HI = handled_[i];
1374 if (!HI->expiredAt(earliestStart) &&
Lang Hames86511252009-09-04 20:41:11 +00001375 HI->expiredAt(cur->beginIndex())) {
David Greene37277762010-01-05 01:25:20 +00001376 DEBUG(dbgs() << "\t\t\tundo changes for: " << *HI << '\n');
Chris Lattnercbb56252004-11-18 02:42:27 +00001377 active_.push_back(std::make_pair(HI, HI->begin()));
Dan Gohman6f0d0242008-02-10 18:45:23 +00001378 assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg));
Evan Cheng5b16cd22009-05-01 01:03:49 +00001379 addRegUse(vrm_->getPhys(HI->reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001380 }
1381 }
1382
Evan Cheng206d1852009-04-20 08:01:12 +00001383 // Merge added with unhandled.
1384 // This also update the NextReloadMap. That is, it adds mapping from a
1385 // register defined by a reload from SS to the next reload from SS in the
1386 // same basic block.
1387 MachineBasicBlock *LastReloadMBB = 0;
1388 LiveInterval *LastReload = 0;
1389 int LastReloadSS = VirtRegMap::NO_STACK_SLOT;
1390 std::sort(added.begin(), added.end(), LISorter());
1391 for (unsigned i = 0, e = added.size(); i != e; ++i) {
1392 LiveInterval *ReloadLi = added[i];
1393 if (ReloadLi->weight == HUGE_VALF &&
1394 li_->getApproximateInstructionCount(*ReloadLi) == 0) {
Lang Hames233a60e2009-11-03 23:52:08 +00001395 SlotIndex ReloadIdx = ReloadLi->beginIndex();
Evan Cheng206d1852009-04-20 08:01:12 +00001396 MachineBasicBlock *ReloadMBB = li_->getMBBFromIndex(ReloadIdx);
1397 int ReloadSS = vrm_->getStackSlot(ReloadLi->reg);
1398 if (LastReloadMBB == ReloadMBB && LastReloadSS == ReloadSS) {
1399 // Last reload of same SS is in the same MBB. We want to try to
1400 // allocate both reloads the same register and make sure the reg
1401 // isn't clobbered in between if at all possible.
Lang Hames86511252009-09-04 20:41:11 +00001402 assert(LastReload->beginIndex() < ReloadIdx);
Evan Cheng206d1852009-04-20 08:01:12 +00001403 NextReloadMap.insert(std::make_pair(LastReload->reg, ReloadLi->reg));
1404 }
1405 LastReloadMBB = ReloadMBB;
1406 LastReload = ReloadLi;
1407 LastReloadSS = ReloadSS;
1408 }
1409 unhandled_.push(ReloadLi);
1410 }
1411}
1412
Evan Cheng358dec52009-06-15 08:28:29 +00001413unsigned RALinScan::getFreePhysReg(LiveInterval* cur,
1414 const TargetRegisterClass *RC,
Evan Cheng206d1852009-04-20 08:01:12 +00001415 unsigned MaxInactiveCount,
1416 SmallVector<unsigned, 256> &inactiveCounts,
1417 bool SkipDGRegs) {
1418 unsigned FreeReg = 0;
1419 unsigned FreeRegInactiveCount = 0;
1420
Evan Chengf9f1da12009-06-18 02:04:01 +00001421 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(cur->reg);
1422 // Resolve second part of the hint (if possible) given the current allocation.
1423 unsigned physReg = Hint.second;
1424 if (physReg &&
1425 TargetRegisterInfo::isVirtualRegister(physReg) && vrm_->hasPhys(physReg))
1426 physReg = vrm_->getPhys(physReg);
1427
Evan Cheng358dec52009-06-15 08:28:29 +00001428 TargetRegisterClass::iterator I, E;
Evan Chengf9f1da12009-06-18 02:04:01 +00001429 tie(I, E) = tri_->getAllocationOrder(RC, Hint.first, physReg, *mf_);
Evan Cheng206d1852009-04-20 08:01:12 +00001430 assert(I != E && "No allocatable register in this register class!");
1431
1432 // Scan for the first available register.
1433 for (; I != E; ++I) {
1434 unsigned Reg = *I;
1435 // Ignore "downgraded" registers.
1436 if (SkipDGRegs && DowngradedRegs.count(Reg))
1437 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001438 // Skip reserved registers.
1439 if (reservedRegs_.test(Reg))
1440 continue;
David Greene7cfd3362009-11-19 15:55:49 +00001441 // Skip recently allocated registers.
1442 if (isRegAvail(Reg) && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001443 FreeReg = Reg;
1444 if (FreeReg < inactiveCounts.size())
1445 FreeRegInactiveCount = inactiveCounts[FreeReg];
1446 else
1447 FreeRegInactiveCount = 0;
1448 break;
1449 }
1450 }
1451
1452 // If there are no free regs, or if this reg has the max inactive count,
1453 // return this register.
David Greene7cfd3362009-11-19 15:55:49 +00001454 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) {
1455 // Remember what register we picked so we can skip it next time.
1456 if (FreeReg != 0) recordRecentlyUsed(FreeReg);
Evan Cheng206d1852009-04-20 08:01:12 +00001457 return FreeReg;
David Greene7cfd3362009-11-19 15:55:49 +00001458 }
1459
Evan Cheng206d1852009-04-20 08:01:12 +00001460 // Continue scanning the registers, looking for the one with the highest
1461 // inactive count. Alkis found that this reduced register pressure very
1462 // slightly on X86 (in rev 1.94 of this file), though this should probably be
1463 // reevaluated now.
1464 for (; I != E; ++I) {
1465 unsigned Reg = *I;
1466 // Ignore "downgraded" registers.
1467 if (SkipDGRegs && DowngradedRegs.count(Reg))
1468 continue;
Jim Grosbach067a6482010-09-01 21:04:27 +00001469 // Skip reserved registers.
1470 if (reservedRegs_.test(Reg))
1471 continue;
Evan Cheng5b16cd22009-05-01 01:03:49 +00001472 if (isRegAvail(Reg) && Reg < inactiveCounts.size() &&
David Greenefeb5bfb2009-11-19 19:09:39 +00001473 FreeRegInactiveCount < inactiveCounts[Reg] && !isRecentlyUsed(Reg)) {
Evan Cheng206d1852009-04-20 08:01:12 +00001474 FreeReg = Reg;
1475 FreeRegInactiveCount = inactiveCounts[Reg];
1476 if (FreeRegInactiveCount == MaxInactiveCount)
1477 break; // We found the one with the max inactive count.
1478 }
1479 }
1480
David Greene7cfd3362009-11-19 15:55:49 +00001481 // Remember what register we picked so we can skip it next time.
1482 recordRecentlyUsed(FreeReg);
1483
Evan Cheng206d1852009-04-20 08:01:12 +00001484 return FreeReg;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +00001485}
Alkis Evlogimenosf5eaf162004-02-06 18:08:18 +00001486
Chris Lattnercbb56252004-11-18 02:42:27 +00001487/// getFreePhysReg - return a free physical register for this virtual register
1488/// interval if we have one, otherwise return 0.
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001489unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
Chris Lattnerfe424622008-02-26 22:08:41 +00001490 SmallVector<unsigned, 256> inactiveCounts;
Chris Lattnerf8355d92005-08-22 16:55:22 +00001491 unsigned MaxInactiveCount = 0;
Jim Grosbach662fb772010-09-01 21:48:06 +00001492
Evan Cheng841ee1a2008-09-18 22:38:47 +00001493 const TargetRegisterClass *RC = mri_->getRegClass(cur->reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001494 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Jim Grosbach662fb772010-09-01 21:48:06 +00001495
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001496 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
1497 i != e; ++i) {
Chris Lattnercbb56252004-11-18 02:42:27 +00001498 unsigned reg = i->first->reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001499 assert(TargetRegisterInfo::isVirtualRegister(reg) &&
Chris Lattnerc8b9f332004-11-18 06:01:45 +00001500 "Can only allocate virtual registers!");
Chris Lattnerb9805782005-08-23 22:27:31 +00001501
Jim Grosbach662fb772010-09-01 21:48:06 +00001502 // If this is not in a related reg class to the register we're allocating,
Chris Lattnerb9805782005-08-23 22:27:31 +00001503 // don't check it.
Evan Cheng841ee1a2008-09-18 22:38:47 +00001504 const TargetRegisterClass *RegRC = mri_->getRegClass(reg);
Chris Lattnerb9805782005-08-23 22:27:31 +00001505 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
1506 reg = vrm_->getPhys(reg);
Chris Lattnerfe424622008-02-26 22:08:41 +00001507 if (inactiveCounts.size() <= reg)
1508 inactiveCounts.resize(reg+1);
Chris Lattnerb9805782005-08-23 22:27:31 +00001509 ++inactiveCounts[reg];
1510 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
1511 }
Alkis Evlogimenos84f5bcb2004-09-02 21:23:32 +00001512 }
1513
Evan Cheng20b0abc2007-04-17 20:32:26 +00001514 // If copy coalescer has assigned a "preferred" register, check if it's
Dale Johannesen86b49f82008-09-24 01:07:17 +00001515 // available first.
Evan Cheng90f95f82009-06-14 20:22:55 +00001516 unsigned Preference = vrm_->getRegAllocPref(cur->reg);
1517 if (Preference) {
David Greene37277762010-01-05 01:25:20 +00001518 DEBUG(dbgs() << "(preferred: " << tri_->getName(Preference) << ") ");
Jim Grosbach662fb772010-09-01 21:48:06 +00001519 if (isRegAvail(Preference) &&
Evan Cheng90f95f82009-06-14 20:22:55 +00001520 RC->contains(Preference))
1521 return Preference;
Anton Korobeynikov4aefd6b2008-02-20 12:07:57 +00001522 }
Evan Cheng20b0abc2007-04-17 20:32:26 +00001523
Evan Cheng206d1852009-04-20 08:01:12 +00001524 if (!DowngradedRegs.empty()) {
Evan Cheng358dec52009-06-15 08:28:29 +00001525 unsigned FreeReg = getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts,
Evan Cheng206d1852009-04-20 08:01:12 +00001526 true);
1527 if (FreeReg)
1528 return FreeReg;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001529 }
Evan Cheng358dec52009-06-15 08:28:29 +00001530 return getFreePhysReg(cur, RC, MaxInactiveCount, inactiveCounts, false);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001531}
1532
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001533FunctionPass* llvm::createLinearScanRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +00001534 return new RALinScan();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001535}