blob: 3277896f74a50ed8c46ce4f414326ca639bd73f2 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARMAddressingModes.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "ARMGenInstrInfo.inc"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMMachineFunctionInfo.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/CodeGen/LiveVariables.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng29836c32007-01-29 23:45:17 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/Support/CommandLine.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026using namespace llvm;
27
Evan Chenga8e29892007-01-19 07:51:42 +000028static cl::opt<bool> EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
29 cl::desc("Enable ARM 2-addr to 3-addr conv"));
30
Owen Andersond10fd972007-12-31 06:32:00 +000031static inline
32const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) {
33 return MIB.addImm((int64_t)ARMCC::AL).addReg(0);
34}
35
36static inline
37const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) {
38 return MIB.addReg(0);
39}
40
Evan Chenga8e29892007-01-19 07:51:42 +000041ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
Chris Lattner64105522008-01-01 01:03:04 +000042 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
Evan Chenga8e29892007-01-19 07:51:42 +000043 RI(*this, STI) {
44}
45
Rafael Espindola46adf812006-08-08 20:35:03 +000046
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000047/// Return true if the instruction is a register to register move and
48/// leave the source and dest operands in the passed parameters.
49///
50bool ARMInstrInfo::isMoveInstr(const MachineInstr &MI,
Evan Cheng04ee5a12009-01-20 19:12:24 +000051 unsigned &SrcReg, unsigned &DstReg,
52 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
53 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
54
Chris Lattnercc8cd0c2008-01-07 02:48:55 +000055 unsigned oc = MI.getOpcode();
Rafael Espindola49e44152006-06-27 21:52:45 +000056 switch (oc) {
Evan Chenga8e29892007-01-19 07:51:42 +000057 default:
58 return false;
59 case ARM::FCPYS:
60 case ARM::FCPYD:
61 SrcReg = MI.getOperand(1).getReg();
62 DstReg = MI.getOperand(0).getReg();
63 return true;
Evan Cheng9f6636f2007-03-19 07:48:02 +000064 case ARM::MOVr:
65 case ARM::tMOVr:
Chris Lattner749c6f62008-01-07 07:27:27 +000066 assert(MI.getDesc().getNumOperands() >= 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +000067 MI.getOperand(0).isReg() &&
68 MI.getOperand(1).isReg() &&
Anton Korobeynikovbed29462007-04-16 18:10:23 +000069 "Invalid ARM MOV instruction");
Evan Chenga8e29892007-01-19 07:51:42 +000070 SrcReg = MI.getOperand(1).getReg();
71 DstReg = MI.getOperand(0).getReg();
72 return true;
Rafael Espindola49e44152006-06-27 21:52:45 +000073 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000074}
Chris Lattner578e64a2006-10-24 16:47:57 +000075
Dan Gohmancbad42c2008-11-18 19:49:32 +000076unsigned ARMInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
77 int &FrameIndex) const {
Evan Chenga8e29892007-01-19 07:51:42 +000078 switch (MI->getOpcode()) {
79 default: break;
80 case ARM::LDR:
Dan Gohmand735b802008-10-03 15:45:36 +000081 if (MI->getOperand(1).isFI() &&
82 MI->getOperand(2).isReg() &&
83 MI->getOperand(3).isImm() &&
Evan Chenga8e29892007-01-19 07:51:42 +000084 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000085 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000086 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +000087 return MI->getOperand(0).getReg();
88 }
89 break;
90 case ARM::FLDD:
91 case ARM::FLDS:
Dan Gohmand735b802008-10-03 15:45:36 +000092 if (MI->getOperand(1).isFI() &&
93 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +000094 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000095 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +000096 return MI->getOperand(0).getReg();
97 }
98 break;
Evan Cheng8e59ea92007-02-07 00:06:56 +000099 case ARM::tRestore:
Dan Gohmand735b802008-10-03 15:45:36 +0000100 if (MI->getOperand(1).isFI() &&
101 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000102 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000103 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000104 return MI->getOperand(0).getReg();
105 }
106 break;
107 }
108 return 0;
109}
110
Dan Gohmancbad42c2008-11-18 19:49:32 +0000111unsigned ARMInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
112 int &FrameIndex) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000113 switch (MI->getOpcode()) {
114 default: break;
115 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000116 if (MI->getOperand(1).isFI() &&
117 MI->getOperand(2).isReg() &&
118 MI->getOperand(3).isImm() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000119 MI->getOperand(2).getReg() == 0 &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000120 MI->getOperand(3).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000121 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000122 return MI->getOperand(0).getReg();
123 }
124 break;
125 case ARM::FSTD:
126 case ARM::FSTS:
Dan Gohmand735b802008-10-03 15:45:36 +0000127 if (MI->getOperand(1).isFI() &&
128 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000129 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000130 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000131 return MI->getOperand(0).getReg();
132 }
133 break;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000134 case ARM::tSpill:
Dan Gohmand735b802008-10-03 15:45:36 +0000135 if (MI->getOperand(1).isFI() &&
136 MI->getOperand(2).isImm() &&
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000137 MI->getOperand(2).getImm() == 0) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000138 FrameIndex = MI->getOperand(1).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000139 return MI->getOperand(0).getReg();
140 }
141 break;
142 }
143 return 0;
144}
145
Evan Chengca1267c2008-03-31 20:40:39 +0000146void ARMInstrInfo::reMaterialize(MachineBasicBlock &MBB,
147 MachineBasicBlock::iterator I,
148 unsigned DestReg,
149 const MachineInstr *Orig) const {
Dale Johannesenb6728402009-02-13 02:25:56 +0000150 DebugLoc dl = Orig->getDebugLoc();
Evan Chengca1267c2008-03-31 20:40:39 +0000151 if (Orig->getOpcode() == ARM::MOVi2pieces) {
152 RI.emitLoadConstPool(MBB, I, DestReg, Orig->getOperand(1).getImm(),
153 Orig->getOperand(2).getImm(),
Dale Johannesenb6728402009-02-13 02:25:56 +0000154 Orig->getOperand(3).getReg(), this, false, dl);
Evan Chengca1267c2008-03-31 20:40:39 +0000155 return;
156 }
157
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000158 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +0000159 MI->getOperand(0).setReg(DestReg);
160 MBB.insert(I, MI);
161}
162
Evan Chenga8e29892007-01-19 07:51:42 +0000163static unsigned getUnindexedOpcode(unsigned Opc) {
164 switch (Opc) {
165 default: break;
166 case ARM::LDR_PRE:
167 case ARM::LDR_POST:
168 return ARM::LDR;
169 case ARM::LDRH_PRE:
170 case ARM::LDRH_POST:
171 return ARM::LDRH;
172 case ARM::LDRB_PRE:
173 case ARM::LDRB_POST:
174 return ARM::LDRB;
175 case ARM::LDRSH_PRE:
176 case ARM::LDRSH_POST:
177 return ARM::LDRSH;
178 case ARM::LDRSB_PRE:
179 case ARM::LDRSB_POST:
180 return ARM::LDRSB;
181 case ARM::STR_PRE:
182 case ARM::STR_POST:
183 return ARM::STR;
184 case ARM::STRH_PRE:
185 case ARM::STRH_POST:
186 return ARM::STRH;
187 case ARM::STRB_PRE:
188 case ARM::STRB_POST:
189 return ARM::STRB;
190 }
191 return 0;
192}
193
194MachineInstr *
195ARMInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
196 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +0000197 LiveVariables *LV) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000198 if (!EnableARM3Addr)
199 return NULL;
200
201 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000202 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattner749c6f62008-01-07 07:27:27 +0000203 unsigned TSFlags = MI->getDesc().TSFlags;
Evan Chenga8e29892007-01-19 07:51:42 +0000204 bool isPre = false;
205 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
206 default: return NULL;
207 case ARMII::IndexModePre:
208 isPre = true;
209 break;
210 case ARMII::IndexModePost:
211 break;
212 }
213
214 // Try spliting an indexed load / store to a un-indexed one plus an add/sub
215 // operation.
216 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
217 if (MemOpc == 0)
218 return NULL;
219
220 MachineInstr *UpdateMI = NULL;
221 MachineInstr *MemMI = NULL;
222 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
Chris Lattner749c6f62008-01-07 07:27:27 +0000223 const TargetInstrDesc &TID = MI->getDesc();
224 unsigned NumOps = TID.getNumOperands();
Evan Cheng325474e2008-01-07 23:56:57 +0000225 bool isLoad = !TID.mayStore();
Evan Chenga8e29892007-01-19 07:51:42 +0000226 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
227 const MachineOperand &Base = MI->getOperand(2);
Evan Cheng44bec522007-05-15 01:29:07 +0000228 const MachineOperand &Offset = MI->getOperand(NumOps-3);
Evan Chenga8e29892007-01-19 07:51:42 +0000229 unsigned WBReg = WB.getReg();
230 unsigned BaseReg = Base.getReg();
231 unsigned OffReg = Offset.getReg();
Evan Cheng44bec522007-05-15 01:29:07 +0000232 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
233 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
Evan Chenga8e29892007-01-19 07:51:42 +0000234 switch (AddrMode) {
235 default:
236 assert(false && "Unknown indexed op!");
237 return NULL;
238 case ARMII::AddrMode2: {
239 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
240 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
241 if (OffReg == 0) {
242 int SOImmVal = ARM_AM::getSOImmVal(Amt);
243 if (SOImmVal == -1)
244 // Can't encode it in a so_imm operand. This transformation will
245 // add more than 1 instruction. Abandon!
246 return NULL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000247 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
248 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000249 .addReg(BaseReg).addImm(SOImmVal)
250 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000251 } else if (Amt != 0) {
252 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
253 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000254 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
255 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000256 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
257 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000258 } else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000259 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
260 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000261 .addReg(BaseReg).addReg(OffReg)
262 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000263 break;
264 }
265 case ARMII::AddrMode3 : {
266 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
267 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
268 if (OffReg == 0)
269 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000270 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
271 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000272 .addReg(BaseReg).addImm(Amt)
273 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000274 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000275 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
276 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
Evan Cheng13ab0202007-07-10 18:08:01 +0000277 .addReg(BaseReg).addReg(OffReg)
278 .addImm(Pred).addReg(0).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000279 break;
280 }
281 }
282
283 std::vector<MachineInstr*> NewMIs;
284 if (isPre) {
285 if (isLoad)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000286 MemMI = BuildMI(MF, MI->getDebugLoc(),
287 get(MemOpc), MI->getOperand(0).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000288 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000289 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000290 MemMI = BuildMI(MF, MI->getDebugLoc(),
291 get(MemOpc)).addReg(MI->getOperand(1).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000292 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000293 NewMIs.push_back(MemMI);
294 NewMIs.push_back(UpdateMI);
295 } else {
296 if (isLoad)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000297 MemMI = BuildMI(MF, MI->getDebugLoc(),
298 get(MemOpc), MI->getOperand(0).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000299 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000300 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000301 MemMI = BuildMI(MF, MI->getDebugLoc(),
302 get(MemOpc)).addReg(MI->getOperand(1).getReg())
Evan Cheng44bec522007-05-15 01:29:07 +0000303 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
Evan Chenga8e29892007-01-19 07:51:42 +0000304 if (WB.isDead())
305 UpdateMI->getOperand(0).setIsDead();
306 NewMIs.push_back(UpdateMI);
307 NewMIs.push_back(MemMI);
308 }
309
310 // Transfer LiveVariables states, kill / dead info.
Evan Chengafaf1202008-11-03 21:02:39 +0000311 if (LV) {
312 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
313 MachineOperand &MO = MI->getOperand(i);
314 if (MO.isReg() && MO.getReg() &&
315 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
316 unsigned Reg = MO.getReg();
Owen Andersonf660c172008-07-02 23:41:07 +0000317
Owen Andersonf660c172008-07-02 23:41:07 +0000318 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
319 if (MO.isDef()) {
320 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
321 if (MO.isDead())
322 LV->addVirtualRegisterDead(Reg, NewMI);
323 }
324 if (MO.isUse() && MO.isKill()) {
325 for (unsigned j = 0; j < 2; ++j) {
326 // Look at the two new MI's in reverse order.
327 MachineInstr *NewMI = NewMIs[j];
328 if (!NewMI->readsRegister(Reg))
329 continue;
330 LV->addVirtualRegisterKilled(Reg, NewMI);
331 if (VI.removeKill(MI))
332 VI.Kills.push_back(NewMI);
333 break;
334 }
Evan Chenga8e29892007-01-19 07:51:42 +0000335 }
336 }
337 }
338 }
339
340 MFI->insert(MBBI, NewMIs[1]);
341 MFI->insert(MBBI, NewMIs[0]);
342 return NewMIs[0];
343}
344
345// Branch analysis.
346bool ARMInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
347 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000348 SmallVectorImpl<MachineOperand> &Cond,
349 bool AllowModify) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000350 // If the block has no terminators, it just falls into the block after it.
351 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000352 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Evan Chenga8e29892007-01-19 07:51:42 +0000353 return false;
354
355 // Get the last instruction in the block.
356 MachineInstr *LastInst = I;
357
358 // If there is only one terminator instruction, process it.
359 unsigned LastOpc = LastInst->getOpcode();
Evan Cheng4b9cb7d2007-07-06 23:23:19 +0000360 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000361 if (LastOpc == ARM::B || LastOpc == ARM::tB) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000362 TBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000363 return false;
364 }
365 if (LastOpc == ARM::Bcc || LastOpc == ARM::tBcc) {
366 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000367 TBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000368 Cond.push_back(LastInst->getOperand(1));
Evan Cheng0e1d3792007-07-05 07:18:20 +0000369 Cond.push_back(LastInst->getOperand(2));
Evan Chenga8e29892007-01-19 07:51:42 +0000370 return false;
371 }
372 return true; // Can't handle indirect branch.
373 }
374
375 // Get the instruction before it if it is a terminator.
376 MachineInstr *SecondLastInst = I;
377
378 // If there are three terminators, we don't know what sort of block this is.
Evan Cheng4b9cb7d2007-07-06 23:23:19 +0000379 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
Evan Chenga8e29892007-01-19 07:51:42 +0000380 return true;
381
382 // If the block ends with ARM::B/ARM::tB and a ARM::Bcc/ARM::tBcc, handle it.
383 unsigned SecondLastOpc = SecondLastInst->getOpcode();
384 if ((SecondLastOpc == ARM::Bcc && LastOpc == ARM::B) ||
385 (SecondLastOpc == ARM::tBcc && LastOpc == ARM::tB)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000386 TBB = SecondLastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000387 Cond.push_back(SecondLastInst->getOperand(1));
Evan Cheng0e1d3792007-07-05 07:18:20 +0000388 Cond.push_back(SecondLastInst->getOperand(2));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000389 FBB = LastInst->getOperand(0).getMBB();
Evan Chenga8e29892007-01-19 07:51:42 +0000390 return false;
391 }
392
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000393 // If the block ends with two unconditional branches, handle it. The second
394 // one is not executed, so remove it.
Dale Johannesen13e8b512007-06-13 17:59:52 +0000395 if ((SecondLastOpc == ARM::B || SecondLastOpc==ARM::tB) &&
396 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000397 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000398 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000399 if (AllowModify)
400 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000401 return false;
402 }
403
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000404 // Likewise if it ends with a branch table followed by an unconditional branch.
405 // The branch folder can create these, and we must get rid of them for
406 // correctness of Thumb constant islands.
407 if ((SecondLastOpc == ARM::BR_JTr || SecondLastOpc==ARM::BR_JTm ||
408 SecondLastOpc == ARM::BR_JTadd || SecondLastOpc==ARM::tBR_JTr) &&
409 (LastOpc == ARM::B || LastOpc == ARM::tB)) {
410 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000411 if (AllowModify)
412 I->eraseFromParent();
Dale Johannesen66a2a8f2007-07-12 16:45:35 +0000413 return true;
414 }
415
Evan Chenga8e29892007-01-19 07:51:42 +0000416 // Otherwise, can't handle this.
417 return true;
418}
419
420
Evan Cheng6ae36262007-05-18 00:18:17 +0000421unsigned ARMInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000422 MachineFunction &MF = *MBB.getParent();
423 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
424 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
425 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
426
427 MachineBasicBlock::iterator I = MBB.end();
Evan Cheng6ae36262007-05-18 00:18:17 +0000428 if (I == MBB.begin()) return 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000429 --I;
430 if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc)
Evan Cheng6ae36262007-05-18 00:18:17 +0000431 return 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000432
433 // Remove the branch.
434 I->eraseFromParent();
435
436 I = MBB.end();
437
Evan Cheng6ae36262007-05-18 00:18:17 +0000438 if (I == MBB.begin()) return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000439 --I;
440 if (I->getOpcode() != BccOpc)
Evan Cheng6ae36262007-05-18 00:18:17 +0000441 return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000442
443 // Remove the branch.
444 I->eraseFromParent();
Evan Cheng6ae36262007-05-18 00:18:17 +0000445 return 2;
Evan Chenga8e29892007-01-19 07:51:42 +0000446}
447
Evan Cheng6ae36262007-05-18 00:18:17 +0000448unsigned ARMInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
Evan Chenga8e29892007-01-19 07:51:42 +0000449 MachineBasicBlock *FBB,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000450 const SmallVectorImpl<MachineOperand> &Cond) const {
Dale Johannesenb6728402009-02-13 02:25:56 +0000451 // FIXME this should probably have a DebugLoc argument
452 DebugLoc dl = DebugLoc::getUnknownLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000453 MachineFunction &MF = *MBB.getParent();
454 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
455 int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B;
456 int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc;
457
458 // Shouldn't be a fall through.
459 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Evan Cheng0e1d3792007-07-05 07:18:20 +0000460 assert((Cond.size() == 2 || Cond.size() == 0) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000461 "ARM branch conditions have two components!");
462
463 if (FBB == 0) {
464 if (Cond.empty()) // Unconditional branch?
Dale Johannesenb6728402009-02-13 02:25:56 +0000465 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000466 else
Dale Johannesenb6728402009-02-13 02:25:56 +0000467 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000468 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Evan Cheng6ae36262007-05-18 00:18:17 +0000469 return 1;
Evan Chenga8e29892007-01-19 07:51:42 +0000470 }
471
472 // Two-way conditional branch.
Dale Johannesenb6728402009-02-13 02:25:56 +0000473 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000474 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
Dale Johannesenb6728402009-02-13 02:25:56 +0000475 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
Evan Cheng6ae36262007-05-18 00:18:17 +0000476 return 2;
Evan Chenga8e29892007-01-19 07:51:42 +0000477}
478
Owen Anderson940f83e2008-08-26 18:03:31 +0000479bool ARMInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
Owen Andersond10fd972007-12-31 06:32:00 +0000480 MachineBasicBlock::iterator I,
481 unsigned DestReg, unsigned SrcReg,
482 const TargetRegisterClass *DestRC,
483 const TargetRegisterClass *SrcRC) const {
484 if (DestRC != SrcRC) {
Owen Anderson940f83e2008-08-26 18:03:31 +0000485 // Not yet supported!
486 return false;
Owen Andersond10fd972007-12-31 06:32:00 +0000487 }
488
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000489 DebugLoc DL = DebugLoc::getUnknownLoc();
490 if (I != MBB.end()) DL = I->getDebugLoc();
491
Owen Andersond10fd972007-12-31 06:32:00 +0000492 if (DestRC == ARM::GPRRegisterClass) {
493 MachineFunction &MF = *MBB.getParent();
494 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
495 if (AFI->isThumbFunction())
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000496 BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg).addReg(SrcReg);
Owen Andersond10fd972007-12-31 06:32:00 +0000497 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000498 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg)
Owen Andersond10fd972007-12-31 06:32:00 +0000499 .addReg(SrcReg)));
500 } else if (DestRC == ARM::SPRRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000501 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYS), DestReg)
Owen Andersond10fd972007-12-31 06:32:00 +0000502 .addReg(SrcReg));
503 else if (DestRC == ARM::DPRRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000504 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FCPYD), DestReg)
Owen Andersond10fd972007-12-31 06:32:00 +0000505 .addReg(SrcReg));
506 else
Owen Anderson940f83e2008-08-26 18:03:31 +0000507 return false;
508
509 return true;
Owen Andersond10fd972007-12-31 06:32:00 +0000510}
511
Owen Andersonf6372aa2008-01-01 21:11:32 +0000512void ARMInstrInfo::
513storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
514 unsigned SrcReg, bool isKill, int FI,
515 const TargetRegisterClass *RC) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000516 DebugLoc DL = DebugLoc::getUnknownLoc();
517 if (I != MBB.end()) DL = I->getDebugLoc();
518
Owen Andersonf6372aa2008-01-01 21:11:32 +0000519 if (RC == ARM::GPRRegisterClass) {
520 MachineFunction &MF = *MBB.getParent();
521 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
522 if (AFI->isThumbFunction())
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000523 BuildMI(MBB, I, DL, get(ARM::tSpill))
524 .addReg(SrcReg, false, false, isKill)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000525 .addFrameIndex(FI).addImm(0);
526 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000527 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000528 .addReg(SrcReg, false, false, isKill)
529 .addFrameIndex(FI).addReg(0).addImm(0));
530 } else if (RC == ARM::DPRRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000531 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTD))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000532 .addReg(SrcReg, false, false, isKill)
533 .addFrameIndex(FI).addImm(0));
534 } else {
535 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000536 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FSTS))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000537 .addReg(SrcReg, false, false, isKill)
538 .addFrameIndex(FI).addImm(0));
539 }
540}
541
542void ARMInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000543 bool isKill,
544 SmallVectorImpl<MachineOperand> &Addr,
545 const TargetRegisterClass *RC,
546 SmallVectorImpl<MachineInstr*> &NewMIs) const{
Dale Johannesen21b55412009-02-12 23:08:38 +0000547 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000548 unsigned Opc = 0;
549 if (RC == ARM::GPRRegisterClass) {
550 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
551 if (AFI->isThumbFunction()) {
Dan Gohmand735b802008-10-03 15:45:36 +0000552 Opc = Addr[0].isFI() ? ARM::tSpill : ARM::tSTR;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000553 MachineInstrBuilder MIB =
Dale Johannesen21b55412009-02-12 23:08:38 +0000554 BuildMI(MF, DL, get(Opc)).addReg(SrcReg, false, false, isKill);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000555 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +0000556 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000557 NewMIs.push_back(MIB);
558 return;
559 }
560 Opc = ARM::STR;
561 } else if (RC == ARM::DPRRegisterClass) {
562 Opc = ARM::FSTD;
563 } else {
564 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
565 Opc = ARM::FSTS;
566 }
567
568 MachineInstrBuilder MIB =
Dale Johannesen21b55412009-02-12 23:08:38 +0000569 BuildMI(MF, DL, get(Opc)).addReg(SrcReg, false, false, isKill);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000570 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +0000571 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000572 AddDefaultPred(MIB);
573 NewMIs.push_back(MIB);
574 return;
575}
576
577void ARMInstrInfo::
578loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
579 unsigned DestReg, int FI,
580 const TargetRegisterClass *RC) const {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000581 DebugLoc DL = DebugLoc::getUnknownLoc();
582 if (I != MBB.end()) DL = I->getDebugLoc();
583
Owen Andersonf6372aa2008-01-01 21:11:32 +0000584 if (RC == ARM::GPRRegisterClass) {
585 MachineFunction &MF = *MBB.getParent();
586 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
587 if (AFI->isThumbFunction())
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000588 BuildMI(MBB, I, DL, get(ARM::tRestore), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000589 .addFrameIndex(FI).addImm(0);
590 else
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000591 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000592 .addFrameIndex(FI).addReg(0).addImm(0));
593 } else if (RC == ARM::DPRRegisterClass) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000594 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDD), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000595 .addFrameIndex(FI).addImm(0));
596 } else {
597 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000598 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::FLDS), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000599 .addFrameIndex(FI).addImm(0));
600 }
601}
602
603void ARMInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000604 SmallVectorImpl<MachineOperand> &Addr,
605 const TargetRegisterClass *RC,
Owen Andersonf6372aa2008-01-01 21:11:32 +0000606 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dale Johannesen21b55412009-02-12 23:08:38 +0000607 DebugLoc DL = DebugLoc::getUnknownLoc();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000608 unsigned Opc = 0;
609 if (RC == ARM::GPRRegisterClass) {
610 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
611 if (AFI->isThumbFunction()) {
Dan Gohmand735b802008-10-03 15:45:36 +0000612 Opc = Addr[0].isFI() ? ARM::tRestore : ARM::tLDR;
Dale Johannesen21b55412009-02-12 23:08:38 +0000613 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000614 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +0000615 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000616 NewMIs.push_back(MIB);
617 return;
618 }
619 Opc = ARM::LDR;
620 } else if (RC == ARM::DPRRegisterClass) {
621 Opc = ARM::FLDD;
622 } else {
623 assert(RC == ARM::SPRRegisterClass && "Unknown regclass!");
624 Opc = ARM::FLDS;
625 }
626
Dale Johannesen21b55412009-02-12 23:08:38 +0000627 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000628 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +0000629 MIB.addOperand(Addr[i]);
Owen Andersonf6372aa2008-01-01 21:11:32 +0000630 AddDefaultPred(MIB);
631 NewMIs.push_back(MIB);
632 return;
633}
634
Owen Andersond94b6a12008-01-04 23:57:37 +0000635bool ARMInstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
636 MachineBasicBlock::iterator MI,
637 const std::vector<CalleeSavedInfo> &CSI) const {
638 MachineFunction &MF = *MBB.getParent();
639 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
640 if (!AFI->isThumbFunction() || CSI.empty())
641 return false;
642
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000643 DebugLoc DL = DebugLoc::getUnknownLoc();
644 if (MI != MBB.end()) DL = MI->getDebugLoc();
645
646 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, get(ARM::tPUSH));
Owen Andersond94b6a12008-01-04 23:57:37 +0000647 for (unsigned i = CSI.size(); i != 0; --i) {
648 unsigned Reg = CSI[i-1].getReg();
649 // Add the callee-saved register as live-in. It's killed at the spill.
650 MBB.addLiveIn(Reg);
651 MIB.addReg(Reg, false/*isDef*/,false/*isImp*/,true/*isKill*/);
652 }
653 return true;
654}
655
656bool ARMInstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
657 MachineBasicBlock::iterator MI,
658 const std::vector<CalleeSavedInfo> &CSI) const {
659 MachineFunction &MF = *MBB.getParent();
660 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
661 if (!AFI->isThumbFunction() || CSI.empty())
662 return false;
663
664 bool isVarArg = AFI->getVarArgsRegSaveSize() > 0;
Bill Wendling9bc96a52009-02-03 00:55:04 +0000665 MachineInstr *PopMI = MF.CreateMachineInstr(get(ARM::tPOP),MI->getDebugLoc());
Owen Andersond94b6a12008-01-04 23:57:37 +0000666 MBB.insert(MI, PopMI);
667 for (unsigned i = CSI.size(); i != 0; --i) {
668 unsigned Reg = CSI[i-1].getReg();
669 if (Reg == ARM::LR) {
670 // Special epilogue for vararg functions. See emitEpilogue
671 if (isVarArg)
672 continue;
673 Reg = ARM::PC;
Chris Lattner5080f4d2008-01-11 18:10:50 +0000674 PopMI->setDesc(get(ARM::tPOP_RET));
Owen Andersond94b6a12008-01-04 23:57:37 +0000675 MBB.erase(MI);
676 }
677 PopMI->addOperand(MachineOperand::CreateReg(Reg, true));
678 }
679 return true;
680}
681
Dan Gohmanc54baa22008-12-03 18:43:12 +0000682MachineInstr *ARMInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
683 MachineInstr *MI,
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000684 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +0000685 int FI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000686 if (Ops.size() != 1) return NULL;
687
688 unsigned OpNum = Ops[0];
689 unsigned Opc = MI->getOpcode();
690 MachineInstr *NewMI = NULL;
691 switch (Opc) {
692 default: break;
693 case ARM::MOVr: {
694 if (MI->getOperand(4).getReg() == ARM::CPSR)
695 // If it is updating CPSR, then it cannot be foled.
696 break;
697 unsigned Pred = MI->getOperand(2).getImm();
698 unsigned PredReg = MI->getOperand(3).getReg();
699 if (OpNum == 0) { // move -> store
700 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000701 bool isKill = MI->getOperand(1).isKill();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000702 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
703 .addReg(SrcReg, false, false, isKill)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000704 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000705 } else { // move -> load
706 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000707 bool isDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000708 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
709 .addReg(DstReg, true, false, false, isDead)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000710 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000711 }
712 break;
713 }
714 case ARM::tMOVr: {
715 if (OpNum == 0) { // move -> store
716 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000717 bool isKill = MI->getOperand(1).isKill();
Owen Anderson43dbe052008-01-07 01:35:02 +0000718 if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg))
719 // tSpill cannot take a high register operand.
720 break;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000721 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::tSpill))
722 .addReg(SrcReg, false, false, isKill)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000723 .addFrameIndex(FI).addImm(0);
Owen Anderson43dbe052008-01-07 01:35:02 +0000724 } else { // move -> load
725 unsigned DstReg = MI->getOperand(0).getReg();
726 if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg))
727 // tRestore cannot target a high register operand.
728 break;
Evan Cheng9f1c8312008-07-03 09:09:37 +0000729 bool isDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000730 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::tRestore))
Evan Cheng9f1c8312008-07-03 09:09:37 +0000731 .addReg(DstReg, true, false, false, isDead)
732 .addFrameIndex(FI).addImm(0);
Owen Anderson43dbe052008-01-07 01:35:02 +0000733 }
734 break;
735 }
736 case ARM::FCPYS: {
737 unsigned Pred = MI->getOperand(2).getImm();
738 unsigned PredReg = MI->getOperand(3).getReg();
739 if (OpNum == 0) { // move -> store
740 unsigned SrcReg = MI->getOperand(1).getReg();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000741 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTS))
742 .addReg(SrcReg).addFrameIndex(FI)
Owen Anderson43dbe052008-01-07 01:35:02 +0000743 .addImm(0).addImm(Pred).addReg(PredReg);
744 } else { // move -> load
745 unsigned DstReg = MI->getOperand(0).getReg();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000746 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDS), DstReg)
747 .addFrameIndex(FI)
Owen Anderson43dbe052008-01-07 01:35:02 +0000748 .addImm(0).addImm(Pred).addReg(PredReg);
749 }
750 break;
751 }
752 case ARM::FCPYD: {
753 unsigned Pred = MI->getOperand(2).getImm();
754 unsigned PredReg = MI->getOperand(3).getReg();
755 if (OpNum == 0) { // move -> store
756 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000757 bool isKill = MI->getOperand(1).isKill();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000758 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FSTD))
759 .addReg(SrcReg, false, false, isKill)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000760 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000761 } else { // move -> load
762 unsigned DstReg = MI->getOperand(0).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +0000763 bool isDead = MI->getOperand(0).isDead();
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000764 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::FLDD))
765 .addReg(DstReg, true, false, false, isDead)
Evan Cheng9f1c8312008-07-03 09:09:37 +0000766 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
Owen Anderson43dbe052008-01-07 01:35:02 +0000767 }
768 break;
769 }
770 }
771
Owen Anderson43dbe052008-01-07 01:35:02 +0000772 return NewMI;
773}
774
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000775bool ARMInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
776 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +0000777 if (Ops.size() != 1) return false;
778
779 unsigned OpNum = Ops[0];
780 unsigned Opc = MI->getOpcode();
781 switch (Opc) {
782 default: break;
783 case ARM::MOVr:
784 // If it is updating CPSR, then it cannot be foled.
785 return MI->getOperand(4).getReg() != ARM::CPSR;
786 case ARM::tMOVr: {
787 if (OpNum == 0) { // move -> store
788 unsigned SrcReg = MI->getOperand(1).getReg();
789 if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg))
790 // tSpill cannot take a high register operand.
791 return false;
792 } else { // move -> load
793 unsigned DstReg = MI->getOperand(0).getReg();
794 if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg))
795 // tRestore cannot target a high register operand.
796 return false;
797 }
798 return true;
799 }
800 case ARM::FCPYS:
801 case ARM::FCPYD:
802 return true;
803 }
804
805 return false;
806}
807
Dan Gohman8e8b8a22008-10-16 01:49:15 +0000808bool ARMInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000809 if (MBB.empty()) return false;
810
811 switch (MBB.back().getOpcode()) {
Evan Cheng5a18ebc2007-05-21 18:56:31 +0000812 case ARM::BX_RET: // Return.
813 case ARM::LDM_RET:
814 case ARM::tBX_RET:
815 case ARM::tBX_RET_vararg:
816 case ARM::tPOP_RET:
Evan Chenga8e29892007-01-19 07:51:42 +0000817 case ARM::B:
818 case ARM::tB: // Uncond branch.
Evan Chengc322a9a2007-01-30 08:03:06 +0000819 case ARM::tBR_JTr:
Evan Chenga8e29892007-01-19 07:51:42 +0000820 case ARM::BR_JTr: // Jumptable branch.
821 case ARM::BR_JTm: // Jumptable branch through mem.
822 case ARM::BR_JTadd: // Jumptable branch add to pc.
823 return true;
824 default: return false;
825 }
826}
827
828bool ARMInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000829ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Evan Chenga8e29892007-01-19 07:51:42 +0000830 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
831 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
832 return false;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000833}
Evan Cheng29836c32007-01-29 23:45:17 +0000834
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000835bool ARMInstrInfo::isPredicated(const MachineInstr *MI) const {
836 int PIdx = MI->findFirstPredOperandIdx();
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000837 return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL;
Evan Cheng69d55562007-05-23 07:22:05 +0000838}
839
Evan Cheng02c602b2007-05-16 21:53:07 +0000840bool ARMInstrInfo::PredicateInstruction(MachineInstr *MI,
Owen Anderson44eb65c2008-08-14 22:49:33 +0000841 const SmallVectorImpl<MachineOperand> &Pred) const {
Evan Cheng93072922007-05-16 02:01:49 +0000842 unsigned Opc = MI->getOpcode();
843 if (Opc == ARM::B || Opc == ARM::tB) {
Chris Lattner5080f4d2008-01-11 18:10:50 +0000844 MI->setDesc(get(Opc == ARM::B ? ARM::Bcc : ARM::tBcc));
Chris Lattnerc8bd2872007-12-30 01:01:54 +0000845 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
846 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
Evan Cheng02c602b2007-05-16 21:53:07 +0000847 return true;
Evan Cheng93072922007-05-16 02:01:49 +0000848 }
849
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000850 int PIdx = MI->findFirstPredOperandIdx();
851 if (PIdx != -1) {
852 MachineOperand &PMO = MI->getOperand(PIdx);
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000853 PMO.setImm(Pred[0].getImm());
Evan Cheng0e1d3792007-07-05 07:18:20 +0000854 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
Evan Cheng02c602b2007-05-16 21:53:07 +0000855 return true;
856 }
857 return false;
Evan Cheng93072922007-05-16 02:01:49 +0000858}
859
Evan Cheng62ccdbf2007-05-29 18:42:18 +0000860bool
Owen Anderson44eb65c2008-08-14 22:49:33 +0000861ARMInstrInfo::SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
862 const SmallVectorImpl<MachineOperand> &Pred2) const{
Evan Cheng0e1d3792007-07-05 07:18:20 +0000863 if (Pred1.size() > 2 || Pred2.size() > 2)
Evan Cheng69d55562007-05-23 07:22:05 +0000864 return false;
865
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000866 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
867 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
Evan Cheng69d55562007-05-23 07:22:05 +0000868 if (CC1 == CC2)
869 return true;
870
871 switch (CC1) {
872 default:
873 return false;
874 case ARMCC::AL:
875 return true;
876 case ARMCC::HS:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000877 return CC2 == ARMCC::HI;
Evan Cheng69d55562007-05-23 07:22:05 +0000878 case ARMCC::LS:
879 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
880 case ARMCC::GE:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000881 return CC2 == ARMCC::GT;
Evan Cheng9328c1a2007-06-07 01:37:54 +0000882 case ARMCC::LE:
Evan Cheng1fc7cb62007-06-08 09:14:47 +0000883 return CC2 == ARMCC::LT;
Evan Cheng69d55562007-05-23 07:22:05 +0000884 }
885}
Evan Cheng29836c32007-01-29 23:45:17 +0000886
Evan Cheng13ab0202007-07-10 18:08:01 +0000887bool ARMInstrInfo::DefinesPredicate(MachineInstr *MI,
888 std::vector<MachineOperand> &Pred) const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000889 const TargetInstrDesc &TID = MI->getDesc();
890 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
Evan Cheng13ab0202007-07-10 18:08:01 +0000891 return false;
892
893 bool Found = false;
894 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
895 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000896 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
Evan Cheng13ab0202007-07-10 18:08:01 +0000897 Pred.push_back(MO);
898 Found = true;
899 }
900 }
901
902 return Found;
903}
904
905
Evan Cheng29836c32007-01-29 23:45:17 +0000906/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing
907static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
908 unsigned JTI) DISABLE_INLINE;
909static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
910 unsigned JTI) {
911 return JT[JTI].MBBs.size();
912}
913
914/// GetInstSize - Return the size of the specified MachineInstr.
915///
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000916unsigned ARMInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
917 const MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng29836c32007-01-29 23:45:17 +0000918 const MachineFunction *MF = MBB.getParent();
919 const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo();
920
921 // Basic size info comes from the TSFlags field.
Chris Lattner749c6f62008-01-07 07:27:27 +0000922 const TargetInstrDesc &TID = MI->getDesc();
923 unsigned TSFlags = TID.TSFlags;
Evan Cheng29836c32007-01-29 23:45:17 +0000924
925 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
Evan Chenge5ad88e2008-12-10 21:54:21 +0000926 default: {
Evan Cheng29836c32007-01-29 23:45:17 +0000927 // If this machine instr is an inline asm, measure it.
928 if (MI->getOpcode() == ARM::INLINEASM)
929 return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName());
Dan Gohman44066042008-07-01 00:05:16 +0000930 if (MI->isLabel())
Evan Chengad1b9a52007-01-30 08:22:33 +0000931 return 0;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000932 switch (MI->getOpcode()) {
933 default:
934 assert(0 && "Unknown or unset size field for instr!");
935 break;
936 case TargetInstrInfo::IMPLICIT_DEF:
937 case TargetInstrInfo::DECLARE:
938 case TargetInstrInfo::DBG_LABEL:
939 case TargetInstrInfo::EH_LABEL:
Evan Chengda47e6e2008-03-15 00:03:38 +0000940 return 0;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000941 }
Evan Cheng29836c32007-01-29 23:45:17 +0000942 break;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000943 }
Evan Cheng29836c32007-01-29 23:45:17 +0000944 case ARMII::Size8Bytes: return 8; // Arm instruction x 2.
945 case ARMII::Size4Bytes: return 4; // Arm instruction.
946 case ARMII::Size2Bytes: return 2; // Thumb instruction.
947 case ARMII::SizeSpecial: {
948 switch (MI->getOpcode()) {
949 case ARM::CONSTPOOL_ENTRY:
950 // If this machine instr is a constant pool entry, its size is recorded as
951 // operand #2.
952 return MI->getOperand(2).getImm();
953 case ARM::BR_JTr:
954 case ARM::BR_JTm:
Evan Chengad1b9a52007-01-30 08:22:33 +0000955 case ARM::BR_JTadd:
956 case ARM::tBR_JTr: {
Evan Cheng29836c32007-01-29 23:45:17 +0000957 // These are jumptable branches, i.e. a branch followed by an inlined
958 // jumptable. The size is 4 + 4 * number of entries.
Chris Lattner749c6f62008-01-07 07:27:27 +0000959 unsigned NumOps = TID.getNumOperands();
Evan Cheng94679e62007-05-21 23:17:32 +0000960 MachineOperand JTOP =
Chris Lattner749c6f62008-01-07 07:27:27 +0000961 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000962 unsigned JTI = JTOP.getIndex();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000963 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Cheng29836c32007-01-29 23:45:17 +0000964 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
965 assert(JTI < JT.size());
Evan Chengad1b9a52007-01-30 08:22:33 +0000966 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
967 // 4 aligned. The assembler / linker may add 2 byte padding just before
Dale Johannesen8593e412007-04-29 19:19:30 +0000968 // the JT entries. The size does not include this padding; the
969 // constant islands pass does separate bookkeeping for it.
Evan Chengad1b9a52007-01-30 08:22:33 +0000970 // FIXME: If we know the size of the function is less than (1 << 16) *2
971 // bytes, we can use 16-bit entries instead. Then there won't be an
972 // alignment issue.
Dale Johannesen8593e412007-04-29 19:19:30 +0000973 return getNumJTEntries(JT, JTI) * 4 +
974 (MI->getOpcode()==ARM::tBR_JTr ? 2 : 4);
Evan Cheng29836c32007-01-29 23:45:17 +0000975 }
976 default:
977 // Otherwise, pseudo-instruction sizes are zero.
978 return 0;
979 }
980 }
981 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000982 return 0; // Not reached
Evan Cheng29836c32007-01-29 23:45:17 +0000983}