Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the ARM implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARMInstrInfo.h" |
| 15 | #include "ARM.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 16 | #include "ARMAddressingModes.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 17 | #include "ARMGenInstrInfo.inc" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | #include "ARMMachineFunctionInfo.h" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/STLExtras.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/LiveVariables.h" |
Owen Anderson | d94b6a1 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 23 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
| 24 | #include "llvm/Target/TargetAsmInfo.h" |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 25 | #include "llvm/Support/CommandLine.h" |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 26 | using namespace llvm; |
| 27 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 28 | static cl::opt<bool> EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden, |
| 29 | cl::desc("Enable ARM 2-addr to 3-addr conv")); |
| 30 | |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 31 | static inline |
| 32 | const MachineInstrBuilder &AddDefaultPred(const MachineInstrBuilder &MIB) { |
| 33 | return MIB.addImm((int64_t)ARMCC::AL).addReg(0); |
| 34 | } |
| 35 | |
| 36 | static inline |
| 37 | const MachineInstrBuilder &AddDefaultCC(const MachineInstrBuilder &MIB) { |
| 38 | return MIB.addReg(0); |
| 39 | } |
| 40 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 41 | ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI) |
Chris Lattner | 6410552 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 42 | : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 43 | RI(*this, STI) { |
| 44 | } |
| 45 | |
Rafael Espindola | 46adf81 | 2006-08-08 20:35:03 +0000 | [diff] [blame] | 46 | const TargetRegisterClass *ARMInstrInfo::getPointerRegClass() const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 47 | return &ARM::GPRRegClass; |
Rafael Espindola | 46adf81 | 2006-08-08 20:35:03 +0000 | [diff] [blame] | 48 | } |
| 49 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 50 | /// Return true if the instruction is a register to register move and |
| 51 | /// leave the source and dest operands in the passed parameters. |
| 52 | /// |
| 53 | bool ARMInstrInfo::isMoveInstr(const MachineInstr &MI, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 54 | unsigned &SrcReg, unsigned &DstReg) const { |
Chris Lattner | cc8cd0c | 2008-01-07 02:48:55 +0000 | [diff] [blame] | 55 | unsigned oc = MI.getOpcode(); |
Rafael Espindola | 49e4415 | 2006-06-27 21:52:45 +0000 | [diff] [blame] | 56 | switch (oc) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 57 | default: |
| 58 | return false; |
| 59 | case ARM::FCPYS: |
| 60 | case ARM::FCPYD: |
| 61 | SrcReg = MI.getOperand(1).getReg(); |
| 62 | DstReg = MI.getOperand(0).getReg(); |
| 63 | return true; |
Evan Cheng | 9f6636f | 2007-03-19 07:48:02 +0000 | [diff] [blame] | 64 | case ARM::MOVr: |
| 65 | case ARM::tMOVr: |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 66 | assert(MI.getDesc().getNumOperands() >= 2 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 67 | MI.getOperand(0).isReg() && |
| 68 | MI.getOperand(1).isReg() && |
Anton Korobeynikov | bed2946 | 2007-04-16 18:10:23 +0000 | [diff] [blame] | 69 | "Invalid ARM MOV instruction"); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 70 | SrcReg = MI.getOperand(1).getReg(); |
| 71 | DstReg = MI.getOperand(0).getReg(); |
| 72 | return true; |
Rafael Espindola | 49e4415 | 2006-06-27 21:52:45 +0000 | [diff] [blame] | 73 | } |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 74 | } |
Chris Lattner | 578e64a | 2006-10-24 16:47:57 +0000 | [diff] [blame] | 75 | |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 76 | unsigned ARMInstrInfo::isLoadFromStackSlot(const MachineInstr *MI, |
| 77 | int &FrameIndex) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 78 | switch (MI->getOpcode()) { |
| 79 | default: break; |
| 80 | case ARM::LDR: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 81 | if (MI->getOperand(1).isFI() && |
| 82 | MI->getOperand(2).isReg() && |
| 83 | MI->getOperand(3).isImm() && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 84 | MI->getOperand(2).getReg() == 0 && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 85 | MI->getOperand(3).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 86 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 87 | return MI->getOperand(0).getReg(); |
| 88 | } |
| 89 | break; |
| 90 | case ARM::FLDD: |
| 91 | case ARM::FLDS: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 92 | if (MI->getOperand(1).isFI() && |
| 93 | MI->getOperand(2).isImm() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 94 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 95 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 96 | return MI->getOperand(0).getReg(); |
| 97 | } |
| 98 | break; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 99 | case ARM::tRestore: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 100 | if (MI->getOperand(1).isFI() && |
| 101 | MI->getOperand(2).isImm() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 102 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 103 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 104 | return MI->getOperand(0).getReg(); |
| 105 | } |
| 106 | break; |
| 107 | } |
| 108 | return 0; |
| 109 | } |
| 110 | |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 111 | unsigned ARMInstrInfo::isStoreToStackSlot(const MachineInstr *MI, |
| 112 | int &FrameIndex) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 113 | switch (MI->getOpcode()) { |
| 114 | default: break; |
| 115 | case ARM::STR: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 116 | if (MI->getOperand(1).isFI() && |
| 117 | MI->getOperand(2).isReg() && |
| 118 | MI->getOperand(3).isImm() && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 119 | MI->getOperand(2).getReg() == 0 && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 120 | MI->getOperand(3).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 121 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 122 | return MI->getOperand(0).getReg(); |
| 123 | } |
| 124 | break; |
| 125 | case ARM::FSTD: |
| 126 | case ARM::FSTS: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 127 | if (MI->getOperand(1).isFI() && |
| 128 | MI->getOperand(2).isImm() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 129 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 130 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 131 | return MI->getOperand(0).getReg(); |
| 132 | } |
| 133 | break; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 134 | case ARM::tSpill: |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 135 | if (MI->getOperand(1).isFI() && |
| 136 | MI->getOperand(2).isImm() && |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 137 | MI->getOperand(2).getImm() == 0) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 138 | FrameIndex = MI->getOperand(1).getIndex(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 139 | return MI->getOperand(0).getReg(); |
| 140 | } |
| 141 | break; |
| 142 | } |
| 143 | return 0; |
| 144 | } |
| 145 | |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 146 | void ARMInstrInfo::reMaterialize(MachineBasicBlock &MBB, |
| 147 | MachineBasicBlock::iterator I, |
| 148 | unsigned DestReg, |
| 149 | const MachineInstr *Orig) const { |
| 150 | if (Orig->getOpcode() == ARM::MOVi2pieces) { |
| 151 | RI.emitLoadConstPool(MBB, I, DestReg, Orig->getOperand(1).getImm(), |
| 152 | Orig->getOperand(2).getImm(), |
| 153 | Orig->getOperand(3).getReg(), this, false); |
| 154 | return; |
| 155 | } |
| 156 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 157 | MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig); |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 158 | MI->getOperand(0).setReg(DestReg); |
| 159 | MBB.insert(I, MI); |
| 160 | } |
| 161 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 162 | static unsigned getUnindexedOpcode(unsigned Opc) { |
| 163 | switch (Opc) { |
| 164 | default: break; |
| 165 | case ARM::LDR_PRE: |
| 166 | case ARM::LDR_POST: |
| 167 | return ARM::LDR; |
| 168 | case ARM::LDRH_PRE: |
| 169 | case ARM::LDRH_POST: |
| 170 | return ARM::LDRH; |
| 171 | case ARM::LDRB_PRE: |
| 172 | case ARM::LDRB_POST: |
| 173 | return ARM::LDRB; |
| 174 | case ARM::LDRSH_PRE: |
| 175 | case ARM::LDRSH_POST: |
| 176 | return ARM::LDRSH; |
| 177 | case ARM::LDRSB_PRE: |
| 178 | case ARM::LDRSB_POST: |
| 179 | return ARM::LDRSB; |
| 180 | case ARM::STR_PRE: |
| 181 | case ARM::STR_POST: |
| 182 | return ARM::STR; |
| 183 | case ARM::STRH_PRE: |
| 184 | case ARM::STRH_POST: |
| 185 | return ARM::STRH; |
| 186 | case ARM::STRB_PRE: |
| 187 | case ARM::STRB_POST: |
| 188 | return ARM::STRB; |
| 189 | } |
| 190 | return 0; |
| 191 | } |
| 192 | |
| 193 | MachineInstr * |
| 194 | ARMInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI, |
| 195 | MachineBasicBlock::iterator &MBBI, |
Owen Anderson | f660c17 | 2008-07-02 23:41:07 +0000 | [diff] [blame] | 196 | LiveVariables *LV) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 197 | if (!EnableARM3Addr) |
| 198 | return NULL; |
| 199 | |
| 200 | MachineInstr *MI = MBBI; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 201 | MachineFunction &MF = *MI->getParent()->getParent(); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 202 | unsigned TSFlags = MI->getDesc().TSFlags; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 203 | bool isPre = false; |
| 204 | switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) { |
| 205 | default: return NULL; |
| 206 | case ARMII::IndexModePre: |
| 207 | isPre = true; |
| 208 | break; |
| 209 | case ARMII::IndexModePost: |
| 210 | break; |
| 211 | } |
| 212 | |
| 213 | // Try spliting an indexed load / store to a un-indexed one plus an add/sub |
| 214 | // operation. |
| 215 | unsigned MemOpc = getUnindexedOpcode(MI->getOpcode()); |
| 216 | if (MemOpc == 0) |
| 217 | return NULL; |
| 218 | |
| 219 | MachineInstr *UpdateMI = NULL; |
| 220 | MachineInstr *MemMI = NULL; |
| 221 | unsigned AddrMode = (TSFlags & ARMII::AddrModeMask); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 222 | const TargetInstrDesc &TID = MI->getDesc(); |
| 223 | unsigned NumOps = TID.getNumOperands(); |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 224 | bool isLoad = !TID.mayStore(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 225 | const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0); |
| 226 | const MachineOperand &Base = MI->getOperand(2); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 227 | const MachineOperand &Offset = MI->getOperand(NumOps-3); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 228 | unsigned WBReg = WB.getReg(); |
| 229 | unsigned BaseReg = Base.getReg(); |
| 230 | unsigned OffReg = Offset.getReg(); |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 231 | unsigned OffImm = MI->getOperand(NumOps-2).getImm(); |
| 232 | ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 233 | switch (AddrMode) { |
| 234 | default: |
| 235 | assert(false && "Unknown indexed op!"); |
| 236 | return NULL; |
| 237 | case ARMII::AddrMode2: { |
| 238 | bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub; |
| 239 | unsigned Amt = ARM_AM::getAM2Offset(OffImm); |
| 240 | if (OffReg == 0) { |
| 241 | int SOImmVal = ARM_AM::getSOImmVal(Amt); |
| 242 | if (SOImmVal == -1) |
| 243 | // Can't encode it in a so_imm operand. This transformation will |
| 244 | // add more than 1 instruction. Abandon! |
| 245 | return NULL; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 246 | UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 247 | .addReg(BaseReg).addImm(SOImmVal) |
| 248 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 249 | } else if (Amt != 0) { |
| 250 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm); |
| 251 | unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 252 | UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 253 | .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc) |
| 254 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 255 | } else |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 256 | UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 257 | .addReg(BaseReg).addReg(OffReg) |
| 258 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 259 | break; |
| 260 | } |
| 261 | case ARMII::AddrMode3 : { |
| 262 | bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub; |
| 263 | unsigned Amt = ARM_AM::getAM3Offset(OffImm); |
| 264 | if (OffReg == 0) |
| 265 | // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand. |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 266 | UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 267 | .addReg(BaseReg).addImm(Amt) |
| 268 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 269 | else |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 270 | UpdateMI = BuildMI(MF, get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 271 | .addReg(BaseReg).addReg(OffReg) |
| 272 | .addImm(Pred).addReg(0).addReg(0); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 273 | break; |
| 274 | } |
| 275 | } |
| 276 | |
| 277 | std::vector<MachineInstr*> NewMIs; |
| 278 | if (isPre) { |
| 279 | if (isLoad) |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 280 | MemMI = BuildMI(MF, get(MemOpc), MI->getOperand(0).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 281 | .addReg(WBReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 282 | else |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 283 | MemMI = BuildMI(MF, get(MemOpc)).addReg(MI->getOperand(1).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 284 | .addReg(WBReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 285 | NewMIs.push_back(MemMI); |
| 286 | NewMIs.push_back(UpdateMI); |
| 287 | } else { |
| 288 | if (isLoad) |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 289 | MemMI = BuildMI(MF, get(MemOpc), MI->getOperand(0).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 290 | .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 291 | else |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 292 | MemMI = BuildMI(MF, get(MemOpc)).addReg(MI->getOperand(1).getReg()) |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 293 | .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 294 | if (WB.isDead()) |
| 295 | UpdateMI->getOperand(0).setIsDead(); |
| 296 | NewMIs.push_back(UpdateMI); |
| 297 | NewMIs.push_back(MemMI); |
| 298 | } |
| 299 | |
| 300 | // Transfer LiveVariables states, kill / dead info. |
Evan Cheng | afaf120 | 2008-11-03 21:02:39 +0000 | [diff] [blame] | 301 | if (LV) { |
| 302 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 303 | MachineOperand &MO = MI->getOperand(i); |
| 304 | if (MO.isReg() && MO.getReg() && |
| 305 | TargetRegisterInfo::isVirtualRegister(MO.getReg())) { |
| 306 | unsigned Reg = MO.getReg(); |
Owen Anderson | f660c17 | 2008-07-02 23:41:07 +0000 | [diff] [blame] | 307 | |
Owen Anderson | f660c17 | 2008-07-02 23:41:07 +0000 | [diff] [blame] | 308 | LiveVariables::VarInfo &VI = LV->getVarInfo(Reg); |
| 309 | if (MO.isDef()) { |
| 310 | MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI; |
| 311 | if (MO.isDead()) |
| 312 | LV->addVirtualRegisterDead(Reg, NewMI); |
| 313 | } |
| 314 | if (MO.isUse() && MO.isKill()) { |
| 315 | for (unsigned j = 0; j < 2; ++j) { |
| 316 | // Look at the two new MI's in reverse order. |
| 317 | MachineInstr *NewMI = NewMIs[j]; |
| 318 | if (!NewMI->readsRegister(Reg)) |
| 319 | continue; |
| 320 | LV->addVirtualRegisterKilled(Reg, NewMI); |
| 321 | if (VI.removeKill(MI)) |
| 322 | VI.Kills.push_back(NewMI); |
| 323 | break; |
| 324 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 325 | } |
| 326 | } |
| 327 | } |
| 328 | } |
| 329 | |
| 330 | MFI->insert(MBBI, NewMIs[1]); |
| 331 | MFI->insert(MBBI, NewMIs[0]); |
| 332 | return NewMIs[0]; |
| 333 | } |
| 334 | |
| 335 | // Branch analysis. |
| 336 | bool ARMInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB, |
| 337 | MachineBasicBlock *&FBB, |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 338 | SmallVectorImpl<MachineOperand> &Cond) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 339 | // If the block has no terminators, it just falls into the block after it. |
| 340 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 341 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 342 | return false; |
| 343 | |
| 344 | // Get the last instruction in the block. |
| 345 | MachineInstr *LastInst = I; |
| 346 | |
| 347 | // If there is only one terminator instruction, process it. |
| 348 | unsigned LastOpc = LastInst->getOpcode(); |
Evan Cheng | 4b9cb7d | 2007-07-06 23:23:19 +0000 | [diff] [blame] | 349 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 350 | if (LastOpc == ARM::B || LastOpc == ARM::tB) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 351 | TBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 352 | return false; |
| 353 | } |
| 354 | if (LastOpc == ARM::Bcc || LastOpc == ARM::tBcc) { |
| 355 | // Block ends with fall-through condbranch. |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 356 | TBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 357 | Cond.push_back(LastInst->getOperand(1)); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 358 | Cond.push_back(LastInst->getOperand(2)); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 359 | return false; |
| 360 | } |
| 361 | return true; // Can't handle indirect branch. |
| 362 | } |
| 363 | |
| 364 | // Get the instruction before it if it is a terminator. |
| 365 | MachineInstr *SecondLastInst = I; |
| 366 | |
| 367 | // If there are three terminators, we don't know what sort of block this is. |
Evan Cheng | 4b9cb7d | 2007-07-06 23:23:19 +0000 | [diff] [blame] | 368 | if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I)) |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 369 | return true; |
| 370 | |
| 371 | // If the block ends with ARM::B/ARM::tB and a ARM::Bcc/ARM::tBcc, handle it. |
| 372 | unsigned SecondLastOpc = SecondLastInst->getOpcode(); |
| 373 | if ((SecondLastOpc == ARM::Bcc && LastOpc == ARM::B) || |
| 374 | (SecondLastOpc == ARM::tBcc && LastOpc == ARM::tB)) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 375 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 376 | Cond.push_back(SecondLastInst->getOperand(1)); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 377 | Cond.push_back(SecondLastInst->getOperand(2)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 378 | FBB = LastInst->getOperand(0).getMBB(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 379 | return false; |
| 380 | } |
| 381 | |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 382 | // If the block ends with two unconditional branches, handle it. The second |
| 383 | // one is not executed, so remove it. |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 384 | if ((SecondLastOpc == ARM::B || SecondLastOpc==ARM::tB) && |
| 385 | (LastOpc == ARM::B || LastOpc == ARM::tB)) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 386 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 387 | I = LastInst; |
| 388 | I->eraseFromParent(); |
| 389 | return false; |
| 390 | } |
| 391 | |
Dale Johannesen | 66a2a8f | 2007-07-12 16:45:35 +0000 | [diff] [blame] | 392 | // Likewise if it ends with a branch table followed by an unconditional branch. |
| 393 | // The branch folder can create these, and we must get rid of them for |
| 394 | // correctness of Thumb constant islands. |
| 395 | if ((SecondLastOpc == ARM::BR_JTr || SecondLastOpc==ARM::BR_JTm || |
| 396 | SecondLastOpc == ARM::BR_JTadd || SecondLastOpc==ARM::tBR_JTr) && |
| 397 | (LastOpc == ARM::B || LastOpc == ARM::tB)) { |
| 398 | I = LastInst; |
| 399 | I->eraseFromParent(); |
| 400 | return true; |
| 401 | } |
| 402 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 403 | // Otherwise, can't handle this. |
| 404 | return true; |
| 405 | } |
| 406 | |
| 407 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 408 | unsigned ARMInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 409 | MachineFunction &MF = *MBB.getParent(); |
| 410 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 411 | int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B; |
| 412 | int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc; |
| 413 | |
| 414 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 415 | if (I == MBB.begin()) return 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 416 | --I; |
| 417 | if (I->getOpcode() != BOpc && I->getOpcode() != BccOpc) |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 418 | return 0; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 419 | |
| 420 | // Remove the branch. |
| 421 | I->eraseFromParent(); |
| 422 | |
| 423 | I = MBB.end(); |
| 424 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 425 | if (I == MBB.begin()) return 1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 426 | --I; |
| 427 | if (I->getOpcode() != BccOpc) |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 428 | return 1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 429 | |
| 430 | // Remove the branch. |
| 431 | I->eraseFromParent(); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 432 | return 2; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 433 | } |
| 434 | |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 435 | unsigned ARMInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 436 | MachineBasicBlock *FBB, |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 437 | const SmallVectorImpl<MachineOperand> &Cond) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 438 | MachineFunction &MF = *MBB.getParent(); |
| 439 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 440 | int BOpc = AFI->isThumbFunction() ? ARM::tB : ARM::B; |
| 441 | int BccOpc = AFI->isThumbFunction() ? ARM::tBcc : ARM::Bcc; |
| 442 | |
| 443 | // Shouldn't be a fall through. |
| 444 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 445 | assert((Cond.size() == 2 || Cond.size() == 0) && |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 446 | "ARM branch conditions have two components!"); |
| 447 | |
| 448 | if (FBB == 0) { |
| 449 | if (Cond.empty()) // Unconditional branch? |
| 450 | BuildMI(&MBB, get(BOpc)).addMBB(TBB); |
| 451 | else |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 452 | BuildMI(&MBB, get(BccOpc)).addMBB(TBB) |
| 453 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 454 | return 1; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 455 | } |
| 456 | |
| 457 | // Two-way conditional branch. |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 458 | BuildMI(&MBB, get(BccOpc)).addMBB(TBB) |
| 459 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 460 | BuildMI(&MBB, get(BOpc)).addMBB(FBB); |
Evan Cheng | 6ae3626 | 2007-05-18 00:18:17 +0000 | [diff] [blame] | 461 | return 2; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 462 | } |
| 463 | |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 464 | bool ARMInstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 465 | MachineBasicBlock::iterator I, |
| 466 | unsigned DestReg, unsigned SrcReg, |
| 467 | const TargetRegisterClass *DestRC, |
| 468 | const TargetRegisterClass *SrcRC) const { |
| 469 | if (DestRC != SrcRC) { |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 470 | // Not yet supported! |
| 471 | return false; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 472 | } |
| 473 | |
| 474 | if (DestRC == ARM::GPRRegisterClass) { |
| 475 | MachineFunction &MF = *MBB.getParent(); |
| 476 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 477 | if (AFI->isThumbFunction()) |
| 478 | BuildMI(MBB, I, get(ARM::tMOVr), DestReg).addReg(SrcReg); |
| 479 | else |
| 480 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, get(ARM::MOVr), DestReg) |
| 481 | .addReg(SrcReg))); |
| 482 | } else if (DestRC == ARM::SPRRegisterClass) |
| 483 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FCPYS), DestReg) |
| 484 | .addReg(SrcReg)); |
| 485 | else if (DestRC == ARM::DPRRegisterClass) |
| 486 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FCPYD), DestReg) |
| 487 | .addReg(SrcReg)); |
| 488 | else |
Owen Anderson | 940f83e | 2008-08-26 18:03:31 +0000 | [diff] [blame] | 489 | return false; |
| 490 | |
| 491 | return true; |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 492 | } |
| 493 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 494 | static const MachineInstrBuilder &ARMInstrAddOperand(MachineInstrBuilder &MIB, |
| 495 | MachineOperand &MO) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 496 | if (MO.isReg()) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 497 | MIB = MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit()); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 498 | else if (MO.isImm()) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 499 | MIB = MIB.addImm(MO.getImm()); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 500 | else if (MO.isFI()) |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 501 | MIB = MIB.addFrameIndex(MO.getIndex()); |
| 502 | else |
| 503 | assert(0 && "Unknown operand for ARMInstrAddOperand!"); |
| 504 | |
| 505 | return MIB; |
| 506 | } |
| 507 | |
| 508 | void ARMInstrInfo:: |
| 509 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 510 | unsigned SrcReg, bool isKill, int FI, |
| 511 | const TargetRegisterClass *RC) const { |
| 512 | if (RC == ARM::GPRRegisterClass) { |
| 513 | MachineFunction &MF = *MBB.getParent(); |
| 514 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 515 | if (AFI->isThumbFunction()) |
| 516 | BuildMI(MBB, I, get(ARM::tSpill)).addReg(SrcReg, false, false, isKill) |
| 517 | .addFrameIndex(FI).addImm(0); |
| 518 | else |
| 519 | AddDefaultPred(BuildMI(MBB, I, get(ARM::STR)) |
| 520 | .addReg(SrcReg, false, false, isKill) |
| 521 | .addFrameIndex(FI).addReg(0).addImm(0)); |
| 522 | } else if (RC == ARM::DPRRegisterClass) { |
| 523 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FSTD)) |
| 524 | .addReg(SrcReg, false, false, isKill) |
| 525 | .addFrameIndex(FI).addImm(0)); |
| 526 | } else { |
| 527 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 528 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FSTS)) |
| 529 | .addReg(SrcReg, false, false, isKill) |
| 530 | .addFrameIndex(FI).addImm(0)); |
| 531 | } |
| 532 | } |
| 533 | |
| 534 | void ARMInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg, |
| 535 | bool isKill, |
| 536 | SmallVectorImpl<MachineOperand> &Addr, |
| 537 | const TargetRegisterClass *RC, |
| 538 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
| 539 | unsigned Opc = 0; |
| 540 | if (RC == ARM::GPRRegisterClass) { |
| 541 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 542 | if (AFI->isThumbFunction()) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 543 | Opc = Addr[0].isFI() ? ARM::tSpill : ARM::tSTR; |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 544 | MachineInstrBuilder MIB = |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 545 | BuildMI(MF, get(Opc)).addReg(SrcReg, false, false, isKill); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 546 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
| 547 | MIB = ARMInstrAddOperand(MIB, Addr[i]); |
| 548 | NewMIs.push_back(MIB); |
| 549 | return; |
| 550 | } |
| 551 | Opc = ARM::STR; |
| 552 | } else if (RC == ARM::DPRRegisterClass) { |
| 553 | Opc = ARM::FSTD; |
| 554 | } else { |
| 555 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 556 | Opc = ARM::FSTS; |
| 557 | } |
| 558 | |
| 559 | MachineInstrBuilder MIB = |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 560 | BuildMI(MF, get(Opc)).addReg(SrcReg, false, false, isKill); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 561 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
| 562 | MIB = ARMInstrAddOperand(MIB, Addr[i]); |
| 563 | AddDefaultPred(MIB); |
| 564 | NewMIs.push_back(MIB); |
| 565 | return; |
| 566 | } |
| 567 | |
| 568 | void ARMInstrInfo:: |
| 569 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 570 | unsigned DestReg, int FI, |
| 571 | const TargetRegisterClass *RC) const { |
| 572 | if (RC == ARM::GPRRegisterClass) { |
| 573 | MachineFunction &MF = *MBB.getParent(); |
| 574 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 575 | if (AFI->isThumbFunction()) |
| 576 | BuildMI(MBB, I, get(ARM::tRestore), DestReg) |
| 577 | .addFrameIndex(FI).addImm(0); |
| 578 | else |
| 579 | AddDefaultPred(BuildMI(MBB, I, get(ARM::LDR), DestReg) |
| 580 | .addFrameIndex(FI).addReg(0).addImm(0)); |
| 581 | } else if (RC == ARM::DPRRegisterClass) { |
| 582 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FLDD), DestReg) |
| 583 | .addFrameIndex(FI).addImm(0)); |
| 584 | } else { |
| 585 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 586 | AddDefaultPred(BuildMI(MBB, I, get(ARM::FLDS), DestReg) |
| 587 | .addFrameIndex(FI).addImm(0)); |
| 588 | } |
| 589 | } |
| 590 | |
| 591 | void ARMInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg, |
| 592 | SmallVectorImpl<MachineOperand> &Addr, |
| 593 | const TargetRegisterClass *RC, |
| 594 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
| 595 | unsigned Opc = 0; |
| 596 | if (RC == ARM::GPRRegisterClass) { |
| 597 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 598 | if (AFI->isThumbFunction()) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 599 | Opc = Addr[0].isFI() ? ARM::tRestore : ARM::tLDR; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 600 | MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 601 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
| 602 | MIB = ARMInstrAddOperand(MIB, Addr[i]); |
| 603 | NewMIs.push_back(MIB); |
| 604 | return; |
| 605 | } |
| 606 | Opc = ARM::LDR; |
| 607 | } else if (RC == ARM::DPRRegisterClass) { |
| 608 | Opc = ARM::FLDD; |
| 609 | } else { |
| 610 | assert(RC == ARM::SPRRegisterClass && "Unknown regclass!"); |
| 611 | Opc = ARM::FLDS; |
| 612 | } |
| 613 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 614 | MachineInstrBuilder MIB = BuildMI(MF, get(Opc), DestReg); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 615 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) |
| 616 | MIB = ARMInstrAddOperand(MIB, Addr[i]); |
| 617 | AddDefaultPred(MIB); |
| 618 | NewMIs.push_back(MIB); |
| 619 | return; |
| 620 | } |
| 621 | |
Owen Anderson | d94b6a1 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 622 | bool ARMInstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB, |
| 623 | MachineBasicBlock::iterator MI, |
| 624 | const std::vector<CalleeSavedInfo> &CSI) const { |
| 625 | MachineFunction &MF = *MBB.getParent(); |
| 626 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 627 | if (!AFI->isThumbFunction() || CSI.empty()) |
| 628 | return false; |
| 629 | |
| 630 | MachineInstrBuilder MIB = BuildMI(MBB, MI, get(ARM::tPUSH)); |
| 631 | for (unsigned i = CSI.size(); i != 0; --i) { |
| 632 | unsigned Reg = CSI[i-1].getReg(); |
| 633 | // Add the callee-saved register as live-in. It's killed at the spill. |
| 634 | MBB.addLiveIn(Reg); |
| 635 | MIB.addReg(Reg, false/*isDef*/,false/*isImp*/,true/*isKill*/); |
| 636 | } |
| 637 | return true; |
| 638 | } |
| 639 | |
| 640 | bool ARMInstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB, |
| 641 | MachineBasicBlock::iterator MI, |
| 642 | const std::vector<CalleeSavedInfo> &CSI) const { |
| 643 | MachineFunction &MF = *MBB.getParent(); |
| 644 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 645 | if (!AFI->isThumbFunction() || CSI.empty()) |
| 646 | return false; |
| 647 | |
| 648 | bool isVarArg = AFI->getVarArgsRegSaveSize() > 0; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 649 | MachineInstr *PopMI = MF.CreateMachineInstr(get(ARM::tPOP)); |
Owen Anderson | d94b6a1 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 650 | MBB.insert(MI, PopMI); |
| 651 | for (unsigned i = CSI.size(); i != 0; --i) { |
| 652 | unsigned Reg = CSI[i-1].getReg(); |
| 653 | if (Reg == ARM::LR) { |
| 654 | // Special epilogue for vararg functions. See emitEpilogue |
| 655 | if (isVarArg) |
| 656 | continue; |
| 657 | Reg = ARM::PC; |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 658 | PopMI->setDesc(get(ARM::tPOP_RET)); |
Owen Anderson | d94b6a1 | 2008-01-04 23:57:37 +0000 | [diff] [blame] | 659 | MBB.erase(MI); |
| 660 | } |
| 661 | PopMI->addOperand(MachineOperand::CreateReg(Reg, true)); |
| 662 | } |
| 663 | return true; |
| 664 | } |
| 665 | |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 666 | MachineInstr *ARMInstrInfo::foldMemoryOperandImpl(MachineFunction &MF, |
| 667 | MachineInstr *MI, |
Dan Gohman | 8e8b8a2 | 2008-10-16 01:49:15 +0000 | [diff] [blame] | 668 | const SmallVectorImpl<unsigned> &Ops, |
Dan Gohman | c54baa2 | 2008-12-03 18:43:12 +0000 | [diff] [blame] | 669 | int FI) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 670 | if (Ops.size() != 1) return NULL; |
| 671 | |
| 672 | unsigned OpNum = Ops[0]; |
| 673 | unsigned Opc = MI->getOpcode(); |
| 674 | MachineInstr *NewMI = NULL; |
| 675 | switch (Opc) { |
| 676 | default: break; |
| 677 | case ARM::MOVr: { |
| 678 | if (MI->getOperand(4).getReg() == ARM::CPSR) |
| 679 | // If it is updating CPSR, then it cannot be foled. |
| 680 | break; |
| 681 | unsigned Pred = MI->getOperand(2).getImm(); |
| 682 | unsigned PredReg = MI->getOperand(3).getReg(); |
| 683 | if (OpNum == 0) { // move -> store |
| 684 | unsigned SrcReg = MI->getOperand(1).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 685 | bool isKill = MI->getOperand(1).isKill(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 686 | NewMI = BuildMI(MF, get(ARM::STR)).addReg(SrcReg, false, false, isKill) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 687 | .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 688 | } else { // move -> load |
| 689 | unsigned DstReg = MI->getOperand(0).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 690 | bool isDead = MI->getOperand(0).isDead(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 691 | NewMI = BuildMI(MF, get(ARM::LDR)).addReg(DstReg, true, false, false, isDead) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 692 | .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 693 | } |
| 694 | break; |
| 695 | } |
| 696 | case ARM::tMOVr: { |
| 697 | if (OpNum == 0) { // move -> store |
| 698 | unsigned SrcReg = MI->getOperand(1).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 699 | bool isKill = MI->getOperand(1).isKill(); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 700 | if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg)) |
| 701 | // tSpill cannot take a high register operand. |
| 702 | break; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 703 | NewMI = BuildMI(MF, get(ARM::tSpill)).addReg(SrcReg, false, false, isKill) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 704 | .addFrameIndex(FI).addImm(0); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 705 | } else { // move -> load |
| 706 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 707 | if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg)) |
| 708 | // tRestore cannot target a high register operand. |
| 709 | break; |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 710 | bool isDead = MI->getOperand(0).isDead(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 711 | NewMI = BuildMI(MF, get(ARM::tRestore)) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 712 | .addReg(DstReg, true, false, false, isDead) |
| 713 | .addFrameIndex(FI).addImm(0); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 714 | } |
| 715 | break; |
| 716 | } |
| 717 | case ARM::FCPYS: { |
| 718 | unsigned Pred = MI->getOperand(2).getImm(); |
| 719 | unsigned PredReg = MI->getOperand(3).getReg(); |
| 720 | if (OpNum == 0) { // move -> store |
| 721 | unsigned SrcReg = MI->getOperand(1).getReg(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 722 | NewMI = BuildMI(MF, get(ARM::FSTS)).addReg(SrcReg).addFrameIndex(FI) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 723 | .addImm(0).addImm(Pred).addReg(PredReg); |
| 724 | } else { // move -> load |
| 725 | unsigned DstReg = MI->getOperand(0).getReg(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 726 | NewMI = BuildMI(MF, get(ARM::FLDS), DstReg).addFrameIndex(FI) |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 727 | .addImm(0).addImm(Pred).addReg(PredReg); |
| 728 | } |
| 729 | break; |
| 730 | } |
| 731 | case ARM::FCPYD: { |
| 732 | unsigned Pred = MI->getOperand(2).getImm(); |
| 733 | unsigned PredReg = MI->getOperand(3).getReg(); |
| 734 | if (OpNum == 0) { // move -> store |
| 735 | unsigned SrcReg = MI->getOperand(1).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 736 | bool isKill = MI->getOperand(1).isKill(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 737 | NewMI = BuildMI(MF, get(ARM::FSTD)).addReg(SrcReg, false, false, isKill) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 738 | .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 739 | } else { // move -> load |
| 740 | unsigned DstReg = MI->getOperand(0).getReg(); |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 741 | bool isDead = MI->getOperand(0).isDead(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 742 | NewMI = BuildMI(MF, get(ARM::FLDD)).addReg(DstReg, true, false, false, isDead) |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 743 | .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg); |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 744 | } |
| 745 | break; |
| 746 | } |
| 747 | } |
| 748 | |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 749 | return NewMI; |
| 750 | } |
| 751 | |
Dan Gohman | 8e8b8a2 | 2008-10-16 01:49:15 +0000 | [diff] [blame] | 752 | bool ARMInstrInfo::canFoldMemoryOperand(const MachineInstr *MI, |
| 753 | const SmallVectorImpl<unsigned> &Ops) const { |
Owen Anderson | 43dbe05 | 2008-01-07 01:35:02 +0000 | [diff] [blame] | 754 | if (Ops.size() != 1) return false; |
| 755 | |
| 756 | unsigned OpNum = Ops[0]; |
| 757 | unsigned Opc = MI->getOpcode(); |
| 758 | switch (Opc) { |
| 759 | default: break; |
| 760 | case ARM::MOVr: |
| 761 | // If it is updating CPSR, then it cannot be foled. |
| 762 | return MI->getOperand(4).getReg() != ARM::CPSR; |
| 763 | case ARM::tMOVr: { |
| 764 | if (OpNum == 0) { // move -> store |
| 765 | unsigned SrcReg = MI->getOperand(1).getReg(); |
| 766 | if (RI.isPhysicalRegister(SrcReg) && !RI.isLowRegister(SrcReg)) |
| 767 | // tSpill cannot take a high register operand. |
| 768 | return false; |
| 769 | } else { // move -> load |
| 770 | unsigned DstReg = MI->getOperand(0).getReg(); |
| 771 | if (RI.isPhysicalRegister(DstReg) && !RI.isLowRegister(DstReg)) |
| 772 | // tRestore cannot target a high register operand. |
| 773 | return false; |
| 774 | } |
| 775 | return true; |
| 776 | } |
| 777 | case ARM::FCPYS: |
| 778 | case ARM::FCPYD: |
| 779 | return true; |
| 780 | } |
| 781 | |
| 782 | return false; |
| 783 | } |
| 784 | |
Dan Gohman | 8e8b8a2 | 2008-10-16 01:49:15 +0000 | [diff] [blame] | 785 | bool ARMInstrInfo::BlockHasNoFallThrough(const MachineBasicBlock &MBB) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 786 | if (MBB.empty()) return false; |
| 787 | |
| 788 | switch (MBB.back().getOpcode()) { |
Evan Cheng | 5a18ebc | 2007-05-21 18:56:31 +0000 | [diff] [blame] | 789 | case ARM::BX_RET: // Return. |
| 790 | case ARM::LDM_RET: |
| 791 | case ARM::tBX_RET: |
| 792 | case ARM::tBX_RET_vararg: |
| 793 | case ARM::tPOP_RET: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 794 | case ARM::B: |
| 795 | case ARM::tB: // Uncond branch. |
Evan Cheng | c322a9a | 2007-01-30 08:03:06 +0000 | [diff] [blame] | 796 | case ARM::tBR_JTr: |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 797 | case ARM::BR_JTr: // Jumptable branch. |
| 798 | case ARM::BR_JTm: // Jumptable branch through mem. |
| 799 | case ARM::BR_JTadd: // Jumptable branch add to pc. |
| 800 | return true; |
| 801 | default: return false; |
| 802 | } |
| 803 | } |
| 804 | |
| 805 | bool ARMInstrInfo:: |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 806 | ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 807 | ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm(); |
| 808 | Cond[0].setImm(ARMCC::getOppositeCondition(CC)); |
| 809 | return false; |
Rafael Espindola | 3d7d39a | 2006-10-24 17:07:11 +0000 | [diff] [blame] | 810 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 811 | |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 812 | bool ARMInstrInfo::isPredicated(const MachineInstr *MI) const { |
| 813 | int PIdx = MI->findFirstPredOperandIdx(); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 814 | return PIdx != -1 && MI->getOperand(PIdx).getImm() != ARMCC::AL; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 815 | } |
| 816 | |
Evan Cheng | 02c602b | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 817 | bool ARMInstrInfo::PredicateInstruction(MachineInstr *MI, |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 818 | const SmallVectorImpl<MachineOperand> &Pred) const { |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 819 | unsigned Opc = MI->getOpcode(); |
| 820 | if (Opc == ARM::B || Opc == ARM::tB) { |
Chris Lattner | 5080f4d | 2008-01-11 18:10:50 +0000 | [diff] [blame] | 821 | MI->setDesc(get(Opc == ARM::B ? ARM::Bcc : ARM::tBcc)); |
Chris Lattner | c8bd287 | 2007-12-30 01:01:54 +0000 | [diff] [blame] | 822 | MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm())); |
| 823 | MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false)); |
Evan Cheng | 02c602b | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 824 | return true; |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 825 | } |
| 826 | |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 827 | int PIdx = MI->findFirstPredOperandIdx(); |
| 828 | if (PIdx != -1) { |
| 829 | MachineOperand &PMO = MI->getOperand(PIdx); |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 830 | PMO.setImm(Pred[0].getImm()); |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 831 | MI->getOperand(PIdx+1).setReg(Pred[1].getReg()); |
Evan Cheng | 02c602b | 2007-05-16 21:53:07 +0000 | [diff] [blame] | 832 | return true; |
| 833 | } |
| 834 | return false; |
Evan Cheng | 9307292 | 2007-05-16 02:01:49 +0000 | [diff] [blame] | 835 | } |
| 836 | |
Evan Cheng | 62ccdbf | 2007-05-29 18:42:18 +0000 | [diff] [blame] | 837 | bool |
Owen Anderson | 44eb65c | 2008-08-14 22:49:33 +0000 | [diff] [blame] | 838 | ARMInstrInfo::SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1, |
| 839 | const SmallVectorImpl<MachineOperand> &Pred2) const{ |
Evan Cheng | 0e1d379 | 2007-07-05 07:18:20 +0000 | [diff] [blame] | 840 | if (Pred1.size() > 2 || Pred2.size() > 2) |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 841 | return false; |
| 842 | |
Chris Lattner | 9a1ceae | 2007-12-30 20:49:49 +0000 | [diff] [blame] | 843 | ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm(); |
| 844 | ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm(); |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 845 | if (CC1 == CC2) |
| 846 | return true; |
| 847 | |
| 848 | switch (CC1) { |
| 849 | default: |
| 850 | return false; |
| 851 | case ARMCC::AL: |
| 852 | return true; |
| 853 | case ARMCC::HS: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 854 | return CC2 == ARMCC::HI; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 855 | case ARMCC::LS: |
| 856 | return CC2 == ARMCC::LO || CC2 == ARMCC::EQ; |
| 857 | case ARMCC::GE: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 858 | return CC2 == ARMCC::GT; |
Evan Cheng | 9328c1a | 2007-06-07 01:37:54 +0000 | [diff] [blame] | 859 | case ARMCC::LE: |
Evan Cheng | 1fc7cb6 | 2007-06-08 09:14:47 +0000 | [diff] [blame] | 860 | return CC2 == ARMCC::LT; |
Evan Cheng | 69d5556 | 2007-05-23 07:22:05 +0000 | [diff] [blame] | 861 | } |
| 862 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 863 | |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 864 | bool ARMInstrInfo::DefinesPredicate(MachineInstr *MI, |
| 865 | std::vector<MachineOperand> &Pred) const { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 866 | const TargetInstrDesc &TID = MI->getDesc(); |
| 867 | if (!TID.getImplicitDefs() && !TID.hasOptionalDef()) |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 868 | return false; |
| 869 | |
| 870 | bool Found = false; |
| 871 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 872 | const MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 873 | if (MO.isReg() && MO.getReg() == ARM::CPSR) { |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 874 | Pred.push_back(MO); |
| 875 | Found = true; |
| 876 | } |
| 877 | } |
| 878 | |
| 879 | return Found; |
| 880 | } |
| 881 | |
| 882 | |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 883 | /// FIXME: Works around a gcc miscompilation with -fstrict-aliasing |
| 884 | static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT, |
| 885 | unsigned JTI) DISABLE_INLINE; |
| 886 | static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT, |
| 887 | unsigned JTI) { |
| 888 | return JT[JTI].MBBs.size(); |
| 889 | } |
| 890 | |
| 891 | /// GetInstSize - Return the size of the specified MachineInstr. |
| 892 | /// |
Nicolas Geoffray | 52e724a | 2008-04-16 20:10:13 +0000 | [diff] [blame] | 893 | unsigned ARMInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const { |
| 894 | const MachineBasicBlock &MBB = *MI->getParent(); |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 895 | const MachineFunction *MF = MBB.getParent(); |
| 896 | const TargetAsmInfo *TAI = MF->getTarget().getTargetAsmInfo(); |
| 897 | |
| 898 | // Basic size info comes from the TSFlags field. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 899 | const TargetInstrDesc &TID = MI->getDesc(); |
| 900 | unsigned TSFlags = TID.TSFlags; |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 901 | |
| 902 | switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) { |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame^] | 903 | default: { |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 904 | // If this machine instr is an inline asm, measure it. |
| 905 | if (MI->getOpcode() == ARM::INLINEASM) |
| 906 | return TAI->getInlineAsmLength(MI->getOperand(0).getSymbolName()); |
Dan Gohman | 4406604 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 907 | if (MI->isLabel()) |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 908 | return 0; |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame^] | 909 | switch (MI->getOpcode()) { |
| 910 | default: |
| 911 | assert(0 && "Unknown or unset size field for instr!"); |
| 912 | break; |
| 913 | case TargetInstrInfo::IMPLICIT_DEF: |
| 914 | case TargetInstrInfo::DECLARE: |
| 915 | case TargetInstrInfo::DBG_LABEL: |
| 916 | case TargetInstrInfo::EH_LABEL: |
Evan Cheng | da47e6e | 2008-03-15 00:03:38 +0000 | [diff] [blame] | 917 | return 0; |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame^] | 918 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 919 | break; |
Evan Cheng | e5ad88e | 2008-12-10 21:54:21 +0000 | [diff] [blame^] | 920 | } |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 921 | case ARMII::Size8Bytes: return 8; // Arm instruction x 2. |
| 922 | case ARMII::Size4Bytes: return 4; // Arm instruction. |
| 923 | case ARMII::Size2Bytes: return 2; // Thumb instruction. |
| 924 | case ARMII::SizeSpecial: { |
| 925 | switch (MI->getOpcode()) { |
| 926 | case ARM::CONSTPOOL_ENTRY: |
| 927 | // If this machine instr is a constant pool entry, its size is recorded as |
| 928 | // operand #2. |
| 929 | return MI->getOperand(2).getImm(); |
| 930 | case ARM::BR_JTr: |
| 931 | case ARM::BR_JTm: |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 932 | case ARM::BR_JTadd: |
| 933 | case ARM::tBR_JTr: { |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 934 | // These are jumptable branches, i.e. a branch followed by an inlined |
| 935 | // jumptable. The size is 4 + 4 * number of entries. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 936 | unsigned NumOps = TID.getNumOperands(); |
Evan Cheng | 94679e6 | 2007-05-21 23:17:32 +0000 | [diff] [blame] | 937 | MachineOperand JTOP = |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 938 | MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 939 | unsigned JTI = JTOP.getIndex(); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 940 | const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 941 | const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); |
| 942 | assert(JTI < JT.size()); |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 943 | // Thumb instructions are 2 byte aligned, but JT entries are 4 byte |
| 944 | // 4 aligned. The assembler / linker may add 2 byte padding just before |
Dale Johannesen | 8593e41 | 2007-04-29 19:19:30 +0000 | [diff] [blame] | 945 | // the JT entries. The size does not include this padding; the |
| 946 | // constant islands pass does separate bookkeeping for it. |
Evan Cheng | ad1b9a5 | 2007-01-30 08:22:33 +0000 | [diff] [blame] | 947 | // FIXME: If we know the size of the function is less than (1 << 16) *2 |
| 948 | // bytes, we can use 16-bit entries instead. Then there won't be an |
| 949 | // alignment issue. |
Dale Johannesen | 8593e41 | 2007-04-29 19:19:30 +0000 | [diff] [blame] | 950 | return getNumJTEntries(JT, JTI) * 4 + |
| 951 | (MI->getOpcode()==ARM::tBR_JTr ? 2 : 4); |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 952 | } |
| 953 | default: |
| 954 | // Otherwise, pseudo-instruction sizes are zero. |
| 955 | return 0; |
| 956 | } |
| 957 | } |
| 958 | } |
Chris Lattner | d27c991 | 2008-03-30 18:22:13 +0000 | [diff] [blame] | 959 | return 0; // Not reached |
Evan Cheng | 29836c3 | 2007-01-29 23:45:17 +0000 | [diff] [blame] | 960 | } |