blob: 85ecb95e475233134d5d0d61e8ce117cf8b2e88e [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman2048b852009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Dan Gohman6277eb22009-11-23 17:16:22 +000016#include "FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000020#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/Constants.h"
22#include "llvm/CallingConv.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/InlineAsm.h"
27#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
29#include "llvm/IntrinsicInst.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000030#include "llvm/Module.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000031#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/GCStrategy.h"
33#include "llvm/CodeGen/GCMetadata.h"
34#include "llvm/CodeGen/MachineFunction.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
37#include "llvm/CodeGen/MachineJumpTableInfo.h"
38#include "llvm/CodeGen/MachineModuleInfo.h"
39#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000040#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000041#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000042#include "llvm/CodeGen/DwarfWriter.h"
43#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetData.h"
46#include "llvm/Target/TargetFrameInfo.h"
47#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000048#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000050#include "llvm/Target/TargetOptions.h"
51#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000052#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000054#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000056#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include <algorithm>
58using namespace llvm;
59
Dale Johannesen601d3c02008-09-05 01:48:15 +000060/// LimitFloatPrecision - Generate low-precision inline sequences for
61/// some float libcalls (6, 8 or 12 bits).
62static unsigned LimitFloatPrecision;
63
64static cl::opt<unsigned, true>
65LimitFPPrecision("limit-float-precision",
66 cl::desc("Generate low-precision inline sequences "
67 "for some float libcalls"),
68 cl::location(LimitFloatPrecision),
69 cl::init(0));
70
Dan Gohmanf9bd4502009-11-23 17:46:23 +000071namespace {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000072 /// RegsForValue - This struct represents the registers (physical or virtual)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +000073 /// that a particular set of values is assigned, and the type information
74 /// about the value. The most common situation is to represent one value at a
75 /// time, but struct or array values are handled element-wise as multiple
76 /// values. The splitting of aggregates is performed recursively, so that we
77 /// never have aggregate-typed registers. The values at this point do not
78 /// necessarily have legal types, so each value may require one or more
79 /// registers of some legal type.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +000080 ///
Dan Gohmanf9bd4502009-11-23 17:46:23 +000081 struct RegsForValue {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000082 /// TLI - The TargetLowering object.
83 ///
84 const TargetLowering *TLI;
85
86 /// ValueVTs - The value types of the values, which may not be legal, and
87 /// may need be promoted or synthesized from one or more registers.
88 ///
Owen Andersone50ed302009-08-10 22:56:29 +000089 SmallVector<EVT, 4> ValueVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +000090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091 /// RegVTs - The value types of the registers. This is the same size as
92 /// ValueVTs and it records, for each value, what the type of the assigned
93 /// register or registers are. (Individual values are never synthesized
94 /// from more than one type of register.)
95 ///
96 /// With virtual registers, the contents of RegVTs is redundant with TLI's
97 /// getRegisterType member function, however when with physical registers
98 /// it is necessary to have a separate record of the types.
99 ///
Owen Andersone50ed302009-08-10 22:56:29 +0000100 SmallVector<EVT, 4> RegVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000102 /// Regs - This list holds the registers assigned to the values.
103 /// Each legal or promoted value requires one register, and each
104 /// expanded value requires multiple registers.
105 ///
106 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 RegsForValue() : TLI(0) {}
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000111 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000112 EVT regvt, EVT valuevt)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000113 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
114 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000115 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000116 const SmallVector<EVT, 4> &regvts,
117 const SmallVector<EVT, 4> &valuevts)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000118 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 unsigned Reg, const Type *Ty) : TLI(&tli) {
121 ComputeValueVTs(tli, Ty, ValueVTs);
122
123 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +0000124 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +0000125 unsigned NumRegs = TLI->getNumRegisters(Context, ValueVT);
126 EVT RegisterVT = TLI->getRegisterType(Context, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 for (unsigned i = 0; i != NumRegs; ++i)
128 Regs.push_back(Reg + i);
129 RegVTs.push_back(RegisterVT);
130 Reg += NumRegs;
131 }
132 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000133
Evan Cheng8112b532010-02-10 01:21:02 +0000134 /// areValueTypesLegal - Return true if types of all the values are legal.
135 bool areValueTypesLegal() {
136 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
137 EVT RegisterVT = RegVTs[Value];
138 if (!TLI->isTypeLegal(RegisterVT))
139 return false;
140 }
141 return true;
142 }
143
144
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145 /// append - Add the specified values to this one.
146 void append(const RegsForValue &RHS) {
147 TLI = RHS.TLI;
148 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
149 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
150 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
151 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000152
153
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000154 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000155 /// this value and returns the result as a ValueVTs value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000156 /// Chain/Flag as the input and updates them for the output Chain/Flag.
157 /// If the Flag pointer is NULL, no flag is used.
Bill Wendlingec72e322009-12-22 01:11:43 +0000158 SDValue getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl, unsigned Order,
159 SDValue &Chain, SDValue *Flag) const;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000160
161 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000162 /// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000163 /// Chain/Flag as the input and updates them for the output Chain/Flag.
164 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000165 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingec72e322009-12-22 01:11:43 +0000166 unsigned Order, SDValue &Chain, SDValue *Flag) const;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000168 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
Evan Cheng697cbbf2009-03-20 18:03:34 +0000169 /// operand list. This adds the code marker, matching input operand index
170 /// (if applicable), and includes the number of values added into it.
171 void AddInlineAsmOperands(unsigned Code,
172 bool HasMatching, unsigned MatchingIdx,
Bill Wendling651ad132009-12-22 01:25:10 +0000173 SelectionDAG &DAG, unsigned Order,
174 std::vector<SDValue> &Ops) const;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 };
176}
177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000178/// getCopyFromParts - Create a value that contains the specified legal parts
179/// combined into the value they represent. If the parts combine to a type
180/// larger then ValueVT then AssertOp can be used to specify whether the extra
181/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
182/// (ISD::AssertSext).
Bill Wendling3ea3c242009-12-22 02:10:19 +0000183static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl, unsigned Order,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000184 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000185 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000186 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000187 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000188 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000189 SDValue Val = Parts[0];
190
191 if (NumParts > 1) {
192 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +0000193 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 unsigned PartBits = PartVT.getSizeInBits();
195 unsigned ValueBits = ValueVT.getSizeInBits();
196
197 // Assemble the power of 2 part.
198 unsigned RoundParts = NumParts & (NumParts - 1) ?
199 1 << Log2_32(NumParts) : NumParts;
200 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000201 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000202 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 SDValue Lo, Hi;
204
Owen Anderson23b9b192009-08-12 00:36:31 +0000205 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000206
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207 if (RoundParts > 2) {
Bill Wendling3ea3c242009-12-22 02:10:19 +0000208 Lo = getCopyFromParts(DAG, dl, Order, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 PartVT, HalfVT);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000210 Hi = getCopyFromParts(DAG, dl, Order, Parts + RoundParts / 2,
211 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000212 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000213 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
214 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000215 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000217 if (TLI.isBigEndian())
218 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000219
Dale Johannesen66978ee2009-01-31 02:22:37 +0000220 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000221
222 if (RoundParts < NumParts) {
223 // Assemble the trailing non-power-of-2 part.
224 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000225 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000226 Hi = getCopyFromParts(DAG, dl, Order,
227 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000228
229 // Combine the round and odd parts.
230 Lo = Val;
231 if (TLI.isBigEndian())
232 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000233 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000234 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
235 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000236 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000237 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000238 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
239 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000240 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000241 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000242 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000243 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000244 unsigned NumIntermediates;
245 unsigned NumRegs =
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000246 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
Owen Anderson23b9b192009-08-12 00:36:31 +0000247 NumIntermediates, RegisterVT);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000248 assert(NumRegs == NumParts
249 && "Part count doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000250 NumParts = NumRegs; // Silence a compiler warning.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000251 assert(RegisterVT == PartVT
252 && "Part type doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000253 assert(RegisterVT == Parts[0].getValueType() &&
254 "Part type doesn't match part!");
255
256 // Assemble the parts into intermediate operands.
257 SmallVector<SDValue, 8> Ops(NumIntermediates);
258 if (NumIntermediates == NumParts) {
259 // If the register was not expanded, truncate or copy the value,
260 // as appropriate.
261 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling3ea3c242009-12-22 02:10:19 +0000262 Ops[i] = getCopyFromParts(DAG, dl, Order, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000263 PartVT, IntermediateVT);
264 } else if (NumParts > 0) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000265 // If the intermediate type was expanded, build the intermediate
266 // operands from the parts.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000267 assert(NumParts % NumIntermediates == 0 &&
268 "Must expand into a divisible number of parts!");
269 unsigned Factor = NumParts / NumIntermediates;
270 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling3ea3c242009-12-22 02:10:19 +0000271 Ops[i] = getCopyFromParts(DAG, dl, Order, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000272 PartVT, IntermediateVT);
273 }
274
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000275 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
276 // intermediate operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000277 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000278 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000279 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000280 } else if (PartVT.isFloatingPoint()) {
281 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000283 "Unexpected split");
284 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
286 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000287 if (TLI.isBigEndian())
288 std::swap(Lo, Hi);
289 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
290 } else {
291 // FP split into integer parts (soft fp)
292 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
293 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000294 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling3ea3c242009-12-22 02:10:19 +0000295 Val = getCopyFromParts(DAG, dl, Order, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000296 }
297 }
298
299 // There is now one part, held in Val. Correct it to match ValueVT.
300 PartVT = Val.getValueType();
301
302 if (PartVT == ValueVT)
303 return Val;
304
305 if (PartVT.isVector()) {
306 assert(ValueVT.isVector() && "Unknown vector conversion!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000307 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000308 }
309
310 if (ValueVT.isVector()) {
311 assert(ValueVT.getVectorElementType() == PartVT &&
312 ValueVT.getVectorNumElements() == 1 &&
313 "Only trivial scalar-to-vector conversions should get here!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000314 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000315 }
316
317 if (PartVT.isInteger() &&
318 ValueVT.isInteger()) {
319 if (ValueVT.bitsLT(PartVT)) {
320 // For a truncate, see if we have any information to
321 // indicate whether the truncated bits will always be
322 // zero or sign-extension.
323 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000324 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000325 DAG.getValueType(ValueVT));
Bill Wendling4533cac2010-01-28 21:51:40 +0000326 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 } else {
Bill Wendling4533cac2010-01-28 21:51:40 +0000328 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000329 }
330 }
331
332 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Bill Wendling3ea3c242009-12-22 02:10:19 +0000333 if (ValueVT.bitsLT(Val.getValueType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000334 // FP_ROUND's are always exact here.
Bill Wendling4533cac2010-01-28 21:51:40 +0000335 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
336 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000337 }
338
Bill Wendling4533cac2010-01-28 21:51:40 +0000339 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000340 }
341
Bill Wendling4533cac2010-01-28 21:51:40 +0000342 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
343 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000344
Torok Edwinc23197a2009-07-14 16:55:14 +0000345 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 return SDValue();
347}
348
349/// getCopyToParts - Create a series of nodes that contain the specified value
350/// split into legal parts. If the parts contain more bits than Val, then, for
351/// integers, ExtendKind can be used to specify how to generate the extra bits.
Bill Wendling3ea3c242009-12-22 02:10:19 +0000352static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl, unsigned Order,
353 SDValue Val, SDValue *Parts, unsigned NumParts,
354 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000355 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000356 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000357 EVT PtrVT = TLI.getPointerTy();
358 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000360 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000361 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
362
363 if (!NumParts)
364 return;
365
366 if (!ValueVT.isVector()) {
367 if (PartVT == ValueVT) {
368 assert(NumParts == 1 && "No-op copy with multiple parts!");
369 Parts[0] = Val;
370 return;
371 }
372
373 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
374 // If the parts cover more bits than the value has, promote the value.
375 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
376 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000377 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000378 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000379 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000380 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000381 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000382 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000383 }
384 } else if (PartBits == ValueVT.getSizeInBits()) {
385 // Different types of the same size.
386 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000387 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000388 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
389 // If the parts cover less bits than value has, truncate the value.
390 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000391 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000392 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000393 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000394 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000395 }
396 }
397
398 // The value may have changed - recompute ValueVT.
399 ValueVT = Val.getValueType();
400 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
401 "Failed to tile the value with PartVT!");
402
403 if (NumParts == 1) {
404 assert(PartVT == ValueVT && "Type conversion failed!");
405 Parts[0] = Val;
406 return;
407 }
408
409 // Expand the value into multiple parts.
410 if (NumParts & (NumParts - 1)) {
411 // The number of parts is not a power of 2. Split off and copy the tail.
412 assert(PartVT.isInteger() && ValueVT.isInteger() &&
413 "Do not know what to expand to!");
414 unsigned RoundParts = 1 << Log2_32(NumParts);
415 unsigned RoundBits = RoundParts * PartBits;
416 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000417 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000418 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000419 TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000420 getCopyToParts(DAG, dl, Order, OddVal, Parts + RoundParts,
421 OddParts, PartVT);
422
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000423 if (TLI.isBigEndian())
424 // The odd parts were reversed by getCopyToParts - unreverse them.
425 std::reverse(Parts + RoundParts, Parts + NumParts);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000427 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000428 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000429 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000430 }
431
432 // The number of parts is a power of 2. Repeatedly bisect the value using
433 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000434 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Chris Lattnerf031e8a2010-01-01 03:32:16 +0000435 EVT::getIntegerVT(*DAG.getContext(),
436 ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000437 Val);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000438
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000439 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
440 for (unsigned i = 0; i < NumParts; i += StepSize) {
441 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000442 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000443 SDValue &Part0 = Parts[i];
444 SDValue &Part1 = Parts[i+StepSize/2];
445
Scott Michelfdc40a02009-02-17 22:15:04 +0000446 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000447 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000448 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000449 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000450 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000451 DAG.getConstant(0, PtrVT));
452
453 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000454 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000455 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000456 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000457 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000458 }
459 }
460 }
461
462 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000463 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000464
465 return;
466 }
467
468 // Vector ValueVT.
469 if (NumParts == 1) {
470 if (PartVT != ValueVT) {
Bob Wilson5afffae2009-12-18 01:03:29 +0000471 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000472 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000473 } else {
474 assert(ValueVT.getVectorElementType() == PartVT &&
475 ValueVT.getVectorNumElements() == 1 &&
476 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000477 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000478 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000479 DAG.getConstant(0, PtrVT));
480 }
481 }
482
483 Parts[0] = Val;
484 return;
485 }
486
487 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000488 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000489 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000490 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
491 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000492 unsigned NumElements = ValueVT.getVectorNumElements();
493
494 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
495 NumParts = NumRegs; // Silence a compiler warning.
496 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
497
498 // Split the vector into intermediate operands.
499 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000500 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000501 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000502 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 IntermediateVT, Val,
504 DAG.getConstant(i * (NumElements / NumIntermediates),
505 PtrVT));
506 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000507 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000508 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000509 DAG.getConstant(i, PtrVT));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000510 }
511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512 // Split the intermediate operands into legal parts.
513 if (NumParts == NumIntermediates) {
514 // If the register was not expanded, promote or copy the value,
515 // as appropriate.
516 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling3ea3c242009-12-22 02:10:19 +0000517 getCopyToParts(DAG, dl, Order, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000518 } else if (NumParts > 0) {
519 // If the intermediate type was expanded, split each the value into
520 // legal parts.
521 assert(NumParts % NumIntermediates == 0 &&
522 "Must expand into a divisible number of parts!");
523 unsigned Factor = NumParts / NumIntermediates;
524 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling3ea3c242009-12-22 02:10:19 +0000525 getCopyToParts(DAG, dl, Order, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000526 }
527}
528
529
Dan Gohman2048b852009-11-23 18:04:58 +0000530void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000531 AA = &aa;
532 GFI = gfi;
533 TD = DAG.getTarget().getTargetData();
534}
535
536/// clear - Clear out the curret SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000537/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000538/// for a new block. This doesn't clear out information about
539/// additional blocks that are needed to complete switch lowering
540/// or PHI node updating; that information is cleared out as it is
541/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000542void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000543 NodeMap.clear();
544 PendingLoads.clear();
545 PendingExports.clear();
Evan Chengfb2e7522009-09-18 21:02:19 +0000546 EdgeMapping.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000547 DAG.clear();
Bill Wendling8fcf1702009-02-06 21:36:23 +0000548 CurDebugLoc = DebugLoc::getUnknownLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000549 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000550}
551
552/// getRoot - Return the current virtual root of the Selection DAG,
553/// flushing any PendingLoad items. This must be done before emitting
554/// a store or any other node that may need to be ordered after any
555/// prior load instructions.
556///
Dan Gohman2048b852009-11-23 18:04:58 +0000557SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000558 if (PendingLoads.empty())
559 return DAG.getRoot();
560
561 if (PendingLoads.size() == 1) {
562 SDValue Root = PendingLoads[0];
563 DAG.setRoot(Root);
564 PendingLoads.clear();
565 return Root;
566 }
567
568 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000569 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000570 &PendingLoads[0], PendingLoads.size());
571 PendingLoads.clear();
572 DAG.setRoot(Root);
573 return Root;
574}
575
576/// getControlRoot - Similar to getRoot, but instead of flushing all the
577/// PendingLoad items, flush all the PendingExports items. It is necessary
578/// to do this before emitting a terminator instruction.
579///
Dan Gohman2048b852009-11-23 18:04:58 +0000580SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000581 SDValue Root = DAG.getRoot();
582
583 if (PendingExports.empty())
584 return Root;
585
586 // Turn all of the CopyToReg chains into one factored node.
587 if (Root.getOpcode() != ISD::EntryToken) {
588 unsigned i = 0, e = PendingExports.size();
589 for (; i != e; ++i) {
590 assert(PendingExports[i].getNode()->getNumOperands() > 1);
591 if (PendingExports[i].getNode()->getOperand(0) == Root)
592 break; // Don't add the root if we already indirectly depend on it.
593 }
594
595 if (i == e)
596 PendingExports.push_back(Root);
597 }
598
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000600 &PendingExports[0],
601 PendingExports.size());
602 PendingExports.clear();
603 DAG.setRoot(Root);
604 return Root;
605}
606
Bill Wendling4533cac2010-01-28 21:51:40 +0000607void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
608 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
609 DAG.AssignOrdering(Node, SDNodeOrder);
610
611 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
612 AssignOrderingToNode(Node->getOperand(I).getNode());
613}
614
Dan Gohman2048b852009-11-23 18:04:58 +0000615void SelectionDAGBuilder::visit(Instruction &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000616 visit(I.getOpcode(), I);
617}
618
Dan Gohman2048b852009-11-23 18:04:58 +0000619void SelectionDAGBuilder::visit(unsigned Opcode, User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000620 // Note: this doesn't use InstVisitor, because it has to work with
621 // ConstantExpr's in addition to instructions.
622 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000623 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000624 // Build the switch statement using the Instruction.def file.
625#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000626 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000627#include "llvm/Instruction.def"
628 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000629
630 // Assign the ordering to the freshly created DAG nodes.
631 if (NodeMap.count(&I)) {
632 ++SDNodeOrder;
633 AssignOrderingToNode(getValue(&I).getNode());
634 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000635}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000636
Dan Gohman2048b852009-11-23 18:04:58 +0000637SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000638 SDValue &N = NodeMap[V];
639 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000640
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000641 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000642 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000643
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000644 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000645 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000646
647 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
648 return N = DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000649
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000650 if (isa<ConstantPointerNull>(C))
651 return N = DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000652
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000653 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000654 return N = DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000655
Nate Begeman9008ca62009-04-27 18:41:29 +0000656 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dale Johannesene8d72302009-02-06 23:05:02 +0000657 return N = DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000658
659 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
660 visit(CE->getOpcode(), *CE);
661 SDValue N1 = NodeMap[V];
662 assert(N1.getNode() && "visit didn't populate the ValueMap!");
663 return N1;
664 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000665
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000666 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
667 SmallVector<SDValue, 4> Constants;
668 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
669 OI != OE; ++OI) {
670 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000671 // If the operand is an empty aggregate, there are no values.
672 if (!Val) continue;
673 // Add each leaf value from the operand to the Constants list
674 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000675 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
676 Constants.push_back(SDValue(Val, i));
677 }
Bill Wendling87710f02009-12-21 23:47:40 +0000678
Bill Wendling4533cac2010-01-28 21:51:40 +0000679 return DAG.getMergeValues(&Constants[0], Constants.size(),
680 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000681 }
682
683 if (isa<StructType>(C->getType()) || isa<ArrayType>(C->getType())) {
684 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
685 "Unknown struct or array constant!");
686
Owen Andersone50ed302009-08-10 22:56:29 +0000687 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 ComputeValueVTs(TLI, C->getType(), ValueVTs);
689 unsigned NumElts = ValueVTs.size();
690 if (NumElts == 0)
691 return SDValue(); // empty struct
692 SmallVector<SDValue, 4> Constants(NumElts);
693 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000694 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000695 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000696 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000697 else if (EltVT.isFloatingPoint())
698 Constants[i] = DAG.getConstantFP(0, EltVT);
699 else
700 Constants[i] = DAG.getConstant(0, EltVT);
701 }
Bill Wendling87710f02009-12-21 23:47:40 +0000702
Bill Wendling4533cac2010-01-28 21:51:40 +0000703 return DAG.getMergeValues(&Constants[0], NumElts,
704 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000705 }
706
Dan Gohman8c2b5252009-10-30 01:27:03 +0000707 if (BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +0000708 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000709
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000710 const VectorType *VecTy = cast<VectorType>(V->getType());
711 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000712
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000713 // Now that we know the number and type of the elements, get that number of
714 // elements into the Ops array based on what kind of constant it is.
715 SmallVector<SDValue, 16> Ops;
716 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
717 for (unsigned i = 0; i != NumElements; ++i)
718 Ops.push_back(getValue(CP->getOperand(i)));
719 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000720 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000721 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000722
723 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000724 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000725 Op = DAG.getConstantFP(0, EltVT);
726 else
727 Op = DAG.getConstant(0, EltVT);
728 Ops.assign(NumElements, Op);
729 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000730
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000731 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +0000732 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
733 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000734 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000735
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000736 // If this is a static alloca, generate it as the frameindex instead of
737 // computation.
738 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
739 DenseMap<const AllocaInst*, int>::iterator SI =
740 FuncInfo.StaticAllocaMap.find(AI);
741 if (SI != FuncInfo.StaticAllocaMap.end())
742 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
743 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000744
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000745 unsigned InReg = FuncInfo.ValueMap[V];
746 assert(InReg && "Value not in map!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000747
Owen Anderson23b9b192009-08-12 00:36:31 +0000748 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000749 SDValue Chain = DAG.getEntryNode();
Bill Wendlingec72e322009-12-22 01:11:43 +0000750 return RFV.getCopyFromRegs(DAG, getCurDebugLoc(),
751 SDNodeOrder, Chain, NULL);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000752}
753
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000754/// Get the EVTs and ArgFlags collections that represent the legalized return
755/// type of the given function. This does not require a DAG or a return value,
756/// and is suitable for use before any DAGs for the function are constructed.
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000757static void getReturnInfo(const Type* ReturnType,
758 Attributes attr, SmallVectorImpl<EVT> &OutVTs,
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000759 SmallVectorImpl<ISD::ArgFlagsTy> &OutFlags,
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000760 TargetLowering &TLI,
761 SmallVectorImpl<uint64_t> *Offsets = 0) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000762 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000763 ComputeValueVTs(TLI, ReturnType, ValueVTs);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000764 unsigned NumValues = ValueVTs.size();
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000765 if (NumValues == 0) return;
766 unsigned Offset = 0;
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000767
768 for (unsigned j = 0, f = NumValues; j != f; ++j) {
769 EVT VT = ValueVTs[j];
770 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000771
772 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000773 ExtendKind = ISD::SIGN_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000774 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000775 ExtendKind = ISD::ZERO_EXTEND;
776
777 // FIXME: C calling convention requires the return type to be promoted to
778 // at least 32-bit. But this is not necessary for non-C calling
779 // conventions. The frontend should mark functions whose return values
780 // require promoting with signext or zeroext attributes.
781 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000782 EVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000783 if (VT.bitsLT(MinVT))
784 VT = MinVT;
785 }
786
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000787 unsigned NumParts = TLI.getNumRegisters(ReturnType->getContext(), VT);
788 EVT PartVT = TLI.getRegisterType(ReturnType->getContext(), VT);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000789 unsigned PartSize = TLI.getTargetData()->getTypeAllocSize(
790 PartVT.getTypeForEVT(ReturnType->getContext()));
791
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000792 // 'inreg' on function refers to return value
793 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000794 if (attr & Attribute::InReg)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000795 Flags.setInReg();
796
797 // Propagate extension type if any
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000798 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000799 Flags.setSExt();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000800 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000801 Flags.setZExt();
802
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000803 for (unsigned i = 0; i < NumParts; ++i) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000804 OutVTs.push_back(PartVT);
805 OutFlags.push_back(Flags);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +0000806 if (Offsets)
807 {
808 Offsets->push_back(Offset);
809 Offset += PartSize;
810 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000811 }
812 }
813}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000814
Dan Gohman2048b852009-11-23 18:04:58 +0000815void SelectionDAGBuilder::visitRet(ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000816 SDValue Chain = getControlRoot();
817 SmallVector<ISD::OutputArg, 8> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000818 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000819
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000820 if (!FLI.CanLowerReturn) {
821 unsigned DemoteReg = FLI.DemoteRegister;
822 const Function *F = I.getParent()->getParent();
823
824 // Emit a store of the return value through the virtual register.
825 // Leave Outs empty so that LowerReturn won't try to load return
826 // registers the usual way.
827 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000828 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000829 PtrValueVTs);
830
831 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
832 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000833
Owen Andersone50ed302009-08-10 22:56:29 +0000834 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000835 SmallVector<uint64_t, 4> Offsets;
836 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000837 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000838
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000839 SmallVector<SDValue, 4> Chains(NumValues);
840 EVT PtrVT = PtrValueVTs[0];
Bill Wendling87710f02009-12-21 23:47:40 +0000841 for (unsigned i = 0; i != NumValues; ++i) {
842 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, RetPtr,
843 DAG.getConstant(Offsets[i], PtrVT));
844 Chains[i] =
845 DAG.getStore(Chain, getCurDebugLoc(),
846 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +0000847 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +0000848 }
849
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000850 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
851 MVT::Other, &Chains[0], NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +0000852 } else {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000853 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
854 SmallVector<EVT, 4> ValueVTs;
855 ComputeValueVTs(TLI, I.getOperand(i)->getType(), ValueVTs);
856 unsigned NumValues = ValueVTs.size();
857 if (NumValues == 0) continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000858
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000859 SDValue RetOp = getValue(I.getOperand(i));
860 for (unsigned j = 0, f = NumValues; j != f; ++j) {
861 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000862
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000863 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000864
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000865 const Function *F = I.getParent()->getParent();
866 if (F->paramHasAttr(0, Attribute::SExt))
867 ExtendKind = ISD::SIGN_EXTEND;
868 else if (F->paramHasAttr(0, Attribute::ZExt))
869 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000870
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000871 // FIXME: C calling convention requires the return type to be promoted
872 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000873 // conventions. The frontend should mark functions whose return values
874 // require promoting with signext or zeroext attributes.
875 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
876 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
877 if (VT.bitsLT(MinVT))
878 VT = MinVT;
879 }
880
881 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
882 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
883 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000884 getCopyToParts(DAG, getCurDebugLoc(), SDNodeOrder,
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000885 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
886 &Parts[0], NumParts, PartVT, ExtendKind);
887
888 // 'inreg' on function refers to return value
889 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
890 if (F->paramHasAttr(0, Attribute::InReg))
891 Flags.setInReg();
892
893 // Propagate extension type if any
894 if (F->paramHasAttr(0, Attribute::SExt))
895 Flags.setSExt();
896 else if (F->paramHasAttr(0, Attribute::ZExt))
897 Flags.setZExt();
898
899 for (unsigned i = 0; i < NumParts; ++i)
900 Outs.push_back(ISD::OutputArg(Flags, Parts[i], /*isfixed=*/true));
Evan Cheng3927f432009-03-25 20:20:11 +0000901 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000902 }
903 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000904
905 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000906 CallingConv::ID CallConv =
907 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000908 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
909 Outs, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +0000910
911 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +0000913 "LowerReturn didn't return a valid chain!");
914
915 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000916 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000917}
918
Dan Gohmanad62f532009-04-23 23:13:24 +0000919/// CopyToExportRegsIfNeeded - If the given value has virtual registers
920/// created for it, emit nodes to copy the value into the virtual
921/// registers.
Dan Gohman2048b852009-11-23 18:04:58 +0000922void SelectionDAGBuilder::CopyToExportRegsIfNeeded(Value *V) {
Dan Gohmanad62f532009-04-23 23:13:24 +0000923 if (!V->use_empty()) {
924 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
925 if (VMI != FuncInfo.ValueMap.end())
926 CopyValueToVirtualRegister(V, VMI->second);
927 }
928}
929
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000930/// ExportFromCurrentBlock - If this condition isn't known to be exported from
931/// the current basic block, add it to ValueMap now so that we'll get a
932/// CopyTo/FromReg.
Dan Gohman2048b852009-11-23 18:04:58 +0000933void SelectionDAGBuilder::ExportFromCurrentBlock(Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000934 // No need to export constants.
935 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000936
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000937 // Already exported?
938 if (FuncInfo.isExportedInst(V)) return;
939
940 unsigned Reg = FuncInfo.InitializeRegForValue(V);
941 CopyValueToVirtualRegister(V, Reg);
942}
943
Dan Gohman2048b852009-11-23 18:04:58 +0000944bool SelectionDAGBuilder::isExportableFromCurrentBlock(Value *V,
945 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000946 // The operands of the setcc have to be in this block. We don't know
947 // how to export them from some other block.
948 if (Instruction *VI = dyn_cast<Instruction>(V)) {
949 // Can export from current BB.
950 if (VI->getParent() == FromBB)
951 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000952
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000953 // Is already exported, noop.
954 return FuncInfo.isExportedInst(V);
955 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000956
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000957 // If this is an argument, we can export it if the BB is the entry block or
958 // if it is already exported.
959 if (isa<Argument>(V)) {
960 if (FromBB == &FromBB->getParent()->getEntryBlock())
961 return true;
962
963 // Otherwise, can only export this if it is already exported.
964 return FuncInfo.isExportedInst(V);
965 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000966
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000967 // Otherwise, constants can always be exported.
968 return true;
969}
970
971static bool InBlock(const Value *V, const BasicBlock *BB) {
972 if (const Instruction *I = dyn_cast<Instruction>(V))
973 return I->getParent() == BB;
974 return true;
975}
976
Dan Gohman8c1a6ca2008-10-17 18:18:45 +0000977/// getFCmpCondCode - Return the ISD condition code corresponding to
978/// the given LLVM IR floating-point condition code. This includes
979/// consideration of global floating-point math flags.
980///
981static ISD::CondCode getFCmpCondCode(FCmpInst::Predicate Pred) {
982 ISD::CondCode FPC, FOC;
983 switch (Pred) {
984 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
985 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
986 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
987 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
988 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
989 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
990 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
991 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
992 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
993 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
994 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
995 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
996 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
997 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
998 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
999 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
1000 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00001001 llvm_unreachable("Invalid FCmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001002 FOC = FPC = ISD::SETFALSE;
1003 break;
1004 }
1005 if (FiniteOnlyFPMath())
1006 return FOC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001007 else
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001008 return FPC;
1009}
1010
1011/// getICmpCondCode - Return the ISD condition code corresponding to
1012/// the given LLVM IR integer condition code.
1013///
1014static ISD::CondCode getICmpCondCode(ICmpInst::Predicate Pred) {
1015 switch (Pred) {
1016 case ICmpInst::ICMP_EQ: return ISD::SETEQ;
1017 case ICmpInst::ICMP_NE: return ISD::SETNE;
1018 case ICmpInst::ICMP_SLE: return ISD::SETLE;
1019 case ICmpInst::ICMP_ULE: return ISD::SETULE;
1020 case ICmpInst::ICMP_SGE: return ISD::SETGE;
1021 case ICmpInst::ICMP_UGE: return ISD::SETUGE;
1022 case ICmpInst::ICMP_SLT: return ISD::SETLT;
1023 case ICmpInst::ICMP_ULT: return ISD::SETULT;
1024 case ICmpInst::ICMP_SGT: return ISD::SETGT;
1025 case ICmpInst::ICMP_UGT: return ISD::SETUGT;
1026 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00001027 llvm_unreachable("Invalid ICmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001028 return ISD::SETNE;
1029 }
1030}
1031
Dan Gohmanc2277342008-10-17 21:16:08 +00001032/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1033/// This function emits a branch and is used at the leaves of an OR or an
1034/// AND operator tree.
1035///
1036void
Dan Gohman2048b852009-11-23 18:04:58 +00001037SelectionDAGBuilder::EmitBranchForMergedCondition(Value *Cond,
1038 MachineBasicBlock *TBB,
1039 MachineBasicBlock *FBB,
1040 MachineBasicBlock *CurBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001041 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001042
Dan Gohmanc2277342008-10-17 21:16:08 +00001043 // If the leaf of the tree is a comparison, merge the condition into
1044 // the caseblock.
1045 if (CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
1046 // The operands of the cmp have to be in this block. We don't know
1047 // how to export them from some other block. If this is the first block
1048 // of the sequence, no exporting is needed.
1049 if (CurBB == CurMBB ||
1050 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1051 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 ISD::CondCode Condition;
1053 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001054 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001056 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 } else {
1058 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001059 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001060 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001061
1062 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001063 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1064 SwitchCases.push_back(CB);
1065 return;
1066 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001067 }
1068
1069 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001070 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001071 NULL, TBB, FBB, CurBB);
1072 SwitchCases.push_back(CB);
1073}
1074
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001075/// FindMergedConditions - If Cond is an expression like
Dan Gohman2048b852009-11-23 18:04:58 +00001076void SelectionDAGBuilder::FindMergedConditions(Value *Cond,
1077 MachineBasicBlock *TBB,
1078 MachineBasicBlock *FBB,
1079 MachineBasicBlock *CurBB,
1080 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001081 // If this node is not part of the or/and tree, emit it as a branch.
1082 Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001083 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001084 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1085 BOp->getParent() != CurBB->getBasicBlock() ||
1086 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1087 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1088 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001089 return;
1090 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001092 // Create TmpBB after CurBB.
1093 MachineFunction::iterator BBI = CurBB;
1094 MachineFunction &MF = DAG.getMachineFunction();
1095 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1096 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001097
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001098 if (Opc == Instruction::Or) {
1099 // Codegen X | Y as:
1100 // jmp_if_X TBB
1101 // jmp TmpBB
1102 // TmpBB:
1103 // jmp_if_Y TBB
1104 // jmp FBB
1105 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001106
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001107 // Emit the LHS condition.
1108 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001110 // Emit the RHS condition into TmpBB.
1111 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1112 } else {
1113 assert(Opc == Instruction::And && "Unknown merge op!");
1114 // Codegen X & Y as:
1115 // jmp_if_X TmpBB
1116 // jmp FBB
1117 // TmpBB:
1118 // jmp_if_Y TBB
1119 // jmp FBB
1120 //
1121 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001122
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001123 // Emit the LHS condition.
1124 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001125
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001126 // Emit the RHS condition into TmpBB.
1127 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1128 }
1129}
1130
1131/// If the set of cases should be emitted as a series of branches, return true.
1132/// If we should emit this as a bunch of and/or'd together conditions, return
1133/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001134bool
Dan Gohman2048b852009-11-23 18:04:58 +00001135SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001136 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001138 // If this is two comparisons of the same values or'd or and'd together, they
1139 // will get folded into a single comparison, so don't emit two blocks.
1140 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1141 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1142 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1143 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1144 return false;
1145 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001146
Chris Lattner133ce872010-01-02 00:00:03 +00001147 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1148 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1149 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1150 Cases[0].CC == Cases[1].CC &&
1151 isa<Constant>(Cases[0].CmpRHS) &&
1152 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1153 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1154 return false;
1155 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1156 return false;
1157 }
1158
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001159 return true;
1160}
1161
Dan Gohman2048b852009-11-23 18:04:58 +00001162void SelectionDAGBuilder::visitBr(BranchInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001163 // Update machine-CFG edges.
1164 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1165
1166 // Figure out which block is immediately after the current one.
1167 MachineBasicBlock *NextBlock = 0;
1168 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001169 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001170 NextBlock = BBI;
1171
1172 if (I.isUnconditional()) {
1173 // Update machine-CFG edges.
1174 CurMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001175
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001176 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001177 if (Succ0MBB != NextBlock)
1178 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001180 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001181
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001182 return;
1183 }
1184
1185 // If this condition is one of the special cases we handle, do special stuff
1186 // now.
1187 Value *CondVal = I.getCondition();
1188 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1189
1190 // If this is a series of conditions that are or'd or and'd together, emit
1191 // this as a sequence of branches instead of setcc's with and/or operations.
1192 // For example, instead of something like:
1193 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001194 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001195 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001196 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001197 // or C, F
1198 // jnz foo
1199 // Emit:
1200 // cmp A, B
1201 // je foo
1202 // cmp D, E
1203 // jle foo
1204 //
1205 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001206 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001207 (BOp->getOpcode() == Instruction::And ||
1208 BOp->getOpcode() == Instruction::Or)) {
1209 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
1210 // If the compares in later blocks need to use values not currently
1211 // exported from this block, export them now. This block should always
1212 // be the first entry.
1213 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001215 // Allow some cases to be rejected.
1216 if (ShouldEmitAsBranches(SwitchCases)) {
1217 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1218 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1219 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1220 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001221
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001222 // Emit the branch for this block.
1223 visitSwitchCase(SwitchCases[0]);
1224 SwitchCases.erase(SwitchCases.begin());
1225 return;
1226 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001227
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001228 // Okay, we decided not to do this, remove any inserted MBB's and clear
1229 // SwitchCases.
1230 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001231 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001233 SwitchCases.clear();
1234 }
1235 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001236
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001238 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001239 NULL, Succ0MBB, Succ1MBB, CurMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001241 // Use visitSwitchCase to actually insert the fast branch sequence for this
1242 // cond branch.
1243 visitSwitchCase(CB);
1244}
1245
1246/// visitSwitchCase - Emits the necessary code to represent a single node in
1247/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman2048b852009-11-23 18:04:58 +00001248void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001249 SDValue Cond;
1250 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001251 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001252
1253 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001254 if (CB.CmpMHS == NULL) {
1255 // Fold "(X == true)" to X and "(X == false)" to !X to
1256 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001257 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001258 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001259 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001260 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001261 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001262 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001263 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001264 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001265 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001266 } else {
1267 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1268
Anton Korobeynikov23218582008-12-23 22:25:27 +00001269 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1270 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271
1272 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001273 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001274
1275 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001276 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001277 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001278 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001279 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001280 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001281 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001282 DAG.getConstant(High-Low, VT), ISD::SETULE);
1283 }
1284 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001285
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001286 // Update successor info
1287 CurMBB->addSuccessor(CB.TrueBB);
1288 CurMBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001289
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001290 // Set NextBlock to be the MBB immediately after the current one, if any.
1291 // This is used to avoid emitting unnecessary branches to the next block.
1292 MachineBasicBlock *NextBlock = 0;
1293 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001294 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001295 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001296
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001297 // If the lhs block is the next block, invert the condition so that we can
1298 // fall through to the lhs instead of the rhs block.
1299 if (CB.TrueBB == NextBlock) {
1300 std::swap(CB.TrueBB, CB.FalseBB);
1301 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001302 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001303 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001304
Dale Johannesenf5d97892009-02-04 01:48:28 +00001305 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001306 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001307 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001309 // If the branch was constant folded, fix up the CFG.
1310 if (BrCond.getOpcode() == ISD::BR) {
1311 CurMBB->removeSuccessor(CB.FalseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001312 } else {
1313 // Otherwise, go ahead and insert the false branch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001314 if (BrCond == getControlRoot())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001315 CurMBB->removeSuccessor(CB.TrueBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001316
Bill Wendling4533cac2010-01-28 21:51:40 +00001317 if (CB.FalseBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001318 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1319 DAG.getBasicBlock(CB.FalseBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001320 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001321
1322 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323}
1324
1325/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001326void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001327 // Emit the code for the jump table
1328 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001329 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001330 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1331 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001333 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1334 MVT::Other, Index.getValue(1),
1335 Table, Index);
1336 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001337}
1338
1339/// visitJumpTableHeader - This function emits necessary code to produce index
1340/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001341void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
1342 JumpTableHeader &JTH) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001343 // Subtract the lowest switch case value from the value being switched on and
1344 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001345 // difference between smallest and largest cases.
1346 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001347 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001348 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001349 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001350
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001351 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001352 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001353 // can be used as an index into the jump table in a subsequent basic block.
1354 // This value may be smaller or larger than the target's pointer type, and
1355 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001356 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001357
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001358 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001359 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1360 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001361 JT.Reg = JumpTableReg;
1362
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001363 // Emit the range check for the jump table, and branch to the default block
1364 // for the switch statement if the value being switched on exceeds the largest
1365 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001366 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001367 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001368 DAG.getConstant(JTH.Last-JTH.First,VT),
1369 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001370
1371 // Set NextBlock to be the MBB immediately after the current one, if any.
1372 // This is used to avoid emitting unnecessary branches to the next block.
1373 MachineBasicBlock *NextBlock = 0;
1374 MachineFunction::iterator BBI = CurMBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001375
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001376 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001377 NextBlock = BBI;
1378
Dale Johannesen66978ee2009-01-31 02:22:37 +00001379 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001380 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001381 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001382
Bill Wendling4533cac2010-01-28 21:51:40 +00001383 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001384 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1385 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001386
Bill Wendling87710f02009-12-21 23:47:40 +00001387 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001388}
1389
1390/// visitBitTestHeader - This function emits necessary code to produce value
1391/// suitable for "bit tests"
Dan Gohman2048b852009-11-23 18:04:58 +00001392void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 // Subtract the minimum value
1394 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001395 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001396 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001397 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398
1399 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001400 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001401 TLI.getSetCCResultType(Sub.getValueType()),
1402 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001403 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404
Bill Wendling87710f02009-12-21 23:47:40 +00001405 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1406 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407
Duncan Sands92abc622009-01-31 15:50:11 +00001408 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001409 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1410 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001411
1412 // Set NextBlock to be the MBB immediately after the current one, if any.
1413 // This is used to avoid emitting unnecessary branches to the next block.
1414 MachineBasicBlock *NextBlock = 0;
1415 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001416 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001417 NextBlock = BBI;
1418
1419 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1420
1421 CurMBB->addSuccessor(B.Default);
1422 CurMBB->addSuccessor(MBB);
1423
Dale Johannesen66978ee2009-01-31 02:22:37 +00001424 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001426 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001427
Bill Wendling4533cac2010-01-28 21:51:40 +00001428 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001429 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1430 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001431
Bill Wendling87710f02009-12-21 23:47:40 +00001432 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001433}
1434
1435/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001436void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1437 unsigned Reg,
1438 BitTestCase &B) {
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001439 // Make desired shift
Dale Johannesena04b7572009-02-03 23:04:43 +00001440 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001441 TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001442 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001443 TLI.getPointerTy(),
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001444 DAG.getConstant(1, TLI.getPointerTy()),
1445 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001446
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001447 // Emit bit tests and jumps
Scott Michelfdc40a02009-02-17 22:15:04 +00001448 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001449 TLI.getPointerTy(), SwitchVal,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001450 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001451 SDValue AndCmp = DAG.getSetCC(getCurDebugLoc(),
1452 TLI.getSetCCResultType(AndOp.getValueType()),
Duncan Sands5480c042009-01-01 15:52:00 +00001453 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001454 ISD::SETNE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001455
1456 CurMBB->addSuccessor(B.TargetBB);
1457 CurMBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001458
Dale Johannesen66978ee2009-01-31 02:22:37 +00001459 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001460 MVT::Other, getControlRoot(),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001461 AndCmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462
1463 // Set NextBlock to be the MBB immediately after the current one, if any.
1464 // This is used to avoid emitting unnecessary branches to the next block.
1465 MachineBasicBlock *NextBlock = 0;
1466 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001467 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001468 NextBlock = BBI;
1469
Bill Wendling4533cac2010-01-28 21:51:40 +00001470 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001471 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1472 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001473
Bill Wendling87710f02009-12-21 23:47:40 +00001474 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001475}
1476
Dan Gohman2048b852009-11-23 18:04:58 +00001477void SelectionDAGBuilder::visitInvoke(InvokeInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001478 // Retrieve successors.
1479 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1480 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1481
Gabor Greifb67e6b32009-01-15 11:10:44 +00001482 const Value *Callee(I.getCalledValue());
1483 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484 visitInlineAsm(&I);
1485 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001486 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487
1488 // If the value of the invoke is used outside of its defining block, make it
1489 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001490 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001491
1492 // Update successor info
1493 CurMBB->addSuccessor(Return);
1494 CurMBB->addSuccessor(LandingPad);
1495
1496 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001497 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1498 MVT::Other, getControlRoot(),
1499 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001500}
1501
Dan Gohman2048b852009-11-23 18:04:58 +00001502void SelectionDAGBuilder::visitUnwind(UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503}
1504
1505/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1506/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001507bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1508 CaseRecVector& WorkList,
1509 Value* SV,
1510 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001511 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001512
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001514 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001515 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001516 return false;
1517
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518 // Get the MachineFunction which holds the current MBB. This is used when
1519 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001520 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001521
1522 // Figure out which block is immediately after the current one.
1523 MachineBasicBlock *NextBlock = 0;
1524 MachineFunction::iterator BBI = CR.CaseBB;
1525
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001526 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001527 NextBlock = BBI;
1528
1529 // TODO: If any two of the cases has the same destination, and if one value
1530 // is the same as the other, but has one bit unset that the other has set,
1531 // use bit manipulation to do two compares at once. For example:
1532 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001533
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001534 // Rearrange the case blocks so that the last one falls through if possible.
1535 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1536 // The last case block won't fall through into 'NextBlock' if we emit the
1537 // branches in this order. See if rearranging a case value would help.
1538 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1539 if (I->BB == NextBlock) {
1540 std::swap(*I, BackCase);
1541 break;
1542 }
1543 }
1544 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001545
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001546 // Create a CaseBlock record representing a conditional branch to
1547 // the Case's target mbb if the value being switched on SV is equal
1548 // to C.
1549 MachineBasicBlock *CurBlock = CR.CaseBB;
1550 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1551 MachineBasicBlock *FallThrough;
1552 if (I != E-1) {
1553 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1554 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001555
1556 // Put SV in a virtual register to make it available from the new blocks.
1557 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001558 } else {
1559 // If the last case doesn't match, go to the default block.
1560 FallThrough = Default;
1561 }
1562
1563 Value *RHS, *LHS, *MHS;
1564 ISD::CondCode CC;
1565 if (I->High == I->Low) {
1566 // This is just small small case range :) containing exactly 1 case
1567 CC = ISD::SETEQ;
1568 LHS = SV; RHS = I->High; MHS = NULL;
1569 } else {
1570 CC = ISD::SETLE;
1571 LHS = I->Low; MHS = SV; RHS = I->High;
1572 }
1573 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001574
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001575 // If emitting the first comparison, just call visitSwitchCase to emit the
1576 // code into the current block. Otherwise, push the CaseBlock onto the
1577 // vector to be later processed by SDISel, and insert the node's MBB
1578 // before the next MBB.
1579 if (CurBlock == CurMBB)
1580 visitSwitchCase(CB);
1581 else
1582 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001583
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584 CurBlock = FallThrough;
1585 }
1586
1587 return true;
1588}
1589
1590static inline bool areJTsAllowed(const TargetLowering &TLI) {
1591 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1593 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001594}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001595
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001596static APInt ComputeRange(const APInt &First, const APInt &Last) {
1597 APInt LastExt(Last), FirstExt(First);
1598 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1599 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1600 return (LastExt - FirstExt + 1ULL);
1601}
1602
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001603/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001604bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1605 CaseRecVector& WorkList,
1606 Value* SV,
1607 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608 Case& FrontCase = *CR.Range.first;
1609 Case& BackCase = *(CR.Range.second-1);
1610
Chris Lattnere880efe2009-11-07 07:50:34 +00001611 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1612 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613
Chris Lattnere880efe2009-11-07 07:50:34 +00001614 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001615 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1616 I!=E; ++I)
1617 TSize += I->size();
1618
Chris Lattnere880efe2009-11-07 07:50:34 +00001619 if (!areJTsAllowed(TLI) || TSize.ult(APInt(First.getBitWidth(), 4)))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001620 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001621
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001622 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001623 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001624 if (Density < 0.4)
1625 return false;
1626
David Greene4b69d992010-01-05 01:24:57 +00001627 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001628 << "First entry: " << First << ". Last entry: " << Last << '\n'
1629 << "Range: " << Range
1630 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631
1632 // Get the MachineFunction which holds the current MBB. This is used when
1633 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001634 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635
1636 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001637 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001638 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001639
1640 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1641
1642 // Create a new basic block to hold the code for loading the address
1643 // of the jump table, and jumping to it. Update successor information;
1644 // we will either branch to the default case for the switch, or the jump
1645 // table.
1646 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1647 CurMF->insert(BBI, JumpTableBB);
1648 CR.CaseBB->addSuccessor(Default);
1649 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001650
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001651 // Build a vector of destination BBs, corresponding to each target
1652 // of the jump table. If the value of the jump table slot corresponds to
1653 // a case statement, push the case's BB onto the vector, otherwise, push
1654 // the default BB.
1655 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001656 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001657 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001658 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1659 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001660
1661 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001662 DestBBs.push_back(I->BB);
1663 if (TEI==High)
1664 ++I;
1665 } else {
1666 DestBBs.push_back(Default);
1667 }
1668 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001669
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001671 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1672 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001673 E = DestBBs.end(); I != E; ++I) {
1674 if (!SuccsHandled[(*I)->getNumber()]) {
1675 SuccsHandled[(*I)->getNumber()] = true;
1676 JumpTableBB->addSuccessor(*I);
1677 }
1678 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001679
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001680 // Create a jump table index for this jump table, or return an existing
1681 // one.
Chris Lattner071c62f2010-01-25 23:26:13 +00001682 unsigned JTEncoding = TLI.getJumpTableEncoding();
1683 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
1684 ->getJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001685
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001686 // Set the jump table information so that we can codegen it as a second
1687 // MachineBasicBlock
1688 JumpTable JT(-1U, JTI, JumpTableBB, Default);
1689 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == CurMBB));
1690 if (CR.CaseBB == CurMBB)
1691 visitJumpTableHeader(JT, JTH);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001692
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001693 JTCases.push_back(JumpTableBlock(JTH, JT));
1694
1695 return true;
1696}
1697
1698/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1699/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001700bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1701 CaseRecVector& WorkList,
1702 Value* SV,
1703 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704 // Get the MachineFunction which holds the current MBB. This is used when
1705 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001706 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707
1708 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001709 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001710 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001711
1712 Case& FrontCase = *CR.Range.first;
1713 Case& BackCase = *(CR.Range.second-1);
1714 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1715
1716 // Size is the number of Cases represented by this range.
1717 unsigned Size = CR.Range.second - CR.Range.first;
1718
Chris Lattnere880efe2009-11-07 07:50:34 +00001719 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1720 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721 double FMetric = 0;
1722 CaseItr Pivot = CR.Range.first + Size/2;
1723
1724 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1725 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001726 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001727 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1728 I!=E; ++I)
1729 TSize += I->size();
1730
Chris Lattnere880efe2009-11-07 07:50:34 +00001731 APInt LSize = FrontCase.size();
1732 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001733 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001734 << "First: " << First << ", Last: " << Last <<'\n'
1735 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001736 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1737 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001738 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1739 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001740 APInt Range = ComputeRange(LEnd, RBegin);
1741 assert((Range - 2ULL).isNonNegative() &&
1742 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001743 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001744 (LEnd - First + 1ULL).roundToDouble();
1745 double RDensity = (double)RSize.roundToDouble() /
1746 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001747 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001748 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001749 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001750 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1751 << "LDensity: " << LDensity
1752 << ", RDensity: " << RDensity << '\n'
1753 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001754 if (FMetric < Metric) {
1755 Pivot = J;
1756 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001757 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001758 }
1759
1760 LSize += J->size();
1761 RSize -= J->size();
1762 }
1763 if (areJTsAllowed(TLI)) {
1764 // If our case is dense we *really* should handle it earlier!
1765 assert((FMetric > 0) && "Should handle dense range earlier!");
1766 } else {
1767 Pivot = CR.Range.first + Size/2;
1768 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001769
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001770 CaseRange LHSR(CR.Range.first, Pivot);
1771 CaseRange RHSR(Pivot, CR.Range.second);
1772 Constant *C = Pivot->Low;
1773 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001774
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001775 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001776 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001777 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001778 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001779 // Pivot's Value, then we can branch directly to the LHS's Target,
1780 // rather than creating a leaf node for it.
1781 if ((LHSR.second - LHSR.first) == 1 &&
1782 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001783 cast<ConstantInt>(C)->getValue() ==
1784 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001785 TrueBB = LHSR.first->BB;
1786 } else {
1787 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1788 CurMF->insert(BBI, TrueBB);
1789 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001790
1791 // Put SV in a virtual register to make it available from the new blocks.
1792 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001793 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001794
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001795 // Similar to the optimization above, if the Value being switched on is
1796 // known to be less than the Constant CR.LT, and the current Case Value
1797 // is CR.LT - 1, then we can branch directly to the target block for
1798 // the current Case Value, rather than emitting a RHS leaf node for it.
1799 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001800 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1801 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001802 FalseBB = RHSR.first->BB;
1803 } else {
1804 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1805 CurMF->insert(BBI, FalseBB);
1806 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001807
1808 // Put SV in a virtual register to make it available from the new blocks.
1809 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001810 }
1811
1812 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001813 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001814 // Otherwise, branch to LHS.
1815 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1816
1817 if (CR.CaseBB == CurMBB)
1818 visitSwitchCase(CB);
1819 else
1820 SwitchCases.push_back(CB);
1821
1822 return true;
1823}
1824
1825/// handleBitTestsSwitchCase - if current case range has few destination and
1826/// range span less, than machine word bitwidth, encode case range into series
1827/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00001828bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
1829 CaseRecVector& WorkList,
1830 Value* SV,
1831 MachineBasicBlock* Default){
Owen Andersone50ed302009-08-10 22:56:29 +00001832 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001833 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001834
1835 Case& FrontCase = *CR.Range.first;
1836 Case& BackCase = *(CR.Range.second-1);
1837
1838 // Get the MachineFunction which holds the current MBB. This is used when
1839 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001840 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001841
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001842 // If target does not have legal shift left, do not emit bit tests at all.
1843 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1844 return false;
1845
Anton Korobeynikov23218582008-12-23 22:25:27 +00001846 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001847 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1848 I!=E; ++I) {
1849 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001850 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001851 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001852
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001853 // Count unique destinations
1854 SmallSet<MachineBasicBlock*, 4> Dests;
1855 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1856 Dests.insert(I->BB);
1857 if (Dests.size() > 3)
1858 // Don't bother the code below, if there are too much unique destinations
1859 return false;
1860 }
David Greene4b69d992010-01-05 01:24:57 +00001861 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001862 << Dests.size() << '\n'
1863 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001864
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001865 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001866 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1867 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001868 APInt cmpRange = maxValue - minValue;
1869
David Greene4b69d992010-01-05 01:24:57 +00001870 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001871 << "Low bound: " << minValue << '\n'
1872 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001873
1874 if (cmpRange.uge(APInt(cmpRange.getBitWidth(), IntPtrBits)) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001875 (!(Dests.size() == 1 && numCmps >= 3) &&
1876 !(Dests.size() == 2 && numCmps >= 5) &&
1877 !(Dests.size() >= 3 && numCmps >= 6)))
1878 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001879
David Greene4b69d992010-01-05 01:24:57 +00001880 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001881 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
1882
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001883 // Optimize the case where all the case values fit in a
1884 // word without having to subtract minValue. In this case,
1885 // we can optimize away the subtraction.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001886 if (minValue.isNonNegative() &&
1887 maxValue.slt(APInt(maxValue.getBitWidth(), IntPtrBits))) {
1888 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001889 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001890 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001891 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001892
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001893 CaseBitsVector CasesBits;
1894 unsigned i, count = 0;
1895
1896 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1897 MachineBasicBlock* Dest = I->BB;
1898 for (i = 0; i < count; ++i)
1899 if (Dest == CasesBits[i].BB)
1900 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001901
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001902 if (i == count) {
1903 assert((count < 3) && "Too much destinations to test!");
1904 CasesBits.push_back(CaseBits(0, Dest, 0));
1905 count++;
1906 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001907
1908 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
1909 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
1910
1911 uint64_t lo = (lowValue - lowBound).getZExtValue();
1912 uint64_t hi = (highValue - lowBound).getZExtValue();
1913
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001914 for (uint64_t j = lo; j <= hi; j++) {
1915 CasesBits[i].Mask |= 1ULL << j;
1916 CasesBits[i].Bits++;
1917 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001918
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001919 }
1920 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001921
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001922 BitTestInfo BTC;
1923
1924 // Figure out which block is immediately after the current one.
1925 MachineFunction::iterator BBI = CR.CaseBB;
1926 ++BBI;
1927
1928 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1929
David Greene4b69d992010-01-05 01:24:57 +00001930 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001931 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00001932 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001933 << ", Bits: " << CasesBits[i].Bits
1934 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001935
1936 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1937 CurMF->insert(BBI, CaseBB);
1938 BTC.push_back(BitTestCase(CasesBits[i].Mask,
1939 CaseBB,
1940 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001941
1942 // Put SV in a virtual register to make it available from the new blocks.
1943 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001944 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001945
1946 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001947 -1U, (CR.CaseBB == CurMBB),
1948 CR.CaseBB, Default, BTC);
1949
1950 if (CR.CaseBB == CurMBB)
1951 visitBitTestHeader(BTB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001952
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001953 BitTestCases.push_back(BTB);
1954
1955 return true;
1956}
1957
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001958/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00001959size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
1960 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001961 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001962
1963 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00001964 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001965 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
1966 Cases.push_back(Case(SI.getSuccessorValue(i),
1967 SI.getSuccessorValue(i),
1968 SMBB));
1969 }
1970 std::sort(Cases.begin(), Cases.end(), CaseCmp());
1971
1972 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00001973 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001974 // Must recompute end() each iteration because it may be
1975 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00001976 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
1977 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
1978 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001979 MachineBasicBlock* nextBB = J->BB;
1980 MachineBasicBlock* currentBB = I->BB;
1981
1982 // If the two neighboring cases go to the same destination, merge them
1983 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001984 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001985 I->High = J->High;
1986 J = Cases.erase(J);
1987 } else {
1988 I = J++;
1989 }
1990 }
1991
1992 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
1993 if (I->Low != I->High)
1994 // A range counts double, since it requires two compares.
1995 ++numCmps;
1996 }
1997
1998 return numCmps;
1999}
2000
Dan Gohman2048b852009-11-23 18:04:58 +00002001void SelectionDAGBuilder::visitSwitch(SwitchInst &SI) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002 // Figure out which block is immediately after the current one.
2003 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002004 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2005
2006 // If there is only the default destination, branch to it if it is not the
2007 // next basic block. Otherwise, just fall through.
2008 if (SI.getNumOperands() == 2) {
2009 // Update machine-CFG edges.
2010
2011 // If this is not a fall-through branch, emit the branch.
2012 CurMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002013 if (Default != NextBlock)
2014 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2015 MVT::Other, getControlRoot(),
2016 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002017
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018 return;
2019 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002020
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002021 // If there are any non-default case statements, create a vector of Cases
2022 // representing each one, and sort the vector so that we can efficiently
2023 // create a binary search tree from them.
2024 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002025 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002026 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002027 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002028 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002029
2030 // Get the Value to be switched on and default basic blocks, which will be
2031 // inserted into CaseBlock records, representing basic blocks in the binary
2032 // search tree.
2033 Value *SV = SI.getOperand(0);
2034
2035 // Push the initial CaseRec onto the worklist
2036 CaseRecVector WorkList;
2037 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
2038
2039 while (!WorkList.empty()) {
2040 // Grab a record representing a case range to process off the worklist
2041 CaseRec CR = WorkList.back();
2042 WorkList.pop_back();
2043
2044 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
2045 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002046
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002047 // If the range has few cases (two or less) emit a series of specific
2048 // tests.
2049 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
2050 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002051
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002052 // If the switch has more than 5 blocks, and at least 40% dense, and the
2053 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054 // lowering the switch to a binary tree of conditional branches.
2055 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2056 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002057
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002058 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2059 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2060 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
2061 }
2062}
2063
Dan Gohman2048b852009-11-23 18:04:58 +00002064void SelectionDAGBuilder::visitIndirectBr(IndirectBrInst &I) {
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002065 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002066 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002067 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002068 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002069 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002070 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002071 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2072 for (unsigned i = 0, e = succs.size(); i != e; ++i)
2073 CurMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002074
Bill Wendling4533cac2010-01-28 21:51:40 +00002075 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2076 MVT::Other, getControlRoot(),
2077 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002078}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002079
Dan Gohman2048b852009-11-23 18:04:58 +00002080void SelectionDAGBuilder::visitFSub(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081 // -0.0 - X --> fneg
2082 const Type *Ty = I.getType();
2083 if (isa<VectorType>(Ty)) {
2084 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2085 const VectorType *DestTy = cast<VectorType>(I.getType());
2086 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002087 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002088 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002089 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002090 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002092 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2093 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002094 return;
2095 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002096 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002097 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002098
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002099 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002100 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002101 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002102 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2103 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002104 return;
2105 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002106
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002107 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108}
2109
Dan Gohman2048b852009-11-23 18:04:58 +00002110void SelectionDAGBuilder::visitBinary(User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002111 SDValue Op1 = getValue(I.getOperand(0));
2112 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002113 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2114 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002115}
2116
Dan Gohman2048b852009-11-23 18:04:58 +00002117void SelectionDAGBuilder::visitShift(User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002118 SDValue Op1 = getValue(I.getOperand(0));
2119 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman57fc82d2009-04-09 03:51:29 +00002120 if (!isa<VectorType>(I.getType()) &&
2121 Op2.getValueType() != TLI.getShiftAmountTy()) {
2122 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002123 EVT PTy = TLI.getPointerTy();
2124 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002125 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002126 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2127 TLI.getShiftAmountTy(), Op2);
2128 // If the operand is larger than the shift count type but the shift
2129 // count type has enough bits to represent any shift value, truncate
2130 // it now. This is a common case and it exposes the truncate to
2131 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002132 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002133 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2134 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2135 TLI.getShiftAmountTy(), Op2);
2136 // Otherwise we'll need to temporarily settle for some other
2137 // convenient type; type legalization will make adjustments as
2138 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002139 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002140 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002141 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002142 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002143 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002144 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002145 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002146
Bill Wendling4533cac2010-01-28 21:51:40 +00002147 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2148 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149}
2150
Dan Gohman2048b852009-11-23 18:04:58 +00002151void SelectionDAGBuilder::visitICmp(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002152 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2153 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2154 predicate = IC->getPredicate();
2155 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2156 predicate = ICmpInst::Predicate(IC->getPredicate());
2157 SDValue Op1 = getValue(I.getOperand(0));
2158 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002159 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002160
Owen Andersone50ed302009-08-10 22:56:29 +00002161 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002162 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002163}
2164
Dan Gohman2048b852009-11-23 18:04:58 +00002165void SelectionDAGBuilder::visitFCmp(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2167 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2168 predicate = FC->getPredicate();
2169 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2170 predicate = FCmpInst::Predicate(FC->getPredicate());
2171 SDValue Op1 = getValue(I.getOperand(0));
2172 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002173 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002174 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002175 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002176}
2177
Dan Gohman2048b852009-11-23 18:04:58 +00002178void SelectionDAGBuilder::visitSelect(User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002179 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002180 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2181 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002182 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002183
Bill Wendling49fcff82009-12-21 22:30:11 +00002184 SmallVector<SDValue, 4> Values(NumValues);
2185 SDValue Cond = getValue(I.getOperand(0));
2186 SDValue TrueVal = getValue(I.getOperand(1));
2187 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002188
Bill Wendling4533cac2010-01-28 21:51:40 +00002189 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002190 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
2191 TrueVal.getNode()->getValueType(i), Cond,
2192 SDValue(TrueVal.getNode(),
2193 TrueVal.getResNo() + i),
2194 SDValue(FalseVal.getNode(),
2195 FalseVal.getResNo() + i));
2196
Bill Wendling4533cac2010-01-28 21:51:40 +00002197 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2198 DAG.getVTList(&ValueVTs[0], NumValues),
2199 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002200}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002201
Dan Gohman2048b852009-11-23 18:04:58 +00002202void SelectionDAGBuilder::visitTrunc(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002203 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2204 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002205 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002206 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002207}
2208
Dan Gohman2048b852009-11-23 18:04:58 +00002209void SelectionDAGBuilder::visitZExt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2211 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2212 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002213 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002214 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002215}
2216
Dan Gohman2048b852009-11-23 18:04:58 +00002217void SelectionDAGBuilder::visitSExt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2219 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2220 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002221 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002222 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002223}
2224
Dan Gohman2048b852009-11-23 18:04:58 +00002225void SelectionDAGBuilder::visitFPTrunc(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002226 // FPTrunc is never a no-op cast, no need to check
2227 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002228 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002229 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2230 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231}
2232
Dan Gohman2048b852009-11-23 18:04:58 +00002233void SelectionDAGBuilder::visitFPExt(User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002234 // FPTrunc is never a no-op cast, no need to check
2235 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002236 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002237 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002238}
2239
Dan Gohman2048b852009-11-23 18:04:58 +00002240void SelectionDAGBuilder::visitFPToUI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002241 // FPToUI is never a no-op cast, no need to check
2242 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002243 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002244 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002245}
2246
Dan Gohman2048b852009-11-23 18:04:58 +00002247void SelectionDAGBuilder::visitFPToSI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002248 // FPToSI is never a no-op cast, no need to check
2249 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002250 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002251 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002252}
2253
Dan Gohman2048b852009-11-23 18:04:58 +00002254void SelectionDAGBuilder::visitUIToFP(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002255 // UIToFP is never a no-op cast, no need to check
2256 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002257 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002258 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259}
2260
Dan Gohman2048b852009-11-23 18:04:58 +00002261void SelectionDAGBuilder::visitSIToFP(User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002262 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002264 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002265 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002266}
2267
Dan Gohman2048b852009-11-23 18:04:58 +00002268void SelectionDAGBuilder::visitPtrToInt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002269 // What to do depends on the size of the integer and the size of the pointer.
2270 // We can either truncate, zero extend, or no-op, accordingly.
2271 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002272 EVT SrcVT = N.getValueType();
2273 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002274 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002275}
2276
Dan Gohman2048b852009-11-23 18:04:58 +00002277void SelectionDAGBuilder::visitIntToPtr(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002278 // What to do depends on the size of the integer and the size of the pointer.
2279 // We can either truncate, zero extend, or no-op, accordingly.
2280 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002281 EVT SrcVT = N.getValueType();
2282 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002283 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002284}
2285
Dan Gohman2048b852009-11-23 18:04:58 +00002286void SelectionDAGBuilder::visitBitCast(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002287 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002288 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002289
Bill Wendling49fcff82009-12-21 22:30:11 +00002290 // BitCast assures us that source and destination are the same size so this is
2291 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002292 if (DestVT != N.getValueType())
2293 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2294 DestVT, N)); // convert types.
2295 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002296 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002297}
2298
Dan Gohman2048b852009-11-23 18:04:58 +00002299void SelectionDAGBuilder::visitInsertElement(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002300 SDValue InVec = getValue(I.getOperand(0));
2301 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002302 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002303 TLI.getPointerTy(),
2304 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002305 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2306 TLI.getValueType(I.getType()),
2307 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002308}
2309
Dan Gohman2048b852009-11-23 18:04:58 +00002310void SelectionDAGBuilder::visitExtractElement(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002311 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002312 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002313 TLI.getPointerTy(),
2314 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002315 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2316 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002317}
2318
Mon P Wangaeb06d22008-11-10 04:46:22 +00002319// Utility for visitShuffleVector - Returns true if the mask is mask starting
2320// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002321static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2322 unsigned MaskNumElts = Mask.size();
2323 for (unsigned i = 0; i != MaskNumElts; ++i)
2324 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002325 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002326 return true;
2327}
2328
Dan Gohman2048b852009-11-23 18:04:58 +00002329void SelectionDAGBuilder::visitShuffleVector(User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002330 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002331 SDValue Src1 = getValue(I.getOperand(0));
2332 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002333
Nate Begeman9008ca62009-04-27 18:41:29 +00002334 // Convert the ConstantVector mask operand into an array of ints, with -1
2335 // representing undef values.
2336 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002337 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002338 unsigned MaskNumElts = MaskElts.size();
2339 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002340 if (isa<UndefValue>(MaskElts[i]))
2341 Mask.push_back(-1);
2342 else
2343 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2344 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002345
Owen Andersone50ed302009-08-10 22:56:29 +00002346 EVT VT = TLI.getValueType(I.getType());
2347 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002348 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002349
Mon P Wangc7849c22008-11-16 05:06:27 +00002350 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002351 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2352 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002353 return;
2354 }
2355
2356 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002357 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2358 // Mask is longer than the source vectors and is a multiple of the source
2359 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002360 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002361 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2362 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002363 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2364 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002365 return;
2366 }
2367
Mon P Wangc7849c22008-11-16 05:06:27 +00002368 // Pad both vectors with undefs to make them the same length as the mask.
2369 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002370 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2371 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002372 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002373
Nate Begeman9008ca62009-04-27 18:41:29 +00002374 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2375 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002376 MOps1[0] = Src1;
2377 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002378
2379 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2380 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002381 &MOps1[0], NumConcat);
2382 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002383 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002384 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002385
Mon P Wangaeb06d22008-11-10 04:46:22 +00002386 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002387 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002388 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002389 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002390 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002391 MappedOps.push_back(Idx);
2392 else
2393 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002394 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002395
Bill Wendling4533cac2010-01-28 21:51:40 +00002396 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2397 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002398 return;
2399 }
2400
Mon P Wangc7849c22008-11-16 05:06:27 +00002401 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002402 // Analyze the access pattern of the vector to see if we can extract
2403 // two subvectors and do the shuffle. The analysis is done by calculating
2404 // the range of elements the mask access on both vectors.
2405 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2406 int MaxRange[2] = {-1, -1};
2407
Nate Begeman5a5ca152009-04-29 05:20:52 +00002408 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002409 int Idx = Mask[i];
2410 int Input = 0;
2411 if (Idx < 0)
2412 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002413
Nate Begeman5a5ca152009-04-29 05:20:52 +00002414 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002415 Input = 1;
2416 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002417 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002418 if (Idx > MaxRange[Input])
2419 MaxRange[Input] = Idx;
2420 if (Idx < MinRange[Input])
2421 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002422 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002423
Mon P Wangc7849c22008-11-16 05:06:27 +00002424 // Check if the access is smaller than the vector size and can we find
2425 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002426 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2427 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002428 int StartIdx[2]; // StartIdx to extract from
2429 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002430 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002431 RangeUse[Input] = 0; // Unused
2432 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002433 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002434 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002435 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002436 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002437 RangeUse[Input] = 1; // Extract from beginning of the vector
2438 StartIdx[Input] = 0;
2439 } else {
2440 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002441 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002442 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002443 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002444 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002445 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002446 }
2447
Bill Wendling636e2582009-08-21 18:16:06 +00002448 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002449 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002450 return;
2451 }
2452 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2453 // Extract appropriate subvector and generate a vector shuffle
2454 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002455 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002456 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002457 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002458 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002459 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002460 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002461 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002462
Mon P Wangc7849c22008-11-16 05:06:27 +00002463 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002464 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002465 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002466 int Idx = Mask[i];
2467 if (Idx < 0)
2468 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002469 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002470 MappedOps.push_back(Idx - StartIdx[0]);
2471 else
2472 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002473 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002474
Bill Wendling4533cac2010-01-28 21:51:40 +00002475 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2476 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002477 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002478 }
2479 }
2480
Mon P Wangc7849c22008-11-16 05:06:27 +00002481 // We can't use either concat vectors or extract subvectors so fall back to
2482 // replacing the shuffle with extract and build vector.
2483 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002484 EVT EltVT = VT.getVectorElementType();
2485 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002486 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002487 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002488 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002489 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002490 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002491 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002492 SDValue Res;
2493
Nate Begeman5a5ca152009-04-29 05:20:52 +00002494 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002495 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2496 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002497 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002498 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2499 EltVT, Src2,
2500 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2501
2502 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002503 }
2504 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002505
Bill Wendling4533cac2010-01-28 21:51:40 +00002506 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2507 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508}
2509
Dan Gohman2048b852009-11-23 18:04:58 +00002510void SelectionDAGBuilder::visitInsertValue(InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511 const Value *Op0 = I.getOperand(0);
2512 const Value *Op1 = I.getOperand(1);
2513 const Type *AggTy = I.getType();
2514 const Type *ValTy = Op1->getType();
2515 bool IntoUndef = isa<UndefValue>(Op0);
2516 bool FromUndef = isa<UndefValue>(Op1);
2517
2518 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2519 I.idx_begin(), I.idx_end());
2520
Owen Andersone50ed302009-08-10 22:56:29 +00002521 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002522 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002523 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002524 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2525
2526 unsigned NumAggValues = AggValueVTs.size();
2527 unsigned NumValValues = ValValueVTs.size();
2528 SmallVector<SDValue, 4> Values(NumAggValues);
2529
2530 SDValue Agg = getValue(Op0);
2531 SDValue Val = getValue(Op1);
2532 unsigned i = 0;
2533 // Copy the beginning value(s) from the original aggregate.
2534 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002535 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002536 SDValue(Agg.getNode(), Agg.getResNo() + i);
2537 // Copy values from the inserted value(s).
2538 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002539 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002540 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2541 // Copy remaining value(s) from the original aggregate.
2542 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002543 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002544 SDValue(Agg.getNode(), Agg.getResNo() + i);
2545
Bill Wendling4533cac2010-01-28 21:51:40 +00002546 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2547 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2548 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002549}
2550
Dan Gohman2048b852009-11-23 18:04:58 +00002551void SelectionDAGBuilder::visitExtractValue(ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002552 const Value *Op0 = I.getOperand(0);
2553 const Type *AggTy = Op0->getType();
2554 const Type *ValTy = I.getType();
2555 bool OutOfUndef = isa<UndefValue>(Op0);
2556
2557 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2558 I.idx_begin(), I.idx_end());
2559
Owen Andersone50ed302009-08-10 22:56:29 +00002560 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002561 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2562
2563 unsigned NumValValues = ValValueVTs.size();
2564 SmallVector<SDValue, 4> Values(NumValValues);
2565
2566 SDValue Agg = getValue(Op0);
2567 // Copy out the selected value(s).
2568 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2569 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002570 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002571 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002572 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002573
Bill Wendling4533cac2010-01-28 21:51:40 +00002574 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2575 DAG.getVTList(&ValValueVTs[0], NumValValues),
2576 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002577}
2578
Dan Gohman2048b852009-11-23 18:04:58 +00002579void SelectionDAGBuilder::visitGetElementPtr(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002580 SDValue N = getValue(I.getOperand(0));
2581 const Type *Ty = I.getOperand(0)->getType();
2582
2583 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2584 OI != E; ++OI) {
2585 Value *Idx = *OI;
2586 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2587 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2588 if (Field) {
2589 // N = N + Offset
2590 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002591 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002592 DAG.getIntPtrConstant(Offset));
2593 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002594
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002595 Ty = StTy->getElementType(Field);
2596 } else {
2597 Ty = cast<SequentialType>(Ty)->getElementType();
2598
2599 // If this is a constant subscript, handle it quickly.
2600 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
2601 if (CI->getZExtValue() == 0) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002602 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002603 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002604 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002605 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002606 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002607 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002608 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2609 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002611 else
Evan Chengb1032a82009-02-09 20:54:38 +00002612 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002613
Dale Johannesen66978ee2009-01-31 02:22:37 +00002614 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002615 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002616 continue;
2617 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002618
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002619 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002620 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2621 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002622 SDValue IdxN = getValue(Idx);
2623
2624 // If the index is smaller or larger than intptr_t, truncate or extend
2625 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002626 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002627
2628 // If this is a multiply by a power of two, turn it into a shl
2629 // immediately. This is a very common case.
2630 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002631 if (ElementSize.isPowerOf2()) {
2632 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002633 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002634 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002635 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002636 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002637 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002638 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002639 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002640 }
2641 }
2642
Scott Michelfdc40a02009-02-17 22:15:04 +00002643 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002644 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002645 }
2646 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002647
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002648 setValue(&I, N);
2649}
2650
Dan Gohman2048b852009-11-23 18:04:58 +00002651void SelectionDAGBuilder::visitAlloca(AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002652 // If this is a fixed sized alloca in the entry block of the function,
2653 // allocate it statically on the stack.
2654 if (FuncInfo.StaticAllocaMap.count(&I))
2655 return; // getValue will auto-populate this.
2656
2657 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002658 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002659 unsigned Align =
2660 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2661 I.getAlignment());
2662
2663 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002664
Chris Lattner0b18e592009-03-17 19:36:00 +00002665 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), AllocSize.getValueType(),
2666 AllocSize,
2667 DAG.getConstant(TySize, AllocSize.getValueType()));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002668
Owen Andersone50ed302009-08-10 22:56:29 +00002669 EVT IntPtr = TLI.getPointerTy();
Duncan Sands3a66a682009-10-13 21:04:12 +00002670 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002671
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002672 // Handle alignment. If the requested alignment is less than or equal to
2673 // the stack alignment, ignore it. If the size is greater than or equal to
2674 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
2675 unsigned StackAlign =
2676 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2677 if (Align <= StackAlign)
2678 Align = 0;
2679
2680 // Round the size of the allocation up to the stack alignment size
2681 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002682 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002683 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002684 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002685
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002686 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002687 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002688 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002689 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2690
2691 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002692 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002693 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002694 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695 setValue(&I, DSA);
2696 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002697
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002698 // Inform the Frame Information that we have just allocated a variable-sized
2699 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002700 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002701}
2702
Dan Gohman2048b852009-11-23 18:04:58 +00002703void SelectionDAGBuilder::visitLoad(LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002704 const Value *SV = I.getOperand(0);
2705 SDValue Ptr = getValue(SV);
2706
2707 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002708
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002709 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002710 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002711 unsigned Alignment = I.getAlignment();
2712
Owen Andersone50ed302009-08-10 22:56:29 +00002713 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002714 SmallVector<uint64_t, 4> Offsets;
2715 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2716 unsigned NumValues = ValueVTs.size();
2717 if (NumValues == 0)
2718 return;
2719
2720 SDValue Root;
2721 bool ConstantMemory = false;
2722 if (I.isVolatile())
2723 // Serialize volatile loads with other side effects.
2724 Root = getRoot();
2725 else if (AA->pointsToConstantMemory(SV)) {
2726 // Do not serialize (non-volatile) loads of constant memory with anything.
2727 Root = DAG.getEntryNode();
2728 ConstantMemory = true;
2729 } else {
2730 // Do not serialize non-volatile loads against each other.
2731 Root = DAG.getRoot();
2732 }
2733
2734 SmallVector<SDValue, 4> Values(NumValues);
2735 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002736 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002738 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2739 PtrVT, Ptr,
2740 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002741 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002742 A, SV, Offsets[i], isVolatile,
2743 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002744
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002745 Values[i] = L;
2746 Chains[i] = L.getValue(1);
2747 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002748
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002749 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002750 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002751 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002752 if (isVolatile)
2753 DAG.setRoot(Chain);
2754 else
2755 PendingLoads.push_back(Chain);
2756 }
2757
Bill Wendling4533cac2010-01-28 21:51:40 +00002758 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2759 DAG.getVTList(&ValueVTs[0], NumValues),
2760 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002761}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762
Dan Gohman2048b852009-11-23 18:04:58 +00002763void SelectionDAGBuilder::visitStore(StoreInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002764 Value *SrcV = I.getOperand(0);
2765 Value *PtrV = I.getOperand(1);
2766
Owen Andersone50ed302009-08-10 22:56:29 +00002767 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002768 SmallVector<uint64_t, 4> Offsets;
2769 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2770 unsigned NumValues = ValueVTs.size();
2771 if (NumValues == 0)
2772 return;
2773
2774 // Get the lowered operands. Note that we do this after
2775 // checking if NumResults is zero, because with zero results
2776 // the operands won't have values in the map.
2777 SDValue Src = getValue(SrcV);
2778 SDValue Ptr = getValue(PtrV);
2779
2780 SDValue Root = getRoot();
2781 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002782 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002783 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002784 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002785 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00002786
2787 for (unsigned i = 0; i != NumValues; ++i) {
2788 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
2789 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002790 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002791 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00002792 Add, PtrV, Offsets[i], isVolatile,
2793 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002794 }
2795
Bill Wendling4533cac2010-01-28 21:51:40 +00002796 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
2797 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002798}
2799
2800/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2801/// node.
Dan Gohman2048b852009-11-23 18:04:58 +00002802void SelectionDAGBuilder::visitTargetIntrinsic(CallInst &I,
2803 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002804 bool HasChain = !I.doesNotAccessMemory();
2805 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2806
2807 // Build the operand list.
2808 SmallVector<SDValue, 8> Ops;
2809 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2810 if (OnlyLoad) {
2811 // We don't need to serialize loads against other loads.
2812 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002813 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002814 Ops.push_back(getRoot());
2815 }
2816 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002817
2818 // Info is set by getTgtMemInstrinsic
2819 TargetLowering::IntrinsicInfo Info;
2820 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2821
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002822 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002823 if (!IsTgtIntrinsic)
2824 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002825
2826 // Add all operands of the call to the operand list.
2827 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2828 SDValue Op = getValue(I.getOperand(i));
2829 assert(TLI.isTypeLegal(Op.getValueType()) &&
2830 "Intrinsic uses a non-legal type?");
2831 Ops.push_back(Op);
2832 }
2833
Owen Andersone50ed302009-08-10 22:56:29 +00002834 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00002835 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2836#ifndef NDEBUG
2837 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2838 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2839 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002840 }
Bob Wilson8d919552009-07-31 22:41:21 +00002841#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00002842
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002843 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00002844 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002845
Bob Wilson8d919552009-07-31 22:41:21 +00002846 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002847
2848 // Create the node.
2849 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002850 if (IsTgtIntrinsic) {
2851 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002852 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002853 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002854 Info.memVT, Info.ptrVal, Info.offset,
2855 Info.align, Info.vol,
2856 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00002857 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002858 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002859 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00002860 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002861 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002862 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00002863 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00002864 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002865 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00002866 }
2867
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002868 if (HasChain) {
2869 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
2870 if (OnlyLoad)
2871 PendingLoads.push_back(Chain);
2872 else
2873 DAG.setRoot(Chain);
2874 }
Bill Wendling856ff412009-12-22 00:12:37 +00002875
Benjamin Kramerf0127052010-01-05 13:12:22 +00002876 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002877 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00002878 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002879 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002880 }
Bill Wendling856ff412009-12-22 00:12:37 +00002881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002882 setValue(&I, Result);
2883 }
2884}
2885
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002886/// GetSignificand - Get the significand and build it into a floating-point
2887/// number with exponent of 1:
2888///
2889/// Op = (Op & 0x007fffff) | 0x3f800000;
2890///
2891/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00002892static SDValue
Bill Wendling856ff412009-12-22 00:12:37 +00002893GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl, unsigned Order) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002894 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
2895 DAG.getConstant(0x007fffff, MVT::i32));
2896 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
2897 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00002898 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00002899}
2900
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002901/// GetExponent - Get the exponent:
2902///
Bill Wendlinge9a72862009-01-20 21:17:57 +00002903/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002904///
2905/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00002906static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00002907GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling856ff412009-12-22 00:12:37 +00002908 DebugLoc dl, unsigned Order) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002909 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
2910 DAG.getConstant(0x7f800000, MVT::i32));
2911 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00002912 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00002913 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
2914 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00002915 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00002916}
2917
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002918/// getF32Constant - Get 32-bit floating point constant.
2919static SDValue
2920getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002921 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002922}
2923
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002924/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002925/// visitIntrinsicCall: I is a call instruction
2926/// Op is the associated NodeType for I
2927const char *
Dan Gohman2048b852009-11-23 18:04:58 +00002928SelectionDAGBuilder::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002929 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00002930 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00002931 DAG.getAtomic(Op, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002932 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00002933 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002934 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00002935 getValue(I.getOperand(2)),
2936 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002937 setValue(&I, L);
2938 DAG.setRoot(L.getValue(1));
2939 return 0;
2940}
2941
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00002942// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00002943const char *
Dan Gohman2048b852009-11-23 18:04:58 +00002944SelectionDAGBuilder::implVisitAluOverflow(CallInst &I, ISD::NodeType Op) {
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00002945 SDValue Op1 = getValue(I.getOperand(1));
2946 SDValue Op2 = getValue(I.getOperand(2));
Bill Wendling74c37652008-12-09 22:08:41 +00002947
Owen Anderson825b72b2009-08-11 20:47:22 +00002948 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00002949 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00002950 return 0;
2951}
Bill Wendling74c37652008-12-09 22:08:41 +00002952
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002953/// visitExp - Lower an exp intrinsic. Handles the special sequences for
2954/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00002955void
Dan Gohman2048b852009-11-23 18:04:58 +00002956SelectionDAGBuilder::visitExp(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00002957 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00002958 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002959
Owen Anderson825b72b2009-08-11 20:47:22 +00002960 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002961 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
2962 SDValue Op = getValue(I.getOperand(1));
2963
2964 // Put the exponent in the right bit position for later addition to the
2965 // final result:
2966 //
2967 // #define LOG2OFe 1.4426950f
2968 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00002969 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002970 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00002971 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002972
2973 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00002974 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
2975 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002976
2977 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00002978 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00002979 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00002980
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002981 if (LimitFloatPrecision <= 6) {
2982 // For floating-point precision of 6:
2983 //
2984 // TwoToFractionalPartOfX =
2985 // 0.997535578f +
2986 // (0.735607626f + 0.252464424f * x) * x;
2987 //
2988 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00002989 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002990 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00002991 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002992 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00002993 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
2994 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002995 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00002996 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002997
2998 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00002999 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003000 TwoToFracPartOfX, IntegerPartOfX);
3001
Owen Anderson825b72b2009-08-11 20:47:22 +00003002 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003003 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3004 // For floating-point precision of 12:
3005 //
3006 // TwoToFractionalPartOfX =
3007 // 0.999892986f +
3008 // (0.696457318f +
3009 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3010 //
3011 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003012 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003013 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003014 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003015 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003016 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3017 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003018 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003019 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3020 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003021 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003022 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003023
3024 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003025 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003026 TwoToFracPartOfX, IntegerPartOfX);
3027
Owen Anderson825b72b2009-08-11 20:47:22 +00003028 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003029 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3030 // For floating-point precision of 18:
3031 //
3032 // TwoToFractionalPartOfX =
3033 // 0.999999982f +
3034 // (0.693148872f +
3035 // (0.240227044f +
3036 // (0.554906021e-1f +
3037 // (0.961591928e-2f +
3038 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3039 //
3040 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003041 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003042 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003043 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003044 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003045 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3046 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003047 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003048 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3049 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003050 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003051 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3052 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003053 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003054 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3055 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003056 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003057 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3058 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003059 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003060 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003061 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003062
3063 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003064 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003065 TwoToFracPartOfX, IntegerPartOfX);
3066
Owen Anderson825b72b2009-08-11 20:47:22 +00003067 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003068 }
3069 } else {
3070 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003071 result = DAG.getNode(ISD::FEXP, dl,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003072 getValue(I.getOperand(1)).getValueType(),
3073 getValue(I.getOperand(1)));
3074 }
3075
Dale Johannesen59e577f2008-09-05 18:38:42 +00003076 setValue(&I, result);
3077}
3078
Bill Wendling39150252008-09-09 20:39:27 +00003079/// visitLog - Lower a log intrinsic. Handles the special sequences for
3080/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003081void
Dan Gohman2048b852009-11-23 18:04:58 +00003082SelectionDAGBuilder::visitLog(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003083 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003084 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003085
Owen Anderson825b72b2009-08-11 20:47:22 +00003086 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003087 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3088 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003089 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003090
3091 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling856ff412009-12-22 00:12:37 +00003092 SDValue Exp = GetExponent(DAG, Op1, TLI, dl, SDNodeOrder);
Owen Anderson825b72b2009-08-11 20:47:22 +00003093 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003094 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003095
3096 // Get the significand and build it into a floating-point number with
3097 // exponent of 1.
Bill Wendling856ff412009-12-22 00:12:37 +00003098 SDValue X = GetSignificand(DAG, Op1, dl, SDNodeOrder);
Bill Wendling39150252008-09-09 20:39:27 +00003099
3100 if (LimitFloatPrecision <= 6) {
3101 // For floating-point precision of 6:
3102 //
3103 // LogofMantissa =
3104 // -1.1609546f +
3105 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003106 //
Bill Wendling39150252008-09-09 20:39:27 +00003107 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003108 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003109 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003110 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003111 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003112 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3113 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003114 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003115
Scott Michelfdc40a02009-02-17 22:15:04 +00003116 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003117 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003118 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3119 // For floating-point precision of 12:
3120 //
3121 // LogOfMantissa =
3122 // -1.7417939f +
3123 // (2.8212026f +
3124 // (-1.4699568f +
3125 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3126 //
3127 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003128 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003129 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003130 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003131 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3133 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003134 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003135 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3136 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003137 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003138 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3139 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003140 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003141
Scott Michelfdc40a02009-02-17 22:15:04 +00003142 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003143 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003144 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3145 // For floating-point precision of 18:
3146 //
3147 // LogOfMantissa =
3148 // -2.1072184f +
3149 // (4.2372794f +
3150 // (-3.7029485f +
3151 // (2.2781945f +
3152 // (-0.87823314f +
3153 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3154 //
3155 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003156 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003157 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003159 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003160 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3161 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003162 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3164 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003165 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003166 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3167 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003168 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003169 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3170 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003171 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003172 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3173 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003174 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003175
Scott Michelfdc40a02009-02-17 22:15:04 +00003176 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003178 }
3179 } else {
3180 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003181 result = DAG.getNode(ISD::FLOG, dl,
Bill Wendling39150252008-09-09 20:39:27 +00003182 getValue(I.getOperand(1)).getValueType(),
3183 getValue(I.getOperand(1)));
3184 }
3185
Dale Johannesen59e577f2008-09-05 18:38:42 +00003186 setValue(&I, result);
3187}
3188
Bill Wendling3eb59402008-09-09 00:28:24 +00003189/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3190/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003191void
Dan Gohman2048b852009-11-23 18:04:58 +00003192SelectionDAGBuilder::visitLog2(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003193 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003194 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003195
Owen Anderson825b72b2009-08-11 20:47:22 +00003196 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003197 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3198 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003199 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003200
Bill Wendling39150252008-09-09 20:39:27 +00003201 // Get the exponent.
Bill Wendling856ff412009-12-22 00:12:37 +00003202 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl, SDNodeOrder);
3203
Bill Wendling3eb59402008-09-09 00:28:24 +00003204 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003205 // exponent of 1.
Bill Wendling856ff412009-12-22 00:12:37 +00003206 SDValue X = GetSignificand(DAG, Op1, dl, SDNodeOrder);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003207
Bill Wendling3eb59402008-09-09 00:28:24 +00003208 // Different possible minimax approximations of significand in
3209 // floating-point for various degrees of accuracy over [1,2].
3210 if (LimitFloatPrecision <= 6) {
3211 // For floating-point precision of 6:
3212 //
3213 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3214 //
3215 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003216 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003217 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003219 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3221 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003222 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003223
Scott Michelfdc40a02009-02-17 22:15:04 +00003224 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003225 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003226 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3227 // For floating-point precision of 12:
3228 //
3229 // Log2ofMantissa =
3230 // -2.51285454f +
3231 // (4.07009056f +
3232 // (-2.12067489f +
3233 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003234 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003235 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003236 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003237 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003238 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003239 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3241 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003242 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3244 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003245 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3247 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003248 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003249
Scott Michelfdc40a02009-02-17 22:15:04 +00003250 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003252 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3253 // For floating-point precision of 18:
3254 //
3255 // Log2ofMantissa =
3256 // -3.0400495f +
3257 // (6.1129976f +
3258 // (-5.3420409f +
3259 // (3.2865683f +
3260 // (-1.2669343f +
3261 // (0.27515199f -
3262 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3263 //
3264 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003265 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003266 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003267 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003268 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3270 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003271 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3273 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003274 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003275 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3276 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003277 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003278 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3279 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003280 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003281 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3282 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003283 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003284
Scott Michelfdc40a02009-02-17 22:15:04 +00003285 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003286 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003287 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003288 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003289 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003290 result = DAG.getNode(ISD::FLOG2, dl,
Dale Johannesen853244f2008-09-05 23:49:37 +00003291 getValue(I.getOperand(1)).getValueType(),
3292 getValue(I.getOperand(1)));
3293 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003294
Dale Johannesen59e577f2008-09-05 18:38:42 +00003295 setValue(&I, result);
3296}
3297
Bill Wendling3eb59402008-09-09 00:28:24 +00003298/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3299/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003300void
Dan Gohman2048b852009-11-23 18:04:58 +00003301SelectionDAGBuilder::visitLog10(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003302 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003303 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003304
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003306 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3307 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003308 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003309
Bill Wendling39150252008-09-09 20:39:27 +00003310 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling856ff412009-12-22 00:12:37 +00003311 SDValue Exp = GetExponent(DAG, Op1, TLI, dl, SDNodeOrder);
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003313 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003314
3315 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003316 // exponent of 1.
Bill Wendling856ff412009-12-22 00:12:37 +00003317 SDValue X = GetSignificand(DAG, Op1, dl, SDNodeOrder);
Bill Wendling3eb59402008-09-09 00:28:24 +00003318
3319 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003320 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003321 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003322 // Log10ofMantissa =
3323 // -0.50419619f +
3324 // (0.60948995f - 0.10380950f * x) * x;
3325 //
3326 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003327 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003328 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003329 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003330 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3332 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003333 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003334
Scott Michelfdc40a02009-02-17 22:15:04 +00003335 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003337 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3338 // For floating-point precision of 12:
3339 //
3340 // Log10ofMantissa =
3341 // -0.64831180f +
3342 // (0.91751397f +
3343 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3344 //
3345 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003347 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003349 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003350 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3351 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003352 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003353 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3354 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003355 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003356
Scott Michelfdc40a02009-02-17 22:15:04 +00003357 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003358 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003359 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003360 // For floating-point precision of 18:
3361 //
3362 // Log10ofMantissa =
3363 // -0.84299375f +
3364 // (1.5327582f +
3365 // (-1.0688956f +
3366 // (0.49102474f +
3367 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3368 //
3369 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003371 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003373 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3375 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003376 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3378 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003379 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3381 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003382 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3384 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003385 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003386
Scott Michelfdc40a02009-02-17 22:15:04 +00003387 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003388 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003389 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003390 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003391 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003392 result = DAG.getNode(ISD::FLOG10, dl,
Dale Johannesen852680a2008-09-05 21:27:19 +00003393 getValue(I.getOperand(1)).getValueType(),
3394 getValue(I.getOperand(1)));
3395 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003396
Dale Johannesen59e577f2008-09-05 18:38:42 +00003397 setValue(&I, result);
3398}
3399
Bill Wendlinge10c8142008-09-09 22:39:21 +00003400/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3401/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003402void
Dan Gohman2048b852009-11-23 18:04:58 +00003403SelectionDAGBuilder::visitExp2(CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003404 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003405 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003406
Owen Anderson825b72b2009-08-11 20:47:22 +00003407 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003408 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3409 SDValue Op = getValue(I.getOperand(1));
3410
Owen Anderson825b72b2009-08-11 20:47:22 +00003411 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003412
3413 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003414 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3415 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003416
3417 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003418 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003419 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003420
3421 if (LimitFloatPrecision <= 6) {
3422 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003423 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003424 // TwoToFractionalPartOfX =
3425 // 0.997535578f +
3426 // (0.735607626f + 0.252464424f * x) * x;
3427 //
3428 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003429 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003430 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003431 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003432 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3434 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003435 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003436 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003437 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003438 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003439
Scott Michelfdc40a02009-02-17 22:15:04 +00003440 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003441 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003442 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3443 // For floating-point precision of 12:
3444 //
3445 // TwoToFractionalPartOfX =
3446 // 0.999892986f +
3447 // (0.696457318f +
3448 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3449 //
3450 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003452 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003454 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3456 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003457 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3459 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003460 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003461 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003462 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003464
Scott Michelfdc40a02009-02-17 22:15:04 +00003465 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003467 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3468 // For floating-point precision of 18:
3469 //
3470 // TwoToFractionalPartOfX =
3471 // 0.999999982f +
3472 // (0.693148872f +
3473 // (0.240227044f +
3474 // (0.554906021e-1f +
3475 // (0.961591928e-2f +
3476 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3477 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003479 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003481 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3483 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003484 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3486 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003487 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3489 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003490 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3492 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003493 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3495 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003496 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003498 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003500
Scott Michelfdc40a02009-02-17 22:15:04 +00003501 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003502 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003503 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003504 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003505 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003506 result = DAG.getNode(ISD::FEXP2, dl,
Dale Johannesen601d3c02008-09-05 01:48:15 +00003507 getValue(I.getOperand(1)).getValueType(),
3508 getValue(I.getOperand(1)));
3509 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003510
Dale Johannesen601d3c02008-09-05 01:48:15 +00003511 setValue(&I, result);
3512}
3513
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003514/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3515/// limited-precision mode with x == 10.0f.
3516void
Dan Gohman2048b852009-11-23 18:04:58 +00003517SelectionDAGBuilder::visitPow(CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003518 SDValue result;
3519 Value *Val = I.getOperand(1);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003520 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003521 bool IsExp10 = false;
3522
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 if (getValue(Val).getValueType() == MVT::f32 &&
3524 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003525 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3526 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3527 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3528 APFloat Ten(10.0f);
3529 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3530 }
3531 }
3532 }
3533
3534 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3535 SDValue Op = getValue(I.getOperand(2));
3536
3537 // Put the exponent in the right bit position for later addition to the
3538 // final result:
3539 //
3540 // #define LOG2OF10 3.3219281f
3541 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003542 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003543 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003544 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003545
3546 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003547 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3548 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003549
3550 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003551 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003552 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003553
3554 if (LimitFloatPrecision <= 6) {
3555 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003556 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003557 // twoToFractionalPartOfX =
3558 // 0.997535578f +
3559 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003560 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003561 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003563 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003565 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3567 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003568 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003570 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003572
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003573 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003575 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3576 // For floating-point precision of 12:
3577 //
3578 // TwoToFractionalPartOfX =
3579 // 0.999892986f +
3580 // (0.696457318f +
3581 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3582 //
3583 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003584 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003585 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003587 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3589 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003590 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3592 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003593 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003595 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003596 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003597
Scott Michelfdc40a02009-02-17 22:15:04 +00003598 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003600 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3601 // For floating-point precision of 18:
3602 //
3603 // TwoToFractionalPartOfX =
3604 // 0.999999982f +
3605 // (0.693148872f +
3606 // (0.240227044f +
3607 // (0.554906021e-1f +
3608 // (0.961591928e-2f +
3609 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3610 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003612 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003614 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3616 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003617 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3619 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003620 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3622 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003623 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3625 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003626 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3628 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003629 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003631 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003632 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003633
Scott Michelfdc40a02009-02-17 22:15:04 +00003634 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003636 }
3637 } else {
3638 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003639 result = DAG.getNode(ISD::FPOW, dl,
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003640 getValue(I.getOperand(1)).getValueType(),
3641 getValue(I.getOperand(1)),
3642 getValue(I.getOperand(2)));
3643 }
3644
3645 setValue(&I, result);
3646}
3647
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003648
3649/// ExpandPowI - Expand a llvm.powi intrinsic.
3650static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3651 SelectionDAG &DAG) {
3652 // If RHS is a constant, we can expand this out to a multiplication tree,
3653 // otherwise we end up lowering to a call to __powidf2 (for example). When
3654 // optimizing for size, we only want to do this if the expansion would produce
3655 // a small number of multiplies, otherwise we do the full expansion.
3656 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3657 // Get the exponent as a positive value.
3658 unsigned Val = RHSC->getSExtValue();
3659 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003660
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003661 // powi(x, 0) -> 1.0
3662 if (Val == 0)
3663 return DAG.getConstantFP(1.0, LHS.getValueType());
3664
3665 Function *F = DAG.getMachineFunction().getFunction();
3666 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3667 // If optimizing for size, don't insert too many multiplies. This
3668 // inserts up to 5 multiplies.
3669 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3670 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003671 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003672 // powi(x,15) generates one more multiply than it should), but this has
3673 // the benefit of being both really simple and much better than a libcall.
3674 SDValue Res; // Logically starts equal to 1.0
3675 SDValue CurSquare = LHS;
3676 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003677 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003678 if (Res.getNode())
3679 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3680 else
3681 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003682 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003683
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003684 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3685 CurSquare, CurSquare);
3686 Val >>= 1;
3687 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003688
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003689 // If the original was negative, invert the result, producing 1/(x*x*x).
3690 if (RHSC->getSExtValue() < 0)
3691 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3692 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3693 return Res;
3694 }
3695 }
3696
3697 // Otherwise, expand to a libcall.
3698 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3699}
3700
3701
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003702/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3703/// we want to emit this as a call to a named external function, return the name
3704/// otherwise lower it and return null.
3705const char *
Dan Gohman2048b852009-11-23 18:04:58 +00003706SelectionDAGBuilder::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003707 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003708 SDValue Res;
3709
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003710 switch (Intrinsic) {
3711 default:
3712 // By default, turn this into a target intrinsic node.
3713 visitTargetIntrinsic(I, Intrinsic);
3714 return 0;
3715 case Intrinsic::vastart: visitVAStart(I); return 0;
3716 case Intrinsic::vaend: visitVAEnd(I); return 0;
3717 case Intrinsic::vacopy: visitVACopy(I); return 0;
3718 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003719 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
3720 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003721 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003722 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003723 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
3724 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003725 return 0;
3726 case Intrinsic::setjmp:
3727 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003728 case Intrinsic::longjmp:
3729 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00003730 case Intrinsic::memcpy: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003731 SDValue Op1 = getValue(I.getOperand(1));
3732 SDValue Op2 = getValue(I.getOperand(2));
3733 SDValue Op3 = getValue(I.getOperand(3));
3734 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Bill Wendling4533cac2010-01-28 21:51:40 +00003735 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
3736 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003737 return 0;
3738 }
Chris Lattner824b9582008-11-21 16:42:48 +00003739 case Intrinsic::memset: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003740 SDValue Op1 = getValue(I.getOperand(1));
3741 SDValue Op2 = getValue(I.getOperand(2));
3742 SDValue Op3 = getValue(I.getOperand(3));
3743 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Bill Wendling4533cac2010-01-28 21:51:40 +00003744 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align,
3745 I.getOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003746 return 0;
3747 }
Chris Lattner824b9582008-11-21 16:42:48 +00003748 case Intrinsic::memmove: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003749 SDValue Op1 = getValue(I.getOperand(1));
3750 SDValue Op2 = getValue(I.getOperand(2));
3751 SDValue Op3 = getValue(I.getOperand(3));
3752 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3753
3754 // If the source and destination are known to not be aliases, we can
3755 // lower memmove as memcpy.
3756 uint64_t Size = -1ULL;
3757 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003758 Size = C->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003759 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3760 AliasAnalysis::NoAlias) {
Bill Wendling4533cac2010-01-28 21:51:40 +00003761 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
3762 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003763 return 0;
3764 }
3765
Bill Wendling4533cac2010-01-28 21:51:40 +00003766 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align,
3767 I.getOperand(1), 0, I.getOperand(2), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003768 return 0;
3769 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003770 case Intrinsic::dbg_declare: {
Dale Johannesen904c2fa2010-02-01 19:54:53 +00003771 // FIXME: currently, we get here only if OptLevel != CodeGenOpt::None.
3772 // The real handling of this intrinsic is in FastISel.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003773 if (OptLevel != CodeGenOpt::None)
Devang Patel7e1e31f2009-07-02 22:43:26 +00003774 // FIXME: Variable debug info is not supported here.
3775 return 0;
Devang Patel24f20e02009-08-22 17:12:53 +00003776 DwarfWriter *DW = DAG.getDwarfWriter();
3777 if (!DW)
3778 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003779 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Chris Lattnerbf0ca2b2009-12-29 09:32:19 +00003780 if (!DIDescriptor::ValidDebugInfo(DI.getVariable(), CodeGenOpt::None))
Devang Patel7e1e31f2009-07-02 22:43:26 +00003781 return 0;
3782
Devang Patelac1ceb32009-10-09 22:42:28 +00003783 MDNode *Variable = DI.getVariable();
Devang Patel24f20e02009-08-22 17:12:53 +00003784 Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00003785 if (!Address)
3786 return 0;
Devang Patel24f20e02009-08-22 17:12:53 +00003787 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
3788 Address = BCI->getOperand(0);
3789 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
3790 // Don't handle byval struct arguments or VLAs, for example.
3791 if (!AI)
3792 return 0;
Devang Patelbd1d6a82009-09-05 00:34:14 +00003793 DenseMap<const AllocaInst*, int>::iterator SI =
3794 FuncInfo.StaticAllocaMap.find(AI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003795 if (SI == FuncInfo.StaticAllocaMap.end())
Devang Patelbd1d6a82009-09-05 00:34:14 +00003796 return 0; // VLAs.
3797 int FI = SI->second;
Devang Patel70d75ca2009-11-12 19:02:56 +00003798
Chris Lattner3990b122009-12-28 23:41:32 +00003799 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo())
3800 if (MDNode *Dbg = DI.getMetadata("dbg"))
Chris Lattner0eb41982009-12-28 20:45:51 +00003801 MMI->setVariableDbgInfo(Variable, FI, Dbg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003802 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00003803 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00003804 case Intrinsic::dbg_value: {
3805 // FIXME: currently, we get here only if OptLevel != CodeGenOpt::None.
3806 // The real handling of this intrinsic is in FastISel.
3807 if (OptLevel != CodeGenOpt::None)
3808 // FIXME: Variable debug info is not supported here.
3809 return 0;
3810 DwarfWriter *DW = DAG.getDwarfWriter();
3811 if (!DW)
3812 return 0;
3813 DbgValueInst &DI = cast<DbgValueInst>(I);
3814 if (!DIDescriptor::ValidDebugInfo(DI.getVariable(), CodeGenOpt::None))
3815 return 0;
3816
3817 MDNode *Variable = DI.getVariable();
3818 Value *V = DI.getValue();
3819 if (!V)
3820 return 0;
3821 if (BitCastInst *BCI = dyn_cast<BitCastInst>(V))
3822 V = BCI->getOperand(0);
3823 AllocaInst *AI = dyn_cast<AllocaInst>(V);
3824 // Don't handle byval struct arguments or VLAs, for example.
3825 if (!AI)
3826 return 0;
3827 DenseMap<const AllocaInst*, int>::iterator SI =
3828 FuncInfo.StaticAllocaMap.find(AI);
3829 if (SI == FuncInfo.StaticAllocaMap.end())
3830 return 0; // VLAs.
3831 int FI = SI->second;
3832 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo())
3833 if (MDNode *Dbg = DI.getMetadata("dbg"))
3834 MMI->setVariableDbgInfo(Variable, FI, Dbg);
3835 return 0;
3836 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003837 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003838 // Insert the EXCEPTIONADDR instruction.
Duncan Sandsb0f1e172009-05-22 20:36:31 +00003839 assert(CurMBB->isLandingPad() &&"Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003840 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003841 SDValue Ops[1];
3842 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003843 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003844 setValue(&I, Op);
3845 DAG.setRoot(Op.getValue(1));
3846 return 0;
3847 }
3848
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003849 case Intrinsic::eh_selector: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003850 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003851
Chris Lattner3a5815f2009-09-17 23:54:54 +00003852 if (CurMBB->isLandingPad())
3853 AddCatchInfo(I, MMI, CurMBB);
3854 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003855#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00003856 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003857#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00003858 // FIXME: Mark exception selector register as live in. Hack for PR1508.
3859 unsigned Reg = TLI.getExceptionSelectorRegister();
3860 if (Reg) CurMBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003861 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003862
Chris Lattner3a5815f2009-09-17 23:54:54 +00003863 // Insert the EHSELECTION instruction.
3864 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
3865 SDValue Ops[2];
3866 Ops[0] = getValue(I.getOperand(1));
3867 Ops[1] = getRoot();
3868 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00003869 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00003870 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003871 return 0;
3872 }
3873
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003874 case Intrinsic::eh_typeid_for: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003875 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003877 if (MMI) {
3878 // Find the type id for the given typeinfo.
3879 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003880 unsigned TypeID = MMI->getTypeIDFor(GV);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003881 Res = DAG.getConstant(TypeID, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003882 } else {
3883 // Return something different to eh_selector.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003884 Res = DAG.getConstant(1, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003885 }
3886
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003887 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003888 return 0;
3889 }
3890
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003891 case Intrinsic::eh_return_i32:
3892 case Intrinsic::eh_return_i64:
3893 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003894 MMI->setCallsEHReturn(true);
Bill Wendling4533cac2010-01-28 21:51:40 +00003895 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
3896 MVT::Other,
3897 getControlRoot(),
3898 getValue(I.getOperand(1)),
3899 getValue(I.getOperand(2))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003900 } else {
3901 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
3902 }
3903
3904 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003905 case Intrinsic::eh_unwind_init:
3906 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
3907 MMI->setCallsUnwindInit(true);
3908 }
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003909 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003910 case Intrinsic::eh_dwarf_cfa: {
Owen Andersone50ed302009-08-10 22:56:29 +00003911 EVT VT = getValue(I.getOperand(1)).getValueType();
Duncan Sands3a66a682009-10-13 21:04:12 +00003912 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), dl,
3913 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003914 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003915 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003916 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003917 TLI.getPointerTy()),
3918 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003919 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003920 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003921 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00003922 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
3923 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003924 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003925 }
Jim Grosbachca752c92010-01-28 01:45:32 +00003926 case Intrinsic::eh_sjlj_callsite: {
3927 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
3928 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(1));
3929 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
3930 assert(MMI->getCurrentCallSite() == 0 && "Overlapping call sites!");
3931
3932 MMI->setCurrentCallSite(CI->getZExtValue());
3933 return 0;
3934 }
3935
Mon P Wang77cdf302008-11-10 20:54:11 +00003936 case Intrinsic::convertff:
3937 case Intrinsic::convertfsi:
3938 case Intrinsic::convertfui:
3939 case Intrinsic::convertsif:
3940 case Intrinsic::convertuif:
3941 case Intrinsic::convertss:
3942 case Intrinsic::convertsu:
3943 case Intrinsic::convertus:
3944 case Intrinsic::convertuu: {
3945 ISD::CvtCode Code = ISD::CVT_INVALID;
3946 switch (Intrinsic) {
3947 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
3948 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
3949 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
3950 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
3951 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
3952 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
3953 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
3954 case Intrinsic::convertus: Code = ISD::CVT_US; break;
3955 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
3956 }
Owen Andersone50ed302009-08-10 22:56:29 +00003957 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003958 Value *Op1 = I.getOperand(1);
3959 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
3960 DAG.getValueType(DestVT),
3961 DAG.getValueType(getValue(Op1).getValueType()),
3962 getValue(I.getOperand(2)),
3963 getValue(I.getOperand(3)),
3964 Code);
3965 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00003966 return 0;
3967 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003968 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00003969 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
3970 getValue(I.getOperand(1)).getValueType(),
3971 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003972 return 0;
3973 case Intrinsic::powi:
Bill Wendling4533cac2010-01-28 21:51:40 +00003974 setValue(&I, ExpandPowI(dl, getValue(I.getOperand(1)),
3975 getValue(I.getOperand(2)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003976 return 0;
3977 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00003978 setValue(&I, DAG.getNode(ISD::FSIN, dl,
3979 getValue(I.getOperand(1)).getValueType(),
3980 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003981 return 0;
3982 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00003983 setValue(&I, DAG.getNode(ISD::FCOS, dl,
3984 getValue(I.getOperand(1)).getValueType(),
3985 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003986 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003987 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003988 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003989 return 0;
3990 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003991 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003992 return 0;
3993 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003994 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003995 return 0;
3996 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003997 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003998 return 0;
3999 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004000 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004001 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004002 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004003 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004004 return 0;
4005 case Intrinsic::pcmarker: {
4006 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004007 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004008 return 0;
4009 }
4010 case Intrinsic::readcyclecounter: {
4011 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004012 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4013 DAG.getVTList(MVT::i64, MVT::Other),
4014 &Op, 1);
4015 setValue(&I, Res);
4016 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004017 return 0;
4018 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004019 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004020 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
4021 getValue(I.getOperand(1)).getValueType(),
4022 getValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004023 return 0;
4024 case Intrinsic::cttz: {
4025 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004026 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004027 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004028 return 0;
4029 }
4030 case Intrinsic::ctlz: {
4031 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004032 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004033 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004034 return 0;
4035 }
4036 case Intrinsic::ctpop: {
4037 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004038 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004039 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004040 return 0;
4041 }
4042 case Intrinsic::stacksave: {
4043 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004044 Res = DAG.getNode(ISD::STACKSAVE, dl,
4045 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4046 setValue(&I, Res);
4047 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004048 return 0;
4049 }
4050 case Intrinsic::stackrestore: {
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004051 Res = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004052 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004053 return 0;
4054 }
Bill Wendling57344502008-11-18 11:01:33 +00004055 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004056 // Emit code into the DAG to store the stack guard onto the stack.
4057 MachineFunction &MF = DAG.getMachineFunction();
4058 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004059 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004060
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004061 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
4062 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004063
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004064 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004065 MFI->setStackProtectorIndex(FI);
4066
4067 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4068
4069 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004070 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4071 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004072 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004073 setValue(&I, Res);
4074 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004075 return 0;
4076 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004077 case Intrinsic::objectsize: {
4078 // If we don't know by now, we're never going to know.
4079 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(2));
4080
4081 assert(CI && "Non-constant type in __builtin_object_size?");
4082
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004083 SDValue Arg = getValue(I.getOperand(0));
4084 EVT Ty = Arg.getValueType();
4085
Eric Christopherd060b252009-12-23 02:51:48 +00004086 if (CI->getZExtValue() == 0)
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004087 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004088 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004089 Res = DAG.getConstant(0, Ty);
4090
4091 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004092 return 0;
4093 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004094 case Intrinsic::var_annotation:
4095 // Discard annotate attributes
4096 return 0;
4097
4098 case Intrinsic::init_trampoline: {
4099 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
4100
4101 SDValue Ops[6];
4102 Ops[0] = getRoot();
4103 Ops[1] = getValue(I.getOperand(1));
4104 Ops[2] = getValue(I.getOperand(2));
4105 Ops[3] = getValue(I.getOperand(3));
4106 Ops[4] = DAG.getSrcValue(I.getOperand(1));
4107 Ops[5] = DAG.getSrcValue(F);
4108
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004109 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4110 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4111 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004112
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004113 setValue(&I, Res);
4114 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004115 return 0;
4116 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004117 case Intrinsic::gcroot:
4118 if (GFI) {
4119 Value *Alloca = I.getOperand(1);
4120 Constant *TypeMap = cast<Constant>(I.getOperand(2));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004121
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004122 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4123 GFI->addStackRoot(FI->getIndex(), TypeMap);
4124 }
4125 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004126 case Intrinsic::gcread:
4127 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004128 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004129 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004130 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004131 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004132 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004133 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004134 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004135 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004136 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004137 return implVisitAluOverflow(I, ISD::UADDO);
4138 case Intrinsic::sadd_with_overflow:
4139 return implVisitAluOverflow(I, ISD::SADDO);
4140 case Intrinsic::usub_with_overflow:
4141 return implVisitAluOverflow(I, ISD::USUBO);
4142 case Intrinsic::ssub_with_overflow:
4143 return implVisitAluOverflow(I, ISD::SSUBO);
4144 case Intrinsic::umul_with_overflow:
4145 return implVisitAluOverflow(I, ISD::UMULO);
4146 case Intrinsic::smul_with_overflow:
4147 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004148
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004149 case Intrinsic::prefetch: {
4150 SDValue Ops[4];
4151 Ops[0] = getRoot();
4152 Ops[1] = getValue(I.getOperand(1));
4153 Ops[2] = getValue(I.getOperand(2));
4154 Ops[3] = getValue(I.getOperand(3));
Bill Wendling4533cac2010-01-28 21:51:40 +00004155 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004156 return 0;
4157 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004158
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004159 case Intrinsic::memory_barrier: {
4160 SDValue Ops[6];
4161 Ops[0] = getRoot();
4162 for (int x = 1; x < 6; ++x)
4163 Ops[x] = getValue(I.getOperand(x));
4164
Bill Wendling4533cac2010-01-28 21:51:40 +00004165 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004166 return 0;
4167 }
4168 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004169 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004170 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004171 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004172 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
4173 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004174 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004175 getValue(I.getOperand(2)),
4176 getValue(I.getOperand(3)),
4177 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004178 setValue(&I, L);
4179 DAG.setRoot(L.getValue(1));
4180 return 0;
4181 }
4182 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004183 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004184 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004185 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004186 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004187 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004188 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004189 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004190 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004191 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004192 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004193 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004194 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004195 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004196 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004197 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004198 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004199 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004200 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004201 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004202 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004203 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004204
4205 case Intrinsic::invariant_start:
4206 case Intrinsic::lifetime_start:
4207 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004208 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004209 return 0;
4210 case Intrinsic::invariant_end:
4211 case Intrinsic::lifetime_end:
4212 // Discard region information.
4213 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004214 }
4215}
4216
Dan Gohman98ca4f22009-08-05 01:29:28 +00004217/// Test if the given instruction is in a position to be optimized
4218/// with a tail-call. This roughly means that it's in a block with
4219/// a return and there's nothing that needs to be scheduled
4220/// between it and the return.
4221///
4222/// This function only tests target-independent requirements.
Dan Gohman98ca4f22009-08-05 01:29:28 +00004223static bool
Evan Cheng86809cc2010-02-03 03:28:02 +00004224isInTailCallPosition(CallSite CS, Attributes CalleeRetAttr,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004225 const TargetLowering &TLI) {
Evan Cheng86809cc2010-02-03 03:28:02 +00004226 const Instruction *I = CS.getInstruction();
Dan Gohman98ca4f22009-08-05 01:29:28 +00004227 const BasicBlock *ExitBB = I->getParent();
4228 const TerminatorInst *Term = ExitBB->getTerminator();
4229 const ReturnInst *Ret = dyn_cast<ReturnInst>(Term);
4230 const Function *F = ExitBB->getParent();
4231
Dan Gohmanc2e93b22010-02-08 20:34:14 +00004232 // The block must end in a return statement or unreachable.
4233 //
4234 // FIXME: Decline tailcall if it's not guaranteed and if the block ends in
4235 // an unreachable, for now. The way tailcall optimization is currently
4236 // implemented means it will add an epilogue followed by a jump. That is
4237 // not profitable. Also, if the callee is a special function (e.g.
4238 // longjmp on x86), it can end up causing miscompilation that has not
4239 // been fully understood.
4240 if (!Ret &&
4241 (!GuaranteedTailCallOpt || !isa<UnreachableInst>(Term))) return false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00004242
4243 // If I will have a chain, make sure no other instruction that will have a
4244 // chain interposes between I and the return.
4245 if (I->mayHaveSideEffects() || I->mayReadFromMemory() ||
4246 !I->isSafeToSpeculativelyExecute())
4247 for (BasicBlock::const_iterator BBI = prior(prior(ExitBB->end())); ;
4248 --BBI) {
4249 if (&*BBI == I)
4250 break;
4251 if (BBI->mayHaveSideEffects() || BBI->mayReadFromMemory() ||
4252 !BBI->isSafeToSpeculativelyExecute())
4253 return false;
4254 }
4255
4256 // If the block ends with a void return or unreachable, it doesn't matter
4257 // what the call's return type is.
4258 if (!Ret || Ret->getNumOperands() == 0) return true;
4259
Dan Gohmaned9bab32009-11-14 02:06:30 +00004260 // If the return value is undef, it doesn't matter what the call's
4261 // return type is.
4262 if (isa<UndefValue>(Ret->getOperand(0))) return true;
4263
Dan Gohman98ca4f22009-08-05 01:29:28 +00004264 // Conservatively require the attributes of the call to match those of
Dan Gohman01205a82009-11-13 18:49:38 +00004265 // the return. Ignore noalias because it doesn't affect the call sequence.
4266 unsigned CallerRetAttr = F->getAttributes().getRetAttributes();
4267 if ((CalleeRetAttr ^ CallerRetAttr) & ~Attribute::NoAlias)
Dan Gohman98ca4f22009-08-05 01:29:28 +00004268 return false;
4269
Evan Cheng6fdce652010-02-04 19:07:06 +00004270 // It's not safe to eliminate the sign / zero extension of the return value.
Evan Cheng446bc102010-02-04 02:45:02 +00004271 if ((CallerRetAttr & Attribute::ZExt) || (CallerRetAttr & Attribute::SExt))
4272 return false;
4273
Dan Gohman98ca4f22009-08-05 01:29:28 +00004274 // Otherwise, make sure the unmodified return value of I is the return value.
4275 for (const Instruction *U = dyn_cast<Instruction>(Ret->getOperand(0)); ;
4276 U = dyn_cast<Instruction>(U->getOperand(0))) {
4277 if (!U)
4278 return false;
4279 if (!U->hasOneUse())
4280 return false;
4281 if (U == I)
4282 break;
4283 // Check for a truly no-op truncate.
4284 if (isa<TruncInst>(U) &&
4285 TLI.isTruncateFree(U->getOperand(0)->getType(), U->getType()))
4286 continue;
4287 // Check for a truly no-op bitcast.
4288 if (isa<BitCastInst>(U) &&
4289 (U->getOperand(0)->getType() == U->getType() ||
4290 (isa<PointerType>(U->getOperand(0)->getType()) &&
4291 isa<PointerType>(U->getType()))))
4292 continue;
4293 // Otherwise it's not a true no-op.
4294 return false;
4295 }
4296
4297 return true;
4298}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004299
Dan Gohman2048b852009-11-23 18:04:58 +00004300void SelectionDAGBuilder::LowerCallTo(CallSite CS, SDValue Callee,
4301 bool isTailCall,
4302 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004303 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4304 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004305 const Type *RetTy = FTy->getReturnType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004306 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4307 unsigned BeginLabel = 0, EndLabel = 0;
4308
4309 TargetLowering::ArgListTy Args;
4310 TargetLowering::ArgListEntry Entry;
4311 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004312
4313 // Check whether the function can return without sret-demotion.
4314 SmallVector<EVT, 4> OutVTs;
4315 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
4316 SmallVector<uint64_t, 4> Offsets;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004317 getReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
Bill Wendlinge80ae832009-12-22 00:50:32 +00004318 OutVTs, OutsFlags, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004319
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004320 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004321 FTy->isVarArg(), OutVTs, OutsFlags, DAG);
4322
4323 SDValue DemoteStackSlot;
4324
4325 if (!CanLowerReturn) {
4326 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4327 FTy->getReturnType());
4328 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4329 FTy->getReturnType());
4330 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004331 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004332 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4333
4334 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4335 Entry.Node = DemoteStackSlot;
4336 Entry.Ty = StackSlotPtrType;
4337 Entry.isSExt = false;
4338 Entry.isZExt = false;
4339 Entry.isInReg = false;
4340 Entry.isSRet = true;
4341 Entry.isNest = false;
4342 Entry.isByVal = false;
4343 Entry.Alignment = Align;
4344 Args.push_back(Entry);
4345 RetTy = Type::getVoidTy(FTy->getContext());
4346 }
4347
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004348 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004349 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004350 SDValue ArgNode = getValue(*i);
4351 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4352
4353 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004354 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4355 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4356 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4357 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4358 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4359 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004360 Entry.Alignment = CS.getParamAlignment(attrInd);
4361 Args.push_back(Entry);
4362 }
4363
4364 if (LandingPad && MMI) {
4365 // Insert a label before the invoke call to mark the try range. This can be
4366 // used to detect deletion of the invoke via the MachineModuleInfo.
4367 BeginLabel = MMI->NextLabelID();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004368
Jim Grosbachca752c92010-01-28 01:45:32 +00004369 // For SjLj, keep track of which landing pads go with which invokes
4370 // so as to maintain the ordering of pads in the LSDA.
4371 unsigned CallSiteIndex = MMI->getCurrentCallSite();
4372 if (CallSiteIndex) {
4373 MMI->setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
4374 // Now that the call site is handled, stop tracking it.
4375 MMI->setCurrentCallSite(0);
4376 }
4377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004378 // Both PendingLoads and PendingExports must be flushed here;
4379 // this call might not return.
4380 (void)getRoot();
Bill Wendling0d580132009-12-23 01:28:19 +00004381 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4382 getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004383 }
4384
Dan Gohman98ca4f22009-08-05 01:29:28 +00004385 // Check if target-independent constraints permit a tail call here.
4386 // Target-dependent constraints are checked within TLI.LowerCallTo.
4387 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004388 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004389 isTailCall = false;
4390
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004391 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004392 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004393 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004394 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004395 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004396 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004397 isTailCall,
4398 !CS.getInstruction()->use_empty(),
Bill Wendling3ea3c242009-12-22 02:10:19 +00004399 Callee, Args, DAG, getCurDebugLoc(), SDNodeOrder);
Dan Gohman98ca4f22009-08-05 01:29:28 +00004400 assert((isTailCall || Result.second.getNode()) &&
4401 "Non-null chain expected with non-tail call!");
4402 assert((Result.second.getNode() || !Result.first.getNode()) &&
4403 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004404 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004405 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004406 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004407 // The instruction result is the result of loading from the
4408 // hidden sret parameter.
4409 SmallVector<EVT, 1> PVTs;
4410 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4411
4412 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4413 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4414 EVT PtrVT = PVTs[0];
4415 unsigned NumValues = OutVTs.size();
4416 SmallVector<SDValue, 4> Values(NumValues);
4417 SmallVector<SDValue, 4> Chains(NumValues);
4418
4419 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004420 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4421 DemoteStackSlot,
4422 DAG.getConstant(Offsets[i], PtrVT));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004423 SDValue L = DAG.getLoad(OutVTs[i], getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004424 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004425 Values[i] = L;
4426 Chains[i] = L.getValue(1);
4427 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004428
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004429 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4430 MVT::Other, &Chains[0], NumValues);
4431 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004432
4433 // Collect the legal value parts into potentially illegal values
4434 // that correspond to the original function's return values.
4435 SmallVector<EVT, 4> RetTys;
4436 RetTy = FTy->getReturnType();
4437 ComputeValueVTs(TLI, RetTy, RetTys);
4438 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4439 SmallVector<SDValue, 4> ReturnValues;
4440 unsigned CurReg = 0;
4441 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4442 EVT VT = RetTys[I];
4443 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4444 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4445
4446 SDValue ReturnValue =
4447 getCopyFromParts(DAG, getCurDebugLoc(), SDNodeOrder, &Values[CurReg], NumRegs,
4448 RegisterVT, VT, AssertOp);
4449 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004450 CurReg += NumRegs;
4451 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004452
Bill Wendling4533cac2010-01-28 21:51:40 +00004453 setValue(CS.getInstruction(),
4454 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4455 DAG.getVTList(&RetTys[0], RetTys.size()),
4456 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004457
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004458 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004459
4460 // As a special case, a null chain means that a tail call has been emitted and
4461 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004462 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004463 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004464 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004465 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004466
4467 if (LandingPad && MMI) {
4468 // Insert a label at the end of the invoke call to mark the try range. This
4469 // can be used to detect deletion of the invoke via the MachineModuleInfo.
4470 EndLabel = MMI->NextLabelID();
Bill Wendling0d580132009-12-23 01:28:19 +00004471 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4472 getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004473
4474 // Inform MachineModuleInfo of range.
4475 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
4476 }
4477}
4478
Chris Lattner8047d9a2009-12-24 00:37:38 +00004479/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4480/// value is equal or not-equal to zero.
4481static bool IsOnlyUsedInZeroEqualityComparison(Value *V) {
4482 for (Value::use_iterator UI = V->use_begin(), E = V->use_end();
4483 UI != E; ++UI) {
4484 if (ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
4485 if (IC->isEquality())
4486 if (Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
4487 if (C->isNullValue())
4488 continue;
4489 // Unknown instruction.
4490 return false;
4491 }
4492 return true;
4493}
4494
Chris Lattner04b091a2009-12-24 01:07:17 +00004495static SDValue getMemCmpLoad(Value *PtrVal, MVT LoadVT, const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004496 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004497
Chris Lattner8047d9a2009-12-24 00:37:38 +00004498 // Check to see if this load can be trivially constant folded, e.g. if the
4499 // input is from a string literal.
4500 if (Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
4501 // Cast pointer to the type we really want to load.
4502 LoadInput = ConstantExpr::getBitCast(LoadInput,
4503 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004504
Chris Lattner8047d9a2009-12-24 00:37:38 +00004505 if (Constant *LoadCst = ConstantFoldLoadFromConstPtr(LoadInput, Builder.TD))
4506 return Builder.getValue(LoadCst);
4507 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004508
Chris Lattner8047d9a2009-12-24 00:37:38 +00004509 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4510 // still constant memory, the input chain can be the entry node.
4511 SDValue Root;
4512 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004513
Chris Lattner8047d9a2009-12-24 00:37:38 +00004514 // Do not serialize (non-volatile) loads of constant memory with anything.
4515 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4516 Root = Builder.DAG.getEntryNode();
4517 ConstantMemory = true;
4518 } else {
4519 // Do not serialize non-volatile loads against each other.
4520 Root = Builder.DAG.getRoot();
4521 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004522
Chris Lattner8047d9a2009-12-24 00:37:38 +00004523 SDValue Ptr = Builder.getValue(PtrVal);
4524 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4525 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004526 false /*volatile*/,
4527 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004528
Chris Lattner8047d9a2009-12-24 00:37:38 +00004529 if (!ConstantMemory)
4530 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4531 return LoadVal;
4532}
4533
4534
4535/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4536/// If so, return true and lower it, otherwise return false and it will be
4537/// lowered like a normal call.
4538bool SelectionDAGBuilder::visitMemCmpCall(CallInst &I) {
4539 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
4540 if (I.getNumOperands() != 4)
4541 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004542
Chris Lattner8047d9a2009-12-24 00:37:38 +00004543 Value *LHS = I.getOperand(1), *RHS = I.getOperand(2);
4544 if (!isa<PointerType>(LHS->getType()) || !isa<PointerType>(RHS->getType()) ||
4545 !isa<IntegerType>(I.getOperand(3)->getType()) ||
4546 !isa<IntegerType>(I.getType()))
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004547 return false;
4548
Chris Lattner8047d9a2009-12-24 00:37:38 +00004549 ConstantInt *Size = dyn_cast<ConstantInt>(I.getOperand(3));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004550
Chris Lattner8047d9a2009-12-24 00:37:38 +00004551 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4552 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004553 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4554 bool ActuallyDoIt = true;
4555 MVT LoadVT;
4556 const Type *LoadTy;
4557 switch (Size->getZExtValue()) {
4558 default:
4559 LoadVT = MVT::Other;
4560 LoadTy = 0;
4561 ActuallyDoIt = false;
4562 break;
4563 case 2:
4564 LoadVT = MVT::i16;
4565 LoadTy = Type::getInt16Ty(Size->getContext());
4566 break;
4567 case 4:
4568 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004569 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004570 break;
4571 case 8:
4572 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004573 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004574 break;
4575 /*
4576 case 16:
4577 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004578 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004579 LoadTy = VectorType::get(LoadTy, 4);
4580 break;
4581 */
4582 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004583
Chris Lattner04b091a2009-12-24 01:07:17 +00004584 // This turns into unaligned loads. We only do this if the target natively
4585 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4586 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004587
Chris Lattner04b091a2009-12-24 01:07:17 +00004588 // Require that we can find a legal MVT, and only do this if the target
4589 // supports unaligned loads of that type. Expanding into byte loads would
4590 // bloat the code.
4591 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4592 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4593 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4594 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4595 ActuallyDoIt = false;
4596 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004597
Chris Lattner04b091a2009-12-24 01:07:17 +00004598 if (ActuallyDoIt) {
4599 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4600 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004601
Chris Lattner04b091a2009-12-24 01:07:17 +00004602 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4603 ISD::SETNE);
4604 EVT CallVT = TLI.getValueType(I.getType(), true);
4605 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4606 return true;
4607 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004608 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004609
4610
Chris Lattner8047d9a2009-12-24 00:37:38 +00004611 return false;
4612}
4613
4614
Dan Gohman2048b852009-11-23 18:04:58 +00004615void SelectionDAGBuilder::visitCall(CallInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004616 const char *RenameFn = 0;
4617 if (Function *F = I.getCalledFunction()) {
4618 if (F->isDeclaration()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004619 const TargetIntrinsicInfo *II = TLI.getTargetMachine().getIntrinsicInfo();
4620 if (II) {
4621 if (unsigned IID = II->getIntrinsicID(F)) {
4622 RenameFn = visitIntrinsicCall(I, IID);
4623 if (!RenameFn)
4624 return;
4625 }
4626 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004627 if (unsigned IID = F->getIntrinsicID()) {
4628 RenameFn = visitIntrinsicCall(I, IID);
4629 if (!RenameFn)
4630 return;
4631 }
4632 }
4633
4634 // Check for well-known libc/libm calls. If the function is internal, it
4635 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004636 if (!F->hasLocalLinkage() && F->hasName()) {
4637 StringRef Name = F->getName();
4638 if (Name == "copysign" || Name == "copysignf") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004639 if (I.getNumOperands() == 3 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004640 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004641 I.getType() == I.getOperand(1)->getType() &&
4642 I.getType() == I.getOperand(2)->getType()) {
4643 SDValue LHS = getValue(I.getOperand(1));
4644 SDValue RHS = getValue(I.getOperand(2));
Bill Wendling0d580132009-12-23 01:28:19 +00004645 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4646 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004647 return;
4648 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004649 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004650 if (I.getNumOperands() == 2 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004651 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004652 I.getType() == I.getOperand(1)->getType()) {
4653 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004654 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4655 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004656 return;
4657 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004658 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004659 if (I.getNumOperands() == 2 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004660 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004661 I.getType() == I.getOperand(1)->getType() &&
4662 I.onlyReadsMemory()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004663 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004664 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4665 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004666 return;
4667 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004668 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004669 if (I.getNumOperands() == 2 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004670 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004671 I.getType() == I.getOperand(1)->getType() &&
4672 I.onlyReadsMemory()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004673 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004674 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4675 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004676 return;
4677 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004678 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
4679 if (I.getNumOperands() == 2 && // Basic sanity checks.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00004680 I.getOperand(1)->getType()->isFloatingPointTy() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004681 I.getType() == I.getOperand(1)->getType() &&
4682 I.onlyReadsMemory()) {
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004683 SDValue Tmp = getValue(I.getOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004684 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4685 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004686 return;
4687 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004688 } else if (Name == "memcmp") {
4689 if (visitMemCmpCall(I))
4690 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004691 }
4692 }
4693 } else if (isa<InlineAsm>(I.getOperand(0))) {
4694 visitInlineAsm(&I);
4695 return;
4696 }
4697
4698 SDValue Callee;
4699 if (!RenameFn)
4700 Callee = getValue(I.getOperand(0));
4701 else
Bill Wendling056292f2008-09-16 21:48:12 +00004702 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004703
Bill Wendling0d580132009-12-23 01:28:19 +00004704 // Check if we can potentially perform a tail call. More detailed checking is
4705 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004706 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004707}
4708
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004709/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004710/// this value and returns the result as a ValueVT value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004711/// Chain/Flag as the input and updates them for the output Chain/Flag.
4712/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004713SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingec72e322009-12-22 01:11:43 +00004714 unsigned Order, SDValue &Chain,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004715 SDValue *Flag) const {
4716 // Assemble the legal parts into the final values.
4717 SmallVector<SDValue, 4> Values(ValueVTs.size());
4718 SmallVector<SDValue, 8> Parts;
4719 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4720 // Copy the legal parts from the registers.
Owen Andersone50ed302009-08-10 22:56:29 +00004721 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004722 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004723 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004724
4725 Parts.resize(NumRegs);
4726 for (unsigned i = 0; i != NumRegs; ++i) {
4727 SDValue P;
Bill Wendlingec72e322009-12-22 01:11:43 +00004728 if (Flag == 0) {
Dale Johannesena04b7572009-02-03 23:04:43 +00004729 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
Bill Wendlingec72e322009-12-22 01:11:43 +00004730 } else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004731 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004732 *Flag = P.getValue(2);
4733 }
Bill Wendlingec72e322009-12-22 01:11:43 +00004734
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004735 Chain = P.getValue(1);
Bill Wendlingec72e322009-12-22 01:11:43 +00004736
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004737 // If the source register was virtual and if we know something about it,
4738 // add an assert node.
4739 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
4740 RegisterVT.isInteger() && !RegisterVT.isVector()) {
4741 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
4742 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
4743 if (FLI.LiveOutRegInfo.size() > SlotNo) {
4744 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004745
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004746 unsigned RegSize = RegisterVT.getSizeInBits();
4747 unsigned NumSignBits = LOI.NumSignBits;
4748 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004749
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004750 // FIXME: We capture more information than the dag can represent. For
4751 // now, just use the tightest assertzext/assertsext possible.
4752 bool isSExt = true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004753 EVT FromVT(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004754 if (NumSignBits == RegSize)
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004756 else if (NumZeroBits >= RegSize-1)
Owen Anderson825b72b2009-08-11 20:47:22 +00004757 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004758 else if (NumSignBits > RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004759 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
Dan Gohman07c26ee2009-03-31 01:38:29 +00004760 else if (NumZeroBits >= RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004762 else if (NumSignBits > RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004763 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
Dan Gohman07c26ee2009-03-31 01:38:29 +00004764 else if (NumZeroBits >= RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004765 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004766 else if (NumSignBits > RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004767 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
Dan Gohman07c26ee2009-03-31 01:38:29 +00004768 else if (NumZeroBits >= RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004769 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004770
Bill Wendling4533cac2010-01-28 21:51:40 +00004771 if (FromVT != MVT::Other)
Dale Johannesen66978ee2009-01-31 02:22:37 +00004772 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004773 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004774 }
4775 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004776
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004777 Parts[i] = P;
4778 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004779
Bill Wendling3ea3c242009-12-22 02:10:19 +00004780 Values[Value] = getCopyFromParts(DAG, dl, Order, Parts.begin(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004781 NumRegs, RegisterVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004782 Part += NumRegs;
4783 Parts.clear();
4784 }
4785
Bill Wendling4533cac2010-01-28 21:51:40 +00004786 return DAG.getNode(ISD::MERGE_VALUES, dl,
4787 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
4788 &Values[0], ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004789}
4790
4791/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004792/// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004793/// Chain/Flag as the input and updates them for the output Chain/Flag.
4794/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004795void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Bill Wendlingec72e322009-12-22 01:11:43 +00004796 unsigned Order, SDValue &Chain,
4797 SDValue *Flag) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004798 // Get the list of the values's legal parts.
4799 unsigned NumRegs = Regs.size();
4800 SmallVector<SDValue, 8> Parts(NumRegs);
4801 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00004802 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004803 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004804 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004805
Bill Wendling3ea3c242009-12-22 02:10:19 +00004806 getCopyToParts(DAG, dl, Order,
4807 Val.getValue(Val.getResNo() + Value),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004808 &Parts[Part], NumParts, RegisterVT);
4809 Part += NumParts;
4810 }
4811
4812 // Copy the parts into the registers.
4813 SmallVector<SDValue, 8> Chains(NumRegs);
4814 for (unsigned i = 0; i != NumRegs; ++i) {
4815 SDValue Part;
Bill Wendlingec72e322009-12-22 01:11:43 +00004816 if (Flag == 0) {
Dale Johannesena04b7572009-02-03 23:04:43 +00004817 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
Bill Wendlingec72e322009-12-22 01:11:43 +00004818 } else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004819 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004820 *Flag = Part.getValue(1);
4821 }
Bill Wendlingec72e322009-12-22 01:11:43 +00004822
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004823 Chains[i] = Part.getValue(0);
4824 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004826 if (NumRegs == 1 || Flag)
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004827 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004828 // flagged to it. That is the CopyToReg nodes and the user are considered
4829 // a single scheduling unit. If we create a TokenFactor and return it as
4830 // chain, then the TokenFactor is both a predecessor (operand) of the
4831 // user as well as a successor (the TF operands are flagged to the user).
4832 // c1, f1 = CopyToReg
4833 // c2, f2 = CopyToReg
4834 // c3 = TokenFactor c1, c2
4835 // ...
4836 // = op c3, ..., f2
4837 Chain = Chains[NumRegs-1];
4838 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004839 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004840}
4841
4842/// AddInlineAsmOperands - Add this value to the specified inlineasm node
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004843/// operand list. This adds the code marker and includes the number of
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004844/// values added into it.
Evan Cheng697cbbf2009-03-20 18:03:34 +00004845void RegsForValue::AddInlineAsmOperands(unsigned Code,
4846 bool HasMatching,unsigned MatchingIdx,
Bill Wendling651ad132009-12-22 01:25:10 +00004847 SelectionDAG &DAG, unsigned Order,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004848 std::vector<SDValue> &Ops) const {
Evan Cheng697cbbf2009-03-20 18:03:34 +00004849 assert(Regs.size() < (1 << 13) && "Too many inline asm outputs!");
4850 unsigned Flag = Code | (Regs.size() << 3);
4851 if (HasMatching)
4852 Flag |= 0x80000000 | (MatchingIdx << 16);
Dale Johannesen99499332009-12-23 07:32:51 +00004853 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
Bill Wendling651ad132009-12-22 01:25:10 +00004854 Ops.push_back(Res);
4855
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004856 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Anderson23b9b192009-08-12 00:36:31 +00004857 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Owen Andersone50ed302009-08-10 22:56:29 +00004858 EVT RegisterVT = RegVTs[Value];
Chris Lattner58f15c42008-10-17 16:21:11 +00004859 for (unsigned i = 0; i != NumRegs; ++i) {
4860 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Bill Wendling4533cac2010-01-28 21:51:40 +00004861 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Chris Lattner58f15c42008-10-17 16:21:11 +00004862 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004863 }
4864}
4865
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004866/// isAllocatableRegister - If the specified register is safe to allocate,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004867/// i.e. it isn't a stack pointer or some other special register, return the
4868/// register class for the register. Otherwise, return null.
4869static const TargetRegisterClass *
4870isAllocatableRegister(unsigned Reg, MachineFunction &MF,
4871 const TargetLowering &TLI,
4872 const TargetRegisterInfo *TRI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004873 EVT FoundVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004874 const TargetRegisterClass *FoundRC = 0;
4875 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
4876 E = TRI->regclass_end(); RCI != E; ++RCI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004877 EVT ThisVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004878
4879 const TargetRegisterClass *RC = *RCI;
Dan Gohmanf451cb82010-02-10 16:03:48 +00004880 // If none of the value types for this register class are valid, we
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004881 // can't use it. For example, 64-bit reg classes on 32-bit targets.
4882 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
4883 I != E; ++I) {
4884 if (TLI.isTypeLegal(*I)) {
4885 // If we have already found this register in a different register class,
4886 // choose the one with the largest VT specified. For example, on
4887 // PowerPC, we favor f64 register classes over f32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004888 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004889 ThisVT = *I;
4890 break;
4891 }
4892 }
4893 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004894
Owen Anderson825b72b2009-08-11 20:47:22 +00004895 if (ThisVT == MVT::Other) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004896
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004897 // NOTE: This isn't ideal. In particular, this might allocate the
4898 // frame pointer in functions that need it (due to them not being taken
4899 // out of allocation, because a variable sized allocation hasn't been seen
4900 // yet). This is a slight code pessimization, but should still work.
4901 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
4902 E = RC->allocation_order_end(MF); I != E; ++I)
4903 if (*I == Reg) {
4904 // We found a matching register class. Keep looking at others in case
4905 // we find one with larger registers that this physreg is also in.
4906 FoundRC = RC;
4907 FoundVT = ThisVT;
4908 break;
4909 }
4910 }
4911 return FoundRC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004912}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004913
4914
4915namespace llvm {
4916/// AsmOperandInfo - This contains information for each constraint that we are
4917/// lowering.
Cedric Venetaff9c272009-02-14 16:06:42 +00004918class VISIBILITY_HIDDEN SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004919 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004920public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004921 /// CallOperand - If this is the result output operand or a clobber
4922 /// this is null, otherwise it is the incoming operand to the CallInst.
4923 /// This gets modified as the asm is processed.
4924 SDValue CallOperand;
4925
4926 /// AssignedRegs - If this is a register or register class operand, this
4927 /// contains the set of register corresponding to the operand.
4928 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004929
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004930 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4931 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4932 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004933
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004934 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4935 /// busy in OutputRegs/InputRegs.
4936 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004937 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004938 std::set<unsigned> &InputRegs,
4939 const TargetRegisterInfo &TRI) const {
4940 if (isOutReg) {
4941 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4942 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4943 }
4944 if (isInReg) {
4945 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4946 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4947 }
4948 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004949
Owen Andersone50ed302009-08-10 22:56:29 +00004950 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004951 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004952 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004953 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00004954 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004955 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004956 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004957
Chris Lattner81249c92008-10-17 17:05:25 +00004958 if (isa<BasicBlock>(CallOperandVal))
4959 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004960
Chris Lattner81249c92008-10-17 17:05:25 +00004961 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004962
Chris Lattner81249c92008-10-17 17:05:25 +00004963 // If this is an indirect operand, the operand is a pointer to the
4964 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00004965 if (isIndirect) {
4966 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
4967 if (!PtrTy)
4968 llvm_report_error("Indirect operand for inline asm not a pointer!");
4969 OpTy = PtrTy->getElementType();
4970 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004971
Chris Lattner81249c92008-10-17 17:05:25 +00004972 // If OpTy is not a single value, it may be a struct/union that we
4973 // can tile with integers.
4974 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4975 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4976 switch (BitSize) {
4977 default: break;
4978 case 1:
4979 case 8:
4980 case 16:
4981 case 32:
4982 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004983 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00004984 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00004985 break;
4986 }
4987 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004988
Chris Lattner81249c92008-10-17 17:05:25 +00004989 return TLI.getValueType(OpTy, true);
4990 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004991
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004992private:
4993 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4994 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004995 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004996 const TargetRegisterInfo &TRI) {
4997 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4998 Regs.insert(Reg);
4999 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5000 for (; *Aliases; ++Aliases)
5001 Regs.insert(*Aliases);
5002 }
5003};
5004} // end llvm namespace.
5005
5006
5007/// GetRegistersForValue - Assign registers (virtual or physical) for the
5008/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005009/// register allocator to handle the assignment process. However, if the asm
5010/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005011/// allocation. This produces generally horrible, but correct, code.
5012///
5013/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005014/// Input and OutputRegs are the set of already allocated physical registers.
5015///
Dan Gohman2048b852009-11-23 18:04:58 +00005016void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005017GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005018 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005019 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005020 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005021
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005022 // Compute whether this value requires an input register, an output register,
5023 // or both.
5024 bool isOutReg = false;
5025 bool isInReg = false;
5026 switch (OpInfo.Type) {
5027 case InlineAsm::isOutput:
5028 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005029
5030 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005031 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005032 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005033 break;
5034 case InlineAsm::isInput:
5035 isInReg = true;
5036 isOutReg = false;
5037 break;
5038 case InlineAsm::isClobber:
5039 isOutReg = true;
5040 isInReg = true;
5041 break;
5042 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005043
5044
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005045 MachineFunction &MF = DAG.getMachineFunction();
5046 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005048 // If this is a constraint for a single physreg, or a constraint for a
5049 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005050 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005051 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5052 OpInfo.ConstraintVT);
5053
5054 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005055 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005056 // If this is a FP input in an integer register (or visa versa) insert a bit
5057 // cast of the input value. More generally, handle any case where the input
5058 // value disagrees with the register class we plan to stick this in.
5059 if (OpInfo.Type == InlineAsm::isInput &&
5060 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005061 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005062 // types are identical size, use a bitcast to convert (e.g. two differing
5063 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005064 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005065 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005066 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005067 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005068 OpInfo.ConstraintVT = RegVT;
5069 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5070 // If the input is a FP value and we want it in FP registers, do a
5071 // bitcast to the corresponding integer type. This turns an f64 value
5072 // into i64, which can be passed with two i32 values on a 32-bit
5073 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005074 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005075 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005076 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005077 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005078 OpInfo.ConstraintVT = RegVT;
5079 }
5080 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005081
Owen Anderson23b9b192009-08-12 00:36:31 +00005082 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005083 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005084
Owen Andersone50ed302009-08-10 22:56:29 +00005085 EVT RegVT;
5086 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005087
5088 // If this is a constraint for a specific physical register, like {r17},
5089 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005090 if (unsigned AssignedReg = PhysReg.first) {
5091 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005093 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005095 // Get the actual register value type. This is important, because the user
5096 // may have asked for (e.g.) the AX register in i32 type. We need to
5097 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005098 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005099
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005100 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005101 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005102
5103 // If this is an expanded reference, add the rest of the regs to Regs.
5104 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005105 TargetRegisterClass::iterator I = RC->begin();
5106 for (; *I != AssignedReg; ++I)
5107 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005108
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005109 // Already added the first reg.
5110 --NumRegs; ++I;
5111 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005112 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005113 Regs.push_back(*I);
5114 }
5115 }
Bill Wendling651ad132009-12-22 01:25:10 +00005116
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005117 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
5118 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5119 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5120 return;
5121 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005122
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005123 // Otherwise, if this was a reference to an LLVM register class, create vregs
5124 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005125 if (const TargetRegisterClass *RC = PhysReg.second) {
5126 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005127 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005128 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005129
Evan Chengfb112882009-03-23 08:01:15 +00005130 // Create the appropriate number of virtual registers.
5131 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5132 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005133 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005134
Evan Chengfb112882009-03-23 08:01:15 +00005135 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
5136 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005137 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005138
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005139 // This is a reference to a register class that doesn't directly correspond
5140 // to an LLVM register class. Allocate NumRegs consecutive, available,
5141 // registers from the class.
5142 std::vector<unsigned> RegClassRegs
5143 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5144 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005145
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005146 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5147 unsigned NumAllocated = 0;
5148 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5149 unsigned Reg = RegClassRegs[i];
5150 // See if this register is available.
5151 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5152 (isInReg && InputRegs.count(Reg))) { // Already used.
5153 // Make sure we find consecutive registers.
5154 NumAllocated = 0;
5155 continue;
5156 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005157
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005158 // Check to see if this register is allocatable (i.e. don't give out the
5159 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005160 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5161 if (!RC) { // Couldn't allocate this register.
5162 // Reset NumAllocated to make sure we return consecutive registers.
5163 NumAllocated = 0;
5164 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005165 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005166
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005167 // Okay, this register is good, we can use it.
5168 ++NumAllocated;
5169
5170 // If we allocated enough consecutive registers, succeed.
5171 if (NumAllocated == NumRegs) {
5172 unsigned RegStart = (i-NumAllocated)+1;
5173 unsigned RegEnd = i+1;
5174 // Mark all of the allocated registers used.
5175 for (unsigned i = RegStart; i != RegEnd; ++i)
5176 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005177
5178 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005179 OpInfo.ConstraintVT);
5180 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5181 return;
5182 }
5183 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005184
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005185 // Otherwise, we couldn't allocate enough registers for this.
5186}
5187
Evan Chengda43bcf2008-09-24 00:05:32 +00005188/// hasInlineAsmMemConstraint - Return true if the inline asm instruction being
5189/// processed uses a memory 'm' constraint.
5190static bool
5191hasInlineAsmMemConstraint(std::vector<InlineAsm::ConstraintInfo> &CInfos,
Dan Gohmane9530ec2009-01-15 16:58:17 +00005192 const TargetLowering &TLI) {
Evan Chengda43bcf2008-09-24 00:05:32 +00005193 for (unsigned i = 0, e = CInfos.size(); i != e; ++i) {
5194 InlineAsm::ConstraintInfo &CI = CInfos[i];
5195 for (unsigned j = 0, ee = CI.Codes.size(); j != ee; ++j) {
5196 TargetLowering::ConstraintType CType = TLI.getConstraintType(CI.Codes[j]);
5197 if (CType == TargetLowering::C_Memory)
5198 return true;
5199 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005200
Chris Lattner6c147292009-04-30 00:48:50 +00005201 // Indirect operand accesses access memory.
5202 if (CI.isIndirect)
5203 return true;
Evan Chengda43bcf2008-09-24 00:05:32 +00005204 }
5205
5206 return false;
5207}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005208
5209/// visitInlineAsm - Handle a call to an InlineAsm object.
5210///
Dan Gohman2048b852009-11-23 18:04:58 +00005211void SelectionDAGBuilder::visitInlineAsm(CallSite CS) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
5213
5214 /// ConstraintOperands - Information about all of the constraints.
5215 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005217 std::set<unsigned> OutputRegs, InputRegs;
5218
5219 // Do a prepass over the constraints, canonicalizing them, and building up the
5220 // ConstraintOperands list.
5221 std::vector<InlineAsm::ConstraintInfo>
5222 ConstraintInfos = IA->ParseConstraints();
5223
Evan Chengda43bcf2008-09-24 00:05:32 +00005224 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005225
Chris Lattner6c147292009-04-30 00:48:50 +00005226 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005227
Chris Lattner6c147292009-04-30 00:48:50 +00005228 // We won't need to flush pending loads if this asm doesn't touch
5229 // memory and is nonvolatile.
5230 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005231 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005232 else
5233 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005234
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005235 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5236 unsigned ResNo = 0; // ResNo - The result number of the next output.
5237 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5238 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5239 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005240
Owen Anderson825b72b2009-08-11 20:47:22 +00005241 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005242
5243 // Compute the value type for each operand.
5244 switch (OpInfo.Type) {
5245 case InlineAsm::isOutput:
5246 // Indirect outputs just consume an argument.
5247 if (OpInfo.isIndirect) {
5248 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5249 break;
5250 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005251
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005252 // The return value of the call is this value. As such, there is no
5253 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005254 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005255 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005256 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5257 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5258 } else {
5259 assert(ResNo == 0 && "Asm only has one result!");
5260 OpVT = TLI.getValueType(CS.getType());
5261 }
5262 ++ResNo;
5263 break;
5264 case InlineAsm::isInput:
5265 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
5266 break;
5267 case InlineAsm::isClobber:
5268 // Nothing to do.
5269 break;
5270 }
5271
5272 // If this is an input or an indirect output, process the call argument.
5273 // BasicBlocks are labels, currently appearing only in asm's.
5274 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005275 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005276 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5277
Chris Lattner81249c92008-10-17 17:05:25 +00005278 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005279 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005280 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005281 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005282 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005283
Owen Anderson1d0be152009-08-13 21:58:54 +00005284 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005285 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005286
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005287 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005288 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005289
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005290 // Second pass over the constraints: compute which constraint option to use
5291 // and assign registers to constraints that want a specific physreg.
5292 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5293 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005294
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005295 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005296 // matching input. If their types mismatch, e.g. one is an integer, the
5297 // other is floating point, or their sizes are different, flag it as an
5298 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005299 if (OpInfo.hasMatchingInput()) {
5300 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
5301 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005302 if ((OpInfo.ConstraintVT.isInteger() !=
5303 Input.ConstraintVT.isInteger()) ||
5304 (OpInfo.ConstraintVT.getSizeInBits() !=
5305 Input.ConstraintVT.getSizeInBits())) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005306 llvm_report_error("Unsupported asm: input constraint"
Torok Edwin7d696d82009-07-11 13:10:19 +00005307 " with a matching output constraint of incompatible"
5308 " type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005309 }
5310 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005311 }
5312 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005313
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005314 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00005315 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005316
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005317 // If this is a memory input, and if the operand is not indirect, do what we
5318 // need to to provide an address for the memory input.
5319 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5320 !OpInfo.isIndirect) {
5321 assert(OpInfo.Type == InlineAsm::isInput &&
5322 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005324 // Memory operands really want the address of the value. If we don't have
5325 // an indirect input, put it in the constpool if we can, otherwise spill
5326 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005327
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005328 // If the operand is a float, integer, or vector constant, spill to a
5329 // constant pool entry to get its address.
5330 Value *OpVal = OpInfo.CallOperandVal;
5331 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5332 isa<ConstantVector>(OpVal)) {
5333 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5334 TLI.getPointerTy());
5335 } else {
5336 // Otherwise, create a stack slot and emit a store to it before the
5337 // asm.
5338 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005339 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005340 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5341 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005342 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005343 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005344 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005345 OpInfo.CallOperand, StackSlot, NULL, 0,
5346 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005347 OpInfo.CallOperand = StackSlot;
5348 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005349
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005350 // There is no longer a Value* corresponding to this operand.
5351 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005352
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005353 // It is now an indirect operand.
5354 OpInfo.isIndirect = true;
5355 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005356
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005357 // If this constraint is for a specific register, allocate it before
5358 // anything else.
5359 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005360 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005361 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005362
Bill Wendling651ad132009-12-22 01:25:10 +00005363 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005364
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005366 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005367 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5368 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005369
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005370 // C_Register operands have already been allocated, Other/Memory don't need
5371 // to be.
5372 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005373 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005374 }
5375
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005376 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5377 std::vector<SDValue> AsmNodeOperands;
5378 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5379 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005380 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5381 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005382
5383
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005384 // Loop over all of the inputs, copying the operand values into the
5385 // appropriate registers and processing the output regs.
5386 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005387
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005388 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5389 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005390
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005391 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5392 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5393
5394 switch (OpInfo.Type) {
5395 case InlineAsm::isOutput: {
5396 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5397 OpInfo.ConstraintType != TargetLowering::C_Register) {
5398 // Memory output, or 'other' output (e.g. 'X' constraint).
5399 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5400
5401 // Add information to the INLINEASM node to know about this output.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005402 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5403 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005404 TLI.getPointerTy()));
5405 AsmNodeOperands.push_back(OpInfo.CallOperand);
5406 break;
5407 }
5408
5409 // Otherwise, this is a register or register class output.
5410
5411 // Copy the output from the appropriate register. Find a register that
5412 // we can use.
5413 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005414 llvm_report_error("Couldn't allocate output reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005415 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005416 }
5417
5418 // If this is an indirect operand, store through the pointer after the
5419 // asm.
5420 if (OpInfo.isIndirect) {
5421 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5422 OpInfo.CallOperandVal));
5423 } else {
5424 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005425 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005426 // Concatenate this output onto the outputs list.
5427 RetValRegs.append(OpInfo.AssignedRegs);
5428 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005429
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005430 // Add information to the INLINEASM node to know that this register is
5431 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005432 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
5433 6 /* EARLYCLOBBER REGDEF */ :
5434 2 /* REGDEF */ ,
Evan Chengfb112882009-03-23 08:01:15 +00005435 false,
5436 0,
Bill Wendling651ad132009-12-22 01:25:10 +00005437 DAG, SDNodeOrder,
5438 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005439 break;
5440 }
5441 case InlineAsm::isInput: {
5442 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005443
Chris Lattner6bdcda32008-10-17 16:47:46 +00005444 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005445 // If this is required to match an output register we have already set,
5446 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005447 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005448
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005449 // Scan until we find the definition we already emitted of this operand.
5450 // When we find it, create a RegsForValue operand.
5451 unsigned CurOp = 2; // The first operand.
5452 for (; OperandNo; --OperandNo) {
5453 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005454 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005455 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005456 assert(((OpFlag & 7) == 2 /*REGDEF*/ ||
5457 (OpFlag & 7) == 6 /*EARLYCLOBBER REGDEF*/ ||
5458 (OpFlag & 7) == 4 /*MEM*/) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005459 "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005460 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005461 }
5462
Evan Cheng697cbbf2009-03-20 18:03:34 +00005463 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005464 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005465 if ((OpFlag & 7) == 2 /*REGDEF*/
5466 || (OpFlag & 7) == 6 /* EARLYCLOBBER REGDEF */) {
5467 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Dan Gohman15480bd2009-06-15 22:32:41 +00005468 if (OpInfo.isIndirect) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005469 llvm_report_error("Don't know how to handle tied indirect "
Torok Edwin7d696d82009-07-11 13:10:19 +00005470 "register inputs yet!");
Dan Gohman15480bd2009-06-15 22:32:41 +00005471 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005472 RegsForValue MatchedRegs;
5473 MatchedRegs.TLI = &TLI;
5474 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005475 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005476 MatchedRegs.RegVTs.push_back(RegVT);
5477 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005478 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005479 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005480 MatchedRegs.Regs.push_back
5481 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005482
5483 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005484 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendlingec72e322009-12-22 01:11:43 +00005485 SDNodeOrder, Chain, &Flag);
Evan Chengfb112882009-03-23 08:01:15 +00005486 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/,
5487 true, OpInfo.getMatchedOperand(),
Bill Wendling651ad132009-12-22 01:25:10 +00005488 DAG, SDNodeOrder, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005489 break;
5490 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005491 assert(((OpFlag & 7) == 4) && "Unknown matching constraint!");
5492 assert((InlineAsm::getNumOperandRegisters(OpFlag)) == 1 &&
5493 "Unexpected number of operands");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005494 // Add information to the INLINEASM node to know about this input.
Evan Chengfb112882009-03-23 08:01:15 +00005495 // See InlineAsm.h isUseOperandTiedToDef.
5496 OpFlag |= 0x80000000 | (OpInfo.getMatchedOperand() << 16);
Evan Cheng697cbbf2009-03-20 18:03:34 +00005497 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005498 TLI.getPointerTy()));
5499 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5500 break;
5501 }
5502 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005503
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005504 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005505 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005506 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005508 std::vector<SDValue> Ops;
5509 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005510 hasMemory, Ops, DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005511 if (Ops.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005512 llvm_report_error("Invalid operand for inline asm"
Torok Edwin7d696d82009-07-11 13:10:19 +00005513 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005514 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005515
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005516 // Add information to the INLINEASM node to know about this input.
5517 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005518 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005519 TLI.getPointerTy()));
5520 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5521 break;
5522 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
5523 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5524 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5525 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005526
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005527 // Add information to the INLINEASM node to know about this input.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005528 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5529 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005530 TLI.getPointerTy()));
5531 AsmNodeOperands.push_back(InOperandVal);
5532 break;
5533 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005534
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005535 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5536 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5537 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005538 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005539 "Don't know how to handle indirect register inputs yet!");
5540
5541 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005542 if (OpInfo.AssignedRegs.Regs.empty() ||
5543 !OpInfo.AssignedRegs.areValueTypesLegal()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005544 llvm_report_error("Couldn't allocate input reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005545 " constraint '"+ OpInfo.ConstraintCode +"'!");
Evan Chengaa765b82008-09-25 00:14:04 +00005546 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005547
Dale Johannesen66978ee2009-01-31 02:22:37 +00005548 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendlingec72e322009-12-22 01:11:43 +00005549 SDNodeOrder, Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005550
Evan Cheng697cbbf2009-03-20 18:03:34 +00005551 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, false, 0,
Bill Wendling651ad132009-12-22 01:25:10 +00005552 DAG, SDNodeOrder,
5553 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005554 break;
5555 }
5556 case InlineAsm::isClobber: {
5557 // Add the clobbered value to the operand list, so that the register
5558 // allocator is aware that the physreg got clobbered.
5559 if (!OpInfo.AssignedRegs.Regs.empty())
Dale Johannesen91aac102008-09-17 21:13:11 +00005560 OpInfo.AssignedRegs.AddInlineAsmOperands(6 /* EARLYCLOBBER REGDEF */,
Bill Wendling651ad132009-12-22 01:25:10 +00005561 false, 0, DAG, SDNodeOrder,
5562 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005563 break;
5564 }
5565 }
5566 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005567
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005568 // Finish up input operands.
5569 AsmNodeOperands[0] = Chain;
5570 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005571
Dale Johannesen66978ee2009-01-31 02:22:37 +00005572 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005574 &AsmNodeOperands[0], AsmNodeOperands.size());
5575 Flag = Chain.getValue(1);
5576
5577 // If this asm returns a register value, copy the result from that register
5578 // and set it as the value of the call.
5579 if (!RetValRegs.Regs.empty()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005580 SDValue Val = RetValRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
Bill Wendlingec72e322009-12-22 01:11:43 +00005581 SDNodeOrder, Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005582
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005583 // FIXME: Why don't we do this for inline asms with MRVs?
5584 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005585 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005586
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005587 // If any of the results of the inline asm is a vector, it may have the
5588 // wrong width/num elts. This can happen for register classes that can
5589 // contain multiple different value types. The preg or vreg allocated may
5590 // not have the same VT as was expected. Convert it to the right type
5591 // with bit_convert.
5592 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005593 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005594 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005595
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005596 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005597 ResultType.isInteger() && Val.getValueType().isInteger()) {
5598 // If a result value was tied to an input value, the computed result may
5599 // have a wider width than the expected result. Extract the relevant
5600 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005601 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005602 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005603
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005604 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005605 }
Dan Gohman95915732008-10-18 01:03:45 +00005606
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005607 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005608 // Don't need to use this as a chain in this case.
5609 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5610 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005612
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005613 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005614
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005615 // Process indirect outputs, first output all of the flagged copies out of
5616 // physregs.
5617 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5618 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
5619 Value *Ptr = IndirectStoresToEmit[i].second;
Dale Johannesen66978ee2009-01-31 02:22:37 +00005620 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
Bill Wendlingec72e322009-12-22 01:11:43 +00005621 SDNodeOrder, Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005622 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6c147292009-04-30 00:48:50 +00005623
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005624 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005625
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005626 // Emit the non-flagged stores from the physregs.
5627 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005628 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5629 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5630 StoresToEmit[i].first,
5631 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005632 StoresToEmit[i].second, 0,
5633 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005634 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005635 }
5636
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005637 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005639 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005640
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005641 DAG.setRoot(Chain);
5642}
5643
Dan Gohman2048b852009-11-23 18:04:58 +00005644void SelectionDAGBuilder::visitVAStart(CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005645 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5646 MVT::Other, getRoot(),
5647 getValue(I.getOperand(1)),
5648 DAG.getSrcValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005649}
5650
Dan Gohman2048b852009-11-23 18:04:58 +00005651void SelectionDAGBuilder::visitVAArg(VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005652 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5653 getRoot(), getValue(I.getOperand(0)),
5654 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005655 setValue(&I, V);
5656 DAG.setRoot(V.getValue(1));
5657}
5658
Dan Gohman2048b852009-11-23 18:04:58 +00005659void SelectionDAGBuilder::visitVAEnd(CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005660 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5661 MVT::Other, getRoot(),
5662 getValue(I.getOperand(1)),
5663 DAG.getSrcValue(I.getOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005664}
5665
Dan Gohman2048b852009-11-23 18:04:58 +00005666void SelectionDAGBuilder::visitVACopy(CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005667 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5668 MVT::Other, getRoot(),
5669 getValue(I.getOperand(1)),
5670 getValue(I.getOperand(2)),
5671 DAG.getSrcValue(I.getOperand(1)),
5672 DAG.getSrcValue(I.getOperand(2))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005673}
5674
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005676/// implementation, which just calls LowerCall.
5677/// FIXME: When all targets are
5678/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005679std::pair<SDValue, SDValue>
5680TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5681 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005682 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005683 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005684 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005685 SDValue Callee,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005686 ArgListTy &Args, SelectionDAG &DAG, DebugLoc dl,
5687 unsigned Order) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005688 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005689 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005690 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005691 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005692 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5693 for (unsigned Value = 0, NumValues = ValueVTs.size();
5694 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005695 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005696 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005697 SDValue Op = SDValue(Args[i].Node.getNode(),
5698 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005699 ISD::ArgFlagsTy Flags;
5700 unsigned OriginalAlignment =
5701 getTargetData()->getABITypeAlignment(ArgTy);
5702
5703 if (Args[i].isZExt)
5704 Flags.setZExt();
5705 if (Args[i].isSExt)
5706 Flags.setSExt();
5707 if (Args[i].isInReg)
5708 Flags.setInReg();
5709 if (Args[i].isSRet)
5710 Flags.setSRet();
5711 if (Args[i].isByVal) {
5712 Flags.setByVal();
5713 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5714 const Type *ElementTy = Ty->getElementType();
5715 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005716 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005717 // For ByVal, alignment should come from FE. BE will guess if this
5718 // info is not there but there are cases it cannot get right.
5719 if (Args[i].Alignment)
5720 FrameAlign = Args[i].Alignment;
5721 Flags.setByValAlign(FrameAlign);
5722 Flags.setByValSize(FrameSize);
5723 }
5724 if (Args[i].isNest)
5725 Flags.setNest();
5726 Flags.setOrigAlign(OriginalAlignment);
5727
Owen Anderson23b9b192009-08-12 00:36:31 +00005728 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5729 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005730 SmallVector<SDValue, 4> Parts(NumParts);
5731 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5732
5733 if (Args[i].isSExt)
5734 ExtendKind = ISD::SIGN_EXTEND;
5735 else if (Args[i].isZExt)
5736 ExtendKind = ISD::ZERO_EXTEND;
5737
Bill Wendling3ea3c242009-12-22 02:10:19 +00005738 getCopyToParts(DAG, dl, Order, Op, &Parts[0], NumParts,
5739 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005740
Dan Gohman98ca4f22009-08-05 01:29:28 +00005741 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005742 // if it isn't first piece, alignment must be 1
Dan Gohman98ca4f22009-08-05 01:29:28 +00005743 ISD::OutputArg MyFlags(Flags, Parts[j], i < NumFixedArgs);
5744 if (NumParts > 1 && j == 0)
5745 MyFlags.Flags.setSplit();
5746 else if (j != 0)
5747 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005748
Dan Gohman98ca4f22009-08-05 01:29:28 +00005749 Outs.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005750 }
5751 }
5752 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005753
Dan Gohman98ca4f22009-08-05 01:29:28 +00005754 // Handle the incoming return values from the call.
5755 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005756 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005757 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005758 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005759 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005760 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5761 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005762 for (unsigned i = 0; i != NumRegs; ++i) {
5763 ISD::InputArg MyFlags;
5764 MyFlags.VT = RegisterVT;
5765 MyFlags.Used = isReturnValueUsed;
5766 if (RetSExt)
5767 MyFlags.Flags.setSExt();
5768 if (RetZExt)
5769 MyFlags.Flags.setZExt();
5770 if (isInreg)
5771 MyFlags.Flags.setInReg();
5772 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005773 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005774 }
5775
Dan Gohman98ca4f22009-08-05 01:29:28 +00005776 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005777 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005778 Outs, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005779
5780 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005781 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005782 "LowerCall didn't return a valid chain!");
5783 assert((!isTailCall || InVals.empty()) &&
5784 "LowerCall emitted a return value for a tail call!");
5785 assert((isTailCall || InVals.size() == Ins.size()) &&
5786 "LowerCall didn't emit the correct number of values!");
5787 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5788 assert(InVals[i].getNode() &&
5789 "LowerCall emitted a null value!");
5790 assert(Ins[i].VT == InVals[i].getValueType() &&
5791 "LowerCall emitted a value with the wrong type!");
5792 });
Dan Gohman98ca4f22009-08-05 01:29:28 +00005793
5794 // For a tail call, the return value is merely live-out and there aren't
5795 // any nodes in the DAG representing it. Return a special value to
5796 // indicate that a tail call has been emitted and no more Instructions
5797 // should be processed in the current block.
5798 if (isTailCall) {
5799 DAG.setRoot(Chain);
5800 return std::make_pair(SDValue(), SDValue());
5801 }
5802
5803 // Collect the legal value parts into potentially illegal values
5804 // that correspond to the original function's return values.
5805 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5806 if (RetSExt)
5807 AssertOp = ISD::AssertSext;
5808 else if (RetZExt)
5809 AssertOp = ISD::AssertZext;
5810 SmallVector<SDValue, 4> ReturnValues;
5811 unsigned CurReg = 0;
5812 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005813 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005814 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5815 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005816
Bill Wendling4533cac2010-01-28 21:51:40 +00005817 ReturnValues.push_back(getCopyFromParts(DAG, dl, Order, &InVals[CurReg],
5818 NumRegs, RegisterVT, VT,
5819 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005820 CurReg += NumRegs;
5821 }
5822
5823 // For a function returning void, there is no return value. We can't create
5824 // such a node, so we just return a null return value in that case. In
5825 // that case, nothing will actualy look at the value.
5826 if (ReturnValues.empty())
5827 return std::make_pair(SDValue(), Chain);
5828
5829 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5830 DAG.getVTList(&RetTys[0], RetTys.size()),
5831 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005832 return std::make_pair(Res, Chain);
5833}
5834
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005835void TargetLowering::LowerOperationWrapper(SDNode *N,
5836 SmallVectorImpl<SDValue> &Results,
5837 SelectionDAG &DAG) {
5838 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005839 if (Res.getNode())
5840 Results.push_back(Res);
5841}
5842
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005843SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005844 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845 return SDValue();
5846}
5847
Dan Gohman2048b852009-11-23 18:04:58 +00005848void SelectionDAGBuilder::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005849 SDValue Op = getValue(V);
5850 assert((Op.getOpcode() != ISD::CopyFromReg ||
5851 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5852 "Copy from a reg to the same reg!");
5853 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5854
Owen Anderson23b9b192009-08-12 00:36:31 +00005855 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005856 SDValue Chain = DAG.getEntryNode();
Bill Wendlingec72e322009-12-22 01:11:43 +00005857 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), SDNodeOrder, Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005858 PendingExports.push_back(Chain);
5859}
5860
5861#include "llvm/CodeGen/SelectionDAGISel.h"
5862
Dan Gohman8c2b5252009-10-30 01:27:03 +00005863void SelectionDAGISel::LowerArguments(BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005864 // If this is the entry block, emit arguments.
5865 Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005866 SelectionDAG &DAG = SDB->DAG;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005867 SDValue OldRoot = DAG.getRoot();
Dan Gohman2048b852009-11-23 18:04:58 +00005868 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005869 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005870 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005871
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005872 // Check whether the function can return without sret-demotion.
5873 SmallVector<EVT, 4> OutVTs;
5874 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005875 getReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005876 OutVTs, OutsFlags, TLI);
5877 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
5878
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005879 FLI.CanLowerReturn = TLI.CanLowerReturn(F.getCallingConv(), F.isVarArg(),
Bill Wendling3ea3c242009-12-22 02:10:19 +00005880 OutVTs, OutsFlags, DAG);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005881 if (!FLI.CanLowerReturn) {
5882 // Put in an sret pointer parameter before all the other parameters.
5883 SmallVector<EVT, 1> ValueVTs;
5884 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5885
5886 // NOTE: Assuming that a pointer will never break down to more than one VT
5887 // or one register.
5888 ISD::ArgFlagsTy Flags;
5889 Flags.setSRet();
5890 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), ValueVTs[0]);
5891 ISD::InputArg RetArg(Flags, RegisterVT, true);
5892 Ins.push_back(RetArg);
5893 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005894
Dan Gohman98ca4f22009-08-05 01:29:28 +00005895 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005896 unsigned Idx = 1;
5897 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
5898 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005899 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005900 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5901 bool isArgValueUsed = !I->use_empty();
5902 for (unsigned Value = 0, NumValues = ValueVTs.size();
5903 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005904 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005905 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005906 ISD::ArgFlagsTy Flags;
5907 unsigned OriginalAlignment =
5908 TD->getABITypeAlignment(ArgTy);
5909
5910 if (F.paramHasAttr(Idx, Attribute::ZExt))
5911 Flags.setZExt();
5912 if (F.paramHasAttr(Idx, Attribute::SExt))
5913 Flags.setSExt();
5914 if (F.paramHasAttr(Idx, Attribute::InReg))
5915 Flags.setInReg();
5916 if (F.paramHasAttr(Idx, Attribute::StructRet))
5917 Flags.setSRet();
5918 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5919 Flags.setByVal();
5920 const PointerType *Ty = cast<PointerType>(I->getType());
5921 const Type *ElementTy = Ty->getElementType();
5922 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5923 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5924 // For ByVal, alignment should be passed from FE. BE will guess if
5925 // this info is not there but there are cases it cannot get right.
5926 if (F.getParamAlignment(Idx))
5927 FrameAlign = F.getParamAlignment(Idx);
5928 Flags.setByValAlign(FrameAlign);
5929 Flags.setByValSize(FrameSize);
5930 }
5931 if (F.paramHasAttr(Idx, Attribute::Nest))
5932 Flags.setNest();
5933 Flags.setOrigAlign(OriginalAlignment);
5934
Owen Anderson23b9b192009-08-12 00:36:31 +00005935 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5936 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005937 for (unsigned i = 0; i != NumRegs; ++i) {
5938 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5939 if (NumRegs > 1 && i == 0)
5940 MyFlags.Flags.setSplit();
5941 // if it isn't first piece, alignment must be 1
5942 else if (i > 0)
5943 MyFlags.Flags.setOrigAlign(1);
5944 Ins.push_back(MyFlags);
5945 }
5946 }
5947 }
5948
5949 // Call the target to set up the argument values.
5950 SmallVector<SDValue, 8> InVals;
5951 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
5952 F.isVarArg(), Ins,
5953 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005954
5955 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005956 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005957 "LowerFormalArguments didn't return a valid chain!");
5958 assert(InVals.size() == Ins.size() &&
5959 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00005960 DEBUG({
5961 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5962 assert(InVals[i].getNode() &&
5963 "LowerFormalArguments emitted a null value!");
5964 assert(Ins[i].VT == InVals[i].getValueType() &&
5965 "LowerFormalArguments emitted a value with the wrong type!");
5966 }
5967 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00005968
Dan Gohman5e866062009-08-06 15:37:27 +00005969 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005970 DAG.setRoot(NewRoot);
5971
5972 // Set up the argument values.
5973 unsigned i = 0;
5974 Idx = 1;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005975 if (!FLI.CanLowerReturn) {
5976 // Create a virtual register for the sret pointer, and put in a copy
5977 // from the sret argument into it.
5978 SmallVector<EVT, 1> ValueVTs;
5979 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5980 EVT VT = ValueVTs[0];
5981 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5982 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling3ea58b62009-12-22 21:35:02 +00005983 SDValue ArgValue = getCopyFromParts(DAG, dl, 0, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005984 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005985
Dan Gohman2048b852009-11-23 18:04:58 +00005986 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005987 MachineRegisterInfo& RegInfo = MF.getRegInfo();
5988 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
5989 FLI.DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005990 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
5991 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005992 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00005993
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005994 // i indexes lowered arguments. Bump it past the hidden sret argument.
5995 // Idx indexes LLVM arguments. Don't touch it.
5996 ++i;
5997 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00005998
Dan Gohman98ca4f22009-08-05 01:29:28 +00005999 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
6000 ++I, ++Idx) {
6001 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006002 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006003 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006004 unsigned NumValues = ValueVTs.size();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006005 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006006 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006007 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6008 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006009
6010 if (!I->use_empty()) {
6011 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6012 if (F.paramHasAttr(Idx, Attribute::SExt))
6013 AssertOp = ISD::AssertSext;
6014 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6015 AssertOp = ISD::AssertZext;
6016
Bill Wendling3ea58b62009-12-22 21:35:02 +00006017 ArgValues.push_back(getCopyFromParts(DAG, dl, 0, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006018 NumParts, PartVT, VT,
6019 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006020 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006021
Dan Gohman98ca4f22009-08-05 01:29:28 +00006022 i += NumParts;
6023 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006024
Dan Gohman98ca4f22009-08-05 01:29:28 +00006025 if (!I->use_empty()) {
Bill Wendling3ea3c242009-12-22 02:10:19 +00006026 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6027 SDB->getCurDebugLoc());
6028 SDB->setValue(I, Res);
6029
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006030 // If this argument is live outside of the entry block, insert a copy from
6031 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006032 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006033 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006034 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006035
Dan Gohman98ca4f22009-08-05 01:29:28 +00006036 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006037
6038 // Finally, if the target has anything special to do, allow it to do so.
6039 // FIXME: this should insert code into the DAG!
Dan Gohman2048b852009-11-23 18:04:58 +00006040 EmitFunctionEntryCode(F, SDB->DAG.getMachineFunction());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006041}
6042
6043/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6044/// ensure constants are generated when needed. Remember the virtual registers
6045/// that need to be added to the Machine PHI nodes as input. We cannot just
6046/// directly add them, because expansion might result in multiple MBB's for one
6047/// BB. As such, the start of the BB might correspond to a different MBB than
6048/// the end.
6049///
6050void
6051SelectionDAGISel::HandlePHINodesInSuccessorBlocks(BasicBlock *LLVMBB) {
6052 TerminatorInst *TI = LLVMBB->getTerminator();
6053
6054 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6055
6056 // Check successor nodes' PHI nodes that expect a constant to be available
6057 // from this block.
6058 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
6059 BasicBlock *SuccBB = TI->getSuccessor(succ);
6060 if (!isa<PHINode>(SuccBB->begin())) continue;
6061 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006063 // If this terminator has multiple identical successors (common for
6064 // switches), only handle each succ once.
6065 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006067 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
6068 PHINode *PN;
6069
6070 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6071 // nodes and Machine PHI nodes, but the incoming operands have not been
6072 // emitted yet.
6073 for (BasicBlock::iterator I = SuccBB->begin();
6074 (PN = dyn_cast<PHINode>(I)); ++I) {
6075 // Ignore dead phi's.
6076 if (PN->use_empty()) continue;
6077
6078 unsigned Reg;
6079 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
6080
6081 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohman2048b852009-11-23 18:04:58 +00006082 unsigned &RegOut = SDB->ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006083 if (RegOut == 0) {
6084 RegOut = FuncInfo->CreateRegForValue(C);
Dan Gohman2048b852009-11-23 18:04:58 +00006085 SDB->CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006086 }
6087 Reg = RegOut;
6088 } else {
6089 Reg = FuncInfo->ValueMap[PHIOp];
6090 if (Reg == 0) {
6091 assert(isa<AllocaInst>(PHIOp) &&
6092 FuncInfo->StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
6093 "Didn't codegen value into a register!??");
6094 Reg = FuncInfo->CreateRegForValue(PHIOp);
Dan Gohman2048b852009-11-23 18:04:58 +00006095 SDB->CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006096 }
6097 }
6098
6099 // Remember that this register needs to added to the machine PHI node as
6100 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006101 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006102 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6103 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006104 EVT VT = ValueVTs[vti];
Owen Anderson23b9b192009-08-12 00:36:31 +00006105 unsigned NumRegisters = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006106 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohman2048b852009-11-23 18:04:58 +00006107 SDB->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006108 Reg += NumRegisters;
6109 }
6110 }
6111 }
Dan Gohman2048b852009-11-23 18:04:58 +00006112 SDB->ConstantsOut.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006113}
6114
Dan Gohman3df24e62008-09-03 23:12:08 +00006115/// This is the Fast-ISel version of HandlePHINodesInSuccessorBlocks. It only
6116/// supports legal types, and it emits MachineInstrs directly instead of
6117/// creating SelectionDAG nodes.
6118///
6119bool
6120SelectionDAGISel::HandlePHINodesInSuccessorBlocksFast(BasicBlock *LLVMBB,
6121 FastISel *F) {
6122 TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006123
Dan Gohman3df24e62008-09-03 23:12:08 +00006124 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohman2048b852009-11-23 18:04:58 +00006125 unsigned OrigNumPHINodesToUpdate = SDB->PHINodesToUpdate.size();
Dan Gohman3df24e62008-09-03 23:12:08 +00006126
6127 // Check successor nodes' PHI nodes that expect a constant to be available
6128 // from this block.
6129 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
6130 BasicBlock *SuccBB = TI->getSuccessor(succ);
6131 if (!isa<PHINode>(SuccBB->begin())) continue;
6132 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006133
Dan Gohman3df24e62008-09-03 23:12:08 +00006134 // If this terminator has multiple identical successors (common for
6135 // switches), only handle each succ once.
6136 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006137
Dan Gohman3df24e62008-09-03 23:12:08 +00006138 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
6139 PHINode *PN;
6140
6141 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6142 // nodes and Machine PHI nodes, but the incoming operands have not been
6143 // emitted yet.
6144 for (BasicBlock::iterator I = SuccBB->begin();
6145 (PN = dyn_cast<PHINode>(I)); ++I) {
6146 // Ignore dead phi's.
6147 if (PN->use_empty()) continue;
6148
6149 // Only handle legal types. Two interesting things to note here. First,
6150 // by bailing out early, we may leave behind some dead instructions,
6151 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
6152 // own moves. Second, this check is necessary becuase FastISel doesn't
6153 // use CreateRegForValue to create registers, so it always creates
6154 // exactly one register for each non-void instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00006155 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +00006156 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
6157 // Promote MVT::i1.
6158 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +00006159 VT = TLI.getTypeToTransformTo(*CurDAG->getContext(), VT);
Dan Gohman74321ab2008-09-10 21:01:31 +00006160 else {
Dan Gohman2048b852009-11-23 18:04:58 +00006161 SDB->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohman74321ab2008-09-10 21:01:31 +00006162 return false;
6163 }
Dan Gohman3df24e62008-09-03 23:12:08 +00006164 }
6165
6166 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
6167
6168 unsigned Reg = F->getRegForValue(PHIOp);
6169 if (Reg == 0) {
Dan Gohman2048b852009-11-23 18:04:58 +00006170 SDB->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohman3df24e62008-09-03 23:12:08 +00006171 return false;
6172 }
Dan Gohman2048b852009-11-23 18:04:58 +00006173 SDB->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohman3df24e62008-09-03 23:12:08 +00006174 }
6175 }
6176
6177 return true;
6178}