blob: 4773745370e7349a46c5ebcfb539963751ba57e6 [file] [log] [blame]
Chris Lattner87be16a2010-10-05 06:04:14 +00001//===- X86InstrCompiler.td - Compiler Pseudos and Patterns -*- tablegen -*-===//
Michael J. Spencer6e56b182010-10-20 23:40:27 +00002//
Chris Lattner87be16a2010-10-05 06:04:14 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Michael J. Spencer6e56b182010-10-20 23:40:27 +00007//
Chris Lattner87be16a2010-10-05 06:04:14 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the various pseudo instructions used by the compiler,
11// as well as Pat patterns used during instruction selection.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner41efbfa2010-10-05 06:37:31 +000015//===----------------------------------------------------------------------===//
16// Pattern Matching Support
17
18def GetLo32XForm : SDNodeXForm<imm, [{
19 // Transformation function: get the low 32 bits.
20 return getI32Imm((unsigned)N->getZExtValue());
21}]>;
22
Rafael Espindoladba81cf2010-10-13 13:31:20 +000023def GetLo8XForm : SDNodeXForm<imm, [{
24 // Transformation function: get the low 8 bits.
25 return getI8Imm((uint8_t)N->getZExtValue());
26}]>;
27
Chris Lattner41efbfa2010-10-05 06:37:31 +000028
29//===----------------------------------------------------------------------===//
30// Random Pseudo Instructions.
31
Chris Lattner8af88ef2010-10-05 06:10:16 +000032// PIC base construction. This expands to code that looks like this:
33// call $next_inst
34// popl %destreg"
35let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
36 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins i32imm:$label),
37 "", []>;
38
39
40// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
41// a stack adjustment and the codegen must know that they may modify the stack
42// pointer before prolog-epilog rewriting occurs.
43// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
44// sub / add which can clobber EFLAGS.
45let Defs = [ESP, EFLAGS], Uses = [ESP] in {
46def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
47 "#ADJCALLSTACKDOWN",
48 [(X86callseq_start timm:$amt)]>,
49 Requires<[In32BitMode]>;
50def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
51 "#ADJCALLSTACKUP",
52 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
53 Requires<[In32BitMode]>;
54}
55
56// ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into
57// a stack adjustment and the codegen must know that they may modify the stack
58// pointer before prolog-epilog rewriting occurs.
59// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
60// sub / add which can clobber EFLAGS.
61let Defs = [RSP, EFLAGS], Uses = [RSP] in {
62def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt),
63 "#ADJCALLSTACKDOWN",
64 [(X86callseq_start timm:$amt)]>,
65 Requires<[In64BitMode]>;
66def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
67 "#ADJCALLSTACKUP",
68 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
69 Requires<[In64BitMode]>;
70}
71
72
73
74// x86-64 va_start lowering magic.
75let usesCustomInserter = 1 in {
76def VASTART_SAVE_XMM_REGS : I<0, Pseudo,
77 (outs),
78 (ins GR8:$al,
79 i64imm:$regsavefi, i64imm:$offset,
80 variable_ops),
81 "#VASTART_SAVE_XMM_REGS $al, $regsavefi, $offset",
82 [(X86vastart_save_xmm_regs GR8:$al,
83 imm:$regsavefi,
84 imm:$offset)]>;
85
Dan Gohman320afb82010-10-12 18:00:49 +000086// The VAARG_64 pseudo-instruction takes the address of the va_list,
87// and places the address of the next argument into a register.
88let Defs = [EFLAGS] in
89def VAARG_64 : I<0, Pseudo,
90 (outs GR64:$dst),
91 (ins i8mem:$ap, i32imm:$size, i8imm:$mode, i32imm:$align),
92 "#VAARG_64 $dst, $ap, $size, $mode, $align",
93 [(set GR64:$dst,
94 (X86vaarg64 addr:$ap, imm:$size, imm:$mode, imm:$align)),
95 (implicit EFLAGS)]>;
96
Michael J. Spencere9c253e2010-10-21 01:41:01 +000097// Dynamic stack allocation yields a _chkstk or _alloca call for all Windows
98// targets. These calls are needed to probe the stack when allocating more than
99// 4k bytes in one go. Touching the stack at 4K increments is necessary to
100// ensure that the guard pages used by the OS virtual memory manager are
101// allocated in correct sequence.
Chris Lattner8af88ef2010-10-05 06:10:16 +0000102// The main point of having separate instruction are extra unmodelled effects
103// (compared to ordinary calls) like stack pointer change.
104
105let Defs = [EAX, ESP, EFLAGS], Uses = [ESP] in
Michael J. Spencere9c253e2010-10-21 01:41:01 +0000106 def WIN_ALLOCA : I<0, Pseudo, (outs), (ins),
107 "# dynamic stack allocation",
108 [(X86WinAlloca)]>;
Chris Lattner8af88ef2010-10-05 06:10:16 +0000109}
110
111
Chris Lattner87be16a2010-10-05 06:04:14 +0000112
113//===----------------------------------------------------------------------===//
114// EH Pseudo Instructions
115//
116let isTerminator = 1, isReturn = 1, isBarrier = 1,
117 hasCtrlDep = 1, isCodeGenOnly = 1 in {
118def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
119 "ret\t#eh_return, addr: $addr",
120 [(X86ehret GR32:$addr)]>;
121
122}
123
124let isTerminator = 1, isReturn = 1, isBarrier = 1,
125 hasCtrlDep = 1, isCodeGenOnly = 1 in {
126def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
127 "ret\t#eh_return, addr: $addr",
128 [(X86ehret GR64:$addr)]>;
129
130}
131
Chris Lattner8af88ef2010-10-05 06:10:16 +0000132//===----------------------------------------------------------------------===//
133// Alias Instructions
134//===----------------------------------------------------------------------===//
135
136// Alias instructions that map movr0 to xor.
137// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
138// FIXME: Set encoding to pseudo.
139let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1,
140 isCodeGenOnly = 1 in {
141def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins), "",
142 [(set GR8:$dst, 0)]>;
143
144// We want to rewrite MOV16r0 in terms of MOV32r0, because it's a smaller
145// encoding and avoids a partial-register update sometimes, but doing so
146// at isel time interferes with rematerialization in the current register
147// allocator. For now, this is rewritten when the instruction is lowered
148// to an MCInst.
149def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
150 "",
151 [(set GR16:$dst, 0)]>, OpSize;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000152
Chris Lattner8af88ef2010-10-05 06:10:16 +0000153// FIXME: Set encoding to pseudo.
154def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins), "",
155 [(set GR32:$dst, 0)]>;
156}
157
Chris Lattner010496c2010-10-05 06:22:35 +0000158// We want to rewrite MOV64r0 in terms of MOV32r0, because it's sometimes a
159// smaller encoding, but doing so at isel time interferes with rematerialization
160// in the current register allocator. For now, this is rewritten when the
161// instruction is lowered to an MCInst.
162// FIXME: AddedComplexity gives this a higher priority than MOV64ri32. Remove
163// when we have a better way to specify isel priority.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000164let Defs = [EFLAGS], isCodeGenOnly=1,
Chris Lattner010496c2010-10-05 06:22:35 +0000165 AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in
166def MOV64r0 : I<0x31, MRMInitReg, (outs GR64:$dst), (ins), "",
167 [(set GR64:$dst, 0)]>;
168
169// Materialize i64 constant where top 32-bits are zero. This could theoretically
170// use MOV32ri with a SUBREG_TO_REG to represent the zero-extension, however
171// that would make it more difficult to rematerialize.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000172let AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1,
173 isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000174def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
175 "", [(set GR64:$dst, i64immZExt32:$src)]>;
176
Chris Lattner2c383d82010-10-05 21:18:04 +0000177// Use sbb to materialize carry bit.
178let Uses = [EFLAGS], Defs = [EFLAGS], isCodeGenOnly = 1 in {
179// FIXME: These are pseudo ops that should be replaced with Pat<> patterns.
Chris Lattner35649fc2010-10-05 06:33:16 +0000180// However, Pat<> can't replicate the destination reg into the inputs of the
181// result.
Chris Lattner2c383d82010-10-05 21:18:04 +0000182// FIXME: Change these to have encoding Pseudo when X86MCCodeEmitter replaces
Chris Lattner35649fc2010-10-05 06:33:16 +0000183// X86CodeEmitter.
Chris Lattner2c383d82010-10-05 21:18:04 +0000184def SETB_C8r : I<0x18, MRMInitReg, (outs GR8:$dst), (ins), "",
185 [(set GR8:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
186def SETB_C16r : I<0x19, MRMInitReg, (outs GR16:$dst), (ins), "",
187 [(set GR16:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>,
188 OpSize;
189def SETB_C32r : I<0x19, MRMInitReg, (outs GR32:$dst), (ins), "",
190 [(set GR32:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Chris Lattner35649fc2010-10-05 06:33:16 +0000191def SETB_C64r : RI<0x19, MRMInitReg, (outs GR64:$dst), (ins), "",
192 [(set GR64:$dst, (X86setcc_c X86_COND_B, EFLAGS))]>;
Chris Lattner2c383d82010-10-05 21:18:04 +0000193} // isCodeGenOnly
194
Chris Lattner35649fc2010-10-05 06:33:16 +0000195
196def : Pat<(i64 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
197 (SETB_C64r)>;
198
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000199
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000200//===----------------------------------------------------------------------===//
201// String Pseudo Instructions
202//
203let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI], isCodeGenOnly = 1 in {
204def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
205 [(X86rep_movs i8)]>, REP;
206def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
207 [(X86rep_movs i16)]>, REP, OpSize;
208def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
209 [(X86rep_movs i32)]>, REP;
210}
211
212let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI], isCodeGenOnly = 1 in
213def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
214 [(X86rep_movs i64)]>, REP;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000215
Chris Lattnerd3f033d2010-10-05 06:27:48 +0000216
217// FIXME: Should use "(X86rep_stos AL)" as the pattern.
218let Defs = [ECX,EDI], Uses = [AL,ECX,EDI], isCodeGenOnly = 1 in
219def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
220 [(X86rep_stos i8)]>, REP;
221let Defs = [ECX,EDI], Uses = [AX,ECX,EDI], isCodeGenOnly = 1 in
222def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
223 [(X86rep_stos i16)]>, REP, OpSize;
224let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI], isCodeGenOnly = 1 in
225def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
226 [(X86rep_stos i32)]>, REP;
227
228let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI], isCodeGenOnly = 1 in
229def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
230 [(X86rep_stos i64)]>, REP;
Chris Lattner010496c2010-10-05 06:22:35 +0000231
232
Chris Lattner8af88ef2010-10-05 06:10:16 +0000233//===----------------------------------------------------------------------===//
234// Thread Local Storage Instructions
235//
236
237// ELF TLS Support
238// All calls clobber the non-callee saved registers. ESP is marked as
239// a use to prevent stack-pointer assignments that appear immediately
240// before calls from potentially appearing dead.
241let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
242 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
243 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
244 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000245 Uses = [ESP] in
Chris Lattner8af88ef2010-10-05 06:10:16 +0000246def TLS_addr32 : I<0, Pseudo, (outs), (ins i32mem:$sym),
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000247 "# TLS_addr32",
Chris Lattner8af88ef2010-10-05 06:10:16 +0000248 [(X86tlsaddr tls32addr:$sym)]>,
249 Requires<[In32BitMode]>;
250
251// All calls clobber the non-callee saved registers. RSP is marked as
252// a use to prevent stack-pointer assignments that appear immediately
253// before calls from potentially appearing dead.
254let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
255 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
256 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
257 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
258 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Rafael Espindolad652dbe2010-11-28 21:16:39 +0000259 Uses = [RSP] in
Chris Lattner8af88ef2010-10-05 06:10:16 +0000260def TLS_addr64 : I<0, Pseudo, (outs), (ins i64mem:$sym),
Rafael Espindola5bf7c532010-11-27 20:43:02 +0000261 "# TLS_addr64",
Chris Lattner8af88ef2010-10-05 06:10:16 +0000262 [(X86tlsaddr tls64addr:$sym)]>,
263 Requires<[In64BitMode]>;
264
265// Darwin TLS Support
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000266// For i386, the address of the thunk is passed on the stack, on return the
267// address of the variable is in %eax. %ecx is trashed during the function
Chris Lattner8af88ef2010-10-05 06:10:16 +0000268// call. All other registers are preserved.
269let Defs = [EAX, ECX],
270 Uses = [ESP],
271 usesCustomInserter = 1 in
272def TLSCall_32 : I<0, Pseudo, (outs), (ins i32mem:$sym),
273 "# TLSCall_32",
274 [(X86TLSCall addr:$sym)]>,
275 Requires<[In32BitMode]>;
276
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000277// For x86_64, the address of the thunk is passed in %rdi, on return
Chris Lattner8af88ef2010-10-05 06:10:16 +0000278// the address of the variable is in %rax. All other registers are preserved.
279let Defs = [RAX],
Eric Christopher28717682010-12-09 00:26:41 +0000280 Uses = [RSP, RDI],
Chris Lattner8af88ef2010-10-05 06:10:16 +0000281 usesCustomInserter = 1 in
282def TLSCall_64 : I<0, Pseudo, (outs), (ins i64mem:$sym),
283 "# TLSCall_64",
284 [(X86TLSCall addr:$sym)]>,
285 Requires<[In64BitMode]>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000286
Chris Lattner6dbbff92010-10-05 23:09:10 +0000287
288//===----------------------------------------------------------------------===//
289// Conditional Move Pseudo Instructions
290
291let Constraints = "$src1 = $dst" in {
292
293// Conditional moves
294let Uses = [EFLAGS] in {
295
296// X86 doesn't have 8-bit conditional moves. Use a customInserter to
297// emit control flow. An alternative to this is to mark i8 SELECT as Promote,
298// however that requires promoting the operands, and can induce additional
299// i8 register pressure. Note that CMOV_GR8 is conservatively considered to
300// clobber EFLAGS, because if one of the operands is zero, the expansion
301// could involve an xor.
302let usesCustomInserter = 1, Constraints = "", Defs = [EFLAGS] in {
303def CMOV_GR8 : I<0, Pseudo,
304 (outs GR8:$dst), (ins GR8:$src1, GR8:$src2, i8imm:$cond),
305 "#CMOV_GR8 PSEUDO!",
306 [(set GR8:$dst, (X86cmov GR8:$src1, GR8:$src2,
307 imm:$cond, EFLAGS))]>;
308
309let Predicates = [NoCMov] in {
310def CMOV_GR32 : I<0, Pseudo,
311 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$cond),
312 "#CMOV_GR32* PSEUDO!",
313 [(set GR32:$dst,
314 (X86cmov GR32:$src1, GR32:$src2, imm:$cond, EFLAGS))]>;
315def CMOV_GR16 : I<0, Pseudo,
316 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$cond),
317 "#CMOV_GR16* PSEUDO!",
318 [(set GR16:$dst,
319 (X86cmov GR16:$src1, GR16:$src2, imm:$cond, EFLAGS))]>;
320def CMOV_RFP32 : I<0, Pseudo,
321 (outs RFP32:$dst),
322 (ins RFP32:$src1, RFP32:$src2, i8imm:$cond),
323 "#CMOV_RFP32 PSEUDO!",
324 [(set RFP32:$dst,
325 (X86cmov RFP32:$src1, RFP32:$src2, imm:$cond,
326 EFLAGS))]>;
327def CMOV_RFP64 : I<0, Pseudo,
328 (outs RFP64:$dst),
329 (ins RFP64:$src1, RFP64:$src2, i8imm:$cond),
330 "#CMOV_RFP64 PSEUDO!",
331 [(set RFP64:$dst,
332 (X86cmov RFP64:$src1, RFP64:$src2, imm:$cond,
333 EFLAGS))]>;
334def CMOV_RFP80 : I<0, Pseudo,
335 (outs RFP80:$dst),
336 (ins RFP80:$src1, RFP80:$src2, i8imm:$cond),
337 "#CMOV_RFP80 PSEUDO!",
338 [(set RFP80:$dst,
339 (X86cmov RFP80:$src1, RFP80:$src2, imm:$cond,
340 EFLAGS))]>;
341} // Predicates = [NoCMov]
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000342} // UsesCustomInserter = 1, Constraints = "", Defs = [EFLAGS]
Chris Lattner6dbbff92010-10-05 23:09:10 +0000343} // Uses = [EFLAGS]
344
345} // Constraints = "$src1 = $dst" in
346
347
Chris Lattner87be16a2010-10-05 06:04:14 +0000348//===----------------------------------------------------------------------===//
Chris Lattner010496c2010-10-05 06:22:35 +0000349// Atomic Instruction Pseudo Instructions
350//===----------------------------------------------------------------------===//
351
352// Atomic exchange, and, or, xor
353let Constraints = "$val = $dst", Defs = [EFLAGS],
354 usesCustomInserter = 1 in {
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000355
Chris Lattner010496c2010-10-05 06:22:35 +0000356def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000357 "#ATOMAND8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000358 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
359def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000360 "#ATOMOR8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000361 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
362def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000363 "#ATOMXOR8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000364 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
365def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000366 "#ATOMNAND8 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000367 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
368
369def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000370 "#ATOMAND16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000371 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
372def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000373 "#ATOMOR16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000374 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
375def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000376 "#ATOMXOR16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000377 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
378def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000379 "#ATOMNAND16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000380 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
381def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000382 "#ATOMMIN16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000383 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
384def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000385 "#ATOMMAX16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000386 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
387def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000388 "#ATOMUMIN16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000389 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
390def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000391 "#ATOMUMAX16 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000392 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
393
394
395def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000396 "#ATOMAND32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000397 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
398def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000399 "#ATOMOR32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000400 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
401def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000402 "#ATOMXOR32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000403 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
404def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000405 "#ATOMNAND32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000406 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
407def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000408 "#ATOMMIN32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000409 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
410def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000411 "#ATOMMAX32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000412 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
413def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000414 "#ATOMUMIN32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000415 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
416def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000417 "#ATOMUMAX32 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000418 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
419
420
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000421
Chris Lattner010496c2010-10-05 06:22:35 +0000422def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000423 "#ATOMAND64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000424 [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>;
425def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000426 "#ATOMOR64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000427 [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>;
428def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000429 "#ATOMXOR64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000430 [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>;
431def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000432 "#ATOMNAND64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000433 [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>;
434def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000435 "#ATOMMIN64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000436 [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>;
437def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000438 "#ATOMMAX64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000439 [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>;
440def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000441 "#ATOMUMIN64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000442 [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>;
443def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000444 "#ATOMUMAX64 PSEUDO!",
Chris Lattner010496c2010-10-05 06:22:35 +0000445 [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>;
446}
447
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000448let Constraints = "$val1 = $dst1, $val2 = $dst2",
Chris Lattner010496c2010-10-05 06:22:35 +0000449 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
450 Uses = [EAX, EBX, ECX, EDX],
451 mayLoad = 1, mayStore = 1,
452 usesCustomInserter = 1 in {
453def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
454 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
455 "#ATOMAND6432 PSEUDO!", []>;
456def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
457 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
458 "#ATOMOR6432 PSEUDO!", []>;
459def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
460 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
461 "#ATOMXOR6432 PSEUDO!", []>;
462def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
463 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
464 "#ATOMNAND6432 PSEUDO!", []>;
465def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
466 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
467 "#ATOMADD6432 PSEUDO!", []>;
468def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
469 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
470 "#ATOMSUB6432 PSEUDO!", []>;
471def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
472 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
473 "#ATOMSWAP6432 PSEUDO!", []>;
474}
475
476//===----------------------------------------------------------------------===//
477// Normal-Instructions-With-Lock-Prefix Pseudo Instructions
478//===----------------------------------------------------------------------===//
479
480// FIXME: Use normal instructions and add lock prefix dynamically.
481
482// Memory barriers
483
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000484// TODO: Get this to fold the constant into the instruction.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000485let isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000486def OR32mrLocked : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$zero),
487 "lock\n\t"
488 "or{l}\t{$zero, $dst|$dst, $zero}",
489 []>, Requires<[In32BitMode]>, LOCK;
490
491let hasSideEffects = 1 in
492def Int_MemBarrier : I<0, Pseudo, (outs), (ins),
493 "#MEMBARRIER",
494 [(X86MemBarrier)]>, Requires<[HasSSE2]>;
495
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000496// TODO: Get this to fold the constant into the instruction.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000497let hasSideEffects = 1, Defs = [ESP], isCodeGenOnly = 1 in
Chris Lattner010496c2010-10-05 06:22:35 +0000498def Int_MemBarrierNoSSE64 : RI<0x09, MRM1r, (outs), (ins GR64:$zero),
499 "lock\n\t"
500 "or{q}\t{$zero, (%rsp)|(%rsp), $zero}",
501 [(X86MemBarrierNoSSE GR64:$zero)]>,
502 Requires<[In64BitMode]>, LOCK;
503
504
505// Optimized codegen when the non-memory output is not used.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000506let Defs = [EFLAGS], mayLoad = 1, mayStore = 1, isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000507def LOCK_ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
508 "lock\n\t"
509 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
510def LOCK_ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
511 "lock\n\t"
512 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
513def LOCK_ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
514 "lock\n\t"
515 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
516def LOCK_ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
517 "lock\n\t"
518 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000519
Chris Lattner010496c2010-10-05 06:22:35 +0000520def LOCK_ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
521 "lock\n\t"
522 "add{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
523def LOCK_ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
524 "lock\n\t"
525 "add{w}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
526def LOCK_ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
527 "lock\n\t"
528 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
529def LOCK_ADD64mi32 : RIi32<0x81, MRM0m, (outs),
530 (ins i64mem:$dst, i64i32imm :$src2),
531 "lock\n\t"
532 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
533
534def LOCK_ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
535 "lock\n\t"
536 "add{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
537def LOCK_ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
538 "lock\n\t"
539 "add{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
540def LOCK_ADD64mi8 : RIi8<0x83, MRM0m, (outs),
541 (ins i64mem:$dst, i64i8imm :$src2),
542 "lock\n\t"
543 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
544
545def LOCK_SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
546 "lock\n\t"
547 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
548def LOCK_SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
549 "lock\n\t"
550 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000551def LOCK_SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000552 "lock\n\t"
553 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000554def LOCK_SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000555 "lock\n\t"
556 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
557
558
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000559def LOCK_SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000560 "lock\n\t"
561 "sub{b}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000562def LOCK_SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000563 "lock\n\t"
564 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000565def LOCK_SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000566 "lock\n\t"
567 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
568def LOCK_SUB64mi32 : RIi32<0x81, MRM5m, (outs),
569 (ins i64mem:$dst, i64i32imm:$src2),
570 "lock\n\t"
571 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
572
573
574def LOCK_SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
575 "lock\n\t"
576 "sub{w}\t{$src2, $dst|$dst, $src2}", []>, OpSize, LOCK;
577def LOCK_SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
578 "lock\n\t"
579 "sub{l}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
580def LOCK_SUB64mi8 : RIi8<0x83, MRM5m, (outs),
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000581 (ins i64mem:$dst, i64i8imm :$src2),
Chris Lattner010496c2010-10-05 06:22:35 +0000582 "lock\n\t"
583 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
584
585def LOCK_INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst),
586 "lock\n\t"
587 "inc{b}\t$dst", []>, LOCK;
588def LOCK_INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst),
589 "lock\n\t"
590 "inc{w}\t$dst", []>, OpSize, LOCK;
591def LOCK_INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst),
592 "lock\n\t"
593 "inc{l}\t$dst", []>, LOCK;
594def LOCK_INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst),
595 "lock\n\t"
596 "inc{q}\t$dst", []>, LOCK;
597
598def LOCK_DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst),
599 "lock\n\t"
600 "dec{b}\t$dst", []>, LOCK;
601def LOCK_DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst),
602 "lock\n\t"
603 "dec{w}\t$dst", []>, OpSize, LOCK;
604def LOCK_DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst),
605 "lock\n\t"
606 "dec{l}\t$dst", []>, LOCK;
607def LOCK_DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst),
608 "lock\n\t"
609 "dec{q}\t$dst", []>, LOCK;
610}
611
612// Atomic compare and swap.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000613let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX],
614 isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000615def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i64mem:$ptr),
616 "lock\n\t"
617 "cmpxchg8b\t$ptr",
618 [(X86cas8 addr:$ptr)]>, TB, LOCK;
619}
Chris Lattner4d1189f2010-11-01 00:46:16 +0000620let Defs = [AL, EFLAGS], Uses = [AL], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000621def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
622 "lock\n\t"
623 "cmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
624 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
625}
626
Chris Lattner4d1189f2010-11-01 00:46:16 +0000627let Defs = [AX, EFLAGS], Uses = [AX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000628def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
629 "lock\n\t"
630 "cmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
631 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
632}
633
Chris Lattner4d1189f2010-11-01 00:46:16 +0000634let Defs = [EAX, EFLAGS], Uses = [EAX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000635def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
636 "lock\n\t"
637 "cmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
638 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
639}
640
Chris Lattner4d1189f2010-11-01 00:46:16 +0000641let Defs = [RAX, EFLAGS], Uses = [RAX], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000642def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
643 "lock\n\t"
644 "cmpxchgq\t$swap,$ptr",
645 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
646}
647
648// Atomic exchange and add
Chris Lattner4d1189f2010-11-01 00:46:16 +0000649let Constraints = "$val = $dst", Defs = [EFLAGS], isCodeGenOnly = 1 in {
Chris Lattner010496c2010-10-05 06:22:35 +0000650def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins GR8:$val, i8mem:$ptr),
651 "lock\n\t"
652 "xadd{b}\t{$val, $ptr|$ptr, $val}",
653 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
654 TB, LOCK;
655def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins GR16:$val, i16mem:$ptr),
656 "lock\n\t"
657 "xadd{w}\t{$val, $ptr|$ptr, $val}",
658 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
659 TB, OpSize, LOCK;
660def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins GR32:$val, i32mem:$ptr),
661 "lock\n\t"
662 "xadd{l}\t{$val, $ptr|$ptr, $val}",
663 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
664 TB, LOCK;
665def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins GR64:$val,i64mem:$ptr),
666 "lock\n\t"
667 "xadd\t$val, $ptr",
668 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>,
669 TB, LOCK;
670}
671
Chris Lattner5673e1d2010-10-05 06:41:40 +0000672//===----------------------------------------------------------------------===//
673// Conditional Move Pseudo Instructions.
674//===----------------------------------------------------------------------===//
675
676
677// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
678// instruction selection into a branch sequence.
679let Uses = [EFLAGS], usesCustomInserter = 1 in {
680 def CMOV_FR32 : I<0, Pseudo,
681 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
682 "#CMOV_FR32 PSEUDO!",
683 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
684 EFLAGS))]>;
685 def CMOV_FR64 : I<0, Pseudo,
686 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
687 "#CMOV_FR64 PSEUDO!",
688 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
689 EFLAGS))]>;
690 def CMOV_V4F32 : I<0, Pseudo,
691 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
692 "#CMOV_V4F32 PSEUDO!",
693 [(set VR128:$dst,
694 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
695 EFLAGS)))]>;
696 def CMOV_V2F64 : I<0, Pseudo,
697 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
698 "#CMOV_V2F64 PSEUDO!",
699 [(set VR128:$dst,
700 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
701 EFLAGS)))]>;
702 def CMOV_V2I64 : I<0, Pseudo,
703 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
704 "#CMOV_V2I64 PSEUDO!",
705 [(set VR128:$dst,
706 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
707 EFLAGS)))]>;
708}
709
Chris Lattner010496c2010-10-05 06:22:35 +0000710
711//===----------------------------------------------------------------------===//
712// DAG Pattern Matching Rules
Chris Lattner87be16a2010-10-05 06:04:14 +0000713//===----------------------------------------------------------------------===//
714
715// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
716def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
717def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
718def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
719def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
720def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
721def : Pat<(i32 (X86Wrapper tblockaddress:$dst)), (MOV32ri tblockaddress:$dst)>;
722
723def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
724 (ADD32ri GR32:$src1, tconstpool:$src2)>;
725def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
726 (ADD32ri GR32:$src1, tjumptable:$src2)>;
727def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
728 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
729def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
730 (ADD32ri GR32:$src1, texternalsym:$src2)>;
731def : Pat<(add GR32:$src1, (X86Wrapper tblockaddress:$src2)),
732 (ADD32ri GR32:$src1, tblockaddress:$src2)>;
733
734def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
735 (MOV32mi addr:$dst, tglobaladdr:$src)>;
736def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
737 (MOV32mi addr:$dst, texternalsym:$src)>;
738def : Pat<(store (i32 (X86Wrapper tblockaddress:$src)), addr:$dst),
739 (MOV32mi addr:$dst, tblockaddress:$src)>;
740
741
742
743// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable when not in small
744// code model mode, should use 'movabs'. FIXME: This is really a hack, the
745// 'movabs' predicate should handle this sort of thing.
746def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
747 (MOV64ri tconstpool :$dst)>, Requires<[FarData]>;
748def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
749 (MOV64ri tjumptable :$dst)>, Requires<[FarData]>;
750def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
751 (MOV64ri tglobaladdr :$dst)>, Requires<[FarData]>;
752def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
753 (MOV64ri texternalsym:$dst)>, Requires<[FarData]>;
754def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
755 (MOV64ri tblockaddress:$dst)>, Requires<[FarData]>;
756
757// In static codegen with small code model, we can get the address of a label
758// into a register with 'movl'. FIXME: This is a hack, the 'imm' predicate of
759// the MOV64ri64i32 should accept these.
760def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
761 (MOV64ri64i32 tconstpool :$dst)>, Requires<[SmallCode]>;
762def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
763 (MOV64ri64i32 tjumptable :$dst)>, Requires<[SmallCode]>;
764def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
765 (MOV64ri64i32 tglobaladdr :$dst)>, Requires<[SmallCode]>;
766def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
767 (MOV64ri64i32 texternalsym:$dst)>, Requires<[SmallCode]>;
768def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
769 (MOV64ri64i32 tblockaddress:$dst)>, Requires<[SmallCode]>;
770
771// In kernel code model, we can get the address of a label
772// into a register with 'movq'. FIXME: This is a hack, the 'imm' predicate of
773// the MOV64ri32 should accept these.
774def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
775 (MOV64ri32 tconstpool :$dst)>, Requires<[KernelCode]>;
776def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
777 (MOV64ri32 tjumptable :$dst)>, Requires<[KernelCode]>;
778def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
779 (MOV64ri32 tglobaladdr :$dst)>, Requires<[KernelCode]>;
780def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
781 (MOV64ri32 texternalsym:$dst)>, Requires<[KernelCode]>;
782def : Pat<(i64 (X86Wrapper tblockaddress:$dst)),
783 (MOV64ri32 tblockaddress:$dst)>, Requires<[KernelCode]>;
784
785// If we have small model and -static mode, it is safe to store global addresses
786// directly as immediates. FIXME: This is really a hack, the 'imm' predicate
787// for MOV64mi32 should handle this sort of thing.
788def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
789 (MOV64mi32 addr:$dst, tconstpool:$src)>,
790 Requires<[NearData, IsStatic]>;
791def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
792 (MOV64mi32 addr:$dst, tjumptable:$src)>,
793 Requires<[NearData, IsStatic]>;
794def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
795 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
796 Requires<[NearData, IsStatic]>;
797def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
798 (MOV64mi32 addr:$dst, texternalsym:$src)>,
799 Requires<[NearData, IsStatic]>;
800def : Pat<(store (i64 (X86Wrapper tblockaddress:$src)), addr:$dst),
801 (MOV64mi32 addr:$dst, tblockaddress:$src)>,
802 Requires<[NearData, IsStatic]>;
803
804
805
806// Calls
807
808// tls has some funny stuff here...
809// This corresponds to movabs $foo@tpoff, %rax
810def : Pat<(i64 (X86Wrapper tglobaltlsaddr :$dst)),
811 (MOV64ri tglobaltlsaddr :$dst)>;
812// This corresponds to add $foo@tpoff, %rax
813def : Pat<(add GR64:$src1, (X86Wrapper tglobaltlsaddr :$dst)),
814 (ADD64ri32 GR64:$src1, tglobaltlsaddr :$dst)>;
815// This corresponds to mov foo@tpoff(%rbx), %eax
816def : Pat<(load (i64 (X86Wrapper tglobaltlsaddr :$dst))),
817 (MOV64rm tglobaltlsaddr :$dst)>;
818
819
820// Direct PC relative function call for small code model. 32-bit displacement
821// sign extended to 64-bit.
822def : Pat<(X86call (i64 tglobaladdr:$dst)),
823 (CALL64pcrel32 tglobaladdr:$dst)>, Requires<[NotWin64]>;
824def : Pat<(X86call (i64 texternalsym:$dst)),
825 (CALL64pcrel32 texternalsym:$dst)>, Requires<[NotWin64]>;
826
827def : Pat<(X86call (i64 tglobaladdr:$dst)),
828 (WINCALL64pcrel32 tglobaladdr:$dst)>, Requires<[IsWin64]>;
829def : Pat<(X86call (i64 texternalsym:$dst)),
830 (WINCALL64pcrel32 texternalsym:$dst)>, Requires<[IsWin64]>;
831
832// tailcall stuff
833def : Pat<(X86tcret GR32_TC:$dst, imm:$off),
834 (TCRETURNri GR32_TC:$dst, imm:$off)>,
835 Requires<[In32BitMode]>;
836
837// FIXME: This is disabled for 32-bit PIC mode because the global base
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000838// register which is part of the address mode may be assigned a
Chris Lattner87be16a2010-10-05 06:04:14 +0000839// callee-saved register.
840def : Pat<(X86tcret (load addr:$dst), imm:$off),
841 (TCRETURNmi addr:$dst, imm:$off)>,
842 Requires<[In32BitMode, IsNotPIC]>;
843
844def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
845 (TCRETURNdi texternalsym:$dst, imm:$off)>,
846 Requires<[In32BitMode]>;
847
848def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
849 (TCRETURNdi texternalsym:$dst, imm:$off)>,
850 Requires<[In32BitMode]>;
851
852def : Pat<(X86tcret GR64_TC:$dst, imm:$off),
853 (TCRETURNri64 GR64_TC:$dst, imm:$off)>,
854 Requires<[In64BitMode]>;
855
856def : Pat<(X86tcret (load addr:$dst), imm:$off),
857 (TCRETURNmi64 addr:$dst, imm:$off)>,
858 Requires<[In64BitMode]>;
859
860def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
861 (TCRETURNdi64 tglobaladdr:$dst, imm:$off)>,
862 Requires<[In64BitMode]>;
863
864def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
865 (TCRETURNdi64 texternalsym:$dst, imm:$off)>,
866 Requires<[In64BitMode]>;
867
868// Normal calls, with various flavors of addresses.
869def : Pat<(X86call (i32 tglobaladdr:$dst)),
870 (CALLpcrel32 tglobaladdr:$dst)>;
871def : Pat<(X86call (i32 texternalsym:$dst)),
872 (CALLpcrel32 texternalsym:$dst)>;
873def : Pat<(X86call (i32 imm:$dst)),
874 (CALLpcrel32 imm:$dst)>, Requires<[CallImmAddr]>;
875
876// X86 specific add which produces a flag.
877def : Pat<(addc GR32:$src1, GR32:$src2),
878 (ADD32rr GR32:$src1, GR32:$src2)>;
879def : Pat<(addc GR32:$src1, (load addr:$src2)),
880 (ADD32rm GR32:$src1, addr:$src2)>;
881def : Pat<(addc GR32:$src1, imm:$src2),
882 (ADD32ri GR32:$src1, imm:$src2)>;
883def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
884 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
885
886def : Pat<(addc GR64:$src1, GR64:$src2),
887 (ADD64rr GR64:$src1, GR64:$src2)>;
888def : Pat<(addc GR64:$src1, (load addr:$src2)),
889 (ADD64rm GR64:$src1, addr:$src2)>;
890def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
891 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
892def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
893 (ADD64ri32 GR64:$src1, imm:$src2)>;
894
895def : Pat<(subc GR32:$src1, GR32:$src2),
896 (SUB32rr GR32:$src1, GR32:$src2)>;
897def : Pat<(subc GR32:$src1, (load addr:$src2)),
898 (SUB32rm GR32:$src1, addr:$src2)>;
899def : Pat<(subc GR32:$src1, imm:$src2),
900 (SUB32ri GR32:$src1, imm:$src2)>;
901def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
902 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
903
904def : Pat<(subc GR64:$src1, GR64:$src2),
905 (SUB64rr GR64:$src1, GR64:$src2)>;
906def : Pat<(subc GR64:$src1, (load addr:$src2)),
907 (SUB64rm GR64:$src1, addr:$src2)>;
908def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
909 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
910def : Pat<(subc GR64:$src1, imm:$src2),
911 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
912
913// Comparisons.
914
915// TEST R,R is smaller than CMP R,0
916def : Pat<(X86cmp GR8:$src1, 0),
917 (TEST8rr GR8:$src1, GR8:$src1)>;
918def : Pat<(X86cmp GR16:$src1, 0),
919 (TEST16rr GR16:$src1, GR16:$src1)>;
920def : Pat<(X86cmp GR32:$src1, 0),
921 (TEST32rr GR32:$src1, GR32:$src1)>;
922def : Pat<(X86cmp GR64:$src1, 0),
923 (TEST64rr GR64:$src1, GR64:$src1)>;
924
925// Conditional moves with folded loads with operands swapped and conditions
926// inverted.
Chris Lattner286997c2010-10-05 22:42:54 +0000927multiclass CMOVmr<PatLeaf InvertedCond, Instruction Inst16, Instruction Inst32,
928 Instruction Inst64> {
929 def : Pat<(X86cmov (loadi16 addr:$src1), GR16:$src2, InvertedCond, EFLAGS),
930 (Inst16 GR16:$src2, addr:$src1)>;
931 def : Pat<(X86cmov (loadi32 addr:$src1), GR32:$src2, InvertedCond, EFLAGS),
932 (Inst32 GR32:$src2, addr:$src1)>;
933 def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, InvertedCond, EFLAGS),
934 (Inst64 GR64:$src2, addr:$src1)>;
935}
Chris Lattner87be16a2010-10-05 06:04:14 +0000936
Chris Lattnerdf72eae2010-10-05 22:51:56 +0000937defm : CMOVmr<X86_COND_B , CMOVAE16rm, CMOVAE32rm, CMOVAE64rm>;
938defm : CMOVmr<X86_COND_AE, CMOVB16rm , CMOVB32rm , CMOVB64rm>;
939defm : CMOVmr<X86_COND_E , CMOVNE16rm, CMOVNE32rm, CMOVNE64rm>;
940defm : CMOVmr<X86_COND_NE, CMOVE16rm , CMOVE32rm , CMOVE64rm>;
941defm : CMOVmr<X86_COND_BE, CMOVA16rm , CMOVA32rm , CMOVA64rm>;
Chris Lattner25cbf502010-10-05 23:00:14 +0000942defm : CMOVmr<X86_COND_A , CMOVBE16rm, CMOVBE32rm, CMOVBE64rm>;
Chris Lattnerdf72eae2010-10-05 22:51:56 +0000943defm : CMOVmr<X86_COND_L , CMOVGE16rm, CMOVGE32rm, CMOVGE64rm>;
944defm : CMOVmr<X86_COND_GE, CMOVL16rm , CMOVL32rm , CMOVL64rm>;
945defm : CMOVmr<X86_COND_LE, CMOVG16rm , CMOVG32rm , CMOVG64rm>;
946defm : CMOVmr<X86_COND_G , CMOVLE16rm, CMOVLE32rm, CMOVLE64rm>;
947defm : CMOVmr<X86_COND_P , CMOVNP16rm, CMOVNP32rm, CMOVNP64rm>;
948defm : CMOVmr<X86_COND_NP, CMOVP16rm , CMOVP32rm , CMOVP64rm>;
949defm : CMOVmr<X86_COND_S , CMOVNS16rm, CMOVNS32rm, CMOVNS64rm>;
950defm : CMOVmr<X86_COND_NS, CMOVS16rm , CMOVS32rm , CMOVS64rm>;
951defm : CMOVmr<X86_COND_O , CMOVNO16rm, CMOVNO32rm, CMOVNO64rm>;
952defm : CMOVmr<X86_COND_NO, CMOVO16rm , CMOVO32rm , CMOVO64rm>;
Chris Lattner87be16a2010-10-05 06:04:14 +0000953
954// zextload bool -> zextload byte
955def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
956def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
957def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
958def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
959
960// extload bool -> extload byte
Michael J. Spencer6e56b182010-10-20 23:40:27 +0000961// When extloading from 16-bit and smaller memory locations into 64-bit
962// registers, use zero-extending loads so that the entire 64-bit register is
Chris Lattner87be16a2010-10-05 06:04:14 +0000963// defined, avoiding partial-register updates.
964
965def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
966def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
967def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
968def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>;
969def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
970def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
971
972def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
973def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
974def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
975// For other extloads, use subregs, since the high contents of the register are
976// defined after an extload.
977def : Pat<(extloadi64i32 addr:$src),
978 (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src),
979 sub_32bit)>;
980
981// anyext. Define these to do an explicit zero-extend to
982// avoid partial-register updates.
983def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>;
984def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>;
985
986// Except for i16 -> i32 since isel expect i16 ops to be promoted to i32.
987def : Pat<(i32 (anyext GR16:$src)),
988 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, sub_16bit)>;
989
990def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
991def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16 :$src)>;
992def : Pat<(i64 (anyext GR32:$src)),
993 (SUBREG_TO_REG (i64 0), GR32:$src, sub_32bit)>;
994
Chris Lattnerd8cc2722010-10-05 06:47:35 +0000995
996// Any instruction that defines a 32-bit result leaves the high half of the
997// register. Truncate can be lowered to EXTRACT_SUBREG. CopyFromReg may
998// be copying from a truncate. And x86's cmov doesn't do anything if the
999// condition is false. But any other 32-bit operation will zero-extend
1000// up to 64 bits.
1001def def32 : PatLeaf<(i32 GR32:$src), [{
1002 return N->getOpcode() != ISD::TRUNCATE &&
1003 N->getOpcode() != TargetOpcode::EXTRACT_SUBREG &&
1004 N->getOpcode() != ISD::CopyFromReg &&
1005 N->getOpcode() != X86ISD::CMOV;
1006}]>;
1007
1008// In the case of a 32-bit def that is known to implicitly zero-extend,
1009// we can use a SUBREG_TO_REG.
1010def : Pat<(i64 (zext def32:$src)),
1011 (SUBREG_TO_REG (i64 0), GR32:$src, sub_32bit)>;
1012
Chris Lattner87be16a2010-10-05 06:04:14 +00001013//===----------------------------------------------------------------------===//
Chris Lattner99ae6652010-10-08 03:54:52 +00001014// Pattern match OR as ADD
1015//===----------------------------------------------------------------------===//
1016
1017// If safe, we prefer to pattern match OR as ADD at isel time. ADD can be
1018// 3-addressified into an LEA instruction to avoid copies. However, we also
1019// want to finally emit these instructions as an or at the end of the code
1020// generator to make the generated code easier to read. To do this, we select
1021// into "disjoint bits" pseudo ops.
1022
1023// Treat an 'or' node is as an 'add' if the or'ed bits are known to be zero.
1024def or_is_add : PatFrag<(ops node:$lhs, node:$rhs), (or node:$lhs, node:$rhs),[{
1025 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1)))
1026 return CurDAG->MaskedValueIsZero(N->getOperand(0), CN->getAPIntValue());
1027
1028 unsigned BitWidth = N->getValueType(0).getScalarType().getSizeInBits();
1029 APInt Mask = APInt::getAllOnesValue(BitWidth);
1030 APInt KnownZero0, KnownOne0;
1031 CurDAG->ComputeMaskedBits(N->getOperand(0), Mask, KnownZero0, KnownOne0, 0);
1032 APInt KnownZero1, KnownOne1;
1033 CurDAG->ComputeMaskedBits(N->getOperand(1), Mask, KnownZero1, KnownOne1, 0);
1034 return (~KnownZero0 & ~KnownZero1) == 0;
1035}]>;
1036
1037
1038// (or x1, x2) -> (add x1, x2) if two operands are known not to share bits.
1039let AddedComplexity = 5 in { // Try this before the selecting to OR
1040
1041let isCommutable = 1, isConvertibleToThreeAddress = 1,
1042 Constraints = "$src1 = $dst", Defs = [EFLAGS] in {
1043def ADD16rr_DB : I<0, Pseudo, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1044 "", // orw/addw REG, REG
1045 [(set GR16:$dst, (or_is_add GR16:$src1, GR16:$src2))]>;
1046def ADD32rr_DB : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1047 "", // orl/addl REG, REG
1048 [(set GR32:$dst, (or_is_add GR32:$src1, GR32:$src2))]>;
1049def ADD64rr_DB : I<0, Pseudo, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1050 "", // orq/addq REG, REG
1051 [(set GR64:$dst, (or_is_add GR64:$src1, GR64:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001052
1053// NOTE: These are order specific, we want the ri8 forms to be listed
1054// first so that they are slightly preferred to the ri forms.
1055
Chris Lattner15df55d2010-10-08 03:57:25 +00001056def ADD16ri8_DB : I<0, Pseudo,
1057 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1058 "", // orw/addw REG, imm8
1059 [(set GR16:$dst,(or_is_add GR16:$src1,i16immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001060def ADD16ri_DB : I<0, Pseudo, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1061 "", // orw/addw REG, imm
1062 [(set GR16:$dst, (or_is_add GR16:$src1, imm:$src2))]>;
1063
Chris Lattner15df55d2010-10-08 03:57:25 +00001064def ADD32ri8_DB : I<0, Pseudo,
1065 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1066 "", // orl/addl REG, imm8
1067 [(set GR32:$dst,(or_is_add GR32:$src1,i32immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001068def ADD32ri_DB : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1069 "", // orl/addl REG, imm
1070 [(set GR32:$dst, (or_is_add GR32:$src1, imm:$src2))]>;
1071
1072
Chris Lattner15df55d2010-10-08 03:57:25 +00001073def ADD64ri8_DB : I<0, Pseudo,
1074 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
1075 "", // orq/addq REG, imm8
1076 [(set GR64:$dst, (or_is_add GR64:$src1,
1077 i64immSExt8:$src2))]>;
Rafael Espindola6d862802010-10-13 17:14:25 +00001078def ADD64ri32_DB : I<0, Pseudo,
1079 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
1080 "", // orq/addq REG, imm
1081 [(set GR64:$dst, (or_is_add GR64:$src1,
1082 i64immSExt32:$src2))]>;
Chris Lattner99ae6652010-10-08 03:54:52 +00001083}
Chris Lattner99ae6652010-10-08 03:54:52 +00001084} // AddedComplexity
1085
1086
1087//===----------------------------------------------------------------------===//
Chris Lattner87be16a2010-10-05 06:04:14 +00001088// Some peepholes
1089//===----------------------------------------------------------------------===//
1090
1091// Odd encoding trick: -128 fits into an 8-bit immediate field while
1092// +128 doesn't, so in this special case use a sub instead of an add.
1093def : Pat<(add GR16:$src1, 128),
1094 (SUB16ri8 GR16:$src1, -128)>;
1095def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
1096 (SUB16mi8 addr:$dst, -128)>;
1097
1098def : Pat<(add GR32:$src1, 128),
1099 (SUB32ri8 GR32:$src1, -128)>;
1100def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
1101 (SUB32mi8 addr:$dst, -128)>;
1102
1103def : Pat<(add GR64:$src1, 128),
1104 (SUB64ri8 GR64:$src1, -128)>;
1105def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst),
1106 (SUB64mi8 addr:$dst, -128)>;
1107
1108// The same trick applies for 32-bit immediate fields in 64-bit
1109// instructions.
1110def : Pat<(add GR64:$src1, 0x0000000080000000),
1111 (SUB64ri32 GR64:$src1, 0xffffffff80000000)>;
1112def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst),
1113 (SUB64mi32 addr:$dst, 0xffffffff80000000)>;
1114
Rafael Espindoladba81cf2010-10-13 13:31:20 +00001115// To avoid needing to materialize an immediate in a register, use a 32-bit and
1116// with implicit zero-extension instead of a 64-bit and if the immediate has at
1117// least 32 bits of leading zeros. If in addition the last 32 bits can be
1118// represented with a sign extension of a 8 bit constant, use that.
1119
1120def : Pat<(and GR64:$src, i64immZExt32SExt8:$imm),
1121 (SUBREG_TO_REG
1122 (i64 0),
1123 (AND32ri8
1124 (EXTRACT_SUBREG GR64:$src, sub_32bit),
1125 (i32 (GetLo8XForm imm:$imm))),
1126 sub_32bit)>;
1127
Chris Lattner87be16a2010-10-05 06:04:14 +00001128def : Pat<(and GR64:$src, i64immZExt32:$imm),
1129 (SUBREG_TO_REG
1130 (i64 0),
1131 (AND32ri
1132 (EXTRACT_SUBREG GR64:$src, sub_32bit),
1133 (i32 (GetLo32XForm imm:$imm))),
1134 sub_32bit)>;
1135
1136
1137// r & (2^16-1) ==> movz
1138def : Pat<(and GR32:$src1, 0xffff),
1139 (MOVZX32rr16 (EXTRACT_SUBREG GR32:$src1, sub_16bit))>;
1140// r & (2^8-1) ==> movz
1141def : Pat<(and GR32:$src1, 0xff),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001142 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src1,
Chris Lattner87be16a2010-10-05 06:04:14 +00001143 GR32_ABCD)),
1144 sub_8bit))>,
1145 Requires<[In32BitMode]>;
1146// r & (2^8-1) ==> movz
1147def : Pat<(and GR16:$src1, 0xff),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001148 (MOVZX16rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src1,
Chris Lattner87be16a2010-10-05 06:04:14 +00001149 GR16_ABCD)),
1150 sub_8bit))>,
1151 Requires<[In32BitMode]>;
1152
1153// r & (2^32-1) ==> movz
1154def : Pat<(and GR64:$src, 0x00000000FFFFFFFF),
1155 (MOVZX64rr32 (EXTRACT_SUBREG GR64:$src, sub_32bit))>;
1156// r & (2^16-1) ==> movz
1157def : Pat<(and GR64:$src, 0xffff),
1158 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, sub_16bit)))>;
1159// r & (2^8-1) ==> movz
1160def : Pat<(and GR64:$src, 0xff),
1161 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, sub_8bit)))>;
1162// r & (2^8-1) ==> movz
1163def : Pat<(and GR32:$src1, 0xff),
1164 (MOVZX32rr8 (EXTRACT_SUBREG GR32:$src1, sub_8bit))>,
1165 Requires<[In64BitMode]>;
1166// r & (2^8-1) ==> movz
1167def : Pat<(and GR16:$src1, 0xff),
1168 (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, sub_8bit)))>,
1169 Requires<[In64BitMode]>;
1170
1171
1172// sext_inreg patterns
1173def : Pat<(sext_inreg GR32:$src, i16),
1174 (MOVSX32rr16 (EXTRACT_SUBREG GR32:$src, sub_16bit))>;
1175def : Pat<(sext_inreg GR32:$src, i8),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001176 (MOVSX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001177 GR32_ABCD)),
1178 sub_8bit))>,
1179 Requires<[In32BitMode]>;
1180def : Pat<(sext_inreg GR16:$src, i8),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001181 (MOVSX16rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001182 GR16_ABCD)),
1183 sub_8bit))>,
1184 Requires<[In32BitMode]>;
1185
1186def : Pat<(sext_inreg GR64:$src, i32),
1187 (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, sub_32bit))>;
1188def : Pat<(sext_inreg GR64:$src, i16),
1189 (MOVSX64rr16 (EXTRACT_SUBREG GR64:$src, sub_16bit))>;
1190def : Pat<(sext_inreg GR64:$src, i8),
1191 (MOVSX64rr8 (EXTRACT_SUBREG GR64:$src, sub_8bit))>;
1192def : Pat<(sext_inreg GR32:$src, i8),
1193 (MOVSX32rr8 (EXTRACT_SUBREG GR32:$src, sub_8bit))>,
1194 Requires<[In64BitMode]>;
1195def : Pat<(sext_inreg GR16:$src, i8),
1196 (MOVSX16rr8 (i8 (EXTRACT_SUBREG GR16:$src, sub_8bit)))>,
1197 Requires<[In64BitMode]>;
1198
1199
1200// trunc patterns
1201def : Pat<(i16 (trunc GR32:$src)),
1202 (EXTRACT_SUBREG GR32:$src, sub_16bit)>;
1203def : Pat<(i8 (trunc GR32:$src)),
1204 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1205 sub_8bit)>,
1206 Requires<[In32BitMode]>;
1207def : Pat<(i8 (trunc GR16:$src)),
1208 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1209 sub_8bit)>,
1210 Requires<[In32BitMode]>;
1211def : Pat<(i32 (trunc GR64:$src)),
1212 (EXTRACT_SUBREG GR64:$src, sub_32bit)>;
1213def : Pat<(i16 (trunc GR64:$src)),
1214 (EXTRACT_SUBREG GR64:$src, sub_16bit)>;
1215def : Pat<(i8 (trunc GR64:$src)),
1216 (EXTRACT_SUBREG GR64:$src, sub_8bit)>;
1217def : Pat<(i8 (trunc GR32:$src)),
1218 (EXTRACT_SUBREG GR32:$src, sub_8bit)>,
1219 Requires<[In64BitMode]>;
1220def : Pat<(i8 (trunc GR16:$src)),
1221 (EXTRACT_SUBREG GR16:$src, sub_8bit)>,
1222 Requires<[In64BitMode]>;
1223
1224// h-register tricks
1225def : Pat<(i8 (trunc (srl_su GR16:$src, (i8 8)))),
1226 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1227 sub_8bit_hi)>,
1228 Requires<[In32BitMode]>;
1229def : Pat<(i8 (trunc (srl_su GR32:$src, (i8 8)))),
1230 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1231 sub_8bit_hi)>,
1232 Requires<[In32BitMode]>;
1233def : Pat<(srl GR16:$src, (i8 8)),
1234 (EXTRACT_SUBREG
1235 (MOVZX32rr8
1236 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1237 sub_8bit_hi)),
1238 sub_16bit)>,
1239 Requires<[In32BitMode]>;
1240def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001241 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001242 GR16_ABCD)),
1243 sub_8bit_hi))>,
1244 Requires<[In32BitMode]>;
1245def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001246 (MOVZX32rr8 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001247 GR16_ABCD)),
1248 sub_8bit_hi))>,
1249 Requires<[In32BitMode]>;
1250def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001251 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001252 GR32_ABCD)),
1253 sub_8bit_hi))>,
1254 Requires<[In32BitMode]>;
1255def : Pat<(srl (and_su GR32:$src, 0xff00), (i8 8)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001256 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001257 GR32_ABCD)),
1258 sub_8bit_hi))>,
1259 Requires<[In32BitMode]>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001260
Chris Lattner87be16a2010-10-05 06:04:14 +00001261// h-register tricks.
1262// For now, be conservative on x86-64 and use an h-register extract only if the
1263// value is immediately zero-extended or stored, which are somewhat common
1264// cases. This uses a bunch of code to prevent a register requiring a REX prefix
1265// from being allocated in the same instruction as the h register, as there's
1266// currently no way to describe this requirement to the register allocator.
1267
1268// h-register extract and zero-extend.
1269def : Pat<(and (srl_su GR64:$src, (i8 8)), (i64 255)),
1270 (SUBREG_TO_REG
1271 (i64 0),
1272 (MOVZX32_NOREXrr8
1273 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
1274 sub_8bit_hi)),
1275 sub_32bit)>;
1276def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
1277 (MOVZX32_NOREXrr8
1278 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1279 sub_8bit_hi))>,
1280 Requires<[In64BitMode]>;
1281def : Pat<(srl (and_su GR32:$src, 0xff00), (i8 8)),
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001282 (MOVZX32_NOREXrr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src,
Chris Lattner87be16a2010-10-05 06:04:14 +00001283 GR32_ABCD)),
1284 sub_8bit_hi))>,
1285 Requires<[In64BitMode]>;
1286def : Pat<(srl GR16:$src, (i8 8)),
1287 (EXTRACT_SUBREG
1288 (MOVZX32_NOREXrr8
1289 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1290 sub_8bit_hi)),
1291 sub_16bit)>,
1292 Requires<[In64BitMode]>;
1293def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
1294 (MOVZX32_NOREXrr8
1295 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1296 sub_8bit_hi))>,
1297 Requires<[In64BitMode]>;
1298def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
1299 (MOVZX32_NOREXrr8
1300 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1301 sub_8bit_hi))>,
1302 Requires<[In64BitMode]>;
1303def : Pat<(i64 (zext (srl_su GR16:$src, (i8 8)))),
1304 (SUBREG_TO_REG
1305 (i64 0),
1306 (MOVZX32_NOREXrr8
1307 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1308 sub_8bit_hi)),
1309 sub_32bit)>;
1310def : Pat<(i64 (anyext (srl_su GR16:$src, (i8 8)))),
1311 (SUBREG_TO_REG
1312 (i64 0),
1313 (MOVZX32_NOREXrr8
1314 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1315 sub_8bit_hi)),
1316 sub_32bit)>;
1317
1318// h-register extract and store.
1319def : Pat<(store (i8 (trunc_su (srl_su GR64:$src, (i8 8)))), addr:$dst),
1320 (MOV8mr_NOREX
1321 addr:$dst,
1322 (EXTRACT_SUBREG (i64 (COPY_TO_REGCLASS GR64:$src, GR64_ABCD)),
1323 sub_8bit_hi))>;
1324def : Pat<(store (i8 (trunc_su (srl_su GR32:$src, (i8 8)))), addr:$dst),
1325 (MOV8mr_NOREX
1326 addr:$dst,
1327 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS GR32:$src, GR32_ABCD)),
1328 sub_8bit_hi))>,
1329 Requires<[In64BitMode]>;
1330def : Pat<(store (i8 (trunc_su (srl_su GR16:$src, (i8 8)))), addr:$dst),
1331 (MOV8mr_NOREX
1332 addr:$dst,
1333 (EXTRACT_SUBREG (i16 (COPY_TO_REGCLASS GR16:$src, GR16_ABCD)),
1334 sub_8bit_hi))>,
1335 Requires<[In64BitMode]>;
Michael J. Spencer6e56b182010-10-20 23:40:27 +00001336
1337
Chris Lattner87be16a2010-10-05 06:04:14 +00001338// (shl x, 1) ==> (add x, x)
1339def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
1340def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
1341def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
1342def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1343
1344// (shl x (and y, 31)) ==> (shl x, y)
1345def : Pat<(shl GR8:$src1, (and CL, 31)),
1346 (SHL8rCL GR8:$src1)>;
1347def : Pat<(shl GR16:$src1, (and CL, 31)),
1348 (SHL16rCL GR16:$src1)>;
1349def : Pat<(shl GR32:$src1, (and CL, 31)),
1350 (SHL32rCL GR32:$src1)>;
1351def : Pat<(store (shl (loadi8 addr:$dst), (and CL, 31)), addr:$dst),
1352 (SHL8mCL addr:$dst)>;
1353def : Pat<(store (shl (loadi16 addr:$dst), (and CL, 31)), addr:$dst),
1354 (SHL16mCL addr:$dst)>;
1355def : Pat<(store (shl (loadi32 addr:$dst), (and CL, 31)), addr:$dst),
1356 (SHL32mCL addr:$dst)>;
1357
1358def : Pat<(srl GR8:$src1, (and CL, 31)),
1359 (SHR8rCL GR8:$src1)>;
1360def : Pat<(srl GR16:$src1, (and CL, 31)),
1361 (SHR16rCL GR16:$src1)>;
1362def : Pat<(srl GR32:$src1, (and CL, 31)),
1363 (SHR32rCL GR32:$src1)>;
1364def : Pat<(store (srl (loadi8 addr:$dst), (and CL, 31)), addr:$dst),
1365 (SHR8mCL addr:$dst)>;
1366def : Pat<(store (srl (loadi16 addr:$dst), (and CL, 31)), addr:$dst),
1367 (SHR16mCL addr:$dst)>;
1368def : Pat<(store (srl (loadi32 addr:$dst), (and CL, 31)), addr:$dst),
1369 (SHR32mCL addr:$dst)>;
1370
1371def : Pat<(sra GR8:$src1, (and CL, 31)),
1372 (SAR8rCL GR8:$src1)>;
1373def : Pat<(sra GR16:$src1, (and CL, 31)),
1374 (SAR16rCL GR16:$src1)>;
1375def : Pat<(sra GR32:$src1, (and CL, 31)),
1376 (SAR32rCL GR32:$src1)>;
1377def : Pat<(store (sra (loadi8 addr:$dst), (and CL, 31)), addr:$dst),
1378 (SAR8mCL addr:$dst)>;
1379def : Pat<(store (sra (loadi16 addr:$dst), (and CL, 31)), addr:$dst),
1380 (SAR16mCL addr:$dst)>;
1381def : Pat<(store (sra (loadi32 addr:$dst), (and CL, 31)), addr:$dst),
1382 (SAR32mCL addr:$dst)>;
1383
1384// (shl x (and y, 63)) ==> (shl x, y)
1385def : Pat<(shl GR64:$src1, (and CL, 63)),
1386 (SHL64rCL GR64:$src1)>;
1387def : Pat<(store (shl (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1388 (SHL64mCL addr:$dst)>;
1389
1390def : Pat<(srl GR64:$src1, (and CL, 63)),
1391 (SHR64rCL GR64:$src1)>;
1392def : Pat<(store (srl (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1393 (SHR64mCL addr:$dst)>;
1394
1395def : Pat<(sra GR64:$src1, (and CL, 63)),
1396 (SAR64rCL GR64:$src1)>;
1397def : Pat<(store (sra (loadi64 addr:$dst), (and CL, 63)), addr:$dst),
1398 (SAR64mCL addr:$dst)>;
1399
1400
1401// (anyext (setcc_carry)) -> (setcc_carry)
1402def : Pat<(i16 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
1403 (SETB_C16r)>;
1404def : Pat<(i32 (anyext (i8 (X86setcc_c X86_COND_B, EFLAGS)))),
1405 (SETB_C32r)>;
1406def : Pat<(i32 (anyext (i16 (X86setcc_c X86_COND_B, EFLAGS)))),
1407 (SETB_C32r)>;
1408
Chris Lattner99ae6652010-10-08 03:54:52 +00001409
1410
Chris Lattner87be16a2010-10-05 06:04:14 +00001411
1412//===----------------------------------------------------------------------===//
1413// EFLAGS-defining Patterns
1414//===----------------------------------------------------------------------===//
1415
1416// add reg, reg
1417def : Pat<(add GR8 :$src1, GR8 :$src2), (ADD8rr GR8 :$src1, GR8 :$src2)>;
1418def : Pat<(add GR16:$src1, GR16:$src2), (ADD16rr GR16:$src1, GR16:$src2)>;
1419def : Pat<(add GR32:$src1, GR32:$src2), (ADD32rr GR32:$src1, GR32:$src2)>;
1420
1421// add reg, mem
1422def : Pat<(add GR8:$src1, (loadi8 addr:$src2)),
1423 (ADD8rm GR8:$src1, addr:$src2)>;
1424def : Pat<(add GR16:$src1, (loadi16 addr:$src2)),
1425 (ADD16rm GR16:$src1, addr:$src2)>;
1426def : Pat<(add GR32:$src1, (loadi32 addr:$src2)),
1427 (ADD32rm GR32:$src1, addr:$src2)>;
1428
1429// add reg, imm
1430def : Pat<(add GR8 :$src1, imm:$src2), (ADD8ri GR8:$src1 , imm:$src2)>;
1431def : Pat<(add GR16:$src1, imm:$src2), (ADD16ri GR16:$src1, imm:$src2)>;
1432def : Pat<(add GR32:$src1, imm:$src2), (ADD32ri GR32:$src1, imm:$src2)>;
1433def : Pat<(add GR16:$src1, i16immSExt8:$src2),
1434 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
1435def : Pat<(add GR32:$src1, i32immSExt8:$src2),
1436 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
1437
1438// sub reg, reg
1439def : Pat<(sub GR8 :$src1, GR8 :$src2), (SUB8rr GR8 :$src1, GR8 :$src2)>;
1440def : Pat<(sub GR16:$src1, GR16:$src2), (SUB16rr GR16:$src1, GR16:$src2)>;
1441def : Pat<(sub GR32:$src1, GR32:$src2), (SUB32rr GR32:$src1, GR32:$src2)>;
1442
1443// sub reg, mem
1444def : Pat<(sub GR8:$src1, (loadi8 addr:$src2)),
1445 (SUB8rm GR8:$src1, addr:$src2)>;
1446def : Pat<(sub GR16:$src1, (loadi16 addr:$src2)),
1447 (SUB16rm GR16:$src1, addr:$src2)>;
1448def : Pat<(sub GR32:$src1, (loadi32 addr:$src2)),
1449 (SUB32rm GR32:$src1, addr:$src2)>;
1450
1451// sub reg, imm
1452def : Pat<(sub GR8:$src1, imm:$src2),
1453 (SUB8ri GR8:$src1, imm:$src2)>;
1454def : Pat<(sub GR16:$src1, imm:$src2),
1455 (SUB16ri GR16:$src1, imm:$src2)>;
1456def : Pat<(sub GR32:$src1, imm:$src2),
1457 (SUB32ri GR32:$src1, imm:$src2)>;
1458def : Pat<(sub GR16:$src1, i16immSExt8:$src2),
1459 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
1460def : Pat<(sub GR32:$src1, i32immSExt8:$src2),
1461 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
1462
1463// mul reg, reg
1464def : Pat<(mul GR16:$src1, GR16:$src2),
1465 (IMUL16rr GR16:$src1, GR16:$src2)>;
1466def : Pat<(mul GR32:$src1, GR32:$src2),
1467 (IMUL32rr GR32:$src1, GR32:$src2)>;
1468
1469// mul reg, mem
1470def : Pat<(mul GR16:$src1, (loadi16 addr:$src2)),
1471 (IMUL16rm GR16:$src1, addr:$src2)>;
1472def : Pat<(mul GR32:$src1, (loadi32 addr:$src2)),
1473 (IMUL32rm GR32:$src1, addr:$src2)>;
1474
1475// mul reg, imm
1476def : Pat<(mul GR16:$src1, imm:$src2),
1477 (IMUL16rri GR16:$src1, imm:$src2)>;
1478def : Pat<(mul GR32:$src1, imm:$src2),
1479 (IMUL32rri GR32:$src1, imm:$src2)>;
1480def : Pat<(mul GR16:$src1, i16immSExt8:$src2),
1481 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
1482def : Pat<(mul GR32:$src1, i32immSExt8:$src2),
1483 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
1484
1485// reg = mul mem, imm
1486def : Pat<(mul (loadi16 addr:$src1), imm:$src2),
1487 (IMUL16rmi addr:$src1, imm:$src2)>;
1488def : Pat<(mul (loadi32 addr:$src1), imm:$src2),
1489 (IMUL32rmi addr:$src1, imm:$src2)>;
1490def : Pat<(mul (loadi16 addr:$src1), i16immSExt8:$src2),
1491 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
1492def : Pat<(mul (loadi32 addr:$src1), i32immSExt8:$src2),
1493 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
1494
1495// Optimize multiply by 2 with EFLAGS result.
1496let AddedComplexity = 2 in {
1497def : Pat<(X86smul_flag GR16:$src1, 2), (ADD16rr GR16:$src1, GR16:$src1)>;
1498def : Pat<(X86smul_flag GR32:$src1, 2), (ADD32rr GR32:$src1, GR32:$src1)>;
1499}
1500
1501// Patterns for nodes that do not produce flags, for instructions that do.
1502
1503// addition
1504def : Pat<(add GR64:$src1, GR64:$src2),
1505 (ADD64rr GR64:$src1, GR64:$src2)>;
1506def : Pat<(add GR64:$src1, i64immSExt8:$src2),
1507 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1508def : Pat<(add GR64:$src1, i64immSExt32:$src2),
1509 (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>;
1510def : Pat<(add GR64:$src1, (loadi64 addr:$src2)),
1511 (ADD64rm GR64:$src1, addr:$src2)>;
1512
1513// subtraction
1514def : Pat<(sub GR64:$src1, GR64:$src2),
1515 (SUB64rr GR64:$src1, GR64:$src2)>;
1516def : Pat<(sub GR64:$src1, (loadi64 addr:$src2)),
1517 (SUB64rm GR64:$src1, addr:$src2)>;
1518def : Pat<(sub GR64:$src1, i64immSExt8:$src2),
1519 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1520def : Pat<(sub GR64:$src1, i64immSExt32:$src2),
1521 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1522
1523// Multiply
1524def : Pat<(mul GR64:$src1, GR64:$src2),
1525 (IMUL64rr GR64:$src1, GR64:$src2)>;
1526def : Pat<(mul GR64:$src1, (loadi64 addr:$src2)),
1527 (IMUL64rm GR64:$src1, addr:$src2)>;
1528def : Pat<(mul GR64:$src1, i64immSExt8:$src2),
1529 (IMUL64rri8 GR64:$src1, i64immSExt8:$src2)>;
1530def : Pat<(mul GR64:$src1, i64immSExt32:$src2),
1531 (IMUL64rri32 GR64:$src1, i64immSExt32:$src2)>;
1532def : Pat<(mul (loadi64 addr:$src1), i64immSExt8:$src2),
1533 (IMUL64rmi8 addr:$src1, i64immSExt8:$src2)>;
1534def : Pat<(mul (loadi64 addr:$src1), i64immSExt32:$src2),
1535 (IMUL64rmi32 addr:$src1, i64immSExt32:$src2)>;
1536
1537// Increment reg.
1538def : Pat<(add GR8 :$src, 1), (INC8r GR8 :$src)>;
1539def : Pat<(add GR16:$src, 1), (INC16r GR16:$src)>, Requires<[In32BitMode]>;
1540def : Pat<(add GR16:$src, 1), (INC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1541def : Pat<(add GR32:$src, 1), (INC32r GR32:$src)>, Requires<[In32BitMode]>;
1542def : Pat<(add GR32:$src, 1), (INC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1543def : Pat<(add GR64:$src, 1), (INC64r GR64:$src)>;
1544
1545// Decrement reg.
1546def : Pat<(add GR8 :$src, -1), (DEC8r GR8 :$src)>;
1547def : Pat<(add GR16:$src, -1), (DEC16r GR16:$src)>, Requires<[In32BitMode]>;
1548def : Pat<(add GR16:$src, -1), (DEC64_16r GR16:$src)>, Requires<[In64BitMode]>;
1549def : Pat<(add GR32:$src, -1), (DEC32r GR32:$src)>, Requires<[In32BitMode]>;
1550def : Pat<(add GR32:$src, -1), (DEC64_32r GR32:$src)>, Requires<[In64BitMode]>;
1551def : Pat<(add GR64:$src, -1), (DEC64r GR64:$src)>;
1552
1553// or reg/reg.
1554def : Pat<(or GR8 :$src1, GR8 :$src2), (OR8rr GR8 :$src1, GR8 :$src2)>;
1555def : Pat<(or GR16:$src1, GR16:$src2), (OR16rr GR16:$src1, GR16:$src2)>;
1556def : Pat<(or GR32:$src1, GR32:$src2), (OR32rr GR32:$src1, GR32:$src2)>;
1557def : Pat<(or GR64:$src1, GR64:$src2), (OR64rr GR64:$src1, GR64:$src2)>;
1558
1559// or reg/mem
1560def : Pat<(or GR8:$src1, (loadi8 addr:$src2)),
1561 (OR8rm GR8:$src1, addr:$src2)>;
1562def : Pat<(or GR16:$src1, (loadi16 addr:$src2)),
1563 (OR16rm GR16:$src1, addr:$src2)>;
1564def : Pat<(or GR32:$src1, (loadi32 addr:$src2)),
1565 (OR32rm GR32:$src1, addr:$src2)>;
1566def : Pat<(or GR64:$src1, (loadi64 addr:$src2)),
1567 (OR64rm GR64:$src1, addr:$src2)>;
1568
1569// or reg/imm
1570def : Pat<(or GR8:$src1 , imm:$src2), (OR8ri GR8 :$src1, imm:$src2)>;
1571def : Pat<(or GR16:$src1, imm:$src2), (OR16ri GR16:$src1, imm:$src2)>;
1572def : Pat<(or GR32:$src1, imm:$src2), (OR32ri GR32:$src1, imm:$src2)>;
1573def : Pat<(or GR16:$src1, i16immSExt8:$src2),
1574 (OR16ri8 GR16:$src1, i16immSExt8:$src2)>;
1575def : Pat<(or GR32:$src1, i32immSExt8:$src2),
1576 (OR32ri8 GR32:$src1, i32immSExt8:$src2)>;
1577def : Pat<(or GR64:$src1, i64immSExt8:$src2),
1578 (OR64ri8 GR64:$src1, i64immSExt8:$src2)>;
1579def : Pat<(or GR64:$src1, i64immSExt32:$src2),
1580 (OR64ri32 GR64:$src1, i64immSExt32:$src2)>;
1581
1582// xor reg/reg
1583def : Pat<(xor GR8 :$src1, GR8 :$src2), (XOR8rr GR8 :$src1, GR8 :$src2)>;
1584def : Pat<(xor GR16:$src1, GR16:$src2), (XOR16rr GR16:$src1, GR16:$src2)>;
1585def : Pat<(xor GR32:$src1, GR32:$src2), (XOR32rr GR32:$src1, GR32:$src2)>;
1586def : Pat<(xor GR64:$src1, GR64:$src2), (XOR64rr GR64:$src1, GR64:$src2)>;
1587
1588// xor reg/mem
1589def : Pat<(xor GR8:$src1, (loadi8 addr:$src2)),
1590 (XOR8rm GR8:$src1, addr:$src2)>;
1591def : Pat<(xor GR16:$src1, (loadi16 addr:$src2)),
1592 (XOR16rm GR16:$src1, addr:$src2)>;
1593def : Pat<(xor GR32:$src1, (loadi32 addr:$src2)),
1594 (XOR32rm GR32:$src1, addr:$src2)>;
1595def : Pat<(xor GR64:$src1, (loadi64 addr:$src2)),
1596 (XOR64rm GR64:$src1, addr:$src2)>;
1597
1598// xor reg/imm
1599def : Pat<(xor GR8:$src1, imm:$src2),
1600 (XOR8ri GR8:$src1, imm:$src2)>;
1601def : Pat<(xor GR16:$src1, imm:$src2),
1602 (XOR16ri GR16:$src1, imm:$src2)>;
1603def : Pat<(xor GR32:$src1, imm:$src2),
1604 (XOR32ri GR32:$src1, imm:$src2)>;
1605def : Pat<(xor GR16:$src1, i16immSExt8:$src2),
1606 (XOR16ri8 GR16:$src1, i16immSExt8:$src2)>;
1607def : Pat<(xor GR32:$src1, i32immSExt8:$src2),
1608 (XOR32ri8 GR32:$src1, i32immSExt8:$src2)>;
1609def : Pat<(xor GR64:$src1, i64immSExt8:$src2),
1610 (XOR64ri8 GR64:$src1, i64immSExt8:$src2)>;
1611def : Pat<(xor GR64:$src1, i64immSExt32:$src2),
1612 (XOR64ri32 GR64:$src1, i64immSExt32:$src2)>;
1613
1614// and reg/reg
1615def : Pat<(and GR8 :$src1, GR8 :$src2), (AND8rr GR8 :$src1, GR8 :$src2)>;
1616def : Pat<(and GR16:$src1, GR16:$src2), (AND16rr GR16:$src1, GR16:$src2)>;
1617def : Pat<(and GR32:$src1, GR32:$src2), (AND32rr GR32:$src1, GR32:$src2)>;
1618def : Pat<(and GR64:$src1, GR64:$src2), (AND64rr GR64:$src1, GR64:$src2)>;
1619
1620// and reg/mem
1621def : Pat<(and GR8:$src1, (loadi8 addr:$src2)),
1622 (AND8rm GR8:$src1, addr:$src2)>;
1623def : Pat<(and GR16:$src1, (loadi16 addr:$src2)),
1624 (AND16rm GR16:$src1, addr:$src2)>;
1625def : Pat<(and GR32:$src1, (loadi32 addr:$src2)),
1626 (AND32rm GR32:$src1, addr:$src2)>;
1627def : Pat<(and GR64:$src1, (loadi64 addr:$src2)),
1628 (AND64rm GR64:$src1, addr:$src2)>;
1629
1630// and reg/imm
1631def : Pat<(and GR8:$src1, imm:$src2),
1632 (AND8ri GR8:$src1, imm:$src2)>;
1633def : Pat<(and GR16:$src1, imm:$src2),
1634 (AND16ri GR16:$src1, imm:$src2)>;
1635def : Pat<(and GR32:$src1, imm:$src2),
1636 (AND32ri GR32:$src1, imm:$src2)>;
1637def : Pat<(and GR16:$src1, i16immSExt8:$src2),
1638 (AND16ri8 GR16:$src1, i16immSExt8:$src2)>;
1639def : Pat<(and GR32:$src1, i32immSExt8:$src2),
1640 (AND32ri8 GR32:$src1, i32immSExt8:$src2)>;
1641def : Pat<(and GR64:$src1, i64immSExt8:$src2),
1642 (AND64ri8 GR64:$src1, i64immSExt8:$src2)>;
1643def : Pat<(and GR64:$src1, i64immSExt32:$src2),
1644 (AND64ri32 GR64:$src1, i64immSExt32:$src2)>;
Chris Lattner87be16a2010-10-05 06:04:14 +00001645