blob: 83558c174314547b220b9a20c67fb71d334c9434 [file] [log] [blame]
Jia Liuc5707112012-02-17 08:55:11 +00001//===-- MipsAsmPrinter.cpp - Mips LLVM Assembly Printer -------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format MIPS assembly language.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-asm-printer"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "Mips.h"
Jack Cartere035f652012-07-16 15:14:51 +000017#include "MipsAsmPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsInstrInfo.h"
Jack Cartere035f652012-07-16 15:14:51 +000019#include "MipsMCInstLower.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000020#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000021#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000022#include "llvm/ADT/SmallString.h"
23#include "llvm/ADT/StringExtras.h"
24#include "llvm/ADT/Twine.h"
Jack Carter244a84e2012-07-05 23:58:21 +000025#include "llvm/BasicBlock.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/CodeGen/MachineConstantPool.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Jack Carter244a84e2012-07-05 23:58:21 +000028#include "llvm/CodeGen/MachineFunctionPass.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/MachineInstr.h"
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000030#include "llvm/CodeGen/MachineMemOperand.h"
Jack Carter244a84e2012-07-05 23:58:21 +000031#include "llvm/InlineAsm.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000032#include "llvm/Instructions.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000033#include "llvm/MC/MCAsmInfo.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000034#include "llvm/MC/MCInst.h"
Jack Carter244a84e2012-07-05 23:58:21 +000035#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000036#include "llvm/MC/MCSymbol.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000037#include "llvm/Support/raw_ostream.h"
Jack Carter244a84e2012-07-05 23:58:21 +000038#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000039#include "llvm/Target/Mangler.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000040#include "llvm/Target/TargetData.h"
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000041#include "llvm/Target/TargetLoweringObjectFile.h"
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000042#include "llvm/Target/TargetOptions.h"
Akira Hatanakac4f24eb2011-07-01 01:04:43 +000043
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000044using namespace llvm;
45
Akira Hatanakaf93b8632012-03-28 00:22:50 +000046bool MipsAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
47 MipsFI = MF.getInfo<MipsFunctionInfo>();
48 AsmPrinter::runOnMachineFunction(MF);
49 return true;
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000050}
51
Akira Hatanakacc46fe52012-09-27 01:59:07 +000052bool MipsAsmPrinter::lowerOperand(const MachineOperand &MO, MCOperand &MCOp) {
53 MCOp = MCInstLowering.LowerOperand(MO);
54 return MCOp.isValid();
55}
56
57#include "MipsGenMCPseudoLowering.inc"
58
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000059void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000060 if (MI->isDebugValue()) {
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +000061 SmallString<128> Str;
62 raw_svector_ostream OS(Str);
63
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000064 PrintDebugValueComment(MI, OS);
65 return;
66 }
67
Akira Hatanakacc46fe52012-09-27 01:59:07 +000068 // Do any auto-generated pseudo lowerings.
69 if (emitPseudoExpansionLowering(OutStreamer, MI))
70 return;
71
Akira Hatanaka15841392012-06-13 23:25:52 +000072 MachineBasicBlock::const_instr_iterator I = MI;
73 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
74
75 do {
76 MCInst TmpInst0;
Jack Cartera7570a32012-09-06 02:31:34 +000077 MCInstLowering.Lower(I++, TmpInst0);
Jack Carter69dba7e2012-08-28 19:07:39 +000078
Akira Hatanaka15841392012-06-13 23:25:52 +000079 OutStreamer.EmitInstruction(TmpInst0);
Jack Carter69dba7e2012-08-28 19:07:39 +000080 } while ((I != E) && I->isInsideBundle()); // Delay slot check
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000081}
82
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000083//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000084//
85// Mips Asm Directives
86//
87// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
88// Describe the stack frame.
89//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000090// -- Mask directives "(f)mask bitmask, offset"
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000091// Tells the assembler which registers are saved and where.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000092// bitmask - contain a little endian bitset indicating which registers are
93// saved on function prologue (e.g. with a 0x80000000 mask, the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000094// assembler knows the register 31 (RA) is saved at prologue.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000095// offset - the position before stack pointer subtraction indicating where
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +000096// the first saved register on prologue is located. (e.g. with a
97//
98// Consider the following function prologue:
99//
Bill Wendling6ef781f2008-02-27 06:33:05 +0000100// .frame $fp,48,$ra
101// .mask 0xc0000000,-8
102// addiu $sp, $sp, -48
103// sw $ra, 40($sp)
104// sw $fp, 36($sp)
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000105//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000106// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
107// 30 (FP) are saved at prologue. As the save order on prologue is from
108// left to right, RA is saved first. A -8 offset means that after the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000109// stack pointer subtration, the first register in the mask (RA) will be
110// saved at address 48-8=40.
111//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000112//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000113
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000114//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000115// Mask directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000116//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000117
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000118// Create a bitmask with all callee saved registers for CPU or Floating Point
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000119// registers. For CPU registers consider RA, GP and FP for saving if necessary.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000120void MipsAsmPrinter::printSavedRegsBitmask(raw_ostream &O) {
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000121 // CPU and FPU Saved Registers Bitmasks
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000122 unsigned CPUBitmask = 0, FPUBitmask = 0;
123 int CPUTopSavedRegOff, FPUTopSavedRegOff;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000124
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000125 // Set the CPU and FPU Bitmasks
Chris Lattnera34103f2010-01-28 06:22:43 +0000126 const MachineFrameInfo *MFI = MF->getFrameInfo();
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000127 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000128 // size of stack area to which FP callee-saved regs are saved.
Craig Topper420761a2012-04-20 07:30:17 +0000129 unsigned CPURegSize = Mips::CPURegsRegClass.getSize();
130 unsigned FGR32RegSize = Mips::FGR32RegClass.getSize();
131 unsigned AFGR64RegSize = Mips::AFGR64RegClass.getSize();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000132 bool HasAFGR64Reg = false;
133 unsigned CSFPRegsSize = 0;
134 unsigned i, e = CSI.size();
135
136 // Set FPU Bitmask.
137 for (i = 0; i != e; ++i) {
Rafael Espindola42d075c2010-06-02 20:02:30 +0000138 unsigned Reg = CSI[i].getReg();
Craig Topper420761a2012-04-20 07:30:17 +0000139 if (Mips::CPURegsRegClass.contains(Reg))
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000140 break;
141
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000142 unsigned RegNum = getMipsRegisterNumbering(Reg);
Craig Topper420761a2012-04-20 07:30:17 +0000143 if (Mips::AFGR64RegClass.contains(Reg)) {
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000144 FPUBitmask |= (3 << RegNum);
145 CSFPRegsSize += AFGR64RegSize;
146 HasAFGR64Reg = true;
147 continue;
148 }
149
150 FPUBitmask |= (1 << RegNum);
151 CSFPRegsSize += FGR32RegSize;
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000152 }
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000153
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000154 // Set CPU Bitmask.
155 for (; i != e; ++i) {
156 unsigned Reg = CSI[i].getReg();
Bruno Cardoso Lopesce8524c2011-12-30 21:09:41 +0000157 unsigned RegNum = getMipsRegisterNumbering(Reg);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000158 CPUBitmask |= (1 << RegNum);
159 }
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000160
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000161 // FP Regs are saved right below where the virtual frame pointer points to.
162 FPUTopSavedRegOff = FPUBitmask ?
163 (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0;
164
165 // CPU Regs are saved below FP Regs.
166 CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000167
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000168 // Print CPUBitmask
Chris Lattner35c33bd2010-04-04 04:47:45 +0000169 O << "\t.mask \t"; printHex32(CPUBitmask, O);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000170 O << ',' << CPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000171
172 // Print FPUBitmask
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000173 O << "\t.fmask\t"; printHex32(FPUBitmask, O);
174 O << "," << FPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000175}
176
177// Print a 32 bit hex number with all numbers.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000178void MipsAsmPrinter::printHex32(unsigned Value, raw_ostream &O) {
Owen Andersoncb371882008-08-21 00:14:44 +0000179 O << "0x";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000180 for (int i = 7; i >= 0; i--)
Benjamin Kramer59085362011-11-06 20:37:06 +0000181 O.write_hex((Value & (0xF << (i*4))) >> (i*4));
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000182}
183
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000184//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000185// Frame and Set directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000186//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000187
188/// Frame Directive
Chris Lattner9d7efd32010-04-04 07:05:53 +0000189void MipsAsmPrinter::emitFrameDirective() {
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000190 const TargetRegisterInfo &RI = *TM.getRegisterInfo();
191
Chris Lattnera34103f2010-01-28 06:22:43 +0000192 unsigned stackReg = RI.getFrameRegister(*MF);
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000193 unsigned returnReg = RI.getRARegister();
Chris Lattnera34103f2010-01-28 06:22:43 +0000194 unsigned stackSize = MF->getFrameInfo()->getStackSize();
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000195
Jia Liubb481f82012-02-28 07:46:26 +0000196 if (OutStreamer.hasRawTextSupport())
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000197 OutStreamer.EmitRawText("\t.frame\t$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000198 StringRef(MipsInstPrinter::getRegisterName(stackReg)).lower() +
Akira Hatanaka794bf172011-07-07 23:56:50 +0000199 "," + Twine(stackSize) + ",$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000200 StringRef(MipsInstPrinter::getRegisterName(returnReg)).lower());
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000201}
202
203/// Emit Set directives.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000204const char *MipsAsmPrinter::getCurrentABIString() const {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000205 switch (Subtarget->getTargetABI()) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000206 case MipsSubtarget::O32: return "abi32";
Chris Lattner9d7efd32010-04-04 07:05:53 +0000207 case MipsSubtarget::N32: return "abiN32";
208 case MipsSubtarget::N64: return "abi64";
209 case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64
Dmitri Gribenko2de05722012-09-10 21:26:47 +0000210 default: llvm_unreachable("Unknown Mips ABI");
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000211 }
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000212}
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000213
Chris Lattner50060712010-01-27 23:23:58 +0000214void MipsAsmPrinter::EmitFunctionEntryLabel() {
Akira Hatanakac7843952012-05-24 18:37:43 +0000215 if (OutStreamer.hasRawTextSupport()) {
216 if (Subtarget->inMips16Mode())
217 OutStreamer.EmitRawText(StringRef("\t.set\tmips16"));
218 else
219 OutStreamer.EmitRawText(StringRef("\t.set\tnomips16"));
Akira Hatanaka942918d2012-06-13 02:41:14 +0000220 // leave out until FSF available gas has micromips changes
221 // OutStreamer.EmitRawText(StringRef("\t.set\tnomicromips"));
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000222 OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName()));
Akira Hatanakac7843952012-05-24 18:37:43 +0000223 }
Chris Lattner50060712010-01-27 23:23:58 +0000224 OutStreamer.EmitLabel(CurrentFnSym);
225}
226
Chris Lattnera34103f2010-01-28 06:22:43 +0000227/// EmitFunctionBodyStart - Targets can override this to emit stuff before
228/// the first basic block in the function.
229void MipsAsmPrinter::EmitFunctionBodyStart() {
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000230 MCInstLowering.Initialize(Mang, &MF->getContext());
231
Chris Lattner9d7efd32010-04-04 07:05:53 +0000232 emitFrameDirective();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000233
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000234 if (OutStreamer.hasRawTextSupport()) {
235 SmallString<128> Str;
236 raw_svector_ostream OS(Str);
237 printSavedRegsBitmask(OS);
238 OutStreamer.EmitRawText(OS.str());
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000239
240 OutStreamer.EmitRawText(StringRef("\t.set\tnoreorder"));
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000241 OutStreamer.EmitRawText(StringRef("\t.set\tnomacro"));
242 if (MipsFI->getEmitNOAT())
243 OutStreamer.EmitRawText(StringRef("\t.set\tnoat"));
Akira Hatanaka4147e4d2012-05-12 00:48:43 +0000244 }
Chris Lattnera34103f2010-01-28 06:22:43 +0000245}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000246
Chris Lattnera34103f2010-01-28 06:22:43 +0000247/// EmitFunctionBodyEnd - Targets can override this to emit stuff after
248/// the last basic block in the function.
249void MipsAsmPrinter::EmitFunctionBodyEnd() {
Chris Lattner745ec062010-01-28 01:48:52 +0000250 // There are instruction for this macros, but they must
251 // always be at the function end, and we can't emit and
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000252 // break with BB logic.
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000253 if (OutStreamer.hasRawTextSupport()) {
Akira Hatanakaf93b8632012-03-28 00:22:50 +0000254 if (MipsFI->getEmitNOAT())
255 OutStreamer.EmitRawText(StringRef("\t.set\tat"));
256
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000257 OutStreamer.EmitRawText(StringRef("\t.set\tmacro"));
258 OutStreamer.EmitRawText(StringRef("\t.set\treorder"));
259 OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName()));
260 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000261}
262
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000263/// isBlockOnlyReachableByFallthough - Return true if the basic block has
264/// exactly one predecessor and the control transfer mechanism between
265/// the predecessor and this block is a fall-through.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000266bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock*
267 MBB) const {
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000268 // The predecessor has to be immediately before this block.
269 const MachineBasicBlock *Pred = *MBB->pred_begin();
270
271 // If the predecessor is a switch statement, assume a jump table
272 // implementation, so it is not a fall through.
273 if (const BasicBlock *bb = Pred->getBasicBlock())
274 if (isa<SwitchInst>(bb->getTerminator()))
275 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000276
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000277 // If this is a landing pad, it isn't a fall through. If it has no preds,
278 // then nothing falls through to it.
279 if (MBB->isLandingPad() || MBB->pred_empty())
280 return false;
281
282 // If there isn't exactly one predecessor, it can't be a fall through.
283 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
284 ++PI2;
Jia Liubb481f82012-02-28 07:46:26 +0000285
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000286 if (PI2 != MBB->pred_end())
Jia Liubb481f82012-02-28 07:46:26 +0000287 return false;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000288
289 // The predecessor has to be immediately before this block.
290 if (!Pred->isLayoutSuccessor(MBB))
291 return false;
Jia Liubb481f82012-02-28 07:46:26 +0000292
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000293 // If the block is completely empty, then it definitely does fall through.
294 if (Pred->empty())
295 return true;
Jia Liubb481f82012-02-28 07:46:26 +0000296
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000297 // Otherwise, check the last instruction.
298 // Check if the last terminator is an unconditional branch.
299 MachineBasicBlock::const_iterator I = Pred->end();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000300 while (I != Pred->begin() && !(--I)->isTerminator()) ;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000301
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000302 return !I->isBarrier();
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000303}
304
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000305// Print out an operand for an inline asm expression.
Eric Christopher05b7a502012-05-10 21:48:22 +0000306bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000307 unsigned AsmVariant,const char *ExtraCode,
308 raw_ostream &O) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000309 // Does this asm operand have a single letter operand modifier?
Eric Christopher05b7a502012-05-10 21:48:22 +0000310 if (ExtraCode && ExtraCode[0]) {
311 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000312
Eric Christopher05b7a502012-05-10 21:48:22 +0000313 const MachineOperand &MO = MI->getOperand(OpNum);
314 switch (ExtraCode[0]) {
Eric Christopher75f89b52012-05-19 00:51:56 +0000315 default:
Jack Carterd5e11ad2012-06-21 17:14:46 +0000316 // See if this is a generic print operand
317 return AsmPrinter::PrintAsmOperand(MI,OpNum,AsmVariant,ExtraCode,O);
Eric Christopher75f89b52012-05-19 00:51:56 +0000318 case 'X': // hex const int
319 if ((MO.getType()) != MachineOperand::MO_Immediate)
320 return true;
321 O << "0x" << StringRef(utohexstr(MO.getImm())).lower();
322 return false;
323 case 'x': // hex const int (low 16 bits)
324 if ((MO.getType()) != MachineOperand::MO_Immediate)
325 return true;
326 O << "0x" << StringRef(utohexstr(MO.getImm() & 0xffff)).lower();
327 return false;
328 case 'd': // decimal const int
329 if ((MO.getType()) != MachineOperand::MO_Immediate)
330 return true;
331 O << MO.getImm();
332 return false;
Eric Christopher6ab75b42012-05-30 19:05:19 +0000333 case 'm': // decimal const int minus 1
334 if ((MO.getType()) != MachineOperand::MO_Immediate)
335 return true;
336 O << MO.getImm() - 1;
337 return false;
Jack Carterf38ad8e2012-06-28 20:46:26 +0000338 case 'z': {
339 // $0 if zero, regular printing otherwise
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000340 if (MO.getType() != MachineOperand::MO_Immediate)
341 return true;
342 int64_t Val = MO.getImm();
343 if (Val)
344 O << Val;
345 else
346 O << "$0";
347 return false;
348 }
Jack Carterbb789302012-07-10 22:41:20 +0000349 case 'D': // Second part of a double word register operand
350 case 'L': // Low order register of a double word register operand
Jack Cartera0f14af2012-07-18 06:41:36 +0000351 case 'M': // High order register of a double word register operand
Jack Carterbb789302012-07-10 22:41:20 +0000352 {
Jack Carter244a84e2012-07-05 23:58:21 +0000353 if (OpNum == 0)
354 return true;
355 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
356 if (!FlagsOP.isImm())
357 return true;
358 unsigned Flags = FlagsOP.getImm();
359 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
Jack Carter020f07f2012-07-06 02:44:22 +0000360 // Number of registers represented by this operand. We are looking
361 // for 2 for 32 bit mode and 1 for 64 bit mode.
Jack Carter244a84e2012-07-05 23:58:21 +0000362 if (NumVals != 2) {
Jack Carter020f07f2012-07-06 02:44:22 +0000363 if (Subtarget->isGP64bit() && NumVals == 1 && MO.isReg()) {
Jack Carter244a84e2012-07-05 23:58:21 +0000364 unsigned Reg = MO.getReg();
365 O << '$' << MipsInstPrinter::getRegisterName(Reg);
366 return false;
367 }
368 return true;
369 }
Jack Carter9a119942012-07-11 21:41:49 +0000370
371 unsigned RegOp = OpNum;
372 if (!Subtarget->isGP64bit()){
Jack Carterbb789302012-07-10 22:41:20 +0000373 // Endianess reverses which register holds the high or low value
Jack Cartera0f14af2012-07-18 06:41:36 +0000374 // between M and L.
Jack Carterbb789302012-07-10 22:41:20 +0000375 switch(ExtraCode[0]) {
Jack Cartera0f14af2012-07-18 06:41:36 +0000376 case 'M':
377 RegOp = (Subtarget->isLittle()) ? OpNum + 1 : OpNum;
Jack Carterbb789302012-07-10 22:41:20 +0000378 break;
379 case 'L':
Jack Cartera0f14af2012-07-18 06:41:36 +0000380 RegOp = (Subtarget->isLittle()) ? OpNum : OpNum + 1;
381 break;
382 case 'D': // Always the second part
383 RegOp = OpNum + 1;
Jack Carterbb789302012-07-10 22:41:20 +0000384 }
385 if (RegOp >= MI->getNumOperands())
386 return true;
387 const MachineOperand &MO = MI->getOperand(RegOp);
388 if (!MO.isReg())
389 return true;
390 unsigned Reg = MO.getReg();
391 O << '$' << MipsInstPrinter::getRegisterName(Reg);
392 return false;
Jack Carter244a84e2012-07-05 23:58:21 +0000393 }
Eric Christopher05b7a502012-05-10 21:48:22 +0000394 }
Jack Carter020f07f2012-07-06 02:44:22 +0000395 }
396 }
Eric Christopher05b7a502012-05-10 21:48:22 +0000397
398 printOperand(MI, OpNum, O);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000399 return false;
400}
401
Akira Hatanaka21afc632011-06-21 00:40:49 +0000402bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
403 unsigned OpNum, unsigned AsmVariant,
404 const char *ExtraCode,
405 raw_ostream &O) {
406 if (ExtraCode && ExtraCode[0])
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000407 return true; // Unknown modifier.
Jia Liubb481f82012-02-28 07:46:26 +0000408
Akira Hatanaka21afc632011-06-21 00:40:49 +0000409 const MachineOperand &MO = MI->getOperand(OpNum);
410 assert(MO.isReg() && "unexpected inline asm memory operand");
Akira Hatanaka794bf172011-07-07 23:56:50 +0000411 O << "0($" << MipsInstPrinter::getRegisterName(MO.getReg()) << ")";
Jack Carter7c3cd4d2012-06-28 01:33:40 +0000412
Akira Hatanaka21afc632011-06-21 00:40:49 +0000413 return false;
414}
415
Chris Lattner35c33bd2010-04-04 04:47:45 +0000416void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
417 raw_ostream &O) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000418 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000419 bool closeP = false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000420
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000421 if (MO.getTargetFlags())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000422 closeP = true;
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000423
424 switch(MO.getTargetFlags()) {
425 case MipsII::MO_GPREL: O << "%gp_rel("; break;
426 case MipsII::MO_GOT_CALL: O << "%call16("; break;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000427 case MipsII::MO_GOT: O << "%got("; break;
428 case MipsII::MO_ABS_HI: O << "%hi("; break;
429 case MipsII::MO_ABS_LO: O << "%lo("; break;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000430 case MipsII::MO_TLSGD: O << "%tlsgd("; break;
431 case MipsII::MO_GOTTPREL: O << "%gottprel("; break;
432 case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break;
433 case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break;
Akira Hatanakae33ca9c2011-09-22 03:09:07 +0000434 case MipsII::MO_GPOFF_HI: O << "%hi(%neg(%gp_rel("; break;
435 case MipsII::MO_GPOFF_LO: O << "%lo(%neg(%gp_rel("; break;
436 case MipsII::MO_GOT_DISP: O << "%got_disp("; break;
437 case MipsII::MO_GOT_PAGE: O << "%got_page("; break;
438 case MipsII::MO_GOT_OFST: O << "%got_ofst("; break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000439 }
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000440
Chris Lattner762ccea2009-09-13 20:31:40 +0000441 switch (MO.getType()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000442 case MachineOperand::MO_Register:
Akira Hatanaka794bf172011-07-07 23:56:50 +0000443 O << '$'
Benjamin Kramer59085362011-11-06 20:37:06 +0000444 << StringRef(MipsInstPrinter::getRegisterName(MO.getReg())).lower();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000445 break;
446
447 case MachineOperand::MO_Immediate:
Akira Hatanakace98deb2011-05-24 21:22:21 +0000448 O << MO.getImm();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000449 break;
450
451 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000452 O << *MO.getMBB()->getSymbol();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000453 return;
454
455 case MachineOperand::MO_GlobalAddress:
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000456 O << *Mang->getSymbol(MO.getGlobal());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000457 break;
458
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000459 case MachineOperand::MO_BlockAddress: {
Akira Hatanaka864f6602012-06-14 21:10:56 +0000460 MCSymbol *BA = GetBlockAddressSymbol(MO.getBlockAddress());
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000461 O << BA->getName();
462 break;
463 }
464
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000465 case MachineOperand::MO_ExternalSymbol:
Chris Lattner10b318b2010-01-17 21:43:43 +0000466 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000467 break;
468
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000469 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000470 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner12164412010-01-16 00:21:18 +0000471 << '_' << MO.getIndex();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000472 break;
473
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000474 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000475 O << MAI->getPrivateGlobalPrefix() << "CPI"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000476 << getFunctionNumber() << "_" << MO.getIndex();
Bruno Cardoso Lopes2045c472009-11-19 06:06:13 +0000477 if (MO.getOffset())
478 O << "+" << MO.getOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000479 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000480
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000481 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000482 llvm_unreachable("<unknown operand type>");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000483 }
484
485 if (closeP) O << ")";
486}
487
Chris Lattner35c33bd2010-04-04 04:47:45 +0000488void MipsAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum,
489 raw_ostream &O) {
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000490 const MachineOperand &MO = MI->getOperand(opNum);
Devang Patela00adba2010-04-27 22:24:37 +0000491 if (MO.isImm())
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000492 O << (unsigned short int)MO.getImm();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000493 else
Chris Lattner35c33bd2010-04-04 04:47:45 +0000494 printOperand(MI, opNum, O);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000495}
496
497void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000498printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000499 // Load/Store memory operands -- imm($reg)
500 // If PIC target the target is loaded as the
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000501 // pattern lw $25,%call16($28)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000502 printOperand(MI, opNum+1, O);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000503 O << "(";
504 printOperand(MI, opNum, O);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000505 O << ")";
506}
507
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000508void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000509printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) {
510 // when using stack locations for not load/store instructions
511 // print the same way as all normal 3 operand instructions.
512 printOperand(MI, opNum, O);
513 O << ", ";
514 printOperand(MI, opNum+1, O);
515 return;
516}
517
518void MipsAsmPrinter::
Chris Lattner35c33bd2010-04-04 04:47:45 +0000519printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O,
520 const char *Modifier) {
Akira Hatanaka864f6602012-06-14 21:10:56 +0000521 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000522 O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000523}
524
Bob Wilson812209a2009-09-30 22:06:26 +0000525void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000526 // FIXME: Use SwitchSection.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000527
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000528 // Tell the assembler which ABI we are using
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000529 if (OutStreamer.hasRawTextSupport())
Akira Hatanaka82099682011-12-19 19:52:25 +0000530 OutStreamer.EmitRawText("\t.section .mdebug." +
531 Twine(getCurrentABIString()));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000532
533 // TODO: handle O64 ABI
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000534 if (OutStreamer.hasRawTextSupport()) {
535 if (Subtarget->isABI_EABI()) {
536 if (Subtarget->isGP32bit())
537 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long32"));
538 else
539 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long64"));
540 }
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000541 }
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000542
543 // return to previous section
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000544 if (OutStreamer.hasRawTextSupport())
545 OutStreamer.EmitRawText(StringRef("\t.previous"));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000546}
547
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000548MachineLocation
549MipsAsmPrinter::getDebugValueLocation(const MachineInstr *MI) const {
550 // Handles frame addresses emitted in MipsInstrInfo::emitFrameIndexDebugValue.
551 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
552 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
553 "Unexpected MachineOperand types");
554 return MachineLocation(MI->getOperand(0).getReg(),
555 MI->getOperand(1).getImm());
556}
557
558void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
559 raw_ostream &OS) {
560 // TODO: implement
561}
562
Bob Wilsona96751f2009-06-23 23:59:40 +0000563// Force static initialization.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000564extern "C" void LLVMInitializeMipsAsmPrinter() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +0000565 RegisterAsmPrinter<MipsAsmPrinter> X(TheMipsTarget);
566 RegisterAsmPrinter<MipsAsmPrinter> Y(TheMipselTarget);
Akira Hatanaka24648102011-09-21 03:00:58 +0000567 RegisterAsmPrinter<MipsAsmPrinter> A(TheMips64Target);
568 RegisterAsmPrinter<MipsAsmPrinter> B(TheMips64elTarget);
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000569}