blob: adc2d7ab81cacb957f910b0aa00d61f9ccda72c5 [file] [log] [blame]
Andrew Trick5429a6b2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Trick96f678f2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trickc174eaf2012-03-08 01:41:12 +000017#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/OwningPtr.h"
19#include "llvm/ADT/PriorityQueue.h"
20#include "llvm/Analysis/AliasAnalysis.h"
21#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakub Staszak760fa5d2013-03-10 13:11:23 +000022#include "llvm/CodeGen/MachineDominators.h"
23#include "llvm/CodeGen/MachineLoopInfo.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000024#include "llvm/CodeGen/Passes.h"
Andrew Trick15252602012-06-06 20:29:31 +000025#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000026#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick0a39d4e2012-05-24 22:11:09 +000027#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000028#include "llvm/Support/CommandLine.h"
29#include "llvm/Support/Debug.h"
30#include "llvm/Support/ErrorHandling.h"
Andrew Trick30849792013-01-25 07:45:29 +000031#include "llvm/Support/GraphWriter.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000032#include "llvm/Support/raw_ostream.h"
Jakub Staszak38084db2013-06-14 00:00:13 +000033#include "llvm/Target/TargetInstrInfo.h"
Andrew Trickc6cf11b2012-01-17 06:55:07 +000034#include <queue>
35
Andrew Trick96f678f2012-01-13 06:30:30 +000036using namespace llvm;
37
Andrew Trick78e5efe2012-09-11 00:39:15 +000038namespace llvm {
39cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
40 cl::desc("Force top-down list scheduling"));
41cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
42 cl::desc("Force bottom-up list scheduling"));
43}
Andrew Trick17d35e52012-03-14 04:00:41 +000044
Andrew Trick0df7f882012-03-07 00:18:25 +000045#ifndef NDEBUG
46static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
47 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000048
49static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
50 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000051#else
52static bool ViewMISchedDAGs = false;
53#endif // NDEBUG
54
Andrew Tricke38afe12013-04-24 15:54:43 +000055// FIXME: remove this flag after initial testing. It should always be a good
56// thing.
57static cl::opt<bool> EnableCopyConstrain("misched-vcopy", cl::Hidden,
58 cl::desc("Constrain vreg copies."), cl::init(true));
59
Andrew Trick9b5caaa2012-11-12 19:40:10 +000060static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000061 cl::desc("Enable load clustering."), cl::init(true));
Andrew Trick9b5caaa2012-11-12 19:40:10 +000062
Andrew Trick6996fd02012-11-12 19:52:20 +000063// Experimental heuristics
64static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000065 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick6996fd02012-11-12 19:52:20 +000066
Andrew Trickfff2d3a2013-03-08 05:40:34 +000067static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
68 cl::desc("Verify machine instrs before and after machine scheduling"));
69
Andrew Trick178f7d02013-01-25 04:01:04 +000070// DAG subtrees must have at least this many nodes.
71static const unsigned MinSubtreeSize = 8;
72
Andrew Trick5edf2f02012-01-14 02:17:06 +000073//===----------------------------------------------------------------------===//
74// Machine Instruction Scheduling Pass and Registry
75//===----------------------------------------------------------------------===//
76
Andrew Trick86b7e2a2012-04-24 20:36:19 +000077MachineSchedContext::MachineSchedContext():
78 MF(0), MLI(0), MDT(0), PassConfig(0), AA(0), LIS(0) {
79 RegClassInfo = new RegisterClassInfo();
80}
81
82MachineSchedContext::~MachineSchedContext() {
83 delete RegClassInfo;
84}
85
Andrew Trick96f678f2012-01-13 06:30:30 +000086namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000087/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000088class MachineScheduler : public MachineSchedContext,
89 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000090public:
Andrew Trick42b7a712012-01-17 06:55:03 +000091 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000092
93 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
94
95 virtual void releaseMemory() {}
96
97 virtual bool runOnMachineFunction(MachineFunction&);
98
99 virtual void print(raw_ostream &O, const Module* = 0) const;
100
101 static char ID; // Class identification, replacement for typeinfo
102};
103} // namespace
104
Andrew Trick42b7a712012-01-17 06:55:03 +0000105char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +0000106
Andrew Trick42b7a712012-01-17 06:55:03 +0000107char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +0000108
Andrew Trick42b7a712012-01-17 06:55:03 +0000109INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000110 "Machine Instruction Scheduler", false, false)
111INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
112INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
113INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +0000114INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000115 "Machine Instruction Scheduler", false, false)
116
Andrew Trick42b7a712012-01-17 06:55:03 +0000117MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +0000118: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +0000119 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +0000120}
121
Andrew Trick42b7a712012-01-17 06:55:03 +0000122void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000123 AU.setPreservesCFG();
124 AU.addRequiredID(MachineDominatorsID);
125 AU.addRequired<MachineLoopInfo>();
126 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000127 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000128 AU.addRequired<SlotIndexes>();
129 AU.addPreserved<SlotIndexes>();
130 AU.addRequired<LiveIntervals>();
131 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000132 MachineFunctionPass::getAnalysisUsage(AU);
133}
134
Andrew Trick96f678f2012-01-13 06:30:30 +0000135MachinePassRegistry MachineSchedRegistry::Registry;
136
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000137/// A dummy default scheduler factory indicates whether the scheduler
138/// is overridden on the command line.
139static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
140 return 0;
141}
Andrew Trick96f678f2012-01-13 06:30:30 +0000142
143/// MachineSchedOpt allows command line selection of the scheduler.
144static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
145 RegisterPassParser<MachineSchedRegistry> >
146MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000147 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000148 cl::desc("Machine instruction scheduler to use"));
149
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000150static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000151DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000152 useDefaultMachineSched);
153
Andrew Trick17d35e52012-03-14 04:00:41 +0000154/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000155/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000156static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000157
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000158
159/// Decrement this iterator until reaching the top or a non-debug instr.
160static MachineBasicBlock::iterator
161priorNonDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator Beg) {
162 assert(I != Beg && "reached the top of the region, cannot decrement");
163 while (--I != Beg) {
164 if (!I->isDebugValue())
165 break;
166 }
167 return I;
168}
169
170/// If this iterator is a debug value, increment until reaching the End or a
171/// non-debug instruction.
172static MachineBasicBlock::iterator
173nextIfDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator End) {
Andrew Trick811d92682012-05-17 18:35:03 +0000174 for(; I != End; ++I) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000175 if (!I->isDebugValue())
176 break;
177 }
178 return I;
179}
180
Andrew Trickcb058d52012-03-14 04:00:38 +0000181/// Top-level MachineScheduler pass driver.
182///
183/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000184/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
185/// consistent with the DAG builder, which traverses the interior of the
186/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000187///
188/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000189/// simplifying the DAG builder's support for "special" target instructions.
190/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000191/// scheduling boundaries, for example to bundle the boudary instructions
192/// without reordering them. This creates complexity, because the target
193/// scheduler must update the RegionBegin and RegionEnd positions cached by
194/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
195/// design would be to split blocks at scheduling boundaries, but LLVM has a
196/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000197bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick89c324b2012-05-10 21:06:21 +0000198 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
199
Andrew Trick96f678f2012-01-13 06:30:30 +0000200 // Initialize the context of the pass.
201 MF = &mf;
202 MLI = &getAnalysis<MachineLoopInfo>();
203 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000204 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000205 AA = &getAnalysis<AliasAnalysis>();
206
Lang Hames907cc8f2012-01-27 22:36:19 +0000207 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000208 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000209
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000210 if (VerifyScheduling) {
211 DEBUG(LIS->print(dbgs()));
212 MF->verify(this, "Before machine scheduling.");
213 }
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000214 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000215
Andrew Trick96f678f2012-01-13 06:30:30 +0000216 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000217 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
218 if (Ctor == useDefaultMachineSched) {
219 // Get the default scheduler set by the target.
220 Ctor = MachineSchedRegistry::getDefault();
221 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000222 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000223 MachineSchedRegistry::setDefault(Ctor);
224 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000225 }
226 // Instantiate the selected scheduler.
227 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
228
229 // Visit all machine basic blocks.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000230 //
231 // TODO: Visit blocks in global postorder or postorder within the bottom-up
232 // loop tree. Then we can optionally compute global RegPressure.
Andrew Trick96f678f2012-01-13 06:30:30 +0000233 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
234 MBB != MBBEnd; ++MBB) {
235
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000236 Scheduler->startBlock(MBB);
237
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000238 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000239 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000240 // boundary at the bottom of the region. The DAG does not include RegionEnd,
241 // but the region does (i.e. the next RegionEnd is above the previous
242 // RegionBegin). If the current block has no terminator then RegionEnd ==
243 // MBB->end() for the bottom region.
244 //
245 // The Scheduler may insert instructions during either schedule() or
246 // exitRegion(), even for empty regions. So the local iterators 'I' and
247 // 'RegionEnd' are invalid across these calls.
Andrew Trick22764532012-11-06 07:10:34 +0000248 unsigned RemainingInstrs = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000249 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000250 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick006e1ab2012-04-24 17:56:43 +0000251
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000252 // Avoid decrementing RegionEnd for blocks with no terminator.
253 if (RegionEnd != MBB->end()
254 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
255 --RegionEnd;
256 // Count the boundary instruction.
Andrew Trick22764532012-11-06 07:10:34 +0000257 --RemainingInstrs;
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000258 }
259
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000260 // The next region starts above the previous region. Look backward in the
261 // instruction stream until we find the nearest boundary.
262 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trick22764532012-11-06 07:10:34 +0000263 for(;I != MBB->begin(); --I, --RemainingInstrs) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000264 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
265 break;
266 }
Andrew Trick47c14452012-03-07 05:21:52 +0000267 // Notify the scheduler of the region, even if we may skip scheduling
268 // it. Perhaps it still needs to be bundled.
Andrew Trick22764532012-11-06 07:10:34 +0000269 Scheduler->enterRegion(MBB, I, RegionEnd, RemainingInstrs);
Andrew Trick47c14452012-03-07 05:21:52 +0000270
271 // Skip empty scheduling regions (0 or 1 schedulable instructions).
272 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000273 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000274 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000275 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000276 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000277 }
Andrew Trickbb0a2422012-05-24 22:11:14 +0000278 DEBUG(dbgs() << "********** MI Scheduling **********\n");
Craig Topper96601ca2012-08-22 06:07:19 +0000279 DEBUG(dbgs() << MF->getName()
Andrew Trickc8554232013-01-25 07:45:31 +0000280 << ":BB#" << MBB->getNumber() << " " << MBB->getName()
281 << "\n From: " << *I << " To: ";
Andrew Trick291411c2012-02-08 02:17:21 +0000282 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
283 else dbgs() << "End";
Andrew Trick22764532012-11-06 07:10:34 +0000284 dbgs() << " Remaining: " << RemainingInstrs << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000285
Andrew Trickd24da972012-03-09 03:46:42 +0000286 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000287 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000288 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000289
290 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000291 Scheduler->exitRegion();
292
293 // Scheduling has invalidated the current iterator 'I'. Ask the
294 // scheduler for the top of it's scheduled region.
295 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000296 }
Andrew Trick22764532012-11-06 07:10:34 +0000297 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000298 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000299 }
Andrew Trick830da402012-04-01 07:24:23 +0000300 Scheduler->finalizeSchedule();
Andrew Trickaad37f12012-03-21 04:12:12 +0000301 DEBUG(LIS->print(dbgs()));
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000302 if (VerifyScheduling)
303 MF->verify(this, "After machine scheduling.");
Andrew Trick96f678f2012-01-13 06:30:30 +0000304 return true;
305}
306
Andrew Trick42b7a712012-01-17 06:55:03 +0000307void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000308 // unimplemented
309}
310
Manman Renb720be62012-09-11 22:23:19 +0000311#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trick78e5efe2012-09-11 00:39:15 +0000312void ReadyQueue::dump() {
Andrew Trick11189f72013-04-05 00:31:29 +0000313 dbgs() << " " << Name << ": ";
Andrew Trick78e5efe2012-09-11 00:39:15 +0000314 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
315 dbgs() << Queue[i]->NodeNum << " ";
316 dbgs() << "\n";
317}
318#endif
Andrew Trick17d35e52012-03-14 04:00:41 +0000319
320//===----------------------------------------------------------------------===//
321// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
322// preservation.
323//===----------------------------------------------------------------------===//
324
Andrew Trick178f7d02013-01-25 04:01:04 +0000325ScheduleDAGMI::~ScheduleDAGMI() {
326 delete DFSResult;
327 DeleteContainerPointers(Mutations);
328 delete SchedImpl;
329}
330
Andrew Tricke38afe12013-04-24 15:54:43 +0000331bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
332 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
333}
334
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000335bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick6996fd02012-11-12 19:52:20 +0000336 if (SuccSU != &ExitSU) {
337 // Do not use WillCreateCycle, it assumes SD scheduling.
338 // If Pred is reachable from Succ, then the edge creates a cycle.
339 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
340 return false;
341 Topo.AddPred(SuccSU, PredDep.getSUnit());
342 }
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000343 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
344 // Return true regardless of whether a new edge needed to be inserted.
345 return true;
346}
347
Andrew Trickc174eaf2012-03-08 01:41:12 +0000348/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
349/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000350///
351/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000352void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000353 SUnit *SuccSU = SuccEdge->getSUnit();
354
Andrew Trickae692f22012-11-12 19:28:57 +0000355 if (SuccEdge->isWeak()) {
356 --SuccSU->WeakPredsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000357 if (SuccEdge->isCluster())
358 NextClusterSucc = SuccSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000359 return;
360 }
Andrew Trickc174eaf2012-03-08 01:41:12 +0000361#ifndef NDEBUG
362 if (SuccSU->NumPredsLeft == 0) {
363 dbgs() << "*** Scheduling failed! ***\n";
364 SuccSU->dump(this);
365 dbgs() << " has been released too many times!\n";
366 llvm_unreachable(0);
367 }
368#endif
369 --SuccSU->NumPredsLeft;
370 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000371 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000372}
373
374/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000375void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000376 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
377 I != E; ++I) {
378 releaseSucc(SU, &*I);
379 }
380}
381
Andrew Trick17d35e52012-03-14 04:00:41 +0000382/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
383/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000384///
385/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000386void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
387 SUnit *PredSU = PredEdge->getSUnit();
388
Andrew Trickae692f22012-11-12 19:28:57 +0000389 if (PredEdge->isWeak()) {
390 --PredSU->WeakSuccsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000391 if (PredEdge->isCluster())
392 NextClusterPred = PredSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000393 return;
394 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000395#ifndef NDEBUG
396 if (PredSU->NumSuccsLeft == 0) {
397 dbgs() << "*** Scheduling failed! ***\n";
398 PredSU->dump(this);
399 dbgs() << " has been released too many times!\n";
400 llvm_unreachable(0);
401 }
402#endif
403 --PredSU->NumSuccsLeft;
404 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
405 SchedImpl->releaseBottomNode(PredSU);
406}
407
408/// releasePredecessors - Call releasePred on each of SU's predecessors.
409void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
410 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
411 I != E; ++I) {
412 releasePred(SU, &*I);
413 }
414}
415
Andrew Trick4392f0f2013-04-13 06:07:40 +0000416/// This is normally called from the main scheduler loop but may also be invoked
417/// by the scheduling strategy to perform additional code motion.
Andrew Trick17d35e52012-03-14 04:00:41 +0000418void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
419 MachineBasicBlock::iterator InsertPos) {
Andrew Trick811d92682012-05-17 18:35:03 +0000420 // Advance RegionBegin if the first instruction moves down.
Andrew Trick1ce062f2012-03-21 04:12:10 +0000421 if (&*RegionBegin == MI)
Andrew Trick811d92682012-05-17 18:35:03 +0000422 ++RegionBegin;
423
424 // Update the instruction stream.
Andrew Trick17d35e52012-03-14 04:00:41 +0000425 BB->splice(InsertPos, BB, MI);
Andrew Trick811d92682012-05-17 18:35:03 +0000426
427 // Update LiveIntervals
Andrew Trick27c28ce2012-10-16 00:22:51 +0000428 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick811d92682012-05-17 18:35:03 +0000429
430 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick17d35e52012-03-14 04:00:41 +0000431 if (RegionBegin == InsertPos)
432 RegionBegin = MI;
433}
434
Andrew Trick0b0d8992012-03-21 04:12:07 +0000435bool ScheduleDAGMI::checkSchedLimit() {
436#ifndef NDEBUG
437 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
438 CurrentTop = CurrentBottom;
439 return false;
440 }
441 ++NumInstrsScheduled;
442#endif
443 return true;
444}
445
Andrew Trick006e1ab2012-04-24 17:56:43 +0000446/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
447/// crossing a scheduling boundary. [begin, end) includes all instructions in
448/// the region, including the boundary itself and single-instruction regions
449/// that don't get scheduled.
450void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
451 MachineBasicBlock::iterator begin,
452 MachineBasicBlock::iterator end,
453 unsigned endcount)
454{
455 ScheduleDAGInstrs::enterRegion(bb, begin, end, endcount);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000456
457 // For convenience remember the end of the liveness region.
458 LiveRegionEnd =
459 (RegionEnd == bb->end()) ? RegionEnd : llvm::next(RegionEnd);
460}
461
462// Setup the register pressure trackers for the top scheduled top and bottom
463// scheduled regions.
464void ScheduleDAGMI::initRegPressure() {
465 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
466 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
467
468 // Close the RPTracker to finalize live ins.
469 RPTracker.closeRegion();
470
Andrew Trickbb0a2422012-05-24 22:11:14 +0000471 DEBUG(RPTracker.getPressure().dump(TRI));
472
Andrew Trick7f8ab782012-05-10 21:06:10 +0000473 // Initialize the live ins and live outs.
474 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
475 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
476
477 // Close one end of the tracker so we can call
478 // getMaxUpward/DownwardPressureDelta before advancing across any
479 // instructions. This converts currently live regs into live ins/outs.
480 TopRPTracker.closeTop();
481 BotRPTracker.closeBottom();
482
483 // Account for liveness generated by the region boundary.
484 if (LiveRegionEnd != RegionEnd)
485 BotRPTracker.recede();
486
487 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000488
489 // Cache the list of excess pressure sets in this region. This will also track
490 // the max pressure in the scheduled code for these sets.
491 RegionCriticalPSets.clear();
Jakub Staszakb74564a2013-01-25 21:44:27 +0000492 const std::vector<unsigned> &RegionPressure =
493 RPTracker.getPressure().MaxSetPressure;
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000494 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
495 unsigned Limit = TRI->getRegPressureSetLimit(i);
Andrew Trick78e5efe2012-09-11 00:39:15 +0000496 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
497 << "Limit " << Limit
498 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000499 if (RegionPressure[i] > Limit)
500 RegionCriticalPSets.push_back(PressureElement(i, 0));
501 }
502 DEBUG(dbgs() << "Excess PSets: ";
503 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
504 dbgs() << TRI->getRegPressureSetName(
505 RegionCriticalPSets[i].PSetID) << " ";
506 dbgs() << "\n");
507}
508
509// FIXME: When the pressure tracker deals in pressure differences then we won't
510// iterate over all RegionCriticalPSets[i].
511void ScheduleDAGMI::
Jakub Staszakb717a502013-02-16 15:47:26 +0000512updateScheduledPressure(const std::vector<unsigned> &NewMaxPressure) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000513 for (unsigned i = 0, e = RegionCriticalPSets.size(); i < e; ++i) {
514 unsigned ID = RegionCriticalPSets[i].PSetID;
515 int &MaxUnits = RegionCriticalPSets[i].UnitIncrease;
516 if ((int)NewMaxPressure[ID] > MaxUnits)
517 MaxUnits = NewMaxPressure[ID];
518 }
Andrew Trick811a3722013-04-24 15:54:36 +0000519 DEBUG(
520 for (unsigned i = 0, e = NewMaxPressure.size(); i < e; ++i) {
521 unsigned Limit = TRI->getRegPressureSetLimit(i);
522 if (NewMaxPressure[i] > Limit ) {
523 dbgs() << " " << TRI->getRegPressureSetName(i) << ": "
524 << NewMaxPressure[i] << " > " << Limit << "\n";
525 }
526 });
Andrew Trick006e1ab2012-04-24 17:56:43 +0000527}
528
Andrew Trick17d35e52012-03-14 04:00:41 +0000529/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick006e1ab2012-04-24 17:56:43 +0000530/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
531/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick78e5efe2012-09-11 00:39:15 +0000532///
533/// This is a skeletal driver, with all the functionality pushed into helpers,
534/// so that it can be easilly extended by experimental schedulers. Generally,
535/// implementing MachineSchedStrategy should be sufficient to implement a new
536/// scheduling algorithm. However, if a scheduler further subclasses
537/// ScheduleDAGMI then it will want to override this virtual method in order to
538/// update any specialized state.
Andrew Trick17d35e52012-03-14 04:00:41 +0000539void ScheduleDAGMI::schedule() {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000540 buildDAGWithRegPressure();
541
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000542 Topo.InitDAGTopologicalSorting();
543
Andrew Trickd039b382012-09-14 17:22:42 +0000544 postprocessDAG();
545
Andrew Trick4e1fb182013-01-25 06:33:57 +0000546 SmallVector<SUnit*, 8> TopRoots, BotRoots;
547 findRootsAndBiasEdges(TopRoots, BotRoots);
548
549 // Initialize the strategy before modifying the DAG.
550 // This may initialize a DFSResult to be used for queue priority.
551 SchedImpl->initialize(this);
552
Andrew Trick78e5efe2012-09-11 00:39:15 +0000553 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
554 SUnits[su].dumpAll(this));
Andrew Trick4e1fb182013-01-25 06:33:57 +0000555 if (ViewMISchedDAGs) viewGraph();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000556
Andrew Trick4e1fb182013-01-25 06:33:57 +0000557 // Initialize ready queues now that the DAG and priority data are finalized.
558 initQueues(TopRoots, BotRoots);
Andrew Trick78e5efe2012-09-11 00:39:15 +0000559
560 bool IsTopNode = false;
561 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
Andrew Trick30c6ec22012-10-08 18:53:53 +0000562 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick78e5efe2012-09-11 00:39:15 +0000563 if (!checkSchedLimit())
564 break;
565
566 scheduleMI(SU, IsTopNode);
567
568 updateQueues(SU, IsTopNode);
569 }
570 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
571
572 placeDebugValues();
Andrew Trick3b87f622012-11-07 07:05:09 +0000573
574 DEBUG({
Andrew Trickb4221042012-11-28 03:42:47 +0000575 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3b87f622012-11-07 07:05:09 +0000576 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
577 dumpSchedule();
578 dbgs() << '\n';
579 });
Andrew Trick78e5efe2012-09-11 00:39:15 +0000580}
581
582/// Build the DAG and setup three register pressure trackers.
583void ScheduleDAGMI::buildDAGWithRegPressure() {
Andrew Trick7f8ab782012-05-10 21:06:10 +0000584 // Initialize the register pressure tracker used by buildSchedGraph.
585 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000586
Andrew Trick7f8ab782012-05-10 21:06:10 +0000587 // Account for liveness generate by the region boundary.
588 if (LiveRegionEnd != RegionEnd)
589 RPTracker.recede();
590
591 // Build the DAG, and compute current register pressure.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000592 buildSchedGraph(AA, &RPTracker);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000593
Andrew Trick7f8ab782012-05-10 21:06:10 +0000594 // Initialize top/bottom trackers after computing region pressure.
595 initRegPressure();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000596}
Andrew Trick7f8ab782012-05-10 21:06:10 +0000597
Andrew Trickd039b382012-09-14 17:22:42 +0000598/// Apply each ScheduleDAGMutation step in order.
599void ScheduleDAGMI::postprocessDAG() {
600 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
601 Mutations[i]->apply(this);
602 }
603}
604
Andrew Trick4e1fb182013-01-25 06:33:57 +0000605void ScheduleDAGMI::computeDFSResult() {
Andrew Trick178f7d02013-01-25 04:01:04 +0000606 if (!DFSResult)
607 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
608 DFSResult->clear();
Andrew Trick178f7d02013-01-25 04:01:04 +0000609 ScheduledTrees.clear();
Andrew Trick4e1fb182013-01-25 06:33:57 +0000610 DFSResult->resize(SUnits.size());
611 DFSResult->compute(SUnits);
Andrew Trick178f7d02013-01-25 04:01:04 +0000612 ScheduledTrees.resize(DFSResult->getNumSubtrees());
613}
614
Andrew Trick4e1fb182013-01-25 06:33:57 +0000615void ScheduleDAGMI::findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
616 SmallVectorImpl<SUnit*> &BotRoots) {
Andrew Trick1e94e982012-10-15 18:02:27 +0000617 for (std::vector<SUnit>::iterator
618 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
Andrew Trickae692f22012-11-12 19:28:57 +0000619 SUnit *SU = &(*I);
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000620 assert(!SU->isBoundaryNode() && "Boundary node should not be in SUnits");
Andrew Trickdb417062013-01-24 02:09:57 +0000621
622 // Order predecessors so DFSResult follows the critical path.
623 SU->biasCriticalPath();
624
Andrew Trick1e94e982012-10-15 18:02:27 +0000625 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000626 if (!I->NumPredsLeft)
Andrew Trick4e1fb182013-01-25 06:33:57 +0000627 TopRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000628 // A SUnit is ready to bottom schedule if it has no successors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000629 if (!I->NumSuccsLeft)
Andrew Trickae692f22012-11-12 19:28:57 +0000630 BotRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000631 }
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000632 ExitSU.biasCriticalPath();
Andrew Trick1e94e982012-10-15 18:02:27 +0000633}
634
Andrew Trick78e5efe2012-09-11 00:39:15 +0000635/// Identify DAG roots and setup scheduler queues.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000636void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
637 ArrayRef<SUnit*> BotRoots) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000638 NextClusterSucc = NULL;
639 NextClusterPred = NULL;
Andrew Trick1e94e982012-10-15 18:02:27 +0000640
Andrew Trickae692f22012-11-12 19:28:57 +0000641 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000642 //
643 // Nodes with unreleased weak edges can still be roots.
644 // Release top roots in forward order.
645 for (SmallVectorImpl<SUnit*>::const_iterator
646 I = TopRoots.begin(), E = TopRoots.end(); I != E; ++I) {
647 SchedImpl->releaseTopNode(*I);
648 }
649 // Release bottom roots in reverse order so the higher priority nodes appear
650 // first. This is more natural and slightly more efficient.
651 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
652 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
653 SchedImpl->releaseBottomNode(*I);
654 }
Andrew Trickae692f22012-11-12 19:28:57 +0000655
Andrew Trickc174eaf2012-03-08 01:41:12 +0000656 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000657 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000658
Andrew Trick1e94e982012-10-15 18:02:27 +0000659 SchedImpl->registerRoots();
660
Andrew Trick657b75b2012-12-01 01:22:49 +0000661 // Advance past initial DebugValues.
662 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000663 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
Andrew Trick657b75b2012-12-01 01:22:49 +0000664 TopRPTracker.setPos(CurrentTop);
665
Andrew Trick17d35e52012-03-14 04:00:41 +0000666 CurrentBottom = RegionEnd;
Andrew Trick78e5efe2012-09-11 00:39:15 +0000667}
Andrew Trickc174eaf2012-03-08 01:41:12 +0000668
Andrew Trick78e5efe2012-09-11 00:39:15 +0000669/// Move an instruction and update register pressure.
670void ScheduleDAGMI::scheduleMI(SUnit *SU, bool IsTopNode) {
671 // Move the instruction to its new location in the instruction stream.
672 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000673
Andrew Trick78e5efe2012-09-11 00:39:15 +0000674 if (IsTopNode) {
675 assert(SU->isTopReady() && "node still has unscheduled dependencies");
676 if (&*CurrentTop == MI)
677 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick17d35e52012-03-14 04:00:41 +0000678 else {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000679 moveInstruction(MI, CurrentTop);
680 TopRPTracker.setPos(MI);
Andrew Trick17d35e52012-03-14 04:00:41 +0000681 }
Andrew Trick000b2502012-04-24 18:04:37 +0000682
Andrew Trick78e5efe2012-09-11 00:39:15 +0000683 // Update top scheduled pressure.
684 TopRPTracker.advance();
685 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
686 updateScheduledPressure(TopRPTracker.getPressure().MaxSetPressure);
687 }
688 else {
689 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
690 MachineBasicBlock::iterator priorII =
691 priorNonDebug(CurrentBottom, CurrentTop);
692 if (&*priorII == MI)
693 CurrentBottom = priorII;
694 else {
695 if (&*CurrentTop == MI) {
696 CurrentTop = nextIfDebug(++CurrentTop, priorII);
697 TopRPTracker.setPos(CurrentTop);
698 }
699 moveInstruction(MI, CurrentBottom);
700 CurrentBottom = MI;
701 }
702 // Update bottom scheduled pressure.
703 BotRPTracker.recede();
704 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
705 updateScheduledPressure(BotRPTracker.getPressure().MaxSetPressure);
706 }
707}
708
709/// Update scheduler queues after scheduling an instruction.
710void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
711 // Release dependent instructions for scheduling.
712 if (IsTopNode)
713 releaseSuccessors(SU);
714 else
715 releasePredecessors(SU);
716
717 SU->isScheduled = true;
718
Andrew Trick178f7d02013-01-25 04:01:04 +0000719 if (DFSResult) {
720 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
721 if (!ScheduledTrees.test(SubtreeID)) {
722 ScheduledTrees.set(SubtreeID);
723 DFSResult->scheduleTree(SubtreeID);
724 SchedImpl->scheduleTree(SubtreeID);
725 }
726 }
727
Andrew Trick78e5efe2012-09-11 00:39:15 +0000728 // Notify the scheduling strategy after updating the DAG.
729 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick000b2502012-04-24 18:04:37 +0000730}
731
732/// Reinsert any remaining debug_values, just like the PostRA scheduler.
733void ScheduleDAGMI::placeDebugValues() {
734 // If first instruction was a DBG_VALUE then put it back.
735 if (FirstDbgValue) {
736 BB->splice(RegionBegin, BB, FirstDbgValue);
737 RegionBegin = FirstDbgValue;
738 }
739
740 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
741 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
742 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
743 MachineInstr *DbgValue = P.first;
744 MachineBasicBlock::iterator OrigPrevMI = P.second;
Andrew Trick67bdd422012-12-01 01:22:38 +0000745 if (&*RegionBegin == DbgValue)
746 ++RegionBegin;
Andrew Trick000b2502012-04-24 18:04:37 +0000747 BB->splice(++OrigPrevMI, BB, DbgValue);
748 if (OrigPrevMI == llvm::prior(RegionEnd))
749 RegionEnd = DbgValue;
750 }
751 DbgValues.clear();
752 FirstDbgValue = NULL;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000753}
754
Andrew Trick3b87f622012-11-07 07:05:09 +0000755#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
756void ScheduleDAGMI::dumpSchedule() const {
757 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
758 if (SUnit *SU = getSUnit(&(*MI)))
759 SU->dump(this);
760 else
761 dbgs() << "Missing SUnit\n";
762 }
763}
764#endif
765
Andrew Trick6996fd02012-11-12 19:52:20 +0000766//===----------------------------------------------------------------------===//
767// LoadClusterMutation - DAG post-processing to cluster loads.
768//===----------------------------------------------------------------------===//
769
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000770namespace {
771/// \brief Post-process the DAG to create cluster edges between neighboring
772/// loads.
773class LoadClusterMutation : public ScheduleDAGMutation {
774 struct LoadInfo {
775 SUnit *SU;
776 unsigned BaseReg;
777 unsigned Offset;
778 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
779 : SU(su), BaseReg(reg), Offset(ofs) {}
780 };
781 static bool LoadInfoLess(const LoadClusterMutation::LoadInfo &LHS,
782 const LoadClusterMutation::LoadInfo &RHS);
783
784 const TargetInstrInfo *TII;
785 const TargetRegisterInfo *TRI;
786public:
787 LoadClusterMutation(const TargetInstrInfo *tii,
788 const TargetRegisterInfo *tri)
789 : TII(tii), TRI(tri) {}
790
791 virtual void apply(ScheduleDAGMI *DAG);
792protected:
793 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
794};
795} // anonymous
796
797bool LoadClusterMutation::LoadInfoLess(
798 const LoadClusterMutation::LoadInfo &LHS,
799 const LoadClusterMutation::LoadInfo &RHS) {
800 if (LHS.BaseReg != RHS.BaseReg)
801 return LHS.BaseReg < RHS.BaseReg;
802 return LHS.Offset < RHS.Offset;
803}
804
805void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
806 ScheduleDAGMI *DAG) {
807 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
808 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
809 SUnit *SU = Loads[Idx];
810 unsigned BaseReg;
811 unsigned Offset;
812 if (TII->getLdStBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
813 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
814 }
815 if (LoadRecords.size() < 2)
816 return;
817 std::sort(LoadRecords.begin(), LoadRecords.end(), LoadInfoLess);
818 unsigned ClusterLength = 1;
819 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
820 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
821 ClusterLength = 1;
822 continue;
823 }
824
825 SUnit *SUa = LoadRecords[Idx].SU;
826 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Tricka7d2d562012-11-12 21:28:10 +0000827 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000828 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
829
830 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
831 << SUb->NodeNum << ")\n");
832 // Copy successor edges from SUa to SUb. Interleaving computation
833 // dependent on SUa can prevent load combining due to register reuse.
834 // Predecessor edges do not need to be copied from SUb to SUa since nearby
835 // loads should have effectively the same inputs.
836 for (SUnit::const_succ_iterator
837 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
838 if (SI->getSUnit() == SUb)
839 continue;
840 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
841 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
842 }
843 ++ClusterLength;
844 }
845 else
846 ClusterLength = 1;
847 }
848}
849
850/// \brief Callback from DAG postProcessing to create cluster edges for loads.
851void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
852 // Map DAG NodeNum to store chain ID.
853 DenseMap<unsigned, unsigned> StoreChainIDs;
854 // Map each store chain to a set of dependent loads.
855 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
856 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
857 SUnit *SU = &DAG->SUnits[Idx];
858 if (!SU->getInstr()->mayLoad())
859 continue;
860 unsigned ChainPredID = DAG->SUnits.size();
861 for (SUnit::const_pred_iterator
862 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
863 if (PI->isCtrl()) {
864 ChainPredID = PI->getSUnit()->NodeNum;
865 break;
866 }
867 }
868 // Check if this chain-like pred has been seen
869 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
870 unsigned NumChains = StoreChainDependents.size();
871 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
872 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
873 if (Result.second)
874 StoreChainDependents.resize(NumChains + 1);
875 StoreChainDependents[Result.first->second].push_back(SU);
876 }
877 // Iterate over the store chains.
878 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
879 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
880}
881
Andrew Trickc174eaf2012-03-08 01:41:12 +0000882//===----------------------------------------------------------------------===//
Andrew Trick6996fd02012-11-12 19:52:20 +0000883// MacroFusion - DAG post-processing to encourage fusion of macro ops.
884//===----------------------------------------------------------------------===//
885
886namespace {
887/// \brief Post-process the DAG to create cluster edges between instructions
888/// that may be fused by the processor into a single operation.
889class MacroFusion : public ScheduleDAGMutation {
890 const TargetInstrInfo *TII;
891public:
892 MacroFusion(const TargetInstrInfo *tii): TII(tii) {}
893
894 virtual void apply(ScheduleDAGMI *DAG);
895};
896} // anonymous
897
898/// \brief Callback from DAG postProcessing to create cluster edges to encourage
899/// fused operations.
900void MacroFusion::apply(ScheduleDAGMI *DAG) {
901 // For now, assume targets can only fuse with the branch.
902 MachineInstr *Branch = DAG->ExitSU.getInstr();
903 if (!Branch)
904 return;
905
906 for (unsigned Idx = DAG->SUnits.size(); Idx > 0;) {
907 SUnit *SU = &DAG->SUnits[--Idx];
908 if (!TII->shouldScheduleAdjacent(SU->getInstr(), Branch))
909 continue;
910
911 // Create a single weak edge from SU to ExitSU. The only effect is to cause
912 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
913 // need to copy predecessor edges from ExitSU to SU, since top-down
914 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
915 // of SU, we could create an artificial edge from the deepest root, but it
916 // hasn't been needed yet.
917 bool Success = DAG->addEdge(&DAG->ExitSU, SDep(SU, SDep::Cluster));
918 (void)Success;
919 assert(Success && "No DAG nodes should be reachable from ExitSU");
920
921 DEBUG(dbgs() << "Macro Fuse SU(" << SU->NodeNum << ")\n");
922 break;
923 }
924}
925
926//===----------------------------------------------------------------------===//
Andrew Tricke38afe12013-04-24 15:54:43 +0000927// CopyConstrain - DAG post-processing to encourage copy elimination.
928//===----------------------------------------------------------------------===//
929
930namespace {
931/// \brief Post-process the DAG to create weak edges from all uses of a copy to
932/// the one use that defines the copy's source vreg, most likely an induction
933/// variable increment.
934class CopyConstrain : public ScheduleDAGMutation {
935 // Transient state.
936 SlotIndex RegionBeginIdx;
Andrew Tricka264a202013-04-24 23:19:56 +0000937 // RegionEndIdx is the slot index of the last non-debug instruction in the
938 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Tricke38afe12013-04-24 15:54:43 +0000939 SlotIndex RegionEndIdx;
940public:
941 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
942
943 virtual void apply(ScheduleDAGMI *DAG);
944
945protected:
946 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG);
947};
948} // anonymous
949
950/// constrainLocalCopy handles two possibilities:
951/// 1) Local src:
952/// I0: = dst
953/// I1: src = ...
954/// I2: = dst
955/// I3: dst = src (copy)
956/// (create pred->succ edges I0->I1, I2->I1)
957///
958/// 2) Local copy:
959/// I0: dst = src (copy)
960/// I1: = dst
961/// I2: src = ...
962/// I3: = dst
963/// (create pred->succ edges I1->I2, I3->I2)
964///
965/// Although the MachineScheduler is currently constrained to single blocks,
966/// this algorithm should handle extended blocks. An EBB is a set of
967/// contiguously numbered blocks such that the previous block in the EBB is
968/// always the single predecessor.
969void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG) {
970 LiveIntervals *LIS = DAG->getLIS();
971 MachineInstr *Copy = CopySU->getInstr();
972
973 // Check for pure vreg copies.
974 unsigned SrcReg = Copy->getOperand(1).getReg();
975 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
976 return;
977
978 unsigned DstReg = Copy->getOperand(0).getReg();
979 if (!TargetRegisterInfo::isVirtualRegister(DstReg))
980 return;
981
982 // Check if either the dest or source is local. If it's live across a back
983 // edge, it's not local. Note that if both vregs are live across the back
984 // edge, we cannot successfully contrain the copy without cyclic scheduling.
985 unsigned LocalReg = DstReg;
986 unsigned GlobalReg = SrcReg;
987 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
988 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
989 LocalReg = SrcReg;
990 GlobalReg = DstReg;
991 LocalLI = &LIS->getInterval(LocalReg);
992 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
993 return;
994 }
995 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
996
997 // Find the global segment after the start of the local LI.
998 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
999 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1000 // local live range. We could create edges from other global uses to the local
1001 // start, but the coalescer should have already eliminated these cases, so
1002 // don't bother dealing with it.
1003 if (GlobalSegment == GlobalLI->end())
1004 return;
1005
1006 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1007 // returned the next global segment. But if GlobalSegment overlaps with
1008 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1009 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1010 if (GlobalSegment->contains(LocalLI->beginIndex()))
1011 ++GlobalSegment;
1012
1013 if (GlobalSegment == GlobalLI->end())
1014 return;
1015
1016 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1017 if (GlobalSegment != GlobalLI->begin()) {
1018 // Two address defs have no hole.
1019 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->end,
1020 GlobalSegment->start)) {
1021 return;
1022 }
1023 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1024 // it would be a disconnected component in the live range.
1025 assert(llvm::prior(GlobalSegment)->start < LocalLI->beginIndex() &&
1026 "Disconnected LRG within the scheduling region.");
1027 }
1028 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1029 if (!GlobalDef)
1030 return;
1031
1032 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1033 if (!GlobalSU)
1034 return;
1035
1036 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1037 // constraining the uses of the last local def to precede GlobalDef.
1038 SmallVector<SUnit*,8> LocalUses;
1039 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1040 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1041 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1042 for (SUnit::const_succ_iterator
1043 I = LastLocalSU->Succs.begin(), E = LastLocalSU->Succs.end();
1044 I != E; ++I) {
1045 if (I->getKind() != SDep::Data || I->getReg() != LocalReg)
1046 continue;
1047 if (I->getSUnit() == GlobalSU)
1048 continue;
1049 if (!DAG->canAddEdge(GlobalSU, I->getSUnit()))
1050 return;
1051 LocalUses.push_back(I->getSUnit());
1052 }
1053 // Open the top of the GlobalLI hole by constraining any earlier global uses
1054 // to precede the start of LocalLI.
1055 SmallVector<SUnit*,8> GlobalUses;
1056 MachineInstr *FirstLocalDef =
1057 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1058 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1059 for (SUnit::const_pred_iterator
1060 I = GlobalSU->Preds.begin(), E = GlobalSU->Preds.end(); I != E; ++I) {
1061 if (I->getKind() != SDep::Anti || I->getReg() != GlobalReg)
1062 continue;
1063 if (I->getSUnit() == FirstLocalSU)
1064 continue;
1065 if (!DAG->canAddEdge(FirstLocalSU, I->getSUnit()))
1066 return;
1067 GlobalUses.push_back(I->getSUnit());
1068 }
1069 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1070 // Add the weak edges.
1071 for (SmallVectorImpl<SUnit*>::const_iterator
1072 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1073 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1074 << GlobalSU->NodeNum << ")\n");
1075 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1076 }
1077 for (SmallVectorImpl<SUnit*>::const_iterator
1078 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1079 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1080 << FirstLocalSU->NodeNum << ")\n");
1081 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1082 }
1083}
1084
1085/// \brief Callback from DAG postProcessing to create weak edges to encourage
1086/// copy elimination.
1087void CopyConstrain::apply(ScheduleDAGMI *DAG) {
Andrew Tricka264a202013-04-24 23:19:56 +00001088 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1089 if (FirstPos == DAG->end())
1090 return;
1091 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(&*FirstPos);
Andrew Tricke38afe12013-04-24 15:54:43 +00001092 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1093 &*priorNonDebug(DAG->end(), DAG->begin()));
1094
1095 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1096 SUnit *SU = &DAG->SUnits[Idx];
1097 if (!SU->getInstr()->isCopy())
1098 continue;
1099
1100 constrainLocalCopy(SU, DAG);
1101 }
1102}
1103
1104//===----------------------------------------------------------------------===//
Andrew Trick17d35e52012-03-14 04:00:41 +00001105// ConvergingScheduler - Implementation of the standard MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +00001106//===----------------------------------------------------------------------===//
1107
1108namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00001109/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
1110/// the schedule.
1111class ConvergingScheduler : public MachineSchedStrategy {
Andrew Trick3b87f622012-11-07 07:05:09 +00001112public:
1113 /// Represent the type of SchedCandidate found within a single queue.
1114 /// pickNodeBidirectional depends on these listed by decreasing priority.
1115 enum CandReason {
Andrew Tricke38afe12013-04-24 15:54:43 +00001116 NoCand, PhysRegCopy, SingleExcess, SingleCritical, Cluster, Weak,
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001117 ResourceReduce, ResourceDemand, BotHeightReduce, BotPathReduce,
1118 TopDepthReduce, TopPathReduce, SingleMax, MultiPressure, NextDefUse,
1119 NodeOrder};
Andrew Trick3b87f622012-11-07 07:05:09 +00001120
1121#ifndef NDEBUG
1122 static const char *getReasonStr(ConvergingScheduler::CandReason Reason);
1123#endif
1124
1125 /// Policy for scheduling the next instruction in the candidate's zone.
1126 struct CandPolicy {
1127 bool ReduceLatency;
1128 unsigned ReduceResIdx;
1129 unsigned DemandResIdx;
1130
1131 CandPolicy(): ReduceLatency(false), ReduceResIdx(0), DemandResIdx(0) {}
1132 };
1133
1134 /// Status of an instruction's critical resource consumption.
1135 struct SchedResourceDelta {
1136 // Count critical resources in the scheduled region required by SU.
1137 unsigned CritResources;
1138
1139 // Count critical resources from another region consumed by SU.
1140 unsigned DemandedResources;
1141
1142 SchedResourceDelta(): CritResources(0), DemandedResources(0) {}
1143
1144 bool operator==(const SchedResourceDelta &RHS) const {
1145 return CritResources == RHS.CritResources
1146 && DemandedResources == RHS.DemandedResources;
1147 }
1148 bool operator!=(const SchedResourceDelta &RHS) const {
1149 return !operator==(RHS);
1150 }
1151 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001152
1153 /// Store the state used by ConvergingScheduler heuristics, required for the
1154 /// lifetime of one invocation of pickNode().
1155 struct SchedCandidate {
Andrew Trick3b87f622012-11-07 07:05:09 +00001156 CandPolicy Policy;
1157
Andrew Trick7196a8f2012-05-10 21:06:16 +00001158 // The best SUnit candidate.
1159 SUnit *SU;
1160
Andrew Trick3b87f622012-11-07 07:05:09 +00001161 // The reason for this candidate.
1162 CandReason Reason;
1163
Andrew Trick7196a8f2012-05-10 21:06:16 +00001164 // Register pressure values for the best candidate.
1165 RegPressureDelta RPDelta;
1166
Andrew Trick3b87f622012-11-07 07:05:09 +00001167 // Critical resource consumption of the best candidate.
1168 SchedResourceDelta ResDelta;
1169
1170 SchedCandidate(const CandPolicy &policy)
1171 : Policy(policy), SU(NULL), Reason(NoCand) {}
1172
1173 bool isValid() const { return SU; }
1174
1175 // Copy the status of another candidate without changing policy.
1176 void setBest(SchedCandidate &Best) {
1177 assert(Best.Reason != NoCand && "uninitialized Sched candidate");
1178 SU = Best.SU;
1179 Reason = Best.Reason;
1180 RPDelta = Best.RPDelta;
1181 ResDelta = Best.ResDelta;
1182 }
1183
1184 void initResourceDelta(const ScheduleDAGMI *DAG,
1185 const TargetSchedModel *SchedModel);
Andrew Trick7196a8f2012-05-10 21:06:16 +00001186 };
Andrew Trick3b87f622012-11-07 07:05:09 +00001187
1188 /// Summarize the unscheduled region.
1189 struct SchedRemainder {
1190 // Critical path through the DAG in expected latency.
1191 unsigned CriticalPath;
1192
1193 // Unscheduled resources
1194 SmallVector<unsigned, 16> RemainingCounts;
1195 // Critical resource for the unscheduled zone.
1196 unsigned CritResIdx;
1197 // Number of micro-ops left to schedule.
1198 unsigned RemainingMicroOps;
Andrew Trick3b87f622012-11-07 07:05:09 +00001199
Andrew Trick3b87f622012-11-07 07:05:09 +00001200 void reset() {
1201 CriticalPath = 0;
1202 RemainingCounts.clear();
1203 CritResIdx = 0;
1204 RemainingMicroOps = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001205 }
1206
1207 SchedRemainder() { reset(); }
1208
1209 void init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel);
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001210
1211 unsigned getMaxRemainingCount(const TargetSchedModel *SchedModel) const {
1212 if (!SchedModel->hasInstrSchedModel())
1213 return 0;
1214
1215 return std::max(
1216 RemainingMicroOps * SchedModel->getMicroOpFactor(),
1217 RemainingCounts[CritResIdx]);
1218 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001219 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001220
Andrew Trickf3234242012-05-24 22:11:12 +00001221 /// Each Scheduling boundary is associated with ready queues. It tracks the
Andrew Trick3b87f622012-11-07 07:05:09 +00001222 /// current cycle in the direction of movement, and maintains the state
Andrew Trickf3234242012-05-24 22:11:12 +00001223 /// of "hazards" and other interlocks at the current cycle.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001224 struct SchedBoundary {
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001225 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001226 const TargetSchedModel *SchedModel;
Andrew Trick3b87f622012-11-07 07:05:09 +00001227 SchedRemainder *Rem;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001228
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001229 ReadyQueue Available;
1230 ReadyQueue Pending;
1231 bool CheckPending;
1232
Andrew Trick3b87f622012-11-07 07:05:09 +00001233 // For heuristics, keep a list of the nodes that immediately depend on the
1234 // most recently scheduled node.
1235 SmallPtrSet<const SUnit*, 8> NextSUs;
1236
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001237 ScheduleHazardRecognizer *HazardRec;
1238
1239 unsigned CurrCycle;
1240 unsigned IssueCount;
1241
1242 /// MinReadyCycle - Cycle of the soonest available instruction.
1243 unsigned MinReadyCycle;
1244
Andrew Trick3b87f622012-11-07 07:05:09 +00001245 // The expected latency of the critical path in this scheduled zone.
1246 unsigned ExpectedLatency;
1247
1248 // Resources used in the scheduled zone beyond this boundary.
1249 SmallVector<unsigned, 16> ResourceCounts;
1250
1251 // Cache the critical resources ID in this scheduled zone.
1252 unsigned CritResIdx;
1253
1254 // Is the scheduled region resource limited vs. latency limited.
1255 bool IsResourceLimited;
1256
1257 unsigned ExpectedCount;
1258
Andrew Trick3b87f622012-11-07 07:05:09 +00001259#ifndef NDEBUG
Andrew Trickb7e02892012-06-05 21:11:27 +00001260 // Remember the greatest min operand latency.
1261 unsigned MaxMinLatency;
Andrew Trick3b87f622012-11-07 07:05:09 +00001262#endif
1263
1264 void reset() {
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001265 // A new HazardRec is created for each DAG and owned by SchedBoundary.
1266 delete HazardRec;
1267
Andrew Trick3b87f622012-11-07 07:05:09 +00001268 Available.clear();
1269 Pending.clear();
1270 CheckPending = false;
1271 NextSUs.clear();
1272 HazardRec = 0;
1273 CurrCycle = 0;
1274 IssueCount = 0;
1275 MinReadyCycle = UINT_MAX;
1276 ExpectedLatency = 0;
1277 ResourceCounts.resize(1);
1278 assert(!ResourceCounts[0] && "nonzero count for bad resource");
1279 CritResIdx = 0;
1280 IsResourceLimited = false;
1281 ExpectedCount = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001282#ifndef NDEBUG
1283 MaxMinLatency = 0;
1284#endif
1285 // Reserve a zero-count for invalid CritResIdx.
1286 ResourceCounts.resize(1);
1287 }
Andrew Trickb7e02892012-06-05 21:11:27 +00001288
Andrew Trickf3234242012-05-24 22:11:12 +00001289 /// Pending queues extend the ready queues with the same ID and the
1290 /// PendingFlag set.
1291 SchedBoundary(unsigned ID, const Twine &Name):
Andrew Trick3b87f622012-11-07 07:05:09 +00001292 DAG(0), SchedModel(0), Rem(0), Available(ID, Name+".A"),
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001293 Pending(ID << ConvergingScheduler::LogMaxQID, Name+".P"),
1294 HazardRec(0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001295 reset();
1296 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001297
1298 ~SchedBoundary() { delete HazardRec; }
1299
Andrew Trick3b87f622012-11-07 07:05:09 +00001300 void init(ScheduleDAGMI *dag, const TargetSchedModel *smodel,
1301 SchedRemainder *rem);
Andrew Trick412cd2f2012-10-10 05:43:09 +00001302
Andrew Trickf3234242012-05-24 22:11:12 +00001303 bool isTop() const {
1304 return Available.getID() == ConvergingScheduler::TopQID;
1305 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001306
Andrew Trick3b87f622012-11-07 07:05:09 +00001307 unsigned getUnscheduledLatency(SUnit *SU) const {
1308 if (isTop())
1309 return SU->getHeight();
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001310 return SU->getDepth() + SU->Latency;
Andrew Trick3b87f622012-11-07 07:05:09 +00001311 }
1312
1313 unsigned getCriticalCount() const {
1314 return ResourceCounts[CritResIdx];
1315 }
1316
Andrew Trick5559ffa2012-06-29 03:23:24 +00001317 bool checkHazard(SUnit *SU);
1318
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001319 void setLatencyPolicy(CandPolicy &Policy);
Andrew Trick3b87f622012-11-07 07:05:09 +00001320
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001321 void releaseNode(SUnit *SU, unsigned ReadyCycle);
1322
1323 void bumpCycle();
1324
Andrew Trick3b87f622012-11-07 07:05:09 +00001325 void countResource(unsigned PIdx, unsigned Cycles);
1326
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001327 void bumpNode(SUnit *SU);
Andrew Trickb7e02892012-06-05 21:11:27 +00001328
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001329 void releasePending();
1330
1331 void removeReady(SUnit *SU);
1332
1333 SUnit *pickOnlyChoice();
1334 };
1335
Andrew Trick3b87f622012-11-07 07:05:09 +00001336private:
Andrew Trick17d35e52012-03-14 04:00:41 +00001337 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001338 const TargetSchedModel *SchedModel;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001339 const TargetRegisterInfo *TRI;
Andrew Trick42b7a712012-01-17 06:55:03 +00001340
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001341 // State of the top and bottom scheduled instruction boundaries.
Andrew Trick3b87f622012-11-07 07:05:09 +00001342 SchedRemainder Rem;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001343 SchedBoundary Top;
1344 SchedBoundary Bot;
Andrew Trick17d35e52012-03-14 04:00:41 +00001345
1346public:
Andrew Trickf3234242012-05-24 22:11:12 +00001347 /// SUnit::NodeQueueId: 0 (none), 1 (top), 2 (bot), 3 (both)
Andrew Trick7196a8f2012-05-10 21:06:16 +00001348 enum {
1349 TopQID = 1,
Andrew Trickf3234242012-05-24 22:11:12 +00001350 BotQID = 2,
1351 LogMaxQID = 2
Andrew Trick7196a8f2012-05-10 21:06:16 +00001352 };
1353
Andrew Trickf3234242012-05-24 22:11:12 +00001354 ConvergingScheduler():
Andrew Trick412cd2f2012-10-10 05:43:09 +00001355 DAG(0), SchedModel(0), TRI(0), Top(TopQID, "TopQ"), Bot(BotQID, "BotQ") {}
Andrew Trickd38f87e2012-05-10 21:06:12 +00001356
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001357 virtual void initialize(ScheduleDAGMI *dag);
Andrew Trick17d35e52012-03-14 04:00:41 +00001358
Andrew Trick7196a8f2012-05-10 21:06:16 +00001359 virtual SUnit *pickNode(bool &IsTopNode);
Andrew Trick17d35e52012-03-14 04:00:41 +00001360
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001361 virtual void schedNode(SUnit *SU, bool IsTopNode);
1362
1363 virtual void releaseTopNode(SUnit *SU);
1364
1365 virtual void releaseBottomNode(SUnit *SU);
1366
Andrew Trick3b87f622012-11-07 07:05:09 +00001367 virtual void registerRoots();
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001368
Andrew Trick3b87f622012-11-07 07:05:09 +00001369protected:
1370 void balanceZones(
1371 ConvergingScheduler::SchedBoundary &CriticalZone,
1372 ConvergingScheduler::SchedCandidate &CriticalCand,
1373 ConvergingScheduler::SchedBoundary &OppositeZone,
1374 ConvergingScheduler::SchedCandidate &OppositeCand);
1375
1376 void checkResourceLimits(ConvergingScheduler::SchedCandidate &TopCand,
1377 ConvergingScheduler::SchedCandidate &BotCand);
1378
1379 void tryCandidate(SchedCandidate &Cand,
1380 SchedCandidate &TryCand,
1381 SchedBoundary &Zone,
1382 const RegPressureTracker &RPTracker,
1383 RegPressureTracker &TempTracker);
1384
1385 SUnit *pickNodeBidirectional(bool &IsTopNode);
1386
1387 void pickNodeFromQueue(SchedBoundary &Zone,
1388 const RegPressureTracker &RPTracker,
1389 SchedCandidate &Candidate);
1390
Andrew Trick4392f0f2013-04-13 06:07:40 +00001391 void reschedulePhysRegCopies(SUnit *SU, bool isTop);
1392
Andrew Trick28ebc892012-05-10 21:06:19 +00001393#ifndef NDEBUG
Andrew Trick11189f72013-04-05 00:31:29 +00001394 void traceCandidate(const SchedCandidate &Cand);
Andrew Trick28ebc892012-05-10 21:06:19 +00001395#endif
Andrew Trick42b7a712012-01-17 06:55:03 +00001396};
1397} // namespace
1398
Andrew Trick3b87f622012-11-07 07:05:09 +00001399void ConvergingScheduler::SchedRemainder::
1400init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1401 reset();
1402 if (!SchedModel->hasInstrSchedModel())
1403 return;
1404 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1405 for (std::vector<SUnit>::iterator
1406 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1407 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
1408 RemainingMicroOps += SchedModel->getNumMicroOps(I->getInstr(), SC);
1409 for (TargetSchedModel::ProcResIter
1410 PI = SchedModel->getWriteProcResBegin(SC),
1411 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1412 unsigned PIdx = PI->ProcResourceIdx;
1413 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1414 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1415 }
1416 }
Andrew Trick071966f2012-12-18 20:52:49 +00001417 for (unsigned PIdx = 0, PEnd = SchedModel->getNumProcResourceKinds();
1418 PIdx != PEnd; ++PIdx) {
1419 if ((int)(RemainingCounts[PIdx] - RemainingCounts[CritResIdx])
1420 >= (int)SchedModel->getLatencyFactor()) {
1421 CritResIdx = PIdx;
1422 }
1423 }
Andrew Trickeda39a92013-06-15 04:49:42 +00001424 DEBUG(dbgs() << "Critical Resource: "
1425 << SchedModel->getProcResource(CritResIdx)->Name
1426 << ": " << RemainingCounts[CritResIdx]
1427 << " / " << SchedModel->getLatencyFactor() << '\n');
Andrew Trick3b87f622012-11-07 07:05:09 +00001428}
1429
1430void ConvergingScheduler::SchedBoundary::
1431init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1432 reset();
1433 DAG = dag;
1434 SchedModel = smodel;
1435 Rem = rem;
1436 if (SchedModel->hasInstrSchedModel())
1437 ResourceCounts.resize(SchedModel->getNumProcResourceKinds());
1438}
1439
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001440void ConvergingScheduler::initialize(ScheduleDAGMI *dag) {
1441 DAG = dag;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001442 SchedModel = DAG->getSchedModel();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001443 TRI = DAG->TRI;
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001444
Andrew Trick3b87f622012-11-07 07:05:09 +00001445 Rem.init(DAG, SchedModel);
1446 Top.init(DAG, SchedModel, &Rem);
1447 Bot.init(DAG, SchedModel, &Rem);
1448
1449 // Initialize resource counts.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001450
Andrew Trick412cd2f2012-10-10 05:43:09 +00001451 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
1452 // are disabled, then these HazardRecs will be disabled.
1453 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001454 const TargetMachine &TM = DAG->MF.getTarget();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001455 Top.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1456 Bot.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1457
1458 assert((!ForceTopDown || !ForceBottomUp) &&
1459 "-misched-topdown incompatible with -misched-bottomup");
1460}
1461
1462void ConvergingScheduler::releaseTopNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001463 if (SU->isScheduled)
1464 return;
1465
Andrew Trickd4539602012-12-18 20:52:52 +00001466 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Andrew Trickb7e02892012-06-05 21:11:27 +00001467 I != E; ++I) {
1468 unsigned PredReadyCycle = I->getSUnit()->TopReadyCycle;
Andrew Trickffd25262012-08-23 00:39:43 +00001469 unsigned MinLatency = I->getMinLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001470#ifndef NDEBUG
Andrew Trickffd25262012-08-23 00:39:43 +00001471 Top.MaxMinLatency = std::max(MinLatency, Top.MaxMinLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001472#endif
Andrew Trickffd25262012-08-23 00:39:43 +00001473 if (SU->TopReadyCycle < PredReadyCycle + MinLatency)
1474 SU->TopReadyCycle = PredReadyCycle + MinLatency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001475 }
1476 Top.releaseNode(SU, SU->TopReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001477}
1478
1479void ConvergingScheduler::releaseBottomNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001480 if (SU->isScheduled)
1481 return;
1482
1483 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1484
1485 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1486 I != E; ++I) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001487 if (I->isWeak())
1488 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001489 unsigned SuccReadyCycle = I->getSUnit()->BotReadyCycle;
Andrew Trickffd25262012-08-23 00:39:43 +00001490 unsigned MinLatency = I->getMinLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001491#ifndef NDEBUG
Andrew Trickffd25262012-08-23 00:39:43 +00001492 Bot.MaxMinLatency = std::max(MinLatency, Bot.MaxMinLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001493#endif
Andrew Trickffd25262012-08-23 00:39:43 +00001494 if (SU->BotReadyCycle < SuccReadyCycle + MinLatency)
1495 SU->BotReadyCycle = SuccReadyCycle + MinLatency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001496 }
1497 Bot.releaseNode(SU, SU->BotReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001498}
1499
Andrew Trick3b87f622012-11-07 07:05:09 +00001500void ConvergingScheduler::registerRoots() {
1501 Rem.CriticalPath = DAG->ExitSU.getDepth();
1502 // Some roots may not feed into ExitSU. Check all of them in case.
1503 for (std::vector<SUnit*>::const_iterator
1504 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
1505 if ((*I)->getDepth() > Rem.CriticalPath)
1506 Rem.CriticalPath = (*I)->getDepth();
1507 }
1508 DEBUG(dbgs() << "Critical Path: " << Rem.CriticalPath << '\n');
1509}
1510
Andrew Trick5559ffa2012-06-29 03:23:24 +00001511/// Does this SU have a hazard within the current instruction group.
1512///
1513/// The scheduler supports two modes of hazard recognition. The first is the
1514/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1515/// supports highly complicated in-order reservation tables
1516/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1517///
1518/// The second is a streamlined mechanism that checks for hazards based on
1519/// simple counters that the scheduler itself maintains. It explicitly checks
1520/// for instruction dispatch limitations, including the number of micro-ops that
1521/// can dispatch per cycle.
1522///
1523/// TODO: Also check whether the SU must start a new group.
1524bool ConvergingScheduler::SchedBoundary::checkHazard(SUnit *SU) {
1525 if (HazardRec->isEnabled())
1526 return HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard;
1527
Andrew Trick412cd2f2012-10-10 05:43:09 +00001528 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Trick3b87f622012-11-07 07:05:09 +00001529 if ((IssueCount > 0) && (IssueCount + uops > SchedModel->getIssueWidth())) {
1530 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1531 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick5559ffa2012-06-29 03:23:24 +00001532 return true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001533 }
Andrew Trick5559ffa2012-06-29 03:23:24 +00001534 return false;
1535}
1536
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001537/// Compute the remaining latency to determine whether ILP should be increased.
1538void ConvergingScheduler::SchedBoundary::setLatencyPolicy(CandPolicy &Policy) {
1539 // FIXME: compile time. In all, we visit four queues here one we should only
1540 // need to visit the one that was last popped if we cache the result.
1541 unsigned RemLatency = 0;
1542 for (ReadyQueue::iterator I = Available.begin(), E = Available.end();
1543 I != E; ++I) {
1544 unsigned L = getUnscheduledLatency(*I);
Andrew Trickbaedcd72013-04-13 06:07:49 +00001545 DEBUG(dbgs() << " " << Available.getName()
1546 << " RemLatency SU(" << (*I)->NodeNum << ") " << L << '\n');
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001547 if (L > RemLatency)
1548 RemLatency = L;
1549 }
1550 for (ReadyQueue::iterator I = Pending.begin(), E = Pending.end();
1551 I != E; ++I) {
1552 unsigned L = getUnscheduledLatency(*I);
1553 if (L > RemLatency)
1554 RemLatency = L;
1555 }
Andrew Trick47579cf2013-01-09 03:36:49 +00001556 unsigned CriticalPathLimit = Rem->CriticalPath + SchedModel->getILPWindow();
Andrew Trickbaedcd72013-04-13 06:07:49 +00001557 DEBUG(dbgs() << " " << Available.getName()
1558 << " ExpectedLatency " << ExpectedLatency
1559 << " CP Limit " << CriticalPathLimit << '\n');
Andrew Trick47579cf2013-01-09 03:36:49 +00001560 if (RemLatency + ExpectedLatency >= CriticalPathLimit
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001561 && RemLatency > Rem->getMaxRemainingCount(SchedModel)) {
1562 Policy.ReduceLatency = true;
Andrew Trickbaedcd72013-04-13 06:07:49 +00001563 DEBUG(dbgs() << " Increase ILP: " << Available.getName() << '\n');
Andrew Trick3b87f622012-11-07 07:05:09 +00001564 }
1565}
1566
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001567void ConvergingScheduler::SchedBoundary::releaseNode(SUnit *SU,
1568 unsigned ReadyCycle) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001569
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001570 if (ReadyCycle < MinReadyCycle)
1571 MinReadyCycle = ReadyCycle;
1572
1573 // Check for interlocks first. For the purpose of other heuristics, an
1574 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trick5559ffa2012-06-29 03:23:24 +00001575 if (ReadyCycle > CurrCycle || checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001576 Pending.push(SU);
1577 else
1578 Available.push(SU);
Andrew Trick3b87f622012-11-07 07:05:09 +00001579
1580 // Record this node as an immediate dependent of the scheduled node.
1581 NextSUs.insert(SU);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001582}
1583
1584/// Move the boundary of scheduled code by one cycle.
1585void ConvergingScheduler::SchedBoundary::bumpCycle() {
Andrew Trick412cd2f2012-10-10 05:43:09 +00001586 unsigned Width = SchedModel->getIssueWidth();
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001587 IssueCount = (IssueCount <= Width) ? 0 : IssueCount - Width;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001588
Andrew Trick3b87f622012-11-07 07:05:09 +00001589 unsigned NextCycle = CurrCycle + 1;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001590 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
Andrew Trick3b87f622012-11-07 07:05:09 +00001591 if (MinReadyCycle > NextCycle) {
1592 IssueCount = 0;
1593 NextCycle = MinReadyCycle;
1594 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001595
1596 if (!HazardRec->isEnabled()) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001597 // Bypass HazardRec virtual calls.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001598 CurrCycle = NextCycle;
1599 }
1600 else {
Andrew Trickb7e02892012-06-05 21:11:27 +00001601 // Bypass getHazardType calls in case of long latency.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001602 for (; CurrCycle != NextCycle; ++CurrCycle) {
1603 if (isTop())
1604 HazardRec->AdvanceCycle();
1605 else
1606 HazardRec->RecedeCycle();
1607 }
1608 }
1609 CheckPending = true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001610 IsResourceLimited = getCriticalCount() > std::max(ExpectedLatency, CurrCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001611
Andrew Trick11189f72013-04-05 00:31:29 +00001612 DEBUG(dbgs() << " " << Available.getName()
1613 << " Cycle: " << CurrCycle << '\n');
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001614}
1615
Andrew Trick3b87f622012-11-07 07:05:09 +00001616/// Add the given processor resource to this scheduled zone.
1617void ConvergingScheduler::SchedBoundary::countResource(unsigned PIdx,
1618 unsigned Cycles) {
1619 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1620 DEBUG(dbgs() << " " << SchedModel->getProcResource(PIdx)->Name
1621 << " +(" << Cycles << "x" << Factor
1622 << ") / " << SchedModel->getLatencyFactor() << '\n');
1623
1624 unsigned Count = Factor * Cycles;
1625 ResourceCounts[PIdx] += Count;
1626 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
1627 Rem->RemainingCounts[PIdx] -= Count;
1628
Andrew Trick3b87f622012-11-07 07:05:09 +00001629 // Check if this resource exceeds the current critical resource by a full
1630 // cycle. If so, it becomes the critical resource.
1631 if ((int)(ResourceCounts[PIdx] - ResourceCounts[CritResIdx])
1632 >= (int)SchedModel->getLatencyFactor()) {
1633 CritResIdx = PIdx;
1634 DEBUG(dbgs() << " *** Critical resource "
1635 << SchedModel->getProcResource(PIdx)->Name << " x"
1636 << ResourceCounts[PIdx] << '\n');
1637 }
1638}
1639
Andrew Trickb7e02892012-06-05 21:11:27 +00001640/// Move the boundary of scheduled code by one SUnit.
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001641void ConvergingScheduler::SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001642 // Update the reservation table.
1643 if (HazardRec->isEnabled()) {
1644 if (!isTop() && SU->isCall) {
1645 // Calls are scheduled with their preceding instructions. For bottom-up
1646 // scheduling, clear the pipeline state before emitting.
1647 HazardRec->Reset();
1648 }
1649 HazardRec->EmitInstruction(SU);
1650 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001651 // Update resource counts and critical resource.
1652 if (SchedModel->hasInstrSchedModel()) {
1653 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1654 Rem->RemainingMicroOps -= SchedModel->getNumMicroOps(SU->getInstr(), SC);
1655 for (TargetSchedModel::ProcResIter
1656 PI = SchedModel->getWriteProcResBegin(SC),
1657 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1658 countResource(PI->ProcResourceIdx, PI->Cycles);
1659 }
1660 }
1661 if (isTop()) {
1662 if (SU->getDepth() > ExpectedLatency)
1663 ExpectedLatency = SU->getDepth();
1664 }
1665 else {
1666 if (SU->getHeight() > ExpectedLatency)
1667 ExpectedLatency = SU->getHeight();
1668 }
1669
1670 IsResourceLimited = getCriticalCount() > std::max(ExpectedLatency, CurrCycle);
1671
Andrew Trick5559ffa2012-06-29 03:23:24 +00001672 // Check the instruction group dispatch limit.
1673 // TODO: Check if this SU must end a dispatch group.
Andrew Trick412cd2f2012-10-10 05:43:09 +00001674 IssueCount += SchedModel->getNumMicroOps(SU->getInstr());
Andrew Trick3b87f622012-11-07 07:05:09 +00001675
1676 // checkHazard prevents scheduling multiple instructions per cycle that exceed
1677 // issue width. However, we commonly reach the maximum. In this case
1678 // opportunistically bump the cycle to avoid uselessly checking everything in
1679 // the readyQ. Furthermore, a single instruction may produce more than one
1680 // cycle's worth of micro-ops.
Andrew Trick412cd2f2012-10-10 05:43:09 +00001681 if (IssueCount >= SchedModel->getIssueWidth()) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001682 DEBUG(dbgs() << " *** Max instrs at cycle " << CurrCycle << '\n');
Andrew Trickb7e02892012-06-05 21:11:27 +00001683 bumpCycle();
1684 }
1685}
1686
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001687/// Release pending ready nodes in to the available queue. This makes them
1688/// visible to heuristics.
1689void ConvergingScheduler::SchedBoundary::releasePending() {
1690 // If the available queue is empty, it is safe to reset MinReadyCycle.
1691 if (Available.empty())
1692 MinReadyCycle = UINT_MAX;
1693
1694 // Check to see if any of the pending instructions are ready to issue. If
1695 // so, add them to the available queue.
1696 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
1697 SUnit *SU = *(Pending.begin()+i);
Andrew Trickb7e02892012-06-05 21:11:27 +00001698 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001699
1700 if (ReadyCycle < MinReadyCycle)
1701 MinReadyCycle = ReadyCycle;
1702
1703 if (ReadyCycle > CurrCycle)
1704 continue;
1705
Andrew Trick5559ffa2012-06-29 03:23:24 +00001706 if (checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001707 continue;
1708
1709 Available.push(SU);
1710 Pending.remove(Pending.begin()+i);
1711 --i; --e;
1712 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001713 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001714 CheckPending = false;
1715}
1716
1717/// Remove SU from the ready set for this boundary.
1718void ConvergingScheduler::SchedBoundary::removeReady(SUnit *SU) {
1719 if (Available.isInQueue(SU))
1720 Available.remove(Available.find(SU));
1721 else {
1722 assert(Pending.isInQueue(SU) && "bad ready count");
1723 Pending.remove(Pending.find(SU));
1724 }
1725}
1726
1727/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3b87f622012-11-07 07:05:09 +00001728/// defer any nodes that now hit a hazard, and advance the cycle until at least
1729/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001730SUnit *ConvergingScheduler::SchedBoundary::pickOnlyChoice() {
1731 if (CheckPending)
1732 releasePending();
1733
Andrew Trick3b87f622012-11-07 07:05:09 +00001734 if (IssueCount > 0) {
1735 // Defer any ready instrs that now have a hazard.
1736 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
1737 if (checkHazard(*I)) {
1738 Pending.push(*I);
1739 I = Available.remove(I);
1740 continue;
1741 }
1742 ++I;
1743 }
1744 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001745 for (unsigned i = 0; Available.empty(); ++i) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001746 assert(i <= (HazardRec->getMaxLookAhead() + MaxMinLatency) &&
1747 "permanent hazard"); (void)i;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001748 bumpCycle();
1749 releasePending();
1750 }
1751 if (Available.size() == 1)
1752 return *Available.begin();
1753 return NULL;
1754}
1755
Andrew Trick3b87f622012-11-07 07:05:09 +00001756/// Record the candidate policy for opposite zones with different critical
1757/// resources.
1758///
1759/// If the CriticalZone is latency limited, don't force a policy for the
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001760/// candidates here. Instead, setLatencyPolicy sets ReduceLatency if needed.
Andrew Trick3b87f622012-11-07 07:05:09 +00001761void ConvergingScheduler::balanceZones(
1762 ConvergingScheduler::SchedBoundary &CriticalZone,
1763 ConvergingScheduler::SchedCandidate &CriticalCand,
1764 ConvergingScheduler::SchedBoundary &OppositeZone,
1765 ConvergingScheduler::SchedCandidate &OppositeCand) {
1766
1767 if (!CriticalZone.IsResourceLimited)
1768 return;
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001769 assert(SchedModel->hasInstrSchedModel() && "required schedmodel");
Andrew Trick3b87f622012-11-07 07:05:09 +00001770
1771 SchedRemainder *Rem = CriticalZone.Rem;
1772
1773 // If the critical zone is overconsuming a resource relative to the
1774 // remainder, try to reduce it.
1775 unsigned RemainingCritCount =
1776 Rem->RemainingCounts[CriticalZone.CritResIdx];
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001777 if ((int)(Rem->getMaxRemainingCount(SchedModel) - RemainingCritCount)
Andrew Trick3b87f622012-11-07 07:05:09 +00001778 > (int)SchedModel->getLatencyFactor()) {
1779 CriticalCand.Policy.ReduceResIdx = CriticalZone.CritResIdx;
Andrew Trickbaedcd72013-04-13 06:07:49 +00001780 DEBUG(dbgs() << " Balance " << CriticalZone.Available.getName()
1781 << " reduce "
Andrew Trick3b87f622012-11-07 07:05:09 +00001782 << SchedModel->getProcResource(CriticalZone.CritResIdx)->Name
1783 << '\n');
1784 }
1785 // If the other zone is underconsuming a resource relative to the full zone,
1786 // try to increase it.
1787 unsigned OppositeCount =
1788 OppositeZone.ResourceCounts[CriticalZone.CritResIdx];
1789 if ((int)(OppositeZone.ExpectedCount - OppositeCount)
1790 > (int)SchedModel->getLatencyFactor()) {
1791 OppositeCand.Policy.DemandResIdx = CriticalZone.CritResIdx;
Andrew Trickbaedcd72013-04-13 06:07:49 +00001792 DEBUG(dbgs() << " Balance " << OppositeZone.Available.getName()
1793 << " demand "
Andrew Trick3b87f622012-11-07 07:05:09 +00001794 << SchedModel->getProcResource(OppositeZone.CritResIdx)->Name
1795 << '\n');
1796 }
Andrew Trick28ebc892012-05-10 21:06:19 +00001797}
Andrew Trick3b87f622012-11-07 07:05:09 +00001798
1799/// Determine if the scheduled zones exceed resource limits or critical path and
1800/// set each candidate's ReduceHeight policy accordingly.
1801void ConvergingScheduler::checkResourceLimits(
1802 ConvergingScheduler::SchedCandidate &TopCand,
1803 ConvergingScheduler::SchedCandidate &BotCand) {
1804
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001805 // Set ReduceLatency to true if needed.
Andrew Trickeed4e012013-01-11 17:51:16 +00001806 Bot.setLatencyPolicy(BotCand.Policy);
1807 Top.setLatencyPolicy(TopCand.Policy);
Andrew Trick3b87f622012-11-07 07:05:09 +00001808
1809 // Handle resource-limited regions.
1810 if (Top.IsResourceLimited && Bot.IsResourceLimited
1811 && Top.CritResIdx == Bot.CritResIdx) {
1812 // If the scheduled critical resource in both zones is no longer the
1813 // critical remaining resource, attempt to reduce resource height both ways.
1814 if (Top.CritResIdx != Rem.CritResIdx) {
1815 TopCand.Policy.ReduceResIdx = Top.CritResIdx;
1816 BotCand.Policy.ReduceResIdx = Bot.CritResIdx;
Andrew Trickbaedcd72013-04-13 06:07:49 +00001817 DEBUG(dbgs() << " Reduce scheduled "
Andrew Trick3b87f622012-11-07 07:05:09 +00001818 << SchedModel->getProcResource(Top.CritResIdx)->Name << '\n');
1819 }
1820 return;
1821 }
1822 // Handle latency-limited regions.
1823 if (!Top.IsResourceLimited && !Bot.IsResourceLimited) {
1824 // If the total scheduled expected latency exceeds the region's critical
1825 // path then reduce latency both ways.
1826 //
1827 // Just because a zone is not resource limited does not mean it is latency
1828 // limited. Unbuffered resource, such as max micro-ops may cause CurrCycle
1829 // to exceed expected latency.
1830 if ((Top.ExpectedLatency + Bot.ExpectedLatency >= Rem.CriticalPath)
1831 && (Rem.CriticalPath > Top.CurrCycle + Bot.CurrCycle)) {
1832 TopCand.Policy.ReduceLatency = true;
1833 BotCand.Policy.ReduceLatency = true;
Andrew Trickbaedcd72013-04-13 06:07:49 +00001834 DEBUG(dbgs() << " Reduce scheduled latency " << Top.ExpectedLatency
Andrew Trick3b87f622012-11-07 07:05:09 +00001835 << " + " << Bot.ExpectedLatency << '\n');
1836 }
1837 return;
1838 }
1839 // The critical resource is different in each zone, so request balancing.
1840
1841 // Compute the cost of each zone.
Andrew Trick3b87f622012-11-07 07:05:09 +00001842 Top.ExpectedCount = std::max(Top.ExpectedLatency, Top.CurrCycle);
1843 Top.ExpectedCount = std::max(
1844 Top.getCriticalCount(),
1845 Top.ExpectedCount * SchedModel->getLatencyFactor());
1846 Bot.ExpectedCount = std::max(Bot.ExpectedLatency, Bot.CurrCycle);
1847 Bot.ExpectedCount = std::max(
1848 Bot.getCriticalCount(),
1849 Bot.ExpectedCount * SchedModel->getLatencyFactor());
1850
1851 balanceZones(Top, TopCand, Bot, BotCand);
1852 balanceZones(Bot, BotCand, Top, TopCand);
1853}
1854
1855void ConvergingScheduler::SchedCandidate::
1856initResourceDelta(const ScheduleDAGMI *DAG,
1857 const TargetSchedModel *SchedModel) {
1858 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
1859 return;
1860
1861 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1862 for (TargetSchedModel::ProcResIter
1863 PI = SchedModel->getWriteProcResBegin(SC),
1864 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1865 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
1866 ResDelta.CritResources += PI->Cycles;
1867 if (PI->ProcResourceIdx == Policy.DemandResIdx)
1868 ResDelta.DemandedResources += PI->Cycles;
1869 }
1870}
1871
1872/// Return true if this heuristic determines order.
Andrew Trick614dacc2013-04-05 00:31:34 +00001873static bool tryLess(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00001874 ConvergingScheduler::SchedCandidate &TryCand,
1875 ConvergingScheduler::SchedCandidate &Cand,
1876 ConvergingScheduler::CandReason Reason) {
1877 if (TryVal < CandVal) {
1878 TryCand.Reason = Reason;
1879 return true;
1880 }
1881 if (TryVal > CandVal) {
1882 if (Cand.Reason > Reason)
1883 Cand.Reason = Reason;
1884 return true;
1885 }
1886 return false;
1887}
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001888
Andrew Trick614dacc2013-04-05 00:31:34 +00001889static bool tryGreater(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00001890 ConvergingScheduler::SchedCandidate &TryCand,
1891 ConvergingScheduler::SchedCandidate &Cand,
1892 ConvergingScheduler::CandReason Reason) {
1893 if (TryVal > CandVal) {
1894 TryCand.Reason = Reason;
1895 return true;
1896 }
1897 if (TryVal < CandVal) {
1898 if (Cand.Reason > Reason)
1899 Cand.Reason = Reason;
1900 return true;
1901 }
1902 return false;
1903}
1904
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001905static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
1906 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
1907}
1908
Andrew Trick4392f0f2013-04-13 06:07:40 +00001909/// Minimize physical register live ranges. Regalloc wants them adjacent to
1910/// their physreg def/use.
1911///
1912/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
1913/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
1914/// with the operation that produces or consumes the physreg. We'll do this when
1915/// regalloc has support for parallel copies.
1916static int biasPhysRegCopy(const SUnit *SU, bool isTop) {
1917 const MachineInstr *MI = SU->getInstr();
1918 if (!MI->isCopy())
1919 return 0;
1920
1921 unsigned ScheduledOper = isTop ? 1 : 0;
1922 unsigned UnscheduledOper = isTop ? 0 : 1;
1923 // If we have already scheduled the physreg produce/consumer, immediately
1924 // schedule the copy.
1925 if (TargetRegisterInfo::isPhysicalRegister(
1926 MI->getOperand(ScheduledOper).getReg()))
1927 return 1;
1928 // If the physreg is at the boundary, defer it. Otherwise schedule it
1929 // immediately to free the dependent. We can hoist the copy later.
1930 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
1931 if (TargetRegisterInfo::isPhysicalRegister(
1932 MI->getOperand(UnscheduledOper).getReg()))
1933 return AtBoundary ? -1 : 1;
1934 return 0;
1935}
1936
Andrew Trick3b87f622012-11-07 07:05:09 +00001937/// Apply a set of heursitics to a new candidate. Heuristics are currently
1938/// hierarchical. This may be more efficient than a graduated cost model because
1939/// we don't need to evaluate all aspects of the model for each node in the
1940/// queue. But it's really done to make the heuristics easier to debug and
1941/// statistically analyze.
1942///
1943/// \param Cand provides the policy and current best candidate.
1944/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
1945/// \param Zone describes the scheduled zone that we are extending.
1946/// \param RPTracker describes reg pressure within the scheduled zone.
1947/// \param TempTracker is a scratch pressure tracker to reuse in queries.
1948void ConvergingScheduler::tryCandidate(SchedCandidate &Cand,
1949 SchedCandidate &TryCand,
1950 SchedBoundary &Zone,
1951 const RegPressureTracker &RPTracker,
1952 RegPressureTracker &TempTracker) {
1953
1954 // Always initialize TryCand's RPDelta.
1955 TempTracker.getMaxPressureDelta(TryCand.SU->getInstr(), TryCand.RPDelta,
1956 DAG->getRegionCriticalPSets(),
1957 DAG->getRegPressure().MaxSetPressure);
1958
1959 // Initialize the candidate if needed.
1960 if (!Cand.isValid()) {
1961 TryCand.Reason = NodeOrder;
1962 return;
1963 }
Andrew Trick4392f0f2013-04-13 06:07:40 +00001964
1965 if (tryGreater(biasPhysRegCopy(TryCand.SU, Zone.isTop()),
1966 biasPhysRegCopy(Cand.SU, Zone.isTop()),
1967 TryCand, Cand, PhysRegCopy))
1968 return;
1969
Andrew Trick3b87f622012-11-07 07:05:09 +00001970 // Avoid exceeding the target's limit.
1971 if (tryLess(TryCand.RPDelta.Excess.UnitIncrease,
1972 Cand.RPDelta.Excess.UnitIncrease, TryCand, Cand, SingleExcess))
1973 return;
1974 if (Cand.Reason == SingleExcess)
1975 Cand.Reason = MultiPressure;
1976
1977 // Avoid increasing the max critical pressure in the scheduled region.
1978 if (tryLess(TryCand.RPDelta.CriticalMax.UnitIncrease,
1979 Cand.RPDelta.CriticalMax.UnitIncrease,
1980 TryCand, Cand, SingleCritical))
1981 return;
1982 if (Cand.Reason == SingleCritical)
1983 Cand.Reason = MultiPressure;
1984
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001985 // Keep clustered nodes together to encourage downstream peephole
1986 // optimizations which may reduce resource requirements.
1987 //
1988 // This is a best effort to set things up for a post-RA pass. Optimizations
1989 // like generating loads of multiple registers should ideally be done within
1990 // the scheduler pass by combining the loads during DAG postprocessing.
1991 const SUnit *NextClusterSU =
1992 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
1993 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
1994 TryCand, Cand, Cluster))
1995 return;
Andrew Tricke38afe12013-04-24 15:54:43 +00001996
1997 // Weak edges are for clustering and other constraints.
Andrew Trickf13fc1b2013-04-30 22:10:59 +00001998 //
1999 // Deferring TryCand here does not change Cand's reason. This is good in the
2000 // sense that a bad candidate shouldn't affect a previous candidate's
2001 // goodness, but bad in that it is assymetric and depends on queue order.
2002 CandReason OrigReason = Cand.Reason;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002003 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
2004 getWeakLeft(Cand.SU, Zone.isTop()),
Andrew Tricke38afe12013-04-24 15:54:43 +00002005 TryCand, Cand, Weak)) {
Andrew Trickf13fc1b2013-04-30 22:10:59 +00002006 Cand.Reason = OrigReason;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002007 return;
2008 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002009 // Avoid critical resource consumption and balance the schedule.
2010 TryCand.initResourceDelta(DAG, SchedModel);
2011 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2012 TryCand, Cand, ResourceReduce))
2013 return;
2014 if (tryGreater(TryCand.ResDelta.DemandedResources,
2015 Cand.ResDelta.DemandedResources,
2016 TryCand, Cand, ResourceDemand))
2017 return;
2018
2019 // Avoid serializing long latency dependence chains.
2020 if (Cand.Policy.ReduceLatency) {
2021 if (Zone.isTop()) {
2022 if (Cand.SU->getDepth() * SchedModel->getLatencyFactor()
2023 > Zone.ExpectedCount) {
2024 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2025 TryCand, Cand, TopDepthReduce))
2026 return;
2027 }
2028 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2029 TryCand, Cand, TopPathReduce))
2030 return;
2031 }
2032 else {
2033 if (Cand.SU->getHeight() * SchedModel->getLatencyFactor()
2034 > Zone.ExpectedCount) {
2035 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2036 TryCand, Cand, BotHeightReduce))
2037 return;
2038 }
2039 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2040 TryCand, Cand, BotPathReduce))
2041 return;
2042 }
2043 }
2044
2045 // Avoid increasing the max pressure of the entire region.
2046 if (tryLess(TryCand.RPDelta.CurrentMax.UnitIncrease,
2047 Cand.RPDelta.CurrentMax.UnitIncrease, TryCand, Cand, SingleMax))
2048 return;
2049 if (Cand.Reason == SingleMax)
2050 Cand.Reason = MultiPressure;
2051
2052 // Prefer immediate defs/users of the last scheduled instruction. This is a
2053 // nice pressure avoidance strategy that also conserves the processor's
2054 // register renaming resources and keeps the machine code readable.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002055 if (tryGreater(Zone.NextSUs.count(TryCand.SU), Zone.NextSUs.count(Cand.SU),
2056 TryCand, Cand, NextDefUse))
Andrew Trick3b87f622012-11-07 07:05:09 +00002057 return;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002058
Andrew Trick3b87f622012-11-07 07:05:09 +00002059 // Fall through to original instruction order.
2060 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2061 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2062 TryCand.Reason = NodeOrder;
2063 }
2064}
Andrew Trick28ebc892012-05-10 21:06:19 +00002065
Andrew Trick5429a6b2012-05-17 22:37:09 +00002066/// pickNodeFromQueue helper that returns true if the LHS reg pressure effect is
2067/// more desirable than RHS from scheduling standpoint.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002068static bool compareRPDelta(const RegPressureDelta &LHS,
2069 const RegPressureDelta &RHS) {
2070 // Compare each component of pressure in decreasing order of importance
2071 // without checking if any are valid. Invalid PressureElements are assumed to
2072 // have UnitIncrease==0, so are neutral.
Andrew Trickc8fe4ec2012-05-24 22:11:01 +00002073
2074 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick3b87f622012-11-07 07:05:09 +00002075 if (LHS.Excess.UnitIncrease != RHS.Excess.UnitIncrease) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002076 DEBUG(dbgs() << " RP excess top - bot: "
Andrew Trick3b87f622012-11-07 07:05:09 +00002077 << (LHS.Excess.UnitIncrease - RHS.Excess.UnitIncrease) << '\n');
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002078 return LHS.Excess.UnitIncrease < RHS.Excess.UnitIncrease;
Andrew Trick3b87f622012-11-07 07:05:09 +00002079 }
Andrew Trickc8fe4ec2012-05-24 22:11:01 +00002080 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick3b87f622012-11-07 07:05:09 +00002081 if (LHS.CriticalMax.UnitIncrease != RHS.CriticalMax.UnitIncrease) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002082 DEBUG(dbgs() << " RP critical top - bot: "
Andrew Trick3b87f622012-11-07 07:05:09 +00002083 << (LHS.CriticalMax.UnitIncrease - RHS.CriticalMax.UnitIncrease)
2084 << '\n');
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002085 return LHS.CriticalMax.UnitIncrease < RHS.CriticalMax.UnitIncrease;
Andrew Trick3b87f622012-11-07 07:05:09 +00002086 }
Andrew Trickc8fe4ec2012-05-24 22:11:01 +00002087 // Avoid increasing the max pressure of the entire region.
Andrew Trick3b87f622012-11-07 07:05:09 +00002088 if (LHS.CurrentMax.UnitIncrease != RHS.CurrentMax.UnitIncrease) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002089 DEBUG(dbgs() << " RP current top - bot: "
Andrew Trick3b87f622012-11-07 07:05:09 +00002090 << (LHS.CurrentMax.UnitIncrease - RHS.CurrentMax.UnitIncrease)
2091 << '\n');
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002092 return LHS.CurrentMax.UnitIncrease < RHS.CurrentMax.UnitIncrease;
Andrew Trick3b87f622012-11-07 07:05:09 +00002093 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002094 return false;
2095}
2096
Andrew Trick3b87f622012-11-07 07:05:09 +00002097#ifndef NDEBUG
2098const char *ConvergingScheduler::getReasonStr(
2099 ConvergingScheduler::CandReason Reason) {
2100 switch (Reason) {
2101 case NoCand: return "NOCAND ";
Andrew Trick4392f0f2013-04-13 06:07:40 +00002102 case PhysRegCopy: return "PREG-COPY";
Andrew Trick3b87f622012-11-07 07:05:09 +00002103 case SingleExcess: return "REG-EXCESS";
2104 case SingleCritical: return "REG-CRIT ";
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002105 case Cluster: return "CLUSTER ";
Andrew Tricke38afe12013-04-24 15:54:43 +00002106 case Weak: return "WEAK ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002107 case SingleMax: return "REG-MAX ";
2108 case MultiPressure: return "REG-MULTI ";
2109 case ResourceReduce: return "RES-REDUCE";
2110 case ResourceDemand: return "RES-DEMAND";
2111 case TopDepthReduce: return "TOP-DEPTH ";
2112 case TopPathReduce: return "TOP-PATH ";
2113 case BotHeightReduce:return "BOT-HEIGHT";
2114 case BotPathReduce: return "BOT-PATH ";
2115 case NextDefUse: return "DEF-USE ";
2116 case NodeOrder: return "ORDER ";
2117 };
Benjamin Kramerb7546872012-11-09 15:45:22 +00002118 llvm_unreachable("Unknown reason!");
Andrew Trick3b87f622012-11-07 07:05:09 +00002119}
2120
Andrew Trick11189f72013-04-05 00:31:29 +00002121void ConvergingScheduler::traceCandidate(const SchedCandidate &Cand) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002122 PressureElement P;
2123 unsigned ResIdx = 0;
2124 unsigned Latency = 0;
2125 switch (Cand.Reason) {
2126 default:
2127 break;
2128 case SingleExcess:
2129 P = Cand.RPDelta.Excess;
2130 break;
2131 case SingleCritical:
2132 P = Cand.RPDelta.CriticalMax;
2133 break;
2134 case SingleMax:
2135 P = Cand.RPDelta.CurrentMax;
2136 break;
2137 case ResourceReduce:
2138 ResIdx = Cand.Policy.ReduceResIdx;
2139 break;
2140 case ResourceDemand:
2141 ResIdx = Cand.Policy.DemandResIdx;
2142 break;
2143 case TopDepthReduce:
2144 Latency = Cand.SU->getDepth();
2145 break;
2146 case TopPathReduce:
2147 Latency = Cand.SU->getHeight();
2148 break;
2149 case BotHeightReduce:
2150 Latency = Cand.SU->getHeight();
2151 break;
2152 case BotPathReduce:
2153 Latency = Cand.SU->getDepth();
2154 break;
2155 }
Andrew Trick11189f72013-04-05 00:31:29 +00002156 dbgs() << " SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002157 if (P.isValid())
Andrew Trick11189f72013-04-05 00:31:29 +00002158 dbgs() << " " << TRI->getRegPressureSetName(P.PSetID)
2159 << ":" << P.UnitIncrease << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002160 else
Andrew Trick11189f72013-04-05 00:31:29 +00002161 dbgs() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002162 if (ResIdx)
Andrew Trick11189f72013-04-05 00:31:29 +00002163 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002164 else
2165 dbgs() << " ";
Andrew Trick11189f72013-04-05 00:31:29 +00002166 if (Latency)
2167 dbgs() << " " << Latency << " cycles ";
2168 else
2169 dbgs() << " ";
2170 dbgs() << '\n';
Andrew Trick3b87f622012-11-07 07:05:09 +00002171}
2172#endif
2173
Andrew Trick7196a8f2012-05-10 21:06:16 +00002174/// Pick the best candidate from the top queue.
2175///
2176/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
2177/// DAG building. To adjust for the current scheduling location we need to
2178/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick3b87f622012-11-07 07:05:09 +00002179void ConvergingScheduler::pickNodeFromQueue(SchedBoundary &Zone,
2180 const RegPressureTracker &RPTracker,
2181 SchedCandidate &Cand) {
2182 ReadyQueue &Q = Zone.Available;
2183
Andrew Trickf3234242012-05-24 22:11:12 +00002184 DEBUG(Q.dump());
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002185
Andrew Trick7196a8f2012-05-10 21:06:16 +00002186 // getMaxPressureDelta temporarily modifies the tracker.
2187 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
2188
Andrew Trick8c2d9212012-05-24 22:11:03 +00002189 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7196a8f2012-05-10 21:06:16 +00002190
Andrew Trick3b87f622012-11-07 07:05:09 +00002191 SchedCandidate TryCand(Cand.Policy);
2192 TryCand.SU = *I;
2193 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
2194 if (TryCand.Reason != NoCand) {
2195 // Initialize resource delta if needed in case future heuristics query it.
2196 if (TryCand.ResDelta == SchedResourceDelta())
2197 TryCand.initResourceDelta(DAG, SchedModel);
2198 Cand.setBest(TryCand);
Andrew Trick11189f72013-04-05 00:31:29 +00002199 DEBUG(traceCandidate(Cand));
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002200 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002201 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002202}
2203
2204static void tracePick(const ConvergingScheduler::SchedCandidate &Cand,
2205 bool IsTop) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002206 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
Andrew Trick3b87f622012-11-07 07:05:09 +00002207 << ConvergingScheduler::getReasonStr(Cand.Reason) << '\n');
Andrew Trick7196a8f2012-05-10 21:06:16 +00002208}
2209
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002210/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick3b87f622012-11-07 07:05:09 +00002211SUnit *ConvergingScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002212 // Schedule as far as possible in the direction of no choice. This is most
2213 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002214 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002215 IsTopNode = false;
Andrew Trickbaedcd72013-04-13 06:07:49 +00002216 DEBUG(dbgs() << "Pick Top NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002217 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002218 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002219 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002220 IsTopNode = true;
Andrew Trickbaedcd72013-04-13 06:07:49 +00002221 DEBUG(dbgs() << "Pick Bot NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002222 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002223 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002224 CandPolicy NoPolicy;
2225 SchedCandidate BotCand(NoPolicy);
2226 SchedCandidate TopCand(NoPolicy);
2227 checkResourceLimits(TopCand, BotCand);
2228
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002229 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3b87f622012-11-07 07:05:09 +00002230 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2231 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002232
2233 // If either Q has a single candidate that provides the least increase in
2234 // Excess pressure, we can immediately schedule from that Q.
2235 //
2236 // RegionCriticalPSets summarizes the pressure within the scheduled region and
2237 // affects picking from either Q. If scheduling in one direction must
2238 // increase pressure for one of the excess PSets, then schedule in that
2239 // direction first to provide more freedom in the other direction.
Andrew Trick3b87f622012-11-07 07:05:09 +00002240 if (BotCand.Reason == SingleExcess || BotCand.Reason == SingleCritical) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002241 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002242 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002243 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002244 }
2245 // Check if the top Q has a better candidate.
Andrew Trick3b87f622012-11-07 07:05:09 +00002246 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2247 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002248
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002249 // If either Q has a single candidate that minimizes pressure above the
2250 // original region's pressure pick it.
Andrew Trick3b87f622012-11-07 07:05:09 +00002251 if (TopCand.Reason <= SingleMax || BotCand.Reason <= SingleMax) {
2252 if (TopCand.Reason < BotCand.Reason) {
2253 IsTopNode = true;
2254 tracePick(TopCand, IsTopNode);
2255 return TopCand.SU;
2256 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002257 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002258 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002259 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002260 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002261 // Check for a salient pressure difference and pick the best from either side.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002262 if (compareRPDelta(TopCand.RPDelta, BotCand.RPDelta)) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002263 IsTopNode = true;
Andrew Trick3b87f622012-11-07 07:05:09 +00002264 tracePick(TopCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002265 return TopCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002266 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002267 // Otherwise prefer the bottom candidate, in node order if all else failed.
2268 if (TopCand.Reason < BotCand.Reason) {
2269 IsTopNode = true;
2270 tracePick(TopCand, IsTopNode);
2271 return TopCand.SU;
2272 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002273 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002274 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002275 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002276}
2277
2278/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick7196a8f2012-05-10 21:06:16 +00002279SUnit *ConvergingScheduler::pickNode(bool &IsTopNode) {
2280 if (DAG->top() == DAG->bottom()) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002281 assert(Top.Available.empty() && Top.Pending.empty() &&
2282 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Andrew Trick7196a8f2012-05-10 21:06:16 +00002283 return NULL;
2284 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002285 SUnit *SU;
Andrew Trick30c6ec22012-10-08 18:53:53 +00002286 do {
2287 if (ForceTopDown) {
2288 SU = Top.pickOnlyChoice();
2289 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002290 CandPolicy NoPolicy;
2291 SchedCandidate TopCand(NoPolicy);
2292 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2293 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002294 SU = TopCand.SU;
2295 }
2296 IsTopNode = true;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002297 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002298 else if (ForceBottomUp) {
2299 SU = Bot.pickOnlyChoice();
2300 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002301 CandPolicy NoPolicy;
2302 SchedCandidate BotCand(NoPolicy);
2303 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2304 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002305 SU = BotCand.SU;
2306 }
2307 IsTopNode = false;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002308 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002309 else {
Andrew Trick3b87f622012-11-07 07:05:09 +00002310 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002311 }
2312 } while (SU->isScheduled);
2313
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002314 if (SU->isTopReady())
2315 Top.removeReady(SU);
2316 if (SU->isBottomReady())
2317 Bot.removeReady(SU);
Andrew Trickc7a098f2012-05-25 02:02:39 +00002318
Andrew Trickbaedcd72013-04-13 06:07:49 +00002319 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7196a8f2012-05-10 21:06:16 +00002320 return SU;
2321}
2322
Andrew Trick4392f0f2013-04-13 06:07:40 +00002323void ConvergingScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
2324
2325 MachineBasicBlock::iterator InsertPos = SU->getInstr();
2326 if (!isTop)
2327 ++InsertPos;
2328 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
2329
2330 // Find already scheduled copies with a single physreg dependence and move
2331 // them just above the scheduled instruction.
2332 for (SmallVectorImpl<SDep>::iterator I = Deps.begin(), E = Deps.end();
2333 I != E; ++I) {
2334 if (I->getKind() != SDep::Data || !TRI->isPhysicalRegister(I->getReg()))
2335 continue;
2336 SUnit *DepSU = I->getSUnit();
2337 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
2338 continue;
2339 MachineInstr *Copy = DepSU->getInstr();
2340 if (!Copy->isCopy())
2341 continue;
2342 DEBUG(dbgs() << " Rescheduling physreg copy ";
2343 I->getSUnit()->dump(DAG));
2344 DAG->moveInstruction(Copy, InsertPos);
2345 }
2346}
2347
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002348/// Update the scheduler's state after scheduling a node. This is the same node
2349/// that was just returned by pickNode(). However, ScheduleDAGMI needs to update
Andrew Trickb7e02892012-06-05 21:11:27 +00002350/// it's state based on the current cycle before MachineSchedStrategy does.
Andrew Trick4392f0f2013-04-13 06:07:40 +00002351///
2352/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
2353/// them here. See comments in biasPhysRegCopy.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002354void ConvergingScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002355 if (IsTopNode) {
2356 SU->TopReadyCycle = Top.CurrCycle;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002357 Top.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002358 if (SU->hasPhysRegUses)
2359 reschedulePhysRegCopies(SU, true);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002360 }
Andrew Trickb7e02892012-06-05 21:11:27 +00002361 else {
2362 SU->BotReadyCycle = Bot.CurrCycle;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002363 Bot.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002364 if (SU->hasPhysRegDefs)
2365 reschedulePhysRegCopies(SU, false);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002366 }
2367}
2368
Andrew Trick17d35e52012-03-14 04:00:41 +00002369/// Create the standard converging machine scheduler. This will be used as the
2370/// default scheduler if the target does not set a default.
2371static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002372 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002373 "-misched-topdown incompatible with -misched-bottomup");
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002374 ScheduleDAGMI *DAG = new ScheduleDAGMI(C, new ConvergingScheduler());
2375 // Register DAG post-processors.
Andrew Tricke38afe12013-04-24 15:54:43 +00002376 //
2377 // FIXME: extend the mutation API to allow earlier mutations to instantiate
2378 // data and pass it to later mutations. Have a single mutation that gathers
2379 // the interesting nodes in one pass.
2380 if (EnableCopyConstrain)
2381 DAG->addMutation(new CopyConstrain(DAG->TII, DAG->TRI));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002382 if (EnableLoadCluster)
2383 DAG->addMutation(new LoadClusterMutation(DAG->TII, DAG->TRI));
Andrew Trick6996fd02012-11-12 19:52:20 +00002384 if (EnableMacroFusion)
2385 DAG->addMutation(new MacroFusion(DAG->TII));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002386 return DAG;
Andrew Trick42b7a712012-01-17 06:55:03 +00002387}
2388static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +00002389ConvergingSchedRegistry("converge", "Standard converging scheduler.",
2390 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +00002391
2392//===----------------------------------------------------------------------===//
Andrew Trick1e94e982012-10-15 18:02:27 +00002393// ILP Scheduler. Currently for experimental analysis of heuristics.
2394//===----------------------------------------------------------------------===//
2395
2396namespace {
2397/// \brief Order nodes by the ILP metric.
2398struct ILPOrder {
Andrew Trick178f7d02013-01-25 04:01:04 +00002399 const SchedDFSResult *DFSResult;
2400 const BitVector *ScheduledTrees;
Andrew Trick1e94e982012-10-15 18:02:27 +00002401 bool MaximizeILP;
2402
Andrew Trick178f7d02013-01-25 04:01:04 +00002403 ILPOrder(bool MaxILP): DFSResult(0), ScheduledTrees(0), MaximizeILP(MaxILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002404
2405 /// \brief Apply a less-than relation on node priority.
Andrew Trick8b1496c2012-11-28 05:13:28 +00002406 ///
2407 /// (Return true if A comes after B in the Q.)
Andrew Trick1e94e982012-10-15 18:02:27 +00002408 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002409 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
2410 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
2411 if (SchedTreeA != SchedTreeB) {
2412 // Unscheduled trees have lower priority.
2413 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
2414 return ScheduledTrees->test(SchedTreeB);
2415
2416 // Trees with shallower connections have have lower priority.
2417 if (DFSResult->getSubtreeLevel(SchedTreeA)
2418 != DFSResult->getSubtreeLevel(SchedTreeB)) {
2419 return DFSResult->getSubtreeLevel(SchedTreeA)
2420 < DFSResult->getSubtreeLevel(SchedTreeB);
2421 }
2422 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002423 if (MaximizeILP)
Andrew Trick8b1496c2012-11-28 05:13:28 +00002424 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002425 else
Andrew Trick8b1496c2012-11-28 05:13:28 +00002426 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002427 }
2428};
2429
2430/// \brief Schedule based on the ILP metric.
2431class ILPScheduler : public MachineSchedStrategy {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002432 /// In case all subtrees are eventually connected to a common root through
2433 /// data dependence (e.g. reduction), place an upper limit on their size.
2434 ///
2435 /// FIXME: A subtree limit is generally good, but in the situation commented
2436 /// above, where multiple similar subtrees feed a common root, we should
2437 /// only split at a point where the resulting subtrees will be balanced.
2438 /// (a motivating test case must be found).
2439 static const unsigned SubtreeLimit = 16;
2440
Andrew Trick178f7d02013-01-25 04:01:04 +00002441 ScheduleDAGMI *DAG;
Andrew Trick1e94e982012-10-15 18:02:27 +00002442 ILPOrder Cmp;
2443
2444 std::vector<SUnit*> ReadyQ;
2445public:
Andrew Trick178f7d02013-01-25 04:01:04 +00002446 ILPScheduler(bool MaximizeILP): DAG(0), Cmp(MaximizeILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002447
Andrew Trick178f7d02013-01-25 04:01:04 +00002448 virtual void initialize(ScheduleDAGMI *dag) {
2449 DAG = dag;
Andrew Trick4e1fb182013-01-25 06:33:57 +00002450 DAG->computeDFSResult();
Andrew Trick178f7d02013-01-25 04:01:04 +00002451 Cmp.DFSResult = DAG->getDFSResult();
2452 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick1e94e982012-10-15 18:02:27 +00002453 ReadyQ.clear();
Andrew Trick1e94e982012-10-15 18:02:27 +00002454 }
2455
2456 virtual void registerRoots() {
Benjamin Kramer5175fd92012-11-29 14:36:26 +00002457 // Restore the heap in ReadyQ with the updated DFS results.
2458 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002459 }
2460
2461 /// Implement MachineSchedStrategy interface.
2462 /// -----------------------------------------
2463
Andrew Trick8b1496c2012-11-28 05:13:28 +00002464 /// Callback to select the highest priority node from the ready Q.
Andrew Trick1e94e982012-10-15 18:02:27 +00002465 virtual SUnit *pickNode(bool &IsTopNode) {
2466 if (ReadyQ.empty()) return NULL;
Matt Arsenault26c417b2013-03-21 00:57:21 +00002467 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002468 SUnit *SU = ReadyQ.back();
2469 ReadyQ.pop_back();
2470 IsTopNode = false;
Andrew Trickbaedcd72013-04-13 06:07:49 +00002471 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick178f7d02013-01-25 04:01:04 +00002472 << " ILP: " << DAG->getDFSResult()->getILP(SU)
2473 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
2474 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trickbaedcd72013-04-13 06:07:49 +00002475 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
2476 << "Scheduling " << *SU->getInstr());
Andrew Trick1e94e982012-10-15 18:02:27 +00002477 return SU;
2478 }
2479
Andrew Trick178f7d02013-01-25 04:01:04 +00002480 /// \brief Scheduler callback to notify that a new subtree is scheduled.
2481 virtual void scheduleTree(unsigned SubtreeID) {
2482 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2483 }
2484
Andrew Trick8b1496c2012-11-28 05:13:28 +00002485 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
2486 /// DFSResults, and resort the priority Q.
2487 virtual void schedNode(SUnit *SU, bool IsTopNode) {
2488 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick8b1496c2012-11-28 05:13:28 +00002489 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002490
2491 virtual void releaseTopNode(SUnit *) { /*only called for top roots*/ }
2492
2493 virtual void releaseBottomNode(SUnit *SU) {
2494 ReadyQ.push_back(SU);
2495 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2496 }
2497};
2498} // namespace
2499
2500static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
2501 return new ScheduleDAGMI(C, new ILPScheduler(true));
2502}
2503static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
2504 return new ScheduleDAGMI(C, new ILPScheduler(false));
2505}
2506static MachineSchedRegistry ILPMaxRegistry(
2507 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
2508static MachineSchedRegistry ILPMinRegistry(
2509 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
2510
2511//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +00002512// Machine Instruction Shuffler for Correctness Testing
2513//===----------------------------------------------------------------------===//
2514
Andrew Trick96f678f2012-01-13 06:30:30 +00002515#ifndef NDEBUG
2516namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00002517/// Apply a less-than relation on the node order, which corresponds to the
2518/// instruction order prior to scheduling. IsReverse implements greater-than.
2519template<bool IsReverse>
2520struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002521 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +00002522 if (IsReverse)
2523 return A->NodeNum > B->NodeNum;
2524 else
2525 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002526 }
2527};
2528
Andrew Trick96f678f2012-01-13 06:30:30 +00002529/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +00002530class InstructionShuffler : public MachineSchedStrategy {
2531 bool IsAlternating;
2532 bool IsTopDown;
2533
2534 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
2535 // gives nodes with a higher number higher priority causing the latest
2536 // instructions to be scheduled first.
2537 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
2538 TopQ;
2539 // When scheduling bottom-up, use greater-than as the queue priority.
2540 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
2541 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +00002542public:
Andrew Trick17d35e52012-03-14 04:00:41 +00002543 InstructionShuffler(bool alternate, bool topdown)
2544 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +00002545
Andrew Trick17d35e52012-03-14 04:00:41 +00002546 virtual void initialize(ScheduleDAGMI *) {
2547 TopQ.clear();
2548 BottomQ.clear();
2549 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002550
Andrew Trick17d35e52012-03-14 04:00:41 +00002551 /// Implement MachineSchedStrategy interface.
2552 /// -----------------------------------------
2553
2554 virtual SUnit *pickNode(bool &IsTopNode) {
2555 SUnit *SU;
2556 if (IsTopDown) {
2557 do {
2558 if (TopQ.empty()) return NULL;
2559 SU = TopQ.top();
2560 TopQ.pop();
2561 } while (SU->isScheduled);
2562 IsTopNode = true;
2563 }
2564 else {
2565 do {
2566 if (BottomQ.empty()) return NULL;
2567 SU = BottomQ.top();
2568 BottomQ.pop();
2569 } while (SU->isScheduled);
2570 IsTopNode = false;
2571 }
2572 if (IsAlternating)
2573 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002574 return SU;
2575 }
2576
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002577 virtual void schedNode(SUnit *SU, bool IsTopNode) {}
2578
Andrew Trick17d35e52012-03-14 04:00:41 +00002579 virtual void releaseTopNode(SUnit *SU) {
2580 TopQ.push(SU);
2581 }
2582 virtual void releaseBottomNode(SUnit *SU) {
2583 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +00002584 }
2585};
2586} // namespace
2587
Andrew Trickc174eaf2012-03-08 01:41:12 +00002588static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +00002589 bool Alternate = !ForceTopDown && !ForceBottomUp;
2590 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002591 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002592 "-misched-topdown incompatible with -misched-bottomup");
2593 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +00002594}
Andrew Trick17d35e52012-03-14 04:00:41 +00002595static MachineSchedRegistry ShufflerRegistry(
2596 "shuffle", "Shuffle machine instructions alternating directions",
2597 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +00002598#endif // !NDEBUG
Andrew Trick30849792013-01-25 07:45:29 +00002599
2600//===----------------------------------------------------------------------===//
2601// GraphWriter support for ScheduleDAGMI.
2602//===----------------------------------------------------------------------===//
2603
2604#ifndef NDEBUG
2605namespace llvm {
2606
2607template<> struct GraphTraits<
2608 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
2609
2610template<>
2611struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
2612
2613 DOTGraphTraits (bool isSimple=false) : DefaultDOTGraphTraits(isSimple) {}
2614
2615 static std::string getGraphName(const ScheduleDAG *G) {
2616 return G->MF.getName();
2617 }
2618
2619 static bool renderGraphFromBottomUp() {
2620 return true;
2621 }
2622
2623 static bool isNodeHidden(const SUnit *Node) {
2624 return (Node->NumPreds > 10 || Node->NumSuccs > 10);
2625 }
2626
2627 static bool hasNodeAddressLabel(const SUnit *Node,
2628 const ScheduleDAG *Graph) {
2629 return false;
2630 }
2631
2632 /// If you want to override the dot attributes printed for a particular
2633 /// edge, override this method.
2634 static std::string getEdgeAttributes(const SUnit *Node,
2635 SUnitIterator EI,
2636 const ScheduleDAG *Graph) {
2637 if (EI.isArtificialDep())
2638 return "color=cyan,style=dashed";
2639 if (EI.isCtrlDep())
2640 return "color=blue,style=dashed";
2641 return "";
2642 }
2643
2644 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
2645 std::string Str;
2646 raw_string_ostream SS(Str);
2647 SS << "SU(" << SU->NodeNum << ')';
2648 return SS.str();
2649 }
2650 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
2651 return G->getGraphNodeLabel(SU);
2652 }
2653
2654 static std::string getNodeAttributes(const SUnit *N,
2655 const ScheduleDAG *Graph) {
2656 std::string Str("shape=Mrecord");
2657 const SchedDFSResult *DFS =
2658 static_cast<const ScheduleDAGMI*>(Graph)->getDFSResult();
2659 if (DFS) {
2660 Str += ",style=filled,fillcolor=\"#";
2661 Str += DOT::getColorString(DFS->getSubtreeID(N));
2662 Str += '"';
2663 }
2664 return Str;
2665 }
2666};
2667} // namespace llvm
2668#endif // NDEBUG
2669
2670/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
2671/// rendered using 'dot'.
2672///
2673void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
2674#ifndef NDEBUG
2675 ViewGraph(this, Name, false, Title);
2676#else
2677 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
2678 << "systems with Graphviz or gv!\n";
2679#endif // NDEBUG
2680}
2681
2682/// Out-of-line implementation with no arguments is handy for gdb.
2683void ScheduleDAGMI::viewGraph() {
2684 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
2685}