blob: 7e7ad37acb75fd8cffd152bb72d8449b5cf50598 [file] [log] [blame]
Andrew Trick5429a6b2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Trick96f678f2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trickc174eaf2012-03-08 01:41:12 +000017#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/OwningPtr.h"
19#include "llvm/ADT/PriorityQueue.h"
20#include "llvm/Analysis/AliasAnalysis.h"
21#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakub Staszak760fa5d2013-03-10 13:11:23 +000022#include "llvm/CodeGen/MachineDominators.h"
23#include "llvm/CodeGen/MachineLoopInfo.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000024#include "llvm/CodeGen/Passes.h"
Andrew Trick15252602012-06-06 20:29:31 +000025#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000026#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick0a39d4e2012-05-24 22:11:09 +000027#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000028#include "llvm/Support/CommandLine.h"
29#include "llvm/Support/Debug.h"
30#include "llvm/Support/ErrorHandling.h"
Andrew Trick30849792013-01-25 07:45:29 +000031#include "llvm/Support/GraphWriter.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000032#include "llvm/Support/raw_ostream.h"
Jakub Staszak38084db2013-06-14 00:00:13 +000033#include "llvm/Target/TargetInstrInfo.h"
Andrew Trickc6cf11b2012-01-17 06:55:07 +000034#include <queue>
35
Andrew Trick96f678f2012-01-13 06:30:30 +000036using namespace llvm;
37
Andrew Trick78e5efe2012-09-11 00:39:15 +000038namespace llvm {
39cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
40 cl::desc("Force top-down list scheduling"));
41cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
42 cl::desc("Force bottom-up list scheduling"));
43}
Andrew Trick17d35e52012-03-14 04:00:41 +000044
Andrew Trick0df7f882012-03-07 00:18:25 +000045#ifndef NDEBUG
46static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
47 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000048
49static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
50 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000051#else
52static bool ViewMISchedDAGs = false;
53#endif // NDEBUG
54
Andrew Tricke38afe12013-04-24 15:54:43 +000055// FIXME: remove this flag after initial testing. It should always be a good
56// thing.
57static cl::opt<bool> EnableCopyConstrain("misched-vcopy", cl::Hidden,
58 cl::desc("Constrain vreg copies."), cl::init(true));
59
Andrew Trick9b5caaa2012-11-12 19:40:10 +000060static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000061 cl::desc("Enable load clustering."), cl::init(true));
Andrew Trick9b5caaa2012-11-12 19:40:10 +000062
Andrew Trick6996fd02012-11-12 19:52:20 +000063// Experimental heuristics
64static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000065 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick6996fd02012-11-12 19:52:20 +000066
Andrew Trickfff2d3a2013-03-08 05:40:34 +000067static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
68 cl::desc("Verify machine instrs before and after machine scheduling"));
69
Andrew Trick178f7d02013-01-25 04:01:04 +000070// DAG subtrees must have at least this many nodes.
71static const unsigned MinSubtreeSize = 8;
72
Andrew Trick5edf2f02012-01-14 02:17:06 +000073//===----------------------------------------------------------------------===//
74// Machine Instruction Scheduling Pass and Registry
75//===----------------------------------------------------------------------===//
76
Andrew Trick86b7e2a2012-04-24 20:36:19 +000077MachineSchedContext::MachineSchedContext():
78 MF(0), MLI(0), MDT(0), PassConfig(0), AA(0), LIS(0) {
79 RegClassInfo = new RegisterClassInfo();
80}
81
82MachineSchedContext::~MachineSchedContext() {
83 delete RegClassInfo;
84}
85
Andrew Trick96f678f2012-01-13 06:30:30 +000086namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000087/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000088class MachineScheduler : public MachineSchedContext,
89 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000090public:
Andrew Trick42b7a712012-01-17 06:55:03 +000091 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000092
93 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
94
95 virtual void releaseMemory() {}
96
97 virtual bool runOnMachineFunction(MachineFunction&);
98
99 virtual void print(raw_ostream &O, const Module* = 0) const;
100
101 static char ID; // Class identification, replacement for typeinfo
102};
103} // namespace
104
Andrew Trick42b7a712012-01-17 06:55:03 +0000105char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +0000106
Andrew Trick42b7a712012-01-17 06:55:03 +0000107char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +0000108
Andrew Trick42b7a712012-01-17 06:55:03 +0000109INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000110 "Machine Instruction Scheduler", false, false)
111INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
112INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
113INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +0000114INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000115 "Machine Instruction Scheduler", false, false)
116
Andrew Trick42b7a712012-01-17 06:55:03 +0000117MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +0000118: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +0000119 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +0000120}
121
Andrew Trick42b7a712012-01-17 06:55:03 +0000122void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000123 AU.setPreservesCFG();
124 AU.addRequiredID(MachineDominatorsID);
125 AU.addRequired<MachineLoopInfo>();
126 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000127 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000128 AU.addRequired<SlotIndexes>();
129 AU.addPreserved<SlotIndexes>();
130 AU.addRequired<LiveIntervals>();
131 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000132 MachineFunctionPass::getAnalysisUsage(AU);
133}
134
Andrew Trick96f678f2012-01-13 06:30:30 +0000135MachinePassRegistry MachineSchedRegistry::Registry;
136
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000137/// A dummy default scheduler factory indicates whether the scheduler
138/// is overridden on the command line.
139static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
140 return 0;
141}
Andrew Trick96f678f2012-01-13 06:30:30 +0000142
143/// MachineSchedOpt allows command line selection of the scheduler.
144static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
145 RegisterPassParser<MachineSchedRegistry> >
146MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000147 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000148 cl::desc("Machine instruction scheduler to use"));
149
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000150static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000151DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000152 useDefaultMachineSched);
153
Andrew Trick17d35e52012-03-14 04:00:41 +0000154/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000155/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000156static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000157
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000158
159/// Decrement this iterator until reaching the top or a non-debug instr.
160static MachineBasicBlock::iterator
161priorNonDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator Beg) {
162 assert(I != Beg && "reached the top of the region, cannot decrement");
163 while (--I != Beg) {
164 if (!I->isDebugValue())
165 break;
166 }
167 return I;
168}
169
170/// If this iterator is a debug value, increment until reaching the End or a
171/// non-debug instruction.
172static MachineBasicBlock::iterator
173nextIfDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator End) {
Andrew Trick811d92682012-05-17 18:35:03 +0000174 for(; I != End; ++I) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000175 if (!I->isDebugValue())
176 break;
177 }
178 return I;
179}
180
Andrew Trickcb058d52012-03-14 04:00:38 +0000181/// Top-level MachineScheduler pass driver.
182///
183/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000184/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
185/// consistent with the DAG builder, which traverses the interior of the
186/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000187///
188/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000189/// simplifying the DAG builder's support for "special" target instructions.
190/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000191/// scheduling boundaries, for example to bundle the boudary instructions
192/// without reordering them. This creates complexity, because the target
193/// scheduler must update the RegionBegin and RegionEnd positions cached by
194/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
195/// design would be to split blocks at scheduling boundaries, but LLVM has a
196/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000197bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick89c324b2012-05-10 21:06:21 +0000198 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
199
Andrew Trick96f678f2012-01-13 06:30:30 +0000200 // Initialize the context of the pass.
201 MF = &mf;
202 MLI = &getAnalysis<MachineLoopInfo>();
203 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000204 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000205 AA = &getAnalysis<AliasAnalysis>();
206
Lang Hames907cc8f2012-01-27 22:36:19 +0000207 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000208 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000209
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000210 if (VerifyScheduling) {
211 DEBUG(LIS->print(dbgs()));
212 MF->verify(this, "Before machine scheduling.");
213 }
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000214 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000215
Andrew Trick96f678f2012-01-13 06:30:30 +0000216 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000217 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
218 if (Ctor == useDefaultMachineSched) {
219 // Get the default scheduler set by the target.
220 Ctor = MachineSchedRegistry::getDefault();
221 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000222 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000223 MachineSchedRegistry::setDefault(Ctor);
224 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000225 }
226 // Instantiate the selected scheduler.
227 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
228
229 // Visit all machine basic blocks.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000230 //
231 // TODO: Visit blocks in global postorder or postorder within the bottom-up
232 // loop tree. Then we can optionally compute global RegPressure.
Andrew Trick96f678f2012-01-13 06:30:30 +0000233 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
234 MBB != MBBEnd; ++MBB) {
235
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000236 Scheduler->startBlock(MBB);
237
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000238 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000239 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000240 // boundary at the bottom of the region. The DAG does not include RegionEnd,
241 // but the region does (i.e. the next RegionEnd is above the previous
242 // RegionBegin). If the current block has no terminator then RegionEnd ==
243 // MBB->end() for the bottom region.
244 //
245 // The Scheduler may insert instructions during either schedule() or
246 // exitRegion(), even for empty regions. So the local iterators 'I' and
247 // 'RegionEnd' are invalid across these calls.
Andrew Trick22764532012-11-06 07:10:34 +0000248 unsigned RemainingInstrs = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000249 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000250 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick006e1ab2012-04-24 17:56:43 +0000251
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000252 // Avoid decrementing RegionEnd for blocks with no terminator.
253 if (RegionEnd != MBB->end()
254 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
255 --RegionEnd;
256 // Count the boundary instruction.
Andrew Trick22764532012-11-06 07:10:34 +0000257 --RemainingInstrs;
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000258 }
259
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000260 // The next region starts above the previous region. Look backward in the
261 // instruction stream until we find the nearest boundary.
262 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trick22764532012-11-06 07:10:34 +0000263 for(;I != MBB->begin(); --I, --RemainingInstrs) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000264 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
265 break;
266 }
Andrew Trick47c14452012-03-07 05:21:52 +0000267 // Notify the scheduler of the region, even if we may skip scheduling
268 // it. Perhaps it still needs to be bundled.
Andrew Trick22764532012-11-06 07:10:34 +0000269 Scheduler->enterRegion(MBB, I, RegionEnd, RemainingInstrs);
Andrew Trick47c14452012-03-07 05:21:52 +0000270
271 // Skip empty scheduling regions (0 or 1 schedulable instructions).
272 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000273 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000274 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000275 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000276 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000277 }
Andrew Trickbb0a2422012-05-24 22:11:14 +0000278 DEBUG(dbgs() << "********** MI Scheduling **********\n");
Craig Topper96601ca2012-08-22 06:07:19 +0000279 DEBUG(dbgs() << MF->getName()
Andrew Trickc8554232013-01-25 07:45:31 +0000280 << ":BB#" << MBB->getNumber() << " " << MBB->getName()
281 << "\n From: " << *I << " To: ";
Andrew Trick291411c2012-02-08 02:17:21 +0000282 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
283 else dbgs() << "End";
Andrew Trick22764532012-11-06 07:10:34 +0000284 dbgs() << " Remaining: " << RemainingInstrs << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000285
Andrew Trickd24da972012-03-09 03:46:42 +0000286 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000287 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000288 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000289
290 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000291 Scheduler->exitRegion();
292
293 // Scheduling has invalidated the current iterator 'I'. Ask the
294 // scheduler for the top of it's scheduled region.
295 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000296 }
Andrew Trick22764532012-11-06 07:10:34 +0000297 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000298 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000299 }
Andrew Trick830da402012-04-01 07:24:23 +0000300 Scheduler->finalizeSchedule();
Andrew Trickaad37f12012-03-21 04:12:12 +0000301 DEBUG(LIS->print(dbgs()));
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000302 if (VerifyScheduling)
303 MF->verify(this, "After machine scheduling.");
Andrew Trick96f678f2012-01-13 06:30:30 +0000304 return true;
305}
306
Andrew Trick42b7a712012-01-17 06:55:03 +0000307void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000308 // unimplemented
309}
310
Manman Renb720be62012-09-11 22:23:19 +0000311#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trick78e5efe2012-09-11 00:39:15 +0000312void ReadyQueue::dump() {
Andrew Trick11189f72013-04-05 00:31:29 +0000313 dbgs() << " " << Name << ": ";
Andrew Trick78e5efe2012-09-11 00:39:15 +0000314 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
315 dbgs() << Queue[i]->NodeNum << " ";
316 dbgs() << "\n";
317}
318#endif
Andrew Trick17d35e52012-03-14 04:00:41 +0000319
320//===----------------------------------------------------------------------===//
321// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
322// preservation.
323//===----------------------------------------------------------------------===//
324
Andrew Trick178f7d02013-01-25 04:01:04 +0000325ScheduleDAGMI::~ScheduleDAGMI() {
326 delete DFSResult;
327 DeleteContainerPointers(Mutations);
328 delete SchedImpl;
329}
330
Andrew Tricke38afe12013-04-24 15:54:43 +0000331bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
332 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
333}
334
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000335bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick6996fd02012-11-12 19:52:20 +0000336 if (SuccSU != &ExitSU) {
337 // Do not use WillCreateCycle, it assumes SD scheduling.
338 // If Pred is reachable from Succ, then the edge creates a cycle.
339 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
340 return false;
341 Topo.AddPred(SuccSU, PredDep.getSUnit());
342 }
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000343 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
344 // Return true regardless of whether a new edge needed to be inserted.
345 return true;
346}
347
Andrew Trickc174eaf2012-03-08 01:41:12 +0000348/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
349/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000350///
351/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000352void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000353 SUnit *SuccSU = SuccEdge->getSUnit();
354
Andrew Trickae692f22012-11-12 19:28:57 +0000355 if (SuccEdge->isWeak()) {
356 --SuccSU->WeakPredsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000357 if (SuccEdge->isCluster())
358 NextClusterSucc = SuccSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000359 return;
360 }
Andrew Trickc174eaf2012-03-08 01:41:12 +0000361#ifndef NDEBUG
362 if (SuccSU->NumPredsLeft == 0) {
363 dbgs() << "*** Scheduling failed! ***\n";
364 SuccSU->dump(this);
365 dbgs() << " has been released too many times!\n";
366 llvm_unreachable(0);
367 }
368#endif
369 --SuccSU->NumPredsLeft;
370 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000371 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000372}
373
374/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000375void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000376 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
377 I != E; ++I) {
378 releaseSucc(SU, &*I);
379 }
380}
381
Andrew Trick17d35e52012-03-14 04:00:41 +0000382/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
383/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000384///
385/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000386void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
387 SUnit *PredSU = PredEdge->getSUnit();
388
Andrew Trickae692f22012-11-12 19:28:57 +0000389 if (PredEdge->isWeak()) {
390 --PredSU->WeakSuccsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000391 if (PredEdge->isCluster())
392 NextClusterPred = PredSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000393 return;
394 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000395#ifndef NDEBUG
396 if (PredSU->NumSuccsLeft == 0) {
397 dbgs() << "*** Scheduling failed! ***\n";
398 PredSU->dump(this);
399 dbgs() << " has been released too many times!\n";
400 llvm_unreachable(0);
401 }
402#endif
403 --PredSU->NumSuccsLeft;
404 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
405 SchedImpl->releaseBottomNode(PredSU);
406}
407
408/// releasePredecessors - Call releasePred on each of SU's predecessors.
409void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
410 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
411 I != E; ++I) {
412 releasePred(SU, &*I);
413 }
414}
415
Andrew Trick4392f0f2013-04-13 06:07:40 +0000416/// This is normally called from the main scheduler loop but may also be invoked
417/// by the scheduling strategy to perform additional code motion.
Andrew Trick17d35e52012-03-14 04:00:41 +0000418void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
419 MachineBasicBlock::iterator InsertPos) {
Andrew Trick811d92682012-05-17 18:35:03 +0000420 // Advance RegionBegin if the first instruction moves down.
Andrew Trick1ce062f2012-03-21 04:12:10 +0000421 if (&*RegionBegin == MI)
Andrew Trick811d92682012-05-17 18:35:03 +0000422 ++RegionBegin;
423
424 // Update the instruction stream.
Andrew Trick17d35e52012-03-14 04:00:41 +0000425 BB->splice(InsertPos, BB, MI);
Andrew Trick811d92682012-05-17 18:35:03 +0000426
427 // Update LiveIntervals
Andrew Trick27c28ce2012-10-16 00:22:51 +0000428 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick811d92682012-05-17 18:35:03 +0000429
430 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick17d35e52012-03-14 04:00:41 +0000431 if (RegionBegin == InsertPos)
432 RegionBegin = MI;
433}
434
Andrew Trick0b0d8992012-03-21 04:12:07 +0000435bool ScheduleDAGMI::checkSchedLimit() {
436#ifndef NDEBUG
437 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
438 CurrentTop = CurrentBottom;
439 return false;
440 }
441 ++NumInstrsScheduled;
442#endif
443 return true;
444}
445
Andrew Trick006e1ab2012-04-24 17:56:43 +0000446/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
447/// crossing a scheduling boundary. [begin, end) includes all instructions in
448/// the region, including the boundary itself and single-instruction regions
449/// that don't get scheduled.
450void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
451 MachineBasicBlock::iterator begin,
452 MachineBasicBlock::iterator end,
453 unsigned endcount)
454{
455 ScheduleDAGInstrs::enterRegion(bb, begin, end, endcount);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000456
457 // For convenience remember the end of the liveness region.
458 LiveRegionEnd =
459 (RegionEnd == bb->end()) ? RegionEnd : llvm::next(RegionEnd);
460}
461
462// Setup the register pressure trackers for the top scheduled top and bottom
463// scheduled regions.
464void ScheduleDAGMI::initRegPressure() {
465 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
466 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
467
468 // Close the RPTracker to finalize live ins.
469 RPTracker.closeRegion();
470
Andrew Trickbb0a2422012-05-24 22:11:14 +0000471 DEBUG(RPTracker.getPressure().dump(TRI));
472
Andrew Trick7f8ab782012-05-10 21:06:10 +0000473 // Initialize the live ins and live outs.
474 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
475 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
476
477 // Close one end of the tracker so we can call
478 // getMaxUpward/DownwardPressureDelta before advancing across any
479 // instructions. This converts currently live regs into live ins/outs.
480 TopRPTracker.closeTop();
481 BotRPTracker.closeBottom();
482
483 // Account for liveness generated by the region boundary.
484 if (LiveRegionEnd != RegionEnd)
485 BotRPTracker.recede();
486
487 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000488
489 // Cache the list of excess pressure sets in this region. This will also track
490 // the max pressure in the scheduled code for these sets.
491 RegionCriticalPSets.clear();
Jakub Staszakb74564a2013-01-25 21:44:27 +0000492 const std::vector<unsigned> &RegionPressure =
493 RPTracker.getPressure().MaxSetPressure;
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000494 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
495 unsigned Limit = TRI->getRegPressureSetLimit(i);
Andrew Trick78e5efe2012-09-11 00:39:15 +0000496 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
497 << "Limit " << Limit
498 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000499 if (RegionPressure[i] > Limit)
500 RegionCriticalPSets.push_back(PressureElement(i, 0));
501 }
502 DEBUG(dbgs() << "Excess PSets: ";
503 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
504 dbgs() << TRI->getRegPressureSetName(
505 RegionCriticalPSets[i].PSetID) << " ";
506 dbgs() << "\n");
507}
508
509// FIXME: When the pressure tracker deals in pressure differences then we won't
510// iterate over all RegionCriticalPSets[i].
511void ScheduleDAGMI::
Jakub Staszakb717a502013-02-16 15:47:26 +0000512updateScheduledPressure(const std::vector<unsigned> &NewMaxPressure) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000513 for (unsigned i = 0, e = RegionCriticalPSets.size(); i < e; ++i) {
514 unsigned ID = RegionCriticalPSets[i].PSetID;
515 int &MaxUnits = RegionCriticalPSets[i].UnitIncrease;
516 if ((int)NewMaxPressure[ID] > MaxUnits)
517 MaxUnits = NewMaxPressure[ID];
518 }
Andrew Trick811a3722013-04-24 15:54:36 +0000519 DEBUG(
520 for (unsigned i = 0, e = NewMaxPressure.size(); i < e; ++i) {
521 unsigned Limit = TRI->getRegPressureSetLimit(i);
522 if (NewMaxPressure[i] > Limit ) {
523 dbgs() << " " << TRI->getRegPressureSetName(i) << ": "
524 << NewMaxPressure[i] << " > " << Limit << "\n";
525 }
526 });
Andrew Trick006e1ab2012-04-24 17:56:43 +0000527}
528
Andrew Trick17d35e52012-03-14 04:00:41 +0000529/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick006e1ab2012-04-24 17:56:43 +0000530/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
531/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick78e5efe2012-09-11 00:39:15 +0000532///
533/// This is a skeletal driver, with all the functionality pushed into helpers,
534/// so that it can be easilly extended by experimental schedulers. Generally,
535/// implementing MachineSchedStrategy should be sufficient to implement a new
536/// scheduling algorithm. However, if a scheduler further subclasses
537/// ScheduleDAGMI then it will want to override this virtual method in order to
538/// update any specialized state.
Andrew Trick17d35e52012-03-14 04:00:41 +0000539void ScheduleDAGMI::schedule() {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000540 buildDAGWithRegPressure();
541
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000542 Topo.InitDAGTopologicalSorting();
543
Andrew Trickd039b382012-09-14 17:22:42 +0000544 postprocessDAG();
545
Andrew Trick4e1fb182013-01-25 06:33:57 +0000546 SmallVector<SUnit*, 8> TopRoots, BotRoots;
547 findRootsAndBiasEdges(TopRoots, BotRoots);
548
549 // Initialize the strategy before modifying the DAG.
550 // This may initialize a DFSResult to be used for queue priority.
551 SchedImpl->initialize(this);
552
Andrew Trick78e5efe2012-09-11 00:39:15 +0000553 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
554 SUnits[su].dumpAll(this));
Andrew Trick4e1fb182013-01-25 06:33:57 +0000555 if (ViewMISchedDAGs) viewGraph();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000556
Andrew Trick4e1fb182013-01-25 06:33:57 +0000557 // Initialize ready queues now that the DAG and priority data are finalized.
558 initQueues(TopRoots, BotRoots);
Andrew Trick78e5efe2012-09-11 00:39:15 +0000559
560 bool IsTopNode = false;
561 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
Andrew Trick30c6ec22012-10-08 18:53:53 +0000562 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick78e5efe2012-09-11 00:39:15 +0000563 if (!checkSchedLimit())
564 break;
565
566 scheduleMI(SU, IsTopNode);
567
568 updateQueues(SU, IsTopNode);
569 }
570 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
571
572 placeDebugValues();
Andrew Trick3b87f622012-11-07 07:05:09 +0000573
574 DEBUG({
Andrew Trickb4221042012-11-28 03:42:47 +0000575 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3b87f622012-11-07 07:05:09 +0000576 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
577 dumpSchedule();
578 dbgs() << '\n';
579 });
Andrew Trick78e5efe2012-09-11 00:39:15 +0000580}
581
582/// Build the DAG and setup three register pressure trackers.
583void ScheduleDAGMI::buildDAGWithRegPressure() {
Andrew Trick7f8ab782012-05-10 21:06:10 +0000584 // Initialize the register pressure tracker used by buildSchedGraph.
585 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000586
Andrew Trick7f8ab782012-05-10 21:06:10 +0000587 // Account for liveness generate by the region boundary.
588 if (LiveRegionEnd != RegionEnd)
589 RPTracker.recede();
590
591 // Build the DAG, and compute current register pressure.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000592 buildSchedGraph(AA, &RPTracker);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000593
Andrew Trick7f8ab782012-05-10 21:06:10 +0000594 // Initialize top/bottom trackers after computing region pressure.
595 initRegPressure();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000596}
Andrew Trick7f8ab782012-05-10 21:06:10 +0000597
Andrew Trickd039b382012-09-14 17:22:42 +0000598/// Apply each ScheduleDAGMutation step in order.
599void ScheduleDAGMI::postprocessDAG() {
600 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
601 Mutations[i]->apply(this);
602 }
603}
604
Andrew Trick4e1fb182013-01-25 06:33:57 +0000605void ScheduleDAGMI::computeDFSResult() {
Andrew Trick178f7d02013-01-25 04:01:04 +0000606 if (!DFSResult)
607 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
608 DFSResult->clear();
Andrew Trick178f7d02013-01-25 04:01:04 +0000609 ScheduledTrees.clear();
Andrew Trick4e1fb182013-01-25 06:33:57 +0000610 DFSResult->resize(SUnits.size());
611 DFSResult->compute(SUnits);
Andrew Trick178f7d02013-01-25 04:01:04 +0000612 ScheduledTrees.resize(DFSResult->getNumSubtrees());
613}
614
Andrew Trick4e1fb182013-01-25 06:33:57 +0000615void ScheduleDAGMI::findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
616 SmallVectorImpl<SUnit*> &BotRoots) {
Andrew Trick1e94e982012-10-15 18:02:27 +0000617 for (std::vector<SUnit>::iterator
618 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
Andrew Trickae692f22012-11-12 19:28:57 +0000619 SUnit *SU = &(*I);
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000620 assert(!SU->isBoundaryNode() && "Boundary node should not be in SUnits");
Andrew Trickdb417062013-01-24 02:09:57 +0000621
622 // Order predecessors so DFSResult follows the critical path.
623 SU->biasCriticalPath();
624
Andrew Trick1e94e982012-10-15 18:02:27 +0000625 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000626 if (!I->NumPredsLeft)
Andrew Trick4e1fb182013-01-25 06:33:57 +0000627 TopRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000628 // A SUnit is ready to bottom schedule if it has no successors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000629 if (!I->NumSuccsLeft)
Andrew Trickae692f22012-11-12 19:28:57 +0000630 BotRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000631 }
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000632 ExitSU.biasCriticalPath();
Andrew Trick1e94e982012-10-15 18:02:27 +0000633}
634
Andrew Trick78e5efe2012-09-11 00:39:15 +0000635/// Identify DAG roots and setup scheduler queues.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000636void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
637 ArrayRef<SUnit*> BotRoots) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000638 NextClusterSucc = NULL;
639 NextClusterPred = NULL;
Andrew Trick1e94e982012-10-15 18:02:27 +0000640
Andrew Trickae692f22012-11-12 19:28:57 +0000641 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000642 //
643 // Nodes with unreleased weak edges can still be roots.
644 // Release top roots in forward order.
645 for (SmallVectorImpl<SUnit*>::const_iterator
646 I = TopRoots.begin(), E = TopRoots.end(); I != E; ++I) {
647 SchedImpl->releaseTopNode(*I);
648 }
649 // Release bottom roots in reverse order so the higher priority nodes appear
650 // first. This is more natural and slightly more efficient.
651 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
652 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
653 SchedImpl->releaseBottomNode(*I);
654 }
Andrew Trickae692f22012-11-12 19:28:57 +0000655
Andrew Trickc174eaf2012-03-08 01:41:12 +0000656 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000657 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000658
Andrew Trick1e94e982012-10-15 18:02:27 +0000659 SchedImpl->registerRoots();
660
Andrew Trick657b75b2012-12-01 01:22:49 +0000661 // Advance past initial DebugValues.
662 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000663 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
Andrew Trick657b75b2012-12-01 01:22:49 +0000664 TopRPTracker.setPos(CurrentTop);
665
Andrew Trick17d35e52012-03-14 04:00:41 +0000666 CurrentBottom = RegionEnd;
Andrew Trick78e5efe2012-09-11 00:39:15 +0000667}
Andrew Trickc174eaf2012-03-08 01:41:12 +0000668
Andrew Trick78e5efe2012-09-11 00:39:15 +0000669/// Move an instruction and update register pressure.
670void ScheduleDAGMI::scheduleMI(SUnit *SU, bool IsTopNode) {
671 // Move the instruction to its new location in the instruction stream.
672 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000673
Andrew Trick78e5efe2012-09-11 00:39:15 +0000674 if (IsTopNode) {
675 assert(SU->isTopReady() && "node still has unscheduled dependencies");
676 if (&*CurrentTop == MI)
677 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick17d35e52012-03-14 04:00:41 +0000678 else {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000679 moveInstruction(MI, CurrentTop);
680 TopRPTracker.setPos(MI);
Andrew Trick17d35e52012-03-14 04:00:41 +0000681 }
Andrew Trick000b2502012-04-24 18:04:37 +0000682
Andrew Trick78e5efe2012-09-11 00:39:15 +0000683 // Update top scheduled pressure.
684 TopRPTracker.advance();
685 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
686 updateScheduledPressure(TopRPTracker.getPressure().MaxSetPressure);
687 }
688 else {
689 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
690 MachineBasicBlock::iterator priorII =
691 priorNonDebug(CurrentBottom, CurrentTop);
692 if (&*priorII == MI)
693 CurrentBottom = priorII;
694 else {
695 if (&*CurrentTop == MI) {
696 CurrentTop = nextIfDebug(++CurrentTop, priorII);
697 TopRPTracker.setPos(CurrentTop);
698 }
699 moveInstruction(MI, CurrentBottom);
700 CurrentBottom = MI;
701 }
702 // Update bottom scheduled pressure.
703 BotRPTracker.recede();
704 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
705 updateScheduledPressure(BotRPTracker.getPressure().MaxSetPressure);
706 }
707}
708
709/// Update scheduler queues after scheduling an instruction.
710void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
711 // Release dependent instructions for scheduling.
712 if (IsTopNode)
713 releaseSuccessors(SU);
714 else
715 releasePredecessors(SU);
716
717 SU->isScheduled = true;
718
Andrew Trick178f7d02013-01-25 04:01:04 +0000719 if (DFSResult) {
720 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
721 if (!ScheduledTrees.test(SubtreeID)) {
722 ScheduledTrees.set(SubtreeID);
723 DFSResult->scheduleTree(SubtreeID);
724 SchedImpl->scheduleTree(SubtreeID);
725 }
726 }
727
Andrew Trick78e5efe2012-09-11 00:39:15 +0000728 // Notify the scheduling strategy after updating the DAG.
729 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick000b2502012-04-24 18:04:37 +0000730}
731
732/// Reinsert any remaining debug_values, just like the PostRA scheduler.
733void ScheduleDAGMI::placeDebugValues() {
734 // If first instruction was a DBG_VALUE then put it back.
735 if (FirstDbgValue) {
736 BB->splice(RegionBegin, BB, FirstDbgValue);
737 RegionBegin = FirstDbgValue;
738 }
739
740 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
741 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
742 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
743 MachineInstr *DbgValue = P.first;
744 MachineBasicBlock::iterator OrigPrevMI = P.second;
Andrew Trick67bdd422012-12-01 01:22:38 +0000745 if (&*RegionBegin == DbgValue)
746 ++RegionBegin;
Andrew Trick000b2502012-04-24 18:04:37 +0000747 BB->splice(++OrigPrevMI, BB, DbgValue);
748 if (OrigPrevMI == llvm::prior(RegionEnd))
749 RegionEnd = DbgValue;
750 }
751 DbgValues.clear();
752 FirstDbgValue = NULL;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000753}
754
Andrew Trick3b87f622012-11-07 07:05:09 +0000755#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
756void ScheduleDAGMI::dumpSchedule() const {
757 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
758 if (SUnit *SU = getSUnit(&(*MI)))
759 SU->dump(this);
760 else
761 dbgs() << "Missing SUnit\n";
762 }
763}
764#endif
765
Andrew Trick6996fd02012-11-12 19:52:20 +0000766//===----------------------------------------------------------------------===//
767// LoadClusterMutation - DAG post-processing to cluster loads.
768//===----------------------------------------------------------------------===//
769
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000770namespace {
771/// \brief Post-process the DAG to create cluster edges between neighboring
772/// loads.
773class LoadClusterMutation : public ScheduleDAGMutation {
774 struct LoadInfo {
775 SUnit *SU;
776 unsigned BaseReg;
777 unsigned Offset;
778 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
779 : SU(su), BaseReg(reg), Offset(ofs) {}
780 };
781 static bool LoadInfoLess(const LoadClusterMutation::LoadInfo &LHS,
782 const LoadClusterMutation::LoadInfo &RHS);
783
784 const TargetInstrInfo *TII;
785 const TargetRegisterInfo *TRI;
786public:
787 LoadClusterMutation(const TargetInstrInfo *tii,
788 const TargetRegisterInfo *tri)
789 : TII(tii), TRI(tri) {}
790
791 virtual void apply(ScheduleDAGMI *DAG);
792protected:
793 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
794};
795} // anonymous
796
797bool LoadClusterMutation::LoadInfoLess(
798 const LoadClusterMutation::LoadInfo &LHS,
799 const LoadClusterMutation::LoadInfo &RHS) {
800 if (LHS.BaseReg != RHS.BaseReg)
801 return LHS.BaseReg < RHS.BaseReg;
802 return LHS.Offset < RHS.Offset;
803}
804
805void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
806 ScheduleDAGMI *DAG) {
807 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
808 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
809 SUnit *SU = Loads[Idx];
810 unsigned BaseReg;
811 unsigned Offset;
812 if (TII->getLdStBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
813 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
814 }
815 if (LoadRecords.size() < 2)
816 return;
817 std::sort(LoadRecords.begin(), LoadRecords.end(), LoadInfoLess);
818 unsigned ClusterLength = 1;
819 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
820 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
821 ClusterLength = 1;
822 continue;
823 }
824
825 SUnit *SUa = LoadRecords[Idx].SU;
826 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Tricka7d2d562012-11-12 21:28:10 +0000827 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000828 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
829
830 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
831 << SUb->NodeNum << ")\n");
832 // Copy successor edges from SUa to SUb. Interleaving computation
833 // dependent on SUa can prevent load combining due to register reuse.
834 // Predecessor edges do not need to be copied from SUb to SUa since nearby
835 // loads should have effectively the same inputs.
836 for (SUnit::const_succ_iterator
837 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
838 if (SI->getSUnit() == SUb)
839 continue;
840 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
841 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
842 }
843 ++ClusterLength;
844 }
845 else
846 ClusterLength = 1;
847 }
848}
849
850/// \brief Callback from DAG postProcessing to create cluster edges for loads.
851void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
852 // Map DAG NodeNum to store chain ID.
853 DenseMap<unsigned, unsigned> StoreChainIDs;
854 // Map each store chain to a set of dependent loads.
855 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
856 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
857 SUnit *SU = &DAG->SUnits[Idx];
858 if (!SU->getInstr()->mayLoad())
859 continue;
860 unsigned ChainPredID = DAG->SUnits.size();
861 for (SUnit::const_pred_iterator
862 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
863 if (PI->isCtrl()) {
864 ChainPredID = PI->getSUnit()->NodeNum;
865 break;
866 }
867 }
868 // Check if this chain-like pred has been seen
869 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
870 unsigned NumChains = StoreChainDependents.size();
871 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
872 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
873 if (Result.second)
874 StoreChainDependents.resize(NumChains + 1);
875 StoreChainDependents[Result.first->second].push_back(SU);
876 }
877 // Iterate over the store chains.
878 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
879 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
880}
881
Andrew Trickc174eaf2012-03-08 01:41:12 +0000882//===----------------------------------------------------------------------===//
Andrew Trick6996fd02012-11-12 19:52:20 +0000883// MacroFusion - DAG post-processing to encourage fusion of macro ops.
884//===----------------------------------------------------------------------===//
885
886namespace {
887/// \brief Post-process the DAG to create cluster edges between instructions
888/// that may be fused by the processor into a single operation.
889class MacroFusion : public ScheduleDAGMutation {
890 const TargetInstrInfo *TII;
891public:
892 MacroFusion(const TargetInstrInfo *tii): TII(tii) {}
893
894 virtual void apply(ScheduleDAGMI *DAG);
895};
896} // anonymous
897
898/// \brief Callback from DAG postProcessing to create cluster edges to encourage
899/// fused operations.
900void MacroFusion::apply(ScheduleDAGMI *DAG) {
901 // For now, assume targets can only fuse with the branch.
902 MachineInstr *Branch = DAG->ExitSU.getInstr();
903 if (!Branch)
904 return;
905
906 for (unsigned Idx = DAG->SUnits.size(); Idx > 0;) {
907 SUnit *SU = &DAG->SUnits[--Idx];
908 if (!TII->shouldScheduleAdjacent(SU->getInstr(), Branch))
909 continue;
910
911 // Create a single weak edge from SU to ExitSU. The only effect is to cause
912 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
913 // need to copy predecessor edges from ExitSU to SU, since top-down
914 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
915 // of SU, we could create an artificial edge from the deepest root, but it
916 // hasn't been needed yet.
917 bool Success = DAG->addEdge(&DAG->ExitSU, SDep(SU, SDep::Cluster));
918 (void)Success;
919 assert(Success && "No DAG nodes should be reachable from ExitSU");
920
921 DEBUG(dbgs() << "Macro Fuse SU(" << SU->NodeNum << ")\n");
922 break;
923 }
924}
925
926//===----------------------------------------------------------------------===//
Andrew Tricke38afe12013-04-24 15:54:43 +0000927// CopyConstrain - DAG post-processing to encourage copy elimination.
928//===----------------------------------------------------------------------===//
929
930namespace {
931/// \brief Post-process the DAG to create weak edges from all uses of a copy to
932/// the one use that defines the copy's source vreg, most likely an induction
933/// variable increment.
934class CopyConstrain : public ScheduleDAGMutation {
935 // Transient state.
936 SlotIndex RegionBeginIdx;
Andrew Tricka264a202013-04-24 23:19:56 +0000937 // RegionEndIdx is the slot index of the last non-debug instruction in the
938 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Tricke38afe12013-04-24 15:54:43 +0000939 SlotIndex RegionEndIdx;
940public:
941 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
942
943 virtual void apply(ScheduleDAGMI *DAG);
944
945protected:
946 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG);
947};
948} // anonymous
949
950/// constrainLocalCopy handles two possibilities:
951/// 1) Local src:
952/// I0: = dst
953/// I1: src = ...
954/// I2: = dst
955/// I3: dst = src (copy)
956/// (create pred->succ edges I0->I1, I2->I1)
957///
958/// 2) Local copy:
959/// I0: dst = src (copy)
960/// I1: = dst
961/// I2: src = ...
962/// I3: = dst
963/// (create pred->succ edges I1->I2, I3->I2)
964///
965/// Although the MachineScheduler is currently constrained to single blocks,
966/// this algorithm should handle extended blocks. An EBB is a set of
967/// contiguously numbered blocks such that the previous block in the EBB is
968/// always the single predecessor.
969void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG) {
970 LiveIntervals *LIS = DAG->getLIS();
971 MachineInstr *Copy = CopySU->getInstr();
972
973 // Check for pure vreg copies.
974 unsigned SrcReg = Copy->getOperand(1).getReg();
975 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
976 return;
977
978 unsigned DstReg = Copy->getOperand(0).getReg();
979 if (!TargetRegisterInfo::isVirtualRegister(DstReg))
980 return;
981
982 // Check if either the dest or source is local. If it's live across a back
983 // edge, it's not local. Note that if both vregs are live across the back
984 // edge, we cannot successfully contrain the copy without cyclic scheduling.
985 unsigned LocalReg = DstReg;
986 unsigned GlobalReg = SrcReg;
987 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
988 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
989 LocalReg = SrcReg;
990 GlobalReg = DstReg;
991 LocalLI = &LIS->getInterval(LocalReg);
992 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
993 return;
994 }
995 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
996
997 // Find the global segment after the start of the local LI.
998 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
999 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1000 // local live range. We could create edges from other global uses to the local
1001 // start, but the coalescer should have already eliminated these cases, so
1002 // don't bother dealing with it.
1003 if (GlobalSegment == GlobalLI->end())
1004 return;
1005
1006 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1007 // returned the next global segment. But if GlobalSegment overlaps with
1008 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1009 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1010 if (GlobalSegment->contains(LocalLI->beginIndex()))
1011 ++GlobalSegment;
1012
1013 if (GlobalSegment == GlobalLI->end())
1014 return;
1015
1016 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1017 if (GlobalSegment != GlobalLI->begin()) {
1018 // Two address defs have no hole.
1019 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->end,
1020 GlobalSegment->start)) {
1021 return;
1022 }
1023 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1024 // it would be a disconnected component in the live range.
1025 assert(llvm::prior(GlobalSegment)->start < LocalLI->beginIndex() &&
1026 "Disconnected LRG within the scheduling region.");
1027 }
1028 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1029 if (!GlobalDef)
1030 return;
1031
1032 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1033 if (!GlobalSU)
1034 return;
1035
1036 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1037 // constraining the uses of the last local def to precede GlobalDef.
1038 SmallVector<SUnit*,8> LocalUses;
1039 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1040 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1041 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1042 for (SUnit::const_succ_iterator
1043 I = LastLocalSU->Succs.begin(), E = LastLocalSU->Succs.end();
1044 I != E; ++I) {
1045 if (I->getKind() != SDep::Data || I->getReg() != LocalReg)
1046 continue;
1047 if (I->getSUnit() == GlobalSU)
1048 continue;
1049 if (!DAG->canAddEdge(GlobalSU, I->getSUnit()))
1050 return;
1051 LocalUses.push_back(I->getSUnit());
1052 }
1053 // Open the top of the GlobalLI hole by constraining any earlier global uses
1054 // to precede the start of LocalLI.
1055 SmallVector<SUnit*,8> GlobalUses;
1056 MachineInstr *FirstLocalDef =
1057 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1058 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1059 for (SUnit::const_pred_iterator
1060 I = GlobalSU->Preds.begin(), E = GlobalSU->Preds.end(); I != E; ++I) {
1061 if (I->getKind() != SDep::Anti || I->getReg() != GlobalReg)
1062 continue;
1063 if (I->getSUnit() == FirstLocalSU)
1064 continue;
1065 if (!DAG->canAddEdge(FirstLocalSU, I->getSUnit()))
1066 return;
1067 GlobalUses.push_back(I->getSUnit());
1068 }
1069 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1070 // Add the weak edges.
1071 for (SmallVectorImpl<SUnit*>::const_iterator
1072 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1073 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1074 << GlobalSU->NodeNum << ")\n");
1075 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1076 }
1077 for (SmallVectorImpl<SUnit*>::const_iterator
1078 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1079 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1080 << FirstLocalSU->NodeNum << ")\n");
1081 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1082 }
1083}
1084
1085/// \brief Callback from DAG postProcessing to create weak edges to encourage
1086/// copy elimination.
1087void CopyConstrain::apply(ScheduleDAGMI *DAG) {
Andrew Tricka264a202013-04-24 23:19:56 +00001088 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1089 if (FirstPos == DAG->end())
1090 return;
1091 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(&*FirstPos);
Andrew Tricke38afe12013-04-24 15:54:43 +00001092 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1093 &*priorNonDebug(DAG->end(), DAG->begin()));
1094
1095 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1096 SUnit *SU = &DAG->SUnits[Idx];
1097 if (!SU->getInstr()->isCopy())
1098 continue;
1099
1100 constrainLocalCopy(SU, DAG);
1101 }
1102}
1103
1104//===----------------------------------------------------------------------===//
Andrew Trick17d35e52012-03-14 04:00:41 +00001105// ConvergingScheduler - Implementation of the standard MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +00001106//===----------------------------------------------------------------------===//
1107
1108namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00001109/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
1110/// the schedule.
1111class ConvergingScheduler : public MachineSchedStrategy {
Andrew Trick3b87f622012-11-07 07:05:09 +00001112public:
1113 /// Represent the type of SchedCandidate found within a single queue.
1114 /// pickNodeBidirectional depends on these listed by decreasing priority.
1115 enum CandReason {
Andrew Tricke38afe12013-04-24 15:54:43 +00001116 NoCand, PhysRegCopy, SingleExcess, SingleCritical, Cluster, Weak,
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001117 ResourceReduce, ResourceDemand, BotHeightReduce, BotPathReduce,
1118 TopDepthReduce, TopPathReduce, SingleMax, MultiPressure, NextDefUse,
1119 NodeOrder};
Andrew Trick3b87f622012-11-07 07:05:09 +00001120
1121#ifndef NDEBUG
1122 static const char *getReasonStr(ConvergingScheduler::CandReason Reason);
1123#endif
1124
1125 /// Policy for scheduling the next instruction in the candidate's zone.
1126 struct CandPolicy {
1127 bool ReduceLatency;
1128 unsigned ReduceResIdx;
1129 unsigned DemandResIdx;
1130
1131 CandPolicy(): ReduceLatency(false), ReduceResIdx(0), DemandResIdx(0) {}
1132 };
1133
1134 /// Status of an instruction's critical resource consumption.
1135 struct SchedResourceDelta {
1136 // Count critical resources in the scheduled region required by SU.
1137 unsigned CritResources;
1138
1139 // Count critical resources from another region consumed by SU.
1140 unsigned DemandedResources;
1141
1142 SchedResourceDelta(): CritResources(0), DemandedResources(0) {}
1143
1144 bool operator==(const SchedResourceDelta &RHS) const {
1145 return CritResources == RHS.CritResources
1146 && DemandedResources == RHS.DemandedResources;
1147 }
1148 bool operator!=(const SchedResourceDelta &RHS) const {
1149 return !operator==(RHS);
1150 }
1151 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001152
1153 /// Store the state used by ConvergingScheduler heuristics, required for the
1154 /// lifetime of one invocation of pickNode().
1155 struct SchedCandidate {
Andrew Trick3b87f622012-11-07 07:05:09 +00001156 CandPolicy Policy;
1157
Andrew Trick7196a8f2012-05-10 21:06:16 +00001158 // The best SUnit candidate.
1159 SUnit *SU;
1160
Andrew Trick3b87f622012-11-07 07:05:09 +00001161 // The reason for this candidate.
1162 CandReason Reason;
1163
Andrew Trick7196a8f2012-05-10 21:06:16 +00001164 // Register pressure values for the best candidate.
1165 RegPressureDelta RPDelta;
1166
Andrew Trick3b87f622012-11-07 07:05:09 +00001167 // Critical resource consumption of the best candidate.
1168 SchedResourceDelta ResDelta;
1169
1170 SchedCandidate(const CandPolicy &policy)
1171 : Policy(policy), SU(NULL), Reason(NoCand) {}
1172
1173 bool isValid() const { return SU; }
1174
1175 // Copy the status of another candidate without changing policy.
1176 void setBest(SchedCandidate &Best) {
1177 assert(Best.Reason != NoCand && "uninitialized Sched candidate");
1178 SU = Best.SU;
1179 Reason = Best.Reason;
1180 RPDelta = Best.RPDelta;
1181 ResDelta = Best.ResDelta;
1182 }
1183
1184 void initResourceDelta(const ScheduleDAGMI *DAG,
1185 const TargetSchedModel *SchedModel);
Andrew Trick7196a8f2012-05-10 21:06:16 +00001186 };
Andrew Trick3b87f622012-11-07 07:05:09 +00001187
1188 /// Summarize the unscheduled region.
1189 struct SchedRemainder {
1190 // Critical path through the DAG in expected latency.
1191 unsigned CriticalPath;
1192
1193 // Unscheduled resources
1194 SmallVector<unsigned, 16> RemainingCounts;
1195 // Critical resource for the unscheduled zone.
1196 unsigned CritResIdx;
1197 // Number of micro-ops left to schedule.
1198 unsigned RemainingMicroOps;
Andrew Trick3b87f622012-11-07 07:05:09 +00001199
Andrew Trick3b87f622012-11-07 07:05:09 +00001200 void reset() {
1201 CriticalPath = 0;
1202 RemainingCounts.clear();
1203 CritResIdx = 0;
1204 RemainingMicroOps = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001205 }
1206
1207 SchedRemainder() { reset(); }
1208
1209 void init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel);
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001210
1211 unsigned getMaxRemainingCount(const TargetSchedModel *SchedModel) const {
1212 if (!SchedModel->hasInstrSchedModel())
1213 return 0;
1214
1215 return std::max(
1216 RemainingMicroOps * SchedModel->getMicroOpFactor(),
1217 RemainingCounts[CritResIdx]);
1218 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001219 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001220
Andrew Trickf3234242012-05-24 22:11:12 +00001221 /// Each Scheduling boundary is associated with ready queues. It tracks the
Andrew Trick3b87f622012-11-07 07:05:09 +00001222 /// current cycle in the direction of movement, and maintains the state
Andrew Trickf3234242012-05-24 22:11:12 +00001223 /// of "hazards" and other interlocks at the current cycle.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001224 struct SchedBoundary {
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001225 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001226 const TargetSchedModel *SchedModel;
Andrew Trick3b87f622012-11-07 07:05:09 +00001227 SchedRemainder *Rem;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001228
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001229 ReadyQueue Available;
1230 ReadyQueue Pending;
1231 bool CheckPending;
1232
Andrew Trick3b87f622012-11-07 07:05:09 +00001233 // For heuristics, keep a list of the nodes that immediately depend on the
1234 // most recently scheduled node.
1235 SmallPtrSet<const SUnit*, 8> NextSUs;
1236
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001237 ScheduleHazardRecognizer *HazardRec;
1238
1239 unsigned CurrCycle;
1240 unsigned IssueCount;
1241
1242 /// MinReadyCycle - Cycle of the soonest available instruction.
1243 unsigned MinReadyCycle;
1244
Andrew Trick3b87f622012-11-07 07:05:09 +00001245 // The expected latency of the critical path in this scheduled zone.
1246 unsigned ExpectedLatency;
1247
1248 // Resources used in the scheduled zone beyond this boundary.
1249 SmallVector<unsigned, 16> ResourceCounts;
1250
1251 // Cache the critical resources ID in this scheduled zone.
1252 unsigned CritResIdx;
1253
1254 // Is the scheduled region resource limited vs. latency limited.
1255 bool IsResourceLimited;
1256
1257 unsigned ExpectedCount;
1258
Andrew Trick3b87f622012-11-07 07:05:09 +00001259#ifndef NDEBUG
Andrew Trickb7e02892012-06-05 21:11:27 +00001260 // Remember the greatest min operand latency.
1261 unsigned MaxMinLatency;
Andrew Trick3b87f622012-11-07 07:05:09 +00001262#endif
1263
1264 void reset() {
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001265 // A new HazardRec is created for each DAG and owned by SchedBoundary.
1266 delete HazardRec;
1267
Andrew Trick3b87f622012-11-07 07:05:09 +00001268 Available.clear();
1269 Pending.clear();
1270 CheckPending = false;
1271 NextSUs.clear();
1272 HazardRec = 0;
1273 CurrCycle = 0;
1274 IssueCount = 0;
1275 MinReadyCycle = UINT_MAX;
1276 ExpectedLatency = 0;
1277 ResourceCounts.resize(1);
1278 assert(!ResourceCounts[0] && "nonzero count for bad resource");
1279 CritResIdx = 0;
1280 IsResourceLimited = false;
1281 ExpectedCount = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001282#ifndef NDEBUG
1283 MaxMinLatency = 0;
1284#endif
1285 // Reserve a zero-count for invalid CritResIdx.
1286 ResourceCounts.resize(1);
1287 }
Andrew Trickb7e02892012-06-05 21:11:27 +00001288
Andrew Trickf3234242012-05-24 22:11:12 +00001289 /// Pending queues extend the ready queues with the same ID and the
1290 /// PendingFlag set.
1291 SchedBoundary(unsigned ID, const Twine &Name):
Andrew Trick3b87f622012-11-07 07:05:09 +00001292 DAG(0), SchedModel(0), Rem(0), Available(ID, Name+".A"),
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001293 Pending(ID << ConvergingScheduler::LogMaxQID, Name+".P"),
1294 HazardRec(0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001295 reset();
1296 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001297
1298 ~SchedBoundary() { delete HazardRec; }
1299
Andrew Trick3b87f622012-11-07 07:05:09 +00001300 void init(ScheduleDAGMI *dag, const TargetSchedModel *smodel,
1301 SchedRemainder *rem);
Andrew Trick412cd2f2012-10-10 05:43:09 +00001302
Andrew Trickf3234242012-05-24 22:11:12 +00001303 bool isTop() const {
1304 return Available.getID() == ConvergingScheduler::TopQID;
1305 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001306
Andrew Trick3b87f622012-11-07 07:05:09 +00001307 unsigned getUnscheduledLatency(SUnit *SU) const {
1308 if (isTop())
1309 return SU->getHeight();
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001310 return SU->getDepth() + SU->Latency;
Andrew Trick3b87f622012-11-07 07:05:09 +00001311 }
1312
1313 unsigned getCriticalCount() const {
1314 return ResourceCounts[CritResIdx];
1315 }
1316
Andrew Trick5559ffa2012-06-29 03:23:24 +00001317 bool checkHazard(SUnit *SU);
1318
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001319 void setLatencyPolicy(CandPolicy &Policy);
Andrew Trick3b87f622012-11-07 07:05:09 +00001320
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001321 void releaseNode(SUnit *SU, unsigned ReadyCycle);
1322
1323 void bumpCycle();
1324
Andrew Trick3b87f622012-11-07 07:05:09 +00001325 void countResource(unsigned PIdx, unsigned Cycles);
1326
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001327 void bumpNode(SUnit *SU);
Andrew Trickb7e02892012-06-05 21:11:27 +00001328
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001329 void releasePending();
1330
1331 void removeReady(SUnit *SU);
1332
1333 SUnit *pickOnlyChoice();
1334 };
1335
Andrew Trick3b87f622012-11-07 07:05:09 +00001336private:
Andrew Trick17d35e52012-03-14 04:00:41 +00001337 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001338 const TargetSchedModel *SchedModel;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001339 const TargetRegisterInfo *TRI;
Andrew Trick42b7a712012-01-17 06:55:03 +00001340
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001341 // State of the top and bottom scheduled instruction boundaries.
Andrew Trick3b87f622012-11-07 07:05:09 +00001342 SchedRemainder Rem;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001343 SchedBoundary Top;
1344 SchedBoundary Bot;
Andrew Trick17d35e52012-03-14 04:00:41 +00001345
1346public:
Andrew Trickf3234242012-05-24 22:11:12 +00001347 /// SUnit::NodeQueueId: 0 (none), 1 (top), 2 (bot), 3 (both)
Andrew Trick7196a8f2012-05-10 21:06:16 +00001348 enum {
1349 TopQID = 1,
Andrew Trickf3234242012-05-24 22:11:12 +00001350 BotQID = 2,
1351 LogMaxQID = 2
Andrew Trick7196a8f2012-05-10 21:06:16 +00001352 };
1353
Andrew Trickf3234242012-05-24 22:11:12 +00001354 ConvergingScheduler():
Andrew Trick412cd2f2012-10-10 05:43:09 +00001355 DAG(0), SchedModel(0), TRI(0), Top(TopQID, "TopQ"), Bot(BotQID, "BotQ") {}
Andrew Trickd38f87e2012-05-10 21:06:12 +00001356
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001357 virtual void initialize(ScheduleDAGMI *dag);
Andrew Trick17d35e52012-03-14 04:00:41 +00001358
Andrew Trick7196a8f2012-05-10 21:06:16 +00001359 virtual SUnit *pickNode(bool &IsTopNode);
Andrew Trick17d35e52012-03-14 04:00:41 +00001360
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001361 virtual void schedNode(SUnit *SU, bool IsTopNode);
1362
1363 virtual void releaseTopNode(SUnit *SU);
1364
1365 virtual void releaseBottomNode(SUnit *SU);
1366
Andrew Trick3b87f622012-11-07 07:05:09 +00001367 virtual void registerRoots();
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001368
Andrew Trick3b87f622012-11-07 07:05:09 +00001369protected:
1370 void balanceZones(
1371 ConvergingScheduler::SchedBoundary &CriticalZone,
1372 ConvergingScheduler::SchedCandidate &CriticalCand,
1373 ConvergingScheduler::SchedBoundary &OppositeZone,
1374 ConvergingScheduler::SchedCandidate &OppositeCand);
1375
1376 void checkResourceLimits(ConvergingScheduler::SchedCandidate &TopCand,
1377 ConvergingScheduler::SchedCandidate &BotCand);
1378
1379 void tryCandidate(SchedCandidate &Cand,
1380 SchedCandidate &TryCand,
1381 SchedBoundary &Zone,
1382 const RegPressureTracker &RPTracker,
1383 RegPressureTracker &TempTracker);
1384
1385 SUnit *pickNodeBidirectional(bool &IsTopNode);
1386
1387 void pickNodeFromQueue(SchedBoundary &Zone,
1388 const RegPressureTracker &RPTracker,
1389 SchedCandidate &Candidate);
1390
Andrew Trick4392f0f2013-04-13 06:07:40 +00001391 void reschedulePhysRegCopies(SUnit *SU, bool isTop);
1392
Andrew Trick28ebc892012-05-10 21:06:19 +00001393#ifndef NDEBUG
Andrew Trick11189f72013-04-05 00:31:29 +00001394 void traceCandidate(const SchedCandidate &Cand);
Andrew Trick28ebc892012-05-10 21:06:19 +00001395#endif
Andrew Trick42b7a712012-01-17 06:55:03 +00001396};
1397} // namespace
1398
Andrew Trick3b87f622012-11-07 07:05:09 +00001399void ConvergingScheduler::SchedRemainder::
1400init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1401 reset();
1402 if (!SchedModel->hasInstrSchedModel())
1403 return;
1404 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1405 for (std::vector<SUnit>::iterator
1406 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1407 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
1408 RemainingMicroOps += SchedModel->getNumMicroOps(I->getInstr(), SC);
1409 for (TargetSchedModel::ProcResIter
1410 PI = SchedModel->getWriteProcResBegin(SC),
1411 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1412 unsigned PIdx = PI->ProcResourceIdx;
1413 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1414 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1415 }
1416 }
Andrew Trick071966f2012-12-18 20:52:49 +00001417 for (unsigned PIdx = 0, PEnd = SchedModel->getNumProcResourceKinds();
1418 PIdx != PEnd; ++PIdx) {
1419 if ((int)(RemainingCounts[PIdx] - RemainingCounts[CritResIdx])
1420 >= (int)SchedModel->getLatencyFactor()) {
1421 CritResIdx = PIdx;
1422 }
1423 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001424}
1425
1426void ConvergingScheduler::SchedBoundary::
1427init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1428 reset();
1429 DAG = dag;
1430 SchedModel = smodel;
1431 Rem = rem;
1432 if (SchedModel->hasInstrSchedModel())
1433 ResourceCounts.resize(SchedModel->getNumProcResourceKinds());
1434}
1435
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001436void ConvergingScheduler::initialize(ScheduleDAGMI *dag) {
1437 DAG = dag;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001438 SchedModel = DAG->getSchedModel();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001439 TRI = DAG->TRI;
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001440
Andrew Trick3b87f622012-11-07 07:05:09 +00001441 Rem.init(DAG, SchedModel);
1442 Top.init(DAG, SchedModel, &Rem);
1443 Bot.init(DAG, SchedModel, &Rem);
1444
1445 // Initialize resource counts.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001446
Andrew Trick412cd2f2012-10-10 05:43:09 +00001447 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
1448 // are disabled, then these HazardRecs will be disabled.
1449 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001450 const TargetMachine &TM = DAG->MF.getTarget();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001451 Top.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1452 Bot.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1453
1454 assert((!ForceTopDown || !ForceBottomUp) &&
1455 "-misched-topdown incompatible with -misched-bottomup");
1456}
1457
1458void ConvergingScheduler::releaseTopNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001459 if (SU->isScheduled)
1460 return;
1461
Andrew Trickd4539602012-12-18 20:52:52 +00001462 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Andrew Trickb7e02892012-06-05 21:11:27 +00001463 I != E; ++I) {
1464 unsigned PredReadyCycle = I->getSUnit()->TopReadyCycle;
Andrew Trickffd25262012-08-23 00:39:43 +00001465 unsigned MinLatency = I->getMinLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001466#ifndef NDEBUG
Andrew Trickffd25262012-08-23 00:39:43 +00001467 Top.MaxMinLatency = std::max(MinLatency, Top.MaxMinLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001468#endif
Andrew Trickffd25262012-08-23 00:39:43 +00001469 if (SU->TopReadyCycle < PredReadyCycle + MinLatency)
1470 SU->TopReadyCycle = PredReadyCycle + MinLatency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001471 }
1472 Top.releaseNode(SU, SU->TopReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001473}
1474
1475void ConvergingScheduler::releaseBottomNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001476 if (SU->isScheduled)
1477 return;
1478
1479 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1480
1481 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1482 I != E; ++I) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001483 if (I->isWeak())
1484 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001485 unsigned SuccReadyCycle = I->getSUnit()->BotReadyCycle;
Andrew Trickffd25262012-08-23 00:39:43 +00001486 unsigned MinLatency = I->getMinLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001487#ifndef NDEBUG
Andrew Trickffd25262012-08-23 00:39:43 +00001488 Bot.MaxMinLatency = std::max(MinLatency, Bot.MaxMinLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001489#endif
Andrew Trickffd25262012-08-23 00:39:43 +00001490 if (SU->BotReadyCycle < SuccReadyCycle + MinLatency)
1491 SU->BotReadyCycle = SuccReadyCycle + MinLatency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001492 }
1493 Bot.releaseNode(SU, SU->BotReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001494}
1495
Andrew Trick3b87f622012-11-07 07:05:09 +00001496void ConvergingScheduler::registerRoots() {
1497 Rem.CriticalPath = DAG->ExitSU.getDepth();
1498 // Some roots may not feed into ExitSU. Check all of them in case.
1499 for (std::vector<SUnit*>::const_iterator
1500 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
1501 if ((*I)->getDepth() > Rem.CriticalPath)
1502 Rem.CriticalPath = (*I)->getDepth();
1503 }
1504 DEBUG(dbgs() << "Critical Path: " << Rem.CriticalPath << '\n');
1505}
1506
Andrew Trick5559ffa2012-06-29 03:23:24 +00001507/// Does this SU have a hazard within the current instruction group.
1508///
1509/// The scheduler supports two modes of hazard recognition. The first is the
1510/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1511/// supports highly complicated in-order reservation tables
1512/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1513///
1514/// The second is a streamlined mechanism that checks for hazards based on
1515/// simple counters that the scheduler itself maintains. It explicitly checks
1516/// for instruction dispatch limitations, including the number of micro-ops that
1517/// can dispatch per cycle.
1518///
1519/// TODO: Also check whether the SU must start a new group.
1520bool ConvergingScheduler::SchedBoundary::checkHazard(SUnit *SU) {
1521 if (HazardRec->isEnabled())
1522 return HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard;
1523
Andrew Trick412cd2f2012-10-10 05:43:09 +00001524 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Trick3b87f622012-11-07 07:05:09 +00001525 if ((IssueCount > 0) && (IssueCount + uops > SchedModel->getIssueWidth())) {
1526 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1527 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick5559ffa2012-06-29 03:23:24 +00001528 return true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001529 }
Andrew Trick5559ffa2012-06-29 03:23:24 +00001530 return false;
1531}
1532
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001533/// Compute the remaining latency to determine whether ILP should be increased.
1534void ConvergingScheduler::SchedBoundary::setLatencyPolicy(CandPolicy &Policy) {
1535 // FIXME: compile time. In all, we visit four queues here one we should only
1536 // need to visit the one that was last popped if we cache the result.
1537 unsigned RemLatency = 0;
1538 for (ReadyQueue::iterator I = Available.begin(), E = Available.end();
1539 I != E; ++I) {
1540 unsigned L = getUnscheduledLatency(*I);
Andrew Trickbaedcd72013-04-13 06:07:49 +00001541 DEBUG(dbgs() << " " << Available.getName()
1542 << " RemLatency SU(" << (*I)->NodeNum << ") " << L << '\n');
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001543 if (L > RemLatency)
1544 RemLatency = L;
1545 }
1546 for (ReadyQueue::iterator I = Pending.begin(), E = Pending.end();
1547 I != E; ++I) {
1548 unsigned L = getUnscheduledLatency(*I);
1549 if (L > RemLatency)
1550 RemLatency = L;
1551 }
Andrew Trick47579cf2013-01-09 03:36:49 +00001552 unsigned CriticalPathLimit = Rem->CriticalPath + SchedModel->getILPWindow();
Andrew Trickbaedcd72013-04-13 06:07:49 +00001553 DEBUG(dbgs() << " " << Available.getName()
1554 << " ExpectedLatency " << ExpectedLatency
1555 << " CP Limit " << CriticalPathLimit << '\n');
Andrew Trick47579cf2013-01-09 03:36:49 +00001556 if (RemLatency + ExpectedLatency >= CriticalPathLimit
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001557 && RemLatency > Rem->getMaxRemainingCount(SchedModel)) {
1558 Policy.ReduceLatency = true;
Andrew Trickbaedcd72013-04-13 06:07:49 +00001559 DEBUG(dbgs() << " Increase ILP: " << Available.getName() << '\n');
Andrew Trick3b87f622012-11-07 07:05:09 +00001560 }
1561}
1562
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001563void ConvergingScheduler::SchedBoundary::releaseNode(SUnit *SU,
1564 unsigned ReadyCycle) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001565
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001566 if (ReadyCycle < MinReadyCycle)
1567 MinReadyCycle = ReadyCycle;
1568
1569 // Check for interlocks first. For the purpose of other heuristics, an
1570 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trick5559ffa2012-06-29 03:23:24 +00001571 if (ReadyCycle > CurrCycle || checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001572 Pending.push(SU);
1573 else
1574 Available.push(SU);
Andrew Trick3b87f622012-11-07 07:05:09 +00001575
1576 // Record this node as an immediate dependent of the scheduled node.
1577 NextSUs.insert(SU);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001578}
1579
1580/// Move the boundary of scheduled code by one cycle.
1581void ConvergingScheduler::SchedBoundary::bumpCycle() {
Andrew Trick412cd2f2012-10-10 05:43:09 +00001582 unsigned Width = SchedModel->getIssueWidth();
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001583 IssueCount = (IssueCount <= Width) ? 0 : IssueCount - Width;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001584
Andrew Trick3b87f622012-11-07 07:05:09 +00001585 unsigned NextCycle = CurrCycle + 1;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001586 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
Andrew Trick3b87f622012-11-07 07:05:09 +00001587 if (MinReadyCycle > NextCycle) {
1588 IssueCount = 0;
1589 NextCycle = MinReadyCycle;
1590 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001591
1592 if (!HazardRec->isEnabled()) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001593 // Bypass HazardRec virtual calls.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001594 CurrCycle = NextCycle;
1595 }
1596 else {
Andrew Trickb7e02892012-06-05 21:11:27 +00001597 // Bypass getHazardType calls in case of long latency.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001598 for (; CurrCycle != NextCycle; ++CurrCycle) {
1599 if (isTop())
1600 HazardRec->AdvanceCycle();
1601 else
1602 HazardRec->RecedeCycle();
1603 }
1604 }
1605 CheckPending = true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001606 IsResourceLimited = getCriticalCount() > std::max(ExpectedLatency, CurrCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001607
Andrew Trick11189f72013-04-05 00:31:29 +00001608 DEBUG(dbgs() << " " << Available.getName()
1609 << " Cycle: " << CurrCycle << '\n');
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001610}
1611
Andrew Trick3b87f622012-11-07 07:05:09 +00001612/// Add the given processor resource to this scheduled zone.
1613void ConvergingScheduler::SchedBoundary::countResource(unsigned PIdx,
1614 unsigned Cycles) {
1615 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1616 DEBUG(dbgs() << " " << SchedModel->getProcResource(PIdx)->Name
1617 << " +(" << Cycles << "x" << Factor
1618 << ") / " << SchedModel->getLatencyFactor() << '\n');
1619
1620 unsigned Count = Factor * Cycles;
1621 ResourceCounts[PIdx] += Count;
1622 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
1623 Rem->RemainingCounts[PIdx] -= Count;
1624
Andrew Trick3b87f622012-11-07 07:05:09 +00001625 // Check if this resource exceeds the current critical resource by a full
1626 // cycle. If so, it becomes the critical resource.
1627 if ((int)(ResourceCounts[PIdx] - ResourceCounts[CritResIdx])
1628 >= (int)SchedModel->getLatencyFactor()) {
1629 CritResIdx = PIdx;
1630 DEBUG(dbgs() << " *** Critical resource "
1631 << SchedModel->getProcResource(PIdx)->Name << " x"
1632 << ResourceCounts[PIdx] << '\n');
1633 }
1634}
1635
Andrew Trickb7e02892012-06-05 21:11:27 +00001636/// Move the boundary of scheduled code by one SUnit.
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001637void ConvergingScheduler::SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001638 // Update the reservation table.
1639 if (HazardRec->isEnabled()) {
1640 if (!isTop() && SU->isCall) {
1641 // Calls are scheduled with their preceding instructions. For bottom-up
1642 // scheduling, clear the pipeline state before emitting.
1643 HazardRec->Reset();
1644 }
1645 HazardRec->EmitInstruction(SU);
1646 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001647 // Update resource counts and critical resource.
1648 if (SchedModel->hasInstrSchedModel()) {
1649 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1650 Rem->RemainingMicroOps -= SchedModel->getNumMicroOps(SU->getInstr(), SC);
1651 for (TargetSchedModel::ProcResIter
1652 PI = SchedModel->getWriteProcResBegin(SC),
1653 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1654 countResource(PI->ProcResourceIdx, PI->Cycles);
1655 }
1656 }
1657 if (isTop()) {
1658 if (SU->getDepth() > ExpectedLatency)
1659 ExpectedLatency = SU->getDepth();
1660 }
1661 else {
1662 if (SU->getHeight() > ExpectedLatency)
1663 ExpectedLatency = SU->getHeight();
1664 }
1665
1666 IsResourceLimited = getCriticalCount() > std::max(ExpectedLatency, CurrCycle);
1667
Andrew Trick5559ffa2012-06-29 03:23:24 +00001668 // Check the instruction group dispatch limit.
1669 // TODO: Check if this SU must end a dispatch group.
Andrew Trick412cd2f2012-10-10 05:43:09 +00001670 IssueCount += SchedModel->getNumMicroOps(SU->getInstr());
Andrew Trick3b87f622012-11-07 07:05:09 +00001671
1672 // checkHazard prevents scheduling multiple instructions per cycle that exceed
1673 // issue width. However, we commonly reach the maximum. In this case
1674 // opportunistically bump the cycle to avoid uselessly checking everything in
1675 // the readyQ. Furthermore, a single instruction may produce more than one
1676 // cycle's worth of micro-ops.
Andrew Trick412cd2f2012-10-10 05:43:09 +00001677 if (IssueCount >= SchedModel->getIssueWidth()) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001678 DEBUG(dbgs() << " *** Max instrs at cycle " << CurrCycle << '\n');
Andrew Trickb7e02892012-06-05 21:11:27 +00001679 bumpCycle();
1680 }
1681}
1682
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001683/// Release pending ready nodes in to the available queue. This makes them
1684/// visible to heuristics.
1685void ConvergingScheduler::SchedBoundary::releasePending() {
1686 // If the available queue is empty, it is safe to reset MinReadyCycle.
1687 if (Available.empty())
1688 MinReadyCycle = UINT_MAX;
1689
1690 // Check to see if any of the pending instructions are ready to issue. If
1691 // so, add them to the available queue.
1692 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
1693 SUnit *SU = *(Pending.begin()+i);
Andrew Trickb7e02892012-06-05 21:11:27 +00001694 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001695
1696 if (ReadyCycle < MinReadyCycle)
1697 MinReadyCycle = ReadyCycle;
1698
1699 if (ReadyCycle > CurrCycle)
1700 continue;
1701
Andrew Trick5559ffa2012-06-29 03:23:24 +00001702 if (checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001703 continue;
1704
1705 Available.push(SU);
1706 Pending.remove(Pending.begin()+i);
1707 --i; --e;
1708 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001709 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001710 CheckPending = false;
1711}
1712
1713/// Remove SU from the ready set for this boundary.
1714void ConvergingScheduler::SchedBoundary::removeReady(SUnit *SU) {
1715 if (Available.isInQueue(SU))
1716 Available.remove(Available.find(SU));
1717 else {
1718 assert(Pending.isInQueue(SU) && "bad ready count");
1719 Pending.remove(Pending.find(SU));
1720 }
1721}
1722
1723/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3b87f622012-11-07 07:05:09 +00001724/// defer any nodes that now hit a hazard, and advance the cycle until at least
1725/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001726SUnit *ConvergingScheduler::SchedBoundary::pickOnlyChoice() {
1727 if (CheckPending)
1728 releasePending();
1729
Andrew Trick3b87f622012-11-07 07:05:09 +00001730 if (IssueCount > 0) {
1731 // Defer any ready instrs that now have a hazard.
1732 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
1733 if (checkHazard(*I)) {
1734 Pending.push(*I);
1735 I = Available.remove(I);
1736 continue;
1737 }
1738 ++I;
1739 }
1740 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001741 for (unsigned i = 0; Available.empty(); ++i) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001742 assert(i <= (HazardRec->getMaxLookAhead() + MaxMinLatency) &&
1743 "permanent hazard"); (void)i;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001744 bumpCycle();
1745 releasePending();
1746 }
1747 if (Available.size() == 1)
1748 return *Available.begin();
1749 return NULL;
1750}
1751
Andrew Trick3b87f622012-11-07 07:05:09 +00001752/// Record the candidate policy for opposite zones with different critical
1753/// resources.
1754///
1755/// If the CriticalZone is latency limited, don't force a policy for the
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001756/// candidates here. Instead, setLatencyPolicy sets ReduceLatency if needed.
Andrew Trick3b87f622012-11-07 07:05:09 +00001757void ConvergingScheduler::balanceZones(
1758 ConvergingScheduler::SchedBoundary &CriticalZone,
1759 ConvergingScheduler::SchedCandidate &CriticalCand,
1760 ConvergingScheduler::SchedBoundary &OppositeZone,
1761 ConvergingScheduler::SchedCandidate &OppositeCand) {
1762
1763 if (!CriticalZone.IsResourceLimited)
1764 return;
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001765 assert(SchedModel->hasInstrSchedModel() && "required schedmodel");
Andrew Trick3b87f622012-11-07 07:05:09 +00001766
1767 SchedRemainder *Rem = CriticalZone.Rem;
1768
1769 // If the critical zone is overconsuming a resource relative to the
1770 // remainder, try to reduce it.
1771 unsigned RemainingCritCount =
1772 Rem->RemainingCounts[CriticalZone.CritResIdx];
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001773 if ((int)(Rem->getMaxRemainingCount(SchedModel) - RemainingCritCount)
Andrew Trick3b87f622012-11-07 07:05:09 +00001774 > (int)SchedModel->getLatencyFactor()) {
1775 CriticalCand.Policy.ReduceResIdx = CriticalZone.CritResIdx;
Andrew Trickbaedcd72013-04-13 06:07:49 +00001776 DEBUG(dbgs() << " Balance " << CriticalZone.Available.getName()
1777 << " reduce "
Andrew Trick3b87f622012-11-07 07:05:09 +00001778 << SchedModel->getProcResource(CriticalZone.CritResIdx)->Name
1779 << '\n');
1780 }
1781 // If the other zone is underconsuming a resource relative to the full zone,
1782 // try to increase it.
1783 unsigned OppositeCount =
1784 OppositeZone.ResourceCounts[CriticalZone.CritResIdx];
1785 if ((int)(OppositeZone.ExpectedCount - OppositeCount)
1786 > (int)SchedModel->getLatencyFactor()) {
1787 OppositeCand.Policy.DemandResIdx = CriticalZone.CritResIdx;
Andrew Trickbaedcd72013-04-13 06:07:49 +00001788 DEBUG(dbgs() << " Balance " << OppositeZone.Available.getName()
1789 << " demand "
Andrew Trick3b87f622012-11-07 07:05:09 +00001790 << SchedModel->getProcResource(OppositeZone.CritResIdx)->Name
1791 << '\n');
1792 }
Andrew Trick28ebc892012-05-10 21:06:19 +00001793}
Andrew Trick3b87f622012-11-07 07:05:09 +00001794
1795/// Determine if the scheduled zones exceed resource limits or critical path and
1796/// set each candidate's ReduceHeight policy accordingly.
1797void ConvergingScheduler::checkResourceLimits(
1798 ConvergingScheduler::SchedCandidate &TopCand,
1799 ConvergingScheduler::SchedCandidate &BotCand) {
1800
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001801 // Set ReduceLatency to true if needed.
Andrew Trickeed4e012013-01-11 17:51:16 +00001802 Bot.setLatencyPolicy(BotCand.Policy);
1803 Top.setLatencyPolicy(TopCand.Policy);
Andrew Trick3b87f622012-11-07 07:05:09 +00001804
1805 // Handle resource-limited regions.
1806 if (Top.IsResourceLimited && Bot.IsResourceLimited
1807 && Top.CritResIdx == Bot.CritResIdx) {
1808 // If the scheduled critical resource in both zones is no longer the
1809 // critical remaining resource, attempt to reduce resource height both ways.
1810 if (Top.CritResIdx != Rem.CritResIdx) {
1811 TopCand.Policy.ReduceResIdx = Top.CritResIdx;
1812 BotCand.Policy.ReduceResIdx = Bot.CritResIdx;
Andrew Trickbaedcd72013-04-13 06:07:49 +00001813 DEBUG(dbgs() << " Reduce scheduled "
Andrew Trick3b87f622012-11-07 07:05:09 +00001814 << SchedModel->getProcResource(Top.CritResIdx)->Name << '\n');
1815 }
1816 return;
1817 }
1818 // Handle latency-limited regions.
1819 if (!Top.IsResourceLimited && !Bot.IsResourceLimited) {
1820 // If the total scheduled expected latency exceeds the region's critical
1821 // path then reduce latency both ways.
1822 //
1823 // Just because a zone is not resource limited does not mean it is latency
1824 // limited. Unbuffered resource, such as max micro-ops may cause CurrCycle
1825 // to exceed expected latency.
1826 if ((Top.ExpectedLatency + Bot.ExpectedLatency >= Rem.CriticalPath)
1827 && (Rem.CriticalPath > Top.CurrCycle + Bot.CurrCycle)) {
1828 TopCand.Policy.ReduceLatency = true;
1829 BotCand.Policy.ReduceLatency = true;
Andrew Trickbaedcd72013-04-13 06:07:49 +00001830 DEBUG(dbgs() << " Reduce scheduled latency " << Top.ExpectedLatency
Andrew Trick3b87f622012-11-07 07:05:09 +00001831 << " + " << Bot.ExpectedLatency << '\n');
1832 }
1833 return;
1834 }
1835 // The critical resource is different in each zone, so request balancing.
1836
1837 // Compute the cost of each zone.
Andrew Trick3b87f622012-11-07 07:05:09 +00001838 Top.ExpectedCount = std::max(Top.ExpectedLatency, Top.CurrCycle);
1839 Top.ExpectedCount = std::max(
1840 Top.getCriticalCount(),
1841 Top.ExpectedCount * SchedModel->getLatencyFactor());
1842 Bot.ExpectedCount = std::max(Bot.ExpectedLatency, Bot.CurrCycle);
1843 Bot.ExpectedCount = std::max(
1844 Bot.getCriticalCount(),
1845 Bot.ExpectedCount * SchedModel->getLatencyFactor());
1846
1847 balanceZones(Top, TopCand, Bot, BotCand);
1848 balanceZones(Bot, BotCand, Top, TopCand);
1849}
1850
1851void ConvergingScheduler::SchedCandidate::
1852initResourceDelta(const ScheduleDAGMI *DAG,
1853 const TargetSchedModel *SchedModel) {
1854 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
1855 return;
1856
1857 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1858 for (TargetSchedModel::ProcResIter
1859 PI = SchedModel->getWriteProcResBegin(SC),
1860 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1861 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
1862 ResDelta.CritResources += PI->Cycles;
1863 if (PI->ProcResourceIdx == Policy.DemandResIdx)
1864 ResDelta.DemandedResources += PI->Cycles;
1865 }
1866}
1867
1868/// Return true if this heuristic determines order.
Andrew Trick614dacc2013-04-05 00:31:34 +00001869static bool tryLess(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00001870 ConvergingScheduler::SchedCandidate &TryCand,
1871 ConvergingScheduler::SchedCandidate &Cand,
1872 ConvergingScheduler::CandReason Reason) {
1873 if (TryVal < CandVal) {
1874 TryCand.Reason = Reason;
1875 return true;
1876 }
1877 if (TryVal > CandVal) {
1878 if (Cand.Reason > Reason)
1879 Cand.Reason = Reason;
1880 return true;
1881 }
1882 return false;
1883}
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001884
Andrew Trick614dacc2013-04-05 00:31:34 +00001885static bool tryGreater(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00001886 ConvergingScheduler::SchedCandidate &TryCand,
1887 ConvergingScheduler::SchedCandidate &Cand,
1888 ConvergingScheduler::CandReason Reason) {
1889 if (TryVal > CandVal) {
1890 TryCand.Reason = Reason;
1891 return true;
1892 }
1893 if (TryVal < CandVal) {
1894 if (Cand.Reason > Reason)
1895 Cand.Reason = Reason;
1896 return true;
1897 }
1898 return false;
1899}
1900
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001901static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
1902 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
1903}
1904
Andrew Trick4392f0f2013-04-13 06:07:40 +00001905/// Minimize physical register live ranges. Regalloc wants them adjacent to
1906/// their physreg def/use.
1907///
1908/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
1909/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
1910/// with the operation that produces or consumes the physreg. We'll do this when
1911/// regalloc has support for parallel copies.
1912static int biasPhysRegCopy(const SUnit *SU, bool isTop) {
1913 const MachineInstr *MI = SU->getInstr();
1914 if (!MI->isCopy())
1915 return 0;
1916
1917 unsigned ScheduledOper = isTop ? 1 : 0;
1918 unsigned UnscheduledOper = isTop ? 0 : 1;
1919 // If we have already scheduled the physreg produce/consumer, immediately
1920 // schedule the copy.
1921 if (TargetRegisterInfo::isPhysicalRegister(
1922 MI->getOperand(ScheduledOper).getReg()))
1923 return 1;
1924 // If the physreg is at the boundary, defer it. Otherwise schedule it
1925 // immediately to free the dependent. We can hoist the copy later.
1926 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
1927 if (TargetRegisterInfo::isPhysicalRegister(
1928 MI->getOperand(UnscheduledOper).getReg()))
1929 return AtBoundary ? -1 : 1;
1930 return 0;
1931}
1932
Andrew Trick3b87f622012-11-07 07:05:09 +00001933/// Apply a set of heursitics to a new candidate. Heuristics are currently
1934/// hierarchical. This may be more efficient than a graduated cost model because
1935/// we don't need to evaluate all aspects of the model for each node in the
1936/// queue. But it's really done to make the heuristics easier to debug and
1937/// statistically analyze.
1938///
1939/// \param Cand provides the policy and current best candidate.
1940/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
1941/// \param Zone describes the scheduled zone that we are extending.
1942/// \param RPTracker describes reg pressure within the scheduled zone.
1943/// \param TempTracker is a scratch pressure tracker to reuse in queries.
1944void ConvergingScheduler::tryCandidate(SchedCandidate &Cand,
1945 SchedCandidate &TryCand,
1946 SchedBoundary &Zone,
1947 const RegPressureTracker &RPTracker,
1948 RegPressureTracker &TempTracker) {
1949
1950 // Always initialize TryCand's RPDelta.
1951 TempTracker.getMaxPressureDelta(TryCand.SU->getInstr(), TryCand.RPDelta,
1952 DAG->getRegionCriticalPSets(),
1953 DAG->getRegPressure().MaxSetPressure);
1954
1955 // Initialize the candidate if needed.
1956 if (!Cand.isValid()) {
1957 TryCand.Reason = NodeOrder;
1958 return;
1959 }
Andrew Trick4392f0f2013-04-13 06:07:40 +00001960
1961 if (tryGreater(biasPhysRegCopy(TryCand.SU, Zone.isTop()),
1962 biasPhysRegCopy(Cand.SU, Zone.isTop()),
1963 TryCand, Cand, PhysRegCopy))
1964 return;
1965
Andrew Trick3b87f622012-11-07 07:05:09 +00001966 // Avoid exceeding the target's limit.
1967 if (tryLess(TryCand.RPDelta.Excess.UnitIncrease,
1968 Cand.RPDelta.Excess.UnitIncrease, TryCand, Cand, SingleExcess))
1969 return;
1970 if (Cand.Reason == SingleExcess)
1971 Cand.Reason = MultiPressure;
1972
1973 // Avoid increasing the max critical pressure in the scheduled region.
1974 if (tryLess(TryCand.RPDelta.CriticalMax.UnitIncrease,
1975 Cand.RPDelta.CriticalMax.UnitIncrease,
1976 TryCand, Cand, SingleCritical))
1977 return;
1978 if (Cand.Reason == SingleCritical)
1979 Cand.Reason = MultiPressure;
1980
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001981 // Keep clustered nodes together to encourage downstream peephole
1982 // optimizations which may reduce resource requirements.
1983 //
1984 // This is a best effort to set things up for a post-RA pass. Optimizations
1985 // like generating loads of multiple registers should ideally be done within
1986 // the scheduler pass by combining the loads during DAG postprocessing.
1987 const SUnit *NextClusterSU =
1988 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
1989 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
1990 TryCand, Cand, Cluster))
1991 return;
Andrew Tricke38afe12013-04-24 15:54:43 +00001992
1993 // Weak edges are for clustering and other constraints.
Andrew Trickf13fc1b2013-04-30 22:10:59 +00001994 //
1995 // Deferring TryCand here does not change Cand's reason. This is good in the
1996 // sense that a bad candidate shouldn't affect a previous candidate's
1997 // goodness, but bad in that it is assymetric and depends on queue order.
1998 CandReason OrigReason = Cand.Reason;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001999 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
2000 getWeakLeft(Cand.SU, Zone.isTop()),
Andrew Tricke38afe12013-04-24 15:54:43 +00002001 TryCand, Cand, Weak)) {
Andrew Trickf13fc1b2013-04-30 22:10:59 +00002002 Cand.Reason = OrigReason;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002003 return;
2004 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002005 // Avoid critical resource consumption and balance the schedule.
2006 TryCand.initResourceDelta(DAG, SchedModel);
2007 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2008 TryCand, Cand, ResourceReduce))
2009 return;
2010 if (tryGreater(TryCand.ResDelta.DemandedResources,
2011 Cand.ResDelta.DemandedResources,
2012 TryCand, Cand, ResourceDemand))
2013 return;
2014
2015 // Avoid serializing long latency dependence chains.
2016 if (Cand.Policy.ReduceLatency) {
2017 if (Zone.isTop()) {
2018 if (Cand.SU->getDepth() * SchedModel->getLatencyFactor()
2019 > Zone.ExpectedCount) {
2020 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2021 TryCand, Cand, TopDepthReduce))
2022 return;
2023 }
2024 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2025 TryCand, Cand, TopPathReduce))
2026 return;
2027 }
2028 else {
2029 if (Cand.SU->getHeight() * SchedModel->getLatencyFactor()
2030 > Zone.ExpectedCount) {
2031 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2032 TryCand, Cand, BotHeightReduce))
2033 return;
2034 }
2035 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2036 TryCand, Cand, BotPathReduce))
2037 return;
2038 }
2039 }
2040
2041 // Avoid increasing the max pressure of the entire region.
2042 if (tryLess(TryCand.RPDelta.CurrentMax.UnitIncrease,
2043 Cand.RPDelta.CurrentMax.UnitIncrease, TryCand, Cand, SingleMax))
2044 return;
2045 if (Cand.Reason == SingleMax)
2046 Cand.Reason = MultiPressure;
2047
2048 // Prefer immediate defs/users of the last scheduled instruction. This is a
2049 // nice pressure avoidance strategy that also conserves the processor's
2050 // register renaming resources and keeps the machine code readable.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002051 if (tryGreater(Zone.NextSUs.count(TryCand.SU), Zone.NextSUs.count(Cand.SU),
2052 TryCand, Cand, NextDefUse))
Andrew Trick3b87f622012-11-07 07:05:09 +00002053 return;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002054
Andrew Trick3b87f622012-11-07 07:05:09 +00002055 // Fall through to original instruction order.
2056 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2057 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2058 TryCand.Reason = NodeOrder;
2059 }
2060}
Andrew Trick28ebc892012-05-10 21:06:19 +00002061
Andrew Trick5429a6b2012-05-17 22:37:09 +00002062/// pickNodeFromQueue helper that returns true if the LHS reg pressure effect is
2063/// more desirable than RHS from scheduling standpoint.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002064static bool compareRPDelta(const RegPressureDelta &LHS,
2065 const RegPressureDelta &RHS) {
2066 // Compare each component of pressure in decreasing order of importance
2067 // without checking if any are valid. Invalid PressureElements are assumed to
2068 // have UnitIncrease==0, so are neutral.
Andrew Trickc8fe4ec2012-05-24 22:11:01 +00002069
2070 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick3b87f622012-11-07 07:05:09 +00002071 if (LHS.Excess.UnitIncrease != RHS.Excess.UnitIncrease) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002072 DEBUG(dbgs() << " RP excess top - bot: "
Andrew Trick3b87f622012-11-07 07:05:09 +00002073 << (LHS.Excess.UnitIncrease - RHS.Excess.UnitIncrease) << '\n');
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002074 return LHS.Excess.UnitIncrease < RHS.Excess.UnitIncrease;
Andrew Trick3b87f622012-11-07 07:05:09 +00002075 }
Andrew Trickc8fe4ec2012-05-24 22:11:01 +00002076 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick3b87f622012-11-07 07:05:09 +00002077 if (LHS.CriticalMax.UnitIncrease != RHS.CriticalMax.UnitIncrease) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002078 DEBUG(dbgs() << " RP critical top - bot: "
Andrew Trick3b87f622012-11-07 07:05:09 +00002079 << (LHS.CriticalMax.UnitIncrease - RHS.CriticalMax.UnitIncrease)
2080 << '\n');
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002081 return LHS.CriticalMax.UnitIncrease < RHS.CriticalMax.UnitIncrease;
Andrew Trick3b87f622012-11-07 07:05:09 +00002082 }
Andrew Trickc8fe4ec2012-05-24 22:11:01 +00002083 // Avoid increasing the max pressure of the entire region.
Andrew Trick3b87f622012-11-07 07:05:09 +00002084 if (LHS.CurrentMax.UnitIncrease != RHS.CurrentMax.UnitIncrease) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002085 DEBUG(dbgs() << " RP current top - bot: "
Andrew Trick3b87f622012-11-07 07:05:09 +00002086 << (LHS.CurrentMax.UnitIncrease - RHS.CurrentMax.UnitIncrease)
2087 << '\n');
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002088 return LHS.CurrentMax.UnitIncrease < RHS.CurrentMax.UnitIncrease;
Andrew Trick3b87f622012-11-07 07:05:09 +00002089 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002090 return false;
2091}
2092
Andrew Trick3b87f622012-11-07 07:05:09 +00002093#ifndef NDEBUG
2094const char *ConvergingScheduler::getReasonStr(
2095 ConvergingScheduler::CandReason Reason) {
2096 switch (Reason) {
2097 case NoCand: return "NOCAND ";
Andrew Trick4392f0f2013-04-13 06:07:40 +00002098 case PhysRegCopy: return "PREG-COPY";
Andrew Trick3b87f622012-11-07 07:05:09 +00002099 case SingleExcess: return "REG-EXCESS";
2100 case SingleCritical: return "REG-CRIT ";
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002101 case Cluster: return "CLUSTER ";
Andrew Tricke38afe12013-04-24 15:54:43 +00002102 case Weak: return "WEAK ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002103 case SingleMax: return "REG-MAX ";
2104 case MultiPressure: return "REG-MULTI ";
2105 case ResourceReduce: return "RES-REDUCE";
2106 case ResourceDemand: return "RES-DEMAND";
2107 case TopDepthReduce: return "TOP-DEPTH ";
2108 case TopPathReduce: return "TOP-PATH ";
2109 case BotHeightReduce:return "BOT-HEIGHT";
2110 case BotPathReduce: return "BOT-PATH ";
2111 case NextDefUse: return "DEF-USE ";
2112 case NodeOrder: return "ORDER ";
2113 };
Benjamin Kramerb7546872012-11-09 15:45:22 +00002114 llvm_unreachable("Unknown reason!");
Andrew Trick3b87f622012-11-07 07:05:09 +00002115}
2116
Andrew Trick11189f72013-04-05 00:31:29 +00002117void ConvergingScheduler::traceCandidate(const SchedCandidate &Cand) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002118 PressureElement P;
2119 unsigned ResIdx = 0;
2120 unsigned Latency = 0;
2121 switch (Cand.Reason) {
2122 default:
2123 break;
2124 case SingleExcess:
2125 P = Cand.RPDelta.Excess;
2126 break;
2127 case SingleCritical:
2128 P = Cand.RPDelta.CriticalMax;
2129 break;
2130 case SingleMax:
2131 P = Cand.RPDelta.CurrentMax;
2132 break;
2133 case ResourceReduce:
2134 ResIdx = Cand.Policy.ReduceResIdx;
2135 break;
2136 case ResourceDemand:
2137 ResIdx = Cand.Policy.DemandResIdx;
2138 break;
2139 case TopDepthReduce:
2140 Latency = Cand.SU->getDepth();
2141 break;
2142 case TopPathReduce:
2143 Latency = Cand.SU->getHeight();
2144 break;
2145 case BotHeightReduce:
2146 Latency = Cand.SU->getHeight();
2147 break;
2148 case BotPathReduce:
2149 Latency = Cand.SU->getDepth();
2150 break;
2151 }
Andrew Trick11189f72013-04-05 00:31:29 +00002152 dbgs() << " SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002153 if (P.isValid())
Andrew Trick11189f72013-04-05 00:31:29 +00002154 dbgs() << " " << TRI->getRegPressureSetName(P.PSetID)
2155 << ":" << P.UnitIncrease << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002156 else
Andrew Trick11189f72013-04-05 00:31:29 +00002157 dbgs() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002158 if (ResIdx)
Andrew Trick11189f72013-04-05 00:31:29 +00002159 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002160 else
2161 dbgs() << " ";
Andrew Trick11189f72013-04-05 00:31:29 +00002162 if (Latency)
2163 dbgs() << " " << Latency << " cycles ";
2164 else
2165 dbgs() << " ";
2166 dbgs() << '\n';
Andrew Trick3b87f622012-11-07 07:05:09 +00002167}
2168#endif
2169
Andrew Trick7196a8f2012-05-10 21:06:16 +00002170/// Pick the best candidate from the top queue.
2171///
2172/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
2173/// DAG building. To adjust for the current scheduling location we need to
2174/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick3b87f622012-11-07 07:05:09 +00002175void ConvergingScheduler::pickNodeFromQueue(SchedBoundary &Zone,
2176 const RegPressureTracker &RPTracker,
2177 SchedCandidate &Cand) {
2178 ReadyQueue &Q = Zone.Available;
2179
Andrew Trickf3234242012-05-24 22:11:12 +00002180 DEBUG(Q.dump());
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002181
Andrew Trick7196a8f2012-05-10 21:06:16 +00002182 // getMaxPressureDelta temporarily modifies the tracker.
2183 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
2184
Andrew Trick8c2d9212012-05-24 22:11:03 +00002185 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7196a8f2012-05-10 21:06:16 +00002186
Andrew Trick3b87f622012-11-07 07:05:09 +00002187 SchedCandidate TryCand(Cand.Policy);
2188 TryCand.SU = *I;
2189 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
2190 if (TryCand.Reason != NoCand) {
2191 // Initialize resource delta if needed in case future heuristics query it.
2192 if (TryCand.ResDelta == SchedResourceDelta())
2193 TryCand.initResourceDelta(DAG, SchedModel);
2194 Cand.setBest(TryCand);
Andrew Trick11189f72013-04-05 00:31:29 +00002195 DEBUG(traceCandidate(Cand));
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002196 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002197 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002198}
2199
2200static void tracePick(const ConvergingScheduler::SchedCandidate &Cand,
2201 bool IsTop) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002202 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
Andrew Trick3b87f622012-11-07 07:05:09 +00002203 << ConvergingScheduler::getReasonStr(Cand.Reason) << '\n');
Andrew Trick7196a8f2012-05-10 21:06:16 +00002204}
2205
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002206/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick3b87f622012-11-07 07:05:09 +00002207SUnit *ConvergingScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002208 // Schedule as far as possible in the direction of no choice. This is most
2209 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002210 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002211 IsTopNode = false;
Andrew Trickbaedcd72013-04-13 06:07:49 +00002212 DEBUG(dbgs() << "Pick Top NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002213 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002214 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002215 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002216 IsTopNode = true;
Andrew Trickbaedcd72013-04-13 06:07:49 +00002217 DEBUG(dbgs() << "Pick Bot NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002218 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002219 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002220 CandPolicy NoPolicy;
2221 SchedCandidate BotCand(NoPolicy);
2222 SchedCandidate TopCand(NoPolicy);
2223 checkResourceLimits(TopCand, BotCand);
2224
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002225 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3b87f622012-11-07 07:05:09 +00002226 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2227 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002228
2229 // If either Q has a single candidate that provides the least increase in
2230 // Excess pressure, we can immediately schedule from that Q.
2231 //
2232 // RegionCriticalPSets summarizes the pressure within the scheduled region and
2233 // affects picking from either Q. If scheduling in one direction must
2234 // increase pressure for one of the excess PSets, then schedule in that
2235 // direction first to provide more freedom in the other direction.
Andrew Trick3b87f622012-11-07 07:05:09 +00002236 if (BotCand.Reason == SingleExcess || BotCand.Reason == SingleCritical) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002237 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002238 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002239 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002240 }
2241 // Check if the top Q has a better candidate.
Andrew Trick3b87f622012-11-07 07:05:09 +00002242 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2243 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002244
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002245 // If either Q has a single candidate that minimizes pressure above the
2246 // original region's pressure pick it.
Andrew Trick3b87f622012-11-07 07:05:09 +00002247 if (TopCand.Reason <= SingleMax || BotCand.Reason <= SingleMax) {
2248 if (TopCand.Reason < BotCand.Reason) {
2249 IsTopNode = true;
2250 tracePick(TopCand, IsTopNode);
2251 return TopCand.SU;
2252 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002253 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002254 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002255 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002256 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002257 // Check for a salient pressure difference and pick the best from either side.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002258 if (compareRPDelta(TopCand.RPDelta, BotCand.RPDelta)) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002259 IsTopNode = true;
Andrew Trick3b87f622012-11-07 07:05:09 +00002260 tracePick(TopCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002261 return TopCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002262 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002263 // Otherwise prefer the bottom candidate, in node order if all else failed.
2264 if (TopCand.Reason < BotCand.Reason) {
2265 IsTopNode = true;
2266 tracePick(TopCand, IsTopNode);
2267 return TopCand.SU;
2268 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002269 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002270 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002271 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002272}
2273
2274/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick7196a8f2012-05-10 21:06:16 +00002275SUnit *ConvergingScheduler::pickNode(bool &IsTopNode) {
2276 if (DAG->top() == DAG->bottom()) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002277 assert(Top.Available.empty() && Top.Pending.empty() &&
2278 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Andrew Trick7196a8f2012-05-10 21:06:16 +00002279 return NULL;
2280 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002281 SUnit *SU;
Andrew Trick30c6ec22012-10-08 18:53:53 +00002282 do {
2283 if (ForceTopDown) {
2284 SU = Top.pickOnlyChoice();
2285 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002286 CandPolicy NoPolicy;
2287 SchedCandidate TopCand(NoPolicy);
2288 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2289 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002290 SU = TopCand.SU;
2291 }
2292 IsTopNode = true;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002293 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002294 else if (ForceBottomUp) {
2295 SU = Bot.pickOnlyChoice();
2296 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002297 CandPolicy NoPolicy;
2298 SchedCandidate BotCand(NoPolicy);
2299 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2300 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002301 SU = BotCand.SU;
2302 }
2303 IsTopNode = false;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002304 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002305 else {
Andrew Trick3b87f622012-11-07 07:05:09 +00002306 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002307 }
2308 } while (SU->isScheduled);
2309
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002310 if (SU->isTopReady())
2311 Top.removeReady(SU);
2312 if (SU->isBottomReady())
2313 Bot.removeReady(SU);
Andrew Trickc7a098f2012-05-25 02:02:39 +00002314
Andrew Trickbaedcd72013-04-13 06:07:49 +00002315 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7196a8f2012-05-10 21:06:16 +00002316 return SU;
2317}
2318
Andrew Trick4392f0f2013-04-13 06:07:40 +00002319void ConvergingScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
2320
2321 MachineBasicBlock::iterator InsertPos = SU->getInstr();
2322 if (!isTop)
2323 ++InsertPos;
2324 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
2325
2326 // Find already scheduled copies with a single physreg dependence and move
2327 // them just above the scheduled instruction.
2328 for (SmallVectorImpl<SDep>::iterator I = Deps.begin(), E = Deps.end();
2329 I != E; ++I) {
2330 if (I->getKind() != SDep::Data || !TRI->isPhysicalRegister(I->getReg()))
2331 continue;
2332 SUnit *DepSU = I->getSUnit();
2333 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
2334 continue;
2335 MachineInstr *Copy = DepSU->getInstr();
2336 if (!Copy->isCopy())
2337 continue;
2338 DEBUG(dbgs() << " Rescheduling physreg copy ";
2339 I->getSUnit()->dump(DAG));
2340 DAG->moveInstruction(Copy, InsertPos);
2341 }
2342}
2343
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002344/// Update the scheduler's state after scheduling a node. This is the same node
2345/// that was just returned by pickNode(). However, ScheduleDAGMI needs to update
Andrew Trickb7e02892012-06-05 21:11:27 +00002346/// it's state based on the current cycle before MachineSchedStrategy does.
Andrew Trick4392f0f2013-04-13 06:07:40 +00002347///
2348/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
2349/// them here. See comments in biasPhysRegCopy.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002350void ConvergingScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002351 if (IsTopNode) {
2352 SU->TopReadyCycle = Top.CurrCycle;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002353 Top.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002354 if (SU->hasPhysRegUses)
2355 reschedulePhysRegCopies(SU, true);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002356 }
Andrew Trickb7e02892012-06-05 21:11:27 +00002357 else {
2358 SU->BotReadyCycle = Bot.CurrCycle;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002359 Bot.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002360 if (SU->hasPhysRegDefs)
2361 reschedulePhysRegCopies(SU, false);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002362 }
2363}
2364
Andrew Trick17d35e52012-03-14 04:00:41 +00002365/// Create the standard converging machine scheduler. This will be used as the
2366/// default scheduler if the target does not set a default.
2367static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002368 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002369 "-misched-topdown incompatible with -misched-bottomup");
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002370 ScheduleDAGMI *DAG = new ScheduleDAGMI(C, new ConvergingScheduler());
2371 // Register DAG post-processors.
Andrew Tricke38afe12013-04-24 15:54:43 +00002372 //
2373 // FIXME: extend the mutation API to allow earlier mutations to instantiate
2374 // data and pass it to later mutations. Have a single mutation that gathers
2375 // the interesting nodes in one pass.
2376 if (EnableCopyConstrain)
2377 DAG->addMutation(new CopyConstrain(DAG->TII, DAG->TRI));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002378 if (EnableLoadCluster)
2379 DAG->addMutation(new LoadClusterMutation(DAG->TII, DAG->TRI));
Andrew Trick6996fd02012-11-12 19:52:20 +00002380 if (EnableMacroFusion)
2381 DAG->addMutation(new MacroFusion(DAG->TII));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002382 return DAG;
Andrew Trick42b7a712012-01-17 06:55:03 +00002383}
2384static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +00002385ConvergingSchedRegistry("converge", "Standard converging scheduler.",
2386 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +00002387
2388//===----------------------------------------------------------------------===//
Andrew Trick1e94e982012-10-15 18:02:27 +00002389// ILP Scheduler. Currently for experimental analysis of heuristics.
2390//===----------------------------------------------------------------------===//
2391
2392namespace {
2393/// \brief Order nodes by the ILP metric.
2394struct ILPOrder {
Andrew Trick178f7d02013-01-25 04:01:04 +00002395 const SchedDFSResult *DFSResult;
2396 const BitVector *ScheduledTrees;
Andrew Trick1e94e982012-10-15 18:02:27 +00002397 bool MaximizeILP;
2398
Andrew Trick178f7d02013-01-25 04:01:04 +00002399 ILPOrder(bool MaxILP): DFSResult(0), ScheduledTrees(0), MaximizeILP(MaxILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002400
2401 /// \brief Apply a less-than relation on node priority.
Andrew Trick8b1496c2012-11-28 05:13:28 +00002402 ///
2403 /// (Return true if A comes after B in the Q.)
Andrew Trick1e94e982012-10-15 18:02:27 +00002404 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002405 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
2406 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
2407 if (SchedTreeA != SchedTreeB) {
2408 // Unscheduled trees have lower priority.
2409 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
2410 return ScheduledTrees->test(SchedTreeB);
2411
2412 // Trees with shallower connections have have lower priority.
2413 if (DFSResult->getSubtreeLevel(SchedTreeA)
2414 != DFSResult->getSubtreeLevel(SchedTreeB)) {
2415 return DFSResult->getSubtreeLevel(SchedTreeA)
2416 < DFSResult->getSubtreeLevel(SchedTreeB);
2417 }
2418 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002419 if (MaximizeILP)
Andrew Trick8b1496c2012-11-28 05:13:28 +00002420 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002421 else
Andrew Trick8b1496c2012-11-28 05:13:28 +00002422 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002423 }
2424};
2425
2426/// \brief Schedule based on the ILP metric.
2427class ILPScheduler : public MachineSchedStrategy {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002428 /// In case all subtrees are eventually connected to a common root through
2429 /// data dependence (e.g. reduction), place an upper limit on their size.
2430 ///
2431 /// FIXME: A subtree limit is generally good, but in the situation commented
2432 /// above, where multiple similar subtrees feed a common root, we should
2433 /// only split at a point where the resulting subtrees will be balanced.
2434 /// (a motivating test case must be found).
2435 static const unsigned SubtreeLimit = 16;
2436
Andrew Trick178f7d02013-01-25 04:01:04 +00002437 ScheduleDAGMI *DAG;
Andrew Trick1e94e982012-10-15 18:02:27 +00002438 ILPOrder Cmp;
2439
2440 std::vector<SUnit*> ReadyQ;
2441public:
Andrew Trick178f7d02013-01-25 04:01:04 +00002442 ILPScheduler(bool MaximizeILP): DAG(0), Cmp(MaximizeILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002443
Andrew Trick178f7d02013-01-25 04:01:04 +00002444 virtual void initialize(ScheduleDAGMI *dag) {
2445 DAG = dag;
Andrew Trick4e1fb182013-01-25 06:33:57 +00002446 DAG->computeDFSResult();
Andrew Trick178f7d02013-01-25 04:01:04 +00002447 Cmp.DFSResult = DAG->getDFSResult();
2448 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick1e94e982012-10-15 18:02:27 +00002449 ReadyQ.clear();
Andrew Trick1e94e982012-10-15 18:02:27 +00002450 }
2451
2452 virtual void registerRoots() {
Benjamin Kramer5175fd92012-11-29 14:36:26 +00002453 // Restore the heap in ReadyQ with the updated DFS results.
2454 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002455 }
2456
2457 /// Implement MachineSchedStrategy interface.
2458 /// -----------------------------------------
2459
Andrew Trick8b1496c2012-11-28 05:13:28 +00002460 /// Callback to select the highest priority node from the ready Q.
Andrew Trick1e94e982012-10-15 18:02:27 +00002461 virtual SUnit *pickNode(bool &IsTopNode) {
2462 if (ReadyQ.empty()) return NULL;
Matt Arsenault26c417b2013-03-21 00:57:21 +00002463 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002464 SUnit *SU = ReadyQ.back();
2465 ReadyQ.pop_back();
2466 IsTopNode = false;
Andrew Trickbaedcd72013-04-13 06:07:49 +00002467 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick178f7d02013-01-25 04:01:04 +00002468 << " ILP: " << DAG->getDFSResult()->getILP(SU)
2469 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
2470 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trickbaedcd72013-04-13 06:07:49 +00002471 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
2472 << "Scheduling " << *SU->getInstr());
Andrew Trick1e94e982012-10-15 18:02:27 +00002473 return SU;
2474 }
2475
Andrew Trick178f7d02013-01-25 04:01:04 +00002476 /// \brief Scheduler callback to notify that a new subtree is scheduled.
2477 virtual void scheduleTree(unsigned SubtreeID) {
2478 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2479 }
2480
Andrew Trick8b1496c2012-11-28 05:13:28 +00002481 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
2482 /// DFSResults, and resort the priority Q.
2483 virtual void schedNode(SUnit *SU, bool IsTopNode) {
2484 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick8b1496c2012-11-28 05:13:28 +00002485 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002486
2487 virtual void releaseTopNode(SUnit *) { /*only called for top roots*/ }
2488
2489 virtual void releaseBottomNode(SUnit *SU) {
2490 ReadyQ.push_back(SU);
2491 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2492 }
2493};
2494} // namespace
2495
2496static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
2497 return new ScheduleDAGMI(C, new ILPScheduler(true));
2498}
2499static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
2500 return new ScheduleDAGMI(C, new ILPScheduler(false));
2501}
2502static MachineSchedRegistry ILPMaxRegistry(
2503 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
2504static MachineSchedRegistry ILPMinRegistry(
2505 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
2506
2507//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +00002508// Machine Instruction Shuffler for Correctness Testing
2509//===----------------------------------------------------------------------===//
2510
Andrew Trick96f678f2012-01-13 06:30:30 +00002511#ifndef NDEBUG
2512namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00002513/// Apply a less-than relation on the node order, which corresponds to the
2514/// instruction order prior to scheduling. IsReverse implements greater-than.
2515template<bool IsReverse>
2516struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002517 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +00002518 if (IsReverse)
2519 return A->NodeNum > B->NodeNum;
2520 else
2521 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002522 }
2523};
2524
Andrew Trick96f678f2012-01-13 06:30:30 +00002525/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +00002526class InstructionShuffler : public MachineSchedStrategy {
2527 bool IsAlternating;
2528 bool IsTopDown;
2529
2530 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
2531 // gives nodes with a higher number higher priority causing the latest
2532 // instructions to be scheduled first.
2533 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
2534 TopQ;
2535 // When scheduling bottom-up, use greater-than as the queue priority.
2536 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
2537 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +00002538public:
Andrew Trick17d35e52012-03-14 04:00:41 +00002539 InstructionShuffler(bool alternate, bool topdown)
2540 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +00002541
Andrew Trick17d35e52012-03-14 04:00:41 +00002542 virtual void initialize(ScheduleDAGMI *) {
2543 TopQ.clear();
2544 BottomQ.clear();
2545 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002546
Andrew Trick17d35e52012-03-14 04:00:41 +00002547 /// Implement MachineSchedStrategy interface.
2548 /// -----------------------------------------
2549
2550 virtual SUnit *pickNode(bool &IsTopNode) {
2551 SUnit *SU;
2552 if (IsTopDown) {
2553 do {
2554 if (TopQ.empty()) return NULL;
2555 SU = TopQ.top();
2556 TopQ.pop();
2557 } while (SU->isScheduled);
2558 IsTopNode = true;
2559 }
2560 else {
2561 do {
2562 if (BottomQ.empty()) return NULL;
2563 SU = BottomQ.top();
2564 BottomQ.pop();
2565 } while (SU->isScheduled);
2566 IsTopNode = false;
2567 }
2568 if (IsAlternating)
2569 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002570 return SU;
2571 }
2572
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002573 virtual void schedNode(SUnit *SU, bool IsTopNode) {}
2574
Andrew Trick17d35e52012-03-14 04:00:41 +00002575 virtual void releaseTopNode(SUnit *SU) {
2576 TopQ.push(SU);
2577 }
2578 virtual void releaseBottomNode(SUnit *SU) {
2579 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +00002580 }
2581};
2582} // namespace
2583
Andrew Trickc174eaf2012-03-08 01:41:12 +00002584static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +00002585 bool Alternate = !ForceTopDown && !ForceBottomUp;
2586 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002587 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002588 "-misched-topdown incompatible with -misched-bottomup");
2589 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +00002590}
Andrew Trick17d35e52012-03-14 04:00:41 +00002591static MachineSchedRegistry ShufflerRegistry(
2592 "shuffle", "Shuffle machine instructions alternating directions",
2593 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +00002594#endif // !NDEBUG
Andrew Trick30849792013-01-25 07:45:29 +00002595
2596//===----------------------------------------------------------------------===//
2597// GraphWriter support for ScheduleDAGMI.
2598//===----------------------------------------------------------------------===//
2599
2600#ifndef NDEBUG
2601namespace llvm {
2602
2603template<> struct GraphTraits<
2604 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
2605
2606template<>
2607struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
2608
2609 DOTGraphTraits (bool isSimple=false) : DefaultDOTGraphTraits(isSimple) {}
2610
2611 static std::string getGraphName(const ScheduleDAG *G) {
2612 return G->MF.getName();
2613 }
2614
2615 static bool renderGraphFromBottomUp() {
2616 return true;
2617 }
2618
2619 static bool isNodeHidden(const SUnit *Node) {
2620 return (Node->NumPreds > 10 || Node->NumSuccs > 10);
2621 }
2622
2623 static bool hasNodeAddressLabel(const SUnit *Node,
2624 const ScheduleDAG *Graph) {
2625 return false;
2626 }
2627
2628 /// If you want to override the dot attributes printed for a particular
2629 /// edge, override this method.
2630 static std::string getEdgeAttributes(const SUnit *Node,
2631 SUnitIterator EI,
2632 const ScheduleDAG *Graph) {
2633 if (EI.isArtificialDep())
2634 return "color=cyan,style=dashed";
2635 if (EI.isCtrlDep())
2636 return "color=blue,style=dashed";
2637 return "";
2638 }
2639
2640 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
2641 std::string Str;
2642 raw_string_ostream SS(Str);
2643 SS << "SU(" << SU->NodeNum << ')';
2644 return SS.str();
2645 }
2646 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
2647 return G->getGraphNodeLabel(SU);
2648 }
2649
2650 static std::string getNodeAttributes(const SUnit *N,
2651 const ScheduleDAG *Graph) {
2652 std::string Str("shape=Mrecord");
2653 const SchedDFSResult *DFS =
2654 static_cast<const ScheduleDAGMI*>(Graph)->getDFSResult();
2655 if (DFS) {
2656 Str += ",style=filled,fillcolor=\"#";
2657 Str += DOT::getColorString(DFS->getSubtreeID(N));
2658 Str += '"';
2659 }
2660 return Str;
2661 }
2662};
2663} // namespace llvm
2664#endif // NDEBUG
2665
2666/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
2667/// rendered using 'dot'.
2668///
2669void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
2670#ifndef NDEBUG
2671 ViewGraph(this, Name, false, Title);
2672#else
2673 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
2674 << "systems with Graphviz or gv!\n";
2675#endif // NDEBUG
2676}
2677
2678/// Out-of-line implementation with no arguments is handy for gdb.
2679void ScheduleDAGMI::viewGraph() {
2680 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
2681}