blob: ce2a170e391e0a2c2c139b87a5aa896f93f21d33 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
35
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000036using namespace llvm;
37
Bob Wilson5bafff32009-06-22 23:27:02 +000038static const unsigned arm_dsubreg_0 = 5;
39static const unsigned arm_dsubreg_1 = 6;
40
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000041//===--------------------------------------------------------------------===//
42/// ARMDAGToDAGISel - ARM specific code to select ARM machine
43/// instructions for SelectionDAG operations.
44///
45namespace {
46class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000047 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000048
Evan Chenga8e29892007-01-19 07:51:42 +000049 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
50 /// make the right decision when generating code for different targets.
51 const ARMSubtarget *Subtarget;
52
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053public:
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000054 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000055 : SelectionDAGISel(tm), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000056 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057 }
58
Evan Chenga8e29892007-01-19 07:51:42 +000059 virtual const char *getPassName() const {
60 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000061 }
62
63 /// getI32Imm - Return a target constant with the specified value, of type i32.
64 inline SDValue getI32Imm(unsigned Imm) {
65 return CurDAG->getTargetConstant(Imm, MVT::i32);
66 }
67
Dan Gohman475871a2008-07-27 21:46:04 +000068 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000069 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000070 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
71 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000072 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
73 SDValue &Offset, SDValue &Opc);
74 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
75 SDValue &Offset, SDValue &Opc);
76 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
77 SDValue &Offset, SDValue &Opc);
78 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
79 SDValue &Offset, SDValue &Opc);
80 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
81 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000082 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
83 SDValue &Opc);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000084
Dan Gohman475871a2008-07-27 21:46:04 +000085 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000086 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000087
Dan Gohman475871a2008-07-27 21:46:04 +000088 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
89 SDValue &Offset);
90 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
91 SDValue &Base, SDValue &OffImm,
92 SDValue &Offset);
93 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
94 SDValue &OffImm, SDValue &Offset);
95 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
96 SDValue &OffImm, SDValue &Offset);
97 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
98 SDValue &OffImm, SDValue &Offset);
99 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
100 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000101
Evan Cheng9cb9e672009-06-27 02:26:13 +0000102 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
103 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000104 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
105 SDValue &OffImm);
106 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
107 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000108 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
109 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000110 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
111 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000112 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
113 SDValue &OffReg, SDValue &ShImm);
114
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000115 // Include the pieces autogenerated from the target description.
116#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000117
118private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000119 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
120 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000121 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000122 SDNode *SelectT2IndexedLoad(SDValue Op);
123
Evan Chengaf4550f2009-07-02 01:23:32 +0000124
125 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
126 /// inline asm expressions.
127 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
128 char ConstraintCode,
129 std::vector<SDValue> &OutOps);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000130};
Evan Chenga8e29892007-01-19 07:51:42 +0000131}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000132
Dan Gohmanf350b272008-08-23 02:25:05 +0000133void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000134 DEBUG(BB->dump());
135
David Greene8ad4c002008-10-27 21:56:29 +0000136 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000137 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000138}
139
Evan Cheng055b0312009-06-29 07:51:04 +0000140bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
141 SDValue N,
142 SDValue &BaseReg,
143 SDValue &ShReg,
144 SDValue &Opc) {
145 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
146
147 // Don't match base register only case. That is matched to a separate
148 // lower complexity pattern with explicit register operand.
149 if (ShOpcVal == ARM_AM::no_shift) return false;
150
151 BaseReg = N.getOperand(0);
152 unsigned ShImmVal = 0;
153 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
154 ShReg = CurDAG->getRegister(0, MVT::i32);
155 ShImmVal = RHS->getZExtValue() & 31;
156 } else {
157 ShReg = N.getOperand(1);
158 }
159 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
160 MVT::i32);
161 return true;
162}
163
Dan Gohman475871a2008-07-27 21:46:04 +0000164bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
165 SDValue &Base, SDValue &Offset,
166 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000167 if (N.getOpcode() == ISD::MUL) {
168 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
169 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000170 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000171 if (RHSC & 1) {
172 RHSC = RHSC & ~1;
173 ARM_AM::AddrOpc AddSub = ARM_AM::add;
174 if (RHSC < 0) {
175 AddSub = ARM_AM::sub;
176 RHSC = - RHSC;
177 }
178 if (isPowerOf2_32(RHSC)) {
179 unsigned ShAmt = Log2_32(RHSC);
180 Base = Offset = N.getOperand(0);
181 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
182 ARM_AM::lsl),
183 MVT::i32);
184 return true;
185 }
186 }
187 }
188 }
189
Evan Chenga8e29892007-01-19 07:51:42 +0000190 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
191 Base = N;
192 if (N.getOpcode() == ISD::FrameIndex) {
193 int FI = cast<FrameIndexSDNode>(N)->getIndex();
194 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
195 } else if (N.getOpcode() == ARMISD::Wrapper) {
196 Base = N.getOperand(0);
197 }
198 Offset = CurDAG->getRegister(0, MVT::i32);
199 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
200 ARM_AM::no_shift),
201 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000202 return true;
203 }
Evan Chenga8e29892007-01-19 07:51:42 +0000204
205 // Match simple R +/- imm12 operands.
206 if (N.getOpcode() == ISD::ADD)
207 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000208 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000209 if ((RHSC >= 0 && RHSC < 0x1000) ||
210 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000211 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000212 if (Base.getOpcode() == ISD::FrameIndex) {
213 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
214 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
215 }
Evan Chenga8e29892007-01-19 07:51:42 +0000216 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000217
218 ARM_AM::AddrOpc AddSub = ARM_AM::add;
219 if (RHSC < 0) {
220 AddSub = ARM_AM::sub;
221 RHSC = - RHSC;
222 }
223 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000224 ARM_AM::no_shift),
225 MVT::i32);
226 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000227 }
Evan Chenga8e29892007-01-19 07:51:42 +0000228 }
229
230 // Otherwise this is R +/- [possibly shifted] R
231 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
232 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
233 unsigned ShAmt = 0;
234
235 Base = N.getOperand(0);
236 Offset = N.getOperand(1);
237
238 if (ShOpcVal != ARM_AM::no_shift) {
239 // Check to see if the RHS of the shift is a constant, if not, we can't fold
240 // it.
241 if (ConstantSDNode *Sh =
242 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000243 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000244 Offset = N.getOperand(1).getOperand(0);
245 } else {
246 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000247 }
248 }
Evan Chenga8e29892007-01-19 07:51:42 +0000249
250 // Try matching (R shl C) + (R).
251 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
252 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
253 if (ShOpcVal != ARM_AM::no_shift) {
254 // Check to see if the RHS of the shift is a constant, if not, we can't
255 // fold it.
256 if (ConstantSDNode *Sh =
257 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000258 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000259 Offset = N.getOperand(0).getOperand(0);
260 Base = N.getOperand(1);
261 } else {
262 ShOpcVal = ARM_AM::no_shift;
263 }
264 }
265 }
266
267 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
268 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000269 return true;
270}
271
Dan Gohman475871a2008-07-27 21:46:04 +0000272bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
273 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000274 unsigned Opcode = Op.getOpcode();
275 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
276 ? cast<LoadSDNode>(Op)->getAddressingMode()
277 : cast<StoreSDNode>(Op)->getAddressingMode();
278 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
279 ? ARM_AM::add : ARM_AM::sub;
280 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000281 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000282 if (Val >= 0 && Val < 0x1000) { // 12 bits.
283 Offset = CurDAG->getRegister(0, MVT::i32);
284 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
285 ARM_AM::no_shift),
286 MVT::i32);
287 return true;
288 }
289 }
290
291 Offset = N;
292 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
293 unsigned ShAmt = 0;
294 if (ShOpcVal != ARM_AM::no_shift) {
295 // Check to see if the RHS of the shift is a constant, if not, we can't fold
296 // it.
297 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000298 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000299 Offset = N.getOperand(0);
300 } else {
301 ShOpcVal = ARM_AM::no_shift;
302 }
303 }
304
305 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
306 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000307 return true;
308}
309
Evan Chenga8e29892007-01-19 07:51:42 +0000310
Dan Gohman475871a2008-07-27 21:46:04 +0000311bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
312 SDValue &Base, SDValue &Offset,
313 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000314 if (N.getOpcode() == ISD::SUB) {
315 // X - C is canonicalize to X + -C, no need to handle it here.
316 Base = N.getOperand(0);
317 Offset = N.getOperand(1);
318 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
319 return true;
320 }
321
322 if (N.getOpcode() != ISD::ADD) {
323 Base = N;
324 if (N.getOpcode() == ISD::FrameIndex) {
325 int FI = cast<FrameIndexSDNode>(N)->getIndex();
326 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
327 }
328 Offset = CurDAG->getRegister(0, MVT::i32);
329 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
330 return true;
331 }
332
333 // If the RHS is +/- imm8, fold into addr mode.
334 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000335 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000336 if ((RHSC >= 0 && RHSC < 256) ||
337 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000338 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000339 if (Base.getOpcode() == ISD::FrameIndex) {
340 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
341 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
342 }
Evan Chenga8e29892007-01-19 07:51:42 +0000343 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000344
345 ARM_AM::AddrOpc AddSub = ARM_AM::add;
346 if (RHSC < 0) {
347 AddSub = ARM_AM::sub;
348 RHSC = - RHSC;
349 }
350 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000351 return true;
352 }
353 }
354
355 Base = N.getOperand(0);
356 Offset = N.getOperand(1);
357 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
358 return true;
359}
360
Dan Gohman475871a2008-07-27 21:46:04 +0000361bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
362 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000363 unsigned Opcode = Op.getOpcode();
364 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
365 ? cast<LoadSDNode>(Op)->getAddressingMode()
366 : cast<StoreSDNode>(Op)->getAddressingMode();
367 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
368 ? ARM_AM::add : ARM_AM::sub;
369 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000370 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000371 if (Val >= 0 && Val < 256) {
372 Offset = CurDAG->getRegister(0, MVT::i32);
373 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
374 return true;
375 }
376 }
377
378 Offset = N;
379 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
380 return true;
381}
382
383
Dan Gohman475871a2008-07-27 21:46:04 +0000384bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
385 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000386 if (N.getOpcode() != ISD::ADD) {
387 Base = N;
388 if (N.getOpcode() == ISD::FrameIndex) {
389 int FI = cast<FrameIndexSDNode>(N)->getIndex();
390 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
391 } else if (N.getOpcode() == ARMISD::Wrapper) {
392 Base = N.getOperand(0);
393 }
394 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
395 MVT::i32);
396 return true;
397 }
398
399 // If the RHS is +/- imm8, fold into addr mode.
400 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000401 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000402 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
403 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000404 if ((RHSC >= 0 && RHSC < 256) ||
405 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000406 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000407 if (Base.getOpcode() == ISD::FrameIndex) {
408 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
409 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
410 }
411
412 ARM_AM::AddrOpc AddSub = ARM_AM::add;
413 if (RHSC < 0) {
414 AddSub = ARM_AM::sub;
415 RHSC = - RHSC;
416 }
417 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000418 MVT::i32);
419 return true;
420 }
421 }
422 }
423
424 Base = N;
425 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
426 MVT::i32);
427 return true;
428}
429
Bob Wilson8b024a52009-07-01 23:16:05 +0000430bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
431 SDValue &Addr, SDValue &Update,
432 SDValue &Opc) {
433 Addr = N;
434 // The optional writeback is handled in ARMLoadStoreOpt.
435 Update = CurDAG->getRegister(0, MVT::i32);
436 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
437 return true;
438}
439
Dan Gohman475871a2008-07-27 21:46:04 +0000440bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
441 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000442 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
443 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000444 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000445 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Evan Chenga8e29892007-01-19 07:51:42 +0000446 MVT::i32);
447 return true;
448 }
449 return false;
450}
451
Dan Gohman475871a2008-07-27 21:46:04 +0000452bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
453 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000454 // FIXME dl should come from the parent load or store, not the address
455 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000456 if (N.getOpcode() != ISD::ADD) {
457 Base = N;
Dan Gohmanf033b5a2008-12-03 17:10:41 +0000458 // We must materialize a zero in a reg! Returning a constant here
459 // wouldn't work without additional code to position the node within
460 // ISel's topological ordering in a place where ISel will process it
461 // normally. Instead, just explicitly issue a tMOVri8 node!
Evan Cheng446c4282009-07-11 06:43:01 +0000462 SDValue CC = CurDAG->getRegister(ARM::CPSR, MVT::i32);
463 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
464 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
465 SDValue Ops[] = { CC, CurDAG->getTargetConstant(0, MVT::i32), Pred, PredReg };
466 Offset = SDValue(CurDAG->getTargetNode(ARM::tMOVi8, dl, MVT::i32, Ops,4),0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000467 return true;
468 }
469
Evan Chenga8e29892007-01-19 07:51:42 +0000470 Base = N.getOperand(0);
471 Offset = N.getOperand(1);
472 return true;
473}
474
Evan Cheng79d43262007-01-24 02:21:22 +0000475bool
Dan Gohman475871a2008-07-27 21:46:04 +0000476ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
477 unsigned Scale, SDValue &Base,
478 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000479 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000480 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000481 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
482 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000483 if (N.getOpcode() == ARMISD::Wrapper &&
484 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
485 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000486 }
487
Evan Chenga8e29892007-01-19 07:51:42 +0000488 if (N.getOpcode() != ISD::ADD) {
489 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000490 Offset = CurDAG->getRegister(0, MVT::i32);
491 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000492 return true;
493 }
494
Evan Chengad0e4652007-02-06 00:22:06 +0000495 // Thumb does not have [sp, r] address mode.
496 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
497 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
498 if ((LHSR && LHSR->getReg() == ARM::SP) ||
499 (RHSR && RHSR->getReg() == ARM::SP)) {
500 Base = N;
501 Offset = CurDAG->getRegister(0, MVT::i32);
502 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
503 return true;
504 }
505
Evan Chenga8e29892007-01-19 07:51:42 +0000506 // If the RHS is + imm5 * scale, fold into addr mode.
507 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000508 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000509 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
510 RHSC /= Scale;
511 if (RHSC >= 0 && RHSC < 32) {
512 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000513 Offset = CurDAG->getRegister(0, MVT::i32);
514 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000515 return true;
516 }
517 }
518 }
519
Evan Chengc38f2bc2007-01-23 22:59:13 +0000520 Base = N.getOperand(0);
521 Offset = N.getOperand(1);
522 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
523 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000524}
525
Dan Gohman475871a2008-07-27 21:46:04 +0000526bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
527 SDValue &Base, SDValue &OffImm,
528 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000529 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000530}
531
Dan Gohman475871a2008-07-27 21:46:04 +0000532bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
533 SDValue &Base, SDValue &OffImm,
534 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000535 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000536}
537
Dan Gohman475871a2008-07-27 21:46:04 +0000538bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
539 SDValue &Base, SDValue &OffImm,
540 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000541 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000542}
543
Dan Gohman475871a2008-07-27 21:46:04 +0000544bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
545 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000546 if (N.getOpcode() == ISD::FrameIndex) {
547 int FI = cast<FrameIndexSDNode>(N)->getIndex();
548 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000549 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000550 return true;
551 }
Evan Cheng79d43262007-01-24 02:21:22 +0000552
Evan Chengad0e4652007-02-06 00:22:06 +0000553 if (N.getOpcode() != ISD::ADD)
554 return false;
555
556 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000557 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
558 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000559 // If the RHS is + imm8 * scale, fold into addr mode.
560 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000561 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000562 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
563 RHSC >>= 2;
564 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000565 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000566 if (Base.getOpcode() == ISD::FrameIndex) {
567 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
568 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
569 }
Evan Cheng79d43262007-01-24 02:21:22 +0000570 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
571 return true;
572 }
573 }
574 }
575 }
Evan Chenga8e29892007-01-19 07:51:42 +0000576
577 return false;
578}
579
Evan Cheng9cb9e672009-06-27 02:26:13 +0000580bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
581 SDValue &BaseReg,
582 SDValue &Opc) {
583 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
584
585 // Don't match base register only case. That is matched to a separate
586 // lower complexity pattern with explicit register operand.
587 if (ShOpcVal == ARM_AM::no_shift) return false;
588
589 BaseReg = N.getOperand(0);
590 unsigned ShImmVal = 0;
591 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
592 ShImmVal = RHS->getZExtValue() & 31;
593 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
594 return true;
595 }
596
597 return false;
598}
599
Evan Cheng055b0312009-06-29 07:51:04 +0000600bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
601 SDValue &Base, SDValue &OffImm) {
602 // Match simple R + imm12 operands.
603 if (N.getOpcode() != ISD::ADD)
604 return false;
605
606 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
607 int RHSC = (int)RHS->getZExtValue();
608 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits.
609 Base = N.getOperand(0);
610 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
611 return true;
612 }
613 }
614
615 return false;
616}
617
618bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
619 SDValue &Base, SDValue &OffImm) {
620 if (N.getOpcode() == ISD::ADD) {
621 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
622 int RHSC = (int)RHS->getZExtValue();
623 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
624 Base = N.getOperand(0);
625 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
626 return true;
627 }
628 }
629 } else if (N.getOpcode() == ISD::SUB) {
630 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
631 int RHSC = (int)RHS->getZExtValue();
632 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
633 Base = N.getOperand(0);
634 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
635 return true;
636 }
637 }
638 }
639
640 return false;
641}
642
Evan Chenge88d5ce2009-07-02 07:28:31 +0000643bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
644 SDValue &OffImm){
645 unsigned Opcode = Op.getOpcode();
646 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
647 ? cast<LoadSDNode>(Op)->getAddressingMode()
648 : cast<StoreSDNode>(Op)->getAddressingMode();
649 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
650 int RHSC = (int)RHS->getZExtValue();
651 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
652 OffImm = (AM == ISD::PRE_INC)
653 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
654 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
655 return true;
656 }
657 }
658
659 return false;
660}
661
David Goodwin6647cea2009-06-30 22:50:01 +0000662bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
663 SDValue &Base, SDValue &OffImm) {
664 if (N.getOpcode() == ISD::ADD) {
665 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
666 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000667 if (((RHSC & 0x3) == 0) &&
668 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000669 Base = N.getOperand(0);
670 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
671 return true;
672 }
673 }
674 } else if (N.getOpcode() == ISD::SUB) {
675 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
676 int RHSC = (int)RHS->getZExtValue();
677 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
678 Base = N.getOperand(0);
679 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
680 return true;
681 }
682 }
683 }
684
685 return false;
686}
687
Evan Cheng055b0312009-06-29 07:51:04 +0000688bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
689 SDValue &Base,
690 SDValue &OffReg, SDValue &ShImm) {
691 // Base only.
692 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
693 Base = N;
694 if (N.getOpcode() == ISD::FrameIndex) {
695 int FI = cast<FrameIndexSDNode>(N)->getIndex();
696 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
697 } else if (N.getOpcode() == ARMISD::Wrapper) {
698 Base = N.getOperand(0);
699 if (Base.getOpcode() == ISD::TargetConstantPool)
700 return false; // We want to select t2LDRpci instead.
701 }
702 OffReg = CurDAG->getRegister(0, MVT::i32);
703 ShImm = CurDAG->getTargetConstant(0, MVT::i32);
704 return true;
705 }
706
707 // Look for (R + R) or (R + (R << [1,2,3])).
708 unsigned ShAmt = 0;
709 Base = N.getOperand(0);
710 OffReg = N.getOperand(1);
711
712 // Swap if it is ((R << c) + R).
713 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
714 if (ShOpcVal != ARM_AM::lsl) {
715 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
716 if (ShOpcVal == ARM_AM::lsl)
717 std::swap(Base, OffReg);
718 }
719
720 if (ShOpcVal == ARM_AM::lsl) {
721 // Check to see if the RHS of the shift is a constant, if not, we can't fold
722 // it.
723 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
724 ShAmt = Sh->getZExtValue();
725 if (ShAmt >= 4) {
726 ShAmt = 0;
727 ShOpcVal = ARM_AM::no_shift;
728 } else
729 OffReg = OffReg.getOperand(0);
730 } else {
731 ShOpcVal = ARM_AM::no_shift;
732 }
733 } else if (SelectT2AddrModeImm12(Op, N, Base, ShImm) ||
734 SelectT2AddrModeImm8 (Op, N, Base, ShImm))
735 // Don't match if it's possible to match to one of the r +/- imm cases.
736 return false;
737
738 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
739
740 return true;
741}
742
743//===--------------------------------------------------------------------===//
744
Evan Chengee568cf2007-07-05 07:15:27 +0000745/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000746static inline SDValue getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000747 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
748}
749
Evan Chengaf4550f2009-07-02 01:23:32 +0000750SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
751 LoadSDNode *LD = cast<LoadSDNode>(Op);
752 ISD::MemIndexedMode AM = LD->getAddressingMode();
753 if (AM == ISD::UNINDEXED)
754 return NULL;
755
756 MVT LoadedVT = LD->getMemoryVT();
757 SDValue Offset, AMOpc;
758 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
759 unsigned Opcode = 0;
760 bool Match = false;
761 if (LoadedVT == MVT::i32 &&
762 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
763 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
764 Match = true;
765 } else if (LoadedVT == MVT::i16 &&
766 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
767 Match = true;
768 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
769 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
770 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
771 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
772 if (LD->getExtensionType() == ISD::SEXTLOAD) {
773 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
774 Match = true;
775 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
776 }
777 } else {
778 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
779 Match = true;
780 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
781 }
782 }
783 }
784
785 if (Match) {
786 SDValue Chain = LD->getChain();
787 SDValue Base = LD->getBasePtr();
788 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
789 CurDAG->getRegister(0, MVT::i32), Chain };
790 return CurDAG->getTargetNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
791 MVT::Other, Ops, 6);
792 }
793
794 return NULL;
795}
796
Evan Chenge88d5ce2009-07-02 07:28:31 +0000797SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
798 LoadSDNode *LD = cast<LoadSDNode>(Op);
799 ISD::MemIndexedMode AM = LD->getAddressingMode();
800 if (AM == ISD::UNINDEXED)
801 return NULL;
802
803 MVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000804 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000805 SDValue Offset;
806 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
807 unsigned Opcode = 0;
808 bool Match = false;
809 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
810 switch (LoadedVT.getSimpleVT()) {
811 case MVT::i32:
812 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
813 break;
814 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000815 if (isSExtLd)
816 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
817 else
818 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000819 break;
820 case MVT::i8:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000821 case MVT::i1:
822 if (isSExtLd)
823 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
824 else
825 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000826 break;
827 default:
828 return NULL;
829 }
830 Match = true;
831 }
832
833 if (Match) {
834 SDValue Chain = LD->getChain();
835 SDValue Base = LD->getBasePtr();
836 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
837 CurDAG->getRegister(0, MVT::i32), Chain };
838 return CurDAG->getTargetNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
839 MVT::Other, Ops, 5);
840 }
841
842 return NULL;
843}
844
Evan Chenga8e29892007-01-19 07:51:42 +0000845
Dan Gohman475871a2008-07-27 21:46:04 +0000846SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000847 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000848 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000849
Dan Gohmane8be6c62008-07-17 19:10:17 +0000850 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000851 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000852
853 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000854 default: break;
855 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000856 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000857 bool UseCP = true;
Bob Wilsone64e3cf2009-06-22 17:29:13 +0000858 if (Subtarget->isThumb()) {
859 if (Subtarget->hasThumb2())
860 // Thumb2 has the MOVT instruction, so all immediates can
861 // be done with MOV + MOVT, at worst.
862 UseCP = 0;
863 else
864 UseCP = (Val > 255 && // MOV
865 ~Val > 255 && // MOV + MVN
866 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
867 } else
Evan Chenga8e29892007-01-19 07:51:42 +0000868 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
869 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
870 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
871 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000872 SDValue CPIdx =
Evan Chenga8e29892007-01-19 07:51:42 +0000873 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
874 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000875
876 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +0000877 if (Subtarget->isThumb1Only()) {
878 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
879 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
880 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Dale Johannesened2eee62009-02-06 01:31:28 +0000881 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
Evan Cheng446c4282009-07-11 06:43:01 +0000882 Ops, 4);
883 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000884 SDValue Ops[] = {
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000885 CPIdx,
Evan Cheng012f2d92007-01-24 08:53:17 +0000886 CurDAG->getRegister(0, MVT::i32),
887 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000888 getAL(CurDAG),
889 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000890 CurDAG->getEntryNode()
891 };
Dale Johannesened2eee62009-02-06 01:31:28 +0000892 ResNode=CurDAG->getTargetNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
893 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000894 }
Dan Gohman475871a2008-07-27 21:46:04 +0000895 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000896 return NULL;
897 }
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000898
Evan Chenga8e29892007-01-19 07:51:42 +0000899 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000900 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000901 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000902 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000903 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000904 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000905 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +0000906 if (Subtarget->isThumb1Only()) {
Evan Cheng44bec522007-05-15 01:29:07 +0000907 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
908 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000909 } else {
Evan Cheng446c4282009-07-11 06:43:01 +0000910 unsigned Opc = Subtarget->hasThumb2() ? ARM::t2ADDri : ARM::ADDri;
Dan Gohman475871a2008-07-27 21:46:04 +0000911 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng446c4282009-07-11 06:43:01 +0000912 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
913 CurDAG->getRegister(0, MVT::i32) };
914 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000915 }
Evan Chenga8e29892007-01-19 07:51:42 +0000916 }
Evan Chengad0e4652007-02-06 00:22:06 +0000917 case ISD::ADD: {
David Goodwinf1daf7d2009-07-08 23:10:31 +0000918 if (!Subtarget->isThumb1Only())
Evan Cheng9d7b5302009-03-26 19:09:01 +0000919 break;
Evan Chengad0e4652007-02-06 00:22:06 +0000920 // Select add sp, c to tADDhirr.
Dan Gohman475871a2008-07-27 21:46:04 +0000921 SDValue N0 = Op.getOperand(0);
922 SDValue N1 = Op.getOperand(1);
Evan Chengad0e4652007-02-06 00:22:06 +0000923 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(Op.getOperand(0));
924 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(Op.getOperand(1));
925 if (LHSR && LHSR->getReg() == ARM::SP) {
926 std::swap(N0, N1);
927 std::swap(LHSR, RHSR);
928 }
929 if (RHSR && RHSR->getReg() == ARM::SP) {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000930 SDValue Val = SDValue(CurDAG->getTargetNode(ARM::tMOVlor2hir, dl,
Evan Cheng446c4282009-07-11 06:43:01 +0000931 Op.getValueType(), N0, N0),0);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000932 return CurDAG->SelectNodeTo(N, ARM::tADDhirr, Op.getValueType(), Val, N1);
Evan Chengad0e4652007-02-06 00:22:06 +0000933 }
934 break;
935 }
Evan Chenga8e29892007-01-19 07:51:42 +0000936 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000937 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +0000938 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000939 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000940 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000941 if (!RHSV) break;
942 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Dan Gohman475871a2008-07-27 21:46:04 +0000943 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000944 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV-1));
Dan Gohman475871a2008-07-27 21:46:04 +0000945 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000946 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000947 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
948 CurDAG->getRegister(0, MVT::i32) };
David Goodwinf1daf7d2009-07-08 23:10:31 +0000949 return CurDAG->SelectNodeTo(N, (Subtarget->hasThumb2()) ?
950 ARM::t2ADDrs : ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000951 }
952 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Dan Gohman475871a2008-07-27 21:46:04 +0000953 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000954 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV+1));
Dan Gohman475871a2008-07-27 21:46:04 +0000955 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000956 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000957 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000958 CurDAG->getRegister(0, MVT::i32) };
David Goodwinf1daf7d2009-07-08 23:10:31 +0000959 return CurDAG->SelectNodeTo(N, (Subtarget->hasThumb2()) ?
960 ARM::t2RSBrs : ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000961 }
962 }
963 break;
964 case ARMISD::FMRRD:
Dale Johannesened2eee62009-02-06 01:31:28 +0000965 return CurDAG->getTargetNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000966 Op.getOperand(0), getAL(CurDAG),
967 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +0000968 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000969 if (Subtarget->isThumb1Only())
970 break;
971 if (Subtarget->isThumb()) {
972 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000973 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
974 CurDAG->getRegister(0, MVT::i32) };
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000975 return CurDAG->getTargetNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
976 } else {
977 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
978 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
979 CurDAG->getRegister(0, MVT::i32) };
980 return CurDAG->getTargetNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
981 }
Evan Chengee568cf2007-07-05 07:15:27 +0000982 }
Dan Gohman525178c2007-10-08 18:33:35 +0000983 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000984 if (Subtarget->isThumb1Only())
985 break;
986 if (Subtarget->isThumb()) {
987 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
988 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
989 return CurDAG->getTargetNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
990 } else {
991 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000992 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
993 CurDAG->getRegister(0, MVT::i32) };
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000994 return CurDAG->getTargetNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
995 }
Evan Chengee568cf2007-07-05 07:15:27 +0000996 }
Evan Chenga8e29892007-01-19 07:51:42 +0000997 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000998 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000999 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001000 ResNode = SelectT2IndexedLoad(Op);
1001 else
1002 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001003 if (ResNode)
1004 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001005 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001006 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001007 }
Evan Chengee568cf2007-07-05 07:15:27 +00001008 case ARMISD::BRCOND: {
1009 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1010 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1011 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001012
Evan Chengee568cf2007-07-05 07:15:27 +00001013 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1014 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1015 // Pattern complexity = 6 cost = 1 size = 0
1016
David Goodwin5e47a9a2009-06-30 18:04:13 +00001017 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1018 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1019 // Pattern complexity = 6 cost = 1 size = 0
1020
1021 unsigned Opc = Subtarget->isThumb() ?
1022 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001023 SDValue Chain = Op.getOperand(0);
1024 SDValue N1 = Op.getOperand(1);
1025 SDValue N2 = Op.getOperand(2);
1026 SDValue N3 = Op.getOperand(3);
1027 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001028 assert(N1.getOpcode() == ISD::BasicBlock);
1029 assert(N2.getOpcode() == ISD::Constant);
1030 assert(N3.getOpcode() == ISD::Register);
1031
Dan Gohman475871a2008-07-27 21:46:04 +00001032 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001033 cast<ConstantSDNode>(N2)->getZExtValue()),
1034 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001035 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dale Johannesenf90b2a72009-02-06 02:08:06 +00001036 SDNode *ResNode = CurDAG->getTargetNode(Opc, dl, MVT::Other,
1037 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001038 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001039 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001040 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001041 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001042 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001043 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001044 return NULL;
1045 }
1046 case ARMISD::CMOV: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001047 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001048 SDValue N0 = Op.getOperand(0);
1049 SDValue N1 = Op.getOperand(1);
1050 SDValue N2 = Op.getOperand(2);
1051 SDValue N3 = Op.getOperand(3);
1052 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001053 assert(N2.getOpcode() == ISD::Constant);
1054 assert(N3.getOpcode() == ISD::Register);
1055
Evan Chenge253c952009-07-07 20:39:03 +00001056 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
1057 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1058 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1059 // Pattern complexity = 18 cost = 1 size = 0
1060 SDValue CPTmp0;
1061 SDValue CPTmp1;
1062 SDValue CPTmp2;
1063 if (Subtarget->isThumb()) {
1064 if (SelectT2ShifterOperandReg(Op, N1, CPTmp0, CPTmp1)) {
1065 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1066 cast<ConstantSDNode>(N2)->getZExtValue()),
1067 MVT::i32);
1068 SDValue Ops[] = { N0, CPTmp0, CPTmp1, Tmp2, N3, InFlag };
1069 return CurDAG->SelectNodeTo(Op.getNode(),
1070 ARM::t2MOVCCs, MVT::i32,Ops, 6);
1071 }
1072 } else {
1073 if (SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
1074 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1075 cast<ConstantSDNode>(N2)->getZExtValue()),
1076 MVT::i32);
1077 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
1078 return CurDAG->SelectNodeTo(Op.getNode(),
1079 ARM::MOVCCs, MVT::i32, Ops, 7);
1080 }
1081 }
Evan Chengee568cf2007-07-05 07:15:27 +00001082
Evan Chenge253c952009-07-07 20:39:03 +00001083 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001084 // (imm:i32)<<P:Predicate_so_imm>>:$true,
Evan Chenge253c952009-07-07 20:39:03 +00001085 // (imm:i32):$cc)
1086 // Emits: (MOVCCi:i32 GPR:i32:$false,
Evan Chenge7cbe412009-07-08 21:03:57 +00001087 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
Evan Chenge253c952009-07-07 20:39:03 +00001088 // Pattern complexity = 10 cost = 1 size = 0
1089 if (N3.getOpcode() == ISD::Constant) {
1090 if (Subtarget->isThumb()) {
1091 if (Predicate_t2_so_imm(N3.getNode())) {
1092 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1093 cast<ConstantSDNode>(N1)->getZExtValue()),
1094 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001095 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1096 cast<ConstantSDNode>(N2)->getZExtValue()),
1097 MVT::i32);
1098 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1099 return CurDAG->SelectNodeTo(Op.getNode(),
1100 ARM::t2MOVCCi, MVT::i32, Ops, 5);
1101 }
1102 } else {
1103 if (Predicate_so_imm(N3.getNode())) {
1104 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
1105 cast<ConstantSDNode>(N1)->getZExtValue()),
1106 MVT::i32);
Evan Chenge253c952009-07-07 20:39:03 +00001107 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
1108 cast<ConstantSDNode>(N2)->getZExtValue()),
1109 MVT::i32);
1110 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
1111 return CurDAG->SelectNodeTo(Op.getNode(),
1112 ARM::MOVCCi, MVT::i32, Ops, 5);
1113 }
1114 }
1115 }
Evan Chengee568cf2007-07-05 07:15:27 +00001116 }
1117
1118 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1119 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1120 // Pattern complexity = 6 cost = 1 size = 0
1121 //
1122 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1123 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1124 // Pattern complexity = 6 cost = 11 size = 0
1125 //
1126 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001127 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001128 cast<ConstantSDNode>(N2)->getZExtValue()),
1129 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001130 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001131 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001132 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +00001133 default: assert(false && "Illegal conditional move type!");
1134 break;
1135 case MVT::i32:
Evan Chenge253c952009-07-07 20:39:03 +00001136 Opc = Subtarget->isThumb()
1137 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr)
1138 : ARM::MOVCCr;
Evan Chengee568cf2007-07-05 07:15:27 +00001139 break;
1140 case MVT::f32:
1141 Opc = ARM::FCPYScc;
1142 break;
1143 case MVT::f64:
1144 Opc = ARM::FCPYDcc;
1145 break;
1146 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001147 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001148 }
1149 case ARMISD::CNEG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001150 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001151 SDValue N0 = Op.getOperand(0);
1152 SDValue N1 = Op.getOperand(1);
1153 SDValue N2 = Op.getOperand(2);
1154 SDValue N3 = Op.getOperand(3);
1155 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001156 assert(N2.getOpcode() == ISD::Constant);
1157 assert(N3.getOpcode() == ISD::Register);
1158
Dan Gohman475871a2008-07-27 21:46:04 +00001159 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001160 cast<ConstantSDNode>(N2)->getZExtValue()),
1161 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001162 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001163 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001164 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +00001165 default: assert(false && "Illegal conditional move type!");
1166 break;
1167 case MVT::f32:
1168 Opc = ARM::FNEGScc;
1169 break;
1170 case MVT::f64:
1171 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001172 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001173 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001174 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001175 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001176
1177 case ISD::DECLARE: {
1178 SDValue Chain = Op.getOperand(0);
1179 SDValue N1 = Op.getOperand(1);
1180 SDValue N2 = Op.getOperand(2);
1181 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001182 // FIXME: handle VLAs.
1183 if (!FINode) {
1184 ReplaceUses(Op.getValue(0), Chain);
1185 return NULL;
1186 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001187 if (N2.getOpcode() == ARMISD::PIC_ADD && isa<LoadSDNode>(N2.getOperand(0)))
1188 N2 = N2.getOperand(0);
1189 LoadSDNode *Ld = dyn_cast<LoadSDNode>(N2);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001190 if (!Ld) {
1191 ReplaceUses(Op.getValue(0), Chain);
1192 return NULL;
1193 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001194 SDValue BasePtr = Ld->getBasePtr();
1195 assert(BasePtr.getOpcode() == ARMISD::Wrapper &&
1196 isa<ConstantPoolSDNode>(BasePtr.getOperand(0)) &&
1197 "llvm.dbg.variable should be a constantpool node");
1198 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(BasePtr.getOperand(0));
1199 GlobalValue *GV = 0;
1200 if (CP->isMachineConstantPoolEntry()) {
1201 ARMConstantPoolValue *ACPV = (ARMConstantPoolValue*)CP->getMachineCPVal();
1202 GV = ACPV->getGV();
1203 } else
1204 GV = dyn_cast<GlobalValue>(CP->getConstVal());
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001205 if (!GV) {
1206 ReplaceUses(Op.getValue(0), Chain);
1207 return NULL;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001208 }
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001209
1210 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FINode->getIndex(),
1211 TLI.getPointerTy());
1212 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
1213 SDValue Ops[] = { Tmp1, Tmp2, Chain };
1214 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE, dl,
1215 MVT::Other, Ops, 3);
Evan Chengee568cf2007-07-05 07:15:27 +00001216 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001217
1218 case ISD::CONCAT_VECTORS: {
1219 MVT VT = Op.getValueType();
1220 assert(VT.is128BitVector() && Op.getNumOperands() == 2 &&
1221 "unexpected CONCAT_VECTORS");
1222 SDValue N0 = Op.getOperand(0);
1223 SDValue N1 = Op.getOperand(1);
1224 SDNode *Result =
1225 CurDAG->getTargetNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT);
1226 if (N0.getOpcode() != ISD::UNDEF)
1227 Result = CurDAG->getTargetNode(TargetInstrInfo::INSERT_SUBREG, dl, VT,
1228 SDValue(Result, 0), N0,
1229 CurDAG->getTargetConstant(arm_dsubreg_0,
1230 MVT::i32));
1231 if (N1.getOpcode() != ISD::UNDEF)
1232 Result = CurDAG->getTargetNode(TargetInstrInfo::INSERT_SUBREG, dl, VT,
1233 SDValue(Result, 0), N1,
1234 CurDAG->getTargetConstant(arm_dsubreg_1,
1235 MVT::i32));
1236 return Result;
1237 }
1238
1239 case ISD::VECTOR_SHUFFLE: {
1240 MVT VT = Op.getValueType();
1241
1242 // Match 128-bit splat to VDUPLANEQ. (This could be done with a Pat in
1243 // ARMInstrNEON.td but it is awkward because the shuffle mask needs to be
1244 // transformed first into a lane number and then to both a subregister
1245 // index and an adjusted lane number.) If the source operand is a
1246 // SCALAR_TO_VECTOR, leave it so it will be matched later as a VDUP.
1247 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1248 if (VT.is128BitVector() && SVOp->isSplat() &&
1249 Op.getOperand(0).getOpcode() != ISD::SCALAR_TO_VECTOR &&
1250 Op.getOperand(1).getOpcode() == ISD::UNDEF) {
1251 unsigned LaneVal = SVOp->getSplatIndex();
1252
1253 MVT HalfVT;
1254 unsigned Opc = 0;
1255 switch (VT.getVectorElementType().getSimpleVT()) {
1256 default: assert(false && "unhandled VDUP splat type");
1257 case MVT::i8: Opc = ARM::VDUPLN8q; HalfVT = MVT::v8i8; break;
1258 case MVT::i16: Opc = ARM::VDUPLN16q; HalfVT = MVT::v4i16; break;
1259 case MVT::i32: Opc = ARM::VDUPLN32q; HalfVT = MVT::v2i32; break;
1260 case MVT::f32: Opc = ARM::VDUPLNfq; HalfVT = MVT::v2f32; break;
1261 }
1262
1263 // The source operand needs to be changed to a subreg of the original
1264 // 128-bit operand, and the lane number needs to be adjusted accordingly.
1265 unsigned NumElts = VT.getVectorNumElements() / 2;
1266 unsigned SRVal = (LaneVal < NumElts ? arm_dsubreg_0 : arm_dsubreg_1);
1267 SDValue SR = CurDAG->getTargetConstant(SRVal, MVT::i32);
1268 SDValue NewLane = CurDAG->getTargetConstant(LaneVal % NumElts, MVT::i32);
1269 SDNode *SubReg = CurDAG->getTargetNode(TargetInstrInfo::EXTRACT_SUBREG,
1270 dl, HalfVT, N->getOperand(0), SR);
1271 return CurDAG->SelectNodeTo(N, Opc, VT, SDValue(SubReg, 0), NewLane);
1272 }
1273
1274 break;
1275 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001276 }
1277
Evan Chenga8e29892007-01-19 07:51:42 +00001278 return SelectCode(Op);
1279}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001280
Bob Wilson224c2442009-05-19 05:53:42 +00001281bool ARMDAGToDAGISel::
1282SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1283 std::vector<SDValue> &OutOps) {
1284 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
1285
1286 SDValue Base, Offset, Opc;
1287 if (!SelectAddrMode2(Op, Op, Base, Offset, Opc))
1288 return true;
1289
1290 OutOps.push_back(Base);
1291 OutOps.push_back(Offset);
1292 OutOps.push_back(Opc);
1293 return false;
1294}
1295
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001296/// createARMISelDag - This pass converts a legalized DAG into a
1297/// ARM-specific DAG, ready for instruction scheduling.
1298///
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00001299FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001300 return new ARMDAGToDAGISel(TM);
1301}