blob: 15136909bf9c0660c8ee597b7a723af7c528ffa6 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033using namespace llvm;
34
Bob Wilson5bafff32009-06-22 23:27:02 +000035static const unsigned arm_dsubreg_0 = 5;
36static const unsigned arm_dsubreg_1 = 6;
37
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000038//===--------------------------------------------------------------------===//
39/// ARMDAGToDAGISel - ARM specific code to select ARM machine
40/// instructions for SelectionDAG operations.
41///
42namespace {
43class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000044 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000045
Evan Chenga8e29892007-01-19 07:51:42 +000046 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
47 /// make the right decision when generating code for different targets.
48 const ARMSubtarget *Subtarget;
49
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050public:
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000051 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000052 : SelectionDAGISel(tm), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000053 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054 }
55
Evan Chenga8e29892007-01-19 07:51:42 +000056 virtual const char *getPassName() const {
57 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000058 }
59
60 /// getI32Imm - Return a target constant with the specified value, of type i32.
61 inline SDValue getI32Imm(unsigned Imm) {
62 return CurDAG->getTargetConstant(Imm, MVT::i32);
63 }
64
Dan Gohman475871a2008-07-27 21:46:04 +000065 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000066 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000067 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
68 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000069 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
70 SDValue &Offset, SDValue &Opc);
71 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
72 SDValue &Offset, SDValue &Opc);
73 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
74 SDValue &Offset, SDValue &Opc);
75 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
76 SDValue &Offset, SDValue &Opc);
77 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
78 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000079 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
80 SDValue &Opc);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000081
Dan Gohman475871a2008-07-27 21:46:04 +000082 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000083 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000084
Dan Gohman475871a2008-07-27 21:46:04 +000085 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
86 SDValue &Offset);
87 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
88 SDValue &Base, SDValue &OffImm,
89 SDValue &Offset);
90 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
91 SDValue &OffImm, SDValue &Offset);
92 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
93 SDValue &OffImm, SDValue &Offset);
94 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
95 SDValue &OffImm, SDValue &Offset);
96 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
97 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +000098
Evan Cheng9cb9e672009-06-27 02:26:13 +000099 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
100 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000101 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
102 SDValue &OffImm);
103 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
104 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000105 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
106 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000107 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
108 SDValue &OffReg, SDValue &ShImm);
109
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000110 // Include the pieces autogenerated from the target description.
111#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000112
113private:
114 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
115 /// inline asm expressions.
116 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
117 char ConstraintCode,
118 std::vector<SDValue> &OutOps);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000119};
Evan Chenga8e29892007-01-19 07:51:42 +0000120}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000121
Dan Gohmanf350b272008-08-23 02:25:05 +0000122void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000123 DEBUG(BB->dump());
124
David Greene8ad4c002008-10-27 21:56:29 +0000125 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000126 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000127}
128
Evan Cheng055b0312009-06-29 07:51:04 +0000129bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
130 SDValue N,
131 SDValue &BaseReg,
132 SDValue &ShReg,
133 SDValue &Opc) {
134 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
135
136 // Don't match base register only case. That is matched to a separate
137 // lower complexity pattern with explicit register operand.
138 if (ShOpcVal == ARM_AM::no_shift) return false;
139
140 BaseReg = N.getOperand(0);
141 unsigned ShImmVal = 0;
142 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
143 ShReg = CurDAG->getRegister(0, MVT::i32);
144 ShImmVal = RHS->getZExtValue() & 31;
145 } else {
146 ShReg = N.getOperand(1);
147 }
148 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
149 MVT::i32);
150 return true;
151}
152
Dan Gohman475871a2008-07-27 21:46:04 +0000153bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
154 SDValue &Base, SDValue &Offset,
155 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000156 if (N.getOpcode() == ISD::MUL) {
157 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
158 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000159 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000160 if (RHSC & 1) {
161 RHSC = RHSC & ~1;
162 ARM_AM::AddrOpc AddSub = ARM_AM::add;
163 if (RHSC < 0) {
164 AddSub = ARM_AM::sub;
165 RHSC = - RHSC;
166 }
167 if (isPowerOf2_32(RHSC)) {
168 unsigned ShAmt = Log2_32(RHSC);
169 Base = Offset = N.getOperand(0);
170 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
171 ARM_AM::lsl),
172 MVT::i32);
173 return true;
174 }
175 }
176 }
177 }
178
Evan Chenga8e29892007-01-19 07:51:42 +0000179 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
180 Base = N;
181 if (N.getOpcode() == ISD::FrameIndex) {
182 int FI = cast<FrameIndexSDNode>(N)->getIndex();
183 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
184 } else if (N.getOpcode() == ARMISD::Wrapper) {
185 Base = N.getOperand(0);
186 }
187 Offset = CurDAG->getRegister(0, MVT::i32);
188 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
189 ARM_AM::no_shift),
190 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000191 return true;
192 }
Evan Chenga8e29892007-01-19 07:51:42 +0000193
194 // Match simple R +/- imm12 operands.
195 if (N.getOpcode() == ISD::ADD)
196 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000197 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000198 if ((RHSC >= 0 && RHSC < 0x1000) ||
199 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000200 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000201 if (Base.getOpcode() == ISD::FrameIndex) {
202 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
203 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
204 }
Evan Chenga8e29892007-01-19 07:51:42 +0000205 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000206
207 ARM_AM::AddrOpc AddSub = ARM_AM::add;
208 if (RHSC < 0) {
209 AddSub = ARM_AM::sub;
210 RHSC = - RHSC;
211 }
212 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000213 ARM_AM::no_shift),
214 MVT::i32);
215 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000216 }
Evan Chenga8e29892007-01-19 07:51:42 +0000217 }
218
219 // Otherwise this is R +/- [possibly shifted] R
220 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
221 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
222 unsigned ShAmt = 0;
223
224 Base = N.getOperand(0);
225 Offset = N.getOperand(1);
226
227 if (ShOpcVal != ARM_AM::no_shift) {
228 // Check to see if the RHS of the shift is a constant, if not, we can't fold
229 // it.
230 if (ConstantSDNode *Sh =
231 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000232 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000233 Offset = N.getOperand(1).getOperand(0);
234 } else {
235 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000236 }
237 }
Evan Chenga8e29892007-01-19 07:51:42 +0000238
239 // Try matching (R shl C) + (R).
240 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
241 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
242 if (ShOpcVal != ARM_AM::no_shift) {
243 // Check to see if the RHS of the shift is a constant, if not, we can't
244 // fold it.
245 if (ConstantSDNode *Sh =
246 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000247 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000248 Offset = N.getOperand(0).getOperand(0);
249 Base = N.getOperand(1);
250 } else {
251 ShOpcVal = ARM_AM::no_shift;
252 }
253 }
254 }
255
256 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
257 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000258 return true;
259}
260
Dan Gohman475871a2008-07-27 21:46:04 +0000261bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
262 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000263 unsigned Opcode = Op.getOpcode();
264 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
265 ? cast<LoadSDNode>(Op)->getAddressingMode()
266 : cast<StoreSDNode>(Op)->getAddressingMode();
267 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
268 ? ARM_AM::add : ARM_AM::sub;
269 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000270 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000271 if (Val >= 0 && Val < 0x1000) { // 12 bits.
272 Offset = CurDAG->getRegister(0, MVT::i32);
273 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
274 ARM_AM::no_shift),
275 MVT::i32);
276 return true;
277 }
278 }
279
280 Offset = N;
281 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
282 unsigned ShAmt = 0;
283 if (ShOpcVal != ARM_AM::no_shift) {
284 // Check to see if the RHS of the shift is a constant, if not, we can't fold
285 // it.
286 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000287 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000288 Offset = N.getOperand(0);
289 } else {
290 ShOpcVal = ARM_AM::no_shift;
291 }
292 }
293
294 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
295 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000296 return true;
297}
298
Evan Chenga8e29892007-01-19 07:51:42 +0000299
Dan Gohman475871a2008-07-27 21:46:04 +0000300bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
301 SDValue &Base, SDValue &Offset,
302 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000303 if (N.getOpcode() == ISD::SUB) {
304 // X - C is canonicalize to X + -C, no need to handle it here.
305 Base = N.getOperand(0);
306 Offset = N.getOperand(1);
307 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
308 return true;
309 }
310
311 if (N.getOpcode() != ISD::ADD) {
312 Base = N;
313 if (N.getOpcode() == ISD::FrameIndex) {
314 int FI = cast<FrameIndexSDNode>(N)->getIndex();
315 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
316 }
317 Offset = CurDAG->getRegister(0, MVT::i32);
318 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
319 return true;
320 }
321
322 // If the RHS is +/- imm8, fold into addr mode.
323 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000324 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000325 if ((RHSC >= 0 && RHSC < 256) ||
326 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000327 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000328 if (Base.getOpcode() == ISD::FrameIndex) {
329 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
330 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
331 }
Evan Chenga8e29892007-01-19 07:51:42 +0000332 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000333
334 ARM_AM::AddrOpc AddSub = ARM_AM::add;
335 if (RHSC < 0) {
336 AddSub = ARM_AM::sub;
337 RHSC = - RHSC;
338 }
339 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000340 return true;
341 }
342 }
343
344 Base = N.getOperand(0);
345 Offset = N.getOperand(1);
346 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
347 return true;
348}
349
Dan Gohman475871a2008-07-27 21:46:04 +0000350bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
351 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000352 unsigned Opcode = Op.getOpcode();
353 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
354 ? cast<LoadSDNode>(Op)->getAddressingMode()
355 : cast<StoreSDNode>(Op)->getAddressingMode();
356 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
357 ? ARM_AM::add : ARM_AM::sub;
358 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000359 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000360 if (Val >= 0 && Val < 256) {
361 Offset = CurDAG->getRegister(0, MVT::i32);
362 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
363 return true;
364 }
365 }
366
367 Offset = N;
368 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
369 return true;
370}
371
372
Dan Gohman475871a2008-07-27 21:46:04 +0000373bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
374 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000375 if (N.getOpcode() != ISD::ADD) {
376 Base = N;
377 if (N.getOpcode() == ISD::FrameIndex) {
378 int FI = cast<FrameIndexSDNode>(N)->getIndex();
379 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
380 } else if (N.getOpcode() == ARMISD::Wrapper) {
381 Base = N.getOperand(0);
382 }
383 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
384 MVT::i32);
385 return true;
386 }
387
388 // If the RHS is +/- imm8, fold into addr mode.
389 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000390 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000391 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
392 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000393 if ((RHSC >= 0 && RHSC < 256) ||
394 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000395 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000396 if (Base.getOpcode() == ISD::FrameIndex) {
397 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
398 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
399 }
400
401 ARM_AM::AddrOpc AddSub = ARM_AM::add;
402 if (RHSC < 0) {
403 AddSub = ARM_AM::sub;
404 RHSC = - RHSC;
405 }
406 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000407 MVT::i32);
408 return true;
409 }
410 }
411 }
412
413 Base = N;
414 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
415 MVT::i32);
416 return true;
417}
418
Bob Wilson8b024a52009-07-01 23:16:05 +0000419bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
420 SDValue &Addr, SDValue &Update,
421 SDValue &Opc) {
422 Addr = N;
423 // The optional writeback is handled in ARMLoadStoreOpt.
424 Update = CurDAG->getRegister(0, MVT::i32);
425 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
426 return true;
427}
428
Dan Gohman475871a2008-07-27 21:46:04 +0000429bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
430 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000431 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
432 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000433 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000434 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Evan Chenga8e29892007-01-19 07:51:42 +0000435 MVT::i32);
436 return true;
437 }
438 return false;
439}
440
Dan Gohman475871a2008-07-27 21:46:04 +0000441bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
442 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000443 // FIXME dl should come from the parent load or store, not the address
444 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000445 if (N.getOpcode() != ISD::ADD) {
446 Base = N;
Dan Gohmanf033b5a2008-12-03 17:10:41 +0000447 // We must materialize a zero in a reg! Returning a constant here
448 // wouldn't work without additional code to position the node within
449 // ISel's topological ordering in a place where ISel will process it
450 // normally. Instead, just explicitly issue a tMOVri8 node!
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000451 Offset = SDValue(CurDAG->getTargetNode(ARM::tMOVi8, dl, MVT::i32,
Evan Chengc38f2bc2007-01-23 22:59:13 +0000452 CurDAG->getTargetConstant(0, MVT::i32)), 0);
453 return true;
454 }
455
Evan Chenga8e29892007-01-19 07:51:42 +0000456 Base = N.getOperand(0);
457 Offset = N.getOperand(1);
458 return true;
459}
460
Evan Cheng79d43262007-01-24 02:21:22 +0000461bool
Dan Gohman475871a2008-07-27 21:46:04 +0000462ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
463 unsigned Scale, SDValue &Base,
464 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000465 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000466 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000467 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
468 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000469 if (N.getOpcode() == ARMISD::Wrapper &&
470 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
471 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000472 }
473
Evan Chenga8e29892007-01-19 07:51:42 +0000474 if (N.getOpcode() != ISD::ADD) {
475 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000476 Offset = CurDAG->getRegister(0, MVT::i32);
477 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000478 return true;
479 }
480
Evan Chengad0e4652007-02-06 00:22:06 +0000481 // Thumb does not have [sp, r] address mode.
482 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
483 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
484 if ((LHSR && LHSR->getReg() == ARM::SP) ||
485 (RHSR && RHSR->getReg() == ARM::SP)) {
486 Base = N;
487 Offset = CurDAG->getRegister(0, MVT::i32);
488 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
489 return true;
490 }
491
Evan Chenga8e29892007-01-19 07:51:42 +0000492 // If the RHS is + imm5 * scale, fold into addr mode.
493 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000494 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000495 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
496 RHSC /= Scale;
497 if (RHSC >= 0 && RHSC < 32) {
498 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000499 Offset = CurDAG->getRegister(0, MVT::i32);
500 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000501 return true;
502 }
503 }
504 }
505
Evan Chengc38f2bc2007-01-23 22:59:13 +0000506 Base = N.getOperand(0);
507 Offset = N.getOperand(1);
508 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
509 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000510}
511
Dan Gohman475871a2008-07-27 21:46:04 +0000512bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
513 SDValue &Base, SDValue &OffImm,
514 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000515 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000516}
517
Dan Gohman475871a2008-07-27 21:46:04 +0000518bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
519 SDValue &Base, SDValue &OffImm,
520 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000521 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000522}
523
Dan Gohman475871a2008-07-27 21:46:04 +0000524bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
525 SDValue &Base, SDValue &OffImm,
526 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000527 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000528}
529
Dan Gohman475871a2008-07-27 21:46:04 +0000530bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
531 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000532 if (N.getOpcode() == ISD::FrameIndex) {
533 int FI = cast<FrameIndexSDNode>(N)->getIndex();
534 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000535 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000536 return true;
537 }
Evan Cheng79d43262007-01-24 02:21:22 +0000538
Evan Chengad0e4652007-02-06 00:22:06 +0000539 if (N.getOpcode() != ISD::ADD)
540 return false;
541
542 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000543 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
544 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000545 // If the RHS is + imm8 * scale, fold into addr mode.
546 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000547 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000548 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
549 RHSC >>= 2;
550 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000551 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000552 if (Base.getOpcode() == ISD::FrameIndex) {
553 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
554 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
555 }
Evan Cheng79d43262007-01-24 02:21:22 +0000556 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
557 return true;
558 }
559 }
560 }
561 }
Evan Chenga8e29892007-01-19 07:51:42 +0000562
563 return false;
564}
565
Evan Cheng9cb9e672009-06-27 02:26:13 +0000566bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
567 SDValue &BaseReg,
568 SDValue &Opc) {
569 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
570
571 // Don't match base register only case. That is matched to a separate
572 // lower complexity pattern with explicit register operand.
573 if (ShOpcVal == ARM_AM::no_shift) return false;
574
575 BaseReg = N.getOperand(0);
576 unsigned ShImmVal = 0;
577 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
578 ShImmVal = RHS->getZExtValue() & 31;
579 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
580 return true;
581 }
582
583 return false;
584}
585
Evan Cheng055b0312009-06-29 07:51:04 +0000586bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
587 SDValue &Base, SDValue &OffImm) {
588 // Match simple R + imm12 operands.
589 if (N.getOpcode() != ISD::ADD)
590 return false;
591
592 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
593 int RHSC = (int)RHS->getZExtValue();
594 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits.
595 Base = N.getOperand(0);
596 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
597 return true;
598 }
599 }
600
601 return false;
602}
603
604bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
605 SDValue &Base, SDValue &OffImm) {
606 if (N.getOpcode() == ISD::ADD) {
607 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
608 int RHSC = (int)RHS->getZExtValue();
609 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
610 Base = N.getOperand(0);
611 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
612 return true;
613 }
614 }
615 } else if (N.getOpcode() == ISD::SUB) {
616 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
617 int RHSC = (int)RHS->getZExtValue();
618 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
619 Base = N.getOperand(0);
620 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
621 return true;
622 }
623 }
624 }
625
626 return false;
627}
628
David Goodwin6647cea2009-06-30 22:50:01 +0000629bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
630 SDValue &Base, SDValue &OffImm) {
631 if (N.getOpcode() == ISD::ADD) {
632 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
633 int RHSC = (int)RHS->getZExtValue();
634 if (((RHSC & 0x3) == 0) && (RHSC < 0 && RHSC > -0x400)) { // 8 bits.
635 Base = N.getOperand(0);
636 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
637 return true;
638 }
639 }
640 } else if (N.getOpcode() == ISD::SUB) {
641 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
642 int RHSC = (int)RHS->getZExtValue();
643 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
644 Base = N.getOperand(0);
645 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
646 return true;
647 }
648 }
649 }
650
651 return false;
652}
653
Evan Cheng055b0312009-06-29 07:51:04 +0000654bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
655 SDValue &Base,
656 SDValue &OffReg, SDValue &ShImm) {
657 // Base only.
658 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
659 Base = N;
660 if (N.getOpcode() == ISD::FrameIndex) {
661 int FI = cast<FrameIndexSDNode>(N)->getIndex();
662 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
663 } else if (N.getOpcode() == ARMISD::Wrapper) {
664 Base = N.getOperand(0);
665 if (Base.getOpcode() == ISD::TargetConstantPool)
666 return false; // We want to select t2LDRpci instead.
667 }
668 OffReg = CurDAG->getRegister(0, MVT::i32);
669 ShImm = CurDAG->getTargetConstant(0, MVT::i32);
670 return true;
671 }
672
673 // Look for (R + R) or (R + (R << [1,2,3])).
674 unsigned ShAmt = 0;
675 Base = N.getOperand(0);
676 OffReg = N.getOperand(1);
677
678 // Swap if it is ((R << c) + R).
679 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
680 if (ShOpcVal != ARM_AM::lsl) {
681 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
682 if (ShOpcVal == ARM_AM::lsl)
683 std::swap(Base, OffReg);
684 }
685
686 if (ShOpcVal == ARM_AM::lsl) {
687 // Check to see if the RHS of the shift is a constant, if not, we can't fold
688 // it.
689 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
690 ShAmt = Sh->getZExtValue();
691 if (ShAmt >= 4) {
692 ShAmt = 0;
693 ShOpcVal = ARM_AM::no_shift;
694 } else
695 OffReg = OffReg.getOperand(0);
696 } else {
697 ShOpcVal = ARM_AM::no_shift;
698 }
699 } else if (SelectT2AddrModeImm12(Op, N, Base, ShImm) ||
700 SelectT2AddrModeImm8 (Op, N, Base, ShImm))
701 // Don't match if it's possible to match to one of the r +/- imm cases.
702 return false;
703
704 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
705
706 return true;
707}
708
709//===--------------------------------------------------------------------===//
710
Evan Chengee568cf2007-07-05 07:15:27 +0000711/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000712static inline SDValue getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000713 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
714}
715
Evan Chenga8e29892007-01-19 07:51:42 +0000716
Dan Gohman475871a2008-07-27 21:46:04 +0000717SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000718 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000719 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000720
Dan Gohmane8be6c62008-07-17 19:10:17 +0000721 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000722 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000723
724 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000725 default: break;
726 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000727 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000728 bool UseCP = true;
Bob Wilsone64e3cf2009-06-22 17:29:13 +0000729 if (Subtarget->isThumb()) {
730 if (Subtarget->hasThumb2())
731 // Thumb2 has the MOVT instruction, so all immediates can
732 // be done with MOV + MOVT, at worst.
733 UseCP = 0;
734 else
735 UseCP = (Val > 255 && // MOV
736 ~Val > 255 && // MOV + MVN
737 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
738 } else
Evan Chenga8e29892007-01-19 07:51:42 +0000739 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
740 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
741 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
742 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000743 SDValue CPIdx =
Evan Chenga8e29892007-01-19 07:51:42 +0000744 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
745 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000746
747 SDNode *ResNode;
748 if (Subtarget->isThumb())
Dale Johannesened2eee62009-02-06 01:31:28 +0000749 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
Evan Cheng012f2d92007-01-24 08:53:17 +0000750 CPIdx, CurDAG->getEntryNode());
751 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000752 SDValue Ops[] = {
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000753 CPIdx,
Evan Cheng012f2d92007-01-24 08:53:17 +0000754 CurDAG->getRegister(0, MVT::i32),
755 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000756 getAL(CurDAG),
757 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000758 CurDAG->getEntryNode()
759 };
Dale Johannesened2eee62009-02-06 01:31:28 +0000760 ResNode=CurDAG->getTargetNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
761 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000762 }
Dan Gohman475871a2008-07-27 21:46:04 +0000763 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000764 return NULL;
765 }
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000766
Evan Chenga8e29892007-01-19 07:51:42 +0000767 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000768 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000769 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000770 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000771 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000772 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000773 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000774 if (Subtarget->isThumb()) {
Evan Cheng44bec522007-05-15 01:29:07 +0000775 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
776 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000777 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000778 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000779 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
780 CurDAG->getRegister(0, MVT::i32) };
781 return CurDAG->SelectNodeTo(N, ARM::ADDri, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000782 }
Evan Chenga8e29892007-01-19 07:51:42 +0000783 }
Evan Chengad0e4652007-02-06 00:22:06 +0000784 case ISD::ADD: {
Evan Cheng9d7b5302009-03-26 19:09:01 +0000785 if (!Subtarget->isThumb())
786 break;
Evan Chengad0e4652007-02-06 00:22:06 +0000787 // Select add sp, c to tADDhirr.
Dan Gohman475871a2008-07-27 21:46:04 +0000788 SDValue N0 = Op.getOperand(0);
789 SDValue N1 = Op.getOperand(1);
Evan Chengad0e4652007-02-06 00:22:06 +0000790 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(Op.getOperand(0));
791 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(Op.getOperand(1));
792 if (LHSR && LHSR->getReg() == ARM::SP) {
793 std::swap(N0, N1);
794 std::swap(LHSR, RHSR);
795 }
796 if (RHSR && RHSR->getReg() == ARM::SP) {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000797 SDValue Val = SDValue(CurDAG->getTargetNode(ARM::tMOVlor2hir, dl,
798 Op.getValueType(), N0, N0), 0);
799 return CurDAG->SelectNodeTo(N, ARM::tADDhirr, Op.getValueType(), Val, N1);
Evan Chengad0e4652007-02-06 00:22:06 +0000800 }
801 break;
802 }
Evan Chenga8e29892007-01-19 07:51:42 +0000803 case ISD::MUL:
Evan Cheng79d43262007-01-24 02:21:22 +0000804 if (Subtarget->isThumb())
805 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000806 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000807 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000808 if (!RHSV) break;
809 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Dan Gohman475871a2008-07-27 21:46:04 +0000810 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000811 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV-1));
Dan Gohman475871a2008-07-27 21:46:04 +0000812 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000813 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000814 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
815 CurDAG->getRegister(0, MVT::i32) };
816 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000817 }
818 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Dan Gohman475871a2008-07-27 21:46:04 +0000819 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000820 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV+1));
Dan Gohman475871a2008-07-27 21:46:04 +0000821 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000822 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000823 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000824 CurDAG->getRegister(0, MVT::i32) };
825 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000826 }
827 }
828 break;
829 case ARMISD::FMRRD:
Dale Johannesened2eee62009-02-06 01:31:28 +0000830 return CurDAG->getTargetNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000831 Op.getOperand(0), getAL(CurDAG),
832 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +0000833 case ISD::UMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000834 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000835 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
836 CurDAG->getRegister(0, MVT::i32) };
Dale Johannesened2eee62009-02-06 01:31:28 +0000837 return CurDAG->getTargetNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000838 }
Dan Gohman525178c2007-10-08 18:33:35 +0000839 case ISD::SMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000840 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000841 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
842 CurDAG->getRegister(0, MVT::i32) };
Dale Johannesened2eee62009-02-06 01:31:28 +0000843 return CurDAG->getTargetNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000844 }
Evan Chenga8e29892007-01-19 07:51:42 +0000845 case ISD::LOAD: {
846 LoadSDNode *LD = cast<LoadSDNode>(Op);
847 ISD::MemIndexedMode AM = LD->getAddressingMode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000848 MVT LoadedVT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +0000849 if (AM != ISD::UNINDEXED) {
Dan Gohman475871a2008-07-27 21:46:04 +0000850 SDValue Offset, AMOpc;
Evan Chenga8e29892007-01-19 07:51:42 +0000851 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
852 unsigned Opcode = 0;
853 bool Match = false;
854 if (LoadedVT == MVT::i32 &&
855 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
856 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
857 Match = true;
858 } else if (LoadedVT == MVT::i16 &&
859 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
860 Match = true;
861 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
862 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
863 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
864 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
865 if (LD->getExtensionType() == ISD::SEXTLOAD) {
866 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
867 Match = true;
868 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
869 }
870 } else {
871 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
872 Match = true;
873 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
874 }
875 }
876 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000877
Evan Chenga8e29892007-01-19 07:51:42 +0000878 if (Match) {
Dan Gohman475871a2008-07-27 21:46:04 +0000879 SDValue Chain = LD->getChain();
880 SDValue Base = LD->getBasePtr();
Dan Gohman475871a2008-07-27 21:46:04 +0000881 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Evan Chengee568cf2007-07-05 07:15:27 +0000882 CurDAG->getRegister(0, MVT::i32), Chain };
Dale Johannesened2eee62009-02-06 01:31:28 +0000883 return CurDAG->getTargetNode(Opcode, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000884 MVT::Other, Ops, 6);
Evan Chenga8e29892007-01-19 07:51:42 +0000885 }
886 }
887 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000888 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000889 }
Evan Chengee568cf2007-07-05 07:15:27 +0000890 case ARMISD::BRCOND: {
891 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
892 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
893 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000894
Evan Chengee568cf2007-07-05 07:15:27 +0000895 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
896 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
897 // Pattern complexity = 6 cost = 1 size = 0
898
David Goodwin5e47a9a2009-06-30 18:04:13 +0000899 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
900 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
901 // Pattern complexity = 6 cost = 1 size = 0
902
903 unsigned Opc = Subtarget->isThumb() ?
904 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +0000905 SDValue Chain = Op.getOperand(0);
906 SDValue N1 = Op.getOperand(1);
907 SDValue N2 = Op.getOperand(2);
908 SDValue N3 = Op.getOperand(3);
909 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000910 assert(N1.getOpcode() == ISD::BasicBlock);
911 assert(N2.getOpcode() == ISD::Constant);
912 assert(N3.getOpcode() == ISD::Register);
913
Dan Gohman475871a2008-07-27 21:46:04 +0000914 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000915 cast<ConstantSDNode>(N2)->getZExtValue()),
916 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000917 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dale Johannesenf90b2a72009-02-06 02:08:06 +0000918 SDNode *ResNode = CurDAG->getTargetNode(Opc, dl, MVT::Other,
919 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +0000920 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +0000921 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +0000922 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +0000923 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +0000924 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000925 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +0000926 return NULL;
927 }
928 case ARMISD::CMOV: {
929 bool isThumb = Subtarget->isThumb();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000930 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000931 SDValue N0 = Op.getOperand(0);
932 SDValue N1 = Op.getOperand(1);
933 SDValue N2 = Op.getOperand(2);
934 SDValue N3 = Op.getOperand(3);
935 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000936 assert(N2.getOpcode() == ISD::Constant);
937 assert(N3.getOpcode() == ISD::Register);
938
939 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
940 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
941 // Pattern complexity = 18 cost = 1 size = 0
Dan Gohman475871a2008-07-27 21:46:04 +0000942 SDValue CPTmp0;
943 SDValue CPTmp1;
944 SDValue CPTmp2;
Evan Chengee568cf2007-07-05 07:15:27 +0000945 if (!isThumb && VT == MVT::i32 &&
946 SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000947 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000948 cast<ConstantSDNode>(N2)->getZExtValue()),
949 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000950 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000951 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chengee568cf2007-07-05 07:15:27 +0000952 }
953
954 // Pattern: (ARMcmov:i32 GPR:i32:$false,
955 // (imm:i32)<<P:Predicate_so_imm>><<X:so_imm_XFORM>>:$true,
956 // (imm:i32):$cc)
957 // Emits: (MOVCCi:i32 GPR:i32:$false,
958 // (so_imm_XFORM:i32 (imm:i32):$true), (imm:i32):$cc)
959 // Pattern complexity = 10 cost = 1 size = 0
960 if (VT == MVT::i32 &&
961 N3.getOpcode() == ISD::Constant &&
Gabor Greifba36cb52008-08-28 21:40:38 +0000962 Predicate_so_imm(N3.getNode())) {
Dan Gohman475871a2008-07-27 21:46:04 +0000963 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000964 cast<ConstantSDNode>(N1)->getZExtValue()),
965 MVT::i32);
Gabor Greifba36cb52008-08-28 21:40:38 +0000966 Tmp1 = Transform_so_imm_XFORM(Tmp1.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +0000967 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000968 cast<ConstantSDNode>(N2)->getZExtValue()),
969 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000970 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000971 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000972 }
973
974 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
975 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
976 // Pattern complexity = 6 cost = 1 size = 0
977 //
978 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
979 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
980 // Pattern complexity = 6 cost = 11 size = 0
981 //
982 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +0000983 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000984 cast<ConstantSDNode>(N2)->getZExtValue()),
985 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000986 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000987 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000988 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +0000989 default: assert(false && "Illegal conditional move type!");
990 break;
991 case MVT::i32:
992 Opc = isThumb ? ARM::tMOVCCr : ARM::MOVCCr;
993 break;
994 case MVT::f32:
995 Opc = ARM::FCPYScc;
996 break;
997 case MVT::f64:
998 Opc = ARM::FCPYDcc;
999 break;
1000 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001001 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001002 }
1003 case ARMISD::CNEG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001004 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001005 SDValue N0 = Op.getOperand(0);
1006 SDValue N1 = Op.getOperand(1);
1007 SDValue N2 = Op.getOperand(2);
1008 SDValue N3 = Op.getOperand(3);
1009 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001010 assert(N2.getOpcode() == ISD::Constant);
1011 assert(N3.getOpcode() == ISD::Register);
1012
Dan Gohman475871a2008-07-27 21:46:04 +00001013 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001014 cast<ConstantSDNode>(N2)->getZExtValue()),
1015 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001016 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001017 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001018 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +00001019 default: assert(false && "Illegal conditional move type!");
1020 break;
1021 case MVT::f32:
1022 Opc = ARM::FNEGScc;
1023 break;
1024 case MVT::f64:
1025 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001026 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001027 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001028 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001029 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001030
1031 case ISD::DECLARE: {
1032 SDValue Chain = Op.getOperand(0);
1033 SDValue N1 = Op.getOperand(1);
1034 SDValue N2 = Op.getOperand(2);
1035 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001036 // FIXME: handle VLAs.
1037 if (!FINode) {
1038 ReplaceUses(Op.getValue(0), Chain);
1039 return NULL;
1040 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001041 if (N2.getOpcode() == ARMISD::PIC_ADD && isa<LoadSDNode>(N2.getOperand(0)))
1042 N2 = N2.getOperand(0);
1043 LoadSDNode *Ld = dyn_cast<LoadSDNode>(N2);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001044 if (!Ld) {
1045 ReplaceUses(Op.getValue(0), Chain);
1046 return NULL;
1047 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001048 SDValue BasePtr = Ld->getBasePtr();
1049 assert(BasePtr.getOpcode() == ARMISD::Wrapper &&
1050 isa<ConstantPoolSDNode>(BasePtr.getOperand(0)) &&
1051 "llvm.dbg.variable should be a constantpool node");
1052 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(BasePtr.getOperand(0));
1053 GlobalValue *GV = 0;
1054 if (CP->isMachineConstantPoolEntry()) {
1055 ARMConstantPoolValue *ACPV = (ARMConstantPoolValue*)CP->getMachineCPVal();
1056 GV = ACPV->getGV();
1057 } else
1058 GV = dyn_cast<GlobalValue>(CP->getConstVal());
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001059 if (!GV) {
1060 ReplaceUses(Op.getValue(0), Chain);
1061 return NULL;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001062 }
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001063
1064 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FINode->getIndex(),
1065 TLI.getPointerTy());
1066 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
1067 SDValue Ops[] = { Tmp1, Tmp2, Chain };
1068 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE, dl,
1069 MVT::Other, Ops, 3);
Evan Chengee568cf2007-07-05 07:15:27 +00001070 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001071
1072 case ISD::CONCAT_VECTORS: {
1073 MVT VT = Op.getValueType();
1074 assert(VT.is128BitVector() && Op.getNumOperands() == 2 &&
1075 "unexpected CONCAT_VECTORS");
1076 SDValue N0 = Op.getOperand(0);
1077 SDValue N1 = Op.getOperand(1);
1078 SDNode *Result =
1079 CurDAG->getTargetNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT);
1080 if (N0.getOpcode() != ISD::UNDEF)
1081 Result = CurDAG->getTargetNode(TargetInstrInfo::INSERT_SUBREG, dl, VT,
1082 SDValue(Result, 0), N0,
1083 CurDAG->getTargetConstant(arm_dsubreg_0,
1084 MVT::i32));
1085 if (N1.getOpcode() != ISD::UNDEF)
1086 Result = CurDAG->getTargetNode(TargetInstrInfo::INSERT_SUBREG, dl, VT,
1087 SDValue(Result, 0), N1,
1088 CurDAG->getTargetConstant(arm_dsubreg_1,
1089 MVT::i32));
1090 return Result;
1091 }
1092
1093 case ISD::VECTOR_SHUFFLE: {
1094 MVT VT = Op.getValueType();
1095
1096 // Match 128-bit splat to VDUPLANEQ. (This could be done with a Pat in
1097 // ARMInstrNEON.td but it is awkward because the shuffle mask needs to be
1098 // transformed first into a lane number and then to both a subregister
1099 // index and an adjusted lane number.) If the source operand is a
1100 // SCALAR_TO_VECTOR, leave it so it will be matched later as a VDUP.
1101 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1102 if (VT.is128BitVector() && SVOp->isSplat() &&
1103 Op.getOperand(0).getOpcode() != ISD::SCALAR_TO_VECTOR &&
1104 Op.getOperand(1).getOpcode() == ISD::UNDEF) {
1105 unsigned LaneVal = SVOp->getSplatIndex();
1106
1107 MVT HalfVT;
1108 unsigned Opc = 0;
1109 switch (VT.getVectorElementType().getSimpleVT()) {
1110 default: assert(false && "unhandled VDUP splat type");
1111 case MVT::i8: Opc = ARM::VDUPLN8q; HalfVT = MVT::v8i8; break;
1112 case MVT::i16: Opc = ARM::VDUPLN16q; HalfVT = MVT::v4i16; break;
1113 case MVT::i32: Opc = ARM::VDUPLN32q; HalfVT = MVT::v2i32; break;
1114 case MVT::f32: Opc = ARM::VDUPLNfq; HalfVT = MVT::v2f32; break;
1115 }
1116
1117 // The source operand needs to be changed to a subreg of the original
1118 // 128-bit operand, and the lane number needs to be adjusted accordingly.
1119 unsigned NumElts = VT.getVectorNumElements() / 2;
1120 unsigned SRVal = (LaneVal < NumElts ? arm_dsubreg_0 : arm_dsubreg_1);
1121 SDValue SR = CurDAG->getTargetConstant(SRVal, MVT::i32);
1122 SDValue NewLane = CurDAG->getTargetConstant(LaneVal % NumElts, MVT::i32);
1123 SDNode *SubReg = CurDAG->getTargetNode(TargetInstrInfo::EXTRACT_SUBREG,
1124 dl, HalfVT, N->getOperand(0), SR);
1125 return CurDAG->SelectNodeTo(N, Opc, VT, SDValue(SubReg, 0), NewLane);
1126 }
1127
1128 break;
1129 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001130 }
1131
Evan Chenga8e29892007-01-19 07:51:42 +00001132 return SelectCode(Op);
1133}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001134
Bob Wilson224c2442009-05-19 05:53:42 +00001135bool ARMDAGToDAGISel::
1136SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1137 std::vector<SDValue> &OutOps) {
1138 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
1139
1140 SDValue Base, Offset, Opc;
1141 if (!SelectAddrMode2(Op, Op, Base, Offset, Opc))
1142 return true;
1143
1144 OutOps.push_back(Base);
1145 OutOps.push_back(Offset);
1146 OutOps.push_back(Opc);
1147 return false;
1148}
1149
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001150/// createARMISelDag - This pass converts a legalized DAG into a
1151/// ARM-specific DAG, ready for instruction scheduling.
1152///
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00001153FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001154 return new ARMDAGToDAGISel(TM);
1155}