blob: dc5e1739d3ebb5c1e36a4f7a84c4453f11975445 [file] [log] [blame]
Chris Lattner2de8d2b2008-01-10 05:50:42 +00001//====- X86Instr64bit.td - Describe X86-64 Instructions ----*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000017// Operand Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000018//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
Chris Lattner357a0ca2009-06-20 19:34:09 +000022
23// 64-bits but only 32 bits are significant, and those bits are treated as being
24// pc relative.
25def i64i32imm_pcrel : Operand<i64> {
26 let PrintMethod = "print_pcrel_imm";
27}
28
29
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030// 64-bits but only 8 bits are significant.
Daniel Dunbaraa097b62009-08-10 21:06:41 +000031def i64i8imm : Operand<i64> {
32 let ParserMatchClass = ImmSExt8AsmOperand;
33}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034
35def lea64mem : Operand<i64> {
Rafael Espindolabca99f72009-04-08 21:14:34 +000036 let PrintMethod = "printlea64mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +000037 let MIOperandInfo = (ops GR64, i8imm, GR64_NOSP, i32imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +000038 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039}
40
41def lea64_32mem : Operand<i32> {
42 let PrintMethod = "printlea64_32mem";
Chris Lattnerf5da5902009-06-20 07:03:18 +000043 let AsmOperandLowerMethod = "lower_lea64_32mem";
Dan Gohmanefbd3bc2009-08-05 17:40:24 +000044 let MIOperandInfo = (ops GR32, i8imm, GR32_NOSP, i32imm);
Daniel Dunbar0f10cbf2009-08-10 18:41:10 +000045 let ParserMatchClass = X86MemAsmOperand;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046}
47
48//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000049// Complex Pattern Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050//
51def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
Dan Gohman0c0d7412009-08-02 16:09:17 +000052 [add, sub, mul, X86mul_imm, shl, or, frameindex,
Chris Lattnerc04cd042009-07-11 23:17:29 +000053 X86WrapperRIP], []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
Chris Lattnerf1940742009-06-20 20:38:48 +000055def tls64addr : ComplexPattern<i64, 4, "SelectTLSADDRAddr",
56 [tglobaltlsaddr], []>;
57
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058//===----------------------------------------------------------------------===//
Chris Lattner2de8d2b2008-01-10 05:50:42 +000059// Pattern fragments.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000060//
61
Dan Gohmand16fdc02008-12-19 18:25:21 +000062def i64immSExt8 : PatLeaf<(i64 imm), [{
63 // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit
64 // sign extended field.
65 return (int64_t)N->getZExtValue() == (int8_t)N->getZExtValue();
66}]>;
67
Dan Gohmanf17a25c2007-07-18 16:29:46 +000068def i64immSExt32 : PatLeaf<(i64 imm), [{
69 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
70 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000071 return (int64_t)N->getZExtValue() == (int32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000072}]>;
73
74def i64immZExt32 : PatLeaf<(i64 imm), [{
75 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
76 // unsignedsign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +000077 return (uint64_t)N->getZExtValue() == (uint32_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078}]>;
79
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
81def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
82def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
83
84def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
85def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
86def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
87def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
88
89def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
90def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
91def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
92def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
93
94//===----------------------------------------------------------------------===//
95// Instruction list...
96//
97
Dan Gohman01c9f772008-10-01 18:28:06 +000098// ADJCALLSTACKDOWN/UP implicitly use/def RSP because they may be expanded into
99// a stack adjustment and the codegen must know that they may modify the stack
100// pointer before prolog-epilog rewriting occurs.
101// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
102// sub / add which can clobber EFLAGS.
103let Defs = [RSP, EFLAGS], Uses = [RSP] in {
104def ADJCALLSTACKDOWN64 : I<0, Pseudo, (outs), (ins i32imm:$amt),
105 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000106 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000107 Requires<[In64BitMode]>;
108def ADJCALLSTACKUP64 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
109 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000110 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000111 Requires<[In64BitMode]>;
112}
113
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114//===----------------------------------------------------------------------===//
115// Call Instructions...
116//
Evan Cheng37e7c752007-07-21 00:34:19 +0000117let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000118 // All calls clobber the non-callee saved registers. RSP is marked as
119 // a use to prevent stack-pointer assignments that appear immediately
120 // before calls from potentially appearing dead. Uses for argument
121 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
Evan Cheng931a8f42008-01-29 19:34:22 +0000123 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
125 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
Dan Gohman9499cfe2008-10-01 04:14:30 +0000126 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
127 Uses = [RSP] in {
Chris Lattner79552392009-03-18 00:43:52 +0000128
129 // NOTE: this pattern doesn't match "X86call imm", because we do not know
130 // that the offset between an arbitrary immediate and the call will fit in
131 // the 32-bit pcrel field that we have.
Evan Chengfa4b3bd2009-06-16 19:44:27 +0000132 def CALL64pcrel32 : Ii32<0xE8, RawFrm,
Chris Lattner357a0ca2009-06-20 19:34:09 +0000133 (outs), (ins i64i32imm_pcrel:$dst, variable_ops),
134 "call\t$dst", []>,
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000135 Requires<[In64BitMode, NotWin64]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000136 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000137 "call\t{*}$dst", [(X86call GR64:$dst)]>,
138 Requires<[NotWin64]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000139 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000140 "call\t{*}$dst", [(X86call (loadi64 addr:$dst))]>,
141 Requires<[NotWin64]>;
Sean Callanan66fdfa02009-09-03 00:04:47 +0000142
143 def FARCALL64 : RI<0xFF, MRM3m, (outs), (ins opaque80mem:$dst),
144 "lcall{q}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000145 }
146
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000147 // FIXME: We need to teach codegen about single list of call-clobbered registers.
148let isCall = 1 in
149 // All calls clobber the non-callee saved registers. RSP is marked as
150 // a use to prevent stack-pointer assignments that appear immediately
151 // before calls from potentially appearing dead. Uses for argument
152 // registers are added manually.
153 let Defs = [RAX, RCX, RDX, R8, R9, R10, R11,
154 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
155 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
156 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, EFLAGS],
157 Uses = [RSP] in {
158 def WINCALL64pcrel32 : I<0xE8, RawFrm,
Anton Korobeynikov1c95afc2009-08-07 23:59:21 +0000159 (outs), (ins i64i32imm_pcrel:$dst, variable_ops),
160 "call\t$dst", []>,
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +0000161 Requires<[IsWin64]>;
162 def WINCALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
163 "call\t{*}$dst",
164 [(X86call GR64:$dst)]>, Requires<[IsWin64]>;
165 def WINCALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
166 "call\t{*}$dst",
167 [(X86call (loadi64 addr:$dst))]>, Requires<[IsWin64]>;
168 }
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000169
170
171let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengbd780d22009-02-10 21:39:44 +0000172def TCRETURNdi64 : I<0, Pseudo, (outs), (ins i64imm:$dst, i32imm:$offset,
173 variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000174 "#TC_RETURN $dst $offset",
175 []>;
176
177let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengbd780d22009-02-10 21:39:44 +0000178def TCRETURNri64 : I<0, Pseudo, (outs), (ins GR64:$dst, i32imm:$offset,
179 variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000180 "#TC_RETURN $dst $offset",
181 []>;
182
183
184let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengbd780d22009-02-10 21:39:44 +0000185 def TAILJMPr64 : I<0xFF, MRM4r, (outs), (ins GR64:$dst),
186 "jmp{q}\t{*}$dst # TAILCALL",
187 []>;
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000188
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000189// Branches
Owen Andersonf8053082007-11-12 07:39:39 +0000190let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000191 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000192 [(brind GR64:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000193 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194 [(brind (loadi64 addr:$dst))]>;
Sean Callanan66fdfa02009-09-03 00:04:47 +0000195 def FARJMP64 : RI<0xFF, MRM5m, (outs), (ins opaque80mem:$dst),
196 "ljmp{q}\t{*}$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197}
198
199//===----------------------------------------------------------------------===//
Anton Korobeynikov1ec04ee2008-09-08 21:12:47 +0000200// EH Pseudo Instructions
201//
202let isTerminator = 1, isReturn = 1, isBarrier = 1,
203 hasCtrlDep = 1 in {
204def EH_RETURN64 : I<0xC3, RawFrm, (outs), (ins GR64:$addr),
205 "ret\t#eh_return, addr: $addr",
206 [(X86ehret GR64:$addr)]>;
207
208}
209
210//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211// Miscellaneous Instructions...
212//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000213let Defs = [RBP,RSP], Uses = [RBP,RSP], mayLoad = 1, neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000214def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000215 (outs), (ins), "leave", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000216let Defs = [RSP], Uses = [RSP], neverHasSideEffects=1 in {
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000217let mayLoad = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218def POP64r : I<0x58, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000219 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000220def POP64rmr: I<0x8F, MRM0r, (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
221def POP64rmm: I<0x8F, MRM0m, (outs i64mem:$dst), (ins), "pop{q}\t$dst", []>;
222}
223let mayStore = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000225 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
Sean Callanan9f3c3f52009-09-10 18:29:13 +0000226def PUSH64rmr: I<0xFF, MRM6r, (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
227def PUSH64rmm: I<0xFF, MRM6m, (outs), (ins i64mem:$src), "push{q}\t$src", []>;
228}
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000229}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230
Bill Wendling4c2638c2009-06-15 19:39:04 +0000231let Defs = [RSP], Uses = [RSP], neverHasSideEffects = 1, mayStore = 1 in {
232def PUSH64i8 : Ii8<0x6a, RawFrm, (outs), (ins i8imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000233 "push{q}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000234def PUSH64i16 : Ii16<0x68, RawFrm, (outs), (ins i16imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000235 "push{q}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000236def PUSH64i32 : Ii32<0x68, RawFrm, (outs), (ins i32imm:$imm),
Bill Wendling0b0437f2009-06-15 20:59:31 +0000237 "push{q}\t$imm", []>;
Bill Wendling4c2638c2009-06-15 19:39:04 +0000238}
239
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000240let Defs = [RSP, EFLAGS], Uses = [RSP], mayLoad = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000241def POPFQ : I<0x9D, RawFrm, (outs), (ins), "popf", []>, REX_W;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000242let Defs = [RSP], Uses = [RSP, EFLAGS], mayStore = 1 in
Evan Chengf1341312007-09-26 21:28:00 +0000243def PUSHFQ : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000244
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000245def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000246 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000247 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000248 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
249
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000250let isReMaterializable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000251def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000252 "lea{q}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253 [(set GR64:$dst, lea64addr:$src)]>;
254
255let isTwoAddress = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000256def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000257 "bswap{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000259
Evan Cheng48679f42007-12-14 02:13:44 +0000260// Bit scan instructions.
261let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000262def BSF64rr : RI<0xBC, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000263 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000264 [(set GR64:$dst, (X86bsf GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000265def BSF64rm : RI<0xBC, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000266 "bsf{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000267 [(set GR64:$dst, (X86bsf (loadi64 addr:$src))),
268 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000269
Evan Cheng4e33de92007-12-14 18:49:43 +0000270def BSR64rr : RI<0xBD, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000271 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000272 [(set GR64:$dst, (X86bsr GR64:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000273def BSR64rm : RI<0xBD, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000274 "bsr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng9a8ffd52007-12-14 18:25:34 +0000275 [(set GR64:$dst, (X86bsr (loadi64 addr:$src))),
276 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000277} // Defs = [EFLAGS]
278
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279// Repeat string ops
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000280let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000281def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000282 [(X86rep_movs i64)]>, REP;
283let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000284def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000285 [(X86rep_stos i64)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000286
Sean Callanan481f06d2009-09-12 00:37:19 +0000287def SCAS64 : RI<0xAF, RawFrm, (outs), (ins), "scas{q}", []>;
288
Sean Callanan25220d62009-09-12 02:25:20 +0000289def CMPS64 : RI<0xA7, RawFrm, (outs), (ins), "cmps{q}", []>;
290
Bill Wendlinga7431ad2009-07-21 01:07:24 +0000291// Fast system-call instructions
Bill Wendlinga7431ad2009-07-21 01:07:24 +0000292def SYSEXIT64 : RI<0x35, RawFrm,
293 (outs), (ins), "sysexit", []>, TB;
Bill Wendlinga7431ad2009-07-21 01:07:24 +0000294
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295//===----------------------------------------------------------------------===//
296// Move Instructions...
297//
298
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000299let neverHasSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000300def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000301 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302
Evan Chengd2b9d302008-06-25 01:16:38 +0000303let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000304def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000305 "movabs{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 [(set GR64:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000307def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000308 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +0000310}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000311
Dan Gohman5574cc72008-12-03 18:15:48 +0000312let canFoldAsLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000313def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000314 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 [(set GR64:$dst, (load addr:$src))]>;
316
Evan Chengb783fa32007-07-19 01:14:50 +0000317def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000318 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 [(store GR64:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000320def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000321 "mov{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 [(store i64immSExt32:$src, addr:$dst)]>;
323
Sean Callanan70953a52009-09-10 18:33:42 +0000324def MOV64o8a : RIi8<0xA0, RawFrm, (outs), (ins i8imm:$src),
325 "mov{q}\t{$src, %rax|%rax, $src}", []>;
326def MOV64o32a : RIi32<0xA1, RawFrm, (outs), (ins i32imm:$src),
327 "mov{q}\t{$src, %rax|%rax, $src}", []>;
328def MOV64ao8 : RIi8<0xA2, RawFrm, (outs i8imm:$dst), (ins),
329 "mov{q}\t{%rax, $dst|$dst, %rax}", []>;
330def MOV64ao32 : RIi32<0xA3, RawFrm, (outs i32imm:$dst), (ins),
331 "mov{q}\t{%rax, $dst|$dst, %rax}", []>;
332
Sean Callananad87a3a2009-09-15 18:47:29 +0000333// Moves to and from segment registers
334def MOV64rs : RI<0x8C, MRMDestReg, (outs GR64:$dst), (ins SEGMENT_REG:$src),
335 "mov{w}\t{$src, $dst|$dst, $src}", []>;
336def MOV64ms : RI<0x8C, MRMDestMem, (outs i64mem:$dst), (ins SEGMENT_REG:$src),
337 "mov{w}\t{$src, $dst|$dst, $src}", []>;
338def MOV64sr : RI<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR64:$src),
339 "mov{w}\t{$src, $dst|$dst, $src}", []>;
340def MOV64sm : RI<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i64mem:$src),
341 "mov{w}\t{$src, $dst|$dst, $src}", []>;
342
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000343// Sign/Zero extenders
344
Dan Gohmanedde1992009-04-13 15:13:28 +0000345// MOVSX64rr8 always has a REX prefix and it has an 8-bit register
346// operand, which makes it a rare instruction with an 8-bit register
347// operand that can never access an h register. If support for h registers
348// were generalized, this would require a special register class.
Evan Chengb783fa32007-07-19 01:14:50 +0000349def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000350 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000352def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000353 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000354 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000355def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000356 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000358def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000359 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000361def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000362 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000364def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000365 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000366 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
367
Dan Gohman9203ab42008-07-30 18:09:17 +0000368// Use movzbl instead of movzbq when the destination is a register; it's
369// equivalent due to implicit zero-extending, and it has a smaller encoding.
370def MOVZX64rr8 : I<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
371 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
372 [(set GR64:$dst, (zext GR8:$src))]>, TB;
373def MOVZX64rm8 : I<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
374 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
375 [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
376// Use movzwl instead of movzwq when the destination is a register; it's
377// equivalent due to implicit zero-extending, and it has a smaller encoding.
378def MOVZX64rr16: I<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
379 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
380 [(set GR64:$dst, (zext GR16:$src))]>, TB;
381def MOVZX64rm16: I<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
382 "movz{wl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
383 [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000384
Dan Gohman47a419d2008-08-07 02:54:50 +0000385// There's no movzlq instruction, but movl can be used for this purpose, using
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000386// implicit zero-extension. The preferred way to do 32-bit-to-64-bit zero
387// extension on x86-64 is to use a SUBREG_TO_REG to utilize implicit
388// zero-extension, however this isn't possible when the 32-bit value is
389// defined by a truncate or is copied from something where the high bits aren't
390// necessarily all zero. In such cases, we fall back to these explicit zext
391// instructions.
Dan Gohman47a419d2008-08-07 02:54:50 +0000392def MOVZX64rr32 : I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src),
393 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
394 [(set GR64:$dst, (zext GR32:$src))]>;
395def MOVZX64rm32 : I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
396 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
397 [(set GR64:$dst, (zextloadi64i32 addr:$src))]>;
398
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000399// Any instruction that defines a 32-bit result leaves the high half of the
Dan Gohman5d38ee42009-09-15 00:14:11 +0000400// register. Truncate can be lowered to EXTRACT_SUBREG. CopyFromReg may
401// be copying from a truncate. And x86's cmov doesn't do anything if the
402// condition is false. But any other 32-bit operation will zero-extend
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000403// up to 64 bits.
404def def32 : PatLeaf<(i32 GR32:$src), [{
405 return N->getOpcode() != ISD::TRUNCATE &&
406 N->getOpcode() != TargetInstrInfo::EXTRACT_SUBREG &&
Dan Gohman5d38ee42009-09-15 00:14:11 +0000407 N->getOpcode() != ISD::CopyFromReg &&
408 N->getOpcode() != X86ISD::CMOV;
Dan Gohman4cedb1c2009-04-08 00:15:30 +0000409}]>;
410
411// In the case of a 32-bit def that is known to implicitly zero-extend,
412// we can use a SUBREG_TO_REG.
413def : Pat<(i64 (zext def32:$src)),
414 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
415
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000416let neverHasSideEffects = 1 in {
417 let Defs = [RAX], Uses = [EAX] in
418 def CDQE : RI<0x98, RawFrm, (outs), (ins),
419 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000421 let Defs = [RAX,RDX], Uses = [RAX] in
422 def CQO : RI<0x99, RawFrm, (outs), (ins),
423 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
424}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425
426//===----------------------------------------------------------------------===//
427// Arithmetic Instructions...
428//
429
Evan Cheng55687072007-09-14 21:48:26 +0000430let Defs = [EFLAGS] in {
Sean Callanan251676e2009-09-02 00:55:49 +0000431
432def ADD64i32 : RI<0x05, RawFrm, (outs), (ins i32imm:$src),
433 "add{q}\t{$src, %rax|%rax, $src}", []>;
434
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000435let isTwoAddress = 1 in {
436let isConvertibleToThreeAddress = 1 in {
437let isCommutable = 1 in
Bill Wendlingae034ed2008-12-12 00:56:36 +0000438// Register-Register Addition
439def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
440 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000441 [(set GR64:$dst, (add GR64:$src1, GR64:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +0000442 (implicit EFLAGS)]>;
443
444// Register-Integer Addition
Bill Wendlingae034ed2008-12-12 00:56:36 +0000445def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
446 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000447 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2)),
448 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000449def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
450 "add{q}\t{$src2, $dst|$dst, $src2}",
451 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2)),
452 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000453} // isConvertibleToThreeAddress
454
Bill Wendlingae034ed2008-12-12 00:56:36 +0000455// Register-Memory Addition
456def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
457 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000458 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2))),
Bill Wendlingae034ed2008-12-12 00:56:36 +0000459 (implicit EFLAGS)]>;
Sean Callanan7e7df0e2009-09-15 20:53:57 +0000460
Sean Callanan84df9312009-09-15 21:43:27 +0000461// Register-Register Addition - Equivalent to the normal rr form (ADD64rr), but
462// differently encoded.
Sean Callanan7e7df0e2009-09-15 20:53:57 +0000463def ADD64mrmrr : RI<0x03, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
464 "add{l}\t{$src2, $dst|$dst, $src2}", []>;
465
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000466} // isTwoAddress
467
Bill Wendlingae034ed2008-12-12 00:56:36 +0000468// Memory-Register Addition
Evan Chengb783fa32007-07-19 01:14:50 +0000469def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000470 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000471 [(store (add (load addr:$dst), GR64:$src2), addr:$dst),
472 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000473def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000474 "add{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000475 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst),
476 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000477def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
478 "add{q}\t{$src2, $dst|$dst, $src2}",
479 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst),
480 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000481
Evan Cheng259471d2007-10-05 17:59:57 +0000482let Uses = [EFLAGS] in {
Sean Callanan8562bef2009-09-11 19:01:56 +0000483
484def ADC64i32 : RI<0x15, RawFrm, (outs), (ins i32imm:$src),
485 "adc{q}\t{$src, %rax|%rax, $src}", []>;
486
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000487let isTwoAddress = 1 in {
488let isCommutable = 1 in
Dale Johannesen747fe522009-06-02 03:12:52 +0000489def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000490 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000491 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000492
Dale Johannesen747fe522009-06-02 03:12:52 +0000493def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000494 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000495 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000496
Dale Johannesen747fe522009-06-02 03:12:52 +0000497def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000498 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000499 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
500def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +0000501 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000502 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000503} // isTwoAddress
504
Evan Chengb783fa32007-07-19 01:14:50 +0000505def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000506 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000507 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000508def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000509 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000510 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000511def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
512 "adc{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000513 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000514} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000515
516let isTwoAddress = 1 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +0000517// Register-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +0000518def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000519 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000520 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2)),
521 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000522
523// Register-Memory Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +0000524def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000525 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000526 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2))),
527 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000528
529// Register-Integer Subtraction
Bill Wendlingae034ed2008-12-12 00:56:36 +0000530def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst),
531 (ins GR64:$src1, i64i8imm:$src2),
532 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000533 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2)),
534 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000535def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst),
536 (ins GR64:$src1, i64i32imm:$src2),
537 "sub{q}\t{$src2, $dst|$dst, $src2}",
538 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2)),
539 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540} // isTwoAddress
541
Sean Callanan8562bef2009-09-11 19:01:56 +0000542def SUB64i32 : RI<0x2D, RawFrm, (outs), (ins i32imm:$src),
543 "sub{q}\t{$src, %rax|%rax, $src}", []>;
544
Bill Wendlingae034ed2008-12-12 00:56:36 +0000545// Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +0000546def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000547 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000548 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst),
549 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000550
551// Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +0000552def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000553 "sub{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +0000554 [(store (sub (load addr:$dst), i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +0000555 addr:$dst),
556 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000557def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
558 "sub{q}\t{$src2, $dst|$dst, $src2}",
559 [(store (sub (load addr:$dst), i64immSExt32:$src2),
560 addr:$dst),
561 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562
Evan Cheng259471d2007-10-05 17:59:57 +0000563let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000564let isTwoAddress = 1 in {
Dale Johannesen747fe522009-06-02 03:12:52 +0000565def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000566 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000567 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000568
Dale Johannesen747fe522009-06-02 03:12:52 +0000569def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000570 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000571 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000572
Dale Johannesen747fe522009-06-02 03:12:52 +0000573def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000574 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000575 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
576def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +0000577 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000578 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000579} // isTwoAddress
580
Sean Callanan8562bef2009-09-11 19:01:56 +0000581def SBB64i32 : RI<0x1D, RawFrm, (outs), (ins i32imm:$src),
582 "sbb{q}\t{$src, %rax|%rax, $src}", []>;
583
Evan Chengb783fa32007-07-19 01:14:50 +0000584def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000585 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000586 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000587def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000588 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000589 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000590def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
591 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Dale Johannesen747fe522009-06-02 03:12:52 +0000592 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Cheng259471d2007-10-05 17:59:57 +0000593} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +0000594} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595
596// Unsigned multiplication
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000597let Defs = [RAX,RDX,EFLAGS], Uses = [RAX], neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000598def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000599 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000600let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000601def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000602 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000603
604// Signed multiplication
Evan Chengb783fa32007-07-19 01:14:50 +0000605def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000606 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000607let mayLoad = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000608def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000609 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
610}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611
Evan Cheng55687072007-09-14 21:48:26 +0000612let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000613let isTwoAddress = 1 in {
614let isCommutable = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000615// Register-Register Signed Integer Multiplication
Bill Wendlingae034ed2008-12-12 00:56:36 +0000616def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst),
617 (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000618 "imul{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000619 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2)),
620 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000621
Bill Wendlingf5399032008-12-12 21:15:41 +0000622// Register-Memory Signed Integer Multiplication
Bill Wendlingae034ed2008-12-12 00:56:36 +0000623def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst),
624 (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000625 "imul{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000626 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2))),
627 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000628} // isTwoAddress
629
630// Suprisingly enough, these are not two address instructions!
Bill Wendlingae034ed2008-12-12 00:56:36 +0000631
Bill Wendlingf5399032008-12-12 21:15:41 +0000632// Register-Integer Signed Integer Multiplication
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000634 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000635 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +0000636 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2)),
637 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000638def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
639 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
640 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
641 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2)),
642 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000643
Bill Wendlingf5399032008-12-12 21:15:41 +0000644// Memory-Integer Signed Integer Multiplication
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Chengb783fa32007-07-19 01:14:50 +0000646 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000647 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +0000648 [(set GR64:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +0000649 i64immSExt8:$src2)),
650 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000651def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
652 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
653 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
654 [(set GR64:$dst, (mul (load addr:$src1),
655 i64immSExt32:$src2)),
656 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +0000657} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000658
659// Unsigned division / remainder
Evan Cheng55687072007-09-14 21:48:26 +0000660let Defs = [RAX,RDX,EFLAGS], Uses = [RAX,RDX] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000661def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000662 "div{q}\t$src", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000663// Signed division / remainder
Evan Chengb783fa32007-07-19 01:14:50 +0000664def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000665 "idiv{q}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000666let mayLoad = 1 in {
667def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
668 "div{q}\t$src", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000669def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000670 "idiv{q}\t$src", []>;
671}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000672}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000673
674// Unary instructions
Evan Cheng55687072007-09-14 21:48:26 +0000675let Defs = [EFLAGS], CodeSize = 2 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676let isTwoAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000677def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000678 [(set GR64:$dst, (ineg GR64:$src)),
679 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000680def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000681 [(store (ineg (loadi64 addr:$dst)), addr:$dst),
682 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000683
684let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000685def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000686 [(set GR64:$dst, (add GR64:$src, 1)),
687 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000688def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000689 [(store (add (loadi64 addr:$dst), 1), addr:$dst),
690 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691
692let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000693def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000694 [(set GR64:$dst, (add GR64:$src, -1)),
695 (implicit EFLAGS)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000696def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000697 [(store (add (loadi64 addr:$dst), -1), addr:$dst),
698 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000699
700// In 64-bit mode, single byte INC and DEC cannot be encoded.
701let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
702// Can transform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +0000703def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000704 [(set GR16:$dst, (add GR16:$src, 1)),
705 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000706 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000707def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000708 [(set GR32:$dst, (add GR32:$src, 1)),
709 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000710 Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000711def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000712 [(set GR16:$dst, (add GR16:$src, -1)),
713 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 OpSize, Requires<[In64BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000715def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000716 [(set GR32:$dst, (add GR32:$src, -1)),
717 (implicit EFLAGS)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 Requires<[In64BitMode]>;
719} // isConvertibleToThreeAddress
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000720
721// These are duplicates of their 32-bit counterparts. Only needed so X86 knows
722// how to unfold them.
723let isTwoAddress = 0, CodeSize = 2 in {
724 def INC64_16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000725 [(store (add (loadi16 addr:$dst), 1), addr:$dst),
726 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000727 OpSize, Requires<[In64BitMode]>;
728 def INC64_32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000729 [(store (add (loadi32 addr:$dst), 1), addr:$dst),
730 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000731 Requires<[In64BitMode]>;
732 def DEC64_16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000733 [(store (add (loadi16 addr:$dst), -1), addr:$dst),
734 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000735 OpSize, Requires<[In64BitMode]>;
736 def DEC64_32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000737 [(store (add (loadi32 addr:$dst), -1), addr:$dst),
738 (implicit EFLAGS)]>,
Evan Cheng4a7e72f2007-10-19 21:23:22 +0000739 Requires<[In64BitMode]>;
740}
Evan Cheng55687072007-09-14 21:48:26 +0000741} // Defs = [EFLAGS], CodeSize
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742
743
Evan Cheng55687072007-09-14 21:48:26 +0000744let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000745// Shift instructions
746let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000747let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000748def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000749 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000750 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Chenga98f6272007-10-05 18:20:36 +0000751let isConvertibleToThreeAddress = 1 in // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +0000752def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000753 "shl{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000754 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Sean Callananca503e02009-09-16 02:28:43 +0000755// NOTE: We don't include patterns for shifts of a register by one, because
756// 'add reg,reg' is cheaper.
757def SHL64r1 : RI<0xD1, MRM4r, (outs GR64:$dst), (ins GR64:$src1),
758 "shr{q}\t$dst", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759} // isTwoAddress
760
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000761let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000762def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000763 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000764 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000765def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000766 "shl{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000767 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000768def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000769 "shl{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000770 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
771
772let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000773let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000774def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000775 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000776 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000777def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000778 "shr{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000779 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000780def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000781 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
783} // isTwoAddress
784
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000785let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000786def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000787 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000788 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000789def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000790 "shr{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000791 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000792def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000793 "shr{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000794 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
795
796let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000797let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000798def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000799 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000800 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000801def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000802 "sar{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000803 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000804def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000805 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000806 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
807} // isTwoAddress
808
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000809let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000810def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000811 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000812 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000813def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000814 "sar{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000815 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000816def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000817 "sar{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000818 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
819
820// Rotate instructions
Sean Callanan3c8eecd2009-09-18 19:35:23 +0000821
822let isTwoAddress = 1 in {
823def RCL64r1 : RI<0xD1, MRM2r, (outs GR64:$dst), (ins GR64:$src),
824 "rcl{q}\t{1, $dst|$dst, 1}", []>;
825def RCL64m1 : RI<0xD1, MRM2m, (outs i64mem:$dst), (ins i64mem:$src),
826 "rcl{q}\t{1, $dst|$dst, 1}", []>;
827let Uses = [CL] in {
828def RCL64rCL : RI<0xD3, MRM2r, (outs GR64:$dst), (ins GR64:$src),
829 "rcl{q}\t{%cl, $dst|$dst, CL}", []>;
830def RCL64mCL : RI<0xD3, MRM2m, (outs i64mem:$dst), (ins i64mem:$src),
831 "rcl{q}\t{%cl, $dst|$dst, CL}", []>;
832}
833def RCL64ri : RIi8<0xC1, MRM2r, (outs GR64:$dst), (ins GR64:$src, i8imm:$cnt),
834 "rcl{q}\t{$cnt, $dst|$dst, $cnt}", []>;
835def RCL64mi : RIi8<0xC1, MRM2m, (outs i64mem:$dst), (ins i64mem:$src, i8imm:$cnt),
836 "rcl{q}\t{$cnt, $dst|$dst, $cnt}", []>;
837
838def RCR64r1 : RI<0xD1, MRM3r, (outs GR64:$dst), (ins GR64:$src),
839 "rcr{q}\t{1, $dst|$dst, 1}", []>;
840def RCR64m1 : RI<0xD1, MRM3m, (outs i64mem:$dst), (ins i64mem:$src),
841 "rcr{q}\t{1, $dst|$dst, 1}", []>;
842let Uses = [CL] in {
843def RCR64rCL : RI<0xD3, MRM3r, (outs GR64:$dst), (ins GR64:$src),
844 "rcr{q}\t{%cl, $dst|$dst, CL}", []>;
845def RCR64mCL : RI<0xD3, MRM3m, (outs i64mem:$dst), (ins i64mem:$src),
846 "rcr{q}\t{%cl, $dst|$dst, CL}", []>;
847}
848def RCR64ri : RIi8<0xC1, MRM3r, (outs GR64:$dst), (ins GR64:$src, i8imm:$cnt),
849 "rcr{q}\t{$cnt, $dst|$dst, $cnt}", []>;
850def RCR64mi : RIi8<0xC1, MRM3m, (outs i64mem:$dst), (ins i64mem:$src, i8imm:$cnt),
851 "rcr{q}\t{$cnt, $dst|$dst, $cnt}", []>;
852}
853
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000855let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000856def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000857 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000858 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000859def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000860 "rol{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000861 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000862def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000863 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
865} // isTwoAddress
866
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000867let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000868def ROL64mCL : I<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000869 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000870 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000871def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000872 "rol{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000873 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000874def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000875 "rol{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000876 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
877
878let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000879let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000880def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000881 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000882 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000883def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000884 "ror{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000885 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000886def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +0000887 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000888 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
889} // isTwoAddress
890
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000891let Uses = [CL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000892def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000893 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000894 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000895def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000896 "ror{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000897 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000898def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +0000899 "ror{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000900 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
901
902// Double shift instructions (generalizations of rotate)
903let isTwoAddress = 1 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000904let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000905def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000906 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
907 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000908def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000909 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
910 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2, CL))]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000911}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000912
913let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
914def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000915 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000916 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
917 [(set GR64:$dst, (X86shld GR64:$src1, GR64:$src2,
918 (i8 imm:$src3)))]>,
919 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000921 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000922 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
923 [(set GR64:$dst, (X86shrd GR64:$src1, GR64:$src2,
924 (i8 imm:$src3)))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925 TB;
926} // isCommutable
927} // isTwoAddress
928
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000929let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000930def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000931 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
932 [(store (X86shld (loadi64 addr:$dst), GR64:$src2, CL),
933 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +0000934def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000935 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
936 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2, CL),
937 addr:$dst)]>, TB;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000938}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000939def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000940 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000941 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
942 [(store (X86shld (loadi64 addr:$dst), GR64:$src2,
943 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000944 TB;
945def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000946 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohman4d9fc4a2007-09-14 23:17:45 +0000947 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
948 [(store (X86shrd (loadi64 addr:$dst), GR64:$src2,
949 (i8 imm:$src3)), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950 TB;
Evan Cheng55687072007-09-14 21:48:26 +0000951} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000952
953//===----------------------------------------------------------------------===//
954// Logical Instructions...
955//
956
Evan Cheng5b51c242009-01-21 19:45:31 +0000957let isTwoAddress = 1 , AddedComplexity = 15 in
Dan Gohman91888f02007-07-31 20:11:57 +0000958def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000960def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
962
Evan Cheng55687072007-09-14 21:48:26 +0000963let Defs = [EFLAGS] in {
Sean Callanan251676e2009-09-02 00:55:49 +0000964def AND64i32 : RI<0x25, RawFrm, (outs), (ins i32imm:$src),
965 "and{q}\t{$src, %rax|%rax, $src}", []>;
966
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000967let isTwoAddress = 1 in {
968let isCommutable = 1 in
969def AND64rr : RI<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000970 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000971 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000972 [(set GR64:$dst, (and GR64:$src1, GR64:$src2)),
973 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974def AND64rm : RI<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000975 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000976 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000977 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2))),
978 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979def AND64ri8 : RIi8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +0000980 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000981 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000982 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2)),
983 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +0000984def AND64ri32 : RIi32<0x81, MRM4r,
985 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
986 "and{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000987 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2)),
988 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989} // isTwoAddress
990
991def AND64mr : RI<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000992 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000993 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000994 [(store (and (load addr:$dst), GR64:$src), addr:$dst),
995 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000996def AND64mi8 : RIi8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +0000997 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000998 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +0000999 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst),
1000 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001001def AND64mi32 : RIi32<0x81, MRM4m,
1002 (outs), (ins i64mem:$dst, i64i32imm:$src),
1003 "and{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001004 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
1005 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006
1007let isTwoAddress = 1 in {
1008let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001009def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001010 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001011 [(set GR64:$dst, (or GR64:$src1, GR64:$src2)),
1012 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001013def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001014 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001015 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2))),
1016 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001017def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001018 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001019 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2)),
1020 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001021def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
1022 "or{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001023 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2)),
1024 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001025} // isTwoAddress
1026
Evan Chengb783fa32007-07-19 01:14:50 +00001027def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001028 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001029 [(store (or (load addr:$dst), GR64:$src), addr:$dst),
1030 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001031def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001032 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001033 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst),
1034 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001035def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
1036 "or{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001037 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
1038 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001039
Sean Callanan8562bef2009-09-11 19:01:56 +00001040def OR64i32 : RIi32<0x0D, RawFrm, (outs), (ins i32imm:$src),
1041 "or{q}\t{$src, %rax|%rax, $src}", []>;
1042
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001043let isTwoAddress = 1 in {
Evan Cheng0685efa2008-08-30 08:54:22 +00001044let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001045def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001046 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001047 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2)),
1048 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001049def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001050 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001051 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2))),
1052 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001053def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
1054 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001055 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2)),
1056 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001057def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Chengb783fa32007-07-19 01:14:50 +00001058 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001059 "xor{q}\t{$src2, $dst|$dst, $src2}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001060 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2)),
1061 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001062} // isTwoAddress
1063
Evan Chengb783fa32007-07-19 01:14:50 +00001064def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001065 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001066 [(store (xor (load addr:$dst), GR64:$src), addr:$dst),
1067 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001068def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001069 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001070 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst),
1071 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001072def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
1073 "xor{q}\t{$src, $dst|$dst, $src}",
Dan Gohman7b93f1c2009-03-03 19:53:46 +00001074 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst),
1075 (implicit EFLAGS)]>;
Sean Callanan794457a2009-09-10 19:52:26 +00001076
1077def XOR64i32 : RIi32<0x35, RawFrm, (outs), (ins i32imm:$src),
1078 "xor{q}\t{$src, %rax|%rax, $src}", []>;
1079
Evan Cheng55687072007-09-14 21:48:26 +00001080} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001081
1082//===----------------------------------------------------------------------===//
1083// Comparison Instructions...
1084//
1085
1086// Integer comparison
Evan Cheng55687072007-09-14 21:48:26 +00001087let Defs = [EFLAGS] in {
Sean Callanan3e4b1a32009-09-01 18:14:18 +00001088def TEST64i32 : RI<0xa9, RawFrm, (outs), (ins i32imm:$src),
1089 "test{q}\t{$src, %rax|%rax, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001090let isCommutable = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001091def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001092 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001093 [(X86cmp (and GR64:$src1, GR64:$src2), 0),
1094 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001095def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001096 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001097 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0),
1098 (implicit EFLAGS)]>;
1099def TEST64ri32 : RIi32<0xF7, MRM0r, (outs),
1100 (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001101 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001102 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0),
1103 (implicit EFLAGS)]>;
1104def TEST64mi32 : RIi32<0xF7, MRM0m, (outs),
1105 (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001106 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001107 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0),
1108 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001109
Sean Callanan251676e2009-09-02 00:55:49 +00001110
1111def CMP64i32 : RI<0x3D, RawFrm, (outs), (ins i32imm:$src),
1112 "cmp{q}\t{$src, %rax|%rax, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +00001113def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001114 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001115 [(X86cmp GR64:$src1, GR64:$src2),
1116 (implicit EFLAGS)]>;
Sean Callanan11490dc2009-09-16 21:11:23 +00001117def CMP64mrmrr : RI<0x3B, MRMSrcReg, (outs), (ins GR64:$src1, GR64:$src2),
1118 "cmp{q}\t{$src2, $src1|$src1, $src2}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +00001119def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001120 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001121 [(X86cmp (loadi64 addr:$src1), GR64:$src2),
1122 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001123def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001124 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001125 [(X86cmp GR64:$src1, (loadi64 addr:$src2)),
1126 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001127def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1128 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1129 [(X86cmp GR64:$src1, i64immSExt8:$src2),
1130 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001131def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001132 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001133 [(X86cmp GR64:$src1, i64immSExt32:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001134 (implicit EFLAGS)]>;
Evan Cheng621216e2007-09-29 00:00:36 +00001135def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001136 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00001137 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001138 (implicit EFLAGS)]>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001139def CMP64mi32 : RIi32<0x81, MRM7m, (outs),
1140 (ins i64mem:$src1, i64i32imm:$src2),
1141 "cmp{q}\t{$src2, $src1|$src1, $src2}",
1142 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2),
1143 (implicit EFLAGS)]>;
Evan Cheng950aac02007-09-25 01:57:46 +00001144} // Defs = [EFLAGS]
1145
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00001146// Bit tests.
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00001147// TODO: BTC, BTR, and BTS
1148let Defs = [EFLAGS] in {
Chris Lattner5a95cde2008-12-25 01:32:49 +00001149def BT64rr : RI<0xA3, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00001150 "bt{q}\t{$src2, $src1|$src1, $src2}",
1151 [(X86bt GR64:$src1, GR64:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00001152 (implicit EFLAGS)]>, TB;
Dan Gohman85a228c2009-01-13 23:23:30 +00001153
1154// Unlike with the register+register form, the memory+register form of the
1155// bt instruction does not ignore the high bits of the index. From ISel's
1156// perspective, this is pretty bizarre. Disable these instructions for now.
1157//def BT64mr : RI<0xA3, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
1158// "bt{q}\t{$src2, $src1|$src1, $src2}",
1159// [(X86bt (loadi64 addr:$src1), GR64:$src2),
1160// (implicit EFLAGS)]>, TB;
Dan Gohman46fb1cf2009-01-13 20:33:23 +00001161
1162def BT64ri8 : Ii8<0xBA, MRM4r, (outs), (ins GR64:$src1, i64i8imm:$src2),
1163 "bt{q}\t{$src2, $src1|$src1, $src2}",
1164 [(X86bt GR64:$src1, i64immSExt8:$src2),
1165 (implicit EFLAGS)]>, TB;
1166// Note that these instructions don't need FastBTMem because that
1167// only applies when the other operand is in a register. When it's
1168// an immediate, bt is still fast.
1169def BT64mi8 : Ii8<0xBA, MRM4m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
1170 "bt{q}\t{$src2, $src1|$src1, $src2}",
1171 [(X86bt (loadi64 addr:$src1), i64immSExt8:$src2),
1172 (implicit EFLAGS)]>, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00001173} // Defs = [EFLAGS]
1174
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001175// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +00001176let Uses = [EFLAGS], isTwoAddress = 1 in {
Evan Cheng926658c2007-10-05 23:13:21 +00001177let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001179 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001180 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001181 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001182 X86_COND_B, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001183def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001184 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001185 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001186 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001187 X86_COND_AE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001188def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001189 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001190 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001192 X86_COND_E, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001193def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001194 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001195 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001196 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001197 X86_COND_NE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001198def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001199 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001200 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001201 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001202 X86_COND_BE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001203def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001204 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001205 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001206 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001207 X86_COND_A, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001209 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001210 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001211 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001212 X86_COND_L, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001213def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001214 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001215 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001217 X86_COND_GE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001219 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001220 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001222 X86_COND_LE, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001223def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001224 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001225 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001226 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001227 X86_COND_G, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001229 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001230 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001231 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001232 X86_COND_S, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001233def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001234 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001235 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001236 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001237 X86_COND_NS, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001238def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001239 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001240 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001241 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001242 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001243def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Chengb783fa32007-07-19 01:14:50 +00001244 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001245 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001246 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001247 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001248def CMOVO64rr : RI<0x40, MRMSrcReg, // if overflow, GR64 = GR64
1249 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1250 "cmovo\t{$src2, $dst|$dst, $src2}",
1251 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
1252 X86_COND_O, EFLAGS))]>, TB;
1253def CMOVNO64rr : RI<0x41, MRMSrcReg, // if !overflow, GR64 = GR64
1254 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
1255 "cmovno\t{$src2, $dst|$dst, $src2}",
1256 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
1257 X86_COND_NO, EFLAGS))]>, TB;
Evan Cheng926658c2007-10-05 23:13:21 +00001258} // isCommutable = 1
1259
1260def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
1261 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1262 "cmovb\t{$src2, $dst|$dst, $src2}",
1263 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1264 X86_COND_B, EFLAGS))]>, TB;
1265def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
1266 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1267 "cmovae\t{$src2, $dst|$dst, $src2}",
1268 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1269 X86_COND_AE, EFLAGS))]>, TB;
1270def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
1271 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1272 "cmove\t{$src2, $dst|$dst, $src2}",
1273 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1274 X86_COND_E, EFLAGS))]>, TB;
1275def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
1276 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1277 "cmovne\t{$src2, $dst|$dst, $src2}",
1278 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1279 X86_COND_NE, EFLAGS))]>, TB;
1280def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
1281 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1282 "cmovbe\t{$src2, $dst|$dst, $src2}",
1283 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1284 X86_COND_BE, EFLAGS))]>, TB;
1285def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
1286 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1287 "cmova\t{$src2, $dst|$dst, $src2}",
1288 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1289 X86_COND_A, EFLAGS))]>, TB;
1290def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
1291 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1292 "cmovl\t{$src2, $dst|$dst, $src2}",
1293 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1294 X86_COND_L, EFLAGS))]>, TB;
1295def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
1296 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1297 "cmovge\t{$src2, $dst|$dst, $src2}",
1298 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1299 X86_COND_GE, EFLAGS))]>, TB;
1300def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
1301 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1302 "cmovle\t{$src2, $dst|$dst, $src2}",
1303 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1304 X86_COND_LE, EFLAGS))]>, TB;
1305def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
1306 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1307 "cmovg\t{$src2, $dst|$dst, $src2}",
1308 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1309 X86_COND_G, EFLAGS))]>, TB;
1310def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
1311 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1312 "cmovs\t{$src2, $dst|$dst, $src2}",
1313 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1314 X86_COND_S, EFLAGS))]>, TB;
1315def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
1316 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1317 "cmovns\t{$src2, $dst|$dst, $src2}",
1318 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1319 X86_COND_NS, EFLAGS))]>, TB;
1320def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
1321 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1322 "cmovp\t{$src2, $dst|$dst, $src2}",
1323 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1324 X86_COND_P, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Chengb783fa32007-07-19 01:14:50 +00001326 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001327 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001328 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001329 X86_COND_NP, EFLAGS))]>, TB;
Dan Gohman12fd4d72009-01-07 00:35:10 +00001330def CMOVO64rm : RI<0x40, MRMSrcMem, // if overflow, GR64 = [mem64]
1331 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1332 "cmovo\t{$src2, $dst|$dst, $src2}",
1333 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1334 X86_COND_O, EFLAGS))]>, TB;
1335def CMOVNO64rm : RI<0x41, MRMSrcMem, // if !overflow, GR64 = [mem64]
1336 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
1337 "cmovno\t{$src2, $dst|$dst, $src2}",
1338 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
1339 X86_COND_NO, EFLAGS))]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001340} // isTwoAddress
1341
1342//===----------------------------------------------------------------------===//
1343// Conversion Instructions...
1344//
1345
1346// f64 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001347def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001348 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001349 [(set GR64:$dst,
1350 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001351def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001352 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001353 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
1354 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001355def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001356 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001357 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001358def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001359 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001360 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001361def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001362 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001363 [(set GR64:$dst,
1364 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001365def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001366 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001367 [(set GR64:$dst,
1368 (int_x86_sse2_cvttsd2si64
1369 (load addr:$src)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001370
1371// Signed i64 -> f64
Evan Chengb783fa32007-07-19 01:14:50 +00001372def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001373 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001374 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001375def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001376 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001377 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001378
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001379let isTwoAddress = 1 in {
1380def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001381 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001382 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001383 [(set VR128:$dst,
1384 (int_x86_sse2_cvtsi642sd VR128:$src1,
1385 GR64:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001386def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001387 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001388 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6227d462007-07-23 03:07:27 +00001389 [(set VR128:$dst,
1390 (int_x86_sse2_cvtsi642sd VR128:$src1,
1391 (loadi64 addr:$src2)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001392} // isTwoAddress
1393
1394// Signed i64 -> f32
Evan Chengb783fa32007-07-19 01:14:50 +00001395def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001396 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001397 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001398def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001399 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001400 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
Evan Cheng1d5832e2008-01-11 07:37:44 +00001401
1402let isTwoAddress = 1 in {
1403 def Int_CVTSI2SS64rr : RSSI<0x2A, MRMSrcReg,
1404 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
1405 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1406 [(set VR128:$dst,
1407 (int_x86_sse_cvtsi642ss VR128:$src1,
1408 GR64:$src2))]>;
1409 def Int_CVTSI2SS64rm : RSSI<0x2A, MRMSrcMem,
1410 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
1411 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
1412 [(set VR128:$dst,
1413 (int_x86_sse_cvtsi642ss VR128:$src1,
1414 (loadi64 addr:$src2)))]>;
1415}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001416
1417// f32 -> signed i64
Evan Chengb783fa32007-07-19 01:14:50 +00001418def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001419 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001420 [(set GR64:$dst,
1421 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001422def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001423 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001424 [(set GR64:$dst, (int_x86_sse_cvtss2si64
1425 (load addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001426def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001427 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001428 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001429def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001430 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001431 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001432def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001433 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001434 [(set GR64:$dst,
1435 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001436def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001437 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6227d462007-07-23 03:07:27 +00001438 [(set GR64:$dst,
1439 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
1440
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001441//===----------------------------------------------------------------------===//
1442// Alias Instructions
1443//===----------------------------------------------------------------------===//
1444
Dan Gohman027cd112007-09-17 14:55:08 +00001445// Alias instructions that map movr0 to xor. Use xorl instead of xorq; it's
1446// equivalent due to implicit zero-extending, and it sometimes has a smaller
1447// encoding.
Chris Lattner17f62252009-07-14 20:19:57 +00001448// FIXME: AddedComplexity gives this a higher priority than MOV64ri32. Remove
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001449// when we have a better way to specify isel priority.
Chris Lattner17f62252009-07-14 20:19:57 +00001450let AddedComplexity = 1 in
1451def : Pat<(i64 0),
Chris Lattner3e6fe062009-07-16 06:31:37 +00001452 (SUBREG_TO_REG (i64 0), (MOV32r0), x86_subreg_32bit)>;
Chris Lattner17f62252009-07-14 20:19:57 +00001453
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001454
1455// Materialize i64 constant where top 32-bits are zero.
Evan Chengbd0ca9c2009-02-05 08:42:55 +00001456let AddedComplexity = 1, isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +00001457def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001458 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001459 [(set GR64:$dst, i64immZExt32:$src)]>;
1460
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00001461//===----------------------------------------------------------------------===//
1462// Thread Local Storage Instructions
1463//===----------------------------------------------------------------------===//
1464
Rafael Espindola7fc4b8d2009-04-24 12:59:40 +00001465// All calls clobber the non-callee saved registers. RSP is marked as
1466// a use to prevent stack-pointer assignments that appear immediately
1467// before calls from potentially appearing dead.
1468let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
1469 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, ST1,
1470 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
1471 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
1472 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
1473 Uses = [RSP] in
Chris Lattnerf1940742009-06-20 20:38:48 +00001474def TLS_addr64 : I<0, Pseudo, (outs), (ins lea64mem:$sym),
Dan Gohman70a8a112009-04-27 15:13:28 +00001475 ".byte\t0x66; "
Chris Lattnerf1940742009-06-20 20:38:48 +00001476 "leaq\t$sym(%rip), %rdi; "
Dan Gohman70a8a112009-04-27 15:13:28 +00001477 ".word\t0x6666; "
1478 "rex64; "
1479 "call\t__tls_get_addr@PLT",
Chris Lattnerf1940742009-06-20 20:38:48 +00001480 [(X86tlsaddr tls64addr:$sym)]>,
Rafael Espindolaaf759ab2009-04-17 14:35:58 +00001481 Requires<[In64BitMode]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001482
Daniel Dunbar75a07302009-08-11 22:24:40 +00001483let AddedComplexity = 5, isCodeGenOnly = 1 in
sampo9cc09a32009-01-26 01:24:32 +00001484def MOV64GSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
1485 "movq\t%gs:$src, $dst",
1486 [(set GR64:$dst, (gsload addr:$src))]>, SegGS;
1487
Daniel Dunbar75a07302009-08-11 22:24:40 +00001488let AddedComplexity = 5, isCodeGenOnly = 1 in
Chris Lattnera7c2d8a2009-05-05 18:52:19 +00001489def MOV64FSrm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
1490 "movq\t%fs:$src, $dst",
1491 [(set GR64:$dst, (fsload addr:$src))]>, SegFS;
1492
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001493//===----------------------------------------------------------------------===//
1494// Atomic Instructions
1495//===----------------------------------------------------------------------===//
1496
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001497let Defs = [RAX, EFLAGS], Uses = [RAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00001498def LCMPXCHG64 : RI<0xB1, MRMDestMem, (outs), (ins i64mem:$ptr, GR64:$swap),
Dan Gohman70a8a112009-04-27 15:13:28 +00001499 "lock\n\t"
1500 "cmpxchgq\t$swap,$ptr",
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001501 [(X86cas addr:$ptr, GR64:$swap, 8)]>, TB, LOCK;
1502}
1503
Dan Gohmana41a1c092008-08-06 15:52:50 +00001504let Constraints = "$val = $dst" in {
1505let Defs = [EFLAGS] in
Evan Chengd49dbb82008-04-18 20:55:36 +00001506def LXADD64 : RI<0xC1, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Dan Gohman70a8a112009-04-27 15:13:28 +00001507 "lock\n\t"
1508 "xadd\t$val, $ptr",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00001509 [(set GR64:$dst, (atomic_load_add_64 addr:$ptr, GR64:$val))]>,
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001510 TB, LOCK;
Evan Chengb723fb52009-07-30 08:33:02 +00001511
Evan Chenga1e80602008-04-19 02:05:42 +00001512def XCHG64rm : RI<0x87, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$ptr,GR64:$val),
Bill Wendling6f189e22008-08-19 23:09:18 +00001513 "xchg\t$val, $ptr",
Evan Chenga1e80602008-04-19 02:05:42 +00001514 [(set GR64:$dst, (atomic_swap_64 addr:$ptr, GR64:$val))]>;
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001515}
1516
Evan Chengb723fb52009-07-30 08:33:02 +00001517// Optimized codegen when the non-memory output is not used.
1518// FIXME: Use normal add / sub instructions and add lock prefix dynamically.
1519def LOCK_ADD64mr : RI<0x03, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1520 "lock\n\t"
1521 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1522def LOCK_ADD64mi8 : RIi8<0x83, MRM0m, (outs),
1523 (ins i64mem:$dst, i64i8imm :$src2),
1524 "lock\n\t"
1525 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1526def LOCK_ADD64mi32 : RIi32<0x81, MRM0m, (outs),
1527 (ins i64mem:$dst, i64i32imm :$src2),
1528 "lock\n\t"
1529 "add{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1530def LOCK_SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
1531 "lock\n\t"
1532 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1533def LOCK_SUB64mi8 : RIi8<0x83, MRM5m, (outs),
1534 (ins i64mem:$dst, i64i8imm :$src2),
1535 "lock\n\t"
1536 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1537def LOCK_SUB64mi32 : RIi32<0x81, MRM5m, (outs),
1538 (ins i64mem:$dst, i64i32imm:$src2),
1539 "lock\n\t"
1540 "sub{q}\t{$src2, $dst|$dst, $src2}", []>, LOCK;
1541def LOCK_INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst),
1542 "lock\n\t"
1543 "inc{q}\t$dst", []>, LOCK;
1544def LOCK_DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst),
1545 "lock\n\t"
1546 "dec{q}\t$dst", []>, LOCK;
1547
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001548// Atomic exchange, and, or, xor
1549let Constraints = "$val = $dst", Defs = [EFLAGS],
1550 usesCustomDAGSchedInserter = 1 in {
1551def ATOMAND64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001552 "#ATOMAND64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001553 [(set GR64:$dst, (atomic_load_and_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001554def ATOMOR64 : I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001555 "#ATOMOR64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001556 [(set GR64:$dst, (atomic_load_or_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001557def ATOMXOR64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001558 "#ATOMXOR64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001559 [(set GR64:$dst, (atomic_load_xor_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001560def ATOMNAND64 : I<0, Pseudo,(outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001561 "#ATOMNAND64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001562 [(set GR64:$dst, (atomic_load_nand_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001563def ATOMMIN64: I<0, Pseudo, (outs GR64:$dst), (ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001564 "#ATOMMIN64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001565 [(set GR64:$dst, (atomic_load_min_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001566def ATOMMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001567 "#ATOMMAX64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001568 [(set GR64:$dst, (atomic_load_max_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001569def ATOMUMIN64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001570 "#ATOMUMIN64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001571 [(set GR64:$dst, (atomic_load_umin_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001572def ATOMUMAX64: I<0, Pseudo, (outs GR64:$dst),(ins i64mem:$ptr, GR64:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00001573 "#ATOMUMAX64 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00001574 [(set GR64:$dst, (atomic_load_umax_64 addr:$ptr, GR64:$val))]>;
Dale Johannesen6b60eca2008-08-20 00:48:50 +00001575}
Andrew Lenharthbd7d3262008-03-04 21:13:33 +00001576
Sean Callanan2eddf5d2009-09-16 21:55:34 +00001577// Segmentation support instructions
1578
1579// i16mem operand in LAR64rm and GR32 operand in LAR32rr is not a typo.
1580def LAR64rm : RI<0x02, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
1581 "lar{q}\t{$src, $dst|$dst, $src}", []>, TB;
1582def LAR64rr : RI<0x02, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
1583 "lar{q}\t{$src, $dst|$dst, $src}", []>, TB;
Sean Callanan23f33d72009-09-16 22:59:28 +00001584
1585// String manipulation instructions
1586
1587def LODSQ : RI<0xAD, RawFrm, (outs), (ins), "lodsq", []>;
Sean Callanan2eddf5d2009-09-16 21:55:34 +00001588
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001589//===----------------------------------------------------------------------===//
1590// Non-Instruction Patterns
1591//===----------------------------------------------------------------------===//
1592
Chris Lattner0d2dad62009-07-11 22:50:33 +00001593// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable when not in small
1594// code model mode, should use 'movabs'. FIXME: This is really a hack, the
1595// 'movabs' predicate should handle this sort of thing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001596def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001597 (MOV64ri tconstpool :$dst)>, Requires<[FarData]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001598def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001599 (MOV64ri tjumptable :$dst)>, Requires<[FarData]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001600def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001601 (MOV64ri tglobaladdr :$dst)>, Requires<[FarData]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001602def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001603 (MOV64ri texternalsym:$dst)>, Requires<[FarData]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001604
Chris Lattnerc04cd042009-07-11 23:17:29 +00001605// In static codegen with small code model, we can get the address of a label
1606// into a register with 'movl'. FIXME: This is a hack, the 'imm' predicate of
1607// the MOV64ri64i32 should accept these.
1608def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1609 (MOV64ri64i32 tconstpool :$dst)>, Requires<[SmallCode]>;
1610def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1611 (MOV64ri64i32 tjumptable :$dst)>, Requires<[SmallCode]>;
1612def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1613 (MOV64ri64i32 tglobaladdr :$dst)>, Requires<[SmallCode]>;
1614def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1615 (MOV64ri64i32 texternalsym:$dst)>, Requires<[SmallCode]>;
1616
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001617// In kernel code model, we can get the address of a label
1618// into a register with 'movq'. FIXME: This is a hack, the 'imm' predicate of
1619// the MOV64ri32 should accept these.
1620def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
1621 (MOV64ri32 tconstpool :$dst)>, Requires<[KernelCode]>;
1622def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1623 (MOV64ri32 tjumptable :$dst)>, Requires<[KernelCode]>;
1624def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1625 (MOV64ri32 tglobaladdr :$dst)>, Requires<[KernelCode]>;
1626def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1627 (MOV64ri32 texternalsym:$dst)>, Requires<[KernelCode]>;
Chris Lattnerc04cd042009-07-11 23:17:29 +00001628
Chris Lattnerdc6fc472009-06-27 04:16:01 +00001629// If we have small model and -static mode, it is safe to store global addresses
1630// directly as immediates. FIXME: This is really a hack, the 'imm' predicate
Chris Lattner0d2dad62009-07-11 22:50:33 +00001631// for MOV64mi32 should handle this sort of thing.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001632def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1633 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001634 Requires<[NearData, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001635def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1636 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001637 Requires<[NearData, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001638def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
1639 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001640 Requires<[NearData, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001641def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
1642 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Anton Korobeynikov68d4eca2009-08-06 11:23:24 +00001643 Requires<[NearData, IsStatic]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001644
1645// Calls
1646// Direct PC relative function call for small code model. 32-bit displacement
1647// sign extended to 64-bit.
1648def : Pat<(X86call (i64 tglobaladdr:$dst)),
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +00001649 (CALL64pcrel32 tglobaladdr:$dst)>, Requires<[NotWin64]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001650def : Pat<(X86call (i64 texternalsym:$dst)),
Anton Korobeynikov2cbcdb72009-08-03 08:12:53 +00001651 (CALL64pcrel32 texternalsym:$dst)>, Requires<[NotWin64]>;
1652
1653def : Pat<(X86call (i64 tglobaladdr:$dst)),
1654 (WINCALL64pcrel32 tglobaladdr:$dst)>, Requires<[IsWin64]>;
1655def : Pat<(X86call (i64 texternalsym:$dst)),
1656 (WINCALL64pcrel32 texternalsym:$dst)>, Requires<[IsWin64]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001657
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001658// tailcall stuff
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00001659def : Pat<(X86tcret GR64:$dst, imm:$off),
1660 (TCRETURNri64 GR64:$dst, imm:$off)>;
1661
1662def : Pat<(X86tcret (i64 tglobaladdr:$dst), imm:$off),
1663 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1664
1665def : Pat<(X86tcret (i64 texternalsym:$dst), imm:$off),
1666 (TCRETURNdi64 texternalsym:$dst, imm:$off)>;
1667
Dan Gohmanec596042007-09-17 14:35:24 +00001668// Comparisons.
1669
1670// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00001671def : Pat<(parallel (X86cmp GR64:$src1, 0), (implicit EFLAGS)),
Dan Gohmanec596042007-09-17 14:35:24 +00001672 (TEST64rr GR64:$src1, GR64:$src1)>;
1673
Dan Gohman0a3c5222009-01-07 01:00:24 +00001674// Conditional moves with folded loads with operands swapped and conditions
1675// inverted.
1676def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_B, EFLAGS),
1677 (CMOVAE64rm GR64:$src2, addr:$src1)>;
1678def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_AE, EFLAGS),
1679 (CMOVB64rm GR64:$src2, addr:$src1)>;
1680def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_E, EFLAGS),
1681 (CMOVNE64rm GR64:$src2, addr:$src1)>;
1682def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NE, EFLAGS),
1683 (CMOVE64rm GR64:$src2, addr:$src1)>;
1684def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_BE, EFLAGS),
1685 (CMOVA64rm GR64:$src2, addr:$src1)>;
1686def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_A, EFLAGS),
1687 (CMOVBE64rm GR64:$src2, addr:$src1)>;
1688def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_L, EFLAGS),
1689 (CMOVGE64rm GR64:$src2, addr:$src1)>;
1690def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_GE, EFLAGS),
1691 (CMOVL64rm GR64:$src2, addr:$src1)>;
1692def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_LE, EFLAGS),
1693 (CMOVG64rm GR64:$src2, addr:$src1)>;
1694def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_G, EFLAGS),
1695 (CMOVLE64rm GR64:$src2, addr:$src1)>;
1696def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_P, EFLAGS),
1697 (CMOVNP64rm GR64:$src2, addr:$src1)>;
1698def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NP, EFLAGS),
1699 (CMOVP64rm GR64:$src2, addr:$src1)>;
1700def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_S, EFLAGS),
1701 (CMOVNS64rm GR64:$src2, addr:$src1)>;
1702def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NS, EFLAGS),
1703 (CMOVS64rm GR64:$src2, addr:$src1)>;
1704def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_O, EFLAGS),
1705 (CMOVNO64rm GR64:$src2, addr:$src1)>;
1706def : Pat<(X86cmov (loadi64 addr:$src1), GR64:$src2, X86_COND_NO, EFLAGS),
1707 (CMOVO64rm GR64:$src2, addr:$src1)>;
Christopher Lambb371e032008-03-13 05:47:01 +00001708
Duncan Sands082524c2008-01-23 20:39:46 +00001709// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001710def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1711
1712// extload
Dan Gohmanab460da2008-08-27 17:33:15 +00001713// When extloading from 16-bit and smaller memory locations into 64-bit registers,
1714// use zero-extending loads so that the entire 64-bit register is defined, avoiding
1715// partial-register updates.
1716def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1717def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1718def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1719// For other extloads, use subregs, since the high contents of the register are
1720// defined after an extload.
Dan Gohmandd612bb2008-08-20 21:27:32 +00001721def : Pat<(extloadi64i32 addr:$src),
Dan Gohman9959b052009-08-26 14:59:13 +00001722 (SUBREG_TO_REG (i64 0), (MOV32rm addr:$src),
Dan Gohmandd612bb2008-08-20 21:27:32 +00001723 x86_subreg_32bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001724
Dan Gohman9959b052009-08-26 14:59:13 +00001725// anyext. Define these to do an explicit zero-extend to
1726// avoid partial-register updates.
1727def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1728def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16 :$src)>;
1729def : Pat<(i64 (anyext GR32:$src)),
1730 (SUBREG_TO_REG (i64 0), GR32:$src, x86_subreg_32bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001731
1732//===----------------------------------------------------------------------===//
1733// Some peepholes
1734//===----------------------------------------------------------------------===//
1735
Dan Gohman5a5e6e92008-10-17 01:33:43 +00001736// Odd encoding trick: -128 fits into an 8-bit immediate field while
1737// +128 doesn't, so in this special case use a sub instead of an add.
1738def : Pat<(add GR64:$src1, 128),
1739 (SUB64ri8 GR64:$src1, -128)>;
1740def : Pat<(store (add (loadi64 addr:$dst), 128), addr:$dst),
1741 (SUB64mi8 addr:$dst, -128)>;
1742
1743// The same trick applies for 32-bit immediate fields in 64-bit
1744// instructions.
1745def : Pat<(add GR64:$src1, 0x0000000080000000),
1746 (SUB64ri32 GR64:$src1, 0xffffffff80000000)>;
1747def : Pat<(store (add (loadi64 addr:$dst), 0x00000000800000000), addr:$dst),
1748 (SUB64mi32 addr:$dst, 0xffffffff80000000)>;
1749
Dan Gohman47a419d2008-08-07 02:54:50 +00001750// r & (2^32-1) ==> movz
Dan Gohman5a5e6e92008-10-17 01:33:43 +00001751def : Pat<(and GR64:$src, 0x00000000FFFFFFFF),
Dan Gohman744d4622009-04-13 16:09:41 +00001752 (MOVZX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
Dan Gohman9203ab42008-07-30 18:09:17 +00001753// r & (2^16-1) ==> movz
1754def : Pat<(and GR64:$src, 0xffff),
1755 (MOVZX64rr16 (i16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)))>;
1756// r & (2^8-1) ==> movz
1757def : Pat<(and GR64:$src, 0xff),
1758 (MOVZX64rr8 (i8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)))>;
Dan Gohman9203ab42008-07-30 18:09:17 +00001759// r & (2^8-1) ==> movz
1760def : Pat<(and GR32:$src1, 0xff),
Dan Gohman744d4622009-04-13 16:09:41 +00001761 (MOVZX32rr8 (EXTRACT_SUBREG GR32:$src1, x86_subreg_8bit))>,
Dan Gohman9203ab42008-07-30 18:09:17 +00001762 Requires<[In64BitMode]>;
1763// r & (2^8-1) ==> movz
1764def : Pat<(and GR16:$src1, 0xff),
1765 (MOVZX16rr8 (i8 (EXTRACT_SUBREG GR16:$src1, x86_subreg_8bit)))>,
1766 Requires<[In64BitMode]>;
Christopher Lambb371e032008-03-13 05:47:01 +00001767
Dan Gohmandd612bb2008-08-20 21:27:32 +00001768// sext_inreg patterns
1769def : Pat<(sext_inreg GR64:$src, i32),
Dan Gohman744d4622009-04-13 16:09:41 +00001770 (MOVSX64rr32 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001771def : Pat<(sext_inreg GR64:$src, i16),
Dan Gohman744d4622009-04-13 16:09:41 +00001772 (MOVSX64rr16 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001773def : Pat<(sext_inreg GR64:$src, i8),
Dan Gohman744d4622009-04-13 16:09:41 +00001774 (MOVSX64rr8 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit))>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001775def : Pat<(sext_inreg GR32:$src, i8),
Dan Gohman744d4622009-04-13 16:09:41 +00001776 (MOVSX32rr8 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00001777 Requires<[In64BitMode]>;
1778def : Pat<(sext_inreg GR16:$src, i8),
1779 (MOVSX16rr8 (i8 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)))>,
1780 Requires<[In64BitMode]>;
1781
1782// trunc patterns
1783def : Pat<(i32 (trunc GR64:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001784 (EXTRACT_SUBREG GR64:$src, x86_subreg_32bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001785def : Pat<(i16 (trunc GR64:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001786 (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001787def : Pat<(i8 (trunc GR64:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001788 (EXTRACT_SUBREG GR64:$src, x86_subreg_8bit)>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00001789def : Pat<(i8 (trunc GR32:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001790 (EXTRACT_SUBREG GR32:$src, x86_subreg_8bit)>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00001791 Requires<[In64BitMode]>;
1792def : Pat<(i8 (trunc GR16:$src)),
Dan Gohman744d4622009-04-13 16:09:41 +00001793 (EXTRACT_SUBREG GR16:$src, x86_subreg_8bit)>,
1794 Requires<[In64BitMode]>;
1795
1796// h-register tricks.
Dan Gohman3aa0b182009-05-31 17:52:18 +00001797// For now, be conservative on x86-64 and use an h-register extract only if the
1798// value is immediately zero-extended or stored, which are somewhat common
1799// cases. This uses a bunch of code to prevent a register requiring a REX prefix
1800// from being allocated in the same instruction as the h register, as there's
1801// currently no way to describe this requirement to the register allocator.
Dan Gohman744d4622009-04-13 16:09:41 +00001802
1803// h-register extract and zero-extend.
1804def : Pat<(and (srl_su GR64:$src, (i8 8)), (i64 255)),
1805 (SUBREG_TO_REG
1806 (i64 0),
1807 (MOVZX32_NOREXrr8
Dan Gohman6e438702009-04-27 16:33:14 +00001808 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR64:$src, GR64_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001809 x86_subreg_8bit_hi)),
1810 x86_subreg_32bit)>;
1811def : Pat<(and (srl_su GR32:$src, (i8 8)), (i32 255)),
1812 (MOVZX32_NOREXrr8
Dan Gohman6e438702009-04-27 16:33:14 +00001813 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001814 x86_subreg_8bit_hi))>,
1815 Requires<[In64BitMode]>;
1816def : Pat<(srl_su GR16:$src, (i8 8)),
1817 (EXTRACT_SUBREG
1818 (MOVZX32_NOREXrr8
Dan Gohman6e438702009-04-27 16:33:14 +00001819 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001820 x86_subreg_8bit_hi)),
1821 x86_subreg_16bit)>,
1822 Requires<[In64BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00001823def : Pat<(i32 (zext (srl_su GR16:$src, (i8 8)))),
1824 (MOVZX32_NOREXrr8
1825 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
1826 x86_subreg_8bit_hi))>,
1827 Requires<[In64BitMode]>;
Dan Gohman9959b052009-08-26 14:59:13 +00001828def : Pat<(i32 (anyext (srl_su GR16:$src, (i8 8)))),
1829 (MOVZX32_NOREXrr8
1830 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
1831 x86_subreg_8bit_hi))>,
1832 Requires<[In64BitMode]>;
Evan Cheng957ca282009-05-29 01:44:43 +00001833def : Pat<(i64 (zext (srl_su GR16:$src, (i8 8)))),
1834 (SUBREG_TO_REG
1835 (i64 0),
1836 (MOVZX32_NOREXrr8
1837 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
1838 x86_subreg_8bit_hi)),
1839 x86_subreg_32bit)>;
Dan Gohman9959b052009-08-26 14:59:13 +00001840def : Pat<(i64 (anyext (srl_su GR16:$src, (i8 8)))),
1841 (SUBREG_TO_REG
1842 (i64 0),
1843 (MOVZX32_NOREXrr8
1844 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
1845 x86_subreg_8bit_hi)),
1846 x86_subreg_32bit)>;
Dan Gohman744d4622009-04-13 16:09:41 +00001847
1848// h-register extract and store.
1849def : Pat<(store (i8 (trunc_su (srl_su GR64:$src, (i8 8)))), addr:$dst),
1850 (MOV8mr_NOREX
1851 addr:$dst,
Dan Gohman6e438702009-04-27 16:33:14 +00001852 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR64:$src, GR64_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001853 x86_subreg_8bit_hi))>;
1854def : Pat<(store (i8 (trunc_su (srl_su GR32:$src, (i8 8)))), addr:$dst),
1855 (MOV8mr_NOREX
1856 addr:$dst,
Dan Gohman6e438702009-04-27 16:33:14 +00001857 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR32:$src, GR32_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001858 x86_subreg_8bit_hi))>,
1859 Requires<[In64BitMode]>;
1860def : Pat<(store (i8 (trunc_su (srl_su GR16:$src, (i8 8)))), addr:$dst),
1861 (MOV8mr_NOREX
1862 addr:$dst,
Dan Gohman6e438702009-04-27 16:33:14 +00001863 (EXTRACT_SUBREG (COPY_TO_REGCLASS GR16:$src, GR16_ABCD),
Dan Gohman744d4622009-04-13 16:09:41 +00001864 x86_subreg_8bit_hi))>,
Dan Gohmandd612bb2008-08-20 21:27:32 +00001865 Requires<[In64BitMode]>;
1866
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001867// (shl x, 1) ==> (add x, x)
1868def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1869
Evan Cheng76a64c72008-08-30 02:03:58 +00001870// (shl x (and y, 63)) ==> (shl x, y)
1871def : Pat<(shl GR64:$src1, (and CL:$amt, 63)),
1872 (SHL64rCL GR64:$src1)>;
1873def : Pat<(store (shl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1874 (SHL64mCL addr:$dst)>;
1875
1876def : Pat<(srl GR64:$src1, (and CL:$amt, 63)),
1877 (SHR64rCL GR64:$src1)>;
1878def : Pat<(store (srl (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1879 (SHR64mCL addr:$dst)>;
1880
1881def : Pat<(sra GR64:$src1, (and CL:$amt, 63)),
1882 (SAR64rCL GR64:$src1)>;
1883def : Pat<(store (sra (loadi64 addr:$dst), (and CL:$amt, 63)), addr:$dst),
1884 (SAR64mCL addr:$dst)>;
1885
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001886// (or (x >> c) | (y << (64 - c))) ==> (shrd64 x, y, c)
1887def : Pat<(or (srl GR64:$src1, CL:$amt),
1888 (shl GR64:$src2, (sub 64, CL:$amt))),
1889 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1890
1891def : Pat<(store (or (srl (loadi64 addr:$dst), CL:$amt),
1892 (shl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1893 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1894
Dan Gohman921581d2008-10-17 01:23:35 +00001895def : Pat<(or (srl GR64:$src1, (i8 (trunc RCX:$amt))),
1896 (shl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1897 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1898
1899def : Pat<(store (or (srl (loadi64 addr:$dst), (i8 (trunc RCX:$amt))),
1900 (shl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1901 addr:$dst),
1902 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1903
1904def : Pat<(shrd GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm:$amt2)),
1905 (SHRD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>;
1906
1907def : Pat<(store (shrd (loadi64 addr:$dst), (i8 imm:$amt1),
1908 GR64:$src2, (i8 imm:$amt2)), addr:$dst),
1909 (SHRD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>;
1910
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001911// (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
1912def : Pat<(or (shl GR64:$src1, CL:$amt),
1913 (srl GR64:$src2, (sub 64, CL:$amt))),
1914 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1915
1916def : Pat<(store (or (shl (loadi64 addr:$dst), CL:$amt),
1917 (srl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1918 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1919
Dan Gohman921581d2008-10-17 01:23:35 +00001920def : Pat<(or (shl GR64:$src1, (i8 (trunc RCX:$amt))),
1921 (srl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1922 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1923
1924def : Pat<(store (or (shl (loadi64 addr:$dst), (i8 (trunc RCX:$amt))),
1925 (srl GR64:$src2, (i8 (trunc (sub 64, RCX:$amt))))),
1926 addr:$dst),
1927 (SHLD64mrCL addr:$dst, GR64:$src2)>;
1928
1929def : Pat<(shld GR64:$src1, (i8 imm:$amt1), GR64:$src2, (i8 imm:$amt2)),
1930 (SHLD64rri8 GR64:$src1, GR64:$src2, (i8 imm:$amt1))>;
1931
1932def : Pat<(store (shld (loadi64 addr:$dst), (i8 imm:$amt1),
1933 GR64:$src2, (i8 imm:$amt2)), addr:$dst),
1934 (SHLD64mri8 addr:$dst, GR64:$src2, (i8 imm:$amt1))>;
1935
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001936// X86 specific add which produces a flag.
1937def : Pat<(addc GR64:$src1, GR64:$src2),
1938 (ADD64rr GR64:$src1, GR64:$src2)>;
1939def : Pat<(addc GR64:$src1, (load addr:$src2)),
1940 (ADD64rm GR64:$src1, addr:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001941def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
1942 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001943def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
1944 (ADD64ri32 GR64:$src1, imm:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001945
1946def : Pat<(subc GR64:$src1, GR64:$src2),
1947 (SUB64rr GR64:$src1, GR64:$src2)>;
1948def : Pat<(subc GR64:$src1, (load addr:$src2)),
1949 (SUB64rm GR64:$src1, addr:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001950def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
1951 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohmand16fdc02008-12-19 18:25:21 +00001952def : Pat<(subc GR64:$src1, imm:$src2),
1953 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001954
Bill Wendlingf5399032008-12-12 21:15:41 +00001955//===----------------------------------------------------------------------===//
Dan Gohman99a12192009-03-04 19:44:21 +00001956// EFLAGS-defining Patterns
Bill Wendlingf5399032008-12-12 21:15:41 +00001957//===----------------------------------------------------------------------===//
1958
Dan Gohman99a12192009-03-04 19:44:21 +00001959// Register-Register Addition with EFLAGS result
1960def : Pat<(parallel (X86add_flag GR64:$src1, GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001961 (implicit EFLAGS)),
1962 (ADD64rr GR64:$src1, GR64:$src2)>;
1963
Dan Gohman99a12192009-03-04 19:44:21 +00001964// Register-Integer Addition with EFLAGS result
1965def : Pat<(parallel (X86add_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001966 (implicit EFLAGS)),
1967 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001968def : Pat<(parallel (X86add_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00001969 (implicit EFLAGS)),
1970 (ADD64ri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00001971
Dan Gohman99a12192009-03-04 19:44:21 +00001972// Register-Memory Addition with EFLAGS result
1973def : Pat<(parallel (X86add_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00001974 (implicit EFLAGS)),
1975 (ADD64rm GR64:$src1, addr:$src2)>;
1976
Dan Gohman99a12192009-03-04 19:44:21 +00001977// Memory-Register Addition with EFLAGS result
1978def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001979 addr:$dst),
1980 (implicit EFLAGS)),
1981 (ADD64mr addr:$dst, GR64:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001982def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001983 addr:$dst),
1984 (implicit EFLAGS)),
1985 (ADD64mi8 addr:$dst, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00001986def : Pat<(parallel (store (X86add_flag (loadi64 addr:$dst), i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00001987 addr:$dst),
1988 (implicit EFLAGS)),
1989 (ADD64mi32 addr:$dst, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00001990
Dan Gohman99a12192009-03-04 19:44:21 +00001991// Register-Register Subtraction with EFLAGS result
1992def : Pat<(parallel (X86sub_flag GR64:$src1, GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00001993 (implicit EFLAGS)),
1994 (SUB64rr GR64:$src1, GR64:$src2)>;
1995
Dan Gohman99a12192009-03-04 19:44:21 +00001996// Register-Memory Subtraction with EFLAGS result
1997def : Pat<(parallel (X86sub_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00001998 (implicit EFLAGS)),
1999 (SUB64rm GR64:$src1, addr:$src2)>;
2000
Dan Gohman99a12192009-03-04 19:44:21 +00002001// Register-Integer Subtraction with EFLAGS result
2002def : Pat<(parallel (X86sub_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002003 (implicit EFLAGS)),
2004 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00002005def : Pat<(parallel (X86sub_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00002006 (implicit EFLAGS)),
2007 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00002008
Dan Gohman99a12192009-03-04 19:44:21 +00002009// Memory-Register Subtraction with EFLAGS result
2010def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002011 addr:$dst),
2012 (implicit EFLAGS)),
2013 (SUB64mr addr:$dst, GR64:$src2)>;
2014
Dan Gohman99a12192009-03-04 19:44:21 +00002015// Memory-Integer Subtraction with EFLAGS result
2016def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002017 addr:$dst),
2018 (implicit EFLAGS)),
2019 (SUB64mi8 addr:$dst, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00002020def : Pat<(parallel (store (X86sub_flag (loadi64 addr:$dst), i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00002021 addr:$dst),
2022 (implicit EFLAGS)),
2023 (SUB64mi32 addr:$dst, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00002024
Dan Gohman99a12192009-03-04 19:44:21 +00002025// Register-Register Signed Integer Multiplication with EFLAGS result
2026def : Pat<(parallel (X86smul_flag GR64:$src1, GR64:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002027 (implicit EFLAGS)),
2028 (IMUL64rr GR64:$src1, GR64:$src2)>;
2029
Dan Gohman99a12192009-03-04 19:44:21 +00002030// Register-Memory Signed Integer Multiplication with EFLAGS result
2031def : Pat<(parallel (X86smul_flag GR64:$src1, (loadi64 addr:$src2)),
Bill Wendlingf5399032008-12-12 21:15:41 +00002032 (implicit EFLAGS)),
2033 (IMUL64rm GR64:$src1, addr:$src2)>;
2034
Dan Gohman99a12192009-03-04 19:44:21 +00002035// Register-Integer Signed Integer Multiplication with EFLAGS result
2036def : Pat<(parallel (X86smul_flag GR64:$src1, i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002037 (implicit EFLAGS)),
2038 (IMUL64rri8 GR64:$src1, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00002039def : Pat<(parallel (X86smul_flag GR64:$src1, i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00002040 (implicit EFLAGS)),
2041 (IMUL64rri32 GR64:$src1, i64immSExt32:$src2)>;
Bill Wendlingf5399032008-12-12 21:15:41 +00002042
Dan Gohman99a12192009-03-04 19:44:21 +00002043// Memory-Integer Signed Integer Multiplication with EFLAGS result
2044def : Pat<(parallel (X86smul_flag (loadi64 addr:$src1), i64immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002045 (implicit EFLAGS)),
2046 (IMUL64rmi8 addr:$src1, i64immSExt8:$src2)>;
Dan Gohman99a12192009-03-04 19:44:21 +00002047def : Pat<(parallel (X86smul_flag (loadi64 addr:$src1), i64immSExt32:$src2),
Dan Gohmand16fdc02008-12-19 18:25:21 +00002048 (implicit EFLAGS)),
2049 (IMUL64rmi32 addr:$src1, i64immSExt32:$src2)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002050
Dan Gohman99a12192009-03-04 19:44:21 +00002051// INC and DEC with EFLAGS result. Note that these do not set CF.
Dan Gohmaneebcac72009-03-05 21:32:23 +00002052def : Pat<(parallel (X86inc_flag GR16:$src), (implicit EFLAGS)),
2053 (INC64_16r GR16:$src)>, Requires<[In64BitMode]>;
2054def : Pat<(parallel (store (i16 (X86inc_flag (loadi16 addr:$dst))), addr:$dst),
2055 (implicit EFLAGS)),
2056 (INC64_16m addr:$dst)>, Requires<[In64BitMode]>;
2057def : Pat<(parallel (X86dec_flag GR16:$src), (implicit EFLAGS)),
2058 (DEC64_16r GR16:$src)>, Requires<[In64BitMode]>;
2059def : Pat<(parallel (store (i16 (X86dec_flag (loadi16 addr:$dst))), addr:$dst),
2060 (implicit EFLAGS)),
2061 (DEC64_16m addr:$dst)>, Requires<[In64BitMode]>;
2062
2063def : Pat<(parallel (X86inc_flag GR32:$src), (implicit EFLAGS)),
2064 (INC64_32r GR32:$src)>, Requires<[In64BitMode]>;
2065def : Pat<(parallel (store (i32 (X86inc_flag (loadi32 addr:$dst))), addr:$dst),
2066 (implicit EFLAGS)),
2067 (INC64_32m addr:$dst)>, Requires<[In64BitMode]>;
2068def : Pat<(parallel (X86dec_flag GR32:$src), (implicit EFLAGS)),
2069 (DEC64_32r GR32:$src)>, Requires<[In64BitMode]>;
2070def : Pat<(parallel (store (i32 (X86dec_flag (loadi32 addr:$dst))), addr:$dst),
2071 (implicit EFLAGS)),
2072 (DEC64_32m addr:$dst)>, Requires<[In64BitMode]>;
2073
Dan Gohman99a12192009-03-04 19:44:21 +00002074def : Pat<(parallel (X86inc_flag GR64:$src), (implicit EFLAGS)),
2075 (INC64r GR64:$src)>;
2076def : Pat<(parallel (store (i64 (X86inc_flag (loadi64 addr:$dst))), addr:$dst),
2077 (implicit EFLAGS)),
2078 (INC64m addr:$dst)>;
2079def : Pat<(parallel (X86dec_flag GR64:$src), (implicit EFLAGS)),
2080 (DEC64r GR64:$src)>;
2081def : Pat<(parallel (store (i64 (X86dec_flag (loadi64 addr:$dst))), addr:$dst),
2082 (implicit EFLAGS)),
2083 (DEC64m addr:$dst)>;
2084
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002085//===----------------------------------------------------------------------===//
2086// X86-64 SSE Instructions
2087//===----------------------------------------------------------------------===//
2088
2089// Move instructions...
2090
Evan Chengb783fa32007-07-19 01:14:50 +00002091def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002092 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002093 [(set VR128:$dst,
2094 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002095def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002096 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
2098 (iPTR 0)))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002099
Evan Chengb783fa32007-07-19 01:14:50 +00002100def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002101 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002102 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002103def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Evan Cheng69ca4da2008-08-25 04:11:42 +00002104 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002105 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
2106
Evan Chengb783fa32007-07-19 01:14:50 +00002107def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002108 "mov{d|q}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002109 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002110def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Evan Cheng69ca4da2008-08-25 04:11:42 +00002111 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002112 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;
Nate Begemanb2975562008-02-03 07:18:54 +00002113
2114//===----------------------------------------------------------------------===//
2115// X86-64 SSE4.1 Instructions
2116//===----------------------------------------------------------------------===//
2117
Nate Begeman4294c1f2008-02-12 22:51:28 +00002118/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
2119multiclass SS41I_extract64<bits<8> opc, string OpcodeStr> {
Nate Begeman0050ab52008-10-29 23:07:17 +00002120 def rr : SS4AIi8<opc, MRMDestReg, (outs GR64:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00002121 (ins VR128:$src1, i32i8imm:$src2),
2122 !strconcat(OpcodeStr,
2123 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2124 [(set GR64:$dst,
2125 (extractelt (v2i64 VR128:$src1), imm:$src2))]>, OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00002126 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman4294c1f2008-02-12 22:51:28 +00002127 (ins i64mem:$dst, VR128:$src1, i32i8imm:$src2),
2128 !strconcat(OpcodeStr,
2129 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2130 [(store (extractelt (v2i64 VR128:$src1), imm:$src2),
2131 addr:$dst)]>, OpSize, REX_W;
2132}
2133
2134defm PEXTRQ : SS41I_extract64<0x16, "pextrq">;
2135
2136let isTwoAddress = 1 in {
2137 multiclass SS41I_insert64<bits<8> opc, string OpcodeStr> {
Evan Cheng78d00612008-03-14 07:39:27 +00002138 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00002139 (ins VR128:$src1, GR64:$src2, i32i8imm:$src3),
2140 !strconcat(OpcodeStr,
2141 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2142 [(set VR128:$dst,
2143 (v2i64 (insertelt VR128:$src1, GR64:$src2, imm:$src3)))]>,
2144 OpSize, REX_W;
Evan Cheng78d00612008-03-14 07:39:27 +00002145 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman4294c1f2008-02-12 22:51:28 +00002146 (ins VR128:$src1, i64mem:$src2, i32i8imm:$src3),
2147 !strconcat(OpcodeStr,
2148 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
2149 [(set VR128:$dst,
2150 (v2i64 (insertelt VR128:$src1, (loadi64 addr:$src2),
2151 imm:$src3)))]>, OpSize, REX_W;
2152 }
2153}
2154
2155defm PINSRQ : SS41I_insert64<0x22, "pinsrq">;
Dan Gohmane84197b2009-09-03 17:18:51 +00002156
2157// -disable-16bit support.
2158def : Pat<(truncstorei16 (i64 imm:$src), addr:$dst),
2159 (MOV16mi addr:$dst, imm:$src)>;
2160def : Pat<(truncstorei16 GR64:$src, addr:$dst),
2161 (MOV16mr addr:$dst, (EXTRACT_SUBREG GR64:$src, x86_subreg_16bit))>;
2162def : Pat<(i64 (sextloadi16 addr:$dst)),
2163 (MOVSX64rm16 addr:$dst)>;
2164def : Pat<(i64 (zextloadi16 addr:$dst)),
2165 (MOVZX64rm16 addr:$dst)>;
2166def : Pat<(i64 (extloadi16 addr:$dst)),
2167 (MOVZX64rm16 addr:$dst)>;