blob: fcf5b75679339bba45aeb55e2ac11c8dd036e043 [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000019#include "ARMConstantPoolValue.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "ARMSubtarget.h"
21#include "ARMTargetMachine.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/CodeGen/Analysis.h"
25#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/MachineConstantPool.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/MachineModuleInfo.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
33#include "llvm/DataLayout.h"
Eric Christopherab695882010-07-21 22:26:11 +000034#include "llvm/DerivedTypes.h"
35#include "llvm/GlobalVariable.h"
36#include "llvm/Instructions.h"
37#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000038#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000039#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000040#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000041#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000042#include "llvm/Support/ErrorHandling.h"
43#include "llvm/Support/GetElementPtrTypeIterator.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000044#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher836c6242010-12-15 23:47:29 +000050extern cl::opt<bool> EnableARMLongCalls;
51
Eric Christopherab695882010-07-21 22:26:11 +000052namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000053
Eric Christopher0d581222010-11-19 22:30:02 +000054 // All possible address modes, plus some.
55 typedef struct Address {
56 enum {
57 RegBase,
58 FrameIndexBase
59 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 union {
62 unsigned Reg;
63 int FI;
64 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000065
Eric Christopher0d581222010-11-19 22:30:02 +000066 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 // Innocuous defaults for our address.
69 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000070 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000071 Base.Reg = 0;
72 }
73 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000074
75class ARMFastISel : public FastISel {
76
77 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
78 /// make the right decision when generating code for different targets.
79 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000080 const TargetMachine &TM;
81 const TargetInstrInfo &TII;
82 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000083 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000084
Eric Christopher8cf6c602010-09-29 22:24:45 +000085 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000086 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000087 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000088
Eric Christopherab695882010-07-21 22:26:11 +000089 public:
Bob Wilsond49edb72012-08-03 04:06:28 +000090 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
91 const TargetLibraryInfo *libInfo)
92 : FastISel(funcInfo, libInfo),
Eric Christopher0fe7d542010-08-17 01:25:29 +000093 TM(funcInfo.MF->getTarget()),
94 TII(*TM.getInstrInfo()),
95 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000096 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000097 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000098 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000099 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000100 }
101
Eric Christophercb592292010-08-20 00:20:31 +0000102 // Code from FastISel.cpp.
Craig Topper35fc62b2012-08-18 21:38:45 +0000103 private:
104 unsigned FastEmitInst_(unsigned MachineInstOpcode,
105 const TargetRegisterClass *RC);
106 unsigned FastEmitInst_r(unsigned MachineInstOpcode,
107 const TargetRegisterClass *RC,
108 unsigned Op0, bool Op0IsKill);
109 unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC,
111 unsigned Op0, bool Op0IsKill,
112 unsigned Op1, bool Op1IsKill);
113 unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill,
117 unsigned Op2, bool Op2IsKill);
118 unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
119 const TargetRegisterClass *RC,
120 unsigned Op0, bool Op0IsKill,
121 uint64_t Imm);
122 unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 const ConstantFP *FPImm);
126 unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 unsigned Op1, bool Op1IsKill,
130 uint64_t Imm);
131 unsigned FastEmitInst_i(unsigned MachineInstOpcode,
132 const TargetRegisterClass *RC,
133 uint64_t Imm);
134 unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
135 const TargetRegisterClass *RC,
136 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000137
Craig Topper35fc62b2012-08-18 21:38:45 +0000138 unsigned FastEmitInst_extractsubreg(MVT RetVT,
139 unsigned Op0, bool Op0IsKill,
140 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000141
Eric Christophercb592292010-08-20 00:20:31 +0000142 // Backend specific FastISel code.
Craig Topper35fc62b2012-08-18 21:38:45 +0000143 private:
Eric Christopherab695882010-07-21 22:26:11 +0000144 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000145 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000146 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000147 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
148 const LoadInst *LI);
Craig Topper35fc62b2012-08-18 21:38:45 +0000149 private:
Eric Christopherab695882010-07-21 22:26:11 +0000150 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000151
Eric Christopher83007122010-08-23 21:44:12 +0000152 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000153 private:
Eric Christopher17787722010-10-21 21:47:51 +0000154 bool SelectLoad(const Instruction *I);
155 bool SelectStore(const Instruction *I);
156 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000157 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000158 bool SelectCmp(const Instruction *I);
159 bool SelectFPExt(const Instruction *I);
160 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000161 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
162 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000163 bool SelectIToFP(const Instruction *I, bool isSigned);
164 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000165 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000166 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000167 bool SelectCall(const Instruction *I, const char *IntrMemName);
168 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000169 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000170 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000171 bool SelectTrunc(const Instruction *I);
172 bool SelectIntExt(const Instruction *I);
Jush Lu29465492012-08-03 02:37:48 +0000173 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopherab695882010-07-21 22:26:11 +0000174
Eric Christopher83007122010-08-23 21:44:12 +0000175 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000176 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000177 bool isTypeLegal(Type *Ty, MVT &VT);
178 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000179 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
180 bool isZExt);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000181 bool ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier404ed3c2011-12-14 17:26:05 +0000182 unsigned Alignment = 0, bool isZExt = true,
183 bool allocReg = true);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000184 bool ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000185 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000186 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000187 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000188 bool ARMIsMemCpySmall(uint64_t Len);
Chad Rosierc9758b12012-12-06 01:34:31 +0000189 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
190 unsigned Alignment);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000191 unsigned ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
192 unsigned ARMMaterializeFP(const ConstantFP *CFP, MVT VT);
193 unsigned ARMMaterializeInt(const Constant *C, MVT VT);
194 unsigned ARMMaterializeGV(const GlobalValue *GV, MVT VT);
195 unsigned ARMMoveToFPReg(MVT VT, unsigned SrcReg);
196 unsigned ARMMoveToIntReg(MVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000197 unsigned ARMSelectCallOp(bool UseReg);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000198 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, MVT VT);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000199
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000200 // Call handling routines.
201 private:
Jush Luee649832012-07-19 09:49:00 +0000202 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
203 bool Return,
204 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000205 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000206 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000207 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000208 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
209 SmallVectorImpl<unsigned> &RegArgs,
210 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000211 unsigned &NumBytes,
212 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000213 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000214 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000215 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000216 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000217 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000218
219 // OptionalDef handling routines.
220 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000221 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000222 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
223 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000224 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000225 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000226 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000227};
Eric Christopherab695882010-07-21 22:26:11 +0000228
229} // end anonymous namespace
230
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000231#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000232
Eric Christopher456144e2010-08-19 00:37:05 +0000233// DefinesOptionalPredicate - This is different from DefinesPredicate in that
234// we don't care about implicit defs here, just places we'll need to add a
235// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
236bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000237 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000238 return false;
239
240 // Look to see if our OptionalDef is defining CPSR or CCR.
241 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
242 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000243 if (!MO.isReg() || !MO.isDef()) continue;
244 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000245 *CPSR = true;
246 }
247 return true;
248}
249
Eric Christopheraf3dce52011-03-12 01:09:29 +0000250bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000251 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000252
Eric Christopheraf3dce52011-03-12 01:09:29 +0000253 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000254 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000255 AFI->isThumb2Function())
256 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000257
Evan Chenge837dea2011-06-28 19:10:37 +0000258 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
259 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000260 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000261
Eric Christopheraf3dce52011-03-12 01:09:29 +0000262 return false;
263}
264
Eric Christopher456144e2010-08-19 00:37:05 +0000265// If the machine is predicable go ahead and add the predicate operands, if
266// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000267// TODO: If we want to support thumb1 then we'll need to deal with optional
268// CPSR defs that need to be added before the remaining operands. See s_cc_out
269// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000270const MachineInstrBuilder &
271ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
272 MachineInstr *MI = &*MIB;
273
Eric Christopheraf3dce52011-03-12 01:09:29 +0000274 // Do we use a predicate? or...
275 // Are we NEON in ARM mode and have a predicate operand? If so, I know
276 // we're not predicable but add it anyways.
277 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000278 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000279
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000280 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher456144e2010-08-19 00:37:05 +0000281 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000282 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000283 if (DefinesOptionalPredicate(MI, &CPSR)) {
284 if (CPSR)
285 AddDefaultT1CC(MIB);
286 else
287 AddDefaultCC(MIB);
288 }
289 return MIB;
290}
291
Eric Christopher0fe7d542010-08-17 01:25:29 +0000292unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
293 const TargetRegisterClass* RC) {
294 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000295 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000296
Eric Christopher456144e2010-08-19 00:37:05 +0000297 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000298 return ResultReg;
299}
300
301unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
302 const TargetRegisterClass *RC,
303 unsigned Op0, bool Op0IsKill) {
304 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000305 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000306
Chad Rosier40d552e2012-02-15 17:36:21 +0000307 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000308 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000309 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000310 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000311 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000312 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000313 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000314 TII.get(TargetOpcode::COPY), ResultReg)
315 .addReg(II.ImplicitDefs[0]));
316 }
317 return ResultReg;
318}
319
320unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
321 const TargetRegisterClass *RC,
322 unsigned Op0, bool Op0IsKill,
323 unsigned Op1, bool Op1IsKill) {
324 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000325 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000326
Chad Rosier40d552e2012-02-15 17:36:21 +0000327 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000328 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000329 .addReg(Op0, Op0IsKill * RegState::Kill)
330 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000331 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000332 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000333 .addReg(Op0, Op0IsKill * RegState::Kill)
334 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000335 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000336 TII.get(TargetOpcode::COPY), ResultReg)
337 .addReg(II.ImplicitDefs[0]));
338 }
339 return ResultReg;
340}
341
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000342unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
343 const TargetRegisterClass *RC,
344 unsigned Op0, bool Op0IsKill,
345 unsigned Op1, bool Op1IsKill,
346 unsigned Op2, bool Op2IsKill) {
347 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000348 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000349
Chad Rosier40d552e2012-02-15 17:36:21 +0000350 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000351 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
352 .addReg(Op0, Op0IsKill * RegState::Kill)
353 .addReg(Op1, Op1IsKill * RegState::Kill)
354 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000355 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000356 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
357 .addReg(Op0, Op0IsKill * RegState::Kill)
358 .addReg(Op1, Op1IsKill * RegState::Kill)
359 .addReg(Op2, Op2IsKill * RegState::Kill));
360 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
361 TII.get(TargetOpcode::COPY), ResultReg)
362 .addReg(II.ImplicitDefs[0]));
363 }
364 return ResultReg;
365}
366
Eric Christopher0fe7d542010-08-17 01:25:29 +0000367unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
368 const TargetRegisterClass *RC,
369 unsigned Op0, bool Op0IsKill,
370 uint64_t Imm) {
371 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000372 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000373
Chad Rosier40d552e2012-02-15 17:36:21 +0000374 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000375 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000376 .addReg(Op0, Op0IsKill * RegState::Kill)
377 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000378 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000379 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000380 .addReg(Op0, Op0IsKill * RegState::Kill)
381 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000382 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000383 TII.get(TargetOpcode::COPY), ResultReg)
384 .addReg(II.ImplicitDefs[0]));
385 }
386 return ResultReg;
387}
388
389unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
390 const TargetRegisterClass *RC,
391 unsigned Op0, bool Op0IsKill,
392 const ConstantFP *FPImm) {
393 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000394 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000395
Chad Rosier40d552e2012-02-15 17:36:21 +0000396 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000397 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000398 .addReg(Op0, Op0IsKill * RegState::Kill)
399 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000400 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000401 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000402 .addReg(Op0, Op0IsKill * RegState::Kill)
403 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000404 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000405 TII.get(TargetOpcode::COPY), ResultReg)
406 .addReg(II.ImplicitDefs[0]));
407 }
408 return ResultReg;
409}
410
411unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
412 const TargetRegisterClass *RC,
413 unsigned Op0, bool Op0IsKill,
414 unsigned Op1, bool Op1IsKill,
415 uint64_t Imm) {
416 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000417 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000418
Chad Rosier40d552e2012-02-15 17:36:21 +0000419 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000420 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000421 .addReg(Op0, Op0IsKill * RegState::Kill)
422 .addReg(Op1, Op1IsKill * RegState::Kill)
423 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000424 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000425 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000426 .addReg(Op0, Op0IsKill * RegState::Kill)
427 .addReg(Op1, Op1IsKill * RegState::Kill)
428 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000429 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000430 TII.get(TargetOpcode::COPY), ResultReg)
431 .addReg(II.ImplicitDefs[0]));
432 }
433 return ResultReg;
434}
435
436unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
437 const TargetRegisterClass *RC,
438 uint64_t Imm) {
439 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000440 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000441
Chad Rosier40d552e2012-02-15 17:36:21 +0000442 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000443 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000444 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000445 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000446 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000447 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000448 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000449 TII.get(TargetOpcode::COPY), ResultReg)
450 .addReg(II.ImplicitDefs[0]));
451 }
452 return ResultReg;
453}
454
Eric Christopherd94bc542011-04-29 22:07:50 +0000455unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
456 const TargetRegisterClass *RC,
457 uint64_t Imm1, uint64_t Imm2) {
458 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000459 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000460
Chad Rosier40d552e2012-02-15 17:36:21 +0000461 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000462 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
463 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000464 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000465 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
466 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000467 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000468 TII.get(TargetOpcode::COPY),
469 ResultReg)
470 .addReg(II.ImplicitDefs[0]));
471 }
472 return ResultReg;
473}
474
Eric Christopher0fe7d542010-08-17 01:25:29 +0000475unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
476 unsigned Op0, bool Op0IsKill,
477 uint32_t Idx) {
478 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
479 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
480 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000481
Eric Christopher456144e2010-08-19 00:37:05 +0000482 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000483 DL, TII.get(TargetOpcode::COPY), ResultReg)
484 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000485 return ResultReg;
486}
487
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000488// TODO: Don't worry about 64-bit now, but when this is fixed remove the
489// checks from the various callers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000490unsigned ARMFastISel::ARMMoveToFPReg(MVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000491 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000492
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000493 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
494 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000495 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000496 .addReg(SrcReg));
497 return MoveReg;
498}
499
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000500unsigned ARMFastISel::ARMMoveToIntReg(MVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000501 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000502
Eric Christopheraa3ace12010-09-09 20:49:25 +0000503 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
504 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000505 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000506 .addReg(SrcReg));
507 return MoveReg;
508}
509
Eric Christopher9ed58df2010-09-09 00:19:41 +0000510// For double width floating point we need to materialize two constants
511// (the high and the low) into integer registers then use a move to get
512// the combined constant into an FP reg.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000513unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, MVT VT) {
Eric Christopher9ed58df2010-09-09 00:19:41 +0000514 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000515 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000516
Eric Christopher9ed58df2010-09-09 00:19:41 +0000517 // This checks to see if we can use VFP3 instructions to materialize
518 // a constant, otherwise we have to go through the constant pool.
519 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000520 int Imm;
521 unsigned Opc;
522 if (is64bit) {
523 Imm = ARM_AM::getFP64Imm(Val);
524 Opc = ARM::FCONSTD;
525 } else {
526 Imm = ARM_AM::getFP32Imm(Val);
527 Opc = ARM::FCONSTS;
528 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000529 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
530 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
531 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000532 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000533 return DestReg;
534 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000535
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000536 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000537 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000538
Eric Christopher238bb162010-09-09 23:50:00 +0000539 // MachineConstantPool wants an explicit alignment.
540 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
541 if (Align == 0) {
542 // TODO: Figure out if this is correct.
543 Align = TD.getTypeAllocSize(CFP->getType());
544 }
545 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
546 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
547 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000548
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000549 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000550 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
551 DestReg)
552 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000553 .addReg(0));
554 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000555}
556
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000557unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, MVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000558
Chad Rosier44e89572011-11-04 22:29:00 +0000559 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
560 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000561
562 // If we can do this in a single instruction without a constant pool entry
563 // do so now.
564 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000565 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000566 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosierfc17ddd2012-11-27 01:06:49 +0000567 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
568 &ARM::GPRRegClass;
569 unsigned ImmReg = createResultReg(RC);
Eric Christophere5b13cf2010-11-03 20:21:17 +0000570 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000571 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000572 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000573 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000574 }
575
Chad Rosier4e89d972011-11-11 00:36:21 +0000576 // Use MVN to emit negative constants.
577 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
578 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000579 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000580 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000581 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000582 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
583 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
584 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
585 TII.get(Opc), ImmReg)
586 .addImm(Imm));
587 return ImmReg;
588 }
589 }
590
591 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000592 if (VT != MVT::i32)
593 return false;
594
595 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
596
Eric Christopher56d2b722010-09-02 23:43:26 +0000597 // MachineConstantPool wants an explicit alignment.
598 unsigned Align = TD.getPrefTypeAlignment(C->getType());
599 if (Align == 0) {
600 // TODO: Figure out if this is correct.
601 Align = TD.getTypeAllocSize(C->getType());
602 }
603 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000604
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000605 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000606 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000607 TII.get(ARM::t2LDRpci), DestReg)
608 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000609 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000610 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000611 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000612 TII.get(ARM::LDRcp), DestReg)
613 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000614 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000615
Eric Christopher56d2b722010-09-02 23:43:26 +0000616 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000617}
618
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000619unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, MVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000620 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000621 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000622
Eric Christopher890dbbe2010-10-02 00:32:44 +0000623 Reloc::Model RelocM = TM.getRelocationModel();
Jush Luc4dc2492012-08-29 02:41:21 +0000624 bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM);
Chad Rosier6aa6e5a2012-11-07 00:13:01 +0000625 const TargetRegisterClass *RC = isThumb2 ?
626 (const TargetRegisterClass*)&ARM::rGPRRegClass :
627 (const TargetRegisterClass*)&ARM::GPRRegClass;
628 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000629
630 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000631 // Darwin targets don't support movt with Reloc::Static, see
632 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
633 // static movt relocations.
634 if (Subtarget->useMovt() &&
635 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000636 unsigned Opc;
637 switch (RelocM) {
638 case Reloc::PIC_:
639 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
640 break;
641 case Reloc::DynamicNoPIC:
642 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
643 break;
644 default:
645 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
646 break;
647 }
648 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
649 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000650 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000651 // MachineConstantPool wants an explicit alignment.
652 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
653 if (Align == 0) {
654 // TODO: Figure out if this is correct.
655 Align = TD.getTypeAllocSize(GV->getType());
656 }
657
Jush Lu8f506472012-09-27 05:21:41 +0000658 if (Subtarget->isTargetELF() && RelocM == Reloc::PIC_)
659 return ARMLowerPICELF(GV, Align, VT);
660
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000661 // Grab index.
662 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
663 (Subtarget->isThumb() ? 4 : 8);
664 unsigned Id = AFI->createPICLabelUId();
665 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
666 ARMCP::CPValue,
667 PCAdj);
668 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
669
670 // Load value.
671 MachineInstrBuilder MIB;
672 if (isThumb2) {
673 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
674 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
675 .addConstantPoolIndex(Idx);
676 if (RelocM == Reloc::PIC_)
677 MIB.addImm(Id);
Jush Luc4dc2492012-08-29 02:41:21 +0000678 AddOptionalDefs(MIB);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000679 } else {
680 // The extra immediate is for addrmode2.
681 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
682 DestReg)
683 .addConstantPoolIndex(Idx)
684 .addImm(0);
Jush Luc4dc2492012-08-29 02:41:21 +0000685 AddOptionalDefs(MIB);
686
687 if (RelocM == Reloc::PIC_) {
688 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
689 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
690
691 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
692 DL, TII.get(Opc), NewDestReg)
693 .addReg(DestReg)
694 .addImm(Id);
695 AddOptionalDefs(MIB);
696 return NewDestReg;
697 }
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000698 }
Eric Christopher890dbbe2010-10-02 00:32:44 +0000699 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000700
Jush Luc4dc2492012-08-29 02:41:21 +0000701 if (IsIndirect) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000702 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000703 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000704 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000705 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
706 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000707 .addReg(DestReg)
708 .addImm(0);
709 else
710 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
711 NewDestReg)
712 .addReg(DestReg)
713 .addImm(0);
714 DestReg = NewDestReg;
715 AddOptionalDefs(MIB);
716 }
717
Eric Christopher890dbbe2010-10-02 00:32:44 +0000718 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000719}
720
Eric Christopher9ed58df2010-09-09 00:19:41 +0000721unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
Patrik Hagglunda61b17c2012-12-13 06:34:11 +0000722 MVT VT = TLI.getSimpleValueType(C->getType(), true);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000723
724 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
725 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000726 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
727 return ARMMaterializeGV(GV, VT);
728 else if (isa<ConstantInt>(C))
729 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000730
Eric Christopherc9932f62010-10-01 23:24:42 +0000731 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000732}
733
Chad Rosier944d82b2011-11-17 21:46:13 +0000734// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
735
Eric Christopherf9764fa2010-09-30 20:49:44 +0000736unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
737 // Don't handle dynamic allocas.
738 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000739
Duncan Sands1440e8b2010-11-03 11:35:31 +0000740 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000741 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000742
Eric Christopherf9764fa2010-09-30 20:49:44 +0000743 DenseMap<const AllocaInst*, int>::iterator SI =
744 FuncInfo.StaticAllocaMap.find(AI);
745
746 // This will get lowered later into the correct offsets and registers
747 // via rewriteXFrameIndex.
748 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000749 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000750 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000751 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000752 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000753 TII.get(Opc), ResultReg)
754 .addFrameIndex(SI->second)
755 .addImm(0));
756 return ResultReg;
757 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000758
Eric Christopherf9764fa2010-09-30 20:49:44 +0000759 return 0;
760}
761
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000762bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000763 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000764
Eric Christopherb1cc8482010-08-25 07:23:49 +0000765 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000766 if (evt == MVT::Other || !evt.isSimple()) return false;
767 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000768
Eric Christopherdc908042010-08-31 01:28:42 +0000769 // Handle all legal types, i.e. a register that will directly hold this
770 // value.
771 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000772}
773
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000774bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000775 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000776
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000777 // If this is a type than can be sign or zero-extended to a basic operation
778 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000779 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000780 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000781
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000782 return false;
783}
784
Eric Christopher88de86b2010-11-19 22:36:41 +0000785// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000786bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000787 // Some boilerplate from the X86 FastISel.
788 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000789 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000790 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000791 // Don't walk into other basic blocks unless the object is an alloca from
792 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000793 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
794 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
795 Opcode = I->getOpcode();
796 U = I;
797 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000798 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000799 Opcode = C->getOpcode();
800 U = C;
801 }
802
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000803 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000804 if (Ty->getAddressSpace() > 255)
805 // Fast instruction selection doesn't support the special
806 // address spaces.
807 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000808
Eric Christopher83007122010-08-23 21:44:12 +0000809 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000810 default:
Eric Christopher83007122010-08-23 21:44:12 +0000811 break;
Eric Christopher55324332010-10-12 00:43:21 +0000812 case Instruction::BitCast: {
813 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000814 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000815 }
816 case Instruction::IntToPtr: {
817 // Look past no-op inttoptrs.
818 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000819 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000820 break;
821 }
822 case Instruction::PtrToInt: {
823 // Look past no-op ptrtoints.
824 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000825 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000826 break;
827 }
Eric Christophereae84392010-10-14 09:29:41 +0000828 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000829 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000830 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000831
Eric Christophereae84392010-10-14 09:29:41 +0000832 // Iterate through the GEP folding the constants into offsets where
833 // we can.
834 gep_type_iterator GTI = gep_type_begin(U);
835 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
836 i != e; ++i, ++GTI) {
837 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000838 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000839 const StructLayout *SL = TD.getStructLayout(STy);
840 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
841 TmpOffset += SL->getElementOffset(Idx);
842 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000843 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000844 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000845 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
846 // Constant-offset addressing.
847 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000848 break;
849 }
850 if (isa<AddOperator>(Op) &&
851 (!isa<Instruction>(Op) ||
852 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
853 == FuncInfo.MBB) &&
854 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000855 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000856 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000857 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000858 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000859 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000860 // Iterate on the other operand.
861 Op = cast<AddOperator>(Op)->getOperand(0);
862 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000863 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000864 // Unsupported
865 goto unsupported_gep;
866 }
Eric Christophereae84392010-10-14 09:29:41 +0000867 }
868 }
Eric Christopher2896df82010-10-15 18:02:07 +0000869
870 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000871 Addr.Offset = TmpOffset;
872 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000873
874 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000875 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000876
Eric Christophereae84392010-10-14 09:29:41 +0000877 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000878 break;
879 }
Eric Christopher83007122010-08-23 21:44:12 +0000880 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000881 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000882 DenseMap<const AllocaInst*, int>::iterator SI =
883 FuncInfo.StaticAllocaMap.find(AI);
884 if (SI != FuncInfo.StaticAllocaMap.end()) {
885 Addr.BaseType = Address::FrameIndexBase;
886 Addr.Base.FI = SI->second;
887 return true;
888 }
889 break;
Eric Christopher83007122010-08-23 21:44:12 +0000890 }
891 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000892
Eric Christophercb0b04b2010-08-24 00:07:24 +0000893 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000894 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
895 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000896}
897
Chad Rosierb29b9502011-11-13 02:23:59 +0000898void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000899
Eric Christopher212ae932010-10-21 19:40:30 +0000900 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000901
Eric Christopher212ae932010-10-21 19:40:30 +0000902 bool needsLowering = false;
903 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000904 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000905 case MVT::i1:
906 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000907 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000908 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000909 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000910 // Integer loads/stores handle 12-bit offsets.
911 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000912 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000913 if (needsLowering && isThumb2)
914 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
915 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000916 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000917 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000918 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000919 }
Eric Christopher212ae932010-10-21 19:40:30 +0000920 break;
921 case MVT::f32:
922 case MVT::f64:
923 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000924 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000925 break;
926 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000927
Eric Christopher827656d2010-11-20 22:38:27 +0000928 // If this is a stack pointer and the offset needs to be simplified then
929 // put the alloca address into a register, set the base type back to
930 // register and continue. This should almost never happen.
931 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000932 const TargetRegisterClass *RC = isThumb2 ?
933 (const TargetRegisterClass*)&ARM::tGPRRegClass :
934 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000935 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000936 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000937 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000938 TII.get(Opc), ResultReg)
939 .addFrameIndex(Addr.Base.FI)
940 .addImm(0));
941 Addr.Base.Reg = ResultReg;
942 Addr.BaseType = Address::RegBase;
943 }
944
Eric Christopher212ae932010-10-21 19:40:30 +0000945 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000946 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000947 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000948 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
949 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000950 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000951 }
Eric Christopher83007122010-08-23 21:44:12 +0000952}
953
Eric Christopher564857f2010-12-01 01:40:24 +0000954void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000955 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000956 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000957 // addrmode5 output depends on the selection dag addressing dividing the
958 // offset by 4 that it then later multiplies. Do this here as well.
959 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
960 VT.getSimpleVT().SimpleTy == MVT::f64)
961 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000962
Eric Christopher564857f2010-12-01 01:40:24 +0000963 // Frame base works a bit differently. Handle it separately.
964 if (Addr.BaseType == Address::FrameIndexBase) {
965 int FI = Addr.Base.FI;
966 int Offset = Addr.Offset;
967 MachineMemOperand *MMO =
968 FuncInfo.MF->getMachineMemOperand(
969 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000970 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000971 MFI.getObjectSize(FI),
972 MFI.getObjectAlignment(FI));
973 // Now add the rest of the operands.
974 MIB.addFrameIndex(FI);
975
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000976 // ARM halfword load/stores and signed byte loads need an additional
977 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000978 if (useAM3) {
979 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
980 MIB.addReg(0);
981 MIB.addImm(Imm);
982 } else {
983 MIB.addImm(Addr.Offset);
984 }
Eric Christopher564857f2010-12-01 01:40:24 +0000985 MIB.addMemOperand(MMO);
986 } else {
987 // Now add the rest of the operands.
988 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000989
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000990 // ARM halfword load/stores and signed byte loads need an additional
991 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000992 if (useAM3) {
993 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
994 MIB.addReg(0);
995 MIB.addImm(Imm);
996 } else {
997 MIB.addImm(Addr.Offset);
998 }
Eric Christopher564857f2010-12-01 01:40:24 +0000999 }
1000 AddOptionalDefs(MIB);
1001}
1002
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001003bool ARMFastISel::ARMEmitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +00001004 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherdc908042010-08-31 01:28:42 +00001005 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001006 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001007 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +00001008 const TargetRegisterClass *RC;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001009 switch (VT.SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001010 // This is mostly going to be Neon/vector support.
1011 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +00001012 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001013 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001014 if (isThumb2) {
1015 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1016 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
1017 else
1018 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001019 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001020 if (isZExt) {
1021 Opc = ARM::LDRBi12;
1022 } else {
1023 Opc = ARM::LDRSB;
1024 useAM3 = true;
1025 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001026 }
Craig Topper420761a2012-04-20 07:30:17 +00001027 RC = &ARM::GPRRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001028 break;
Chad Rosier73463472011-11-09 21:30:12 +00001029 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001030 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001031 return false;
1032
Chad Rosier57b29972011-11-14 20:22:27 +00001033 if (isThumb2) {
1034 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1035 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1036 else
1037 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1038 } else {
1039 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1040 useAM3 = true;
1041 }
Craig Topper420761a2012-04-20 07:30:17 +00001042 RC = &ARM::GPRRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001043 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001044 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001045 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001046 return false;
1047
Chad Rosier57b29972011-11-14 20:22:27 +00001048 if (isThumb2) {
1049 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1050 Opc = ARM::t2LDRi8;
1051 else
1052 Opc = ARM::t2LDRi12;
1053 } else {
1054 Opc = ARM::LDRi12;
1055 }
Craig Topper420761a2012-04-20 07:30:17 +00001056 RC = &ARM::GPRRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001057 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001058 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001059 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001060 // Unaligned loads need special handling. Floats require word-alignment.
1061 if (Alignment && Alignment < 4) {
1062 needVMOV = true;
1063 VT = MVT::i32;
1064 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Craig Topper420761a2012-04-20 07:30:17 +00001065 RC = &ARM::GPRRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001066 } else {
1067 Opc = ARM::VLDRS;
1068 RC = TLI.getRegClassFor(VT);
1069 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001070 break;
1071 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001072 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001073 // FIXME: Unaligned loads need special handling. Doublewords require
1074 // word-alignment.
1075 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001076 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001077
Eric Christopher6dab1372010-09-18 01:59:37 +00001078 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001079 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001080 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001081 }
Eric Christopher564857f2010-12-01 01:40:24 +00001082 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001083 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001084
Eric Christopher564857f2010-12-01 01:40:24 +00001085 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001086 if (allocReg)
1087 ResultReg = createResultReg(RC);
1088 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001089 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1090 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001091 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001092
1093 // If we had an unaligned load of a float we've converted it to an regular
1094 // load. Now we must move from the GRP to the FP register.
1095 if (needVMOV) {
1096 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1097 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1098 TII.get(ARM::VMOVSR), MoveReg)
1099 .addReg(ResultReg));
1100 ResultReg = MoveReg;
1101 }
Eric Christopherdc908042010-08-31 01:28:42 +00001102 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001103}
1104
Eric Christopher43b62be2010-09-27 06:02:23 +00001105bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001106 // Atomic loads need special handling.
1107 if (cast<LoadInst>(I)->isAtomic())
1108 return false;
1109
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001110 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001111 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001112 if (!isLoadTypeLegal(I->getType(), VT))
1113 return false;
1114
Eric Christopher564857f2010-12-01 01:40:24 +00001115 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001116 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001117 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001118
1119 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001120 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1121 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001122 UpdateValueMap(I, ResultReg);
1123 return true;
1124}
1125
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001126bool ARMFastISel::ARMEmitStore(MVT VT, unsigned SrcReg, Address &Addr,
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001127 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001128 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001129 bool useAM3 = false;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001130 switch (VT.SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001131 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001132 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001133 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001134 unsigned Res = createResultReg(isThumb2 ?
1135 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1136 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001137 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001138 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1139 TII.get(Opc), Res)
1140 .addReg(SrcReg).addImm(1));
1141 SrcReg = Res;
1142 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001143 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001144 if (isThumb2) {
1145 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1146 StrOpc = ARM::t2STRBi8;
1147 else
1148 StrOpc = ARM::t2STRBi12;
1149 } else {
1150 StrOpc = ARM::STRBi12;
1151 }
Eric Christopher15418772010-10-12 05:39:06 +00001152 break;
1153 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001154 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001155 return false;
1156
Chad Rosier57b29972011-11-14 20:22:27 +00001157 if (isThumb2) {
1158 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1159 StrOpc = ARM::t2STRHi8;
1160 else
1161 StrOpc = ARM::t2STRHi12;
1162 } else {
1163 StrOpc = ARM::STRH;
1164 useAM3 = true;
1165 }
Eric Christopher15418772010-10-12 05:39:06 +00001166 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001167 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001168 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001169 return false;
1170
Chad Rosier57b29972011-11-14 20:22:27 +00001171 if (isThumb2) {
1172 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1173 StrOpc = ARM::t2STRi8;
1174 else
1175 StrOpc = ARM::t2STRi12;
1176 } else {
1177 StrOpc = ARM::STRi12;
1178 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001179 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001180 case MVT::f32:
1181 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001182 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001183 if (Alignment && Alignment < 4) {
1184 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1185 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1186 TII.get(ARM::VMOVRS), MoveReg)
1187 .addReg(SrcReg));
1188 SrcReg = MoveReg;
1189 VT = MVT::i32;
1190 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001191 } else {
1192 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001193 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001194 break;
1195 case MVT::f64:
1196 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001197 // FIXME: Unaligned stores need special handling. Doublewords require
1198 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001199 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001200 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001201
Eric Christopher56d2b722010-09-02 23:43:26 +00001202 StrOpc = ARM::VSTRD;
1203 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001204 }
Eric Christopher564857f2010-12-01 01:40:24 +00001205 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001206 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001207
Eric Christopher564857f2010-12-01 01:40:24 +00001208 // Create the base instruction, then add the operands.
1209 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1210 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001211 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001212 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001213 return true;
1214}
1215
Eric Christopher43b62be2010-09-27 06:02:23 +00001216bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001217 Value *Op0 = I->getOperand(0);
1218 unsigned SrcReg = 0;
1219
Eli Friedman4136d232011-09-02 22:33:24 +00001220 // Atomic stores need special handling.
1221 if (cast<StoreInst>(I)->isAtomic())
1222 return false;
1223
Eric Christopher564857f2010-12-01 01:40:24 +00001224 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001225 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001226 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001227 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001228
Eric Christopher1b61ef42010-09-02 01:48:11 +00001229 // Get the value to be stored into a register.
1230 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001231 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001232
Eric Christopher564857f2010-12-01 01:40:24 +00001233 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001234 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001235 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001236 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001237
Chad Rosier9eff1e32011-12-03 02:21:57 +00001238 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1239 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001240 return true;
1241}
1242
1243static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1244 switch (Pred) {
1245 // Needs two compares...
1246 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001247 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001248 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001249 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001250 return ARMCC::AL;
1251 case CmpInst::ICMP_EQ:
1252 case CmpInst::FCMP_OEQ:
1253 return ARMCC::EQ;
1254 case CmpInst::ICMP_SGT:
1255 case CmpInst::FCMP_OGT:
1256 return ARMCC::GT;
1257 case CmpInst::ICMP_SGE:
1258 case CmpInst::FCMP_OGE:
1259 return ARMCC::GE;
1260 case CmpInst::ICMP_UGT:
1261 case CmpInst::FCMP_UGT:
1262 return ARMCC::HI;
1263 case CmpInst::FCMP_OLT:
1264 return ARMCC::MI;
1265 case CmpInst::ICMP_ULE:
1266 case CmpInst::FCMP_OLE:
1267 return ARMCC::LS;
1268 case CmpInst::FCMP_ORD:
1269 return ARMCC::VC;
1270 case CmpInst::FCMP_UNO:
1271 return ARMCC::VS;
1272 case CmpInst::FCMP_UGE:
1273 return ARMCC::PL;
1274 case CmpInst::ICMP_SLT:
1275 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001276 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001277 case CmpInst::ICMP_SLE:
1278 case CmpInst::FCMP_ULE:
1279 return ARMCC::LE;
1280 case CmpInst::FCMP_UNE:
1281 case CmpInst::ICMP_NE:
1282 return ARMCC::NE;
1283 case CmpInst::ICMP_UGE:
1284 return ARMCC::HS;
1285 case CmpInst::ICMP_ULT:
1286 return ARMCC::LO;
1287 }
Eric Christopher543cf052010-09-01 22:16:27 +00001288}
1289
Eric Christopher43b62be2010-09-27 06:02:23 +00001290bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001291 const BranchInst *BI = cast<BranchInst>(I);
1292 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1293 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001294
Eric Christophere5734102010-09-03 00:35:47 +00001295 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001296
Eric Christopher0e6233b2010-10-29 21:08:19 +00001297 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1298 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001299 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001300 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001301
1302 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001303 // Try to take advantage of fallthrough opportunities.
1304 CmpInst::Predicate Predicate = CI->getPredicate();
1305 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1306 std::swap(TBB, FBB);
1307 Predicate = CmpInst::getInversePredicate(Predicate);
1308 }
1309
1310 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001311
1312 // We may not handle every CC for now.
1313 if (ARMPred == ARMCC::AL) return false;
1314
Chad Rosier75698f32011-10-26 23:17:28 +00001315 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001316 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001317 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001318
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001319 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001320 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1321 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1322 FastEmitBranch(FBB, DL);
1323 FuncInfo.MBB->addSuccessor(TBB);
1324 return true;
1325 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001326 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1327 MVT SourceVT;
1328 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001329 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001330 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001331 unsigned OpReg = getRegForValue(TI->getOperand(0));
1332 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1333 TII.get(TstOpc))
1334 .addReg(OpReg).addImm(1));
1335
1336 unsigned CCMode = ARMCC::NE;
1337 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1338 std::swap(TBB, FBB);
1339 CCMode = ARMCC::EQ;
1340 }
1341
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001342 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001343 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1344 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1345
1346 FastEmitBranch(FBB, DL);
1347 FuncInfo.MBB->addSuccessor(TBB);
1348 return true;
1349 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001350 } else if (const ConstantInt *CI =
1351 dyn_cast<ConstantInt>(BI->getCondition())) {
1352 uint64_t Imm = CI->getZExtValue();
1353 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1354 FastEmitBranch(Target, DL);
1355 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001356 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001357
Eric Christopher0e6233b2010-10-29 21:08:19 +00001358 unsigned CmpReg = getRegForValue(BI->getCondition());
1359 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001360
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001361 // We've been divorced from our compare! Our block was split, and
1362 // now our compare lives in a predecessor block. We musn't
1363 // re-compare here, as the children of the compare aren't guaranteed
1364 // live across the block boundary (we *could* check for this).
1365 // Regardless, the compare has been done in the predecessor block,
1366 // and it left a value for us in a virtual register. Ergo, we test
1367 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001368 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001369 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1370 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001371
Eric Christopher7a20a372011-04-28 16:52:09 +00001372 unsigned CCMode = ARMCC::NE;
1373 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1374 std::swap(TBB, FBB);
1375 CCMode = ARMCC::EQ;
1376 }
1377
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001378 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001379 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001380 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001381 FastEmitBranch(FBB, DL);
1382 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001383 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001384}
1385
Chad Rosier60c8fa62012-02-07 23:56:08 +00001386bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1387 unsigned AddrReg = getRegForValue(I->getOperand(0));
1388 if (AddrReg == 0) return false;
1389
1390 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1391 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1392 .addReg(AddrReg));
Bill Wendling8f47fc82012-10-22 23:30:04 +00001393
1394 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
1395 for (unsigned i = 0, e = IB->getNumSuccessors(); i != e; ++i)
1396 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[IB->getSuccessor(i)]);
1397
Jush Luefc967e2012-06-14 06:08:19 +00001398 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001399}
1400
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001401bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1402 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001403 Type *Ty = Src1Value->getType();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001404 MVT SrcVT = TLI.getSimpleValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001405
Chad Rosierade62002011-10-26 23:25:44 +00001406 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1407 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001408 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001409
Chad Rosier2f2fe412011-11-09 03:22:02 +00001410 // Check to see if the 2nd operand is a constant that we can encode directly
1411 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001412 int Imm = 0;
1413 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001414 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001415 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1416 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001417 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1418 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1419 SrcVT == MVT::i1) {
1420 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001421 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001422 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1423 // then a cmn, because there is no way to represent 2147483648 as a
1424 // signed 32-bit int.
1425 if (Imm < 0 && Imm != (int)0x80000000) {
1426 isNegativeImm = true;
1427 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001428 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001429 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1430 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001431 }
1432 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1433 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1434 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001435 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001436 }
1437
Eric Christopherd43393a2010-09-08 23:13:45 +00001438 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001439 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001440 bool needsExt = false;
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001441 switch (SrcVT.SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001442 default: return false;
1443 // TODO: Verify compares.
1444 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001445 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001446 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001447 break;
1448 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001449 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001450 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001451 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001452 case MVT::i1:
1453 case MVT::i8:
1454 case MVT::i16:
1455 needsExt = true;
1456 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001457 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001458 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001459 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001460 CmpOpc = ARM::t2CMPrr;
1461 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001462 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001463 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001464 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001465 CmpOpc = ARM::CMPrr;
1466 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001467 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001468 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001469 break;
1470 }
1471
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001472 unsigned SrcReg1 = getRegForValue(Src1Value);
1473 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001474
Duncan Sands4c0c5452011-11-28 10:31:27 +00001475 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001476 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001477 SrcReg2 = getRegForValue(Src2Value);
1478 if (SrcReg2 == 0) return false;
1479 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001480
1481 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1482 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001483 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1484 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001485 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001486 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1487 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001488 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001489 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001490
Chad Rosier1c47de82011-11-11 06:27:41 +00001491 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001492 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1493 TII.get(CmpOpc))
1494 .addReg(SrcReg1).addReg(SrcReg2));
1495 } else {
1496 MachineInstrBuilder MIB;
1497 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1498 .addReg(SrcReg1);
1499
1500 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1501 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001502 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001503 AddOptionalDefs(MIB);
1504 }
Chad Rosierade62002011-10-26 23:25:44 +00001505
1506 // For floating point we need to move the result to a comparison register
1507 // that we can then use for branches.
1508 if (Ty->isFloatTy() || Ty->isDoubleTy())
1509 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1510 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001511 return true;
1512}
1513
1514bool ARMFastISel::SelectCmp(const Instruction *I) {
1515 const CmpInst *CI = cast<CmpInst>(I);
1516
Eric Christopher229207a2010-09-29 01:14:47 +00001517 // Get the compare predicate.
1518 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001519
Eric Christopher229207a2010-09-29 01:14:47 +00001520 // We may not handle every CC for now.
1521 if (ARMPred == ARMCC::AL) return false;
1522
Chad Rosier530f7ce2011-10-26 22:47:55 +00001523 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001524 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001525 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001526
Eric Christopher229207a2010-09-29 01:14:47 +00001527 // Now set a register based on the comparison. Explicitly set the predicates
1528 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001529 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001530 const TargetRegisterClass *RC = isThumb2 ?
1531 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1532 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001533 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001534 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001535 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001536 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001537 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1538 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001539 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001540
Eric Christophera5b1e682010-09-17 22:28:18 +00001541 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001542 return true;
1543}
1544
Eric Christopher43b62be2010-09-27 06:02:23 +00001545bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001546 // Make sure we have VFP and that we're extending float to double.
1547 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001548
Eric Christopher46203602010-09-09 00:26:48 +00001549 Value *V = I->getOperand(0);
1550 if (!I->getType()->isDoubleTy() ||
1551 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001552
Eric Christopher46203602010-09-09 00:26:48 +00001553 unsigned Op = getRegForValue(V);
1554 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001555
Craig Topper420761a2012-04-20 07:30:17 +00001556 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001557 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001558 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001559 .addReg(Op));
1560 UpdateValueMap(I, Result);
1561 return true;
1562}
1563
Eric Christopher43b62be2010-09-27 06:02:23 +00001564bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001565 // Make sure we have VFP and that we're truncating double to float.
1566 if (!Subtarget->hasVFP2()) return false;
1567
1568 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001569 if (!(I->getType()->isFloatTy() &&
1570 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001571
1572 unsigned Op = getRegForValue(V);
1573 if (Op == 0) return false;
1574
Craig Topper420761a2012-04-20 07:30:17 +00001575 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001576 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001577 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001578 .addReg(Op));
1579 UpdateValueMap(I, Result);
1580 return true;
1581}
1582
Chad Rosierae46a332012-02-03 21:14:11 +00001583bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001584 // Make sure we have VFP.
1585 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001586
Duncan Sands1440e8b2010-11-03 11:35:31 +00001587 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001588 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001589 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001590 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001591
Chad Rosier463fe242011-11-03 02:04:59 +00001592 Value *Src = I->getOperand(0);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001593 MVT SrcVT = TLI.getSimpleValueType(Src->getType(), true);
Chad Rosier463fe242011-11-03 02:04:59 +00001594 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001595 return false;
1596
Chad Rosier463fe242011-11-03 02:04:59 +00001597 unsigned SrcReg = getRegForValue(Src);
1598 if (SrcReg == 0) return false;
1599
1600 // Handle sign-extension.
1601 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001602 MVT DestVT = MVT::i32;
Chad Rosiera69feb02012-02-16 22:45:33 +00001603 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
Chad Rosierae46a332012-02-03 21:14:11 +00001604 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001605 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001606 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001607
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001608 // The conversion routine works on fp-reg to fp-reg and the operand above
1609 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001610 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001611 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001612
Eric Christopher9a040492010-09-09 18:54:59 +00001613 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001614 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1615 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001616 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001617
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001618 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001619 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1620 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001621 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001622 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001623 return true;
1624}
1625
Chad Rosierae46a332012-02-03 21:14:11 +00001626bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001627 // Make sure we have VFP.
1628 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001629
Duncan Sands1440e8b2010-11-03 11:35:31 +00001630 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001631 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001632 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001633 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001634
Eric Christopher9a040492010-09-09 18:54:59 +00001635 unsigned Op = getRegForValue(I->getOperand(0));
1636 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001637
Eric Christopher9a040492010-09-09 18:54:59 +00001638 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001639 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001640 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1641 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001642 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001643
Chad Rosieree8901c2012-02-03 20:27:51 +00001644 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001645 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001646 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1647 ResultReg)
1648 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001649
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001650 // This result needs to be in an integer register, but the conversion only
1651 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001652 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001653 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001654
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001655 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001656 return true;
1657}
1658
Eric Christopher3bbd3962010-10-11 08:27:59 +00001659bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001660 MVT VT;
1661 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001662 return false;
1663
1664 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001665 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001666
1667 unsigned CondReg = getRegForValue(I->getOperand(0));
1668 if (CondReg == 0) return false;
1669 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1670 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001671
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001672 // Check to see if we can use an immediate in the conditional move.
1673 int Imm = 0;
1674 bool UseImm = false;
1675 bool isNegativeImm = false;
1676 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1677 assert (VT == MVT::i32 && "Expecting an i32.");
1678 Imm = (int)ConstInt->getValue().getZExtValue();
1679 if (Imm < 0) {
1680 isNegativeImm = true;
1681 Imm = ~Imm;
1682 }
1683 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1684 (ARM_AM::getSOImmVal(Imm) != -1);
1685 }
1686
Duncan Sands4c0c5452011-11-28 10:31:27 +00001687 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001688 if (!UseImm) {
1689 Op2Reg = getRegForValue(I->getOperand(2));
1690 if (Op2Reg == 0) return false;
1691 }
1692
1693 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001694 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001695 .addReg(CondReg).addImm(0));
1696
1697 unsigned MovCCOpc;
Chad Rosierac3158b2012-11-27 21:46:46 +00001698 const TargetRegisterClass *RC;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001699 if (!UseImm) {
Chad Rosierac3158b2012-11-27 21:46:46 +00001700 RC = isThumb2 ? &ARM::tGPRRegClass : &ARM::GPRRegClass;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001701 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1702 } else {
Chad Rosierac3158b2012-11-27 21:46:46 +00001703 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
1704 if (!isNegativeImm)
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001705 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Chad Rosierac3158b2012-11-27 21:46:46 +00001706 else
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001707 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001708 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001709 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001710 if (!UseImm)
1711 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1712 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1713 else
1714 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1715 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001716 UpdateValueMap(I, ResultReg);
1717 return true;
1718}
1719
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001720bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001721 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001722 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001723 if (!isTypeLegal(Ty, VT))
1724 return false;
1725
1726 // If we have integer div support we should have selected this automagically.
1727 // In case we have a real miss go ahead and return false and we'll pick
1728 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001729 if (Subtarget->hasDivide()) return false;
1730
Eric Christopher08637852010-09-30 22:34:19 +00001731 // Otherwise emit a libcall.
1732 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001733 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001734 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001735 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001736 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001737 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001738 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001739 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001740 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001741 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001742 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001743 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001744
Eric Christopher08637852010-09-30 22:34:19 +00001745 return ARMEmitLibcall(I, LC);
1746}
1747
Chad Rosier769422f2012-02-03 21:23:45 +00001748bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001749 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001750 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001751 if (!isTypeLegal(Ty, VT))
1752 return false;
1753
1754 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1755 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001756 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001757 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001758 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001759 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001760 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001761 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001762 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001763 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001764 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001765 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001766
Eric Christopher6a880d62010-10-11 08:37:26 +00001767 return ARMEmitLibcall(I, LC);
1768}
1769
Chad Rosier3901c3e2012-02-06 23:50:07 +00001770bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001771 EVT DestVT = TLI.getValueType(I->getType(), true);
1772
1773 // We can get here in the case when we have a binary operation on a non-legal
1774 // type and the target independent selector doesn't know how to handle it.
1775 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1776 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001777
Chad Rosier6fde8752012-02-08 02:29:21 +00001778 unsigned Opc;
1779 switch (ISDOpcode) {
1780 default: return false;
1781 case ISD::ADD:
1782 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1783 break;
1784 case ISD::OR:
1785 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1786 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001787 case ISD::SUB:
1788 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1789 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001790 }
1791
Chad Rosier3901c3e2012-02-06 23:50:07 +00001792 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1793 if (SrcReg1 == 0) return false;
1794
1795 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1796 // in the instruction, rather then materializing the value in a register.
1797 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1798 if (SrcReg2 == 0) return false;
1799
Chad Rosier3901c3e2012-02-06 23:50:07 +00001800 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1801 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1802 TII.get(Opc), ResultReg)
1803 .addReg(SrcReg1).addReg(SrcReg2));
1804 UpdateValueMap(I, ResultReg);
1805 return true;
1806}
1807
1808bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001809 MVT VT = TLI.getSimpleValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001810
Eric Christopherbc39b822010-09-09 00:53:57 +00001811 // We can get here in the case when we want to use NEON for our fp
1812 // operations, but can't figure out how to. Just use the vfp instructions
1813 // if we have them.
1814 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001815 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001816 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1817 if (isFloat && !Subtarget->hasVFP2())
1818 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001819
Eric Christopherbc39b822010-09-09 00:53:57 +00001820 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001821 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001822 switch (ISDOpcode) {
1823 default: return false;
1824 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001825 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001826 break;
1827 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001828 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001829 break;
1830 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001831 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001832 break;
1833 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001834 unsigned Op1 = getRegForValue(I->getOperand(0));
1835 if (Op1 == 0) return false;
1836
1837 unsigned Op2 = getRegForValue(I->getOperand(1));
1838 if (Op2 == 0) return false;
1839
Eric Christopherbd6bf082010-09-09 01:02:03 +00001840 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001841 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1842 TII.get(Opc), ResultReg)
1843 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001844 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001845 return true;
1846}
1847
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001848// Call Handling Code
1849
Jush Luee649832012-07-19 09:49:00 +00001850// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001851// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001852CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1853 bool Return,
1854 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001855 switch (CC) {
1856 default:
1857 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001858 case CallingConv::Fast:
Jush Lu2ff4e9d2012-08-16 05:15:53 +00001859 if (Subtarget->hasVFP2() && !isVarArg) {
1860 if (!Subtarget->isAAPCS_ABI())
1861 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1862 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1863 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1864 }
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001865 // Fallthrough
1866 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001867 // Use target triple & subtarget features to do actual dispatch.
1868 if (Subtarget->isAAPCS_ABI()) {
1869 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001870 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001871 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1872 else
1873 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1874 } else
1875 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1876 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001877 if (!isVarArg)
1878 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1879 // Fall through to soft float variant, variadic functions don't
1880 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001881 case CallingConv::ARM_AAPCS:
1882 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1883 case CallingConv::ARM_APCS:
1884 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001885 case CallingConv::GHC:
1886 if (Return)
1887 llvm_unreachable("Can't return in GHC call convention");
1888 else
1889 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001890 }
1891}
1892
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001893bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1894 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001895 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001896 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1897 SmallVectorImpl<unsigned> &RegArgs,
1898 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001899 unsigned &NumBytes,
1900 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001901 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001902 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1903 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1904 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001905
Bill Wendling5aeff312012-03-16 23:11:07 +00001906 // Check that we can handle all of the arguments. If we can't, then bail out
1907 // now before we add code to the MBB.
1908 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1909 CCValAssign &VA = ArgLocs[i];
1910 MVT ArgVT = ArgVTs[VA.getValNo()];
1911
1912 // We don't handle NEON/vector parameters yet.
1913 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1914 return false;
1915
1916 // Now copy/store arg to correct locations.
1917 if (VA.isRegLoc() && !VA.needsCustom()) {
1918 continue;
1919 } else if (VA.needsCustom()) {
1920 // TODO: We need custom lowering for vector (v2f64) args.
1921 if (VA.getLocVT() != MVT::f64 ||
1922 // TODO: Only handle register args for now.
1923 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1924 return false;
1925 } else {
1926 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1927 default:
1928 return false;
1929 case MVT::i1:
1930 case MVT::i8:
1931 case MVT::i16:
1932 case MVT::i32:
1933 break;
1934 case MVT::f32:
1935 if (!Subtarget->hasVFP2())
1936 return false;
1937 break;
1938 case MVT::f64:
1939 if (!Subtarget->hasVFP2())
1940 return false;
1941 break;
1942 }
1943 }
1944 }
1945
1946 // At the point, we are able to handle the call's arguments in fast isel.
1947
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001948 // Get a count of how many bytes are to be pushed on the stack.
1949 NumBytes = CCInfo.getNextStackOffset();
1950
1951 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001952 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001953 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1954 TII.get(AdjStackDown))
1955 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001956
1957 // Process the args.
1958 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1959 CCValAssign &VA = ArgLocs[i];
1960 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001961 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001962
Bill Wendling5aeff312012-03-16 23:11:07 +00001963 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1964 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001965
Eric Christopherf9764fa2010-09-30 20:49:44 +00001966 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001967 switch (VA.getLocInfo()) {
1968 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001969 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001970 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001971 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1972 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001973 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001974 break;
1975 }
Chad Rosier42536af2011-11-05 20:16:15 +00001976 case CCValAssign::AExt:
1977 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001978 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001979 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001980 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1981 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001982 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001983 break;
1984 }
1985 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001986 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001987 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001988 assert(BC != 0 && "Failed to emit a bitcast!");
1989 Arg = BC;
1990 ArgVT = VA.getLocVT();
1991 break;
1992 }
1993 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001994 }
1995
1996 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00001997 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001998 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00001999 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00002000 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002001 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002002 } else if (VA.needsCustom()) {
2003 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00002004 assert(VA.getLocVT() == MVT::f64 &&
2005 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00002006
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002007 CCValAssign &NextVA = ArgLocs[++i];
2008
Bill Wendling5aeff312012-03-16 23:11:07 +00002009 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
2010 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002011
2012 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2013 TII.get(ARM::VMOVRRD), VA.getLocReg())
2014 .addReg(NextVA.getLocReg(), RegState::Define)
2015 .addReg(Arg));
2016 RegArgs.push_back(VA.getLocReg());
2017 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002018 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00002019 assert(VA.isMemLoc());
2020 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00002021 Address Addr;
2022 Addr.BaseType = Address::RegBase;
2023 Addr.Base.Reg = ARM::SP;
2024 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00002025
Bill Wendling5aeff312012-03-16 23:11:07 +00002026 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2027 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002028 }
2029 }
Bill Wendling5aeff312012-03-16 23:11:07 +00002030
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002031 return true;
2032}
2033
Duncan Sands1440e8b2010-11-03 11:35:31 +00002034bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002035 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00002036 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002037 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00002038 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002039 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2040 TII.get(AdjStackUp))
2041 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002042
2043 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002044 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002045 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002046 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2047 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002048
2049 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002050 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002051 // For this move we copy into two registers and then move into the
2052 // double fp reg we want.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002053 MVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002054 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002055 unsigned ResultReg = createResultReg(DstRC);
2056 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2057 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002058 .addReg(RVLocs[0].getLocReg())
2059 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002060
Eric Christopher3659ac22010-10-20 08:02:24 +00002061 UsedRegs.push_back(RVLocs[0].getLocReg());
2062 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002063
Eric Christopherdccd2c32010-10-11 08:38:55 +00002064 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002065 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002066 } else {
2067 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002068 MVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002069
2070 // Special handling for extended integers.
2071 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2072 CopyVT = MVT::i32;
2073
Craig Topper44d23822012-02-22 05:59:10 +00002074 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002075
Eric Christopher14df8822010-10-01 00:00:11 +00002076 unsigned ResultReg = createResultReg(DstRC);
2077 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2078 ResultReg).addReg(RVLocs[0].getLocReg());
2079 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002080
Eric Christopherdccd2c32010-10-11 08:38:55 +00002081 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002082 UpdateValueMap(I, ResultReg);
2083 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002084 }
2085
Eric Christopherdccd2c32010-10-11 08:38:55 +00002086 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002087}
2088
Eric Christopher4f512ef2010-10-22 01:28:00 +00002089bool ARMFastISel::SelectRet(const Instruction *I) {
2090 const ReturnInst *Ret = cast<ReturnInst>(I);
2091 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002092
Eric Christopher4f512ef2010-10-22 01:28:00 +00002093 if (!FuncInfo.CanLowerReturn)
2094 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002095
Eric Christopher4f512ef2010-10-22 01:28:00 +00002096 CallingConv::ID CC = F.getCallingConv();
2097 if (Ret->getNumOperands() > 0) {
2098 SmallVector<ISD::OutputArg, 4> Outs;
2099 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2100 Outs, TLI);
2101
2102 // Analyze operands of the call, assigning locations to each operand.
2103 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002104 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002105 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2106 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002107
2108 const Value *RV = Ret->getOperand(0);
2109 unsigned Reg = getRegForValue(RV);
2110 if (Reg == 0)
2111 return false;
2112
2113 // Only handle a single return value for now.
2114 if (ValLocs.size() != 1)
2115 return false;
2116
2117 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002118
Eric Christopher4f512ef2010-10-22 01:28:00 +00002119 // Don't bother handling odd stuff for now.
2120 if (VA.getLocInfo() != CCValAssign::Full)
2121 return false;
2122 // Only handle register returns for now.
2123 if (!VA.isRegLoc())
2124 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002125
2126 unsigned SrcReg = Reg + VA.getValNo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002127 MVT RVVT = TLI.getSimpleValueType(RV->getType());
2128 MVT DestVT = VA.getValVT();
Chad Rosierf470cbb2011-11-04 00:50:21 +00002129 // Special handling for extended integers.
2130 if (RVVT != DestVT) {
2131 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2132 return false;
2133
Chad Rosierf470cbb2011-11-04 00:50:21 +00002134 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2135
Chad Rosierb8703fe2012-02-17 01:21:28 +00002136 // Perform extension if flagged as either zext or sext. Otherwise, do
2137 // nothing.
2138 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2139 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2140 if (SrcReg == 0) return false;
2141 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002142 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002143
Eric Christopher4f512ef2010-10-22 01:28:00 +00002144 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002145 unsigned DstReg = VA.getLocReg();
2146 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2147 // Avoid a cross-class copy. This is very unlikely.
2148 if (!SrcRC->contains(DstReg))
2149 return false;
2150 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2151 DstReg).addReg(SrcReg);
2152
2153 // Mark the register as live out of the function.
2154 MRI.addLiveOut(VA.getLocReg());
2155 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002156
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002157 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002158 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2159 TII.get(RetOpc)));
2160 return true;
2161}
2162
Chad Rosier49d6fc02012-06-12 19:25:13 +00002163unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2164 if (UseReg)
2165 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2166 else
2167 return isThumb2 ? ARM::tBL : ARM::BL;
2168}
2169
2170unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2171 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2172 GlobalValue::ExternalLinkage, 0, Name);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002173 return ARMMaterializeGV(GV, TLI.getSimpleValueType(GV->getType()));
Eric Christopher872f4a22011-02-22 01:37:10 +00002174}
2175
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002176// A quick function that will emit a call for a named libcall in F with the
2177// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002178// can emit a call for any libcall we can produce. This is an abridged version
2179// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002180// like computed function pointers or strange arguments at call sites.
2181// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2182// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002183bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2184 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002185
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002186 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002187 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002188 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002189 if (RetTy->isVoidTy())
2190 RetVT = MVT::isVoid;
2191 else if (!isTypeLegal(RetTy, RetVT))
2192 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002193
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002194 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002195 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002196 SmallVector<CCValAssign, 16> RVLocs;
2197 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002198 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002199 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2200 return false;
2201 }
2202
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002203 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002204 SmallVector<Value*, 8> Args;
2205 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002206 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002207 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2208 Args.reserve(I->getNumOperands());
2209 ArgRegs.reserve(I->getNumOperands());
2210 ArgVTs.reserve(I->getNumOperands());
2211 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002212 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002213 Value *Op = I->getOperand(i);
2214 unsigned Arg = getRegForValue(Op);
2215 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002216
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002217 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002218 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002219 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002220
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002221 ISD::ArgFlagsTy Flags;
2222 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2223 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002224
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002225 Args.push_back(Op);
2226 ArgRegs.push_back(Arg);
2227 ArgVTs.push_back(ArgVT);
2228 ArgFlags.push_back(Flags);
2229 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002230
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002231 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002232 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002233 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002234 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2235 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002236 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002237
Chad Rosier49d6fc02012-06-12 19:25:13 +00002238 unsigned CalleeReg = 0;
2239 if (EnableARMLongCalls) {
2240 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2241 if (CalleeReg == 0) return false;
2242 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002243
Chad Rosier49d6fc02012-06-12 19:25:13 +00002244 // Issue the call.
2245 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2246 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2247 DL, TII.get(CallOpc));
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002248 // BL / BLX don't take a predicate, but tBL / tBLX do.
2249 if (isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002250 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002251 if (EnableARMLongCalls)
2252 MIB.addReg(CalleeReg);
2253 else
2254 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002255
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002256 // Add implicit physical register uses to the call.
2257 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002258 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002259
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002260 // Add a register mask with the call-preserved registers.
2261 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2262 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2263
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002264 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002265 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002266 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002267
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002268 // Set all unused physreg defs as dead.
2269 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002270
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002271 return true;
2272}
2273
Chad Rosier11add262011-11-11 23:31:03 +00002274bool ARMFastISel::SelectCall(const Instruction *I,
2275 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002276 const CallInst *CI = cast<CallInst>(I);
2277 const Value *Callee = CI->getCalledValue();
2278
Chad Rosier11add262011-11-11 23:31:03 +00002279 // Can't handle inline asm.
2280 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002281
Chad Rosier425e9512012-12-11 00:18:02 +00002282 // Allow SelectionDAG isel to handle tail calls.
2283 if (CI->isTailCall()) return false;
2284
Eric Christopherf9764fa2010-09-30 20:49:44 +00002285 // Check the calling convention.
2286 ImmutableCallSite CS(CI);
2287 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002288
Eric Christopherf9764fa2010-09-30 20:49:44 +00002289 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002290
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002291 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2292 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002293 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002294
Eric Christopherf9764fa2010-09-30 20:49:44 +00002295 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002296 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002297 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002298 if (RetTy->isVoidTy())
2299 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002300 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2301 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002302 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002303
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002304 // Can't handle non-double multi-reg retvals.
2305 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2306 RetVT != MVT::i16 && RetVT != MVT::i32) {
2307 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002308 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2309 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002310 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2311 return false;
2312 }
2313
Eric Christopherf9764fa2010-09-30 20:49:44 +00002314 // Set up the argument vectors.
2315 SmallVector<Value*, 8> Args;
2316 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002317 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002318 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002319 unsigned arg_size = CS.arg_size();
2320 Args.reserve(arg_size);
2321 ArgRegs.reserve(arg_size);
2322 ArgVTs.reserve(arg_size);
2323 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002324 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2325 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002326 // If we're lowering a memory intrinsic instead of a regular call, skip the
2327 // last two arguments, which shouldn't be passed to the underlying function.
2328 if (IntrMemName && e-i <= 2)
2329 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002330
Eric Christopherf9764fa2010-09-30 20:49:44 +00002331 ISD::ArgFlagsTy Flags;
2332 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling3e2d76c2012-10-09 21:38:14 +00002333 if (CS.paramHasAttr(AttrInd, Attributes::SExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002334 Flags.setSExt();
Bill Wendling3e2d76c2012-10-09 21:38:14 +00002335 if (CS.paramHasAttr(AttrInd, Attributes::ZExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002336 Flags.setZExt();
2337
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002338 // FIXME: Only handle *easy* calls for now.
Bill Wendling3e2d76c2012-10-09 21:38:14 +00002339 if (CS.paramHasAttr(AttrInd, Attributes::InReg) ||
2340 CS.paramHasAttr(AttrInd, Attributes::StructRet) ||
2341 CS.paramHasAttr(AttrInd, Attributes::Nest) ||
2342 CS.paramHasAttr(AttrInd, Attributes::ByVal))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002343 return false;
2344
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002345 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002346 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002347 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2348 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002349 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002350
2351 unsigned Arg = getRegForValue(*i);
2352 if (Arg == 0)
2353 return false;
2354
Eric Christopherf9764fa2010-09-30 20:49:44 +00002355 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2356 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002357
Eric Christopherf9764fa2010-09-30 20:49:44 +00002358 Args.push_back(*i);
2359 ArgRegs.push_back(Arg);
2360 ArgVTs.push_back(ArgVT);
2361 ArgFlags.push_back(Flags);
2362 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002363
Eric Christopherf9764fa2010-09-30 20:49:44 +00002364 // Handle the arguments now that we've gotten them.
2365 SmallVector<unsigned, 4> RegArgs;
2366 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002367 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2368 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002369 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002370
Chad Rosier49d6fc02012-06-12 19:25:13 +00002371 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002372 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002373 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002374
Chad Rosier49d6fc02012-06-12 19:25:13 +00002375 unsigned CalleeReg = 0;
2376 if (UseReg) {
2377 if (IntrMemName)
2378 CalleeReg = getLibcallReg(IntrMemName);
2379 else
2380 CalleeReg = getRegForValue(Callee);
2381
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002382 if (CalleeReg == 0) return false;
2383 }
2384
Chad Rosier49d6fc02012-06-12 19:25:13 +00002385 // Issue the call.
2386 unsigned CallOpc = ARMSelectCallOp(UseReg);
2387 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2388 DL, TII.get(CallOpc));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002389
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002390 // ARM calls don't take a predicate, but tBL / tBLX do.
2391 if(isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002392 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002393 if (UseReg)
2394 MIB.addReg(CalleeReg);
2395 else if (!IntrMemName)
2396 MIB.addGlobalAddress(GV, 0, 0);
2397 else
2398 MIB.addExternalSymbol(IntrMemName, 0);
Jush Luefc967e2012-06-14 06:08:19 +00002399
Eric Christopherf9764fa2010-09-30 20:49:44 +00002400 // Add implicit physical register uses to the call.
2401 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002402 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002403
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002404 // Add a register mask with the call-preserved registers.
2405 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2406 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2407
Eric Christopherf9764fa2010-09-30 20:49:44 +00002408 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002409 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002410 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2411 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002412
Eric Christopherf9764fa2010-09-30 20:49:44 +00002413 // Set all unused physreg defs as dead.
2414 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002415
Eric Christopherf9764fa2010-09-30 20:49:44 +00002416 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002417}
2418
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002419bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002420 return Len <= 16;
2421}
2422
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002423bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
Chad Rosierc9758b12012-12-06 01:34:31 +00002424 uint64_t Len, unsigned Alignment) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002425 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002426 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002427 return false;
2428
Chad Rosier909cb4f2011-11-14 22:46:17 +00002429 while (Len) {
2430 MVT VT;
Chad Rosierc9758b12012-12-06 01:34:31 +00002431 if (!Alignment || Alignment >= 4) {
2432 if (Len >= 4)
2433 VT = MVT::i32;
2434 else if (Len >= 2)
2435 VT = MVT::i16;
2436 else {
2437 assert (Len == 1 && "Expected a length of 1!");
2438 VT = MVT::i8;
2439 }
2440 } else {
2441 // Bound based on alignment.
2442 if (Len >= 2 && Alignment == 2)
2443 VT = MVT::i16;
2444 else {
2445 assert (Alignment == 1 && "Expected an alignment of 1!");
2446 VT = MVT::i8;
2447 }
Chad Rosier909cb4f2011-11-14 22:46:17 +00002448 }
2449
2450 bool RV;
2451 unsigned ResultReg;
2452 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002453 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002454 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002455 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002456 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002457
2458 unsigned Size = VT.getSizeInBits()/8;
2459 Len -= Size;
2460 Dest.Offset += Size;
2461 Src.Offset += Size;
2462 }
2463
2464 return true;
2465}
2466
Chad Rosier11add262011-11-11 23:31:03 +00002467bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2468 // FIXME: Handle more intrinsics.
2469 switch (I.getIntrinsicID()) {
2470 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002471 case Intrinsic::frameaddress: {
2472 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2473 MFI->setFrameAddressIsTaken(true);
2474
2475 unsigned LdrOpc;
2476 const TargetRegisterClass *RC;
2477 if (isThumb2) {
2478 LdrOpc = ARM::t2LDRi12;
2479 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2480 } else {
2481 LdrOpc = ARM::LDRi12;
2482 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2483 }
2484
2485 const ARMBaseRegisterInfo *RegInfo =
2486 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2487 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2488 unsigned SrcReg = FramePtr;
2489
2490 // Recursively load frame address
2491 // ldr r0 [fp]
2492 // ldr r0 [r0]
2493 // ldr r0 [r0]
2494 // ...
2495 unsigned DestReg;
2496 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2497 while (Depth--) {
2498 DestReg = createResultReg(RC);
2499 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2500 TII.get(LdrOpc), DestReg)
2501 .addReg(SrcReg).addImm(0));
2502 SrcReg = DestReg;
2503 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002504 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002505 return true;
2506 }
Chad Rosier11add262011-11-11 23:31:03 +00002507 case Intrinsic::memcpy:
2508 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002509 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2510 // Don't handle volatile.
2511 if (MTI.isVolatile())
2512 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002513
2514 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2515 // we would emit dead code because we don't currently handle memmoves.
2516 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2517 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002518 // Small memcpy's are common enough that we want to do them without a call
2519 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002520 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002521 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002522 Address Dest, Src;
2523 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2524 !ARMComputeAddress(MTI.getRawSource(), Src))
2525 return false;
Chad Rosierc9758b12012-12-06 01:34:31 +00002526 unsigned Alignment = MTI.getAlignment();
2527 if (ARMTryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002528 return true;
2529 }
2530 }
Jush Luefc967e2012-06-14 06:08:19 +00002531
Chad Rosier11add262011-11-11 23:31:03 +00002532 if (!MTI.getLength()->getType()->isIntegerTy(32))
2533 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002534
Chad Rosier11add262011-11-11 23:31:03 +00002535 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2536 return false;
2537
2538 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2539 return SelectCall(&I, IntrMemName);
2540 }
2541 case Intrinsic::memset: {
2542 const MemSetInst &MSI = cast<MemSetInst>(I);
2543 // Don't handle volatile.
2544 if (MSI.isVolatile())
2545 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002546
Chad Rosier11add262011-11-11 23:31:03 +00002547 if (!MSI.getLength()->getType()->isIntegerTy(32))
2548 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002549
Chad Rosier11add262011-11-11 23:31:03 +00002550 if (MSI.getDestAddressSpace() > 255)
2551 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002552
Chad Rosier11add262011-11-11 23:31:03 +00002553 return SelectCall(&I, "memset");
2554 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002555 case Intrinsic::trap: {
2556 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::TRAP));
2557 return true;
2558 }
Chad Rosier11add262011-11-11 23:31:03 +00002559 }
Chad Rosier11add262011-11-11 23:31:03 +00002560}
2561
Chad Rosier0d7b2312011-11-02 00:18:48 +00002562bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002563 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002564 // undefined.
2565 Value *Op = I->getOperand(0);
2566
2567 EVT SrcVT, DestVT;
2568 SrcVT = TLI.getValueType(Op->getType(), true);
2569 DestVT = TLI.getValueType(I->getType(), true);
2570
2571 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2572 return false;
2573 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2574 return false;
2575
2576 unsigned SrcReg = getRegForValue(Op);
2577 if (!SrcReg) return false;
2578
2579 // Because the high bits are undefined, a truncate doesn't generate
2580 // any code.
2581 UpdateValueMap(I, SrcReg);
2582 return true;
2583}
2584
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002585unsigned ARMFastISel::ARMEmitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
Chad Rosier87633022011-11-02 17:20:24 +00002586 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002587 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002588 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002589
2590 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002591 bool isBoolZext = false;
Chad Rosierfc17ddd2012-11-27 01:06:49 +00002592 const TargetRegisterClass *RC = TLI.getRegClassFor(MVT::i32);
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002593 switch (SrcVT.SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002594 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002595 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002596 if (!Subtarget->hasV6Ops()) return 0;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002597 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
2598 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002599 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002600 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002601 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Eli Friedman76927d732011-05-25 23:49:02 +00002602 break;
2603 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002604 if (!Subtarget->hasV6Ops()) return 0;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002605 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
2606 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002607 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002608 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002609 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002610 break;
2611 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002612 if (isZExt) {
Chad Rosierfc17ddd2012-11-27 01:06:49 +00002613 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
Chad Rosier6e99a8c2012-11-27 22:29:43 +00002614 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eli Friedman76927d732011-05-25 23:49:02 +00002615 isBoolZext = true;
2616 break;
2617 }
Chad Rosier87633022011-11-02 17:20:24 +00002618 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002619 }
2620
Chad Rosierfc17ddd2012-11-27 01:06:49 +00002621 unsigned ResultReg = createResultReg(RC);
Eli Friedman76927d732011-05-25 23:49:02 +00002622 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002623 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002624 .addReg(SrcReg);
2625 if (isBoolZext)
2626 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002627 else
2628 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002629 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002630 return ResultReg;
2631}
2632
2633bool ARMFastISel::SelectIntExt(const Instruction *I) {
2634 // On ARM, in general, integer casts don't involve legal types; this code
2635 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002636 Type *DestTy = I->getType();
2637 Value *Src = I->getOperand(0);
2638 Type *SrcTy = Src->getType();
2639
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002640 MVT SrcVT, DestVT;
2641 SrcVT = TLI.getSimpleValueType(SrcTy, true);
2642 DestVT = TLI.getSimpleValueType(DestTy, true);
Chad Rosier87633022011-11-02 17:20:24 +00002643
2644 bool isZExt = isa<ZExtInst>(I);
2645 unsigned SrcReg = getRegForValue(Src);
2646 if (!SrcReg) return false;
2647
2648 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2649 if (ResultReg == 0) return false;
2650 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002651 return true;
2652}
2653
Jush Lu29465492012-08-03 02:37:48 +00002654bool ARMFastISel::SelectShift(const Instruction *I,
2655 ARM_AM::ShiftOpc ShiftTy) {
2656 // We handle thumb2 mode by target independent selector
2657 // or SelectionDAG ISel.
2658 if (isThumb2)
2659 return false;
2660
2661 // Only handle i32 now.
2662 EVT DestVT = TLI.getValueType(I->getType(), true);
2663 if (DestVT != MVT::i32)
2664 return false;
2665
2666 unsigned Opc = ARM::MOVsr;
2667 unsigned ShiftImm;
2668 Value *Src2Value = I->getOperand(1);
2669 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2670 ShiftImm = CI->getZExtValue();
2671
2672 // Fall back to selection DAG isel if the shift amount
2673 // is zero or greater than the width of the value type.
2674 if (ShiftImm == 0 || ShiftImm >=32)
2675 return false;
2676
2677 Opc = ARM::MOVsi;
2678 }
2679
2680 Value *Src1Value = I->getOperand(0);
2681 unsigned Reg1 = getRegForValue(Src1Value);
2682 if (Reg1 == 0) return false;
2683
Nadav Roteme7576402012-09-06 11:13:55 +00002684 unsigned Reg2 = 0;
Jush Lu29465492012-08-03 02:37:48 +00002685 if (Opc == ARM::MOVsr) {
2686 Reg2 = getRegForValue(Src2Value);
2687 if (Reg2 == 0) return false;
2688 }
2689
2690 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
2691 if(ResultReg == 0) return false;
2692
2693 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2694 TII.get(Opc), ResultReg)
2695 .addReg(Reg1);
2696
2697 if (Opc == ARM::MOVsi)
2698 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2699 else if (Opc == ARM::MOVsr) {
2700 MIB.addReg(Reg2);
2701 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2702 }
2703
2704 AddOptionalDefs(MIB);
2705 UpdateValueMap(I, ResultReg);
2706 return true;
2707}
2708
Eric Christopher56d2b722010-09-02 23:43:26 +00002709// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002710bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002711
Eric Christopherab695882010-07-21 22:26:11 +00002712 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002713 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002714 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002715 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002716 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002717 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002718 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002719 case Instruction::IndirectBr:
2720 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002721 case Instruction::ICmp:
2722 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002723 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002724 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002725 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002726 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002727 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002728 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002729 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002730 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002731 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002732 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002733 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002734 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002735 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002736 case Instruction::Add:
2737 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002738 case Instruction::Or:
2739 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002740 case Instruction::Sub:
2741 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002742 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002743 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002744 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002745 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002746 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002747 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002748 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002749 return SelectDiv(I, /*isSigned*/ true);
2750 case Instruction::UDiv:
2751 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002752 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002753 return SelectRem(I, /*isSigned*/ true);
2754 case Instruction::URem:
2755 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002756 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002757 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2758 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002759 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002760 case Instruction::Select:
2761 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002762 case Instruction::Ret:
2763 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002764 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002765 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002766 case Instruction::ZExt:
2767 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002768 return SelectIntExt(I);
Jush Lu29465492012-08-03 02:37:48 +00002769 case Instruction::Shl:
2770 return SelectShift(I, ARM_AM::lsl);
2771 case Instruction::LShr:
2772 return SelectShift(I, ARM_AM::lsr);
2773 case Instruction::AShr:
2774 return SelectShift(I, ARM_AM::asr);
Eric Christopherab695882010-07-21 22:26:11 +00002775 default: break;
2776 }
2777 return false;
2778}
2779
Chad Rosierb29b9502011-11-13 02:23:59 +00002780/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2781/// vreg is being provided by the specified load instruction. If possible,
2782/// try to fold the load as an operand to the instruction, returning true if
2783/// successful.
2784bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2785 const LoadInst *LI) {
2786 // Verify we have a legal type before going any further.
2787 MVT VT;
2788 if (!isLoadTypeLegal(LI->getType(), VT))
2789 return false;
2790
2791 // Combine load followed by zero- or sign-extend.
2792 // ldrb r1, [r0] ldrb r1, [r0]
2793 // uxtb r2, r1 =>
2794 // mov r3, r2 mov r3, r1
2795 bool isZExt = true;
2796 switch(MI->getOpcode()) {
2797 default: return false;
2798 case ARM::SXTH:
2799 case ARM::t2SXTH:
2800 isZExt = false;
2801 case ARM::UXTH:
2802 case ARM::t2UXTH:
2803 if (VT != MVT::i16)
2804 return false;
2805 break;
2806 case ARM::SXTB:
2807 case ARM::t2SXTB:
2808 isZExt = false;
2809 case ARM::UXTB:
2810 case ARM::t2UXTB:
2811 if (VT != MVT::i8)
2812 return false;
2813 break;
2814 }
2815 // See if we can handle this address.
2816 Address Addr;
2817 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00002818
Chad Rosierb29b9502011-11-13 02:23:59 +00002819 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002820 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002821 return false;
2822 MI->eraseFromParent();
2823 return true;
2824}
2825
Jush Lu8f506472012-09-27 05:21:41 +00002826unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00002827 unsigned Align, MVT VT) {
Jush Lu8f506472012-09-27 05:21:41 +00002828 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
2829 ARMConstantPoolConstant *CPV =
2830 ARMConstantPoolConstant::Create(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
2831 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
2832
2833 unsigned Opc;
2834 unsigned DestReg1 = createResultReg(TLI.getRegClassFor(VT));
2835 // Load value.
2836 if (isThumb2) {
2837 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2838 TII.get(ARM::t2LDRpci), DestReg1)
2839 .addConstantPoolIndex(Idx));
2840 Opc = UseGOTOFF ? ARM::t2ADDrr : ARM::t2LDRs;
2841 } else {
2842 // The extra immediate is for addrmode2.
2843 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2844 DL, TII.get(ARM::LDRcp), DestReg1)
2845 .addConstantPoolIndex(Idx).addImm(0));
2846 Opc = UseGOTOFF ? ARM::ADDrr : ARM::LDRrs;
2847 }
2848
2849 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
2850 if (GlobalBaseReg == 0) {
2851 GlobalBaseReg = MRI.createVirtualRegister(TLI.getRegClassFor(VT));
2852 AFI->setGlobalBaseReg(GlobalBaseReg);
2853 }
2854
2855 unsigned DestReg2 = createResultReg(TLI.getRegClassFor(VT));
2856 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2857 DL, TII.get(Opc), DestReg2)
2858 .addReg(DestReg1)
2859 .addReg(GlobalBaseReg);
2860 if (!UseGOTOFF)
2861 MIB.addImm(0);
2862 AddOptionalDefs(MIB);
2863
2864 return DestReg2;
2865}
2866
Eric Christopherab695882010-07-21 22:26:11 +00002867namespace llvm {
Bob Wilsond49edb72012-08-03 04:06:28 +00002868 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
2869 const TargetLibraryInfo *libInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002870 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002871 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002872
Eric Christopheraaa8df42010-11-02 01:21:28 +00002873 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002874 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Chad Rosier2b3b3352012-05-11 19:40:25 +00002875 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only())
Bob Wilsond49edb72012-08-03 04:06:28 +00002876 return new ARMFastISel(funcInfo, libInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002877 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002878 }
2879}