blob: 5de555614cc72e2e2cbcbf0835486d77d175b4fb [file] [log] [blame]
Eric Christopherab695882010-07-21 22:26:11 +00001//===-- ARMFastISel.cpp - ARM FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the ARM-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// ARMGenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "ARM.h"
Eric Christopher456144e2010-08-19 00:37:05 +000017#include "ARMBaseInstrInfo.h"
Eric Christopherd10cd7b2010-09-10 23:18:12 +000018#include "ARMCallingConv.h"
Eric Christopherab695882010-07-21 22:26:11 +000019#include "ARMTargetMachine.h"
20#include "ARMSubtarget.h"
Eric Christopherc9932f62010-10-01 23:24:42 +000021#include "ARMConstantPoolValue.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Eric Christopherab695882010-07-21 22:26:11 +000023#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/Instructions.h"
27#include "llvm/IntrinsicInst.h"
Eric Christopherbb3e5da2010-09-14 23:03:37 +000028#include "llvm/Module.h"
Jay Foad562b84b2011-04-11 09:35:34 +000029#include "llvm/Operator.h"
Eric Christopherab695882010-07-21 22:26:11 +000030#include "llvm/CodeGen/Analysis.h"
31#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000033#include "llvm/CodeGen/MachineInstrBuilder.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
Eric Christopherab695882010-07-21 22:26:11 +000035#include "llvm/CodeGen/MachineConstantPool.h"
36#include "llvm/CodeGen/MachineFrameInfo.h"
Eric Christopherd56d61a2010-10-17 01:51:42 +000037#include "llvm/CodeGen/MachineMemOperand.h"
Eric Christopherab695882010-07-21 22:26:11 +000038#include "llvm/CodeGen/MachineRegisterInfo.h"
39#include "llvm/Support/CallSite.h"
Eric Christopher038fea52010-08-17 00:46:57 +000040#include "llvm/Support/CommandLine.h"
Eric Christopherab695882010-07-21 22:26:11 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/GetElementPtrTypeIterator.h"
Micah Villmow3574eca2012-10-08 16:38:25 +000043#include "llvm/DataLayout.h"
Eric Christopher0fe7d542010-08-17 01:25:29 +000044#include "llvm/Target/TargetInstrInfo.h"
45#include "llvm/Target/TargetLowering.h"
46#include "llvm/Target/TargetMachine.h"
Eric Christopherab695882010-07-21 22:26:11 +000047#include "llvm/Target/TargetOptions.h"
48using namespace llvm;
49
Eric Christopher836c6242010-12-15 23:47:29 +000050extern cl::opt<bool> EnableARMLongCalls;
51
Eric Christopherab695882010-07-21 22:26:11 +000052namespace {
Eric Christopher827656d2010-11-20 22:38:27 +000053
Eric Christopher0d581222010-11-19 22:30:02 +000054 // All possible address modes, plus some.
55 typedef struct Address {
56 enum {
57 RegBase,
58 FrameIndexBase
59 } BaseType;
Eric Christopher827656d2010-11-20 22:38:27 +000060
Eric Christopher0d581222010-11-19 22:30:02 +000061 union {
62 unsigned Reg;
63 int FI;
64 } Base;
Eric Christopher827656d2010-11-20 22:38:27 +000065
Eric Christopher0d581222010-11-19 22:30:02 +000066 int Offset;
Eric Christopher827656d2010-11-20 22:38:27 +000067
Eric Christopher0d581222010-11-19 22:30:02 +000068 // Innocuous defaults for our address.
69 Address()
Jim Grosbach0c720762011-05-16 22:24:07 +000070 : BaseType(RegBase), Offset(0) {
Eric Christopher0d581222010-11-19 22:30:02 +000071 Base.Reg = 0;
72 }
73 } Address;
Eric Christopherab695882010-07-21 22:26:11 +000074
75class ARMFastISel : public FastISel {
76
77 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
78 /// make the right decision when generating code for different targets.
79 const ARMSubtarget *Subtarget;
Eric Christopher0fe7d542010-08-17 01:25:29 +000080 const TargetMachine &TM;
81 const TargetInstrInfo &TII;
82 const TargetLowering &TLI;
Eric Christopherc9932f62010-10-01 23:24:42 +000083 ARMFunctionInfo *AFI;
Eric Christopherab695882010-07-21 22:26:11 +000084
Eric Christopher8cf6c602010-09-29 22:24:45 +000085 // Convenience variables to avoid some queries.
Chad Rosier66dc8ca2011-11-08 21:12:00 +000086 bool isThumb2;
Eric Christopher8cf6c602010-09-29 22:24:45 +000087 LLVMContext *Context;
Eric Christophereaa204b2010-09-02 01:39:14 +000088
Eric Christopherab695882010-07-21 22:26:11 +000089 public:
Bob Wilsond49edb72012-08-03 04:06:28 +000090 explicit ARMFastISel(FunctionLoweringInfo &funcInfo,
91 const TargetLibraryInfo *libInfo)
92 : FastISel(funcInfo, libInfo),
Eric Christopher0fe7d542010-08-17 01:25:29 +000093 TM(funcInfo.MF->getTarget()),
94 TII(*TM.getInstrInfo()),
95 TLI(*TM.getTargetLowering()) {
Eric Christopherab695882010-07-21 22:26:11 +000096 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Eric Christopher7fe55b72010-08-23 22:32:45 +000097 AFI = funcInfo.MF->getInfo<ARMFunctionInfo>();
Chad Rosier66dc8ca2011-11-08 21:12:00 +000098 isThumb2 = AFI->isThumbFunction();
Eric Christopher8cf6c602010-09-29 22:24:45 +000099 Context = &funcInfo.Fn->getContext();
Eric Christopherab695882010-07-21 22:26:11 +0000100 }
101
Eric Christophercb592292010-08-20 00:20:31 +0000102 // Code from FastISel.cpp.
Craig Topper35fc62b2012-08-18 21:38:45 +0000103 private:
104 unsigned FastEmitInst_(unsigned MachineInstOpcode,
105 const TargetRegisterClass *RC);
106 unsigned FastEmitInst_r(unsigned MachineInstOpcode,
107 const TargetRegisterClass *RC,
108 unsigned Op0, bool Op0IsKill);
109 unsigned FastEmitInst_rr(unsigned MachineInstOpcode,
110 const TargetRegisterClass *RC,
111 unsigned Op0, bool Op0IsKill,
112 unsigned Op1, bool Op1IsKill);
113 unsigned FastEmitInst_rrr(unsigned MachineInstOpcode,
114 const TargetRegisterClass *RC,
115 unsigned Op0, bool Op0IsKill,
116 unsigned Op1, bool Op1IsKill,
117 unsigned Op2, bool Op2IsKill);
118 unsigned FastEmitInst_ri(unsigned MachineInstOpcode,
119 const TargetRegisterClass *RC,
120 unsigned Op0, bool Op0IsKill,
121 uint64_t Imm);
122 unsigned FastEmitInst_rf(unsigned MachineInstOpcode,
123 const TargetRegisterClass *RC,
124 unsigned Op0, bool Op0IsKill,
125 const ConstantFP *FPImm);
126 unsigned FastEmitInst_rri(unsigned MachineInstOpcode,
127 const TargetRegisterClass *RC,
128 unsigned Op0, bool Op0IsKill,
129 unsigned Op1, bool Op1IsKill,
130 uint64_t Imm);
131 unsigned FastEmitInst_i(unsigned MachineInstOpcode,
132 const TargetRegisterClass *RC,
133 uint64_t Imm);
134 unsigned FastEmitInst_ii(unsigned MachineInstOpcode,
135 const TargetRegisterClass *RC,
136 uint64_t Imm1, uint64_t Imm2);
Eric Christopheraf3dce52011-03-12 01:09:29 +0000137
Craig Topper35fc62b2012-08-18 21:38:45 +0000138 unsigned FastEmitInst_extractsubreg(MVT RetVT,
139 unsigned Op0, bool Op0IsKill,
140 uint32_t Idx);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000141
Eric Christophercb592292010-08-20 00:20:31 +0000142 // Backend specific FastISel code.
Craig Topper35fc62b2012-08-18 21:38:45 +0000143 private:
Eric Christopherab695882010-07-21 22:26:11 +0000144 virtual bool TargetSelectInstruction(const Instruction *I);
Eric Christopher1b61ef42010-09-02 01:48:11 +0000145 virtual unsigned TargetMaterializeConstant(const Constant *C);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000146 virtual unsigned TargetMaterializeAlloca(const AllocaInst *AI);
Chad Rosierb29b9502011-11-13 02:23:59 +0000147 virtual bool TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
148 const LoadInst *LI);
Craig Topper35fc62b2012-08-18 21:38:45 +0000149 private:
Eric Christopherab695882010-07-21 22:26:11 +0000150 #include "ARMGenFastISel.inc"
Eric Christopherac1a19e2010-09-09 01:06:51 +0000151
Eric Christopher83007122010-08-23 21:44:12 +0000152 // Instruction selection routines.
Eric Christopher44bff902010-09-10 23:10:30 +0000153 private:
Eric Christopher17787722010-10-21 21:47:51 +0000154 bool SelectLoad(const Instruction *I);
155 bool SelectStore(const Instruction *I);
156 bool SelectBranch(const Instruction *I);
Chad Rosier60c8fa62012-02-07 23:56:08 +0000157 bool SelectIndirectBr(const Instruction *I);
Eric Christopher17787722010-10-21 21:47:51 +0000158 bool SelectCmp(const Instruction *I);
159 bool SelectFPExt(const Instruction *I);
160 bool SelectFPTrunc(const Instruction *I);
Chad Rosier3901c3e2012-02-06 23:50:07 +0000161 bool SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode);
162 bool SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode);
Chad Rosierae46a332012-02-03 21:14:11 +0000163 bool SelectIToFP(const Instruction *I, bool isSigned);
164 bool SelectFPToI(const Instruction *I, bool isSigned);
Chad Rosier7ccb30b2012-02-03 21:07:27 +0000165 bool SelectDiv(const Instruction *I, bool isSigned);
Chad Rosier769422f2012-02-03 21:23:45 +0000166 bool SelectRem(const Instruction *I, bool isSigned);
Chad Rosier11add262011-11-11 23:31:03 +0000167 bool SelectCall(const Instruction *I, const char *IntrMemName);
168 bool SelectIntrinsicCall(const IntrinsicInst &I);
Eric Christopher17787722010-10-21 21:47:51 +0000169 bool SelectSelect(const Instruction *I);
Eric Christopher4f512ef2010-10-22 01:28:00 +0000170 bool SelectRet(const Instruction *I);
Chad Rosier0d7b2312011-11-02 00:18:48 +0000171 bool SelectTrunc(const Instruction *I);
172 bool SelectIntExt(const Instruction *I);
Jush Lu29465492012-08-03 02:37:48 +0000173 bool SelectShift(const Instruction *I, ARM_AM::ShiftOpc ShiftTy);
Eric Christopherab695882010-07-21 22:26:11 +0000174
Eric Christopher83007122010-08-23 21:44:12 +0000175 // Utility routines.
Eric Christopher456144e2010-08-19 00:37:05 +0000176 private:
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000177 bool isTypeLegal(Type *Ty, MVT &VT);
178 bool isLoadTypeLegal(Type *Ty, MVT &VT);
Chad Rosiere07cd5e2011-11-02 18:08:25 +0000179 bool ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
180 bool isZExt);
Chad Rosier404ed3c2011-12-14 17:26:05 +0000181 bool ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
182 unsigned Alignment = 0, bool isZExt = true,
183 bool allocReg = true);
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000184 bool ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
185 unsigned Alignment = 0);
Eric Christopher0d581222010-11-19 22:30:02 +0000186 bool ARMComputeAddress(const Value *Obj, Address &Addr);
Chad Rosierb29b9502011-11-13 02:23:59 +0000187 void ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3);
Chad Rosier2c42b8c2011-11-14 23:04:09 +0000188 bool ARMIsMemCpySmall(uint64_t Len);
189 bool ARMTryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len);
Chad Rosier87633022011-11-02 17:20:24 +0000190 unsigned ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT, bool isZExt);
Eric Christopher9ed58df2010-09-09 00:19:41 +0000191 unsigned ARMMaterializeFP(const ConstantFP *CFP, EVT VT);
Eric Christopher744c7c82010-09-28 22:47:54 +0000192 unsigned ARMMaterializeInt(const Constant *C, EVT VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000193 unsigned ARMMaterializeGV(const GlobalValue *GV, EVT VT);
Eric Christopheraa3ace12010-09-09 20:49:25 +0000194 unsigned ARMMoveToFPReg(EVT VT, unsigned SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000195 unsigned ARMMoveToIntReg(EVT VT, unsigned SrcReg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000196 unsigned ARMSelectCallOp(bool UseReg);
Jush Lu8f506472012-09-27 05:21:41 +0000197 unsigned ARMLowerPICELF(const GlobalValue *GV, unsigned Align, EVT VT);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000198
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000199 // Call handling routines.
200 private:
Jush Luee649832012-07-19 09:49:00 +0000201 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC,
202 bool Return,
203 bool isVarArg);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000204 bool ProcessCallArgs(SmallVectorImpl<Value*> &Args,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000205 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +0000206 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000207 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
208 SmallVectorImpl<unsigned> &RegArgs,
209 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000210 unsigned &NumBytes,
211 bool isVarArg);
Chad Rosier49d6fc02012-06-12 19:25:13 +0000212 unsigned getLibcallReg(const Twine &Name);
Duncan Sands1440e8b2010-11-03 11:35:31 +0000213 bool FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +0000214 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +0000215 unsigned &NumBytes, bool isVarArg);
Eric Christopher7ed8ec92010-09-28 01:21:42 +0000216 bool ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call);
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000217
218 // OptionalDef handling routines.
219 private:
Eric Christopheraf3dce52011-03-12 01:09:29 +0000220 bool isARMNEONPred(const MachineInstr *MI);
Eric Christopher456144e2010-08-19 00:37:05 +0000221 bool DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR);
222 const MachineInstrBuilder &AddOptionalDefs(const MachineInstrBuilder &MIB);
Eric Christopher564857f2010-12-01 01:40:24 +0000223 void AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000224 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000225 unsigned Flags, bool useAM3);
Eric Christopher456144e2010-08-19 00:37:05 +0000226};
Eric Christopherab695882010-07-21 22:26:11 +0000227
228} // end anonymous namespace
229
Eric Christopherd10cd7b2010-09-10 23:18:12 +0000230#include "ARMGenCallingConv.inc"
Eric Christopherab695882010-07-21 22:26:11 +0000231
Eric Christopher456144e2010-08-19 00:37:05 +0000232// DefinesOptionalPredicate - This is different from DefinesPredicate in that
233// we don't care about implicit defs here, just places we'll need to add a
234// default CCReg argument. Sets CPSR if we're setting CPSR instead of CCR.
235bool ARMFastISel::DefinesOptionalPredicate(MachineInstr *MI, bool *CPSR) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000236 if (!MI->hasOptionalDef())
Eric Christopher456144e2010-08-19 00:37:05 +0000237 return false;
238
239 // Look to see if our OptionalDef is defining CPSR or CCR.
240 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
241 const MachineOperand &MO = MI->getOperand(i);
Eric Christopherf762fbe2010-08-20 00:36:24 +0000242 if (!MO.isReg() || !MO.isDef()) continue;
243 if (MO.getReg() == ARM::CPSR)
Eric Christopher456144e2010-08-19 00:37:05 +0000244 *CPSR = true;
245 }
246 return true;
247}
248
Eric Christopheraf3dce52011-03-12 01:09:29 +0000249bool ARMFastISel::isARMNEONPred(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +0000250 const MCInstrDesc &MCID = MI->getDesc();
Eric Christopher299bbb22011-04-29 00:03:10 +0000251
Eric Christopheraf3dce52011-03-12 01:09:29 +0000252 // If we're a thumb2 or not NEON function we were handled via isPredicable.
Evan Chenge837dea2011-06-28 19:10:37 +0000253 if ((MCID.TSFlags & ARMII::DomainMask) != ARMII::DomainNEON ||
Eric Christopheraf3dce52011-03-12 01:09:29 +0000254 AFI->isThumb2Function())
255 return false;
Eric Christopher299bbb22011-04-29 00:03:10 +0000256
Evan Chenge837dea2011-06-28 19:10:37 +0000257 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
258 if (MCID.OpInfo[i].isPredicate())
Eric Christopheraf3dce52011-03-12 01:09:29 +0000259 return true;
Eric Christopher299bbb22011-04-29 00:03:10 +0000260
Eric Christopheraf3dce52011-03-12 01:09:29 +0000261 return false;
262}
263
Eric Christopher456144e2010-08-19 00:37:05 +0000264// If the machine is predicable go ahead and add the predicate operands, if
265// it needs default CC operands add those.
Eric Christopheraaa8df42010-11-02 01:21:28 +0000266// TODO: If we want to support thumb1 then we'll need to deal with optional
267// CPSR defs that need to be added before the remaining operands. See s_cc_out
268// for descriptions why.
Eric Christopher456144e2010-08-19 00:37:05 +0000269const MachineInstrBuilder &
270ARMFastISel::AddOptionalDefs(const MachineInstrBuilder &MIB) {
271 MachineInstr *MI = &*MIB;
272
Eric Christopheraf3dce52011-03-12 01:09:29 +0000273 // Do we use a predicate? or...
274 // Are we NEON in ARM mode and have a predicate operand? If so, I know
275 // we're not predicable but add it anyways.
276 if (TII.isPredicable(MI) || isARMNEONPred(MI))
Eric Christopher456144e2010-08-19 00:37:05 +0000277 AddDefaultPred(MIB);
Eric Christopher299bbb22011-04-29 00:03:10 +0000278
Sylvestre Ledru94c22712012-09-27 10:14:43 +0000279 // Do we optionally set a predicate? Preds is size > 0 iff the predicate
Eric Christopher456144e2010-08-19 00:37:05 +0000280 // defines CPSR. All other OptionalDefines in ARM are the CCR register.
Eric Christopher979e0a12010-08-19 15:35:27 +0000281 bool CPSR = false;
Eric Christopher456144e2010-08-19 00:37:05 +0000282 if (DefinesOptionalPredicate(MI, &CPSR)) {
283 if (CPSR)
284 AddDefaultT1CC(MIB);
285 else
286 AddDefaultCC(MIB);
287 }
288 return MIB;
289}
290
Eric Christopher0fe7d542010-08-17 01:25:29 +0000291unsigned ARMFastISel::FastEmitInst_(unsigned MachineInstOpcode,
292 const TargetRegisterClass* RC) {
293 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000294 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000295
Eric Christopher456144e2010-08-19 00:37:05 +0000296 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000297 return ResultReg;
298}
299
300unsigned ARMFastISel::FastEmitInst_r(unsigned MachineInstOpcode,
301 const TargetRegisterClass *RC,
302 unsigned Op0, bool Op0IsKill) {
303 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000304 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000305
Chad Rosier40d552e2012-02-15 17:36:21 +0000306 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000307 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000308 .addReg(Op0, Op0IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000309 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000310 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000311 .addReg(Op0, Op0IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000312 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000313 TII.get(TargetOpcode::COPY), ResultReg)
314 .addReg(II.ImplicitDefs[0]));
315 }
316 return ResultReg;
317}
318
319unsigned ARMFastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
320 const TargetRegisterClass *RC,
321 unsigned Op0, bool Op0IsKill,
322 unsigned Op1, bool Op1IsKill) {
323 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000324 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000325
Chad Rosier40d552e2012-02-15 17:36:21 +0000326 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000327 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000328 .addReg(Op0, Op0IsKill * RegState::Kill)
329 .addReg(Op1, Op1IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000330 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000331 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000332 .addReg(Op0, Op0IsKill * RegState::Kill)
333 .addReg(Op1, Op1IsKill * RegState::Kill));
Eric Christopher456144e2010-08-19 00:37:05 +0000334 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000335 TII.get(TargetOpcode::COPY), ResultReg)
336 .addReg(II.ImplicitDefs[0]));
337 }
338 return ResultReg;
339}
340
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000341unsigned ARMFastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
342 const TargetRegisterClass *RC,
343 unsigned Op0, bool Op0IsKill,
344 unsigned Op1, bool Op1IsKill,
345 unsigned Op2, bool Op2IsKill) {
346 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000347 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000348
Chad Rosier40d552e2012-02-15 17:36:21 +0000349 if (II.getNumDefs() >= 1) {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000350 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
351 .addReg(Op0, Op0IsKill * RegState::Kill)
352 .addReg(Op1, Op1IsKill * RegState::Kill)
353 .addReg(Op2, Op2IsKill * RegState::Kill));
Chad Rosier40d552e2012-02-15 17:36:21 +0000354 } else {
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000355 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
356 .addReg(Op0, Op0IsKill * RegState::Kill)
357 .addReg(Op1, Op1IsKill * RegState::Kill)
358 .addReg(Op2, Op2IsKill * RegState::Kill));
359 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
360 TII.get(TargetOpcode::COPY), ResultReg)
361 .addReg(II.ImplicitDefs[0]));
362 }
363 return ResultReg;
364}
365
Eric Christopher0fe7d542010-08-17 01:25:29 +0000366unsigned ARMFastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
367 const TargetRegisterClass *RC,
368 unsigned Op0, bool Op0IsKill,
369 uint64_t Imm) {
370 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000371 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000372
Chad Rosier40d552e2012-02-15 17:36:21 +0000373 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000374 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000375 .addReg(Op0, Op0IsKill * RegState::Kill)
376 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000377 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000378 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000379 .addReg(Op0, Op0IsKill * RegState::Kill)
380 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000381 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000382 TII.get(TargetOpcode::COPY), ResultReg)
383 .addReg(II.ImplicitDefs[0]));
384 }
385 return ResultReg;
386}
387
388unsigned ARMFastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
389 const TargetRegisterClass *RC,
390 unsigned Op0, bool Op0IsKill,
391 const ConstantFP *FPImm) {
392 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000393 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000394
Chad Rosier40d552e2012-02-15 17:36:21 +0000395 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000396 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000397 .addReg(Op0, Op0IsKill * RegState::Kill)
398 .addFPImm(FPImm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000399 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000400 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000401 .addReg(Op0, Op0IsKill * RegState::Kill)
402 .addFPImm(FPImm));
Eric Christopher456144e2010-08-19 00:37:05 +0000403 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000404 TII.get(TargetOpcode::COPY), ResultReg)
405 .addReg(II.ImplicitDefs[0]));
406 }
407 return ResultReg;
408}
409
410unsigned ARMFastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
411 const TargetRegisterClass *RC,
412 unsigned Op0, bool Op0IsKill,
413 unsigned Op1, bool Op1IsKill,
414 uint64_t Imm) {
415 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000416 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher0fe7d542010-08-17 01:25:29 +0000417
Chad Rosier40d552e2012-02-15 17:36:21 +0000418 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000419 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000420 .addReg(Op0, Op0IsKill * RegState::Kill)
421 .addReg(Op1, Op1IsKill * RegState::Kill)
422 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000423 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000424 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000425 .addReg(Op0, Op0IsKill * RegState::Kill)
426 .addReg(Op1, Op1IsKill * RegState::Kill)
427 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000428 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000429 TII.get(TargetOpcode::COPY), ResultReg)
430 .addReg(II.ImplicitDefs[0]));
431 }
432 return ResultReg;
433}
434
435unsigned ARMFastISel::FastEmitInst_i(unsigned MachineInstOpcode,
436 const TargetRegisterClass *RC,
437 uint64_t Imm) {
438 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000439 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000440
Chad Rosier40d552e2012-02-15 17:36:21 +0000441 if (II.getNumDefs() >= 1) {
Eric Christopher456144e2010-08-19 00:37:05 +0000442 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000443 .addImm(Imm));
Chad Rosier40d552e2012-02-15 17:36:21 +0000444 } else {
Eric Christopher456144e2010-08-19 00:37:05 +0000445 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Eric Christopher0fe7d542010-08-17 01:25:29 +0000446 .addImm(Imm));
Eric Christopher456144e2010-08-19 00:37:05 +0000447 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher0fe7d542010-08-17 01:25:29 +0000448 TII.get(TargetOpcode::COPY), ResultReg)
449 .addReg(II.ImplicitDefs[0]));
450 }
451 return ResultReg;
452}
453
Eric Christopherd94bc542011-04-29 22:07:50 +0000454unsigned ARMFastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
455 const TargetRegisterClass *RC,
456 uint64_t Imm1, uint64_t Imm2) {
457 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +0000458 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Eric Christopher471e4222011-06-08 23:55:35 +0000459
Chad Rosier40d552e2012-02-15 17:36:21 +0000460 if (II.getNumDefs() >= 1) {
Eric Christopherd94bc542011-04-29 22:07:50 +0000461 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
462 .addImm(Imm1).addImm(Imm2));
Chad Rosier40d552e2012-02-15 17:36:21 +0000463 } else {
Eric Christopherd94bc542011-04-29 22:07:50 +0000464 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
465 .addImm(Imm1).addImm(Imm2));
Eric Christopher471e4222011-06-08 23:55:35 +0000466 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherd94bc542011-04-29 22:07:50 +0000467 TII.get(TargetOpcode::COPY),
468 ResultReg)
469 .addReg(II.ImplicitDefs[0]));
470 }
471 return ResultReg;
472}
473
Eric Christopher0fe7d542010-08-17 01:25:29 +0000474unsigned ARMFastISel::FastEmitInst_extractsubreg(MVT RetVT,
475 unsigned Op0, bool Op0IsKill,
476 uint32_t Idx) {
477 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
478 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
479 "Cannot yet extract from physregs");
Chad Rosier40d552e2012-02-15 17:36:21 +0000480
Eric Christopher456144e2010-08-19 00:37:05 +0000481 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Chad Rosier40d552e2012-02-15 17:36:21 +0000482 DL, TII.get(TargetOpcode::COPY), ResultReg)
483 .addReg(Op0, getKillRegState(Op0IsKill), Idx));
Eric Christopher0fe7d542010-08-17 01:25:29 +0000484 return ResultReg;
485}
486
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000487// TODO: Don't worry about 64-bit now, but when this is fixed remove the
488// checks from the various callers.
Eric Christopheraa3ace12010-09-09 20:49:25 +0000489unsigned ARMFastISel::ARMMoveToFPReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000490 if (VT == MVT::f64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000491
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000492 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
493 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000494 TII.get(ARM::VMOVSR), MoveReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +0000495 .addReg(SrcReg));
496 return MoveReg;
497}
498
499unsigned ARMFastISel::ARMMoveToIntReg(EVT VT, unsigned SrcReg) {
Duncan Sandscdfad362010-11-03 12:17:33 +0000500 if (VT == MVT::i64) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000501
Eric Christopheraa3ace12010-09-09 20:49:25 +0000502 unsigned MoveReg = createResultReg(TLI.getRegClassFor(VT));
503 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Jim Grosbache751c002012-03-01 22:47:09 +0000504 TII.get(ARM::VMOVRS), MoveReg)
Eric Christopheraa3ace12010-09-09 20:49:25 +0000505 .addReg(SrcReg));
506 return MoveReg;
507}
508
Eric Christopher9ed58df2010-09-09 00:19:41 +0000509// For double width floating point we need to materialize two constants
510// (the high and the low) into integer registers then use a move to get
511// the combined constant into an FP reg.
512unsigned ARMFastISel::ARMMaterializeFP(const ConstantFP *CFP, EVT VT) {
513 const APFloat Val = CFP->getValueAPF();
Duncan Sandscdfad362010-11-03 12:17:33 +0000514 bool is64bit = VT == MVT::f64;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000515
Eric Christopher9ed58df2010-09-09 00:19:41 +0000516 // This checks to see if we can use VFP3 instructions to materialize
517 // a constant, otherwise we have to go through the constant pool.
518 if (TLI.isFPImmLegal(Val, VT)) {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000519 int Imm;
520 unsigned Opc;
521 if (is64bit) {
522 Imm = ARM_AM::getFP64Imm(Val);
523 Opc = ARM::FCONSTD;
524 } else {
525 Imm = ARM_AM::getFP32Imm(Val);
526 Opc = ARM::FCONSTS;
527 }
Eric Christopher9ed58df2010-09-09 00:19:41 +0000528 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
529 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
530 DestReg)
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +0000531 .addImm(Imm));
Eric Christopher9ed58df2010-09-09 00:19:41 +0000532 return DestReg;
533 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000534
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000535 // Require VFP2 for loading fp constants.
Eric Christopher238bb162010-09-09 23:50:00 +0000536 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000537
Eric Christopher238bb162010-09-09 23:50:00 +0000538 // MachineConstantPool wants an explicit alignment.
539 unsigned Align = TD.getPrefTypeAlignment(CFP->getType());
540 if (Align == 0) {
541 // TODO: Figure out if this is correct.
542 Align = TD.getTypeAllocSize(CFP->getType());
543 }
544 unsigned Idx = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
545 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
546 unsigned Opc = is64bit ? ARM::VLDRD : ARM::VLDRS;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000547
Eric Christopherdb12b2b2010-09-10 00:34:35 +0000548 // The extra reg is for addrmode5.
Eric Christopherf5732c42010-09-28 00:35:09 +0000549 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
550 DestReg)
551 .addConstantPoolIndex(Idx)
Eric Christopher238bb162010-09-09 23:50:00 +0000552 .addReg(0));
553 return DestReg;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000554}
555
Eric Christopher744c7c82010-09-28 22:47:54 +0000556unsigned ARMFastISel::ARMMaterializeInt(const Constant *C, EVT VT) {
Eric Christopherdccd2c32010-10-11 08:38:55 +0000557
Chad Rosier44e89572011-11-04 22:29:00 +0000558 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
559 return false;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000560
561 // If we can do this in a single instruction without a constant pool entry
562 // do so now.
563 const ConstantInt *CI = cast<ConstantInt>(C);
Chad Rosiera4e07272011-11-04 23:09:49 +0000564 if (Subtarget->hasV6T2Ops() && isUInt<16>(CI->getZExtValue())) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000565 unsigned Opc = isThumb2 ? ARM::t2MOVi16 : ARM::MOVi16;
Chad Rosierfc17ddd2012-11-27 01:06:49 +0000566 const TargetRegisterClass *RC = isThumb2 ? &ARM::rGPRRegClass :
567 &ARM::GPRRegClass;
568 unsigned ImmReg = createResultReg(RC);
Eric Christophere5b13cf2010-11-03 20:21:17 +0000569 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Chad Rosier44e89572011-11-04 22:29:00 +0000570 TII.get(Opc), ImmReg)
Chad Rosier42536af2011-11-05 20:16:15 +0000571 .addImm(CI->getZExtValue()));
Chad Rosier44e89572011-11-04 22:29:00 +0000572 return ImmReg;
Eric Christophere5b13cf2010-11-03 20:21:17 +0000573 }
574
Chad Rosier4e89d972011-11-11 00:36:21 +0000575 // Use MVN to emit negative constants.
576 if (VT == MVT::i32 && Subtarget->hasV6T2Ops() && CI->isNegative()) {
577 unsigned Imm = (unsigned)~(CI->getSExtValue());
Chad Rosier1c47de82011-11-11 06:27:41 +0000578 bool UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
Chad Rosier4e89d972011-11-11 00:36:21 +0000579 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier1c47de82011-11-11 06:27:41 +0000580 if (UseImm) {
Chad Rosier4e89d972011-11-11 00:36:21 +0000581 unsigned Opc = isThumb2 ? ARM::t2MVNi : ARM::MVNi;
582 unsigned ImmReg = createResultReg(TLI.getRegClassFor(MVT::i32));
583 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
584 TII.get(Opc), ImmReg)
585 .addImm(Imm));
586 return ImmReg;
587 }
588 }
589
590 // Load from constant pool. For now 32-bit only.
Chad Rosier44e89572011-11-04 22:29:00 +0000591 if (VT != MVT::i32)
592 return false;
593
594 unsigned DestReg = createResultReg(TLI.getRegClassFor(VT));
595
Eric Christopher56d2b722010-09-02 23:43:26 +0000596 // MachineConstantPool wants an explicit alignment.
597 unsigned Align = TD.getPrefTypeAlignment(C->getType());
598 if (Align == 0) {
599 // TODO: Figure out if this is correct.
600 Align = TD.getTypeAllocSize(C->getType());
601 }
602 unsigned Idx = MCP.getConstantPoolIndex(C, Align);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000603
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000604 if (isThumb2)
Eric Christopher56d2b722010-09-02 23:43:26 +0000605 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000606 TII.get(ARM::t2LDRpci), DestReg)
607 .addConstantPoolIndex(Idx));
Eric Christopher56d2b722010-09-02 23:43:26 +0000608 else
Eric Christopherd0c82a62010-11-12 09:48:30 +0000609 // The extra immediate is for addrmode2.
Eric Christopher56d2b722010-09-02 23:43:26 +0000610 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherfd609802010-09-28 21:55:34 +0000611 TII.get(ARM::LDRcp), DestReg)
612 .addConstantPoolIndex(Idx)
Jim Grosbach3e556122010-10-26 22:37:02 +0000613 .addImm(0));
Eric Christopherac1a19e2010-09-09 01:06:51 +0000614
Eric Christopher56d2b722010-09-02 23:43:26 +0000615 return DestReg;
Eric Christopher1b61ef42010-09-02 01:48:11 +0000616}
617
Eric Christopherc9932f62010-10-01 23:24:42 +0000618unsigned ARMFastISel::ARMMaterializeGV(const GlobalValue *GV, EVT VT) {
Eric Christopher890dbbe2010-10-02 00:32:44 +0000619 // For now 32-bit only.
Duncan Sandscdfad362010-11-03 12:17:33 +0000620 if (VT != MVT::i32) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000621
Eric Christopher890dbbe2010-10-02 00:32:44 +0000622 Reloc::Model RelocM = TM.getRelocationModel();
Jush Luc4dc2492012-08-29 02:41:21 +0000623 bool IsIndirect = Subtarget->GVIsIndirectSymbol(GV, RelocM);
Chad Rosier6aa6e5a2012-11-07 00:13:01 +0000624 const TargetRegisterClass *RC = isThumb2 ?
625 (const TargetRegisterClass*)&ARM::rGPRRegClass :
626 (const TargetRegisterClass*)&ARM::GPRRegClass;
627 unsigned DestReg = createResultReg(RC);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000628
629 // Use movw+movt when possible, it avoids constant pool entries.
Jakob Stoklund Olesen8f37a242012-01-07 20:49:15 +0000630 // Darwin targets don't support movt with Reloc::Static, see
631 // ARMTargetLowering::LowerGlobalAddressDarwin. Other targets only support
632 // static movt relocations.
633 if (Subtarget->useMovt() &&
634 Subtarget->isTargetDarwin() == (RelocM != Reloc::Static)) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000635 unsigned Opc;
636 switch (RelocM) {
637 case Reloc::PIC_:
638 Opc = isThumb2 ? ARM::t2MOV_ga_pcrel : ARM::MOV_ga_pcrel;
639 break;
640 case Reloc::DynamicNoPIC:
641 Opc = isThumb2 ? ARM::t2MOV_ga_dyn : ARM::MOV_ga_dyn;
642 break;
643 default:
644 Opc = isThumb2 ? ARM::t2MOVi32imm : ARM::MOVi32imm;
645 break;
646 }
647 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
648 DestReg).addGlobalAddress(GV));
Eric Christopher890dbbe2010-10-02 00:32:44 +0000649 } else {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000650 // MachineConstantPool wants an explicit alignment.
651 unsigned Align = TD.getPrefTypeAlignment(GV->getType());
652 if (Align == 0) {
653 // TODO: Figure out if this is correct.
654 Align = TD.getTypeAllocSize(GV->getType());
655 }
656
Jush Lu8f506472012-09-27 05:21:41 +0000657 if (Subtarget->isTargetELF() && RelocM == Reloc::PIC_)
658 return ARMLowerPICELF(GV, Align, VT);
659
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000660 // Grab index.
661 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 :
662 (Subtarget->isThumb() ? 4 : 8);
663 unsigned Id = AFI->createPICLabelUId();
664 ARMConstantPoolValue *CPV = ARMConstantPoolConstant::Create(GV, Id,
665 ARMCP::CPValue,
666 PCAdj);
667 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
668
669 // Load value.
670 MachineInstrBuilder MIB;
671 if (isThumb2) {
672 unsigned Opc = (RelocM!=Reloc::PIC_) ? ARM::t2LDRpci : ARM::t2LDRpci_pic;
673 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), DestReg)
674 .addConstantPoolIndex(Idx);
675 if (RelocM == Reloc::PIC_)
676 MIB.addImm(Id);
Jush Luc4dc2492012-08-29 02:41:21 +0000677 AddOptionalDefs(MIB);
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000678 } else {
679 // The extra immediate is for addrmode2.
680 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRcp),
681 DestReg)
682 .addConstantPoolIndex(Idx)
683 .addImm(0);
Jush Luc4dc2492012-08-29 02:41:21 +0000684 AddOptionalDefs(MIB);
685
686 if (RelocM == Reloc::PIC_) {
687 unsigned Opc = IsIndirect ? ARM::PICLDR : ARM::PICADD;
688 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
689
690 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
691 DL, TII.get(Opc), NewDestReg)
692 .addReg(DestReg)
693 .addImm(Id);
694 AddOptionalDefs(MIB);
695 return NewDestReg;
696 }
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000697 }
Eric Christopher890dbbe2010-10-02 00:32:44 +0000698 }
Eli Friedmand6412c92011-06-03 01:13:19 +0000699
Jush Luc4dc2492012-08-29 02:41:21 +0000700 if (IsIndirect) {
Jakob Stoklund Olesen45ca7c62012-01-07 01:47:05 +0000701 MachineInstrBuilder MIB;
Eli Friedmand6412c92011-06-03 01:13:19 +0000702 unsigned NewDestReg = createResultReg(TLI.getRegClassFor(VT));
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000703 if (isThumb2)
Jim Grosbachb04546f2011-09-13 20:30:37 +0000704 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
705 TII.get(ARM::t2LDRi12), NewDestReg)
Eli Friedmand6412c92011-06-03 01:13:19 +0000706 .addReg(DestReg)
707 .addImm(0);
708 else
709 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::LDRi12),
710 NewDestReg)
711 .addReg(DestReg)
712 .addImm(0);
713 DestReg = NewDestReg;
714 AddOptionalDefs(MIB);
715 }
716
Eric Christopher890dbbe2010-10-02 00:32:44 +0000717 return DestReg;
Eric Christopherc9932f62010-10-01 23:24:42 +0000718}
719
Eric Christopher9ed58df2010-09-09 00:19:41 +0000720unsigned ARMFastISel::TargetMaterializeConstant(const Constant *C) {
721 EVT VT = TLI.getValueType(C->getType(), true);
722
723 // Only handle simple types.
724 if (!VT.isSimple()) return 0;
725
726 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
727 return ARMMaterializeFP(CFP, VT);
Eric Christopherc9932f62010-10-01 23:24:42 +0000728 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
729 return ARMMaterializeGV(GV, VT);
730 else if (isa<ConstantInt>(C))
731 return ARMMaterializeInt(C, VT);
Eric Christopherdccd2c32010-10-11 08:38:55 +0000732
Eric Christopherc9932f62010-10-01 23:24:42 +0000733 return 0;
Eric Christopher9ed58df2010-09-09 00:19:41 +0000734}
735
Chad Rosier944d82b2011-11-17 21:46:13 +0000736// TODO: unsigned ARMFastISel::TargetMaterializeFloatZero(const ConstantFP *CF);
737
Eric Christopherf9764fa2010-09-30 20:49:44 +0000738unsigned ARMFastISel::TargetMaterializeAlloca(const AllocaInst *AI) {
739 // Don't handle dynamic allocas.
740 if (!FuncInfo.StaticAllocaMap.count(AI)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000741
Duncan Sands1440e8b2010-11-03 11:35:31 +0000742 MVT VT;
Chad Rosierf4bd21c2012-05-11 16:41:38 +0000743 if (!isLoadTypeLegal(AI->getType(), VT)) return 0;
Eric Christopherdccd2c32010-10-11 08:38:55 +0000744
Eric Christopherf9764fa2010-09-30 20:49:44 +0000745 DenseMap<const AllocaInst*, int>::iterator SI =
746 FuncInfo.StaticAllocaMap.find(AI);
747
748 // This will get lowered later into the correct offsets and registers
749 // via rewriteXFrameIndex.
750 if (SI != FuncInfo.StaticAllocaMap.end()) {
Craig Topper44d23822012-02-22 05:59:10 +0000751 const TargetRegisterClass* RC = TLI.getRegClassFor(VT);
Eric Christopherf9764fa2010-09-30 20:49:44 +0000752 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000753 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000754 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopherf9764fa2010-09-30 20:49:44 +0000755 TII.get(Opc), ResultReg)
756 .addFrameIndex(SI->second)
757 .addImm(0));
758 return ResultReg;
759 }
Eric Christopherdccd2c32010-10-11 08:38:55 +0000760
Eric Christopherf9764fa2010-09-30 20:49:44 +0000761 return 0;
762}
763
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000764bool ARMFastISel::isTypeLegal(Type *Ty, MVT &VT) {
Duncan Sands1440e8b2010-11-03 11:35:31 +0000765 EVT evt = TLI.getValueType(Ty, true);
Eric Christopherac1a19e2010-09-09 01:06:51 +0000766
Eric Christopherb1cc8482010-08-25 07:23:49 +0000767 // Only handle simple types.
Duncan Sands1440e8b2010-11-03 11:35:31 +0000768 if (evt == MVT::Other || !evt.isSimple()) return false;
769 VT = evt.getSimpleVT();
Eric Christopherac1a19e2010-09-09 01:06:51 +0000770
Eric Christopherdc908042010-08-31 01:28:42 +0000771 // Handle all legal types, i.e. a register that will directly hold this
772 // value.
773 return TLI.isTypeLegal(VT);
Eric Christopherb1cc8482010-08-25 07:23:49 +0000774}
775
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000776bool ARMFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000777 if (isTypeLegal(Ty, VT)) return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000778
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000779 // If this is a type than can be sign or zero-extended to a basic operation
780 // go ahead and accept it now.
Chad Rosierb29b9502011-11-13 02:23:59 +0000781 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000782 return true;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000783
Eric Christopher4e68c7c2010-09-01 18:01:32 +0000784 return false;
785}
786
Eric Christopher88de86b2010-11-19 22:36:41 +0000787// Computes the address to get to an object.
Eric Christopher0d581222010-11-19 22:30:02 +0000788bool ARMFastISel::ARMComputeAddress(const Value *Obj, Address &Addr) {
Eric Christopher83007122010-08-23 21:44:12 +0000789 // Some boilerplate from the X86 FastISel.
790 const User *U = NULL;
Eric Christopher83007122010-08-23 21:44:12 +0000791 unsigned Opcode = Instruction::UserOp1;
Eric Christophercb0b04b2010-08-24 00:07:24 +0000792 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
Eric Christopher2d630d72010-11-19 22:37:58 +0000793 // Don't walk into other basic blocks unless the object is an alloca from
794 // another block, otherwise it may not have a virtual register assigned.
Eric Christopher76dda7e2010-11-15 21:11:06 +0000795 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
796 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
797 Opcode = I->getOpcode();
798 U = I;
799 }
Eric Christophercb0b04b2010-08-24 00:07:24 +0000800 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
Eric Christopher83007122010-08-23 21:44:12 +0000801 Opcode = C->getOpcode();
802 U = C;
803 }
804
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000805 if (PointerType *Ty = dyn_cast<PointerType>(Obj->getType()))
Eric Christopher83007122010-08-23 21:44:12 +0000806 if (Ty->getAddressSpace() > 255)
807 // Fast instruction selection doesn't support the special
808 // address spaces.
809 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +0000810
Eric Christopher83007122010-08-23 21:44:12 +0000811 switch (Opcode) {
Eric Christopherac1a19e2010-09-09 01:06:51 +0000812 default:
Eric Christopher83007122010-08-23 21:44:12 +0000813 break;
Eric Christopher55324332010-10-12 00:43:21 +0000814 case Instruction::BitCast: {
815 // Look through bitcasts.
Eric Christopher0d581222010-11-19 22:30:02 +0000816 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000817 }
818 case Instruction::IntToPtr: {
819 // Look past no-op inttoptrs.
820 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000821 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000822 break;
823 }
824 case Instruction::PtrToInt: {
825 // Look past no-op ptrtoints.
826 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Eric Christopher0d581222010-11-19 22:30:02 +0000827 return ARMComputeAddress(U->getOperand(0), Addr);
Eric Christopher55324332010-10-12 00:43:21 +0000828 break;
829 }
Eric Christophereae84392010-10-14 09:29:41 +0000830 case Instruction::GetElementPtr: {
Eric Christopherb3716582010-11-19 22:39:56 +0000831 Address SavedAddr = Addr;
Eric Christopher0d581222010-11-19 22:30:02 +0000832 int TmpOffset = Addr.Offset;
Eric Christopher2896df82010-10-15 18:02:07 +0000833
Eric Christophereae84392010-10-14 09:29:41 +0000834 // Iterate through the GEP folding the constants into offsets where
835 // we can.
836 gep_type_iterator GTI = gep_type_begin(U);
837 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
838 i != e; ++i, ++GTI) {
839 const Value *Op = *i;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000840 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
Eric Christophereae84392010-10-14 09:29:41 +0000841 const StructLayout *SL = TD.getStructLayout(STy);
842 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
843 TmpOffset += SL->getElementOffset(Idx);
844 } else {
Eric Christopher2896df82010-10-15 18:02:07 +0000845 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Eric Christopher7244d7c2011-03-22 19:39:17 +0000846 for (;;) {
Eric Christopher2896df82010-10-15 18:02:07 +0000847 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
848 // Constant-offset addressing.
849 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000850 break;
851 }
852 if (isa<AddOperator>(Op) &&
853 (!isa<Instruction>(Op) ||
854 FuncInfo.MBBMap[cast<Instruction>(Op)->getParent()]
855 == FuncInfo.MBB) &&
856 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
Eric Christopher299bbb22011-04-29 00:03:10 +0000857 // An add (in the same block) with a constant operand. Fold the
Eric Christopher7244d7c2011-03-22 19:39:17 +0000858 // constant.
Eric Christopher2896df82010-10-15 18:02:07 +0000859 ConstantInt *CI =
Eric Christopher7244d7c2011-03-22 19:39:17 +0000860 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
Eric Christopher2896df82010-10-15 18:02:07 +0000861 TmpOffset += CI->getSExtValue() * S;
Eric Christopher7244d7c2011-03-22 19:39:17 +0000862 // Iterate on the other operand.
863 Op = cast<AddOperator>(Op)->getOperand(0);
864 continue;
Eric Christopher299bbb22011-04-29 00:03:10 +0000865 }
Eric Christopher7244d7c2011-03-22 19:39:17 +0000866 // Unsupported
867 goto unsupported_gep;
868 }
Eric Christophereae84392010-10-14 09:29:41 +0000869 }
870 }
Eric Christopher2896df82010-10-15 18:02:07 +0000871
872 // Try to grab the base operand now.
Eric Christopher0d581222010-11-19 22:30:02 +0000873 Addr.Offset = TmpOffset;
874 if (ARMComputeAddress(U->getOperand(0), Addr)) return true;
Eric Christopher2896df82010-10-15 18:02:07 +0000875
876 // We failed, restore everything and try the other options.
Eric Christopherb3716582010-11-19 22:39:56 +0000877 Addr = SavedAddr;
Eric Christopher2896df82010-10-15 18:02:07 +0000878
Eric Christophereae84392010-10-14 09:29:41 +0000879 unsupported_gep:
Eric Christophereae84392010-10-14 09:29:41 +0000880 break;
881 }
Eric Christopher83007122010-08-23 21:44:12 +0000882 case Instruction::Alloca: {
Eric Christopher15418772010-10-12 05:39:06 +0000883 const AllocaInst *AI = cast<AllocaInst>(Obj);
Eric Christopher827656d2010-11-20 22:38:27 +0000884 DenseMap<const AllocaInst*, int>::iterator SI =
885 FuncInfo.StaticAllocaMap.find(AI);
886 if (SI != FuncInfo.StaticAllocaMap.end()) {
887 Addr.BaseType = Address::FrameIndexBase;
888 Addr.Base.FI = SI->second;
889 return true;
890 }
891 break;
Eric Christopher83007122010-08-23 21:44:12 +0000892 }
893 }
Eric Christopherac1a19e2010-09-09 01:06:51 +0000894
Eric Christophercb0b04b2010-08-24 00:07:24 +0000895 // Try to get this in a register if nothing else has worked.
Eric Christopher0d581222010-11-19 22:30:02 +0000896 if (Addr.Base.Reg == 0) Addr.Base.Reg = getRegForValue(Obj);
897 return Addr.Base.Reg != 0;
Eric Christophereae84392010-10-14 09:29:41 +0000898}
899
Chad Rosierb29b9502011-11-13 02:23:59 +0000900void ARMFastISel::ARMSimplifyAddress(Address &Addr, EVT VT, bool useAM3) {
Jim Grosbach6b156392010-10-27 21:39:08 +0000901
Eric Christopher212ae932010-10-21 19:40:30 +0000902 assert(VT.isSimple() && "Non-simple types are invalid here!");
Jim Grosbach6b156392010-10-27 21:39:08 +0000903
Eric Christopher212ae932010-10-21 19:40:30 +0000904 bool needsLowering = false;
905 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperbc219812012-02-07 02:50:20 +0000906 default: llvm_unreachable("Unhandled load/store type!");
Eric Christopher212ae932010-10-21 19:40:30 +0000907 case MVT::i1:
908 case MVT::i8:
Chad Rosierb29b9502011-11-13 02:23:59 +0000909 case MVT::i16:
Eric Christopher212ae932010-10-21 19:40:30 +0000910 case MVT::i32:
Chad Rosier57b29972011-11-14 20:22:27 +0000911 if (!useAM3) {
Chad Rosierb29b9502011-11-13 02:23:59 +0000912 // Integer loads/stores handle 12-bit offsets.
913 needsLowering = ((Addr.Offset & 0xfff) != Addr.Offset);
Chad Rosier57b29972011-11-14 20:22:27 +0000914 // Handle negative offsets.
Chad Rosiere489af82011-11-14 22:34:48 +0000915 if (needsLowering && isThumb2)
916 needsLowering = !(Subtarget->hasV6T2Ops() && Addr.Offset < 0 &&
917 Addr.Offset > -256);
Chad Rosier57b29972011-11-14 20:22:27 +0000918 } else {
Chad Rosier5be833d2011-11-13 04:25:02 +0000919 // ARM halfword load/stores and signed byte loads use +/-imm8 offsets.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000920 needsLowering = (Addr.Offset > 255 || Addr.Offset < -255);
Chad Rosier57b29972011-11-14 20:22:27 +0000921 }
Eric Christopher212ae932010-10-21 19:40:30 +0000922 break;
923 case MVT::f32:
924 case MVT::f64:
925 // Floating point operands handle 8-bit offsets.
Eric Christopher0d581222010-11-19 22:30:02 +0000926 needsLowering = ((Addr.Offset & 0xff) != Addr.Offset);
Eric Christopher212ae932010-10-21 19:40:30 +0000927 break;
928 }
Jim Grosbach6b156392010-10-27 21:39:08 +0000929
Eric Christopher827656d2010-11-20 22:38:27 +0000930 // If this is a stack pointer and the offset needs to be simplified then
931 // put the alloca address into a register, set the base type back to
932 // register and continue. This should almost never happen.
933 if (needsLowering && Addr.BaseType == Address::FrameIndexBase) {
Craig Topper420761a2012-04-20 07:30:17 +0000934 const TargetRegisterClass *RC = isThumb2 ?
935 (const TargetRegisterClass*)&ARM::tGPRRegClass :
936 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher827656d2010-11-20 22:38:27 +0000937 unsigned ResultReg = createResultReg(RC);
Chad Rosier66dc8ca2011-11-08 21:12:00 +0000938 unsigned Opc = isThumb2 ? ARM::t2ADDri : ARM::ADDri;
Evan Chengddfd1372011-12-14 02:11:42 +0000939 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopher827656d2010-11-20 22:38:27 +0000940 TII.get(Opc), ResultReg)
941 .addFrameIndex(Addr.Base.FI)
942 .addImm(0));
943 Addr.Base.Reg = ResultReg;
944 Addr.BaseType = Address::RegBase;
945 }
946
Eric Christopher212ae932010-10-21 19:40:30 +0000947 // Since the offset is too large for the load/store instruction
Eric Christopher318b6ee2010-09-02 00:53:56 +0000948 // get the reg+offset into a register.
Eric Christopher212ae932010-10-21 19:40:30 +0000949 if (needsLowering) {
Eli Friedman9ebf57a2011-04-29 21:22:56 +0000950 Addr.Base.Reg = FastEmit_ri_(MVT::i32, ISD::ADD, Addr.Base.Reg,
951 /*Op0IsKill*/false, Addr.Offset, MVT::i32);
Eric Christopher0d581222010-11-19 22:30:02 +0000952 Addr.Offset = 0;
Eric Christopher318b6ee2010-09-02 00:53:56 +0000953 }
Eric Christopher83007122010-08-23 21:44:12 +0000954}
955
Eric Christopher564857f2010-12-01 01:40:24 +0000956void ARMFastISel::AddLoadStoreOperands(EVT VT, Address &Addr,
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000957 const MachineInstrBuilder &MIB,
Chad Rosierb29b9502011-11-13 02:23:59 +0000958 unsigned Flags, bool useAM3) {
Eric Christopher564857f2010-12-01 01:40:24 +0000959 // addrmode5 output depends on the selection dag addressing dividing the
960 // offset by 4 that it then later multiplies. Do this here as well.
961 if (VT.getSimpleVT().SimpleTy == MVT::f32 ||
962 VT.getSimpleVT().SimpleTy == MVT::f64)
963 Addr.Offset /= 4;
Eric Christopher299bbb22011-04-29 00:03:10 +0000964
Eric Christopher564857f2010-12-01 01:40:24 +0000965 // Frame base works a bit differently. Handle it separately.
966 if (Addr.BaseType == Address::FrameIndexBase) {
967 int FI = Addr.Base.FI;
968 int Offset = Addr.Offset;
969 MachineMemOperand *MMO =
970 FuncInfo.MF->getMachineMemOperand(
971 MachinePointerInfo::getFixedStack(FI, Offset),
Cameron Zwarichc152aa62011-05-28 20:34:49 +0000972 Flags,
Eric Christopher564857f2010-12-01 01:40:24 +0000973 MFI.getObjectSize(FI),
974 MFI.getObjectAlignment(FI));
975 // Now add the rest of the operands.
976 MIB.addFrameIndex(FI);
977
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000978 // ARM halfword load/stores and signed byte loads need an additional
979 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000980 if (useAM3) {
981 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
982 MIB.addReg(0);
983 MIB.addImm(Imm);
984 } else {
985 MIB.addImm(Addr.Offset);
986 }
Eric Christopher564857f2010-12-01 01:40:24 +0000987 MIB.addMemOperand(MMO);
988 } else {
989 // Now add the rest of the operands.
990 MIB.addReg(Addr.Base.Reg);
Eric Christopher299bbb22011-04-29 00:03:10 +0000991
Bob Wilson6ce2dea2011-12-04 00:52:23 +0000992 // ARM halfword load/stores and signed byte loads need an additional
993 // operand.
Chad Rosierdc9205d2011-11-14 04:09:28 +0000994 if (useAM3) {
995 signed Imm = (Addr.Offset < 0) ? (0x100 | -Addr.Offset) : Addr.Offset;
996 MIB.addReg(0);
997 MIB.addImm(Imm);
998 } else {
999 MIB.addImm(Addr.Offset);
1000 }
Eric Christopher564857f2010-12-01 01:40:24 +00001001 }
1002 AddOptionalDefs(MIB);
1003}
1004
Chad Rosierb29b9502011-11-13 02:23:59 +00001005bool ARMFastISel::ARMEmitLoad(EVT VT, unsigned &ResultReg, Address &Addr,
Chad Rosier8a9bce92011-12-13 19:22:14 +00001006 unsigned Alignment, bool isZExt, bool allocReg) {
Eric Christopherb1cc8482010-08-25 07:23:49 +00001007 assert(VT.isSimple() && "Non-simple types are invalid here!");
Eric Christopherdc908042010-08-31 01:28:42 +00001008 unsigned Opc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001009 bool useAM3 = false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001010 bool needVMOV = false;
Craig Topper44d23822012-02-22 05:59:10 +00001011 const TargetRegisterClass *RC;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001012 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001013 // This is mostly going to be Neon/vector support.
1014 default: return false;
Chad Rosier646abbf2011-11-11 02:38:59 +00001015 case MVT::i1:
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001016 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001017 if (isThumb2) {
1018 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1019 Opc = isZExt ? ARM::t2LDRBi8 : ARM::t2LDRSBi8;
1020 else
1021 Opc = isZExt ? ARM::t2LDRBi12 : ARM::t2LDRSBi12;
Chad Rosierb29b9502011-11-13 02:23:59 +00001022 } else {
Chad Rosier57b29972011-11-14 20:22:27 +00001023 if (isZExt) {
1024 Opc = ARM::LDRBi12;
1025 } else {
1026 Opc = ARM::LDRSB;
1027 useAM3 = true;
1028 }
Chad Rosierb29b9502011-11-13 02:23:59 +00001029 }
Craig Topper420761a2012-04-20 07:30:17 +00001030 RC = &ARM::GPRRegClass;
Eric Christopher4e68c7c2010-09-01 18:01:32 +00001031 break;
Chad Rosier73463472011-11-09 21:30:12 +00001032 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001033 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001034 return false;
1035
Chad Rosier57b29972011-11-14 20:22:27 +00001036 if (isThumb2) {
1037 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1038 Opc = isZExt ? ARM::t2LDRHi8 : ARM::t2LDRSHi8;
1039 else
1040 Opc = isZExt ? ARM::t2LDRHi12 : ARM::t2LDRSHi12;
1041 } else {
1042 Opc = isZExt ? ARM::LDRH : ARM::LDRSH;
1043 useAM3 = true;
1044 }
Craig Topper420761a2012-04-20 07:30:17 +00001045 RC = &ARM::GPRRegClass;
Chad Rosier73463472011-11-09 21:30:12 +00001046 break;
Eric Christopherdc908042010-08-31 01:28:42 +00001047 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001048 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001049 return false;
1050
Chad Rosier57b29972011-11-14 20:22:27 +00001051 if (isThumb2) {
1052 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1053 Opc = ARM::t2LDRi8;
1054 else
1055 Opc = ARM::t2LDRi12;
1056 } else {
1057 Opc = ARM::LDRi12;
1058 }
Craig Topper420761a2012-04-20 07:30:17 +00001059 RC = &ARM::GPRRegClass;
Eric Christopherdc908042010-08-31 01:28:42 +00001060 break;
Eric Christopher6dab1372010-09-18 01:59:37 +00001061 case MVT::f32:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001062 if (!Subtarget->hasVFP2()) return false;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001063 // Unaligned loads need special handling. Floats require word-alignment.
1064 if (Alignment && Alignment < 4) {
1065 needVMOV = true;
1066 VT = MVT::i32;
1067 Opc = isThumb2 ? ARM::t2LDRi12 : ARM::LDRi12;
Craig Topper420761a2012-04-20 07:30:17 +00001068 RC = &ARM::GPRRegClass;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001069 } else {
1070 Opc = ARM::VLDRS;
1071 RC = TLI.getRegClassFor(VT);
1072 }
Eric Christopher6dab1372010-09-18 01:59:37 +00001073 break;
1074 case MVT::f64:
Chad Rosier6762f8f2011-12-14 17:55:03 +00001075 if (!Subtarget->hasVFP2()) return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001076 // FIXME: Unaligned loads need special handling. Doublewords require
1077 // word-alignment.
1078 if (Alignment && Alignment < 4)
Chad Rosier8a9bce92011-12-13 19:22:14 +00001079 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001080
Eric Christopher6dab1372010-09-18 01:59:37 +00001081 Opc = ARM::VLDRD;
Eric Christopheree56ea62010-10-07 05:50:44 +00001082 RC = TLI.getRegClassFor(VT);
Eric Christopher6dab1372010-09-18 01:59:37 +00001083 break;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001084 }
Eric Christopher564857f2010-12-01 01:40:24 +00001085 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001086 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001087
Eric Christopher564857f2010-12-01 01:40:24 +00001088 // Create the base instruction, then add the operands.
Chad Rosierb29b9502011-11-13 02:23:59 +00001089 if (allocReg)
1090 ResultReg = createResultReg(RC);
1091 assert (ResultReg > 255 && "Expected an allocated virtual register.");
Eric Christopher564857f2010-12-01 01:40:24 +00001092 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1093 TII.get(Opc), ResultReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001094 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOLoad, useAM3);
Chad Rosier8a9bce92011-12-13 19:22:14 +00001095
1096 // If we had an unaligned load of a float we've converted it to an regular
1097 // load. Now we must move from the GRP to the FP register.
1098 if (needVMOV) {
1099 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::f32));
1100 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1101 TII.get(ARM::VMOVSR), MoveReg)
1102 .addReg(ResultReg));
1103 ResultReg = MoveReg;
1104 }
Eric Christopherdc908042010-08-31 01:28:42 +00001105 return true;
Eric Christopherb1cc8482010-08-25 07:23:49 +00001106}
1107
Eric Christopher43b62be2010-09-27 06:02:23 +00001108bool ARMFastISel::SelectLoad(const Instruction *I) {
Eli Friedman4136d232011-09-02 22:33:24 +00001109 // Atomic loads need special handling.
1110 if (cast<LoadInst>(I)->isAtomic())
1111 return false;
1112
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001113 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001114 MVT VT;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001115 if (!isLoadTypeLegal(I->getType(), VT))
1116 return false;
1117
Eric Christopher564857f2010-12-01 01:40:24 +00001118 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001119 Address Addr;
Eric Christopher564857f2010-12-01 01:40:24 +00001120 if (!ARMComputeAddress(I->getOperand(0), Addr)) return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001121
1122 unsigned ResultReg;
Chad Rosier8a9bce92011-12-13 19:22:14 +00001123 if (!ARMEmitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
1124 return false;
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001125 UpdateValueMap(I, ResultReg);
1126 return true;
1127}
1128
Bob Wilson6ce2dea2011-12-04 00:52:23 +00001129bool ARMFastISel::ARMEmitStore(EVT VT, unsigned SrcReg, Address &Addr,
1130 unsigned Alignment) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001131 unsigned StrOpc;
Chad Rosierb29b9502011-11-13 02:23:59 +00001132 bool useAM3 = false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001133 switch (VT.getSimpleVT().SimpleTy) {
Eric Christopher564857f2010-12-01 01:40:24 +00001134 // This is mostly going to be Neon/vector support.
Eric Christopher318b6ee2010-09-02 00:53:56 +00001135 default: return false;
Eric Christopher4c914122010-11-02 23:59:09 +00001136 case MVT::i1: {
Craig Topper420761a2012-04-20 07:30:17 +00001137 unsigned Res = createResultReg(isThumb2 ?
1138 (const TargetRegisterClass*)&ARM::tGPRRegClass :
1139 (const TargetRegisterClass*)&ARM::GPRRegClass);
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001140 unsigned Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Eric Christopher4c914122010-11-02 23:59:09 +00001141 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1142 TII.get(Opc), Res)
1143 .addReg(SrcReg).addImm(1));
1144 SrcReg = Res;
1145 } // Fallthrough here.
Eric Christopher2896df82010-10-15 18:02:07 +00001146 case MVT::i8:
Chad Rosier57b29972011-11-14 20:22:27 +00001147 if (isThumb2) {
1148 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1149 StrOpc = ARM::t2STRBi8;
1150 else
1151 StrOpc = ARM::t2STRBi12;
1152 } else {
1153 StrOpc = ARM::STRBi12;
1154 }
Eric Christopher15418772010-10-12 05:39:06 +00001155 break;
1156 case MVT::i16:
Chad Rosierb3235b12012-11-09 18:25:27 +00001157 if (Alignment && Alignment < 2 && !Subtarget->allowsUnalignedMem())
Chad Rosierd70c98e2012-09-21 00:41:42 +00001158 return false;
1159
Chad Rosier57b29972011-11-14 20:22:27 +00001160 if (isThumb2) {
1161 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1162 StrOpc = ARM::t2STRHi8;
1163 else
1164 StrOpc = ARM::t2STRHi12;
1165 } else {
1166 StrOpc = ARM::STRH;
1167 useAM3 = true;
1168 }
Eric Christopher15418772010-10-12 05:39:06 +00001169 break;
Eric Christopher47650ec2010-10-16 01:10:35 +00001170 case MVT::i32:
Chad Rosierb3235b12012-11-09 18:25:27 +00001171 if (Alignment && Alignment < 4 && !Subtarget->allowsUnalignedMem())
Chad Rosiere5e674b2012-09-21 16:58:35 +00001172 return false;
1173
Chad Rosier57b29972011-11-14 20:22:27 +00001174 if (isThumb2) {
1175 if (Addr.Offset < 0 && Addr.Offset > -256 && Subtarget->hasV6T2Ops())
1176 StrOpc = ARM::t2STRi8;
1177 else
1178 StrOpc = ARM::t2STRi12;
1179 } else {
1180 StrOpc = ARM::STRi12;
1181 }
Eric Christopher47650ec2010-10-16 01:10:35 +00001182 break;
Eric Christopher56d2b722010-09-02 23:43:26 +00001183 case MVT::f32:
1184 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001185 // Unaligned stores need special handling. Floats require word-alignment.
Chad Rosier9eff1e32011-12-03 02:21:57 +00001186 if (Alignment && Alignment < 4) {
1187 unsigned MoveReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1188 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1189 TII.get(ARM::VMOVRS), MoveReg)
1190 .addReg(SrcReg));
1191 SrcReg = MoveReg;
1192 VT = MVT::i32;
1193 StrOpc = isThumb2 ? ARM::t2STRi12 : ARM::STRi12;
Chad Rosier64ac91b2011-12-14 17:32:02 +00001194 } else {
1195 StrOpc = ARM::VSTRS;
Chad Rosier9eff1e32011-12-03 02:21:57 +00001196 }
Eric Christopher56d2b722010-09-02 23:43:26 +00001197 break;
1198 case MVT::f64:
1199 if (!Subtarget->hasVFP2()) return false;
Chad Rosiered42c5f2011-12-06 01:44:17 +00001200 // FIXME: Unaligned stores need special handling. Doublewords require
1201 // word-alignment.
Chad Rosier404ed3c2011-12-14 17:26:05 +00001202 if (Alignment && Alignment < 4)
Chad Rosier9eff1e32011-12-03 02:21:57 +00001203 return false;
Chad Rosier404ed3c2011-12-14 17:26:05 +00001204
Eric Christopher56d2b722010-09-02 23:43:26 +00001205 StrOpc = ARM::VSTRD;
1206 break;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001207 }
Eric Christopher564857f2010-12-01 01:40:24 +00001208 // Simplify this down to something we can handle.
Chad Rosierb29b9502011-11-13 02:23:59 +00001209 ARMSimplifyAddress(Addr, VT, useAM3);
Jim Grosbach6b156392010-10-27 21:39:08 +00001210
Eric Christopher564857f2010-12-01 01:40:24 +00001211 // Create the base instruction, then add the operands.
1212 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1213 TII.get(StrOpc))
Chad Rosier3bdb3c92011-11-17 01:16:53 +00001214 .addReg(SrcReg);
Chad Rosierb29b9502011-11-13 02:23:59 +00001215 AddLoadStoreOperands(VT, Addr, MIB, MachineMemOperand::MOStore, useAM3);
Eric Christopher318b6ee2010-09-02 00:53:56 +00001216 return true;
1217}
1218
Eric Christopher43b62be2010-09-27 06:02:23 +00001219bool ARMFastISel::SelectStore(const Instruction *I) {
Eric Christopher318b6ee2010-09-02 00:53:56 +00001220 Value *Op0 = I->getOperand(0);
1221 unsigned SrcReg = 0;
1222
Eli Friedman4136d232011-09-02 22:33:24 +00001223 // Atomic stores need special handling.
1224 if (cast<StoreInst>(I)->isAtomic())
1225 return false;
1226
Eric Christopher564857f2010-12-01 01:40:24 +00001227 // Verify we have a legal type before going any further.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001228 MVT VT;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001229 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
Eric Christopher543cf052010-09-01 22:16:27 +00001230 return false;
Eric Christopher318b6ee2010-09-02 00:53:56 +00001231
Eric Christopher1b61ef42010-09-02 01:48:11 +00001232 // Get the value to be stored into a register.
1233 SrcReg = getRegForValue(Op0);
Eric Christopher564857f2010-12-01 01:40:24 +00001234 if (SrcReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001235
Eric Christopher564857f2010-12-01 01:40:24 +00001236 // See if we can handle this address.
Eric Christopher0d581222010-11-19 22:30:02 +00001237 Address Addr;
Eric Christopher0d581222010-11-19 22:30:02 +00001238 if (!ARMComputeAddress(I->getOperand(1), Addr))
Eric Christopher318b6ee2010-09-02 00:53:56 +00001239 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001240
Chad Rosier9eff1e32011-12-03 02:21:57 +00001241 if (!ARMEmitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
1242 return false;
Eric Christophera5b1e682010-09-17 22:28:18 +00001243 return true;
1244}
1245
1246static ARMCC::CondCodes getComparePred(CmpInst::Predicate Pred) {
1247 switch (Pred) {
1248 // Needs two compares...
1249 case CmpInst::FCMP_ONE:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001250 case CmpInst::FCMP_UEQ:
Eric Christophera5b1e682010-09-17 22:28:18 +00001251 default:
Eric Christopher4053e632010-11-02 01:24:49 +00001252 // AL is our "false" for now. The other two need more compares.
Eric Christophera5b1e682010-09-17 22:28:18 +00001253 return ARMCC::AL;
1254 case CmpInst::ICMP_EQ:
1255 case CmpInst::FCMP_OEQ:
1256 return ARMCC::EQ;
1257 case CmpInst::ICMP_SGT:
1258 case CmpInst::FCMP_OGT:
1259 return ARMCC::GT;
1260 case CmpInst::ICMP_SGE:
1261 case CmpInst::FCMP_OGE:
1262 return ARMCC::GE;
1263 case CmpInst::ICMP_UGT:
1264 case CmpInst::FCMP_UGT:
1265 return ARMCC::HI;
1266 case CmpInst::FCMP_OLT:
1267 return ARMCC::MI;
1268 case CmpInst::ICMP_ULE:
1269 case CmpInst::FCMP_OLE:
1270 return ARMCC::LS;
1271 case CmpInst::FCMP_ORD:
1272 return ARMCC::VC;
1273 case CmpInst::FCMP_UNO:
1274 return ARMCC::VS;
1275 case CmpInst::FCMP_UGE:
1276 return ARMCC::PL;
1277 case CmpInst::ICMP_SLT:
1278 case CmpInst::FCMP_ULT:
Eric Christopherdccd2c32010-10-11 08:38:55 +00001279 return ARMCC::LT;
Eric Christophera5b1e682010-09-17 22:28:18 +00001280 case CmpInst::ICMP_SLE:
1281 case CmpInst::FCMP_ULE:
1282 return ARMCC::LE;
1283 case CmpInst::FCMP_UNE:
1284 case CmpInst::ICMP_NE:
1285 return ARMCC::NE;
1286 case CmpInst::ICMP_UGE:
1287 return ARMCC::HS;
1288 case CmpInst::ICMP_ULT:
1289 return ARMCC::LO;
1290 }
Eric Christopher543cf052010-09-01 22:16:27 +00001291}
1292
Eric Christopher43b62be2010-09-27 06:02:23 +00001293bool ARMFastISel::SelectBranch(const Instruction *I) {
Eric Christophere5734102010-09-03 00:35:47 +00001294 const BranchInst *BI = cast<BranchInst>(I);
1295 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
1296 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Eric Christopherac1a19e2010-09-09 01:06:51 +00001297
Eric Christophere5734102010-09-03 00:35:47 +00001298 // Simple branch support.
Jim Grosbach16cb3762010-11-09 19:22:26 +00001299
Eric Christopher0e6233b2010-10-29 21:08:19 +00001300 // If we can, avoid recomputing the compare - redoing it could lead to wonky
1301 // behavior.
Eric Christopher0e6233b2010-10-29 21:08:19 +00001302 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Chad Rosier75698f32011-10-26 23:17:28 +00001303 if (CI->hasOneUse() && (CI->getParent() == I->getParent())) {
Eric Christopher0e6233b2010-10-29 21:08:19 +00001304
1305 // Get the compare predicate.
Eric Christopher632ae892011-04-29 21:56:31 +00001306 // Try to take advantage of fallthrough opportunities.
1307 CmpInst::Predicate Predicate = CI->getPredicate();
1308 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1309 std::swap(TBB, FBB);
1310 Predicate = CmpInst::getInversePredicate(Predicate);
1311 }
1312
1313 ARMCC::CondCodes ARMPred = getComparePred(Predicate);
Eric Christopher0e6233b2010-10-29 21:08:19 +00001314
1315 // We may not handle every CC for now.
1316 if (ARMPred == ARMCC::AL) return false;
1317
Chad Rosier75698f32011-10-26 23:17:28 +00001318 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001319 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier75698f32011-10-26 23:17:28 +00001320 return false;
Jim Grosbach16cb3762010-11-09 19:22:26 +00001321
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001322 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001323 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1324 .addMBB(TBB).addImm(ARMPred).addReg(ARM::CPSR);
1325 FastEmitBranch(FBB, DL);
1326 FuncInfo.MBB->addSuccessor(TBB);
1327 return true;
1328 }
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001329 } else if (TruncInst *TI = dyn_cast<TruncInst>(BI->getCondition())) {
1330 MVT SourceVT;
1331 if (TI->hasOneUse() && TI->getParent() == I->getParent() &&
Eli Friedman76927d732011-05-25 23:49:02 +00001332 (isLoadTypeLegal(TI->getOperand(0)->getType(), SourceVT))) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001333 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001334 unsigned OpReg = getRegForValue(TI->getOperand(0));
1335 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1336 TII.get(TstOpc))
1337 .addReg(OpReg).addImm(1));
1338
1339 unsigned CCMode = ARMCC::NE;
1340 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1341 std::swap(TBB, FBB);
1342 CCMode = ARMCC::EQ;
1343 }
1344
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001345 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christopherbcf26ae2011-04-29 20:02:39 +00001346 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
1347 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
1348
1349 FastEmitBranch(FBB, DL);
1350 FuncInfo.MBB->addSuccessor(TBB);
1351 return true;
1352 }
Chad Rosier6d64b3a2011-10-27 00:21:16 +00001353 } else if (const ConstantInt *CI =
1354 dyn_cast<ConstantInt>(BI->getCondition())) {
1355 uint64_t Imm = CI->getZExtValue();
1356 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
1357 FastEmitBranch(Target, DL);
1358 return true;
Eric Christopher0e6233b2010-10-29 21:08:19 +00001359 }
Jim Grosbach16cb3762010-11-09 19:22:26 +00001360
Eric Christopher0e6233b2010-10-29 21:08:19 +00001361 unsigned CmpReg = getRegForValue(BI->getCondition());
1362 if (CmpReg == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001363
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001364 // We've been divorced from our compare! Our block was split, and
1365 // now our compare lives in a predecessor block. We musn't
1366 // re-compare here, as the children of the compare aren't guaranteed
1367 // live across the block boundary (we *could* check for this).
1368 // Regardless, the compare has been done in the predecessor block,
1369 // and it left a value for us in a virtual register. Ergo, we test
1370 // the one-bit value left in the virtual register.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001371 unsigned TstOpc = isThumb2 ? ARM::t2TSTri : ARM::TSTri;
Stuart Hastingsc5eecbc2011-04-16 03:31:26 +00001372 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TstOpc))
1373 .addReg(CmpReg).addImm(1));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001374
Eric Christopher7a20a372011-04-28 16:52:09 +00001375 unsigned CCMode = ARMCC::NE;
1376 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
1377 std::swap(TBB, FBB);
1378 CCMode = ARMCC::EQ;
1379 }
1380
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001381 unsigned BrOpc = isThumb2 ? ARM::t2Bcc : ARM::Bcc;
Eric Christophere5734102010-09-03 00:35:47 +00001382 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BrOpc))
Eric Christopher7a20a372011-04-28 16:52:09 +00001383 .addMBB(TBB).addImm(CCMode).addReg(ARM::CPSR);
Eric Christophere5734102010-09-03 00:35:47 +00001384 FastEmitBranch(FBB, DL);
1385 FuncInfo.MBB->addSuccessor(TBB);
Eric Christopherdccd2c32010-10-11 08:38:55 +00001386 return true;
Eric Christophere5734102010-09-03 00:35:47 +00001387}
1388
Chad Rosier60c8fa62012-02-07 23:56:08 +00001389bool ARMFastISel::SelectIndirectBr(const Instruction *I) {
1390 unsigned AddrReg = getRegForValue(I->getOperand(0));
1391 if (AddrReg == 0) return false;
1392
1393 unsigned Opc = isThumb2 ? ARM::tBRIND : ARM::BX;
1394 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc))
1395 .addReg(AddrReg));
Bill Wendling8f47fc82012-10-22 23:30:04 +00001396
1397 const IndirectBrInst *IB = cast<IndirectBrInst>(I);
1398 for (unsigned i = 0, e = IB->getNumSuccessors(); i != e; ++i)
1399 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[IB->getSuccessor(i)]);
1400
Jush Luefc967e2012-06-14 06:08:19 +00001401 return true;
Chad Rosier60c8fa62012-02-07 23:56:08 +00001402}
1403
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001404bool ARMFastISel::ARMEmitCmp(const Value *Src1Value, const Value *Src2Value,
1405 bool isZExt) {
Chad Rosierade62002011-10-26 23:25:44 +00001406 Type *Ty = Src1Value->getType();
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001407 EVT SrcVT = TLI.getValueType(Ty, true);
1408 if (!SrcVT.isSimple()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001409
Chad Rosierade62002011-10-26 23:25:44 +00001410 bool isFloat = (Ty->isFloatTy() || Ty->isDoubleTy());
1411 if (isFloat && !Subtarget->hasVFP2())
Eric Christopherd43393a2010-09-08 23:13:45 +00001412 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001413
Chad Rosier2f2fe412011-11-09 03:22:02 +00001414 // Check to see if the 2nd operand is a constant that we can encode directly
1415 // in the compare.
Chad Rosier1c47de82011-11-11 06:27:41 +00001416 int Imm = 0;
1417 bool UseImm = false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001418 bool isNegativeImm = false;
Chad Rosierf56c60b2011-11-16 00:32:20 +00001419 // FIXME: At -O0 we don't have anything that canonicalizes operand order.
1420 // Thus, Src1Value may be a ConstantInt, but we're missing it.
Chad Rosier2f2fe412011-11-09 03:22:02 +00001421 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(Src2Value)) {
1422 if (SrcVT == MVT::i32 || SrcVT == MVT::i16 || SrcVT == MVT::i8 ||
1423 SrcVT == MVT::i1) {
1424 const APInt &CIVal = ConstInt->getValue();
Chad Rosier1c47de82011-11-11 06:27:41 +00001425 Imm = (isZExt) ? (int)CIVal.getZExtValue() : (int)CIVal.getSExtValue();
Chad Rosier0ac754f2012-03-15 22:54:20 +00001426 // For INT_MIN/LONG_MIN (i.e., 0x80000000) we need to use a cmp, rather
1427 // then a cmn, because there is no way to represent 2147483648 as a
1428 // signed 32-bit int.
1429 if (Imm < 0 && Imm != (int)0x80000000) {
1430 isNegativeImm = true;
1431 Imm = -Imm;
Chad Rosier6cba97c2011-11-10 01:30:39 +00001432 }
Chad Rosier0ac754f2012-03-15 22:54:20 +00001433 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1434 (ARM_AM::getSOImmVal(Imm) != -1);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001435 }
1436 } else if (const ConstantFP *ConstFP = dyn_cast<ConstantFP>(Src2Value)) {
1437 if (SrcVT == MVT::f32 || SrcVT == MVT::f64)
1438 if (ConstFP->isZero() && !ConstFP->isNegative())
Chad Rosier1c47de82011-11-11 06:27:41 +00001439 UseImm = true;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001440 }
1441
Eric Christopherd43393a2010-09-08 23:13:45 +00001442 unsigned CmpOpc;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001443 bool isICmp = true;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001444 bool needsExt = false;
1445 switch (SrcVT.getSimpleVT().SimpleTy) {
Eric Christopherd43393a2010-09-08 23:13:45 +00001446 default: return false;
1447 // TODO: Verify compares.
1448 case MVT::f32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001449 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001450 CmpOpc = UseImm ? ARM::VCMPEZS : ARM::VCMPES;
Eric Christopherd43393a2010-09-08 23:13:45 +00001451 break;
1452 case MVT::f64:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001453 isICmp = false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001454 CmpOpc = UseImm ? ARM::VCMPEZD : ARM::VCMPED;
Eric Christopherd43393a2010-09-08 23:13:45 +00001455 break;
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001456 case MVT::i1:
1457 case MVT::i8:
1458 case MVT::i16:
1459 needsExt = true;
1460 // Intentional fall-through.
Eric Christopherd43393a2010-09-08 23:13:45 +00001461 case MVT::i32:
Chad Rosier2f2fe412011-11-09 03:22:02 +00001462 if (isThumb2) {
Chad Rosier1c47de82011-11-11 06:27:41 +00001463 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001464 CmpOpc = ARM::t2CMPrr;
1465 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001466 CmpOpc = isNegativeImm ? ARM::t2CMNri : ARM::t2CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001467 } else {
Chad Rosier1c47de82011-11-11 06:27:41 +00001468 if (!UseImm)
Chad Rosier2f2fe412011-11-09 03:22:02 +00001469 CmpOpc = ARM::CMPrr;
1470 else
Bill Wendlingad5c8802012-06-11 08:07:26 +00001471 CmpOpc = isNegativeImm ? ARM::CMNri : ARM::CMPri;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001472 }
Eric Christopherd43393a2010-09-08 23:13:45 +00001473 break;
1474 }
1475
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001476 unsigned SrcReg1 = getRegForValue(Src1Value);
1477 if (SrcReg1 == 0) return false;
Chad Rosier530f7ce2011-10-26 22:47:55 +00001478
Duncan Sands4c0c5452011-11-28 10:31:27 +00001479 unsigned SrcReg2 = 0;
Chad Rosier1c47de82011-11-11 06:27:41 +00001480 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001481 SrcReg2 = getRegForValue(Src2Value);
1482 if (SrcReg2 == 0) return false;
1483 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001484
1485 // We have i1, i8, or i16, we need to either zero extend or sign extend.
1486 if (needsExt) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001487 SrcReg1 = ARMEmitIntExt(SrcVT, SrcReg1, MVT::i32, isZExt);
1488 if (SrcReg1 == 0) return false;
Chad Rosier1c47de82011-11-11 06:27:41 +00001489 if (!UseImm) {
Chad Rosiera69feb02012-02-16 22:45:33 +00001490 SrcReg2 = ARMEmitIntExt(SrcVT, SrcReg2, MVT::i32, isZExt);
1491 if (SrcReg2 == 0) return false;
Chad Rosier2f2fe412011-11-09 03:22:02 +00001492 }
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001493 }
Chad Rosier530f7ce2011-10-26 22:47:55 +00001494
Chad Rosier1c47de82011-11-11 06:27:41 +00001495 if (!UseImm) {
Chad Rosier2f2fe412011-11-09 03:22:02 +00001496 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1497 TII.get(CmpOpc))
1498 .addReg(SrcReg1).addReg(SrcReg2));
1499 } else {
1500 MachineInstrBuilder MIB;
1501 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
1502 .addReg(SrcReg1);
1503
1504 // Only add immediate for icmp as the immediate for fcmp is an implicit 0.0.
1505 if (isICmp)
Chad Rosier1c47de82011-11-11 06:27:41 +00001506 MIB.addImm(Imm);
Chad Rosier2f2fe412011-11-09 03:22:02 +00001507 AddOptionalDefs(MIB);
1508 }
Chad Rosierade62002011-10-26 23:25:44 +00001509
1510 // For floating point we need to move the result to a comparison register
1511 // that we can then use for branches.
1512 if (Ty->isFloatTy() || Ty->isDoubleTy())
1513 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1514 TII.get(ARM::FMSTAT)));
Chad Rosier530f7ce2011-10-26 22:47:55 +00001515 return true;
1516}
1517
1518bool ARMFastISel::SelectCmp(const Instruction *I) {
1519 const CmpInst *CI = cast<CmpInst>(I);
1520
Eric Christopher229207a2010-09-29 01:14:47 +00001521 // Get the compare predicate.
1522 ARMCC::CondCodes ARMPred = getComparePred(CI->getPredicate());
Eric Christopherdccd2c32010-10-11 08:38:55 +00001523
Eric Christopher229207a2010-09-29 01:14:47 +00001524 // We may not handle every CC for now.
1525 if (ARMPred == ARMCC::AL) return false;
1526
Chad Rosier530f7ce2011-10-26 22:47:55 +00001527 // Emit the compare.
Chad Rosiere07cd5e2011-11-02 18:08:25 +00001528 if (!ARMEmitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Chad Rosier530f7ce2011-10-26 22:47:55 +00001529 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001530
Eric Christopher229207a2010-09-29 01:14:47 +00001531 // Now set a register based on the comparison. Explicitly set the predicates
1532 // here.
Chad Rosier66dc8ca2011-11-08 21:12:00 +00001533 unsigned MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
Craig Topper420761a2012-04-20 07:30:17 +00001534 const TargetRegisterClass *RC = isThumb2 ?
1535 (const TargetRegisterClass*)&ARM::rGPRRegClass :
1536 (const TargetRegisterClass*)&ARM::GPRRegClass;
Eric Christopher5d18d922010-10-07 05:39:19 +00001537 unsigned DestReg = createResultReg(RC);
Chad Rosierade62002011-10-26 23:25:44 +00001538 Constant *Zero = ConstantInt::get(Type::getInt32Ty(*Context), 0);
Eric Christopher229207a2010-09-29 01:14:47 +00001539 unsigned ZeroReg = TargetMaterializeConstant(Zero);
Chad Rosier44c98b72012-03-07 20:59:26 +00001540 // ARMEmitCmp emits a FMSTAT when necessary, so it's always safe to use CPSR.
Eric Christopher229207a2010-09-29 01:14:47 +00001541 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), DestReg)
1542 .addReg(ZeroReg).addImm(1)
Chad Rosier44c98b72012-03-07 20:59:26 +00001543 .addImm(ARMPred).addReg(ARM::CPSR);
Eric Christopher229207a2010-09-29 01:14:47 +00001544
Eric Christophera5b1e682010-09-17 22:28:18 +00001545 UpdateValueMap(I, DestReg);
Eric Christopherd43393a2010-09-08 23:13:45 +00001546 return true;
1547}
1548
Eric Christopher43b62be2010-09-27 06:02:23 +00001549bool ARMFastISel::SelectFPExt(const Instruction *I) {
Eric Christopher46203602010-09-09 00:26:48 +00001550 // Make sure we have VFP and that we're extending float to double.
1551 if (!Subtarget->hasVFP2()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001552
Eric Christopher46203602010-09-09 00:26:48 +00001553 Value *V = I->getOperand(0);
1554 if (!I->getType()->isDoubleTy() ||
1555 !V->getType()->isFloatTy()) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001556
Eric Christopher46203602010-09-09 00:26:48 +00001557 unsigned Op = getRegForValue(V);
1558 if (Op == 0) return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001559
Craig Topper420761a2012-04-20 07:30:17 +00001560 unsigned Result = createResultReg(&ARM::DPRRegClass);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001561 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001562 TII.get(ARM::VCVTDS), Result)
Eric Christopherce07b542010-09-09 20:26:31 +00001563 .addReg(Op));
1564 UpdateValueMap(I, Result);
1565 return true;
1566}
1567
Eric Christopher43b62be2010-09-27 06:02:23 +00001568bool ARMFastISel::SelectFPTrunc(const Instruction *I) {
Eric Christopherce07b542010-09-09 20:26:31 +00001569 // Make sure we have VFP and that we're truncating double to float.
1570 if (!Subtarget->hasVFP2()) return false;
1571
1572 Value *V = I->getOperand(0);
Eric Christopher022b7fb2010-10-05 23:13:24 +00001573 if (!(I->getType()->isFloatTy() &&
1574 V->getType()->isDoubleTy())) return false;
Eric Christopherce07b542010-09-09 20:26:31 +00001575
1576 unsigned Op = getRegForValue(V);
1577 if (Op == 0) return false;
1578
Craig Topper420761a2012-04-20 07:30:17 +00001579 unsigned Result = createResultReg(&ARM::SPRRegClass);
Eric Christopherce07b542010-09-09 20:26:31 +00001580 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Eric Christopheref2fdd22010-09-09 20:36:19 +00001581 TII.get(ARM::VCVTSD), Result)
Eric Christopher46203602010-09-09 00:26:48 +00001582 .addReg(Op));
1583 UpdateValueMap(I, Result);
1584 return true;
1585}
1586
Chad Rosierae46a332012-02-03 21:14:11 +00001587bool ARMFastISel::SelectIToFP(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001588 // Make sure we have VFP.
1589 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001590
Duncan Sands1440e8b2010-11-03 11:35:31 +00001591 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001592 Type *Ty = I->getType();
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001593 if (!isTypeLegal(Ty, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001594 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001595
Chad Rosier463fe242011-11-03 02:04:59 +00001596 Value *Src = I->getOperand(0);
1597 EVT SrcVT = TLI.getValueType(Src->getType(), true);
1598 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
Eli Friedman783c6642011-05-25 19:09:45 +00001599 return false;
1600
Chad Rosier463fe242011-11-03 02:04:59 +00001601 unsigned SrcReg = getRegForValue(Src);
1602 if (SrcReg == 0) return false;
1603
1604 // Handle sign-extension.
1605 if (SrcVT == MVT::i16 || SrcVT == MVT::i8) {
1606 EVT DestVT = MVT::i32;
Chad Rosiera69feb02012-02-16 22:45:33 +00001607 SrcReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT,
Chad Rosierae46a332012-02-03 21:14:11 +00001608 /*isZExt*/!isSigned);
Chad Rosiera69feb02012-02-16 22:45:33 +00001609 if (SrcReg == 0) return false;
Chad Rosier463fe242011-11-03 02:04:59 +00001610 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00001611
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001612 // The conversion routine works on fp-reg to fp-reg and the operand above
1613 // was an integer, move it to the fp registers if possible.
Chad Rosier463fe242011-11-03 02:04:59 +00001614 unsigned FP = ARMMoveToFPReg(MVT::f32, SrcReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001615 if (FP == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001616
Eric Christopher9a040492010-09-09 18:54:59 +00001617 unsigned Opc;
Chad Rosierae46a332012-02-03 21:14:11 +00001618 if (Ty->isFloatTy()) Opc = isSigned ? ARM::VSITOS : ARM::VUITOS;
1619 else if (Ty->isDoubleTy()) Opc = isSigned ? ARM::VSITOD : ARM::VUITOD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001620 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001621
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001622 unsigned ResultReg = createResultReg(TLI.getRegClassFor(DstVT));
Eric Christopher9a040492010-09-09 18:54:59 +00001623 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1624 ResultReg)
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001625 .addReg(FP));
Eric Christopherce07b542010-09-09 20:26:31 +00001626 UpdateValueMap(I, ResultReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001627 return true;
1628}
1629
Chad Rosierae46a332012-02-03 21:14:11 +00001630bool ARMFastISel::SelectFPToI(const Instruction *I, bool isSigned) {
Eric Christopher9a040492010-09-09 18:54:59 +00001631 // Make sure we have VFP.
1632 if (!Subtarget->hasVFP2()) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001633
Duncan Sands1440e8b2010-11-03 11:35:31 +00001634 MVT DstVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001635 Type *RetTy = I->getType();
Eric Christopher920a2082010-09-10 00:35:09 +00001636 if (!isTypeLegal(RetTy, DstVT))
Eric Christopher9a040492010-09-09 18:54:59 +00001637 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001638
Eric Christopher9a040492010-09-09 18:54:59 +00001639 unsigned Op = getRegForValue(I->getOperand(0));
1640 if (Op == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001641
Eric Christopher9a040492010-09-09 18:54:59 +00001642 unsigned Opc;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001643 Type *OpTy = I->getOperand(0)->getType();
Chad Rosierae46a332012-02-03 21:14:11 +00001644 if (OpTy->isFloatTy()) Opc = isSigned ? ARM::VTOSIZS : ARM::VTOUIZS;
1645 else if (OpTy->isDoubleTy()) Opc = isSigned ? ARM::VTOSIZD : ARM::VTOUIZD;
Chad Rosierdd1e7512011-08-31 23:49:05 +00001646 else return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001647
Chad Rosieree8901c2012-02-03 20:27:51 +00001648 // f64->s32/u32 or f32->s32/u32 both need an intermediate f32 reg.
Eric Christopher022b7fb2010-10-05 23:13:24 +00001649 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::f32));
Eric Christopher9a040492010-09-09 18:54:59 +00001650 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc),
1651 ResultReg)
1652 .addReg(Op));
Eric Christopherdccd2c32010-10-11 08:38:55 +00001653
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001654 // This result needs to be in an integer register, but the conversion only
1655 // takes place in fp-regs.
Eric Christopherdb12b2b2010-09-10 00:34:35 +00001656 unsigned IntReg = ARMMoveToIntReg(DstVT, ResultReg);
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001657 if (IntReg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00001658
Eric Christopher9ee4ce22010-09-09 21:44:45 +00001659 UpdateValueMap(I, IntReg);
Eric Christopher9a040492010-09-09 18:54:59 +00001660 return true;
1661}
1662
Eric Christopher3bbd3962010-10-11 08:27:59 +00001663bool ARMFastISel::SelectSelect(const Instruction *I) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001664 MVT VT;
1665 if (!isTypeLegal(I->getType(), VT))
Eric Christopher3bbd3962010-10-11 08:27:59 +00001666 return false;
1667
1668 // Things need to be register sized for register moves.
Duncan Sands1440e8b2010-11-03 11:35:31 +00001669 if (VT != MVT::i32) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001670 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
1671
1672 unsigned CondReg = getRegForValue(I->getOperand(0));
1673 if (CondReg == 0) return false;
1674 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1675 if (Op1Reg == 0) return false;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001676
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001677 // Check to see if we can use an immediate in the conditional move.
1678 int Imm = 0;
1679 bool UseImm = false;
1680 bool isNegativeImm = false;
1681 if (const ConstantInt *ConstInt = dyn_cast<ConstantInt>(I->getOperand(2))) {
1682 assert (VT == MVT::i32 && "Expecting an i32.");
1683 Imm = (int)ConstInt->getValue().getZExtValue();
1684 if (Imm < 0) {
1685 isNegativeImm = true;
1686 Imm = ~Imm;
1687 }
1688 UseImm = isThumb2 ? (ARM_AM::getT2SOImmVal(Imm) != -1) :
1689 (ARM_AM::getSOImmVal(Imm) != -1);
1690 }
1691
Duncan Sands4c0c5452011-11-28 10:31:27 +00001692 unsigned Op2Reg = 0;
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001693 if (!UseImm) {
1694 Op2Reg = getRegForValue(I->getOperand(2));
1695 if (Op2Reg == 0) return false;
1696 }
1697
1698 unsigned CmpOpc = isThumb2 ? ARM::t2CMPri : ARM::CMPri;
Eric Christopher3bbd3962010-10-11 08:27:59 +00001699 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CmpOpc))
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001700 .addReg(CondReg).addImm(0));
1701
1702 unsigned MovCCOpc;
1703 if (!UseImm) {
1704 MovCCOpc = isThumb2 ? ARM::t2MOVCCr : ARM::MOVCCr;
1705 } else {
1706 if (!isNegativeImm) {
1707 MovCCOpc = isThumb2 ? ARM::t2MOVCCi : ARM::MOVCCi;
1708 } else {
1709 MovCCOpc = isThumb2 ? ARM::t2MVNCCi : ARM::MVNCCi;
1710 }
1711 }
Eric Christopher3bbd3962010-10-11 08:27:59 +00001712 unsigned ResultReg = createResultReg(RC);
Chad Rosiera07d3fc2011-11-11 06:20:39 +00001713 if (!UseImm)
1714 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1715 .addReg(Op2Reg).addReg(Op1Reg).addImm(ARMCC::NE).addReg(ARM::CPSR);
1716 else
1717 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(MovCCOpc), ResultReg)
1718 .addReg(Op1Reg).addImm(Imm).addImm(ARMCC::EQ).addReg(ARM::CPSR);
Eric Christopher3bbd3962010-10-11 08:27:59 +00001719 UpdateValueMap(I, ResultReg);
1720 return true;
1721}
1722
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001723bool ARMFastISel::SelectDiv(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001724 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001725 Type *Ty = I->getType();
Eric Christopher08637852010-09-30 22:34:19 +00001726 if (!isTypeLegal(Ty, VT))
1727 return false;
1728
1729 // If we have integer div support we should have selected this automagically.
1730 // In case we have a real miss go ahead and return false and we'll pick
1731 // it up later.
Eric Christopherdccd2c32010-10-11 08:38:55 +00001732 if (Subtarget->hasDivide()) return false;
1733
Eric Christopher08637852010-09-30 22:34:19 +00001734 // Otherwise emit a libcall.
1735 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001736 if (VT == MVT::i8)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001737 LC = isSigned ? RTLIB::SDIV_I8 : RTLIB::UDIV_I8;
Eric Christopher7bdc4de2010-10-11 08:31:54 +00001738 else if (VT == MVT::i16)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001739 LC = isSigned ? RTLIB::SDIV_I16 : RTLIB::UDIV_I16;
Eric Christopher08637852010-09-30 22:34:19 +00001740 else if (VT == MVT::i32)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001741 LC = isSigned ? RTLIB::SDIV_I32 : RTLIB::UDIV_I32;
Eric Christopher08637852010-09-30 22:34:19 +00001742 else if (VT == MVT::i64)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001743 LC = isSigned ? RTLIB::SDIV_I64 : RTLIB::UDIV_I64;
Eric Christopher08637852010-09-30 22:34:19 +00001744 else if (VT == MVT::i128)
Chad Rosier7ccb30b2012-02-03 21:07:27 +00001745 LC = isSigned ? RTLIB::SDIV_I128 : RTLIB::UDIV_I128;
Eric Christopher08637852010-09-30 22:34:19 +00001746 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SDIV!");
Eric Christopherdccd2c32010-10-11 08:38:55 +00001747
Eric Christopher08637852010-09-30 22:34:19 +00001748 return ARMEmitLibcall(I, LC);
1749}
1750
Chad Rosier769422f2012-02-03 21:23:45 +00001751bool ARMFastISel::SelectRem(const Instruction *I, bool isSigned) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00001752 MVT VT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001753 Type *Ty = I->getType();
Eric Christopher6a880d62010-10-11 08:37:26 +00001754 if (!isTypeLegal(Ty, VT))
1755 return false;
1756
1757 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
1758 if (VT == MVT::i8)
Chad Rosier769422f2012-02-03 21:23:45 +00001759 LC = isSigned ? RTLIB::SREM_I8 : RTLIB::UREM_I8;
Eric Christopher6a880d62010-10-11 08:37:26 +00001760 else if (VT == MVT::i16)
Chad Rosier769422f2012-02-03 21:23:45 +00001761 LC = isSigned ? RTLIB::SREM_I16 : RTLIB::UREM_I16;
Eric Christopher6a880d62010-10-11 08:37:26 +00001762 else if (VT == MVT::i32)
Chad Rosier769422f2012-02-03 21:23:45 +00001763 LC = isSigned ? RTLIB::SREM_I32 : RTLIB::UREM_I32;
Eric Christopher6a880d62010-10-11 08:37:26 +00001764 else if (VT == MVT::i64)
Chad Rosier769422f2012-02-03 21:23:45 +00001765 LC = isSigned ? RTLIB::SREM_I64 : RTLIB::UREM_I64;
Eric Christopher6a880d62010-10-11 08:37:26 +00001766 else if (VT == MVT::i128)
Chad Rosier769422f2012-02-03 21:23:45 +00001767 LC = isSigned ? RTLIB::SREM_I128 : RTLIB::UREM_I128;
Eric Christophera1640d92010-10-11 08:40:05 +00001768 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported SREM!");
Eric Christopher2896df82010-10-15 18:02:07 +00001769
Eric Christopher6a880d62010-10-11 08:37:26 +00001770 return ARMEmitLibcall(I, LC);
1771}
1772
Chad Rosier3901c3e2012-02-06 23:50:07 +00001773bool ARMFastISel::SelectBinaryIntOp(const Instruction *I, unsigned ISDOpcode) {
Chad Rosier3901c3e2012-02-06 23:50:07 +00001774 EVT DestVT = TLI.getValueType(I->getType(), true);
1775
1776 // We can get here in the case when we have a binary operation on a non-legal
1777 // type and the target independent selector doesn't know how to handle it.
1778 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1779 return false;
Jush Luefc967e2012-06-14 06:08:19 +00001780
Chad Rosier6fde8752012-02-08 02:29:21 +00001781 unsigned Opc;
1782 switch (ISDOpcode) {
1783 default: return false;
1784 case ISD::ADD:
1785 Opc = isThumb2 ? ARM::t2ADDrr : ARM::ADDrr;
1786 break;
1787 case ISD::OR:
1788 Opc = isThumb2 ? ARM::t2ORRrr : ARM::ORRrr;
1789 break;
Chad Rosier743e1992012-02-08 02:45:44 +00001790 case ISD::SUB:
1791 Opc = isThumb2 ? ARM::t2SUBrr : ARM::SUBrr;
1792 break;
Chad Rosier6fde8752012-02-08 02:29:21 +00001793 }
1794
Chad Rosier3901c3e2012-02-06 23:50:07 +00001795 unsigned SrcReg1 = getRegForValue(I->getOperand(0));
1796 if (SrcReg1 == 0) return false;
1797
1798 // TODO: Often the 2nd operand is an immediate, which can be encoded directly
1799 // in the instruction, rather then materializing the value in a register.
1800 unsigned SrcReg2 = getRegForValue(I->getOperand(1));
1801 if (SrcReg2 == 0) return false;
1802
Chad Rosier3901c3e2012-02-06 23:50:07 +00001803 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
1804 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1805 TII.get(Opc), ResultReg)
1806 .addReg(SrcReg1).addReg(SrcReg2));
1807 UpdateValueMap(I, ResultReg);
1808 return true;
1809}
1810
1811bool ARMFastISel::SelectBinaryFPOp(const Instruction *I, unsigned ISDOpcode) {
Eric Christopherbd6bf082010-09-09 01:02:03 +00001812 EVT VT = TLI.getValueType(I->getType(), true);
Eric Christopherac1a19e2010-09-09 01:06:51 +00001813
Eric Christopherbc39b822010-09-09 00:53:57 +00001814 // We can get here in the case when we want to use NEON for our fp
1815 // operations, but can't figure out how to. Just use the vfp instructions
1816 // if we have them.
1817 // FIXME: It'd be nice to use NEON instructions.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001818 Type *Ty = I->getType();
Eric Christopherbd6bf082010-09-09 01:02:03 +00001819 bool isFloat = (Ty->isDoubleTy() || Ty->isFloatTy());
1820 if (isFloat && !Subtarget->hasVFP2())
1821 return false;
Eric Christopherac1a19e2010-09-09 01:06:51 +00001822
Eric Christopherbc39b822010-09-09 00:53:57 +00001823 unsigned Opc;
Duncan Sandscdfad362010-11-03 12:17:33 +00001824 bool is64bit = VT == MVT::f64 || VT == MVT::i64;
Eric Christopherbc39b822010-09-09 00:53:57 +00001825 switch (ISDOpcode) {
1826 default: return false;
1827 case ISD::FADD:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001828 Opc = is64bit ? ARM::VADDD : ARM::VADDS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001829 break;
1830 case ISD::FSUB:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001831 Opc = is64bit ? ARM::VSUBD : ARM::VSUBS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001832 break;
1833 case ISD::FMUL:
Eric Christopherbd6bf082010-09-09 01:02:03 +00001834 Opc = is64bit ? ARM::VMULD : ARM::VMULS;
Eric Christopherbc39b822010-09-09 00:53:57 +00001835 break;
1836 }
Chad Rosier508a1f42011-11-16 18:39:44 +00001837 unsigned Op1 = getRegForValue(I->getOperand(0));
1838 if (Op1 == 0) return false;
1839
1840 unsigned Op2 = getRegForValue(I->getOperand(1));
1841 if (Op2 == 0) return false;
1842
Eric Christopherbd6bf082010-09-09 01:02:03 +00001843 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Eric Christopherbc39b822010-09-09 00:53:57 +00001844 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1845 TII.get(Opc), ResultReg)
1846 .addReg(Op1).addReg(Op2));
Eric Christopherce07b542010-09-09 20:26:31 +00001847 UpdateValueMap(I, ResultReg);
Eric Christopherbc39b822010-09-09 00:53:57 +00001848 return true;
1849}
1850
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001851// Call Handling Code
1852
Jush Luee649832012-07-19 09:49:00 +00001853// This is largely taken directly from CCAssignFnForNode
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001854// TODO: We may not support all of this.
Jush Luee649832012-07-19 09:49:00 +00001855CCAssignFn *ARMFastISel::CCAssignFnForCall(CallingConv::ID CC,
1856 bool Return,
1857 bool isVarArg) {
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001858 switch (CC) {
1859 default:
1860 llvm_unreachable("Unsupported calling convention");
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001861 case CallingConv::Fast:
Jush Lu2ff4e9d2012-08-16 05:15:53 +00001862 if (Subtarget->hasVFP2() && !isVarArg) {
1863 if (!Subtarget->isAAPCS_ABI())
1864 return (Return ? RetFastCC_ARM_APCS : FastCC_ARM_APCS);
1865 // For AAPCS ABI targets, just use VFP variant of the calling convention.
1866 return (Return ? RetCC_ARM_AAPCS_VFP : CC_ARM_AAPCS_VFP);
1867 }
Evan Cheng1f8b40d2010-10-22 18:57:05 +00001868 // Fallthrough
1869 case CallingConv::C:
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001870 // Use target triple & subtarget features to do actual dispatch.
1871 if (Subtarget->isAAPCS_ABI()) {
1872 if (Subtarget->hasVFP2() &&
Jush Luee649832012-07-19 09:49:00 +00001873 TM.Options.FloatABIType == FloatABI::Hard && !isVarArg)
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001874 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1875 else
1876 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1877 } else
1878 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
1879 case CallingConv::ARM_AAPCS_VFP:
Jush Luee649832012-07-19 09:49:00 +00001880 if (!isVarArg)
1881 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
1882 // Fall through to soft float variant, variadic functions don't
1883 // use hard floating point ABI.
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001884 case CallingConv::ARM_AAPCS:
1885 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
1886 case CallingConv::ARM_APCS:
1887 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Eric Christophere94ac882012-08-03 00:05:53 +00001888 case CallingConv::GHC:
1889 if (Return)
1890 llvm_unreachable("Can't return in GHC call convention");
1891 else
1892 return CC_ARM_APCS_GHC;
Eric Christopherd10cd7b2010-09-10 23:18:12 +00001893 }
1894}
1895
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001896bool ARMFastISel::ProcessCallArgs(SmallVectorImpl<Value*> &Args,
1897 SmallVectorImpl<unsigned> &ArgRegs,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001898 SmallVectorImpl<MVT> &ArgVTs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001899 SmallVectorImpl<ISD::ArgFlagsTy> &ArgFlags,
1900 SmallVectorImpl<unsigned> &RegArgs,
1901 CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00001902 unsigned &NumBytes,
1903 bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001904 SmallVector<CCValAssign, 16> ArgLocs;
Jush Luee649832012-07-19 09:49:00 +00001905 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, ArgLocs, *Context);
1906 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags,
1907 CCAssignFnForCall(CC, false, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001908
Bill Wendling5aeff312012-03-16 23:11:07 +00001909 // Check that we can handle all of the arguments. If we can't, then bail out
1910 // now before we add code to the MBB.
1911 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1912 CCValAssign &VA = ArgLocs[i];
1913 MVT ArgVT = ArgVTs[VA.getValNo()];
1914
1915 // We don't handle NEON/vector parameters yet.
1916 if (ArgVT.isVector() || ArgVT.getSizeInBits() > 64)
1917 return false;
1918
1919 // Now copy/store arg to correct locations.
1920 if (VA.isRegLoc() && !VA.needsCustom()) {
1921 continue;
1922 } else if (VA.needsCustom()) {
1923 // TODO: We need custom lowering for vector (v2f64) args.
1924 if (VA.getLocVT() != MVT::f64 ||
1925 // TODO: Only handle register args for now.
1926 !VA.isRegLoc() || !ArgLocs[++i].isRegLoc())
1927 return false;
1928 } else {
1929 switch (static_cast<EVT>(ArgVT).getSimpleVT().SimpleTy) {
1930 default:
1931 return false;
1932 case MVT::i1:
1933 case MVT::i8:
1934 case MVT::i16:
1935 case MVT::i32:
1936 break;
1937 case MVT::f32:
1938 if (!Subtarget->hasVFP2())
1939 return false;
1940 break;
1941 case MVT::f64:
1942 if (!Subtarget->hasVFP2())
1943 return false;
1944 break;
1945 }
1946 }
1947 }
1948
1949 // At the point, we are able to handle the call's arguments in fast isel.
1950
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001951 // Get a count of how many bytes are to be pushed on the stack.
1952 NumBytes = CCInfo.getNextStackOffset();
1953
1954 // Issue CALLSEQ_START
Evan Chengd5b03f22011-06-28 21:14:33 +00001955 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00001956 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1957 TII.get(AdjStackDown))
1958 .addImm(NumBytes));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001959
1960 // Process the args.
1961 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1962 CCValAssign &VA = ArgLocs[i];
1963 unsigned Arg = ArgRegs[VA.getValNo()];
Duncan Sands1440e8b2010-11-03 11:35:31 +00001964 MVT ArgVT = ArgVTs[VA.getValNo()];
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001965
Bill Wendling5aeff312012-03-16 23:11:07 +00001966 assert((!ArgVT.isVector() && ArgVT.getSizeInBits() <= 64) &&
1967 "We don't handle NEON/vector parameters yet.");
Eric Christophera4633f52010-10-23 09:37:17 +00001968
Eric Christopherf9764fa2010-09-30 20:49:44 +00001969 // Handle arg promotion, etc.
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001970 switch (VA.getLocInfo()) {
1971 case CCValAssign::Full: break;
Eric Christopherfa87d662010-10-18 02:17:53 +00001972 case CCValAssign::SExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001973 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001974 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/false);
1975 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001976 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001977 break;
1978 }
Chad Rosier42536af2011-11-05 20:16:15 +00001979 case CCValAssign::AExt:
1980 // Intentional fall-through. Handle AExt and ZExt.
Eric Christopherfa87d662010-10-18 02:17:53 +00001981 case CCValAssign::ZExt: {
Chad Rosierb74c8652011-12-02 20:25:18 +00001982 MVT DestVT = VA.getLocVT();
Chad Rosier5793a652012-02-14 22:29:48 +00001983 Arg = ARMEmitIntExt(ArgVT, Arg, DestVT, /*isZExt*/true);
1984 assert (Arg != 0 && "Failed to emit a sext");
Chad Rosierb74c8652011-12-02 20:25:18 +00001985 ArgVT = DestVT;
Eric Christopherfa87d662010-10-18 02:17:53 +00001986 break;
1987 }
1988 case CCValAssign::BCvt: {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001989 unsigned BC = FastEmit_r(ArgVT, VA.getLocVT(), ISD::BITCAST, Arg,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001990 /*TODO: Kill=*/false);
Eric Christopherfa87d662010-10-18 02:17:53 +00001991 assert(BC != 0 && "Failed to emit a bitcast!");
1992 Arg = BC;
1993 ArgVT = VA.getLocVT();
1994 break;
1995 }
1996 default: llvm_unreachable("Unknown arg promotion!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00001997 }
1998
1999 // Now copy/store arg to correct locations.
Eric Christopherfb0b8922010-10-11 21:20:02 +00002000 if (VA.isRegLoc() && !VA.needsCustom()) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002001 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
Eric Christopherf9764fa2010-09-30 20:49:44 +00002002 VA.getLocReg())
Chad Rosier42536af2011-11-05 20:16:15 +00002003 .addReg(Arg);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002004 RegArgs.push_back(VA.getLocReg());
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002005 } else if (VA.needsCustom()) {
2006 // TODO: We need custom lowering for vector (v2f64) args.
Bill Wendling5aeff312012-03-16 23:11:07 +00002007 assert(VA.getLocVT() == MVT::f64 &&
2008 "Custom lowering for v2f64 args not available");
Jim Grosbach6b156392010-10-27 21:39:08 +00002009
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002010 CCValAssign &NextVA = ArgLocs[++i];
2011
Bill Wendling5aeff312012-03-16 23:11:07 +00002012 assert(VA.isRegLoc() && NextVA.isRegLoc() &&
2013 "We only handle register args!");
Eric Christopher2d8f6fe2010-10-21 00:01:47 +00002014
2015 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2016 TII.get(ARM::VMOVRRD), VA.getLocReg())
2017 .addReg(NextVA.getLocReg(), RegState::Define)
2018 .addReg(Arg));
2019 RegArgs.push_back(VA.getLocReg());
2020 RegArgs.push_back(NextVA.getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002021 } else {
Eric Christopher5b924802010-10-21 20:09:54 +00002022 assert(VA.isMemLoc());
2023 // Need to store on the stack.
Eric Christopher0d581222010-11-19 22:30:02 +00002024 Address Addr;
2025 Addr.BaseType = Address::RegBase;
2026 Addr.Base.Reg = ARM::SP;
2027 Addr.Offset = VA.getLocMemOffset();
Eric Christopher5b924802010-10-21 20:09:54 +00002028
Bill Wendling5aeff312012-03-16 23:11:07 +00002029 bool EmitRet = ARMEmitStore(ArgVT, Arg, Addr); (void)EmitRet;
2030 assert(EmitRet && "Could not emit a store for argument!");
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002031 }
2032 }
Bill Wendling5aeff312012-03-16 23:11:07 +00002033
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002034 return true;
2035}
2036
Duncan Sands1440e8b2010-11-03 11:35:31 +00002037bool ARMFastISel::FinishCall(MVT RetVT, SmallVectorImpl<unsigned> &UsedRegs,
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002038 const Instruction *I, CallingConv::ID CC,
Jush Luee649832012-07-19 09:49:00 +00002039 unsigned &NumBytes, bool isVarArg) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002040 // Issue CALLSEQ_END
Evan Chengd5b03f22011-06-28 21:14:33 +00002041 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
Eric Christopherfb0b8922010-10-11 21:20:02 +00002042 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2043 TII.get(AdjStackUp))
2044 .addImm(NumBytes).addImm(0));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002045
2046 // Now the return value.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002047 if (RetVT != MVT::isVoid) {
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002048 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002049 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2050 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002051
2052 // Copy all of the result registers out of their specified physreg.
Duncan Sands1440e8b2010-11-03 11:35:31 +00002053 if (RVLocs.size() == 2 && RetVT == MVT::f64) {
Eric Christopher14df8822010-10-01 00:00:11 +00002054 // For this move we copy into two registers and then move into the
2055 // double fp reg we want.
Eric Christopher14df8822010-10-01 00:00:11 +00002056 EVT DestVT = RVLocs[0].getValVT();
Craig Topper44d23822012-02-22 05:59:10 +00002057 const TargetRegisterClass* DstRC = TLI.getRegClassFor(DestVT);
Eric Christopher14df8822010-10-01 00:00:11 +00002058 unsigned ResultReg = createResultReg(DstRC);
2059 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2060 TII.get(ARM::VMOVDRR), ResultReg)
Eric Christopher3659ac22010-10-20 08:02:24 +00002061 .addReg(RVLocs[0].getLocReg())
2062 .addReg(RVLocs[1].getLocReg()));
Eric Christopherdccd2c32010-10-11 08:38:55 +00002063
Eric Christopher3659ac22010-10-20 08:02:24 +00002064 UsedRegs.push_back(RVLocs[0].getLocReg());
2065 UsedRegs.push_back(RVLocs[1].getLocReg());
Jim Grosbach6b156392010-10-27 21:39:08 +00002066
Eric Christopherdccd2c32010-10-11 08:38:55 +00002067 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002068 UpdateValueMap(I, ResultReg);
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002069 } else {
2070 assert(RVLocs.size() == 1 &&"Can't handle non-double multi-reg retvals!");
Eric Christopher14df8822010-10-01 00:00:11 +00002071 EVT CopyVT = RVLocs[0].getValVT();
Chad Rosier0eff39f2011-11-08 00:03:32 +00002072
2073 // Special handling for extended integers.
2074 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
2075 CopyVT = MVT::i32;
2076
Craig Topper44d23822012-02-22 05:59:10 +00002077 const TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002078
Eric Christopher14df8822010-10-01 00:00:11 +00002079 unsigned ResultReg = createResultReg(DstRC);
2080 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2081 ResultReg).addReg(RVLocs[0].getLocReg());
2082 UsedRegs.push_back(RVLocs[0].getLocReg());
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002083
Eric Christopherdccd2c32010-10-11 08:38:55 +00002084 // Finally update the result.
Eric Christopher14df8822010-10-01 00:00:11 +00002085 UpdateValueMap(I, ResultReg);
2086 }
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002087 }
2088
Eric Christopherdccd2c32010-10-11 08:38:55 +00002089 return true;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002090}
2091
Eric Christopher4f512ef2010-10-22 01:28:00 +00002092bool ARMFastISel::SelectRet(const Instruction *I) {
2093 const ReturnInst *Ret = cast<ReturnInst>(I);
2094 const Function &F = *I->getParent()->getParent();
Jim Grosbach6b156392010-10-27 21:39:08 +00002095
Eric Christopher4f512ef2010-10-22 01:28:00 +00002096 if (!FuncInfo.CanLowerReturn)
2097 return false;
Jim Grosbach6b156392010-10-27 21:39:08 +00002098
Eric Christopher4f512ef2010-10-22 01:28:00 +00002099 CallingConv::ID CC = F.getCallingConv();
2100 if (Ret->getNumOperands() > 0) {
2101 SmallVector<ISD::OutputArg, 4> Outs;
2102 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
2103 Outs, TLI);
2104
2105 // Analyze operands of the call, assigning locations to each operand.
2106 SmallVector<CCValAssign, 16> ValLocs;
Jim Grosbachb04546f2011-09-13 20:30:37 +00002107 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, TM, ValLocs,I->getContext());
Jush Luee649832012-07-19 09:49:00 +00002108 CCInfo.AnalyzeReturn(Outs, CCAssignFnForCall(CC, true /* is Ret */,
2109 F.isVarArg()));
Eric Christopher4f512ef2010-10-22 01:28:00 +00002110
2111 const Value *RV = Ret->getOperand(0);
2112 unsigned Reg = getRegForValue(RV);
2113 if (Reg == 0)
2114 return false;
2115
2116 // Only handle a single return value for now.
2117 if (ValLocs.size() != 1)
2118 return false;
2119
2120 CCValAssign &VA = ValLocs[0];
Jim Grosbach6b156392010-10-27 21:39:08 +00002121
Eric Christopher4f512ef2010-10-22 01:28:00 +00002122 // Don't bother handling odd stuff for now.
2123 if (VA.getLocInfo() != CCValAssign::Full)
2124 return false;
2125 // Only handle register returns for now.
2126 if (!VA.isRegLoc())
2127 return false;
Chad Rosierf470cbb2011-11-04 00:50:21 +00002128
2129 unsigned SrcReg = Reg + VA.getValNo();
2130 EVT RVVT = TLI.getValueType(RV->getType());
2131 EVT DestVT = VA.getValVT();
2132 // Special handling for extended integers.
2133 if (RVVT != DestVT) {
2134 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
2135 return false;
2136
Chad Rosierf470cbb2011-11-04 00:50:21 +00002137 assert(DestVT == MVT::i32 && "ARM should always ext to i32");
2138
Chad Rosierb8703fe2012-02-17 01:21:28 +00002139 // Perform extension if flagged as either zext or sext. Otherwise, do
2140 // nothing.
2141 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
2142 SrcReg = ARMEmitIntExt(RVVT, SrcReg, DestVT, Outs[0].Flags.isZExt());
2143 if (SrcReg == 0) return false;
2144 }
Chad Rosierf470cbb2011-11-04 00:50:21 +00002145 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002146
Eric Christopher4f512ef2010-10-22 01:28:00 +00002147 // Make the copy.
Eric Christopher4f512ef2010-10-22 01:28:00 +00002148 unsigned DstReg = VA.getLocReg();
2149 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
2150 // Avoid a cross-class copy. This is very unlikely.
2151 if (!SrcRC->contains(DstReg))
2152 return false;
2153 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
2154 DstReg).addReg(SrcReg);
2155
2156 // Mark the register as live out of the function.
2157 MRI.addLiveOut(VA.getLocReg());
2158 }
Jim Grosbach6b156392010-10-27 21:39:08 +00002159
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002160 unsigned RetOpc = isThumb2 ? ARM::tBX_RET : ARM::BX_RET;
Eric Christopher4f512ef2010-10-22 01:28:00 +00002161 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2162 TII.get(RetOpc)));
2163 return true;
2164}
2165
Chad Rosier49d6fc02012-06-12 19:25:13 +00002166unsigned ARMFastISel::ARMSelectCallOp(bool UseReg) {
2167 if (UseReg)
2168 return isThumb2 ? ARM::tBLXr : ARM::BLX;
2169 else
2170 return isThumb2 ? ARM::tBL : ARM::BL;
2171}
2172
2173unsigned ARMFastISel::getLibcallReg(const Twine &Name) {
2174 GlobalValue *GV = new GlobalVariable(Type::getInt32Ty(*Context), false,
2175 GlobalValue::ExternalLinkage, 0, Name);
2176 return ARMMaterializeGV(GV, TLI.getValueType(GV->getType()));
Eric Christopher872f4a22011-02-22 01:37:10 +00002177}
2178
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002179// A quick function that will emit a call for a named libcall in F with the
2180// vector of passed arguments for the Instruction in I. We can assume that we
Eric Christopherdccd2c32010-10-11 08:38:55 +00002181// can emit a call for any libcall we can produce. This is an abridged version
2182// of the full call infrastructure since we won't need to worry about things
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002183// like computed function pointers or strange arguments at call sites.
2184// TODO: Try to unify this and the normal call bits for ARM, then try to unify
2185// with X86.
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002186bool ARMFastISel::ARMEmitLibcall(const Instruction *I, RTLIB::Libcall Call) {
2187 CallingConv::ID CC = TLI.getLibcallCallingConv(Call);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002188
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002189 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002190 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002191 MVT RetVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002192 if (RetTy->isVoidTy())
2193 RetVT = MVT::isVoid;
2194 else if (!isTypeLegal(RetTy, RetVT))
2195 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002196
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002197 // Can't handle non-double multi-reg retvals.
Jush Luefc967e2012-06-14 06:08:19 +00002198 if (RetVT != MVT::isVoid && RetVT != MVT::i32) {
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002199 SmallVector<CCValAssign, 16> RVLocs;
2200 CCState CCInfo(CC, false, *FuncInfo.MF, TM, RVLocs, *Context);
Jush Luee649832012-07-19 09:49:00 +00002201 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, false));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002202 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2203 return false;
2204 }
2205
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002206 // Set up the argument vectors.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002207 SmallVector<Value*, 8> Args;
2208 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002209 SmallVector<MVT, 8> ArgVTs;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002210 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
2211 Args.reserve(I->getNumOperands());
2212 ArgRegs.reserve(I->getNumOperands());
2213 ArgVTs.reserve(I->getNumOperands());
2214 ArgFlags.reserve(I->getNumOperands());
Eric Christopher7ed8ec92010-09-28 01:21:42 +00002215 for (unsigned i = 0; i < I->getNumOperands(); ++i) {
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002216 Value *Op = I->getOperand(i);
2217 unsigned Arg = getRegForValue(Op);
2218 if (Arg == 0) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002219
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002220 Type *ArgTy = Op->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002221 MVT ArgVT;
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002222 if (!isTypeLegal(ArgTy, ArgVT)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002223
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002224 ISD::ArgFlagsTy Flags;
2225 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2226 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002227
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002228 Args.push_back(Op);
2229 ArgRegs.push_back(Arg);
2230 ArgVTs.push_back(ArgVT);
2231 ArgFlags.push_back(Flags);
2232 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002233
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002234 // Handle the arguments now that we've gotten them.
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002235 SmallVector<unsigned, 4> RegArgs;
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002236 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002237 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2238 RegArgs, CC, NumBytes, false))
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002239 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002240
Chad Rosier49d6fc02012-06-12 19:25:13 +00002241 unsigned CalleeReg = 0;
2242 if (EnableARMLongCalls) {
2243 CalleeReg = getLibcallReg(TLI.getLibcallName(Call));
2244 if (CalleeReg == 0) return false;
2245 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002246
Chad Rosier49d6fc02012-06-12 19:25:13 +00002247 // Issue the call.
2248 unsigned CallOpc = ARMSelectCallOp(EnableARMLongCalls);
2249 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2250 DL, TII.get(CallOpc));
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002251 // BL / BLX don't take a predicate, but tBL / tBLX do.
2252 if (isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002253 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002254 if (EnableARMLongCalls)
2255 MIB.addReg(CalleeReg);
2256 else
2257 MIB.addExternalSymbol(TLI.getLibcallName(Call));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002258
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002259 // Add implicit physical register uses to the call.
2260 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002261 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002262
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002263 // Add a register mask with the call-preserved registers.
2264 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2265 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2266
Eric Christophera9a7a1a2010-09-29 23:11:09 +00002267 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002268 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002269 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, false)) return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002270
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002271 // Set all unused physreg defs as dead.
2272 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002273
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002274 return true;
2275}
2276
Chad Rosier11add262011-11-11 23:31:03 +00002277bool ARMFastISel::SelectCall(const Instruction *I,
2278 const char *IntrMemName = 0) {
Eric Christopherf9764fa2010-09-30 20:49:44 +00002279 const CallInst *CI = cast<CallInst>(I);
2280 const Value *Callee = CI->getCalledValue();
2281
Chad Rosier11add262011-11-11 23:31:03 +00002282 // Can't handle inline asm.
2283 if (isa<InlineAsm>(Callee)) return false;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002284
Eric Christopherf9764fa2010-09-30 20:49:44 +00002285 // Check the calling convention.
2286 ImmutableCallSite CS(CI);
2287 CallingConv::ID CC = CS.getCallingConv();
Eric Christopher4cf34c62010-10-18 06:49:12 +00002288
Eric Christopherf9764fa2010-09-30 20:49:44 +00002289 // TODO: Avoid some calling conventions?
Eric Christopherdccd2c32010-10-11 08:38:55 +00002290
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002291 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
2292 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Jush Luee649832012-07-19 09:49:00 +00002293 bool isVarArg = FTy->isVarArg();
Eric Christopherdccd2c32010-10-11 08:38:55 +00002294
Eric Christopherf9764fa2010-09-30 20:49:44 +00002295 // Handle *simple* calls for now.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002296 Type *RetTy = I->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002297 MVT RetVT;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002298 if (RetTy->isVoidTy())
2299 RetVT = MVT::isVoid;
Chad Rosier0eff39f2011-11-08 00:03:32 +00002300 else if (!isTypeLegal(RetTy, RetVT) && RetVT != MVT::i16 &&
2301 RetVT != MVT::i8 && RetVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002302 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002303
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002304 // Can't handle non-double multi-reg retvals.
2305 if (RetVT != MVT::isVoid && RetVT != MVT::i1 && RetVT != MVT::i8 &&
2306 RetVT != MVT::i16 && RetVT != MVT::i32) {
2307 SmallVector<CCValAssign, 16> RVLocs;
Jush Luee649832012-07-19 09:49:00 +00002308 CCState CCInfo(CC, isVarArg, *FuncInfo.MF, TM, RVLocs, *Context);
2309 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC, true, isVarArg));
Chad Rosier2a2e9d52012-05-11 18:51:55 +00002310 if (RVLocs.size() >= 2 && RetVT != MVT::f64)
2311 return false;
2312 }
2313
Eric Christopherf9764fa2010-09-30 20:49:44 +00002314 // Set up the argument vectors.
2315 SmallVector<Value*, 8> Args;
2316 SmallVector<unsigned, 8> ArgRegs;
Duncan Sands1440e8b2010-11-03 11:35:31 +00002317 SmallVector<MVT, 8> ArgVTs;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002318 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Chad Rosier92fd0172012-02-15 00:23:55 +00002319 unsigned arg_size = CS.arg_size();
2320 Args.reserve(arg_size);
2321 ArgRegs.reserve(arg_size);
2322 ArgVTs.reserve(arg_size);
2323 ArgFlags.reserve(arg_size);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002324 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
2325 i != e; ++i) {
Chad Rosier11add262011-11-11 23:31:03 +00002326 // If we're lowering a memory intrinsic instead of a regular call, skip the
2327 // last two arguments, which shouldn't be passed to the underlying function.
2328 if (IntrMemName && e-i <= 2)
2329 break;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002330
Eric Christopherf9764fa2010-09-30 20:49:44 +00002331 ISD::ArgFlagsTy Flags;
2332 unsigned AttrInd = i - CS.arg_begin() + 1;
Bill Wendling3e2d76c2012-10-09 21:38:14 +00002333 if (CS.paramHasAttr(AttrInd, Attributes::SExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002334 Flags.setSExt();
Bill Wendling3e2d76c2012-10-09 21:38:14 +00002335 if (CS.paramHasAttr(AttrInd, Attributes::ZExt))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002336 Flags.setZExt();
2337
Chad Rosier8e4a2e42011-11-04 00:58:10 +00002338 // FIXME: Only handle *easy* calls for now.
Bill Wendling3e2d76c2012-10-09 21:38:14 +00002339 if (CS.paramHasAttr(AttrInd, Attributes::InReg) ||
2340 CS.paramHasAttr(AttrInd, Attributes::StructRet) ||
2341 CS.paramHasAttr(AttrInd, Attributes::Nest) ||
2342 CS.paramHasAttr(AttrInd, Attributes::ByVal))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002343 return false;
2344
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002345 Type *ArgTy = (*i)->getType();
Duncan Sands1440e8b2010-11-03 11:35:31 +00002346 MVT ArgVT;
Chad Rosier42536af2011-11-05 20:16:15 +00002347 if (!isTypeLegal(ArgTy, ArgVT) && ArgVT != MVT::i16 && ArgVT != MVT::i8 &&
2348 ArgVT != MVT::i1)
Eric Christopherf9764fa2010-09-30 20:49:44 +00002349 return false;
Chad Rosier424fe0e2011-11-18 01:17:34 +00002350
2351 unsigned Arg = getRegForValue(*i);
2352 if (Arg == 0)
2353 return false;
2354
Eric Christopherf9764fa2010-09-30 20:49:44 +00002355 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
2356 Flags.setOrigAlign(OriginalAlignment);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002357
Eric Christopherf9764fa2010-09-30 20:49:44 +00002358 Args.push_back(*i);
2359 ArgRegs.push_back(Arg);
2360 ArgVTs.push_back(ArgVT);
2361 ArgFlags.push_back(Flags);
2362 }
Eric Christopherdccd2c32010-10-11 08:38:55 +00002363
Eric Christopherf9764fa2010-09-30 20:49:44 +00002364 // Handle the arguments now that we've gotten them.
2365 SmallVector<unsigned, 4> RegArgs;
2366 unsigned NumBytes;
Jush Luee649832012-07-19 09:49:00 +00002367 if (!ProcessCallArgs(Args, ArgRegs, ArgVTs, ArgFlags,
2368 RegArgs, CC, NumBytes, isVarArg))
Eric Christopherf9764fa2010-09-30 20:49:44 +00002369 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002370
Chad Rosier49d6fc02012-06-12 19:25:13 +00002371 bool UseReg = false;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002372 const GlobalValue *GV = dyn_cast<GlobalValue>(Callee);
Chad Rosier49d6fc02012-06-12 19:25:13 +00002373 if (!GV || EnableARMLongCalls) UseReg = true;
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002374
Chad Rosier49d6fc02012-06-12 19:25:13 +00002375 unsigned CalleeReg = 0;
2376 if (UseReg) {
2377 if (IntrMemName)
2378 CalleeReg = getLibcallReg(IntrMemName);
2379 else
2380 CalleeReg = getRegForValue(Callee);
2381
Chad Rosier1c8fccb2012-05-23 18:38:57 +00002382 if (CalleeReg == 0) return false;
2383 }
2384
Chad Rosier49d6fc02012-06-12 19:25:13 +00002385 // Issue the call.
2386 unsigned CallOpc = ARMSelectCallOp(UseReg);
2387 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2388 DL, TII.get(CallOpc));
Chad Rosier49d6fc02012-06-12 19:25:13 +00002389
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002390 // ARM calls don't take a predicate, but tBL / tBLX do.
2391 if(isThumb2)
Chad Rosier49d6fc02012-06-12 19:25:13 +00002392 AddDefaultPred(MIB);
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002393 if (UseReg)
2394 MIB.addReg(CalleeReg);
2395 else if (!IntrMemName)
2396 MIB.addGlobalAddress(GV, 0, 0);
2397 else
2398 MIB.addExternalSymbol(IntrMemName, 0);
Jush Luefc967e2012-06-14 06:08:19 +00002399
Eric Christopherf9764fa2010-09-30 20:49:44 +00002400 // Add implicit physical register uses to the call.
2401 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
Jakob Stoklund Olesen0745b642012-08-24 20:52:46 +00002402 MIB.addReg(RegArgs[i], RegState::Implicit);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002403
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00002404 // Add a register mask with the call-preserved registers.
2405 // Proper defs for return values will be added by setPhysRegsDeadExcept().
2406 MIB.addRegMask(TRI.getCallPreservedMask(CC));
2407
Eric Christopherf9764fa2010-09-30 20:49:44 +00002408 // Finish off the call including any return values.
Eric Christopherdccd2c32010-10-11 08:38:55 +00002409 SmallVector<unsigned, 4> UsedRegs;
Jush Luee649832012-07-19 09:49:00 +00002410 if (!FinishCall(RetVT, UsedRegs, I, CC, NumBytes, isVarArg))
2411 return false;
Eric Christopherdccd2c32010-10-11 08:38:55 +00002412
Eric Christopherf9764fa2010-09-30 20:49:44 +00002413 // Set all unused physreg defs as dead.
2414 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
Eric Christopherdccd2c32010-10-11 08:38:55 +00002415
Eric Christopherf9764fa2010-09-30 20:49:44 +00002416 return true;
Eric Christopherf9764fa2010-09-30 20:49:44 +00002417}
2418
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002419bool ARMFastISel::ARMIsMemCpySmall(uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002420 return Len <= 16;
2421}
2422
Jim Grosbachd4f020a2012-04-06 23:43:50 +00002423bool ARMFastISel::ARMTryEmitSmallMemCpy(Address Dest, Address Src,
2424 uint64_t Len) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002425 // Make sure we don't bloat code by inlining very large memcpy's.
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002426 if (!ARMIsMemCpySmall(Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002427 return false;
2428
2429 // We don't care about alignment here since we just emit integer accesses.
2430 while (Len) {
2431 MVT VT;
2432 if (Len >= 4)
2433 VT = MVT::i32;
2434 else if (Len >= 2)
2435 VT = MVT::i16;
2436 else {
2437 assert(Len == 1);
2438 VT = MVT::i8;
2439 }
2440
2441 bool RV;
2442 unsigned ResultReg;
2443 RV = ARMEmitLoad(VT, ResultReg, Src);
Eric Christopherfae699a2012-01-11 20:55:27 +00002444 assert (RV == true && "Should be able to handle this load.");
Chad Rosier909cb4f2011-11-14 22:46:17 +00002445 RV = ARMEmitStore(VT, ResultReg, Dest);
Eric Christopherfae699a2012-01-11 20:55:27 +00002446 assert (RV == true && "Should be able to handle this store.");
Duncan Sands5b8a1db2012-02-05 14:20:11 +00002447 (void)RV;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002448
2449 unsigned Size = VT.getSizeInBits()/8;
2450 Len -= Size;
2451 Dest.Offset += Size;
2452 Src.Offset += Size;
2453 }
2454
2455 return true;
2456}
2457
Chad Rosier11add262011-11-11 23:31:03 +00002458bool ARMFastISel::SelectIntrinsicCall(const IntrinsicInst &I) {
2459 // FIXME: Handle more intrinsics.
2460 switch (I.getIntrinsicID()) {
2461 default: return false;
Chad Rosierada759d2012-05-30 17:23:22 +00002462 case Intrinsic::frameaddress: {
2463 MachineFrameInfo *MFI = FuncInfo.MF->getFrameInfo();
2464 MFI->setFrameAddressIsTaken(true);
2465
2466 unsigned LdrOpc;
2467 const TargetRegisterClass *RC;
2468 if (isThumb2) {
2469 LdrOpc = ARM::t2LDRi12;
2470 RC = (const TargetRegisterClass*)&ARM::tGPRRegClass;
2471 } else {
2472 LdrOpc = ARM::LDRi12;
2473 RC = (const TargetRegisterClass*)&ARM::GPRRegClass;
2474 }
2475
2476 const ARMBaseRegisterInfo *RegInfo =
2477 static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo());
2478 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
2479 unsigned SrcReg = FramePtr;
2480
2481 // Recursively load frame address
2482 // ldr r0 [fp]
2483 // ldr r0 [r0]
2484 // ldr r0 [r0]
2485 // ...
2486 unsigned DestReg;
2487 unsigned Depth = cast<ConstantInt>(I.getOperand(0))->getZExtValue();
2488 while (Depth--) {
2489 DestReg = createResultReg(RC);
2490 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2491 TII.get(LdrOpc), DestReg)
2492 .addReg(SrcReg).addImm(0));
2493 SrcReg = DestReg;
2494 }
Chad Rosierbbff4ee2012-06-01 21:12:31 +00002495 UpdateValueMap(&I, SrcReg);
Chad Rosierada759d2012-05-30 17:23:22 +00002496 return true;
2497 }
Chad Rosier11add262011-11-11 23:31:03 +00002498 case Intrinsic::memcpy:
2499 case Intrinsic::memmove: {
Chad Rosier11add262011-11-11 23:31:03 +00002500 const MemTransferInst &MTI = cast<MemTransferInst>(I);
2501 // Don't handle volatile.
2502 if (MTI.isVolatile())
2503 return false;
Chad Rosier909cb4f2011-11-14 22:46:17 +00002504
2505 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
2506 // we would emit dead code because we don't currently handle memmoves.
2507 bool isMemCpy = (I.getIntrinsicID() == Intrinsic::memcpy);
2508 if (isa<ConstantInt>(MTI.getLength()) && isMemCpy) {
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002509 // Small memcpy's are common enough that we want to do them without a call
2510 // if possible.
Chad Rosier909cb4f2011-11-14 22:46:17 +00002511 uint64_t Len = cast<ConstantInt>(MTI.getLength())->getZExtValue();
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002512 if (ARMIsMemCpySmall(Len)) {
Chad Rosier909cb4f2011-11-14 22:46:17 +00002513 Address Dest, Src;
2514 if (!ARMComputeAddress(MTI.getRawDest(), Dest) ||
2515 !ARMComputeAddress(MTI.getRawSource(), Src))
2516 return false;
Chad Rosier2c42b8c2011-11-14 23:04:09 +00002517 if (ARMTryEmitSmallMemCpy(Dest, Src, Len))
Chad Rosier909cb4f2011-11-14 22:46:17 +00002518 return true;
2519 }
2520 }
Jush Luefc967e2012-06-14 06:08:19 +00002521
Chad Rosier11add262011-11-11 23:31:03 +00002522 if (!MTI.getLength()->getType()->isIntegerTy(32))
2523 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002524
Chad Rosier11add262011-11-11 23:31:03 +00002525 if (MTI.getSourceAddressSpace() > 255 || MTI.getDestAddressSpace() > 255)
2526 return false;
2527
2528 const char *IntrMemName = isa<MemCpyInst>(I) ? "memcpy" : "memmove";
2529 return SelectCall(&I, IntrMemName);
2530 }
2531 case Intrinsic::memset: {
2532 const MemSetInst &MSI = cast<MemSetInst>(I);
2533 // Don't handle volatile.
2534 if (MSI.isVolatile())
2535 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002536
Chad Rosier11add262011-11-11 23:31:03 +00002537 if (!MSI.getLength()->getType()->isIntegerTy(32))
2538 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002539
Chad Rosier11add262011-11-11 23:31:03 +00002540 if (MSI.getDestAddressSpace() > 255)
2541 return false;
Jush Luefc967e2012-06-14 06:08:19 +00002542
Chad Rosier11add262011-11-11 23:31:03 +00002543 return SelectCall(&I, "memset");
2544 }
Chad Rosier226ddf52012-05-11 21:33:49 +00002545 case Intrinsic::trap: {
2546 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(ARM::TRAP));
2547 return true;
2548 }
Chad Rosier11add262011-11-11 23:31:03 +00002549 }
Chad Rosier11add262011-11-11 23:31:03 +00002550}
2551
Chad Rosier0d7b2312011-11-02 00:18:48 +00002552bool ARMFastISel::SelectTrunc(const Instruction *I) {
Jush Luefc967e2012-06-14 06:08:19 +00002553 // The high bits for a type smaller than the register size are assumed to be
Chad Rosier0d7b2312011-11-02 00:18:48 +00002554 // undefined.
2555 Value *Op = I->getOperand(0);
2556
2557 EVT SrcVT, DestVT;
2558 SrcVT = TLI.getValueType(Op->getType(), true);
2559 DestVT = TLI.getValueType(I->getType(), true);
2560
2561 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
2562 return false;
2563 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
2564 return false;
2565
2566 unsigned SrcReg = getRegForValue(Op);
2567 if (!SrcReg) return false;
2568
2569 // Because the high bits are undefined, a truncate doesn't generate
2570 // any code.
2571 UpdateValueMap(I, SrcReg);
2572 return true;
2573}
2574
Chad Rosier87633022011-11-02 17:20:24 +00002575unsigned ARMFastISel::ARMEmitIntExt(EVT SrcVT, unsigned SrcReg, EVT DestVT,
2576 bool isZExt) {
Eli Friedman76927d732011-05-25 23:49:02 +00002577 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8)
Chad Rosier87633022011-11-02 17:20:24 +00002578 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002579
2580 unsigned Opc;
Eli Friedman76927d732011-05-25 23:49:02 +00002581 bool isBoolZext = false;
Chad Rosierfc17ddd2012-11-27 01:06:49 +00002582 const TargetRegisterClass *RC = TLI.getRegClassFor(MVT::i32);
Chad Rosier87633022011-11-02 17:20:24 +00002583 if (!SrcVT.isSimple()) return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002584 switch (SrcVT.getSimpleVT().SimpleTy) {
Chad Rosier87633022011-11-02 17:20:24 +00002585 default: return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002586 case MVT::i16:
Chad Rosier87633022011-11-02 17:20:24 +00002587 if (!Subtarget->hasV6Ops()) return 0;
Chad Rosierfc17ddd2012-11-27 01:06:49 +00002588 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002589 Opc = isThumb2 ? ARM::t2UXTH : ARM::UXTH;
Chad Rosierfc17ddd2012-11-27 01:06:49 +00002590 } else {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002591 Opc = isThumb2 ? ARM::t2SXTH : ARM::SXTH;
Chad Rosierfc17ddd2012-11-27 01:06:49 +00002592 RC = isThumb2 ?&ARM::rGPRRegClass : &ARM::GPRnopcRegClass;
2593 }
Eli Friedman76927d732011-05-25 23:49:02 +00002594 break;
2595 case MVT::i8:
Chad Rosier87633022011-11-02 17:20:24 +00002596 if (!Subtarget->hasV6Ops()) return 0;
2597 if (isZExt)
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002598 Opc = isThumb2 ? ARM::t2UXTB : ARM::UXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002599 else
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002600 Opc = isThumb2 ? ARM::t2SXTB : ARM::SXTB;
Eli Friedman76927d732011-05-25 23:49:02 +00002601 break;
2602 case MVT::i1:
Chad Rosier87633022011-11-02 17:20:24 +00002603 if (isZExt) {
Chad Rosier66dc8ca2011-11-08 21:12:00 +00002604 Opc = isThumb2 ? ARM::t2ANDri : ARM::ANDri;
Chad Rosierfc17ddd2012-11-27 01:06:49 +00002605 RC = isThumb2 ? &ARM::rGPRRegClass : &ARM::GPRRegClass;
Eli Friedman76927d732011-05-25 23:49:02 +00002606 isBoolZext = true;
2607 break;
2608 }
Chad Rosier87633022011-11-02 17:20:24 +00002609 return 0;
Eli Friedman76927d732011-05-25 23:49:02 +00002610 }
2611
Chad Rosierfc17ddd2012-11-27 01:06:49 +00002612 unsigned ResultReg = createResultReg(RC);
Eli Friedman76927d732011-05-25 23:49:02 +00002613 MachineInstrBuilder MIB;
Chad Rosier87633022011-11-02 17:20:24 +00002614 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
Eli Friedman76927d732011-05-25 23:49:02 +00002615 .addReg(SrcReg);
2616 if (isBoolZext)
2617 MIB.addImm(1);
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002618 else
2619 MIB.addImm(0);
Eli Friedman76927d732011-05-25 23:49:02 +00002620 AddOptionalDefs(MIB);
Chad Rosier87633022011-11-02 17:20:24 +00002621 return ResultReg;
2622}
2623
2624bool ARMFastISel::SelectIntExt(const Instruction *I) {
2625 // On ARM, in general, integer casts don't involve legal types; this code
2626 // handles promotable integers.
Chad Rosier87633022011-11-02 17:20:24 +00002627 Type *DestTy = I->getType();
2628 Value *Src = I->getOperand(0);
2629 Type *SrcTy = Src->getType();
2630
2631 EVT SrcVT, DestVT;
2632 SrcVT = TLI.getValueType(SrcTy, true);
2633 DestVT = TLI.getValueType(DestTy, true);
2634
2635 bool isZExt = isa<ZExtInst>(I);
2636 unsigned SrcReg = getRegForValue(Src);
2637 if (!SrcReg) return false;
2638
2639 unsigned ResultReg = ARMEmitIntExt(SrcVT, SrcReg, DestVT, isZExt);
2640 if (ResultReg == 0) return false;
2641 UpdateValueMap(I, ResultReg);
Eli Friedman76927d732011-05-25 23:49:02 +00002642 return true;
2643}
2644
Jush Lu29465492012-08-03 02:37:48 +00002645bool ARMFastISel::SelectShift(const Instruction *I,
2646 ARM_AM::ShiftOpc ShiftTy) {
2647 // We handle thumb2 mode by target independent selector
2648 // or SelectionDAG ISel.
2649 if (isThumb2)
2650 return false;
2651
2652 // Only handle i32 now.
2653 EVT DestVT = TLI.getValueType(I->getType(), true);
2654 if (DestVT != MVT::i32)
2655 return false;
2656
2657 unsigned Opc = ARM::MOVsr;
2658 unsigned ShiftImm;
2659 Value *Src2Value = I->getOperand(1);
2660 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Src2Value)) {
2661 ShiftImm = CI->getZExtValue();
2662
2663 // Fall back to selection DAG isel if the shift amount
2664 // is zero or greater than the width of the value type.
2665 if (ShiftImm == 0 || ShiftImm >=32)
2666 return false;
2667
2668 Opc = ARM::MOVsi;
2669 }
2670
2671 Value *Src1Value = I->getOperand(0);
2672 unsigned Reg1 = getRegForValue(Src1Value);
2673 if (Reg1 == 0) return false;
2674
Nadav Roteme7576402012-09-06 11:13:55 +00002675 unsigned Reg2 = 0;
Jush Lu29465492012-08-03 02:37:48 +00002676 if (Opc == ARM::MOVsr) {
2677 Reg2 = getRegForValue(Src2Value);
2678 if (Reg2 == 0) return false;
2679 }
2680
2681 unsigned ResultReg = createResultReg(TLI.getRegClassFor(MVT::i32));
2682 if(ResultReg == 0) return false;
2683
2684 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2685 TII.get(Opc), ResultReg)
2686 .addReg(Reg1);
2687
2688 if (Opc == ARM::MOVsi)
2689 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, ShiftImm));
2690 else if (Opc == ARM::MOVsr) {
2691 MIB.addReg(Reg2);
2692 MIB.addImm(ARM_AM::getSORegOpc(ShiftTy, 0));
2693 }
2694
2695 AddOptionalDefs(MIB);
2696 UpdateValueMap(I, ResultReg);
2697 return true;
2698}
2699
Eric Christopher56d2b722010-09-02 23:43:26 +00002700// TODO: SoftFP support.
Eric Christopherab695882010-07-21 22:26:11 +00002701bool ARMFastISel::TargetSelectInstruction(const Instruction *I) {
Eric Christopherac1a19e2010-09-09 01:06:51 +00002702
Eric Christopherab695882010-07-21 22:26:11 +00002703 switch (I->getOpcode()) {
Eric Christopher83007122010-08-23 21:44:12 +00002704 case Instruction::Load:
Eric Christopher43b62be2010-09-27 06:02:23 +00002705 return SelectLoad(I);
Eric Christopher543cf052010-09-01 22:16:27 +00002706 case Instruction::Store:
Eric Christopher43b62be2010-09-27 06:02:23 +00002707 return SelectStore(I);
Eric Christophere5734102010-09-03 00:35:47 +00002708 case Instruction::Br:
Eric Christopher43b62be2010-09-27 06:02:23 +00002709 return SelectBranch(I);
Chad Rosier60c8fa62012-02-07 23:56:08 +00002710 case Instruction::IndirectBr:
2711 return SelectIndirectBr(I);
Eric Christopherd43393a2010-09-08 23:13:45 +00002712 case Instruction::ICmp:
2713 case Instruction::FCmp:
Eric Christopher43b62be2010-09-27 06:02:23 +00002714 return SelectCmp(I);
Eric Christopher46203602010-09-09 00:26:48 +00002715 case Instruction::FPExt:
Eric Christopher43b62be2010-09-27 06:02:23 +00002716 return SelectFPExt(I);
Eric Christopherce07b542010-09-09 20:26:31 +00002717 case Instruction::FPTrunc:
Eric Christopher43b62be2010-09-27 06:02:23 +00002718 return SelectFPTrunc(I);
Eric Christopher9a040492010-09-09 18:54:59 +00002719 case Instruction::SIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002720 return SelectIToFP(I, /*isSigned*/ true);
Chad Rosier36b7beb2012-02-03 19:42:52 +00002721 case Instruction::UIToFP:
Chad Rosierae46a332012-02-03 21:14:11 +00002722 return SelectIToFP(I, /*isSigned*/ false);
Eric Christopher9a040492010-09-09 18:54:59 +00002723 case Instruction::FPToSI:
Chad Rosierae46a332012-02-03 21:14:11 +00002724 return SelectFPToI(I, /*isSigned*/ true);
Chad Rosieree8901c2012-02-03 20:27:51 +00002725 case Instruction::FPToUI:
Chad Rosierae46a332012-02-03 21:14:11 +00002726 return SelectFPToI(I, /*isSigned*/ false);
Chad Rosier3901c3e2012-02-06 23:50:07 +00002727 case Instruction::Add:
2728 return SelectBinaryIntOp(I, ISD::ADD);
Chad Rosier6fde8752012-02-08 02:29:21 +00002729 case Instruction::Or:
2730 return SelectBinaryIntOp(I, ISD::OR);
Chad Rosier743e1992012-02-08 02:45:44 +00002731 case Instruction::Sub:
2732 return SelectBinaryIntOp(I, ISD::SUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002733 case Instruction::FAdd:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002734 return SelectBinaryFPOp(I, ISD::FADD);
Eric Christopherbc39b822010-09-09 00:53:57 +00002735 case Instruction::FSub:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002736 return SelectBinaryFPOp(I, ISD::FSUB);
Eric Christopherbc39b822010-09-09 00:53:57 +00002737 case Instruction::FMul:
Chad Rosier3901c3e2012-02-06 23:50:07 +00002738 return SelectBinaryFPOp(I, ISD::FMUL);
Eric Christopherbb3e5da2010-09-14 23:03:37 +00002739 case Instruction::SDiv:
Chad Rosier7ccb30b2012-02-03 21:07:27 +00002740 return SelectDiv(I, /*isSigned*/ true);
2741 case Instruction::UDiv:
2742 return SelectDiv(I, /*isSigned*/ false);
Eric Christopher6a880d62010-10-11 08:37:26 +00002743 case Instruction::SRem:
Chad Rosier769422f2012-02-03 21:23:45 +00002744 return SelectRem(I, /*isSigned*/ true);
2745 case Instruction::URem:
2746 return SelectRem(I, /*isSigned*/ false);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002747 case Instruction::Call:
Chad Rosier11add262011-11-11 23:31:03 +00002748 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(I))
2749 return SelectIntrinsicCall(*II);
Eric Christopherf9764fa2010-09-30 20:49:44 +00002750 return SelectCall(I);
Eric Christopher3bbd3962010-10-11 08:27:59 +00002751 case Instruction::Select:
2752 return SelectSelect(I);
Eric Christopher4f512ef2010-10-22 01:28:00 +00002753 case Instruction::Ret:
2754 return SelectRet(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002755 case Instruction::Trunc:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002756 return SelectTrunc(I);
Eli Friedman76927d732011-05-25 23:49:02 +00002757 case Instruction::ZExt:
2758 case Instruction::SExt:
Chad Rosier0d7b2312011-11-02 00:18:48 +00002759 return SelectIntExt(I);
Jush Lu29465492012-08-03 02:37:48 +00002760 case Instruction::Shl:
2761 return SelectShift(I, ARM_AM::lsl);
2762 case Instruction::LShr:
2763 return SelectShift(I, ARM_AM::lsr);
2764 case Instruction::AShr:
2765 return SelectShift(I, ARM_AM::asr);
Eric Christopherab695882010-07-21 22:26:11 +00002766 default: break;
2767 }
2768 return false;
2769}
2770
Chad Rosierb29b9502011-11-13 02:23:59 +00002771/// TryToFoldLoad - The specified machine instr operand is a vreg, and that
2772/// vreg is being provided by the specified load instruction. If possible,
2773/// try to fold the load as an operand to the instruction, returning true if
2774/// successful.
2775bool ARMFastISel::TryToFoldLoad(MachineInstr *MI, unsigned OpNo,
2776 const LoadInst *LI) {
2777 // Verify we have a legal type before going any further.
2778 MVT VT;
2779 if (!isLoadTypeLegal(LI->getType(), VT))
2780 return false;
2781
2782 // Combine load followed by zero- or sign-extend.
2783 // ldrb r1, [r0] ldrb r1, [r0]
2784 // uxtb r2, r1 =>
2785 // mov r3, r2 mov r3, r1
2786 bool isZExt = true;
2787 switch(MI->getOpcode()) {
2788 default: return false;
2789 case ARM::SXTH:
2790 case ARM::t2SXTH:
2791 isZExt = false;
2792 case ARM::UXTH:
2793 case ARM::t2UXTH:
2794 if (VT != MVT::i16)
2795 return false;
2796 break;
2797 case ARM::SXTB:
2798 case ARM::t2SXTB:
2799 isZExt = false;
2800 case ARM::UXTB:
2801 case ARM::t2UXTB:
2802 if (VT != MVT::i8)
2803 return false;
2804 break;
2805 }
2806 // See if we can handle this address.
2807 Address Addr;
2808 if (!ARMComputeAddress(LI->getOperand(0), Addr)) return false;
Jush Luefc967e2012-06-14 06:08:19 +00002809
Chad Rosierb29b9502011-11-13 02:23:59 +00002810 unsigned ResultReg = MI->getOperand(0).getReg();
Chad Rosier8a9bce92011-12-13 19:22:14 +00002811 if (!ARMEmitLoad(VT, ResultReg, Addr, LI->getAlignment(), isZExt, false))
Chad Rosierb29b9502011-11-13 02:23:59 +00002812 return false;
2813 MI->eraseFromParent();
2814 return true;
2815}
2816
Jush Lu8f506472012-09-27 05:21:41 +00002817unsigned ARMFastISel::ARMLowerPICELF(const GlobalValue *GV,
2818 unsigned Align, EVT VT) {
2819 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
2820 ARMConstantPoolConstant *CPV =
2821 ARMConstantPoolConstant::Create(GV, UseGOTOFF ? ARMCP::GOTOFF : ARMCP::GOT);
2822 unsigned Idx = MCP.getConstantPoolIndex(CPV, Align);
2823
2824 unsigned Opc;
2825 unsigned DestReg1 = createResultReg(TLI.getRegClassFor(VT));
2826 // Load value.
2827 if (isThumb2) {
2828 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
2829 TII.get(ARM::t2LDRpci), DestReg1)
2830 .addConstantPoolIndex(Idx));
2831 Opc = UseGOTOFF ? ARM::t2ADDrr : ARM::t2LDRs;
2832 } else {
2833 // The extra immediate is for addrmode2.
2834 AddOptionalDefs(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2835 DL, TII.get(ARM::LDRcp), DestReg1)
2836 .addConstantPoolIndex(Idx).addImm(0));
2837 Opc = UseGOTOFF ? ARM::ADDrr : ARM::LDRrs;
2838 }
2839
2840 unsigned GlobalBaseReg = AFI->getGlobalBaseReg();
2841 if (GlobalBaseReg == 0) {
2842 GlobalBaseReg = MRI.createVirtualRegister(TLI.getRegClassFor(VT));
2843 AFI->setGlobalBaseReg(GlobalBaseReg);
2844 }
2845
2846 unsigned DestReg2 = createResultReg(TLI.getRegClassFor(VT));
2847 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
2848 DL, TII.get(Opc), DestReg2)
2849 .addReg(DestReg1)
2850 .addReg(GlobalBaseReg);
2851 if (!UseGOTOFF)
2852 MIB.addImm(0);
2853 AddOptionalDefs(MIB);
2854
2855 return DestReg2;
2856}
2857
Eric Christopherab695882010-07-21 22:26:11 +00002858namespace llvm {
Bob Wilsond49edb72012-08-03 04:06:28 +00002859 FastISel *ARM::createFastISel(FunctionLoweringInfo &funcInfo,
2860 const TargetLibraryInfo *libInfo) {
Evan Chengafff9412011-12-20 18:26:50 +00002861 // Completely untested on non-iOS.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002862 const TargetMachine &TM = funcInfo.MF->getTarget();
Jim Grosbach16cb3762010-11-09 19:22:26 +00002863
Eric Christopheraaa8df42010-11-02 01:21:28 +00002864 // Darwin and thumb1 only for now.
Eric Christopherfeadddd2010-10-11 20:05:22 +00002865 const ARMSubtarget *Subtarget = &TM.getSubtarget<ARMSubtarget>();
Chad Rosier2b3b3352012-05-11 19:40:25 +00002866 if (Subtarget->isTargetIOS() && !Subtarget->isThumb1Only())
Bob Wilsond49edb72012-08-03 04:06:28 +00002867 return new ARMFastISel(funcInfo, libInfo);
Evan Cheng09447952010-07-26 18:32:55 +00002868 return 0;
Eric Christopherab695882010-07-21 22:26:11 +00002869 }
2870}