Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 1 | //===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the pass that transforms the ARM machine instructions into |
| 11 | // relocatable machine code. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Evan Cheng | 0f28243 | 2008-10-29 23:55:43 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "jit" |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 16 | #include "ARM.h" |
| 17 | #include "ARMAddressingModes.h" |
Evan Cheng | 0f28243 | 2008-10-29 23:55:43 +0000 | [diff] [blame] | 18 | #include "ARMConstantPoolValue.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 19 | #include "ARMInstrInfo.h" |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 20 | #include "ARMRelocations.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 21 | #include "ARMSubtarget.h" |
| 22 | #include "ARMTargetMachine.h" |
Jim Grosbach | bc6d876 | 2008-10-28 18:25:49 +0000 | [diff] [blame] | 23 | #include "llvm/Constants.h" |
| 24 | #include "llvm/DerivedTypes.h" |
Evan Cheng | 42d5ee06 | 2008-09-13 01:15:21 +0000 | [diff] [blame] | 25 | #include "llvm/Function.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 26 | #include "llvm/PassManager.h" |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/JITCodeEmitter.h" |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineConstantPool.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 30 | #include "llvm/CodeGen/MachineInstr.h" |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineJumpTableInfo.h" |
Daniel Dunbar | 003de66 | 2009-09-21 05:58:35 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/Passes.h" |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 34 | #include "llvm/ADT/Statistic.h" |
Evan Cheng | 42d5ee06 | 2008-09-13 01:15:21 +0000 | [diff] [blame] | 35 | #include "llvm/Support/Debug.h" |
Torok Edwin | ab7c09b | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 36 | #include "llvm/Support/ErrorHandling.h" |
| 37 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 38 | #ifndef NDEBUG |
| 39 | #include <iomanip> |
| 40 | #endif |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 41 | using namespace llvm; |
| 42 | |
| 43 | STATISTIC(NumEmitted, "Number of machine instructions emitted"); |
| 44 | |
| 45 | namespace { |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 46 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 47 | class ARMCodeEmitter : public MachineFunctionPass { |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 48 | ARMJITInfo *JTI; |
| 49 | const ARMInstrInfo *II; |
| 50 | const TargetData *TD; |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 51 | const ARMSubtarget *Subtarget; |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 52 | TargetMachine &TM; |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 53 | JITCodeEmitter &MCE; |
Chris Lattner | 1611273 | 2010-03-14 01:41:15 +0000 | [diff] [blame] | 54 | MachineModuleInfo *MMI; |
Evan Cheng | 938b9d8 | 2008-10-31 19:55:13 +0000 | [diff] [blame] | 55 | const std::vector<MachineConstantPoolEntry> *MCPEs; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 56 | const std::vector<MachineJumpTableEntry> *MJTEs; |
| 57 | bool IsPIC; |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 58 | |
Daniel Dunbar | 003de66 | 2009-09-21 05:58:35 +0000 | [diff] [blame] | 59 | void getAnalysisUsage(AnalysisUsage &AU) const { |
| 60 | AU.addRequired<MachineModuleInfo>(); |
| 61 | MachineFunctionPass::getAnalysisUsage(AU); |
| 62 | } |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 63 | |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 64 | static char ID; |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 65 | public: |
| 66 | ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce) |
| 67 | : MachineFunctionPass(&ID), JTI(0), II((ARMInstrInfo*)tm.getInstrInfo()), |
| 68 | TD(tm.getTargetData()), TM(tm), |
| 69 | MCE(mce), MCPEs(0), MJTEs(0), |
| 70 | IsPIC(TM.getRelocationModel() == Reloc::PIC_) {} |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 71 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 72 | /// getBinaryCodeForInstr - This function, generated by the |
| 73 | /// CodeEmitterGenerator using TableGen, produces the binary encoding for |
| 74 | /// machine instructions. |
| 75 | unsigned getBinaryCodeForInstr(const MachineInstr &MI); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 76 | |
| 77 | bool runOnMachineFunction(MachineFunction &MF); |
| 78 | |
| 79 | virtual const char *getPassName() const { |
| 80 | return "ARM Machine Code Emitter"; |
| 81 | } |
| 82 | |
| 83 | void emitInstruction(const MachineInstr &MI); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 84 | |
| 85 | private: |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 86 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 87 | void emitWordLE(unsigned Binary); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 88 | void emitDWordLE(uint64_t Binary); |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 89 | void emitConstPoolInstruction(const MachineInstr &MI); |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 90 | void emitMOVi2piecesInstruction(const MachineInstr &MI); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 91 | void emitLEApcrelJTInstruction(const MachineInstr &MI); |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 92 | void emitPseudoMoveInstruction(const MachineInstr &MI); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 93 | void addPCLabel(unsigned LabelID); |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 94 | void emitPseudoInstruction(const MachineInstr &MI); |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 95 | unsigned getMachineSoRegOpValue(const MachineInstr &MI, |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 96 | const TargetInstrDesc &TID, |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 97 | const MachineOperand &MO, |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 98 | unsigned OpIdx); |
| 99 | |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 100 | unsigned getMachineSoImmOpValue(unsigned SoImm); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 101 | |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 102 | unsigned getAddrModeSBit(const MachineInstr &MI, |
| 103 | const TargetInstrDesc &TID) const; |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 104 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 105 | void emitDataProcessingInstruction(const MachineInstr &MI, |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 106 | unsigned ImplicitRd = 0, |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 107 | unsigned ImplicitRn = 0); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 108 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 109 | void emitLoadStoreInstruction(const MachineInstr &MI, |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 110 | unsigned ImplicitRd = 0, |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 111 | unsigned ImplicitRn = 0); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 112 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 113 | void emitMiscLoadStoreInstruction(const MachineInstr &MI, |
| 114 | unsigned ImplicitRn = 0); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 115 | |
| 116 | void emitLoadStoreMultipleInstruction(const MachineInstr &MI); |
| 117 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 118 | void emitMulFrmInstruction(const MachineInstr &MI); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 119 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 120 | void emitExtendInstruction(const MachineInstr &MI); |
| 121 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 122 | void emitMiscArithInstruction(const MachineInstr &MI); |
| 123 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 124 | void emitBranchInstruction(const MachineInstr &MI); |
| 125 | |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 126 | void emitInlineJumpTable(unsigned JTIndex); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 127 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 128 | void emitMiscBranchInstruction(const MachineInstr &MI); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 129 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 130 | void emitVFPArithInstruction(const MachineInstr &MI); |
| 131 | |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 132 | void emitVFPConversionInstruction(const MachineInstr &MI); |
| 133 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 134 | void emitVFPLoadStoreInstruction(const MachineInstr &MI); |
| 135 | |
| 136 | void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI); |
| 137 | |
| 138 | void emitMiscInstruction(const MachineInstr &MI); |
| 139 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 140 | /// getMachineOpValue - Return binary encoding of operand. If the machine |
| 141 | /// operand requires relocation, record the relocation and return zero. |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 142 | unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 143 | unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) { |
| 144 | return getMachineOpValue(MI, MI.getOperand(OpIdx)); |
| 145 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 146 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 147 | /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value. |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 148 | /// |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 149 | unsigned getShiftOp(unsigned Imm) const ; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 150 | |
| 151 | /// Routines that handle operands which add machine relocations which are |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 152 | /// fixed up by the relocation stage. |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame^] | 153 | void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc, |
Jeffrey Yasskin | 2d27441 | 2009-11-07 08:51:52 +0000 | [diff] [blame] | 154 | bool MayNeedFarStub, bool Indirect, |
| 155 | intptr_t ACPV = 0); |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 156 | void emitExternalSymbolAddress(const char *ES, unsigned Reloc); |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 157 | void emitConstPoolAddress(unsigned CPI, unsigned Reloc); |
| 158 | void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc); |
| 159 | void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc, |
| 160 | intptr_t JTBase = 0); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 161 | }; |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 162 | } |
| 163 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 164 | char ARMCodeEmitter::ID = 0; |
| 165 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 166 | /// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM |
Chris Lattner | e0faa54 | 2010-02-02 21:38:59 +0000 | [diff] [blame] | 167 | /// code to the specified MCE object. |
Bruno Cardoso Lopes | ac57e6e | 2009-07-06 05:09:34 +0000 | [diff] [blame] | 168 | FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM, |
| 169 | JITCodeEmitter &JCE) { |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 170 | return new ARMCodeEmitter(TM, JCE); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 171 | } |
Bruno Cardoso Lopes | a3f99f9 | 2009-05-30 20:51:52 +0000 | [diff] [blame] | 172 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 173 | bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) { |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 174 | assert((MF.getTarget().getRelocationModel() != Reloc::Default || |
| 175 | MF.getTarget().getRelocationModel() != Reloc::Static) && |
| 176 | "JIT relocation model must be set to static or default!"); |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 177 | JTI = ((ARMTargetMachine&)MF.getTarget()).getJITInfo(); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 178 | II = ((ARMTargetMachine&)MF.getTarget()).getInstrInfo(); |
| 179 | TD = ((ARMTargetMachine&)MF.getTarget()).getTargetData(); |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 180 | Subtarget = &TM.getSubtarget<ARMSubtarget>(); |
Evan Cheng | 938b9d8 | 2008-10-31 19:55:13 +0000 | [diff] [blame] | 181 | MCPEs = &MF.getConstantPool()->getConstants(); |
Chris Lattner | b1e8039 | 2010-01-25 23:22:00 +0000 | [diff] [blame] | 182 | MJTEs = 0; |
| 183 | if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables(); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 184 | IsPIC = TM.getRelocationModel() == Reloc::PIC_; |
Evan Cheng | 3cc8223 | 2008-11-08 07:38:22 +0000 | [diff] [blame] | 185 | JTI->Initialize(MF, IsPIC); |
Chris Lattner | 1611273 | 2010-03-14 01:41:15 +0000 | [diff] [blame] | 186 | MMI = &getAnalysis<MachineModuleInfo>(); |
| 187 | MCE.setModuleInfo(MMI); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 188 | |
| 189 | do { |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 190 | DEBUG(errs() << "JITTing function '" |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 191 | << MF.getFunction()->getName() << "'\n"); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 192 | MCE.startFunction(MF); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 193 | for (MachineFunction::iterator MBB = MF.begin(), E = MF.end(); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 194 | MBB != E; ++MBB) { |
| 195 | MCE.StartMachineBasicBlock(MBB); |
| 196 | for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end(); |
| 197 | I != E; ++I) |
| 198 | emitInstruction(*I); |
| 199 | } |
| 200 | } while (MCE.finishFunction(MF)); |
| 201 | |
| 202 | return false; |
| 203 | } |
| 204 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 205 | /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value. |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 206 | /// |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 207 | unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const { |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 208 | switch (ARM_AM::getAM2ShiftOpc(Imm)) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 209 | default: llvm_unreachable("Unknown shift opc!"); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 210 | case ARM_AM::asr: return 2; |
| 211 | case ARM_AM::lsl: return 0; |
| 212 | case ARM_AM::lsr: return 1; |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 213 | case ARM_AM::ror: |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 214 | case ARM_AM::rrx: return 3; |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 215 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 216 | return 0; |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 217 | } |
| 218 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 219 | /// getMachineOpValue - Return binary encoding of operand. If the machine |
| 220 | /// operand requires relocation, record the relocation and return zero. |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 221 | unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI, |
| 222 | const MachineOperand &MO) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 223 | if (MO.isReg()) |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 224 | return ARMRegisterInfo::getRegisterNumbering(MO.getReg()); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 225 | else if (MO.isImm()) |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 226 | return static_cast<unsigned>(MO.getImm()); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 227 | else if (MO.isGlobal()) |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 228 | emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 229 | else if (MO.isSymbol()) |
Evan Cheng | 1033251 | 2008-11-08 07:22:33 +0000 | [diff] [blame] | 230 | emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch); |
Evan Cheng | 580c0df | 2008-11-12 01:02:24 +0000 | [diff] [blame] | 231 | else if (MO.isCPI()) { |
| 232 | const TargetInstrDesc &TID = MI.getDesc(); |
| 233 | // For VFP load, the immediate offset is multiplied by 4. |
| 234 | unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm) |
| 235 | ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry; |
| 236 | emitConstPoolAddress(MO.getIndex(), Reloc); |
| 237 | } else if (MO.isJTI()) |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 238 | emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 239 | else if (MO.isMBB()) |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 240 | emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch); |
Evan Cheng | 2aa0e64 | 2008-09-13 01:55:59 +0000 | [diff] [blame] | 241 | else { |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 242 | #ifndef NDEBUG |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 243 | errs() << MO; |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 244 | #endif |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 245 | llvm_unreachable(0); |
Evan Cheng | 2aa0e64 | 2008-09-13 01:55:59 +0000 | [diff] [blame] | 246 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 247 | return 0; |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 248 | } |
| 249 | |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 250 | /// emitGlobalAddress - Emit the specified address to the code stream. |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 251 | /// |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame^] | 252 | void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc, |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 253 | bool MayNeedFarStub, bool Indirect, |
| 254 | intptr_t ACPV) { |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 255 | MachineRelocation MR = Indirect |
| 256 | ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc, |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame^] | 257 | const_cast<GlobalValue *>(GV), |
| 258 | ACPV, MayNeedFarStub) |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 259 | : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc, |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame^] | 260 | const_cast<GlobalValue *>(GV), ACPV, |
| 261 | MayNeedFarStub); |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 262 | MCE.addRelocation(MR); |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 263 | } |
| 264 | |
| 265 | /// emitExternalSymbolAddress - Arrange for the address of an external symbol to |
| 266 | /// be emitted to the current location in the function, and allow it to be PC |
| 267 | /// relative. |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 268 | void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) { |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 269 | MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(), |
| 270 | Reloc, ES)); |
| 271 | } |
| 272 | |
| 273 | /// emitConstPoolAddress - Arrange for the address of an constant pool |
| 274 | /// to be emitted to the current location in the function, and allow it to be PC |
| 275 | /// relative. |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 276 | void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) { |
Evan Cheng | 0f28243 | 2008-10-29 23:55:43 +0000 | [diff] [blame] | 277 | // Tell JIT emitter we'll resolve the address. |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 278 | MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(), |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 279 | Reloc, CPI, 0, true)); |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 280 | } |
| 281 | |
| 282 | /// emitJumpTableAddress - Arrange for the address of a jump table to |
| 283 | /// be emitted to the current location in the function, and allow it to be PC |
| 284 | /// relative. |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 285 | void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) { |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 286 | MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(), |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 287 | Reloc, JTIndex, 0, true)); |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 288 | } |
| 289 | |
Raul Herbster | 9c1a382 | 2007-08-30 23:29:26 +0000 | [diff] [blame] | 290 | /// emitMachineBasicBlock - Emit the specified address basic block. |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 291 | void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB, |
| 292 | unsigned Reloc, intptr_t JTBase) { |
Raul Herbster | 9c1a382 | 2007-08-30 23:29:26 +0000 | [diff] [blame] | 293 | MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(), |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 294 | Reloc, BB, JTBase)); |
Raul Herbster | 9c1a382 | 2007-08-30 23:29:26 +0000 | [diff] [blame] | 295 | } |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 296 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 297 | void ARMCodeEmitter::emitWordLE(unsigned Binary) { |
Chris Lattner | 893e1c9 | 2009-08-23 06:49:22 +0000 | [diff] [blame] | 298 | DEBUG(errs() << " 0x"; |
| 299 | errs().write_hex(Binary) << "\n"); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 300 | MCE.emitWordLE(Binary); |
| 301 | } |
| 302 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 303 | void ARMCodeEmitter::emitDWordLE(uint64_t Binary) { |
Chris Lattner | 893e1c9 | 2009-08-23 06:49:22 +0000 | [diff] [blame] | 304 | DEBUG(errs() << " 0x"; |
| 305 | errs().write_hex(Binary) << "\n"); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 306 | MCE.emitDWordLE(Binary); |
| 307 | } |
| 308 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 309 | void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 310 | DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI); |
Evan Cheng | 42d5ee06 | 2008-09-13 01:15:21 +0000 | [diff] [blame] | 311 | |
Devang Patel | af0e272 | 2009-10-06 02:19:11 +0000 | [diff] [blame] | 312 | MCE.processDebugLoc(MI.getDebugLoc(), true); |
Jeffrey Yasskin | 7540282 | 2009-07-17 18:49:39 +0000 | [diff] [blame] | 313 | |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 314 | NumEmitted++; // Keep track of the # of mi's emitted |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 315 | switch (MI.getDesc().TSFlags & ARMII::FormMask) { |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 316 | default: { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 317 | llvm_unreachable("Unhandled instruction encoding format!"); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 318 | break; |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 319 | } |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 320 | case ARMII::Pseudo: |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 321 | emitPseudoInstruction(MI); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 322 | break; |
| 323 | case ARMII::DPFrm: |
| 324 | case ARMII::DPSoRegFrm: |
| 325 | emitDataProcessingInstruction(MI); |
| 326 | break; |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 327 | case ARMII::LdFrm: |
| 328 | case ARMII::StFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 329 | emitLoadStoreInstruction(MI); |
| 330 | break; |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 331 | case ARMII::LdMiscFrm: |
| 332 | case ARMII::StMiscFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 333 | emitMiscLoadStoreInstruction(MI); |
| 334 | break; |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 335 | case ARMII::LdStMulFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 336 | emitLoadStoreMultipleInstruction(MI); |
| 337 | break; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 338 | case ARMII::MulFrm: |
| 339 | emitMulFrmInstruction(MI); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 340 | break; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 341 | case ARMII::ExtFrm: |
| 342 | emitExtendInstruction(MI); |
| 343 | break; |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 344 | case ARMII::ArithMiscFrm: |
| 345 | emitMiscArithInstruction(MI); |
| 346 | break; |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 347 | case ARMII::BrFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 348 | emitBranchInstruction(MI); |
| 349 | break; |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 350 | case ARMII::BrMiscFrm: |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 351 | emitMiscBranchInstruction(MI); |
| 352 | break; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 353 | // VFP instructions. |
| 354 | case ARMII::VFPUnaryFrm: |
| 355 | case ARMII::VFPBinaryFrm: |
| 356 | emitVFPArithInstruction(MI); |
| 357 | break; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 358 | case ARMII::VFPConv1Frm: |
| 359 | case ARMII::VFPConv2Frm: |
Evan Cheng | 0a0ab13 | 2008-11-11 22:46:12 +0000 | [diff] [blame] | 360 | case ARMII::VFPConv3Frm: |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 361 | case ARMII::VFPConv4Frm: |
| 362 | case ARMII::VFPConv5Frm: |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 363 | emitVFPConversionInstruction(MI); |
| 364 | break; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 365 | case ARMII::VFPLdStFrm: |
| 366 | emitVFPLoadStoreInstruction(MI); |
| 367 | break; |
| 368 | case ARMII::VFPLdStMulFrm: |
| 369 | emitVFPLoadStoreMultipleInstruction(MI); |
| 370 | break; |
| 371 | case ARMII::VFPMiscFrm: |
| 372 | emitMiscInstruction(MI); |
| 373 | break; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 374 | } |
Devang Patel | af0e272 | 2009-10-06 02:19:11 +0000 | [diff] [blame] | 375 | MCE.processDebugLoc(MI.getDebugLoc(), false); |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 376 | } |
| 377 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 378 | void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) { |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 379 | unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index. |
| 380 | unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index. |
Evan Cheng | 938b9d8 | 2008-10-31 19:55:13 +0000 | [diff] [blame] | 381 | const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex]; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 382 | |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 383 | // Remember the CONSTPOOL_ENTRY address for later relocation. |
| 384 | JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue()); |
| 385 | |
| 386 | // Emit constpool island entry. In most cases, the actual values will be |
| 387 | // resolved and relocated after code emission. |
| 388 | if (MCPE.isMachineConstantPoolEntry()) { |
| 389 | ARMConstantPoolValue *ACPV = |
| 390 | static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal); |
| 391 | |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 392 | DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ " |
| 393 | << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n'); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 394 | |
Bob Wilson | 28989a8 | 2009-11-02 16:59:06 +0000 | [diff] [blame] | 395 | assert(ACPV->isGlobalValue() && "unsupported constant pool value"); |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame^] | 396 | const GlobalValue *GV = ACPV->getGV(); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 397 | if (GV) { |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 398 | Reloc::Model RelocM = TM.getRelocationModel(); |
Evan Cheng | e4e4ed3 | 2009-08-28 23:18:09 +0000 | [diff] [blame] | 399 | emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry, |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 400 | isa<Function>(GV), |
| 401 | Subtarget->GVIsIndirectSymbol(GV, RelocM), |
| 402 | (intptr_t)ACPV); |
Evan Cheng | 25e0478 | 2008-11-04 00:50:32 +0000 | [diff] [blame] | 403 | } else { |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 404 | emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute); |
| 405 | } |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 406 | emitWordLE(0); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 407 | } else { |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame^] | 408 | const Constant *CV = MCPE.Val.ConstVal; |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 409 | |
Daniel Dunbar | ce63ffb | 2009-07-25 00:23:56 +0000 | [diff] [blame] | 410 | DEBUG({ |
| 411 | errs() << " ** Constant pool #" << CPI << " @ " |
| 412 | << (void*)MCE.getCurrentPCValue() << " "; |
| 413 | if (const Function *F = dyn_cast<Function>(CV)) |
| 414 | errs() << F->getName(); |
| 415 | else |
| 416 | errs() << *CV; |
| 417 | errs() << '\n'; |
| 418 | }); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 419 | |
Dan Gohman | 46510a7 | 2010-04-15 01:51:59 +0000 | [diff] [blame^] | 420 | if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) { |
Evan Cheng | 0866974 | 2009-09-10 01:23:53 +0000 | [diff] [blame] | 421 | emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 422 | emitWordLE(0); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 423 | } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) { |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 424 | uint32_t Val = *(uint32_t*)CI->getValue().getRawData(); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 425 | emitWordLE(Val); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 426 | } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) { |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 427 | if (CFP->getType()->isFloatTy()) |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 428 | emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue()); |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 429 | else if (CFP->getType()->isDoubleTy()) |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 430 | emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue()); |
| 431 | else { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 432 | llvm_unreachable("Unable to handle this constantpool entry!"); |
Evan Cheng | cb5201f | 2008-11-11 22:19:31 +0000 | [diff] [blame] | 433 | } |
| 434 | } else { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 435 | llvm_unreachable("Unable to handle this constantpool entry!"); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 436 | } |
| 437 | } |
| 438 | } |
| 439 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 440 | void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) { |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 441 | const MachineOperand &MO0 = MI.getOperand(0); |
| 442 | const MachineOperand &MO1 = MI.getOperand(1); |
Bob Wilson | 5265a12 | 2010-03-11 00:46:22 +0000 | [diff] [blame] | 443 | assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) && |
| 444 | "Not a valid so_imm value!"); |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 445 | unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm()); |
| 446 | unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm()); |
| 447 | |
| 448 | // Emit the 'mov' instruction. |
| 449 | unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101 |
| 450 | |
| 451 | // Set the conditional execution predicate. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 452 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 453 | |
| 454 | // Encode Rd. |
| 455 | Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift; |
| 456 | |
| 457 | // Encode so_imm. |
| 458 | // Set bit I(25) to identify this is the immediate form of <shifter_op> |
| 459 | Binary |= 1 << ARMII::I_BitShift; |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 460 | Binary |= getMachineSoImmOpValue(V1); |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 461 | emitWordLE(Binary); |
| 462 | |
| 463 | // Now the 'orr' instruction. |
| 464 | Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100 |
| 465 | |
| 466 | // Set the conditional execution predicate. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 467 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 468 | |
| 469 | // Encode Rd. |
| 470 | Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift; |
| 471 | |
| 472 | // Encode Rn. |
| 473 | Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift; |
| 474 | |
| 475 | // Encode so_imm. |
| 476 | // Set bit I(25) to identify this is the immediate form of <shifter_op> |
| 477 | Binary |= 1 << ARMII::I_BitShift; |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 478 | Binary |= getMachineSoImmOpValue(V2); |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 479 | emitWordLE(Binary); |
| 480 | } |
| 481 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 482 | void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 483 | // It's basically add r, pc, (LJTI - $+8) |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 484 | |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 485 | const TargetInstrDesc &TID = MI.getDesc(); |
| 486 | |
| 487 | // Emit the 'add' instruction. |
| 488 | unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100 |
| 489 | |
| 490 | // Set the conditional execution predicate |
| 491 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 492 | |
| 493 | // Encode S bit if MI modifies CPSR. |
| 494 | Binary |= getAddrModeSBit(MI, TID); |
| 495 | |
| 496 | // Encode Rd. |
| 497 | Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift; |
| 498 | |
| 499 | // Encode Rn which is PC. |
| 500 | Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::PC) << ARMII::RegRnShift; |
| 501 | |
| 502 | // Encode the displacement. |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 503 | Binary |= 1 << ARMII::I_BitShift; |
| 504 | emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base); |
| 505 | |
| 506 | emitWordLE(Binary); |
| 507 | } |
| 508 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 509 | void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) { |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 510 | unsigned Opcode = MI.getDesc().Opcode; |
| 511 | |
| 512 | // Part of binary is determined by TableGn. |
| 513 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 514 | |
| 515 | // Set the conditional execution predicate |
| 516 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 517 | |
| 518 | // Encode S bit if MI modifies CPSR. |
| 519 | if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag) |
| 520 | Binary |= 1 << ARMII::S_BitShift; |
| 521 | |
| 522 | // Encode register def if there is one. |
| 523 | Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift; |
| 524 | |
| 525 | // Encode the shift operation. |
| 526 | switch (Opcode) { |
| 527 | default: break; |
| 528 | case ARM::MOVrx: |
| 529 | // rrx |
| 530 | Binary |= 0x6 << 4; |
| 531 | break; |
| 532 | case ARM::MOVsrl_flag: |
| 533 | // lsr #1 |
| 534 | Binary |= (0x2 << 4) | (1 << 7); |
| 535 | break; |
| 536 | case ARM::MOVsra_flag: |
| 537 | // asr #1 |
| 538 | Binary |= (0x4 << 4) | (1 << 7); |
| 539 | break; |
| 540 | } |
| 541 | |
| 542 | // Encode register Rm. |
| 543 | Binary |= getMachineOpValue(MI, 1); |
| 544 | |
| 545 | emitWordLE(Binary); |
| 546 | } |
| 547 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 548 | void ARMCodeEmitter::addPCLabel(unsigned LabelID) { |
Chris Lattner | 893e1c9 | 2009-08-23 06:49:22 +0000 | [diff] [blame] | 549 | DEBUG(errs() << " ** LPC" << LabelID << " @ " |
| 550 | << (void*)MCE.getCurrentPCValue() << '\n'); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 551 | JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue()); |
| 552 | } |
| 553 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 554 | void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) { |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 555 | unsigned Opcode = MI.getDesc().Opcode; |
| 556 | switch (Opcode) { |
| 557 | default: |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 558 | llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction"); |
| 559 | // FIXME: Add support for MOVimm32. |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 560 | case TargetOpcode::INLINEASM: { |
Evan Cheng | e3066ab | 2008-11-19 23:21:33 +0000 | [diff] [blame] | 561 | // We allow inline assembler nodes with empty bodies - they can |
| 562 | // implicitly define registers, which is ok for JIT. |
| 563 | if (MI.getOperand(0).getSymbolName()[0]) { |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 564 | report_fatal_error("JIT does not support inline asm!"); |
Evan Cheng | e3066ab | 2008-11-19 23:21:33 +0000 | [diff] [blame] | 565 | } |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 566 | break; |
| 567 | } |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 568 | case TargetOpcode::DBG_LABEL: |
Chris Lattner | 7561d48 | 2010-03-14 02:33:54 +0000 | [diff] [blame] | 569 | case TargetOpcode::EH_LABEL: |
| 570 | MCE.emitLabel(MI.getOperand(0).getMCSymbol()); |
| 571 | break; |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 572 | case TargetOpcode::IMPLICIT_DEF: |
| 573 | case TargetOpcode::KILL: |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 574 | // Do nothing. |
| 575 | break; |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 576 | case ARM::CONSTPOOL_ENTRY: |
| 577 | emitConstPoolInstruction(MI); |
| 578 | break; |
| 579 | case ARM::PICADD: { |
Evan Cheng | 25e0478 | 2008-11-04 00:50:32 +0000 | [diff] [blame] | 580 | // Remember of the address of the PC label for relocation later. |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 581 | addPCLabel(MI.getOperand(2).getImm()); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 582 | // PICADD is just an add instruction that implicitly read pc. |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 583 | emitDataProcessingInstruction(MI, 0, ARM::PC); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 584 | break; |
| 585 | } |
| 586 | case ARM::PICLDR: |
| 587 | case ARM::PICLDRB: |
| 588 | case ARM::PICSTR: |
| 589 | case ARM::PICSTRB: { |
| 590 | // Remember of the address of the PC label for relocation later. |
| 591 | addPCLabel(MI.getOperand(2).getImm()); |
| 592 | // These are just load / store instructions that implicitly read pc. |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 593 | emitLoadStoreInstruction(MI, 0, ARM::PC); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 594 | break; |
| 595 | } |
| 596 | case ARM::PICLDRH: |
| 597 | case ARM::PICLDRSH: |
| 598 | case ARM::PICLDRSB: |
| 599 | case ARM::PICSTRH: { |
| 600 | // Remember of the address of the PC label for relocation later. |
| 601 | addPCLabel(MI.getOperand(2).getImm()); |
| 602 | // These are just load / store instructions that implicitly read pc. |
| 603 | emitMiscLoadStoreInstruction(MI, ARM::PC); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 604 | break; |
| 605 | } |
Evan Cheng | 9092213 | 2008-11-06 02:25:39 +0000 | [diff] [blame] | 606 | case ARM::MOVi2pieces: |
| 607 | // Two instructions to materialize a constant. |
| 608 | emitMOVi2piecesInstruction(MI); |
| 609 | break; |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 610 | case ARM::LEApcrelJT: |
| 611 | // Materialize jumptable address. |
| 612 | emitLEApcrelJTInstruction(MI); |
| 613 | break; |
Evan Cheng | a956255 | 2008-11-14 20:09:11 +0000 | [diff] [blame] | 614 | case ARM::MOVrx: |
| 615 | case ARM::MOVsrl_flag: |
| 616 | case ARM::MOVsra_flag: |
| 617 | emitPseudoMoveInstruction(MI); |
| 618 | break; |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 619 | } |
| 620 | } |
| 621 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 622 | unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI, |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 623 | const TargetInstrDesc &TID, |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 624 | const MachineOperand &MO, |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 625 | unsigned OpIdx) { |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 626 | unsigned Binary = getMachineOpValue(MI, MO); |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 627 | |
| 628 | const MachineOperand &MO1 = MI.getOperand(OpIdx + 1); |
| 629 | const MachineOperand &MO2 = MI.getOperand(OpIdx + 2); |
| 630 | ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm()); |
| 631 | |
| 632 | // Encode the shift opcode. |
| 633 | unsigned SBits = 0; |
| 634 | unsigned Rs = MO1.getReg(); |
| 635 | if (Rs) { |
| 636 | // Set shift operand (bit[7:4]). |
| 637 | // LSL - 0001 |
| 638 | // LSR - 0011 |
| 639 | // ASR - 0101 |
| 640 | // ROR - 0111 |
| 641 | // RRX - 0110 and bit[11:8] clear. |
| 642 | switch (SOpc) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 643 | default: llvm_unreachable("Unknown shift opc!"); |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 644 | case ARM_AM::lsl: SBits = 0x1; break; |
| 645 | case ARM_AM::lsr: SBits = 0x3; break; |
| 646 | case ARM_AM::asr: SBits = 0x5; break; |
| 647 | case ARM_AM::ror: SBits = 0x7; break; |
| 648 | case ARM_AM::rrx: SBits = 0x6; break; |
| 649 | } |
| 650 | } else { |
| 651 | // Set shift operand (bit[6:4]). |
| 652 | // LSL - 000 |
| 653 | // LSR - 010 |
| 654 | // ASR - 100 |
| 655 | // ROR - 110 |
| 656 | switch (SOpc) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 657 | default: llvm_unreachable("Unknown shift opc!"); |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 658 | case ARM_AM::lsl: SBits = 0x0; break; |
| 659 | case ARM_AM::lsr: SBits = 0x2; break; |
| 660 | case ARM_AM::asr: SBits = 0x4; break; |
| 661 | case ARM_AM::ror: SBits = 0x6; break; |
| 662 | } |
| 663 | } |
| 664 | Binary |= SBits << 4; |
| 665 | if (SOpc == ARM_AM::rrx) |
| 666 | return Binary; |
| 667 | |
| 668 | // Encode the shift operation Rs or shift_imm (except rrx). |
| 669 | if (Rs) { |
| 670 | // Encode Rs bit[11:8]. |
| 671 | assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0); |
| 672 | return Binary | |
| 673 | (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift); |
| 674 | } |
| 675 | |
| 676 | // Encode shift_imm bit[11:7]. |
| 677 | return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7; |
| 678 | } |
| 679 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 680 | unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) { |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 681 | int SoImmVal = ARM_AM::getSOImmVal(SoImm); |
| 682 | assert(SoImmVal != -1 && "Not a valid so_imm value!"); |
| 683 | |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 684 | // Encode rotate_imm. |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 685 | unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1) |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 686 | << ARMII::SoRotImmShift; |
| 687 | |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 688 | // Encode immed_8. |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 689 | Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 690 | return Binary; |
| 691 | } |
| 692 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 693 | unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI, |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 694 | const TargetInstrDesc &TID) const { |
Evan Cheng | 97c573d | 2008-11-20 02:25:51 +0000 | [diff] [blame] | 695 | for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){ |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 696 | const MachineOperand &MO = MI.getOperand(i-1); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 697 | if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR) |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 698 | return 1 << ARMII::S_BitShift; |
| 699 | } |
| 700 | return 0; |
| 701 | } |
| 702 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 703 | void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI, |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 704 | unsigned ImplicitRd, |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 705 | unsigned ImplicitRn) { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 706 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 707 | |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 708 | if (TID.Opcode == ARM::BFC) { |
Chris Lattner | 75361b6 | 2010-04-07 22:58:41 +0000 | [diff] [blame] | 709 | report_fatal_error("ARMv6t2 JIT is not yet supported."); |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 710 | } |
| 711 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 712 | // Part of binary is determined by TableGn. |
| 713 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 714 | |
Jim Grosbach | 3341262 | 2008-10-07 19:05:35 +0000 | [diff] [blame] | 715 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 716 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 717 | |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 718 | // Encode S bit if MI modifies CPSR. |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 719 | Binary |= getAddrModeSBit(MI, TID); |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 720 | |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 721 | // Encode register def if there is one. |
Evan Cheng | 49a9f29 | 2008-09-12 22:45:55 +0000 | [diff] [blame] | 722 | unsigned NumDefs = TID.getNumDefs(); |
Evan Cheng | a964b7d | 2008-09-12 23:15:39 +0000 | [diff] [blame] | 723 | unsigned OpIdx = 0; |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 724 | if (NumDefs) |
| 725 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
| 726 | else if (ImplicitRd) |
| 727 | // Special handling for implicit use (e.g. PC). |
| 728 | Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd) |
| 729 | << ARMII::RegRdShift); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 730 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 731 | // If this is a two-address operand, skip it. e.g. MOVCCr operand 1. |
| 732 | if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
| 733 | ++OpIdx; |
| 734 | |
Jim Grosbach | efd30ba | 2008-10-01 18:16:49 +0000 | [diff] [blame] | 735 | // Encode first non-shifter register operand if there is one. |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 736 | bool isUnary = TID.TSFlags & ARMII::UnaryDP; |
| 737 | if (!isUnary) { |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 738 | if (ImplicitRn) |
| 739 | // Special handling for implicit use (e.g. PC). |
| 740 | Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn) |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 741 | << ARMII::RegRnShift); |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 742 | else { |
| 743 | Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift; |
| 744 | ++OpIdx; |
| 745 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 746 | } |
| 747 | |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 748 | // Encode shifter operand. |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 749 | const MachineOperand &MO = MI.getOperand(OpIdx); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 750 | if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) { |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 751 | // Encode SoReg. |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 752 | emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx)); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 753 | return; |
| 754 | } |
Evan Cheng | eb4ed4b | 2008-10-31 19:10:44 +0000 | [diff] [blame] | 755 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 756 | if (MO.isReg()) { |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 757 | // Encode register Rm. |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 758 | emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg())); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 759 | return; |
| 760 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 761 | |
Evan Cheng | 5f1db7b | 2008-09-12 22:01:15 +0000 | [diff] [blame] | 762 | // Encode so_imm. |
Evan Cheng | e7cbe41 | 2009-07-08 21:03:57 +0000 | [diff] [blame] | 763 | Binary |= getMachineSoImmOpValue((unsigned)MO.getImm()); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 764 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 765 | emitWordLE(Binary); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 766 | } |
| 767 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 768 | void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI, |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 769 | unsigned ImplicitRd, |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 770 | unsigned ImplicitRn) { |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 771 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 772 | unsigned Form = TID.TSFlags & ARMII::FormMask; |
| 773 | bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0; |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 774 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 775 | // Part of binary is determined by TableGn. |
| 776 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 777 | |
Jim Grosbach | 3341262 | 2008-10-07 19:05:35 +0000 | [diff] [blame] | 778 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 779 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 780 | |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 781 | unsigned OpIdx = 0; |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 782 | |
| 783 | // Operand 0 of a pre- and post-indexed store is the address base |
| 784 | // writeback. Skip it. |
| 785 | bool Skipped = false; |
| 786 | if (IsPrePost && Form == ARMII::StFrm) { |
| 787 | ++OpIdx; |
| 788 | Skipped = true; |
| 789 | } |
| 790 | |
| 791 | // Set first operand |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 792 | if (ImplicitRd) |
| 793 | // Special handling for implicit use (e.g. PC). |
| 794 | Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd) |
| 795 | << ARMII::RegRdShift); |
| 796 | else |
| 797 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 798 | |
| 799 | // Set second operand |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 800 | if (ImplicitRn) |
| 801 | // Special handling for implicit use (e.g. PC). |
| 802 | Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn) |
| 803 | << ARMII::RegRnShift); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 804 | else |
| 805 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 806 | |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 807 | // If this is a two-address operand, skip it. e.g. LDR_PRE. |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 808 | if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 809 | ++OpIdx; |
| 810 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 811 | const MachineOperand &MO2 = MI.getOperand(OpIdx); |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 812 | unsigned AM2Opc = (ImplicitRn == ARM::PC) |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 813 | ? 0 : MI.getOperand(OpIdx+1).getImm(); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 814 | |
Evan Cheng | e7de7e3 | 2008-09-13 01:44:01 +0000 | [diff] [blame] | 815 | // Set bit U(23) according to sign of immed value (positive or negative). |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 816 | Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) << |
Evan Cheng | e7de7e3 | 2008-09-13 01:44:01 +0000 | [diff] [blame] | 817 | ARMII::U_BitShift); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 818 | if (!MO2.getReg()) { // is immediate |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 819 | if (ARM_AM::getAM2Offset(AM2Opc)) |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 820 | // Set the value of offset_12 field |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 821 | Binary |= ARM_AM::getAM2Offset(AM2Opc); |
| 822 | emitWordLE(Binary); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 823 | return; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 824 | } |
| 825 | |
| 826 | // Set bit I(25), because this is not in immediate enconding. |
| 827 | Binary |= 1 << ARMII::I_BitShift; |
| 828 | assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg())); |
| 829 | // Set bit[3:0] to the corresponding Rm register |
| 830 | Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg()); |
| 831 | |
Evan Cheng | 7063291 | 2008-11-12 07:34:37 +0000 | [diff] [blame] | 832 | // If this instr is in scaled register offset/index instruction, set |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 833 | // shift_immed(bit[11:7]) and shift(bit[6:5]) fields. |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 834 | if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) { |
Evan Cheng | 7063291 | 2008-11-12 07:34:37 +0000 | [diff] [blame] | 835 | Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift |
| 836 | Binary |= ShImm << ARMII::ShiftShift; // shift_immed |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 837 | } |
| 838 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 839 | emitWordLE(Binary); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 840 | } |
| 841 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 842 | void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI, |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 843 | unsigned ImplicitRn) { |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 844 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 845 | unsigned Form = TID.TSFlags & ARMII::FormMask; |
| 846 | bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0; |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 847 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 848 | // Part of binary is determined by TableGn. |
| 849 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 850 | |
Jim Grosbach | 3341262 | 2008-10-07 19:05:35 +0000 | [diff] [blame] | 851 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 852 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | 057d0c3 | 2008-09-18 07:28:19 +0000 | [diff] [blame] | 853 | |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 854 | unsigned OpIdx = 0; |
| 855 | |
| 856 | // Operand 0 of a pre- and post-indexed store is the address base |
| 857 | // writeback. Skip it. |
| 858 | bool Skipped = false; |
| 859 | if (IsPrePost && Form == ARMII::StMiscFrm) { |
| 860 | ++OpIdx; |
| 861 | Skipped = true; |
| 862 | } |
| 863 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 864 | // Set first operand |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 865 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 866 | |
Evan Cheng | 358dec5 | 2009-06-15 08:28:29 +0000 | [diff] [blame] | 867 | // Skip LDRD and STRD's second operand. |
| 868 | if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD) |
| 869 | ++OpIdx; |
| 870 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 871 | // Set second operand |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 872 | if (ImplicitRn) |
| 873 | // Special handling for implicit use (e.g. PC). |
| 874 | Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn) |
| 875 | << ARMII::RegRnShift); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 876 | else |
| 877 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 878 | |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 879 | // If this is a two-address operand, skip it. e.g. LDRH_POST. |
Evan Cheng | 148cad8 | 2008-11-13 07:34:59 +0000 | [diff] [blame] | 880 | if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
Evan Cheng | 05c356e | 2008-11-08 01:44:13 +0000 | [diff] [blame] | 881 | ++OpIdx; |
| 882 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 883 | const MachineOperand &MO2 = MI.getOperand(OpIdx); |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 884 | unsigned AM3Opc = (ImplicitRn == ARM::PC) |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 885 | ? 0 : MI.getOperand(OpIdx+1).getImm(); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 886 | |
Evan Cheng | e7de7e3 | 2008-09-13 01:44:01 +0000 | [diff] [blame] | 887 | // Set bit U(23) according to sign of immed value (positive or negative) |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 888 | Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) << |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 889 | ARMII::U_BitShift); |
| 890 | |
| 891 | // If this instr is in register offset/index encoding, set bit[3:0] |
| 892 | // to the corresponding Rm register. |
| 893 | if (MO2.getReg()) { |
| 894 | Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg()); |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 895 | emitWordLE(Binary); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 896 | return; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 897 | } |
| 898 | |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 899 | // This instr is in immediate offset/index encoding, set bit 22 to 1. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 900 | Binary |= 1 << ARMII::AM3_I_BitShift; |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 901 | if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) { |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 902 | // Set operands |
Evan Cheng | 7063291 | 2008-11-12 07:34:37 +0000 | [diff] [blame] | 903 | Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH |
| 904 | Binary |= (ImmOffs & 0xF); // immedL |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 905 | } |
| 906 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 907 | emitWordLE(Binary); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 908 | } |
| 909 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 910 | static unsigned getAddrModeUPBits(unsigned Mode) { |
| 911 | unsigned Binary = 0; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 912 | |
| 913 | // Set addressing mode by modifying bits U(23) and P(24) |
| 914 | // IA - Increment after - bit U = 1 and bit P = 0 |
| 915 | // IB - Increment before - bit U = 1 and bit P = 1 |
| 916 | // DA - Decrement after - bit U = 0 and bit P = 0 |
| 917 | // DB - Decrement before - bit U = 0 and bit P = 1 |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 918 | switch (Mode) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 919 | default: llvm_unreachable("Unknown addressing sub-mode!"); |
Evan Cheng | 10bf734 | 2009-09-09 23:55:03 +0000 | [diff] [blame] | 920 | case ARM_AM::da: break; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 921 | case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break; |
| 922 | case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break; |
| 923 | case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 924 | } |
| 925 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 926 | return Binary; |
| 927 | } |
| 928 | |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 929 | void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) { |
| 930 | const TargetInstrDesc &TID = MI.getDesc(); |
| 931 | bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0; |
| 932 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 933 | // Part of binary is determined by TableGn. |
| 934 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 935 | |
| 936 | // Set the conditional execution predicate |
| 937 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 938 | |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 939 | // Skip operand 0 of an instruction with base register update. |
| 940 | unsigned OpIdx = 0; |
| 941 | if (IsUpdating) |
| 942 | ++OpIdx; |
| 943 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 944 | // Set base address operand |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 945 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 946 | |
| 947 | // Set addressing mode by modifying bits U(23) and P(24) |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 948 | const MachineOperand &MO = MI.getOperand(OpIdx++); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 949 | Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm())); |
| 950 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 951 | // Set bit W(21) |
Bob Wilson | ab34605 | 2010-03-16 17:46:45 +0000 | [diff] [blame] | 952 | if (IsUpdating) |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 953 | Binary |= 0x1 << ARMII::W_BitShift; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 954 | |
| 955 | // Set registers |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 956 | for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) { |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 957 | const MachineOperand &MO = MI.getOperand(i); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 958 | if (!MO.isReg() || MO.isImplicit()) |
| 959 | break; |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 960 | unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg()); |
| 961 | assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) && |
| 962 | RegNum < 16); |
| 963 | Binary |= 0x1 << RegNum; |
| 964 | } |
| 965 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 966 | emitWordLE(Binary); |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 967 | } |
| 968 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 969 | void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 970 | const TargetInstrDesc &TID = MI.getDesc(); |
| 971 | |
| 972 | // Part of binary is determined by TableGn. |
| 973 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 974 | |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 975 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 976 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 977 | |
| 978 | // Encode S bit if MI modifies CPSR. |
| 979 | Binary |= getAddrModeSBit(MI, TID); |
| 980 | |
| 981 | // 32x32->64bit operations have two destination registers. The number |
| 982 | // of register definitions will tell us if that's what we're dealing with. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 983 | unsigned OpIdx = 0; |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 984 | if (TID.getNumDefs() == 2) |
| 985 | Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift; |
| 986 | |
| 987 | // Encode Rd |
| 988 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift; |
| 989 | |
| 990 | // Encode Rm |
| 991 | Binary |= getMachineOpValue(MI, OpIdx++); |
| 992 | |
| 993 | // Encode Rs |
| 994 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift; |
| 995 | |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 996 | // Many multiple instructions (e.g. MLA) have three src operands. Encode |
| 997 | // it as Rn (for multiply, that's in the same offset as RdLo. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 998 | if (TID.getNumOperands() > OpIdx && |
| 999 | !TID.OpInfo[OpIdx].isPredicate() && |
| 1000 | !TID.OpInfo[OpIdx].isOptionalDef()) |
| 1001 | Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift; |
| 1002 | |
| 1003 | emitWordLE(Binary); |
| 1004 | } |
| 1005 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1006 | void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) { |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1007 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1008 | |
| 1009 | // Part of binary is determined by TableGn. |
| 1010 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1011 | |
| 1012 | // Set the conditional execution predicate |
| 1013 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1014 | |
| 1015 | unsigned OpIdx = 0; |
| 1016 | |
| 1017 | // Encode Rd |
| 1018 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
| 1019 | |
| 1020 | const MachineOperand &MO1 = MI.getOperand(OpIdx++); |
| 1021 | const MachineOperand &MO2 = MI.getOperand(OpIdx); |
| 1022 | if (MO2.isReg()) { |
| 1023 | // Two register operand form. |
| 1024 | // Encode Rn. |
| 1025 | Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift; |
| 1026 | |
| 1027 | // Encode Rm. |
| 1028 | Binary |= getMachineOpValue(MI, MO2); |
| 1029 | ++OpIdx; |
| 1030 | } else { |
| 1031 | Binary |= getMachineOpValue(MI, MO1); |
| 1032 | } |
| 1033 | |
| 1034 | // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand. |
| 1035 | if (MI.getOperand(OpIdx).isImm() && |
| 1036 | !TID.OpInfo[OpIdx].isPredicate() && |
| 1037 | !TID.OpInfo[OpIdx].isOptionalDef()) |
| 1038 | Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 1039 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1040 | emitWordLE(Binary); |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 1041 | } |
| 1042 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1043 | void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) { |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1044 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1045 | |
| 1046 | // Part of binary is determined by TableGn. |
| 1047 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1048 | |
| 1049 | // Set the conditional execution predicate |
| 1050 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1051 | |
| 1052 | unsigned OpIdx = 0; |
| 1053 | |
| 1054 | // Encode Rd |
| 1055 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift; |
| 1056 | |
| 1057 | const MachineOperand &MO = MI.getOperand(OpIdx++); |
| 1058 | if (OpIdx == TID.getNumOperands() || |
| 1059 | TID.OpInfo[OpIdx].isPredicate() || |
| 1060 | TID.OpInfo[OpIdx].isOptionalDef()) { |
| 1061 | // Encode Rm and it's done. |
| 1062 | Binary |= getMachineOpValue(MI, MO); |
| 1063 | emitWordLE(Binary); |
| 1064 | return; |
| 1065 | } |
| 1066 | |
| 1067 | // Encode Rn. |
| 1068 | Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift; |
| 1069 | |
| 1070 | // Encode Rm. |
| 1071 | Binary |= getMachineOpValue(MI, OpIdx++); |
| 1072 | |
| 1073 | // Encode shift_imm. |
| 1074 | unsigned ShiftAmt = MI.getOperand(OpIdx).getImm(); |
| 1075 | assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!"); |
| 1076 | Binary |= ShiftAmt << ARMII::ShiftShift; |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1077 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 1078 | emitWordLE(Binary); |
| 1079 | } |
| 1080 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1081 | void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1082 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1083 | |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 1084 | if (TID.Opcode == ARM::TPsoft) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 1085 | llvm_unreachable("ARM::TPsoft FIXME"); // FIXME |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 1086 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1087 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1088 | // Part of binary is determined by TableGn. |
| 1089 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1090 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1091 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1092 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1093 | |
| 1094 | // Set signed_immed_24 field |
| 1095 | Binary |= getMachineOpValue(MI, 0); |
| 1096 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1097 | emitWordLE(Binary); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1098 | } |
| 1099 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1100 | void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1101 | // Remember the base address of the inline jump table. |
Evan Cheng | 5788d1a | 2008-12-10 02:32:19 +0000 | [diff] [blame] | 1102 | uintptr_t JTBase = MCE.getCurrentPCValue(); |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1103 | JTI->addJumpTableBaseAddr(JTIndex, JTBase); |
Chris Lattner | 893e1c9 | 2009-08-23 06:49:22 +0000 | [diff] [blame] | 1104 | DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase |
| 1105 | << '\n'); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1106 | |
| 1107 | // Now emit the jump table entries. |
| 1108 | const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs; |
| 1109 | for (unsigned i = 0, e = MBBs.size(); i != e; ++i) { |
| 1110 | if (IsPIC) |
| 1111 | // DestBB address - JT base. |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1112 | emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1113 | else |
| 1114 | // Absolute DestBB address. |
| 1115 | emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute); |
| 1116 | emitWordLE(0); |
| 1117 | } |
| 1118 | } |
| 1119 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1120 | void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) { |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1121 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1122 | |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1123 | // Handle jump tables. |
Evan Cheng | 90daf4d | 2009-07-25 00:13:11 +0000 | [diff] [blame] | 1124 | if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) { |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1125 | // First emit a ldr pc, [] instruction. |
| 1126 | emitDataProcessingInstruction(MI, ARM::PC); |
| 1127 | |
| 1128 | // Then emit the inline jump table. |
Evan Cheng | c9a4153 | 2009-07-08 00:05:05 +0000 | [diff] [blame] | 1129 | unsigned JTIndex = |
Evan Cheng | 90daf4d | 2009-07-25 00:13:11 +0000 | [diff] [blame] | 1130 | (TID.Opcode == ARM::BR_JTr) |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1131 | ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex(); |
| 1132 | emitInlineJumpTable(JTIndex); |
| 1133 | return; |
Evan Cheng | 90daf4d | 2009-07-25 00:13:11 +0000 | [diff] [blame] | 1134 | } else if (TID.Opcode == ARM::BR_JTm) { |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1135 | // First emit a ldr pc, [] instruction. |
| 1136 | emitLoadStoreInstruction(MI, ARM::PC); |
| 1137 | |
| 1138 | // Then emit the inline jump table. |
Evan Cheng | 437c173 | 2008-11-07 22:30:53 +0000 | [diff] [blame] | 1139 | emitInlineJumpTable(MI.getOperand(3).getIndex()); |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1140 | return; |
| 1141 | } |
| 1142 | |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1143 | // Part of binary is determined by TableGn. |
| 1144 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1145 | |
| 1146 | // Set the conditional execution predicate |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1147 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1148 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1149 | if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR) |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1150 | // The return register is LR. |
| 1151 | Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1152 | else |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 1153 | // otherwise, set the return register |
| 1154 | Binary |= getMachineOpValue(MI, 0); |
| 1155 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 1156 | emitWordLE(Binary); |
Evan Cheng | 148b6a4 | 2007-07-05 21:15:40 +0000 | [diff] [blame] | 1157 | } |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1158 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1159 | static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) { |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1160 | unsigned RegD = MI.getOperand(OpIdx).getReg(); |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1161 | unsigned Binary = 0; |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1162 | bool isSPVFP = false; |
Evan Cheng | 8295d99 | 2009-07-22 05:55:18 +0000 | [diff] [blame] | 1163 | RegD = ARMRegisterInfo::getRegisterNumbering(RegD, &isSPVFP); |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1164 | if (!isSPVFP) |
| 1165 | Binary |= RegD << ARMII::RegRdShift; |
| 1166 | else { |
| 1167 | Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift; |
| 1168 | Binary |= (RegD & 0x01) << ARMII::D_BitShift; |
| 1169 | } |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1170 | return Binary; |
| 1171 | } |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1172 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1173 | static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) { |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1174 | unsigned RegN = MI.getOperand(OpIdx).getReg(); |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1175 | unsigned Binary = 0; |
| 1176 | bool isSPVFP = false; |
Evan Cheng | 8295d99 | 2009-07-22 05:55:18 +0000 | [diff] [blame] | 1177 | RegN = ARMRegisterInfo::getRegisterNumbering(RegN, &isSPVFP); |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1178 | if (!isSPVFP) |
| 1179 | Binary |= RegN << ARMII::RegRnShift; |
| 1180 | else { |
| 1181 | Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift; |
| 1182 | Binary |= (RegN & 0x01) << ARMII::N_BitShift; |
| 1183 | } |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1184 | return Binary; |
| 1185 | } |
Evan Cheng | d06d48d | 2008-11-12 02:19:38 +0000 | [diff] [blame] | 1186 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1187 | static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) { |
| 1188 | unsigned RegM = MI.getOperand(OpIdx).getReg(); |
| 1189 | unsigned Binary = 0; |
| 1190 | bool isSPVFP = false; |
Evan Cheng | 8295d99 | 2009-07-22 05:55:18 +0000 | [diff] [blame] | 1191 | RegM = ARMRegisterInfo::getRegisterNumbering(RegM, &isSPVFP); |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1192 | if (!isSPVFP) |
| 1193 | Binary |= RegM; |
| 1194 | else { |
| 1195 | Binary |= ((RegM & 0x1E) >> 1); |
| 1196 | Binary |= (RegM & 0x01) << ARMII::M_BitShift; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1197 | } |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1198 | return Binary; |
| 1199 | } |
| 1200 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1201 | void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) { |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 1202 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1203 | |
| 1204 | // Part of binary is determined by TableGn. |
| 1205 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1206 | |
| 1207 | // Set the conditional execution predicate |
| 1208 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1209 | |
| 1210 | unsigned OpIdx = 0; |
| 1211 | assert((Binary & ARMII::D_BitShift) == 0 && |
| 1212 | (Binary & ARMII::N_BitShift) == 0 && |
| 1213 | (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!"); |
| 1214 | |
| 1215 | // Encode Dd / Sd. |
| 1216 | Binary |= encodeVFPRd(MI, OpIdx++); |
| 1217 | |
| 1218 | // If this is a two-address operand, skip it, e.g. FMACD. |
| 1219 | if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) |
| 1220 | ++OpIdx; |
| 1221 | |
| 1222 | // Encode Dn / Sn. |
| 1223 | if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm) |
Evan Cheng | 3f4924e | 2008-11-12 08:14:21 +0000 | [diff] [blame] | 1224 | Binary |= encodeVFPRn(MI, OpIdx++); |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 1225 | |
| 1226 | if (OpIdx == TID.getNumOperands() || |
| 1227 | TID.OpInfo[OpIdx].isPredicate() || |
| 1228 | TID.OpInfo[OpIdx].isOptionalDef()) { |
| 1229 | // FCMPEZD etc. has only one operand. |
| 1230 | emitWordLE(Binary); |
| 1231 | return; |
| 1232 | } |
| 1233 | |
| 1234 | // Encode Dm / Sm. |
| 1235 | Binary |= encodeVFPRm(MI, OpIdx); |
Jim Grosbach | 764ab52 | 2009-08-11 15:33:49 +0000 | [diff] [blame] | 1236 | |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 1237 | emitWordLE(Binary); |
| 1238 | } |
| 1239 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 1240 | void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) { |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1241 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1242 | unsigned Form = TID.TSFlags & ARMII::FormMask; |
| 1243 | |
| 1244 | // Part of binary is determined by TableGn. |
| 1245 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1246 | |
| 1247 | // Set the conditional execution predicate |
| 1248 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1249 | |
| 1250 | switch (Form) { |
| 1251 | default: break; |
| 1252 | case ARMII::VFPConv1Frm: |
| 1253 | case ARMII::VFPConv2Frm: |
| 1254 | case ARMII::VFPConv3Frm: |
| 1255 | // Encode Dd / Sd. |
| 1256 | Binary |= encodeVFPRd(MI, 0); |
| 1257 | break; |
| 1258 | case ARMII::VFPConv4Frm: |
| 1259 | // Encode Dn / Sn. |
| 1260 | Binary |= encodeVFPRn(MI, 0); |
| 1261 | break; |
| 1262 | case ARMII::VFPConv5Frm: |
| 1263 | // Encode Dm / Sm. |
| 1264 | Binary |= encodeVFPRm(MI, 0); |
| 1265 | break; |
| 1266 | } |
| 1267 | |
| 1268 | switch (Form) { |
| 1269 | default: break; |
| 1270 | case ARMII::VFPConv1Frm: |
| 1271 | // Encode Dm / Sm. |
| 1272 | Binary |= encodeVFPRm(MI, 1); |
Evan Cheng | 67fd91f | 2008-11-13 07:46:59 +0000 | [diff] [blame] | 1273 | break; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1274 | case ARMII::VFPConv2Frm: |
| 1275 | case ARMII::VFPConv3Frm: |
| 1276 | // Encode Dn / Sn. |
| 1277 | Binary |= encodeVFPRn(MI, 1); |
| 1278 | break; |
| 1279 | case ARMII::VFPConv4Frm: |
| 1280 | case ARMII::VFPConv5Frm: |
| 1281 | // Encode Dd / Sd. |
| 1282 | Binary |= encodeVFPRd(MI, 1); |
| 1283 | break; |
| 1284 | } |
| 1285 | |
| 1286 | if (Form == ARMII::VFPConv5Frm) |
| 1287 | // Encode Dn / Sn. |
| 1288 | Binary |= encodeVFPRn(MI, 2); |
| 1289 | else if (Form == ARMII::VFPConv3Frm) |
| 1290 | // Encode Dm / Sm. |
| 1291 | Binary |= encodeVFPRm(MI, 2); |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1292 | |
| 1293 | emitWordLE(Binary); |
| 1294 | } |
| 1295 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1296 | void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1297 | // Part of binary is determined by TableGn. |
| 1298 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1299 | |
| 1300 | // Set the conditional execution predicate |
| 1301 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1302 | |
| 1303 | unsigned OpIdx = 0; |
| 1304 | |
| 1305 | // Encode Dd / Sd. |
Evan Cheng | 3c4a4ff | 2008-11-12 07:18:38 +0000 | [diff] [blame] | 1306 | Binary |= encodeVFPRd(MI, OpIdx++); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1307 | |
| 1308 | // Encode address base. |
| 1309 | const MachineOperand &Base = MI.getOperand(OpIdx++); |
| 1310 | Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift; |
| 1311 | |
| 1312 | // If there is a non-zero immediate offset, encode it. |
| 1313 | if (Base.isReg()) { |
| 1314 | const MachineOperand &Offset = MI.getOperand(OpIdx); |
| 1315 | if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) { |
| 1316 | if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add) |
| 1317 | Binary |= 1 << ARMII::U_BitShift; |
Evan Cheng | 607f1b4 | 2008-11-12 08:21:12 +0000 | [diff] [blame] | 1318 | Binary |= ImmOffs; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1319 | emitWordLE(Binary); |
| 1320 | return; |
| 1321 | } |
| 1322 | } |
| 1323 | |
| 1324 | // If immediate offset is omitted, default to +0. |
| 1325 | Binary |= 1 << ARMII::U_BitShift; |
| 1326 | |
| 1327 | emitWordLE(Binary); |
| 1328 | } |
| 1329 | |
Bob Wilson | 87949d4 | 2010-03-17 21:16:45 +0000 | [diff] [blame] | 1330 | void |
| 1331 | ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) { |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1332 | const TargetInstrDesc &TID = MI.getDesc(); |
| 1333 | bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0; |
| 1334 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1335 | // Part of binary is determined by TableGn. |
| 1336 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1337 | |
| 1338 | // Set the conditional execution predicate |
| 1339 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1340 | |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1341 | // Skip operand 0 of an instruction with base register update. |
| 1342 | unsigned OpIdx = 0; |
| 1343 | if (IsUpdating) |
| 1344 | ++OpIdx; |
| 1345 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1346 | // Set base address operand |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1347 | Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1348 | |
| 1349 | // Set addressing mode by modifying bits U(23) and P(24) |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1350 | const MachineOperand &MO = MI.getOperand(OpIdx++); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1351 | Binary |= getAddrModeUPBits(ARM_AM::getAM5SubMode(MO.getImm())); |
| 1352 | |
| 1353 | // Set bit W(21) |
Bob Wilson | 2d357f6 | 2010-03-16 18:38:09 +0000 | [diff] [blame] | 1354 | if (IsUpdating) |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1355 | Binary |= 0x1 << ARMII::W_BitShift; |
| 1356 | |
| 1357 | // First register is encoded in Dd. |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1358 | Binary |= encodeVFPRd(MI, OpIdx+2); |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1359 | |
| 1360 | // Number of registers are encoded in offset field. |
| 1361 | unsigned NumRegs = 1; |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 1362 | for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1363 | const MachineOperand &MO = MI.getOperand(i); |
| 1364 | if (!MO.isReg() || MO.isImplicit()) |
| 1365 | break; |
| 1366 | ++NumRegs; |
| 1367 | } |
| 1368 | Binary |= NumRegs * 2; |
| 1369 | |
| 1370 | emitWordLE(Binary); |
| 1371 | } |
| 1372 | |
Chris Lattner | 33fabd7 | 2010-02-02 21:48:51 +0000 | [diff] [blame] | 1373 | void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) { |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1374 | // Part of binary is determined by TableGn. |
| 1375 | unsigned Binary = getBinaryCodeForInstr(MI); |
| 1376 | |
| 1377 | // Set the conditional execution predicate |
| 1378 | Binary |= II->getPredicate(&MI) << ARMII::CondShift; |
| 1379 | |
| 1380 | emitWordLE(Binary); |
| 1381 | } |
| 1382 | |
Evan Cheng | 7602e11 | 2008-09-02 06:52:38 +0000 | [diff] [blame] | 1383 | #include "ARMGenCodeEmitter.inc" |