blob: d9982703aafc5391eea1a2745f6a0af6c63beca8 [file] [log] [blame]
Evan Cheng148b6a42007-07-05 21:15:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson87949d42010-03-17 21:16:45 +000058
Daniel Dunbar003de662009-09-21 05:58:35 +000059 void getAnalysisUsage(AnalysisUsage &AU) const {
60 AU.addRequired<MachineModuleInfo>();
61 MachineFunctionPass::getAnalysisUsage(AU);
62 }
Bob Wilson87949d42010-03-17 21:16:45 +000063
Evan Cheng148b6a42007-07-05 21:15:40 +000064 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000065 public:
66 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
67 : MachineFunctionPass(&ID), JTI(0), II((ARMInstrInfo*)tm.getInstrInfo()),
68 TD(tm.getTargetData()), TM(tm),
69 MCE(mce), MCPEs(0), MJTEs(0),
70 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bob Wilson87949d42010-03-17 21:16:45 +000071
Chris Lattner33fabd72010-02-02 21:48:51 +000072 /// getBinaryCodeForInstr - This function, generated by the
73 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
74 /// machine instructions.
75 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
Evan Cheng148b6a42007-07-05 21:15:40 +000076
77 bool runOnMachineFunction(MachineFunction &MF);
78
79 virtual const char *getPassName() const {
80 return "ARM Machine Code Emitter";
81 }
82
83 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000084
85 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000086
Evan Cheng83b5cf02008-11-05 23:22:34 +000087 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000088 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000089 void emitConstPoolInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000090 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000091 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000092 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000093 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000094 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000095 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000096 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +000097 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned OpIdx);
99
Evan Cheng90922132008-11-06 02:25:39 +0000100 unsigned getMachineSoImmOpValue(unsigned SoImm);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000101
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000102 unsigned getAddrModeSBit(const MachineInstr &MI,
103 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000104
Evan Cheng83b5cf02008-11-05 23:22:34 +0000105 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000106 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000108
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000110 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000112
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
114 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000115
116 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
117
Evan Chengfbc9d412008-11-06 01:21:28 +0000118 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000119
Evan Cheng97f48c32008-11-06 22:15:19 +0000120 void emitExtendInstruction(const MachineInstr &MI);
121
Evan Cheng8b59db32008-11-07 01:41:35 +0000122 void emitMiscArithInstruction(const MachineInstr &MI);
123
Evan Chengedda31c2008-11-05 18:35:52 +0000124 void emitBranchInstruction(const MachineInstr &MI);
125
Evan Cheng437c1732008-11-07 22:30:53 +0000126 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000129
Evan Cheng96581d32008-11-11 02:11:05 +0000130 void emitVFPArithInstruction(const MachineInstr &MI);
131
Evan Cheng78be83d2008-11-11 19:40:26 +0000132 void emitVFPConversionInstruction(const MachineInstr &MI);
133
Evan Chengcd8e66a2008-11-11 21:48:44 +0000134 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
135
136 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
137
138 void emitMiscInstruction(const MachineInstr &MI);
139
Evan Cheng7602e112008-09-02 06:52:38 +0000140 /// getMachineOpValue - Return binary encoding of operand. If the machine
141 /// operand requires relocation, record the relocation and return zero.
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000142 unsigned getMachineOpValue(const MachineInstr &MI,const MachineOperand &MO);
Evan Cheng7602e112008-09-02 06:52:38 +0000143 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) {
144 return getMachineOpValue(MI, MI.getOperand(OpIdx));
145 }
Evan Cheng7602e112008-09-02 06:52:38 +0000146
Evan Cheng83b5cf02008-11-05 23:22:34 +0000147 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000148 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000149 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000150
151 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000152 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000153 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000154 bool MayNeedFarStub, bool Indirect,
155 intptr_t ACPV = 0);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000156 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Evan Cheng437c1732008-11-07 22:30:53 +0000157 void emitConstPoolAddress(unsigned CPI, unsigned Reloc);
158 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc);
159 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
160 intptr_t JTBase = 0);
Evan Cheng148b6a42007-07-05 21:15:40 +0000161 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000162}
163
Chris Lattner33fabd72010-02-02 21:48:51 +0000164char ARMCodeEmitter::ID = 0;
165
Bob Wilson87949d42010-03-17 21:16:45 +0000166/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000167/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000168FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
169 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000170 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000171}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000172
Chris Lattner33fabd72010-02-02 21:48:51 +0000173bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000174 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
175 MF.getTarget().getRelocationModel() != Reloc::Static) &&
176 "JIT relocation model must be set to static or default!");
Evan Cheng08669742009-09-10 01:23:53 +0000177 JTI = ((ARMTargetMachine&)MF.getTarget()).getJITInfo();
Evan Cheng148b6a42007-07-05 21:15:40 +0000178 II = ((ARMTargetMachine&)MF.getTarget()).getInstrInfo();
179 TD = ((ARMTargetMachine&)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000180 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000181 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000182 MJTEs = 0;
183 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000184 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Evan Cheng3cc82232008-11-08 07:38:22 +0000185 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000186 MMI = &getAnalysis<MachineModuleInfo>();
187 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000188
189 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000190 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000191 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000192 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000193 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000194 MBB != E; ++MBB) {
195 MCE.StartMachineBasicBlock(MBB);
196 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
197 I != E; ++I)
198 emitInstruction(*I);
199 }
200 } while (MCE.finishFunction(MF));
201
202 return false;
203}
204
Evan Cheng83b5cf02008-11-05 23:22:34 +0000205/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000206///
Chris Lattner33fabd72010-02-02 21:48:51 +0000207unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000208 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000209 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000210 case ARM_AM::asr: return 2;
211 case ARM_AM::lsl: return 0;
212 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000213 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000214 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000215 }
Evan Cheng7602e112008-09-02 06:52:38 +0000216 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000217}
218
Evan Cheng7602e112008-09-02 06:52:38 +0000219/// getMachineOpValue - Return binary encoding of operand. If the machine
220/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000221unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
222 const MachineOperand &MO) {
Dan Gohmand735b802008-10-03 15:45:36 +0000223 if (MO.isReg())
Evan Cheng7602e112008-09-02 06:52:38 +0000224 return ARMRegisterInfo::getRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000225 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000226 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000227 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000228 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000229 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000230 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000231 else if (MO.isCPI()) {
232 const TargetInstrDesc &TID = MI.getDesc();
233 // For VFP load, the immediate offset is multiplied by 4.
234 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
235 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
236 emitConstPoolAddress(MO.getIndex(), Reloc);
237 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000238 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000239 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000240 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000241 else {
Torok Edwindac237e2009-07-08 20:53:28 +0000242#ifndef NDEBUG
Chris Lattner705e07f2009-08-23 03:41:05 +0000243 errs() << MO;
Torok Edwindac237e2009-07-08 20:53:28 +0000244#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000245 llvm_unreachable(0);
Evan Cheng2aa0e642008-09-13 01:55:59 +0000246 }
Evan Cheng7602e112008-09-02 06:52:38 +0000247 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000248}
249
Evan Cheng057d0c32008-09-18 07:28:19 +0000250/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000251///
Dan Gohman46510a72010-04-15 01:51:59 +0000252void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000253 bool MayNeedFarStub, bool Indirect,
254 intptr_t ACPV) {
Evan Cheng08669742009-09-10 01:23:53 +0000255 MachineRelocation MR = Indirect
256 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000257 const_cast<GlobalValue *>(GV),
258 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000259 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000260 const_cast<GlobalValue *>(GV), ACPV,
261 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000262 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000263}
264
265/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
266/// be emitted to the current location in the function, and allow it to be PC
267/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000268void ARMCodeEmitter::emitExternalSymbolAddress(const char *ES, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000269 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
270 Reloc, ES));
271}
272
273/// emitConstPoolAddress - Arrange for the address of an constant pool
274/// to be emitted to the current location in the function, and allow it to be PC
275/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000276void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) {
Evan Cheng0f282432008-10-29 23:55:43 +0000277 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000278 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000279 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000280}
281
282/// emitJumpTableAddress - Arrange for the address of a jump table to
283/// be emitted to the current location in the function, and allow it to be PC
284/// relative.
Chris Lattner33fabd72010-02-02 21:48:51 +0000285void ARMCodeEmitter::emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000286 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000287 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000288}
289
Raul Herbster9c1a3822007-08-30 23:29:26 +0000290/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000291void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
292 unsigned Reloc, intptr_t JTBase) {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000293 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000294 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000295}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000296
Chris Lattner33fabd72010-02-02 21:48:51 +0000297void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000298 DEBUG(errs() << " 0x";
299 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000300 MCE.emitWordLE(Binary);
301}
302
Chris Lattner33fabd72010-02-02 21:48:51 +0000303void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000304 DEBUG(errs() << " 0x";
305 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000306 MCE.emitDWordLE(Binary);
307}
308
Chris Lattner33fabd72010-02-02 21:48:51 +0000309void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000310 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000311
Devang Patelaf0e2722009-10-06 02:19:11 +0000312 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000313
Evan Cheng148b6a42007-07-05 21:15:40 +0000314 NumEmitted++; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000315 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000316 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000317 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000318 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000319 }
Evan Chengedda31c2008-11-05 18:35:52 +0000320 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000321 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000322 break;
323 case ARMII::DPFrm:
324 case ARMII::DPSoRegFrm:
325 emitDataProcessingInstruction(MI);
326 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000327 case ARMII::LdFrm:
328 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000329 emitLoadStoreInstruction(MI);
330 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000331 case ARMII::LdMiscFrm:
332 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000333 emitMiscLoadStoreInstruction(MI);
334 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000335 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000336 emitLoadStoreMultipleInstruction(MI);
337 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000338 case ARMII::MulFrm:
339 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000340 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000341 case ARMII::ExtFrm:
342 emitExtendInstruction(MI);
343 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000344 case ARMII::ArithMiscFrm:
345 emitMiscArithInstruction(MI);
346 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000347 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000348 emitBranchInstruction(MI);
349 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000350 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000351 emitMiscBranchInstruction(MI);
352 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000353 // VFP instructions.
354 case ARMII::VFPUnaryFrm:
355 case ARMII::VFPBinaryFrm:
356 emitVFPArithInstruction(MI);
357 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000358 case ARMII::VFPConv1Frm:
359 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000360 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000361 case ARMII::VFPConv4Frm:
362 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000363 emitVFPConversionInstruction(MI);
364 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000365 case ARMII::VFPLdStFrm:
366 emitVFPLoadStoreInstruction(MI);
367 break;
368 case ARMII::VFPLdStMulFrm:
369 emitVFPLoadStoreMultipleInstruction(MI);
370 break;
371 case ARMII::VFPMiscFrm:
372 emitMiscInstruction(MI);
373 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000374 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000375 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000376}
377
Chris Lattner33fabd72010-02-02 21:48:51 +0000378void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000379 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
380 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000381 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000382
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000383 // Remember the CONSTPOOL_ENTRY address for later relocation.
384 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
385
386 // Emit constpool island entry. In most cases, the actual values will be
387 // resolved and relocated after code emission.
388 if (MCPE.isMachineConstantPoolEntry()) {
389 ARMConstantPoolValue *ACPV =
390 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
391
Chris Lattner705e07f2009-08-23 03:41:05 +0000392 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
393 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000394
Bob Wilson28989a82009-11-02 16:59:06 +0000395 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000396 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000397 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000398 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000399 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000400 isa<Function>(GV),
401 Subtarget->GVIsIndirectSymbol(GV, RelocM),
402 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000403 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000404 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
405 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000406 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000407 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000408 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000409
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000410 DEBUG({
411 errs() << " ** Constant pool #" << CPI << " @ "
412 << (void*)MCE.getCurrentPCValue() << " ";
413 if (const Function *F = dyn_cast<Function>(CV))
414 errs() << F->getName();
415 else
416 errs() << *CV;
417 errs() << '\n';
418 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000419
Dan Gohman46510a72010-04-15 01:51:59 +0000420 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000421 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000422 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000423 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000424 uint32_t Val = *(uint32_t*)CI->getValue().getRawData();
Evan Cheng83b5cf02008-11-05 23:22:34 +0000425 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000426 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000427 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000428 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000429 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000430 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
431 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000432 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000433 }
434 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000435 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000436 }
437 }
438}
439
Chris Lattner33fabd72010-02-02 21:48:51 +0000440void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000441 const MachineOperand &MO0 = MI.getOperand(0);
442 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000443 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
444 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000445 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
446 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
447
448 // Emit the 'mov' instruction.
449 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
450
451 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000452 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000453
454 // Encode Rd.
455 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
456
457 // Encode so_imm.
458 // Set bit I(25) to identify this is the immediate form of <shifter_op>
459 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000460 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000461 emitWordLE(Binary);
462
463 // Now the 'orr' instruction.
464 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
465
466 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000467 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000468
469 // Encode Rd.
470 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
471
472 // Encode Rn.
473 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
474
475 // Encode so_imm.
476 // Set bit I(25) to identify this is the immediate form of <shifter_op>
477 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000478 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000479 emitWordLE(Binary);
480}
481
Chris Lattner33fabd72010-02-02 21:48:51 +0000482void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000483 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000484
Evan Cheng4df60f52008-11-07 09:06:08 +0000485 const TargetInstrDesc &TID = MI.getDesc();
486
487 // Emit the 'add' instruction.
488 unsigned Binary = 0x4 << 21; // add: Insts{24-31} = 0b0100
489
490 // Set the conditional execution predicate
491 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
492
493 // Encode S bit if MI modifies CPSR.
494 Binary |= getAddrModeSBit(MI, TID);
495
496 // Encode Rd.
497 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
498
499 // Encode Rn which is PC.
500 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
501
502 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000503 Binary |= 1 << ARMII::I_BitShift;
504 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
505
506 emitWordLE(Binary);
507}
508
Chris Lattner33fabd72010-02-02 21:48:51 +0000509void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000510 unsigned Opcode = MI.getDesc().Opcode;
511
512 // Part of binary is determined by TableGn.
513 unsigned Binary = getBinaryCodeForInstr(MI);
514
515 // Set the conditional execution predicate
516 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
517
518 // Encode S bit if MI modifies CPSR.
519 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
520 Binary |= 1 << ARMII::S_BitShift;
521
522 // Encode register def if there is one.
523 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
524
525 // Encode the shift operation.
526 switch (Opcode) {
527 default: break;
528 case ARM::MOVrx:
529 // rrx
530 Binary |= 0x6 << 4;
531 break;
532 case ARM::MOVsrl_flag:
533 // lsr #1
534 Binary |= (0x2 << 4) | (1 << 7);
535 break;
536 case ARM::MOVsra_flag:
537 // asr #1
538 Binary |= (0x4 << 4) | (1 << 7);
539 break;
540 }
541
542 // Encode register Rm.
543 Binary |= getMachineOpValue(MI, 1);
544
545 emitWordLE(Binary);
546}
547
Chris Lattner33fabd72010-02-02 21:48:51 +0000548void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000549 DEBUG(errs() << " ** LPC" << LabelID << " @ "
550 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000551 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
552}
553
Chris Lattner33fabd72010-02-02 21:48:51 +0000554void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000555 unsigned Opcode = MI.getDesc().Opcode;
556 switch (Opcode) {
557 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000558 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
559 // FIXME: Add support for MOVimm32.
Chris Lattner518bb532010-02-09 19:54:29 +0000560 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000561 // We allow inline assembler nodes with empty bodies - they can
562 // implicitly define registers, which is ok for JIT.
563 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000564 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000565 }
Evan Chengffa6d962008-11-13 23:36:57 +0000566 break;
567 }
Chris Lattner518bb532010-02-09 19:54:29 +0000568 case TargetOpcode::DBG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000569 case TargetOpcode::EH_LABEL:
570 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
571 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000572 case TargetOpcode::IMPLICIT_DEF:
573 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000574 // Do nothing.
575 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000576 case ARM::CONSTPOOL_ENTRY:
577 emitConstPoolInstruction(MI);
578 break;
579 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000580 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000581 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000582 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000583 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000584 break;
585 }
586 case ARM::PICLDR:
587 case ARM::PICLDRB:
588 case ARM::PICSTR:
589 case ARM::PICSTRB: {
590 // Remember of the address of the PC label for relocation later.
591 addPCLabel(MI.getOperand(2).getImm());
592 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000593 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000594 break;
595 }
596 case ARM::PICLDRH:
597 case ARM::PICLDRSH:
598 case ARM::PICLDRSB:
599 case ARM::PICSTRH: {
600 // Remember of the address of the PC label for relocation later.
601 addPCLabel(MI.getOperand(2).getImm());
602 // These are just load / store instructions that implicitly read pc.
603 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000604 break;
605 }
Evan Cheng90922132008-11-06 02:25:39 +0000606 case ARM::MOVi2pieces:
607 // Two instructions to materialize a constant.
608 emitMOVi2piecesInstruction(MI);
609 break;
Evan Cheng4df60f52008-11-07 09:06:08 +0000610 case ARM::LEApcrelJT:
611 // Materialize jumptable address.
612 emitLEApcrelJTInstruction(MI);
613 break;
Evan Chenga9562552008-11-14 20:09:11 +0000614 case ARM::MOVrx:
615 case ARM::MOVsrl_flag:
616 case ARM::MOVsra_flag:
617 emitPseudoMoveInstruction(MI);
618 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000619 }
620}
621
Bob Wilson87949d42010-03-17 21:16:45 +0000622unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000623 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000624 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000625 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000626 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000627
628 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
629 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
630 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
631
632 // Encode the shift opcode.
633 unsigned SBits = 0;
634 unsigned Rs = MO1.getReg();
635 if (Rs) {
636 // Set shift operand (bit[7:4]).
637 // LSL - 0001
638 // LSR - 0011
639 // ASR - 0101
640 // ROR - 0111
641 // RRX - 0110 and bit[11:8] clear.
642 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000643 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000644 case ARM_AM::lsl: SBits = 0x1; break;
645 case ARM_AM::lsr: SBits = 0x3; break;
646 case ARM_AM::asr: SBits = 0x5; break;
647 case ARM_AM::ror: SBits = 0x7; break;
648 case ARM_AM::rrx: SBits = 0x6; break;
649 }
650 } else {
651 // Set shift operand (bit[6:4]).
652 // LSL - 000
653 // LSR - 010
654 // ASR - 100
655 // ROR - 110
656 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000657 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000658 case ARM_AM::lsl: SBits = 0x0; break;
659 case ARM_AM::lsr: SBits = 0x2; break;
660 case ARM_AM::asr: SBits = 0x4; break;
661 case ARM_AM::ror: SBits = 0x6; break;
662 }
663 }
664 Binary |= SBits << 4;
665 if (SOpc == ARM_AM::rrx)
666 return Binary;
667
668 // Encode the shift operation Rs or shift_imm (except rrx).
669 if (Rs) {
670 // Encode Rs bit[11:8].
671 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
672 return Binary |
673 (ARMRegisterInfo::getRegisterNumbering(Rs) << ARMII::RegRsShift);
674 }
675
676 // Encode shift_imm bit[11:7].
677 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
678}
679
Chris Lattner33fabd72010-02-02 21:48:51 +0000680unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000681 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
682 assert(SoImmVal != -1 && "Not a valid so_imm value!");
683
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000684 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000685 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000686 << ARMII::SoRotImmShift;
687
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000688 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000689 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000690 return Binary;
691}
692
Chris Lattner33fabd72010-02-02 21:48:51 +0000693unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000694 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000695 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000696 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000697 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000698 return 1 << ARMII::S_BitShift;
699 }
700 return 0;
701}
702
Bob Wilson87949d42010-03-17 21:16:45 +0000703void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000704 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000705 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000706 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000707
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000708 if (TID.Opcode == ARM::BFC) {
Chris Lattner75361b62010-04-07 22:58:41 +0000709 report_fatal_error("ARMv6t2 JIT is not yet supported.");
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000710 }
711
Evan Chengedda31c2008-11-05 18:35:52 +0000712 // Part of binary is determined by TableGn.
713 unsigned Binary = getBinaryCodeForInstr(MI);
714
Jim Grosbach33412622008-10-07 19:05:35 +0000715 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000716 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000717
Evan Cheng49a9f292008-09-12 22:45:55 +0000718 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000719 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000720
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000721 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000722 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000723 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000724 if (NumDefs)
725 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
726 else if (ImplicitRd)
727 // Special handling for implicit use (e.g. PC).
728 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
729 << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000730
Evan Chengd87293c2008-11-06 08:47:38 +0000731 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
732 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
733 ++OpIdx;
734
Jim Grosbachefd30ba2008-10-01 18:16:49 +0000735 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +0000736 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
737 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000738 if (ImplicitRn)
739 // Special handling for implicit use (e.g. PC).
740 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
Evan Chengedda31c2008-11-05 18:35:52 +0000741 << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000742 else {
743 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
744 ++OpIdx;
745 }
Evan Cheng7602e112008-09-02 06:52:38 +0000746 }
747
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000748 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000749 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +0000750 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000751 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000752 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +0000753 return;
754 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000755
Evan Chengedda31c2008-11-05 18:35:52 +0000756 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000757 // Encode register Rm.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000758 emitWordLE(Binary | ARMRegisterInfo::getRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +0000759 return;
760 }
Evan Cheng7602e112008-09-02 06:52:38 +0000761
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000762 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000763 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +0000764
Evan Cheng83b5cf02008-11-05 23:22:34 +0000765 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000766}
767
Bob Wilson87949d42010-03-17 21:16:45 +0000768void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000769 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000770 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000771 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000772 unsigned Form = TID.TSFlags & ARMII::FormMask;
773 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000774
Evan Chengedda31c2008-11-05 18:35:52 +0000775 // Part of binary is determined by TableGn.
776 unsigned Binary = getBinaryCodeForInstr(MI);
777
Jim Grosbach33412622008-10-07 19:05:35 +0000778 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000779 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000780
Evan Cheng4df60f52008-11-07 09:06:08 +0000781 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +0000782
783 // Operand 0 of a pre- and post-indexed store is the address base
784 // writeback. Skip it.
785 bool Skipped = false;
786 if (IsPrePost && Form == ARMII::StFrm) {
787 ++OpIdx;
788 Skipped = true;
789 }
790
791 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +0000792 if (ImplicitRd)
793 // Special handling for implicit use (e.g. PC).
794 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRd)
795 << ARMII::RegRdShift);
796 else
797 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000798
799 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000800 if (ImplicitRn)
801 // Special handling for implicit use (e.g. PC).
802 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
803 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000804 else
805 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000806
Evan Cheng05c356e2008-11-08 01:44:13 +0000807 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +0000808 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000809 ++OpIdx;
810
Evan Cheng83b5cf02008-11-05 23:22:34 +0000811 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000812 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000813 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000814
Evan Chenge7de7e32008-09-13 01:44:01 +0000815 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +0000816 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +0000817 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000818 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +0000819 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +0000820 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +0000821 Binary |= ARM_AM::getAM2Offset(AM2Opc);
822 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000823 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000824 }
825
826 // Set bit I(25), because this is not in immediate enconding.
827 Binary |= 1 << ARMII::I_BitShift;
828 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
829 // Set bit[3:0] to the corresponding Rm register
830 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
831
Evan Cheng70632912008-11-12 07:34:37 +0000832 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +0000833 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000834 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +0000835 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
836 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +0000837 }
838
Evan Cheng83b5cf02008-11-05 23:22:34 +0000839 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000840}
841
Chris Lattner33fabd72010-02-02 21:48:51 +0000842void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000843 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +0000844 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +0000845 unsigned Form = TID.TSFlags & ARMII::FormMask;
846 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +0000847
Evan Chengedda31c2008-11-05 18:35:52 +0000848 // Part of binary is determined by TableGn.
849 unsigned Binary = getBinaryCodeForInstr(MI);
850
Jim Grosbach33412622008-10-07 19:05:35 +0000851 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000852 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +0000853
Evan Cheng148cad82008-11-13 07:34:59 +0000854 unsigned OpIdx = 0;
855
856 // Operand 0 of a pre- and post-indexed store is the address base
857 // writeback. Skip it.
858 bool Skipped = false;
859 if (IsPrePost && Form == ARMII::StMiscFrm) {
860 ++OpIdx;
861 Skipped = true;
862 }
863
Evan Cheng7602e112008-09-02 06:52:38 +0000864 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +0000865 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000866
Evan Cheng358dec52009-06-15 08:28:29 +0000867 // Skip LDRD and STRD's second operand.
868 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
869 ++OpIdx;
870
Evan Cheng7602e112008-09-02 06:52:38 +0000871 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +0000872 if (ImplicitRn)
873 // Special handling for implicit use (e.g. PC).
874 Binary |= (ARMRegisterInfo::getRegisterNumbering(ImplicitRn)
875 << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +0000876 else
877 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000878
Evan Cheng05c356e2008-11-08 01:44:13 +0000879 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +0000880 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +0000881 ++OpIdx;
882
Evan Cheng83b5cf02008-11-05 23:22:34 +0000883 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +0000884 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000885 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +0000886
Evan Chenge7de7e32008-09-13 01:44:01 +0000887 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +0000888 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +0000889 ARMII::U_BitShift);
890
891 // If this instr is in register offset/index encoding, set bit[3:0]
892 // to the corresponding Rm register.
893 if (MO2.getReg()) {
894 Binary |= ARMRegisterInfo::getRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000895 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +0000896 return;
Evan Cheng7602e112008-09-02 06:52:38 +0000897 }
898
Evan Chengd87293c2008-11-06 08:47:38 +0000899 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +0000900 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +0000901 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +0000902 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +0000903 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
904 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +0000905 }
906
Evan Cheng83b5cf02008-11-05 23:22:34 +0000907 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000908}
909
Evan Chengcd8e66a2008-11-11 21:48:44 +0000910static unsigned getAddrModeUPBits(unsigned Mode) {
911 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +0000912
913 // Set addressing mode by modifying bits U(23) and P(24)
914 // IA - Increment after - bit U = 1 and bit P = 0
915 // IB - Increment before - bit U = 1 and bit P = 1
916 // DA - Decrement after - bit U = 0 and bit P = 0
917 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +0000918 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000919 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +0000920 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000921 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
922 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
923 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +0000924 }
925
Evan Chengcd8e66a2008-11-11 21:48:44 +0000926 return Binary;
927}
928
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000929void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
930 const TargetInstrDesc &TID = MI.getDesc();
931 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
932
Evan Chengcd8e66a2008-11-11 21:48:44 +0000933 // Part of binary is determined by TableGn.
934 unsigned Binary = getBinaryCodeForInstr(MI);
935
936 // Set the conditional execution predicate
937 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
938
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000939 // Skip operand 0 of an instruction with base register update.
940 unsigned OpIdx = 0;
941 if (IsUpdating)
942 ++OpIdx;
943
Evan Chengcd8e66a2008-11-11 21:48:44 +0000944 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000945 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000946
947 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000948 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +0000949 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(MO.getImm()));
950
Evan Cheng7602e112008-09-02 06:52:38 +0000951 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +0000952 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +0000953 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +0000954
955 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000956 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +0000957 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +0000958 if (!MO.isReg() || MO.isImplicit())
959 break;
Evan Cheng7602e112008-09-02 06:52:38 +0000960 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(MO.getReg());
961 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
962 RegNum < 16);
963 Binary |= 0x1 << RegNum;
964 }
965
Evan Cheng83b5cf02008-11-05 23:22:34 +0000966 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +0000967}
968
Chris Lattner33fabd72010-02-02 21:48:51 +0000969void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +0000970 const TargetInstrDesc &TID = MI.getDesc();
971
972 // Part of binary is determined by TableGn.
973 unsigned Binary = getBinaryCodeForInstr(MI);
974
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000975 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000976 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000977
978 // Encode S bit if MI modifies CPSR.
979 Binary |= getAddrModeSBit(MI, TID);
980
981 // 32x32->64bit operations have two destination registers. The number
982 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +0000983 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000984 if (TID.getNumDefs() == 2)
985 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
986
987 // Encode Rd
988 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
989
990 // Encode Rm
991 Binary |= getMachineOpValue(MI, OpIdx++);
992
993 // Encode Rs
994 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
995
Evan Chengfbc9d412008-11-06 01:21:28 +0000996 // Many multiple instructions (e.g. MLA) have three src operands. Encode
997 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +0000998 if (TID.getNumOperands() > OpIdx &&
999 !TID.OpInfo[OpIdx].isPredicate() &&
1000 !TID.OpInfo[OpIdx].isOptionalDef())
1001 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1002
1003 emitWordLE(Binary);
1004}
1005
Chris Lattner33fabd72010-02-02 21:48:51 +00001006void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001007 const TargetInstrDesc &TID = MI.getDesc();
1008
1009 // Part of binary is determined by TableGn.
1010 unsigned Binary = getBinaryCodeForInstr(MI);
1011
1012 // Set the conditional execution predicate
1013 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1014
1015 unsigned OpIdx = 0;
1016
1017 // Encode Rd
1018 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1019
1020 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1021 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1022 if (MO2.isReg()) {
1023 // Two register operand form.
1024 // Encode Rn.
1025 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1026
1027 // Encode Rm.
1028 Binary |= getMachineOpValue(MI, MO2);
1029 ++OpIdx;
1030 } else {
1031 Binary |= getMachineOpValue(MI, MO1);
1032 }
1033
1034 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1035 if (MI.getOperand(OpIdx).isImm() &&
1036 !TID.OpInfo[OpIdx].isPredicate() &&
1037 !TID.OpInfo[OpIdx].isOptionalDef())
1038 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001039
Evan Cheng83b5cf02008-11-05 23:22:34 +00001040 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001041}
1042
Chris Lattner33fabd72010-02-02 21:48:51 +00001043void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001044 const TargetInstrDesc &TID = MI.getDesc();
1045
1046 // Part of binary is determined by TableGn.
1047 unsigned Binary = getBinaryCodeForInstr(MI);
1048
1049 // Set the conditional execution predicate
1050 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1051
1052 unsigned OpIdx = 0;
1053
1054 // Encode Rd
1055 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1056
1057 const MachineOperand &MO = MI.getOperand(OpIdx++);
1058 if (OpIdx == TID.getNumOperands() ||
1059 TID.OpInfo[OpIdx].isPredicate() ||
1060 TID.OpInfo[OpIdx].isOptionalDef()) {
1061 // Encode Rm and it's done.
1062 Binary |= getMachineOpValue(MI, MO);
1063 emitWordLE(Binary);
1064 return;
1065 }
1066
1067 // Encode Rn.
1068 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1069
1070 // Encode Rm.
1071 Binary |= getMachineOpValue(MI, OpIdx++);
1072
1073 // Encode shift_imm.
1074 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
1075 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1076 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001077
Evan Cheng8b59db32008-11-07 01:41:35 +00001078 emitWordLE(Binary);
1079}
1080
Chris Lattner33fabd72010-02-02 21:48:51 +00001081void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001082 const TargetInstrDesc &TID = MI.getDesc();
1083
Torok Edwindac237e2009-07-08 20:53:28 +00001084 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001085 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001086 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001087
Evan Cheng7602e112008-09-02 06:52:38 +00001088 // Part of binary is determined by TableGn.
1089 unsigned Binary = getBinaryCodeForInstr(MI);
1090
Evan Chengedda31c2008-11-05 18:35:52 +00001091 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001092 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001093
1094 // Set signed_immed_24 field
1095 Binary |= getMachineOpValue(MI, 0);
1096
Evan Cheng83b5cf02008-11-05 23:22:34 +00001097 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001098}
1099
Chris Lattner33fabd72010-02-02 21:48:51 +00001100void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001101 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001102 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001103 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001104 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1105 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001106
1107 // Now emit the jump table entries.
1108 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1109 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1110 if (IsPIC)
1111 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001112 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001113 else
1114 // Absolute DestBB address.
1115 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1116 emitWordLE(0);
1117 }
1118}
1119
Chris Lattner33fabd72010-02-02 21:48:51 +00001120void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001121 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001122
Evan Cheng437c1732008-11-07 22:30:53 +00001123 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001124 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001125 // First emit a ldr pc, [] instruction.
1126 emitDataProcessingInstruction(MI, ARM::PC);
1127
1128 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001129 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001130 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001131 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1132 emitInlineJumpTable(JTIndex);
1133 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001134 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001135 // First emit a ldr pc, [] instruction.
1136 emitLoadStoreInstruction(MI, ARM::PC);
1137
1138 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001139 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001140 return;
1141 }
1142
Evan Chengedda31c2008-11-05 18:35:52 +00001143 // Part of binary is determined by TableGn.
1144 unsigned Binary = getBinaryCodeForInstr(MI);
1145
1146 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001147 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001148
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001149 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001150 // The return register is LR.
1151 Binary |= ARMRegisterInfo::getRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001152 else
Evan Chengedda31c2008-11-05 18:35:52 +00001153 // otherwise, set the return register
1154 Binary |= getMachineOpValue(MI, 0);
1155
Evan Cheng83b5cf02008-11-05 23:22:34 +00001156 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001157}
Evan Cheng7602e112008-09-02 06:52:38 +00001158
Evan Cheng80a11982008-11-12 06:41:41 +00001159static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001160 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001161 unsigned Binary = 0;
Evan Chengd06d48d2008-11-12 02:19:38 +00001162 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001163 RegD = ARMRegisterInfo::getRegisterNumbering(RegD, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001164 if (!isSPVFP)
1165 Binary |= RegD << ARMII::RegRdShift;
1166 else {
1167 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1168 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1169 }
Evan Cheng80a11982008-11-12 06:41:41 +00001170 return Binary;
1171}
Evan Cheng78be83d2008-11-11 19:40:26 +00001172
Evan Cheng80a11982008-11-12 06:41:41 +00001173static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001174 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001175 unsigned Binary = 0;
1176 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001177 RegN = ARMRegisterInfo::getRegisterNumbering(RegN, &isSPVFP);
Evan Chengd06d48d2008-11-12 02:19:38 +00001178 if (!isSPVFP)
1179 Binary |= RegN << ARMII::RegRnShift;
1180 else {
1181 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1182 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1183 }
Evan Cheng80a11982008-11-12 06:41:41 +00001184 return Binary;
1185}
Evan Chengd06d48d2008-11-12 02:19:38 +00001186
Evan Cheng80a11982008-11-12 06:41:41 +00001187static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1188 unsigned RegM = MI.getOperand(OpIdx).getReg();
1189 unsigned Binary = 0;
1190 bool isSPVFP = false;
Evan Cheng8295d992009-07-22 05:55:18 +00001191 RegM = ARMRegisterInfo::getRegisterNumbering(RegM, &isSPVFP);
Evan Cheng80a11982008-11-12 06:41:41 +00001192 if (!isSPVFP)
1193 Binary |= RegM;
1194 else {
1195 Binary |= ((RegM & 0x1E) >> 1);
1196 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001197 }
Evan Cheng80a11982008-11-12 06:41:41 +00001198 return Binary;
1199}
1200
Chris Lattner33fabd72010-02-02 21:48:51 +00001201void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001202 const TargetInstrDesc &TID = MI.getDesc();
1203
1204 // Part of binary is determined by TableGn.
1205 unsigned Binary = getBinaryCodeForInstr(MI);
1206
1207 // Set the conditional execution predicate
1208 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1209
1210 unsigned OpIdx = 0;
1211 assert((Binary & ARMII::D_BitShift) == 0 &&
1212 (Binary & ARMII::N_BitShift) == 0 &&
1213 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1214
1215 // Encode Dd / Sd.
1216 Binary |= encodeVFPRd(MI, OpIdx++);
1217
1218 // If this is a two-address operand, skip it, e.g. FMACD.
1219 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1220 ++OpIdx;
1221
1222 // Encode Dn / Sn.
1223 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001224 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001225
1226 if (OpIdx == TID.getNumOperands() ||
1227 TID.OpInfo[OpIdx].isPredicate() ||
1228 TID.OpInfo[OpIdx].isOptionalDef()) {
1229 // FCMPEZD etc. has only one operand.
1230 emitWordLE(Binary);
1231 return;
1232 }
1233
1234 // Encode Dm / Sm.
1235 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001236
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001237 emitWordLE(Binary);
1238}
1239
Bob Wilson87949d42010-03-17 21:16:45 +00001240void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001241 const TargetInstrDesc &TID = MI.getDesc();
1242 unsigned Form = TID.TSFlags & ARMII::FormMask;
1243
1244 // Part of binary is determined by TableGn.
1245 unsigned Binary = getBinaryCodeForInstr(MI);
1246
1247 // Set the conditional execution predicate
1248 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1249
1250 switch (Form) {
1251 default: break;
1252 case ARMII::VFPConv1Frm:
1253 case ARMII::VFPConv2Frm:
1254 case ARMII::VFPConv3Frm:
1255 // Encode Dd / Sd.
1256 Binary |= encodeVFPRd(MI, 0);
1257 break;
1258 case ARMII::VFPConv4Frm:
1259 // Encode Dn / Sn.
1260 Binary |= encodeVFPRn(MI, 0);
1261 break;
1262 case ARMII::VFPConv5Frm:
1263 // Encode Dm / Sm.
1264 Binary |= encodeVFPRm(MI, 0);
1265 break;
1266 }
1267
1268 switch (Form) {
1269 default: break;
1270 case ARMII::VFPConv1Frm:
1271 // Encode Dm / Sm.
1272 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001273 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001274 case ARMII::VFPConv2Frm:
1275 case ARMII::VFPConv3Frm:
1276 // Encode Dn / Sn.
1277 Binary |= encodeVFPRn(MI, 1);
1278 break;
1279 case ARMII::VFPConv4Frm:
1280 case ARMII::VFPConv5Frm:
1281 // Encode Dd / Sd.
1282 Binary |= encodeVFPRd(MI, 1);
1283 break;
1284 }
1285
1286 if (Form == ARMII::VFPConv5Frm)
1287 // Encode Dn / Sn.
1288 Binary |= encodeVFPRn(MI, 2);
1289 else if (Form == ARMII::VFPConv3Frm)
1290 // Encode Dm / Sm.
1291 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001292
1293 emitWordLE(Binary);
1294}
1295
Chris Lattner33fabd72010-02-02 21:48:51 +00001296void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001297 // Part of binary is determined by TableGn.
1298 unsigned Binary = getBinaryCodeForInstr(MI);
1299
1300 // Set the conditional execution predicate
1301 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1302
1303 unsigned OpIdx = 0;
1304
1305 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001306 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001307
1308 // Encode address base.
1309 const MachineOperand &Base = MI.getOperand(OpIdx++);
1310 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1311
1312 // If there is a non-zero immediate offset, encode it.
1313 if (Base.isReg()) {
1314 const MachineOperand &Offset = MI.getOperand(OpIdx);
1315 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1316 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1317 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001318 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001319 emitWordLE(Binary);
1320 return;
1321 }
1322 }
1323
1324 // If immediate offset is omitted, default to +0.
1325 Binary |= 1 << ARMII::U_BitShift;
1326
1327 emitWordLE(Binary);
1328}
1329
Bob Wilson87949d42010-03-17 21:16:45 +00001330void
1331ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001332 const TargetInstrDesc &TID = MI.getDesc();
1333 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1334
Evan Chengcd8e66a2008-11-11 21:48:44 +00001335 // Part of binary is determined by TableGn.
1336 unsigned Binary = getBinaryCodeForInstr(MI);
1337
1338 // Set the conditional execution predicate
1339 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1340
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001341 // Skip operand 0 of an instruction with base register update.
1342 unsigned OpIdx = 0;
1343 if (IsUpdating)
1344 ++OpIdx;
1345
Evan Chengcd8e66a2008-11-11 21:48:44 +00001346 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001347 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001348
1349 // Set addressing mode by modifying bits U(23) and P(24)
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001350 const MachineOperand &MO = MI.getOperand(OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001351 Binary |= getAddrModeUPBits(ARM_AM::getAM5SubMode(MO.getImm()));
1352
1353 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001354 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001355 Binary |= 0x1 << ARMII::W_BitShift;
1356
1357 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001358 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001359
1360 // Number of registers are encoded in offset field.
1361 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001362 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001363 const MachineOperand &MO = MI.getOperand(i);
1364 if (!MO.isReg() || MO.isImplicit())
1365 break;
1366 ++NumRegs;
1367 }
1368 Binary |= NumRegs * 2;
1369
1370 emitWordLE(Binary);
1371}
1372
Chris Lattner33fabd72010-02-02 21:48:51 +00001373void ARMCodeEmitter::emitMiscInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001374 // Part of binary is determined by TableGn.
1375 unsigned Binary = getBinaryCodeForInstr(MI);
1376
1377 // Set the conditional execution predicate
1378 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1379
1380 emitWordLE(Binary);
1381}
1382
Evan Cheng7602e112008-09-02 06:52:38 +00001383#include "ARMGenCodeEmitter.inc"