blob: 4b73ba21d74883ce7aaf78c892a2e3346d904e34 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033using namespace llvm;
34
Bob Wilson5bafff32009-06-22 23:27:02 +000035static const unsigned arm_dsubreg_0 = 5;
36static const unsigned arm_dsubreg_1 = 6;
37
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000038//===--------------------------------------------------------------------===//
39/// ARMDAGToDAGISel - ARM specific code to select ARM machine
40/// instructions for SelectionDAG operations.
41///
42namespace {
43class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000044 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000045
Evan Chenga8e29892007-01-19 07:51:42 +000046 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
47 /// make the right decision when generating code for different targets.
48 const ARMSubtarget *Subtarget;
49
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050public:
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000051 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000052 : SelectionDAGISel(tm), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000053 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054 }
55
Evan Chenga8e29892007-01-19 07:51:42 +000056 virtual const char *getPassName() const {
57 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000058 }
59
60 /// getI32Imm - Return a target constant with the specified value, of type i32.
61 inline SDValue getI32Imm(unsigned Imm) {
62 return CurDAG->getTargetConstant(Imm, MVT::i32);
63 }
64
Dan Gohman475871a2008-07-27 21:46:04 +000065 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000066 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000067 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
68 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000069 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
70 SDValue &Offset, SDValue &Opc);
71 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
72 SDValue &Offset, SDValue &Opc);
73 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
74 SDValue &Offset, SDValue &Opc);
75 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
76 SDValue &Offset, SDValue &Opc);
77 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
78 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000079 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
80 SDValue &Opc);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000081
Dan Gohman475871a2008-07-27 21:46:04 +000082 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000083 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000084
Dan Gohman475871a2008-07-27 21:46:04 +000085 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
86 SDValue &Offset);
87 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
88 SDValue &Base, SDValue &OffImm,
89 SDValue &Offset);
90 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
91 SDValue &OffImm, SDValue &Offset);
92 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
93 SDValue &OffImm, SDValue &Offset);
94 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
95 SDValue &OffImm, SDValue &Offset);
96 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
97 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +000098
Evan Cheng9cb9e672009-06-27 02:26:13 +000099 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
100 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000101 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
102 SDValue &OffImm);
103 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
104 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000105 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
106 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000107 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
108 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000109 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
110 SDValue &OffReg, SDValue &ShImm);
111
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000112 // Include the pieces autogenerated from the target description.
113#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000114
115private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000116 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
117 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000118 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000119 SDNode *SelectT2IndexedLoad(SDValue Op);
120
Evan Chengaf4550f2009-07-02 01:23:32 +0000121
122 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
123 /// inline asm expressions.
124 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
125 char ConstraintCode,
126 std::vector<SDValue> &OutOps);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000127};
Evan Chenga8e29892007-01-19 07:51:42 +0000128}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000129
Dan Gohmanf350b272008-08-23 02:25:05 +0000130void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000131 DEBUG(BB->dump());
132
David Greene8ad4c002008-10-27 21:56:29 +0000133 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000134 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000135}
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
138 SDValue N,
139 SDValue &BaseReg,
140 SDValue &ShReg,
141 SDValue &Opc) {
142 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
143
144 // Don't match base register only case. That is matched to a separate
145 // lower complexity pattern with explicit register operand.
146 if (ShOpcVal == ARM_AM::no_shift) return false;
147
148 BaseReg = N.getOperand(0);
149 unsigned ShImmVal = 0;
150 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
151 ShReg = CurDAG->getRegister(0, MVT::i32);
152 ShImmVal = RHS->getZExtValue() & 31;
153 } else {
154 ShReg = N.getOperand(1);
155 }
156 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
157 MVT::i32);
158 return true;
159}
160
Dan Gohman475871a2008-07-27 21:46:04 +0000161bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
162 SDValue &Base, SDValue &Offset,
163 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000164 if (N.getOpcode() == ISD::MUL) {
165 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
166 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000167 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000168 if (RHSC & 1) {
169 RHSC = RHSC & ~1;
170 ARM_AM::AddrOpc AddSub = ARM_AM::add;
171 if (RHSC < 0) {
172 AddSub = ARM_AM::sub;
173 RHSC = - RHSC;
174 }
175 if (isPowerOf2_32(RHSC)) {
176 unsigned ShAmt = Log2_32(RHSC);
177 Base = Offset = N.getOperand(0);
178 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
179 ARM_AM::lsl),
180 MVT::i32);
181 return true;
182 }
183 }
184 }
185 }
186
Evan Chenga8e29892007-01-19 07:51:42 +0000187 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
188 Base = N;
189 if (N.getOpcode() == ISD::FrameIndex) {
190 int FI = cast<FrameIndexSDNode>(N)->getIndex();
191 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
192 } else if (N.getOpcode() == ARMISD::Wrapper) {
193 Base = N.getOperand(0);
194 }
195 Offset = CurDAG->getRegister(0, MVT::i32);
196 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
197 ARM_AM::no_shift),
198 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000199 return true;
200 }
Evan Chenga8e29892007-01-19 07:51:42 +0000201
202 // Match simple R +/- imm12 operands.
203 if (N.getOpcode() == ISD::ADD)
204 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000205 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000206 if ((RHSC >= 0 && RHSC < 0x1000) ||
207 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000208 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000209 if (Base.getOpcode() == ISD::FrameIndex) {
210 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
211 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
212 }
Evan Chenga8e29892007-01-19 07:51:42 +0000213 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000214
215 ARM_AM::AddrOpc AddSub = ARM_AM::add;
216 if (RHSC < 0) {
217 AddSub = ARM_AM::sub;
218 RHSC = - RHSC;
219 }
220 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000221 ARM_AM::no_shift),
222 MVT::i32);
223 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000224 }
Evan Chenga8e29892007-01-19 07:51:42 +0000225 }
226
227 // Otherwise this is R +/- [possibly shifted] R
228 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
229 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
230 unsigned ShAmt = 0;
231
232 Base = N.getOperand(0);
233 Offset = N.getOperand(1);
234
235 if (ShOpcVal != ARM_AM::no_shift) {
236 // Check to see if the RHS of the shift is a constant, if not, we can't fold
237 // it.
238 if (ConstantSDNode *Sh =
239 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000240 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000241 Offset = N.getOperand(1).getOperand(0);
242 } else {
243 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000244 }
245 }
Evan Chenga8e29892007-01-19 07:51:42 +0000246
247 // Try matching (R shl C) + (R).
248 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
249 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
250 if (ShOpcVal != ARM_AM::no_shift) {
251 // Check to see if the RHS of the shift is a constant, if not, we can't
252 // fold it.
253 if (ConstantSDNode *Sh =
254 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000255 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000256 Offset = N.getOperand(0).getOperand(0);
257 Base = N.getOperand(1);
258 } else {
259 ShOpcVal = ARM_AM::no_shift;
260 }
261 }
262 }
263
264 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
265 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000266 return true;
267}
268
Dan Gohman475871a2008-07-27 21:46:04 +0000269bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
270 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000271 unsigned Opcode = Op.getOpcode();
272 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
273 ? cast<LoadSDNode>(Op)->getAddressingMode()
274 : cast<StoreSDNode>(Op)->getAddressingMode();
275 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
276 ? ARM_AM::add : ARM_AM::sub;
277 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000278 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000279 if (Val >= 0 && Val < 0x1000) { // 12 bits.
280 Offset = CurDAG->getRegister(0, MVT::i32);
281 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
282 ARM_AM::no_shift),
283 MVT::i32);
284 return true;
285 }
286 }
287
288 Offset = N;
289 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
290 unsigned ShAmt = 0;
291 if (ShOpcVal != ARM_AM::no_shift) {
292 // Check to see if the RHS of the shift is a constant, if not, we can't fold
293 // it.
294 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000295 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000296 Offset = N.getOperand(0);
297 } else {
298 ShOpcVal = ARM_AM::no_shift;
299 }
300 }
301
302 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
303 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000304 return true;
305}
306
Evan Chenga8e29892007-01-19 07:51:42 +0000307
Dan Gohman475871a2008-07-27 21:46:04 +0000308bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
309 SDValue &Base, SDValue &Offset,
310 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000311 if (N.getOpcode() == ISD::SUB) {
312 // X - C is canonicalize to X + -C, no need to handle it here.
313 Base = N.getOperand(0);
314 Offset = N.getOperand(1);
315 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
316 return true;
317 }
318
319 if (N.getOpcode() != ISD::ADD) {
320 Base = N;
321 if (N.getOpcode() == ISD::FrameIndex) {
322 int FI = cast<FrameIndexSDNode>(N)->getIndex();
323 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
324 }
325 Offset = CurDAG->getRegister(0, MVT::i32);
326 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
327 return true;
328 }
329
330 // If the RHS is +/- imm8, fold into addr mode.
331 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000332 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000333 if ((RHSC >= 0 && RHSC < 256) ||
334 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000335 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000336 if (Base.getOpcode() == ISD::FrameIndex) {
337 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
338 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
339 }
Evan Chenga8e29892007-01-19 07:51:42 +0000340 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000341
342 ARM_AM::AddrOpc AddSub = ARM_AM::add;
343 if (RHSC < 0) {
344 AddSub = ARM_AM::sub;
345 RHSC = - RHSC;
346 }
347 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000348 return true;
349 }
350 }
351
352 Base = N.getOperand(0);
353 Offset = N.getOperand(1);
354 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
355 return true;
356}
357
Dan Gohman475871a2008-07-27 21:46:04 +0000358bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
359 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000360 unsigned Opcode = Op.getOpcode();
361 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
362 ? cast<LoadSDNode>(Op)->getAddressingMode()
363 : cast<StoreSDNode>(Op)->getAddressingMode();
364 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
365 ? ARM_AM::add : ARM_AM::sub;
366 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000367 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000368 if (Val >= 0 && Val < 256) {
369 Offset = CurDAG->getRegister(0, MVT::i32);
370 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
371 return true;
372 }
373 }
374
375 Offset = N;
376 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
377 return true;
378}
379
380
Dan Gohman475871a2008-07-27 21:46:04 +0000381bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
382 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000383 if (N.getOpcode() != ISD::ADD) {
384 Base = N;
385 if (N.getOpcode() == ISD::FrameIndex) {
386 int FI = cast<FrameIndexSDNode>(N)->getIndex();
387 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
388 } else if (N.getOpcode() == ARMISD::Wrapper) {
389 Base = N.getOperand(0);
390 }
391 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
392 MVT::i32);
393 return true;
394 }
395
396 // If the RHS is +/- imm8, fold into addr mode.
397 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000398 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000399 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
400 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000401 if ((RHSC >= 0 && RHSC < 256) ||
402 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000403 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000404 if (Base.getOpcode() == ISD::FrameIndex) {
405 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
406 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
407 }
408
409 ARM_AM::AddrOpc AddSub = ARM_AM::add;
410 if (RHSC < 0) {
411 AddSub = ARM_AM::sub;
412 RHSC = - RHSC;
413 }
414 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000415 MVT::i32);
416 return true;
417 }
418 }
419 }
420
421 Base = N;
422 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
423 MVT::i32);
424 return true;
425}
426
Bob Wilson8b024a52009-07-01 23:16:05 +0000427bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
428 SDValue &Addr, SDValue &Update,
429 SDValue &Opc) {
430 Addr = N;
431 // The optional writeback is handled in ARMLoadStoreOpt.
432 Update = CurDAG->getRegister(0, MVT::i32);
433 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
434 return true;
435}
436
Dan Gohman475871a2008-07-27 21:46:04 +0000437bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
438 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000439 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
440 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000441 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000442 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Evan Chenga8e29892007-01-19 07:51:42 +0000443 MVT::i32);
444 return true;
445 }
446 return false;
447}
448
Dan Gohman475871a2008-07-27 21:46:04 +0000449bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
450 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000451 // FIXME dl should come from the parent load or store, not the address
452 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000453 if (N.getOpcode() != ISD::ADD) {
454 Base = N;
Dan Gohmanf033b5a2008-12-03 17:10:41 +0000455 // We must materialize a zero in a reg! Returning a constant here
456 // wouldn't work without additional code to position the node within
457 // ISel's topological ordering in a place where ISel will process it
458 // normally. Instead, just explicitly issue a tMOVri8 node!
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000459 Offset = SDValue(CurDAG->getTargetNode(ARM::tMOVi8, dl, MVT::i32,
Evan Chengc38f2bc2007-01-23 22:59:13 +0000460 CurDAG->getTargetConstant(0, MVT::i32)), 0);
461 return true;
462 }
463
Evan Chenga8e29892007-01-19 07:51:42 +0000464 Base = N.getOperand(0);
465 Offset = N.getOperand(1);
466 return true;
467}
468
Evan Cheng79d43262007-01-24 02:21:22 +0000469bool
Dan Gohman475871a2008-07-27 21:46:04 +0000470ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
471 unsigned Scale, SDValue &Base,
472 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000473 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000474 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000475 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
476 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000477 if (N.getOpcode() == ARMISD::Wrapper &&
478 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
479 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000480 }
481
Evan Chenga8e29892007-01-19 07:51:42 +0000482 if (N.getOpcode() != ISD::ADD) {
483 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000484 Offset = CurDAG->getRegister(0, MVT::i32);
485 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000486 return true;
487 }
488
Evan Chengad0e4652007-02-06 00:22:06 +0000489 // Thumb does not have [sp, r] address mode.
490 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
491 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
492 if ((LHSR && LHSR->getReg() == ARM::SP) ||
493 (RHSR && RHSR->getReg() == ARM::SP)) {
494 Base = N;
495 Offset = CurDAG->getRegister(0, MVT::i32);
496 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
497 return true;
498 }
499
Evan Chenga8e29892007-01-19 07:51:42 +0000500 // If the RHS is + imm5 * scale, fold into addr mode.
501 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000502 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000503 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
504 RHSC /= Scale;
505 if (RHSC >= 0 && RHSC < 32) {
506 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000507 Offset = CurDAG->getRegister(0, MVT::i32);
508 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000509 return true;
510 }
511 }
512 }
513
Evan Chengc38f2bc2007-01-23 22:59:13 +0000514 Base = N.getOperand(0);
515 Offset = N.getOperand(1);
516 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
517 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000518}
519
Dan Gohman475871a2008-07-27 21:46:04 +0000520bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
521 SDValue &Base, SDValue &OffImm,
522 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000523 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000524}
525
Dan Gohman475871a2008-07-27 21:46:04 +0000526bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
527 SDValue &Base, SDValue &OffImm,
528 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000529 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000530}
531
Dan Gohman475871a2008-07-27 21:46:04 +0000532bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
533 SDValue &Base, SDValue &OffImm,
534 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000535 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000536}
537
Dan Gohman475871a2008-07-27 21:46:04 +0000538bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
539 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000540 if (N.getOpcode() == ISD::FrameIndex) {
541 int FI = cast<FrameIndexSDNode>(N)->getIndex();
542 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000543 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000544 return true;
545 }
Evan Cheng79d43262007-01-24 02:21:22 +0000546
Evan Chengad0e4652007-02-06 00:22:06 +0000547 if (N.getOpcode() != ISD::ADD)
548 return false;
549
550 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000551 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
552 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000553 // If the RHS is + imm8 * scale, fold into addr mode.
554 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000555 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000556 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
557 RHSC >>= 2;
558 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000559 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000560 if (Base.getOpcode() == ISD::FrameIndex) {
561 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
562 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
563 }
Evan Cheng79d43262007-01-24 02:21:22 +0000564 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
565 return true;
566 }
567 }
568 }
569 }
Evan Chenga8e29892007-01-19 07:51:42 +0000570
571 return false;
572}
573
Evan Cheng9cb9e672009-06-27 02:26:13 +0000574bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
575 SDValue &BaseReg,
576 SDValue &Opc) {
577 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
578
579 // Don't match base register only case. That is matched to a separate
580 // lower complexity pattern with explicit register operand.
581 if (ShOpcVal == ARM_AM::no_shift) return false;
582
583 BaseReg = N.getOperand(0);
584 unsigned ShImmVal = 0;
585 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
586 ShImmVal = RHS->getZExtValue() & 31;
587 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
588 return true;
589 }
590
591 return false;
592}
593
Evan Cheng055b0312009-06-29 07:51:04 +0000594bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
595 SDValue &Base, SDValue &OffImm) {
596 // Match simple R + imm12 operands.
597 if (N.getOpcode() != ISD::ADD)
598 return false;
599
600 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
601 int RHSC = (int)RHS->getZExtValue();
602 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits.
603 Base = N.getOperand(0);
604 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
605 return true;
606 }
607 }
608
609 return false;
610}
611
612bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
613 SDValue &Base, SDValue &OffImm) {
614 if (N.getOpcode() == ISD::ADD) {
615 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
616 int RHSC = (int)RHS->getZExtValue();
617 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
618 Base = N.getOperand(0);
619 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
620 return true;
621 }
622 }
623 } else if (N.getOpcode() == ISD::SUB) {
624 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
625 int RHSC = (int)RHS->getZExtValue();
626 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
627 Base = N.getOperand(0);
628 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
629 return true;
630 }
631 }
632 }
633
634 return false;
635}
636
Evan Chenge88d5ce2009-07-02 07:28:31 +0000637bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
638 SDValue &OffImm){
639 unsigned Opcode = Op.getOpcode();
640 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
641 ? cast<LoadSDNode>(Op)->getAddressingMode()
642 : cast<StoreSDNode>(Op)->getAddressingMode();
643 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
644 int RHSC = (int)RHS->getZExtValue();
645 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
646 OffImm = (AM == ISD::PRE_INC)
647 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
648 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
649 return true;
650 }
651 }
652
653 return false;
654}
655
David Goodwin6647cea2009-06-30 22:50:01 +0000656bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
657 SDValue &Base, SDValue &OffImm) {
658 if (N.getOpcode() == ISD::ADD) {
659 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
660 int RHSC = (int)RHS->getZExtValue();
661 if (((RHSC & 0x3) == 0) && (RHSC < 0 && RHSC > -0x400)) { // 8 bits.
662 Base = N.getOperand(0);
663 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
664 return true;
665 }
666 }
667 } else if (N.getOpcode() == ISD::SUB) {
668 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
669 int RHSC = (int)RHS->getZExtValue();
670 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
671 Base = N.getOperand(0);
672 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
673 return true;
674 }
675 }
676 }
677
678 return false;
679}
680
Evan Cheng055b0312009-06-29 07:51:04 +0000681bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
682 SDValue &Base,
683 SDValue &OffReg, SDValue &ShImm) {
684 // Base only.
685 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
686 Base = N;
687 if (N.getOpcode() == ISD::FrameIndex) {
688 int FI = cast<FrameIndexSDNode>(N)->getIndex();
689 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
690 } else if (N.getOpcode() == ARMISD::Wrapper) {
691 Base = N.getOperand(0);
692 if (Base.getOpcode() == ISD::TargetConstantPool)
693 return false; // We want to select t2LDRpci instead.
694 }
695 OffReg = CurDAG->getRegister(0, MVT::i32);
696 ShImm = CurDAG->getTargetConstant(0, MVT::i32);
697 return true;
698 }
699
700 // Look for (R + R) or (R + (R << [1,2,3])).
701 unsigned ShAmt = 0;
702 Base = N.getOperand(0);
703 OffReg = N.getOperand(1);
704
705 // Swap if it is ((R << c) + R).
706 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
707 if (ShOpcVal != ARM_AM::lsl) {
708 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
709 if (ShOpcVal == ARM_AM::lsl)
710 std::swap(Base, OffReg);
711 }
712
713 if (ShOpcVal == ARM_AM::lsl) {
714 // Check to see if the RHS of the shift is a constant, if not, we can't fold
715 // it.
716 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
717 ShAmt = Sh->getZExtValue();
718 if (ShAmt >= 4) {
719 ShAmt = 0;
720 ShOpcVal = ARM_AM::no_shift;
721 } else
722 OffReg = OffReg.getOperand(0);
723 } else {
724 ShOpcVal = ARM_AM::no_shift;
725 }
726 } else if (SelectT2AddrModeImm12(Op, N, Base, ShImm) ||
727 SelectT2AddrModeImm8 (Op, N, Base, ShImm))
728 // Don't match if it's possible to match to one of the r +/- imm cases.
729 return false;
730
731 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
732
733 return true;
734}
735
736//===--------------------------------------------------------------------===//
737
Evan Chengee568cf2007-07-05 07:15:27 +0000738/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000739static inline SDValue getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000740 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
741}
742
Evan Chengaf4550f2009-07-02 01:23:32 +0000743SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
744 LoadSDNode *LD = cast<LoadSDNode>(Op);
745 ISD::MemIndexedMode AM = LD->getAddressingMode();
746 if (AM == ISD::UNINDEXED)
747 return NULL;
748
749 MVT LoadedVT = LD->getMemoryVT();
750 SDValue Offset, AMOpc;
751 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
752 unsigned Opcode = 0;
753 bool Match = false;
754 if (LoadedVT == MVT::i32 &&
755 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
756 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
757 Match = true;
758 } else if (LoadedVT == MVT::i16 &&
759 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
760 Match = true;
761 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
762 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
763 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
764 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
765 if (LD->getExtensionType() == ISD::SEXTLOAD) {
766 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
767 Match = true;
768 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
769 }
770 } else {
771 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
772 Match = true;
773 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
774 }
775 }
776 }
777
778 if (Match) {
779 SDValue Chain = LD->getChain();
780 SDValue Base = LD->getBasePtr();
781 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
782 CurDAG->getRegister(0, MVT::i32), Chain };
783 return CurDAG->getTargetNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
784 MVT::Other, Ops, 6);
785 }
786
787 return NULL;
788}
789
Evan Chenge88d5ce2009-07-02 07:28:31 +0000790SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
791 LoadSDNode *LD = cast<LoadSDNode>(Op);
792 ISD::MemIndexedMode AM = LD->getAddressingMode();
793 if (AM == ISD::UNINDEXED)
794 return NULL;
795
796 MVT LoadedVT = LD->getMemoryVT();
797 SDValue Offset;
798 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
799 unsigned Opcode = 0;
800 bool Match = false;
801 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
802 switch (LoadedVT.getSimpleVT()) {
803 case MVT::i32:
804 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
805 break;
806 case MVT::i16:
807 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
808 break;
809 case MVT::i8:
810 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
811 break;
812 default:
813 return NULL;
814 }
815 Match = true;
816 }
817
818 if (Match) {
819 SDValue Chain = LD->getChain();
820 SDValue Base = LD->getBasePtr();
821 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
822 CurDAG->getRegister(0, MVT::i32), Chain };
823 return CurDAG->getTargetNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
824 MVT::Other, Ops, 5);
825 }
826
827 return NULL;
828}
829
Evan Chenga8e29892007-01-19 07:51:42 +0000830
Dan Gohman475871a2008-07-27 21:46:04 +0000831SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000832 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000833 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000834
Dan Gohmane8be6c62008-07-17 19:10:17 +0000835 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000836 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000837
838 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000839 default: break;
840 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000841 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000842 bool UseCP = true;
Bob Wilsone64e3cf2009-06-22 17:29:13 +0000843 if (Subtarget->isThumb()) {
844 if (Subtarget->hasThumb2())
845 // Thumb2 has the MOVT instruction, so all immediates can
846 // be done with MOV + MOVT, at worst.
847 UseCP = 0;
848 else
849 UseCP = (Val > 255 && // MOV
850 ~Val > 255 && // MOV + MVN
851 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
852 } else
Evan Chenga8e29892007-01-19 07:51:42 +0000853 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
854 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
855 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
856 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000857 SDValue CPIdx =
Evan Chenga8e29892007-01-19 07:51:42 +0000858 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
859 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000860
861 SDNode *ResNode;
862 if (Subtarget->isThumb())
Dale Johannesened2eee62009-02-06 01:31:28 +0000863 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
Evan Cheng012f2d92007-01-24 08:53:17 +0000864 CPIdx, CurDAG->getEntryNode());
865 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000866 SDValue Ops[] = {
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000867 CPIdx,
Evan Cheng012f2d92007-01-24 08:53:17 +0000868 CurDAG->getRegister(0, MVT::i32),
869 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000870 getAL(CurDAG),
871 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000872 CurDAG->getEntryNode()
873 };
Dale Johannesened2eee62009-02-06 01:31:28 +0000874 ResNode=CurDAG->getTargetNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
875 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000876 }
Dan Gohman475871a2008-07-27 21:46:04 +0000877 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000878 return NULL;
879 }
Anton Korobeynikovdada95b2009-06-08 22:57:18 +0000880
Evan Chenga8e29892007-01-19 07:51:42 +0000881 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000882 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000883 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000884 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000885 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000886 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000887 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000888 if (Subtarget->isThumb()) {
Evan Cheng44bec522007-05-15 01:29:07 +0000889 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
890 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000891 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000892 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000893 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
894 CurDAG->getRegister(0, MVT::i32) };
895 return CurDAG->SelectNodeTo(N, ARM::ADDri, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000896 }
Evan Chenga8e29892007-01-19 07:51:42 +0000897 }
Evan Chengad0e4652007-02-06 00:22:06 +0000898 case ISD::ADD: {
Evan Cheng9d7b5302009-03-26 19:09:01 +0000899 if (!Subtarget->isThumb())
900 break;
Evan Chengad0e4652007-02-06 00:22:06 +0000901 // Select add sp, c to tADDhirr.
Dan Gohman475871a2008-07-27 21:46:04 +0000902 SDValue N0 = Op.getOperand(0);
903 SDValue N1 = Op.getOperand(1);
Evan Chengad0e4652007-02-06 00:22:06 +0000904 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(Op.getOperand(0));
905 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(Op.getOperand(1));
906 if (LHSR && LHSR->getReg() == ARM::SP) {
907 std::swap(N0, N1);
908 std::swap(LHSR, RHSR);
909 }
910 if (RHSR && RHSR->getReg() == ARM::SP) {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000911 SDValue Val = SDValue(CurDAG->getTargetNode(ARM::tMOVlor2hir, dl,
912 Op.getValueType(), N0, N0), 0);
913 return CurDAG->SelectNodeTo(N, ARM::tADDhirr, Op.getValueType(), Val, N1);
Evan Chengad0e4652007-02-06 00:22:06 +0000914 }
915 break;
916 }
Evan Chenga8e29892007-01-19 07:51:42 +0000917 case ISD::MUL:
Evan Cheng79d43262007-01-24 02:21:22 +0000918 if (Subtarget->isThumb())
919 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000920 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000921 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000922 if (!RHSV) break;
923 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Dan Gohman475871a2008-07-27 21:46:04 +0000924 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000925 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV-1));
Dan Gohman475871a2008-07-27 21:46:04 +0000926 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000927 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000928 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
929 CurDAG->getRegister(0, MVT::i32) };
930 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000931 }
932 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Dan Gohman475871a2008-07-27 21:46:04 +0000933 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000934 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV+1));
Dan Gohman475871a2008-07-27 21:46:04 +0000935 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000936 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000937 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000938 CurDAG->getRegister(0, MVT::i32) };
939 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000940 }
941 }
942 break;
943 case ARMISD::FMRRD:
Dale Johannesened2eee62009-02-06 01:31:28 +0000944 return CurDAG->getTargetNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000945 Op.getOperand(0), getAL(CurDAG),
946 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +0000947 case ISD::UMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000948 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000949 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
950 CurDAG->getRegister(0, MVT::i32) };
Dale Johannesened2eee62009-02-06 01:31:28 +0000951 return CurDAG->getTargetNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000952 }
Dan Gohman525178c2007-10-08 18:33:35 +0000953 case ISD::SMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000954 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000955 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
956 CurDAG->getRegister(0, MVT::i32) };
Dale Johannesened2eee62009-02-06 01:31:28 +0000957 return CurDAG->getTargetNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000958 }
Evan Chenga8e29892007-01-19 07:51:42 +0000959 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000960 SDNode *ResNode = 0;
961 if (Subtarget->isThumb2())
962 ResNode = SelectT2IndexedLoad(Op);
963 else
964 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +0000965 if (ResNode)
966 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +0000967 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000968 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000969 }
Evan Chengee568cf2007-07-05 07:15:27 +0000970 case ARMISD::BRCOND: {
971 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
972 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
973 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000974
Evan Chengee568cf2007-07-05 07:15:27 +0000975 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
976 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
977 // Pattern complexity = 6 cost = 1 size = 0
978
David Goodwin5e47a9a2009-06-30 18:04:13 +0000979 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
980 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
981 // Pattern complexity = 6 cost = 1 size = 0
982
983 unsigned Opc = Subtarget->isThumb() ?
984 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +0000985 SDValue Chain = Op.getOperand(0);
986 SDValue N1 = Op.getOperand(1);
987 SDValue N2 = Op.getOperand(2);
988 SDValue N3 = Op.getOperand(3);
989 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000990 assert(N1.getOpcode() == ISD::BasicBlock);
991 assert(N2.getOpcode() == ISD::Constant);
992 assert(N3.getOpcode() == ISD::Register);
993
Dan Gohman475871a2008-07-27 21:46:04 +0000994 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000995 cast<ConstantSDNode>(N2)->getZExtValue()),
996 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000997 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dale Johannesenf90b2a72009-02-06 02:08:06 +0000998 SDNode *ResNode = CurDAG->getTargetNode(Opc, dl, MVT::Other,
999 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001000 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001001 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001002 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001003 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001004 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001005 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001006 return NULL;
1007 }
1008 case ARMISD::CMOV: {
1009 bool isThumb = Subtarget->isThumb();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001010 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001011 SDValue N0 = Op.getOperand(0);
1012 SDValue N1 = Op.getOperand(1);
1013 SDValue N2 = Op.getOperand(2);
1014 SDValue N3 = Op.getOperand(3);
1015 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001016 assert(N2.getOpcode() == ISD::Constant);
1017 assert(N3.getOpcode() == ISD::Register);
1018
1019 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1020 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1021 // Pattern complexity = 18 cost = 1 size = 0
Dan Gohman475871a2008-07-27 21:46:04 +00001022 SDValue CPTmp0;
1023 SDValue CPTmp1;
1024 SDValue CPTmp2;
Evan Chengee568cf2007-07-05 07:15:27 +00001025 if (!isThumb && VT == MVT::i32 &&
1026 SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
Dan Gohman475871a2008-07-27 21:46:04 +00001027 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001028 cast<ConstantSDNode>(N2)->getZExtValue()),
1029 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001030 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +00001031 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chengee568cf2007-07-05 07:15:27 +00001032 }
1033
1034 // Pattern: (ARMcmov:i32 GPR:i32:$false,
1035 // (imm:i32)<<P:Predicate_so_imm>><<X:so_imm_XFORM>>:$true,
1036 // (imm:i32):$cc)
1037 // Emits: (MOVCCi:i32 GPR:i32:$false,
1038 // (so_imm_XFORM:i32 (imm:i32):$true), (imm:i32):$cc)
1039 // Pattern complexity = 10 cost = 1 size = 0
1040 if (VT == MVT::i32 &&
1041 N3.getOpcode() == ISD::Constant &&
Gabor Greifba36cb52008-08-28 21:40:38 +00001042 Predicate_so_imm(N3.getNode())) {
Dan Gohman475871a2008-07-27 21:46:04 +00001043 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001044 cast<ConstantSDNode>(N1)->getZExtValue()),
1045 MVT::i32);
Gabor Greifba36cb52008-08-28 21:40:38 +00001046 Tmp1 = Transform_so_imm_XFORM(Tmp1.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001047 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001048 cast<ConstantSDNode>(N2)->getZExtValue()),
1049 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001050 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +00001051 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001052 }
1053
1054 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1055 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1056 // Pattern complexity = 6 cost = 1 size = 0
1057 //
1058 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1059 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1060 // Pattern complexity = 6 cost = 11 size = 0
1061 //
1062 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +00001063 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001064 cast<ConstantSDNode>(N2)->getZExtValue()),
1065 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001066 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001067 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001068 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +00001069 default: assert(false && "Illegal conditional move type!");
1070 break;
1071 case MVT::i32:
1072 Opc = isThumb ? ARM::tMOVCCr : ARM::MOVCCr;
1073 break;
1074 case MVT::f32:
1075 Opc = ARM::FCPYScc;
1076 break;
1077 case MVT::f64:
1078 Opc = ARM::FCPYDcc;
1079 break;
1080 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001081 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001082 }
1083 case ARMISD::CNEG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001084 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001085 SDValue N0 = Op.getOperand(0);
1086 SDValue N1 = Op.getOperand(1);
1087 SDValue N2 = Op.getOperand(2);
1088 SDValue N3 = Op.getOperand(3);
1089 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001090 assert(N2.getOpcode() == ISD::Constant);
1091 assert(N3.getOpcode() == ISD::Register);
1092
Dan Gohman475871a2008-07-27 21:46:04 +00001093 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001094 cast<ConstantSDNode>(N2)->getZExtValue()),
1095 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001096 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001097 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001098 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +00001099 default: assert(false && "Illegal conditional move type!");
1100 break;
1101 case MVT::f32:
1102 Opc = ARM::FNEGScc;
1103 break;
1104 case MVT::f64:
1105 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001106 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001107 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001108 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001109 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001110
1111 case ISD::DECLARE: {
1112 SDValue Chain = Op.getOperand(0);
1113 SDValue N1 = Op.getOperand(1);
1114 SDValue N2 = Op.getOperand(2);
1115 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001116 // FIXME: handle VLAs.
1117 if (!FINode) {
1118 ReplaceUses(Op.getValue(0), Chain);
1119 return NULL;
1120 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001121 if (N2.getOpcode() == ARMISD::PIC_ADD && isa<LoadSDNode>(N2.getOperand(0)))
1122 N2 = N2.getOperand(0);
1123 LoadSDNode *Ld = dyn_cast<LoadSDNode>(N2);
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001124 if (!Ld) {
1125 ReplaceUses(Op.getValue(0), Chain);
1126 return NULL;
1127 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001128 SDValue BasePtr = Ld->getBasePtr();
1129 assert(BasePtr.getOpcode() == ARMISD::Wrapper &&
1130 isa<ConstantPoolSDNode>(BasePtr.getOperand(0)) &&
1131 "llvm.dbg.variable should be a constantpool node");
1132 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(BasePtr.getOperand(0));
1133 GlobalValue *GV = 0;
1134 if (CP->isMachineConstantPoolEntry()) {
1135 ARMConstantPoolValue *ACPV = (ARMConstantPoolValue*)CP->getMachineCPVal();
1136 GV = ACPV->getGV();
1137 } else
1138 GV = dyn_cast<GlobalValue>(CP->getConstVal());
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001139 if (!GV) {
1140 ReplaceUses(Op.getValue(0), Chain);
1141 return NULL;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001142 }
Chris Lattner8c4d1b22009-02-12 17:38:23 +00001143
1144 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FINode->getIndex(),
1145 TLI.getPointerTy());
1146 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
1147 SDValue Ops[] = { Tmp1, Tmp2, Chain };
1148 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE, dl,
1149 MVT::Other, Ops, 3);
Evan Chengee568cf2007-07-05 07:15:27 +00001150 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001151
1152 case ISD::CONCAT_VECTORS: {
1153 MVT VT = Op.getValueType();
1154 assert(VT.is128BitVector() && Op.getNumOperands() == 2 &&
1155 "unexpected CONCAT_VECTORS");
1156 SDValue N0 = Op.getOperand(0);
1157 SDValue N1 = Op.getOperand(1);
1158 SDNode *Result =
1159 CurDAG->getTargetNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT);
1160 if (N0.getOpcode() != ISD::UNDEF)
1161 Result = CurDAG->getTargetNode(TargetInstrInfo::INSERT_SUBREG, dl, VT,
1162 SDValue(Result, 0), N0,
1163 CurDAG->getTargetConstant(arm_dsubreg_0,
1164 MVT::i32));
1165 if (N1.getOpcode() != ISD::UNDEF)
1166 Result = CurDAG->getTargetNode(TargetInstrInfo::INSERT_SUBREG, dl, VT,
1167 SDValue(Result, 0), N1,
1168 CurDAG->getTargetConstant(arm_dsubreg_1,
1169 MVT::i32));
1170 return Result;
1171 }
1172
1173 case ISD::VECTOR_SHUFFLE: {
1174 MVT VT = Op.getValueType();
1175
1176 // Match 128-bit splat to VDUPLANEQ. (This could be done with a Pat in
1177 // ARMInstrNEON.td but it is awkward because the shuffle mask needs to be
1178 // transformed first into a lane number and then to both a subregister
1179 // index and an adjusted lane number.) If the source operand is a
1180 // SCALAR_TO_VECTOR, leave it so it will be matched later as a VDUP.
1181 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1182 if (VT.is128BitVector() && SVOp->isSplat() &&
1183 Op.getOperand(0).getOpcode() != ISD::SCALAR_TO_VECTOR &&
1184 Op.getOperand(1).getOpcode() == ISD::UNDEF) {
1185 unsigned LaneVal = SVOp->getSplatIndex();
1186
1187 MVT HalfVT;
1188 unsigned Opc = 0;
1189 switch (VT.getVectorElementType().getSimpleVT()) {
1190 default: assert(false && "unhandled VDUP splat type");
1191 case MVT::i8: Opc = ARM::VDUPLN8q; HalfVT = MVT::v8i8; break;
1192 case MVT::i16: Opc = ARM::VDUPLN16q; HalfVT = MVT::v4i16; break;
1193 case MVT::i32: Opc = ARM::VDUPLN32q; HalfVT = MVT::v2i32; break;
1194 case MVT::f32: Opc = ARM::VDUPLNfq; HalfVT = MVT::v2f32; break;
1195 }
1196
1197 // The source operand needs to be changed to a subreg of the original
1198 // 128-bit operand, and the lane number needs to be adjusted accordingly.
1199 unsigned NumElts = VT.getVectorNumElements() / 2;
1200 unsigned SRVal = (LaneVal < NumElts ? arm_dsubreg_0 : arm_dsubreg_1);
1201 SDValue SR = CurDAG->getTargetConstant(SRVal, MVT::i32);
1202 SDValue NewLane = CurDAG->getTargetConstant(LaneVal % NumElts, MVT::i32);
1203 SDNode *SubReg = CurDAG->getTargetNode(TargetInstrInfo::EXTRACT_SUBREG,
1204 dl, HalfVT, N->getOperand(0), SR);
1205 return CurDAG->SelectNodeTo(N, Opc, VT, SDValue(SubReg, 0), NewLane);
1206 }
1207
1208 break;
1209 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001210 }
1211
Evan Chenga8e29892007-01-19 07:51:42 +00001212 return SelectCode(Op);
1213}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001214
Bob Wilson224c2442009-05-19 05:53:42 +00001215bool ARMDAGToDAGISel::
1216SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1217 std::vector<SDValue> &OutOps) {
1218 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
1219
1220 SDValue Base, Offset, Opc;
1221 if (!SelectAddrMode2(Op, Op, Base, Offset, Opc))
1222 return true;
1223
1224 OutOps.push_back(Base);
1225 OutOps.push_back(Offset);
1226 OutOps.push_back(Opc);
1227 return false;
1228}
1229
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001230/// createARMISelDag - This pass converts a legalized DAG into a
1231/// ARM-specific DAG, ready for instruction scheduling.
1232///
Anton Korobeynikovd49ea772009-06-26 21:28:53 +00001233FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001234 return new ARMDAGToDAGISel(TM);
1235}