blob: 9ff87a82e846334448a16c580686e93d782a385d [file] [log] [blame]
Dan Gohman1adf1b02008-08-19 21:45:35 +00001//===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the X86-specific support for the FastISel class. Much
11// of the target-specific code is generated by tablegen in the file
12// X86GenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "X86.h"
Evan Cheng8b19e562008-09-03 06:44:39 +000017#include "X86InstrBuilder.h"
Evan Cheng88e30412008-09-03 01:04:47 +000018#include "X86RegisterInfo.h"
19#include "X86Subtarget.h"
Dan Gohman22bb3112008-08-22 00:20:26 +000020#include "X86TargetMachine.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000021#include "llvm/CallingConv.h"
Dan Gohman6e3f05f2008-09-04 23:26:51 +000022#include "llvm/DerivedTypes.h"
Dan Gohmane9865942009-02-23 22:03:08 +000023#include "llvm/GlobalVariable.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000024#include "llvm/Instructions.h"
Chris Lattnera9a42252009-04-12 07:36:01 +000025#include "llvm/IntrinsicInst.h"
Dan Gohman84023e02010-07-10 09:00:22 +000026#include "llvm/CodeGen/Analysis.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000027#include "llvm/CodeGen/FastISel.h"
Dan Gohmana4160c32010-07-07 16:29:44 +000028#include "llvm/CodeGen/FunctionLoweringInfo.h"
Owen Anderson95267a12008-09-05 00:06:23 +000029#include "llvm/CodeGen/MachineConstantPool.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Owen Anderson667d8f72008-08-29 17:45:56 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000032#include "llvm/Support/CallSite.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000033#include "llvm/Support/ErrorHandling.h"
Dan Gohman35893082008-09-18 23:23:44 +000034#include "llvm/Support/GetElementPtrTypeIterator.h"
Evan Cheng381993f2010-01-27 00:00:57 +000035#include "llvm/Target/TargetOptions.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000036using namespace llvm;
37
Chris Lattner087fcf32009-03-08 18:44:31 +000038namespace {
39
Evan Chengc3f44b02008-09-03 00:03:49 +000040class X86FastISel : public FastISel {
41 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
42 /// make the right decision when generating code for different targets.
43 const X86Subtarget *Subtarget;
Evan Chengf3d4efe2008-09-07 09:09:33 +000044
45 /// StackPtr - Register used as the stack pointer.
46 ///
47 unsigned StackPtr;
48
49 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
50 /// floating point ops.
51 /// When SSE is available, use it for f32 operations.
52 /// When SSE2 is available, use it for f64 operations.
53 bool X86ScalarSSEf64;
54 bool X86ScalarSSEf32;
55
Evan Cheng8b19e562008-09-03 06:44:39 +000056public:
Dan Gohmana4160c32010-07-07 16:29:44 +000057 explicit X86FastISel(FunctionLoweringInfo &funcInfo) : FastISel(funcInfo) {
Evan Cheng88e30412008-09-03 01:04:47 +000058 Subtarget = &TM.getSubtarget<X86Subtarget>();
Evan Chengf3d4efe2008-09-07 09:09:33 +000059 StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
60 X86ScalarSSEf64 = Subtarget->hasSSE2();
61 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng88e30412008-09-03 01:04:47 +000062 }
Evan Chengc3f44b02008-09-03 00:03:49 +000063
Dan Gohman46510a72010-04-15 01:51:59 +000064 virtual bool TargetSelectInstruction(const Instruction *I);
Evan Chengc3f44b02008-09-03 00:03:49 +000065
Dan Gohman1adf1b02008-08-19 21:45:35 +000066#include "X86GenFastISel.inc"
Evan Cheng8b19e562008-09-03 06:44:39 +000067
68private:
Dan Gohman46510a72010-04-15 01:51:59 +000069 bool X86FastEmitCompare(const Value *LHS, const Value *RHS, EVT VT);
Chris Lattner9a08a612008-10-15 04:26:38 +000070
Owen Andersone50ed302009-08-10 22:56:29 +000071 bool X86FastEmitLoad(EVT VT, const X86AddressMode &AM, unsigned &RR);
Evan Cheng0de588f2008-09-05 21:00:03 +000072
Dan Gohman46510a72010-04-15 01:51:59 +000073 bool X86FastEmitStore(EVT VT, const Value *Val,
Chris Lattner438949a2008-10-15 05:30:52 +000074 const X86AddressMode &AM);
Owen Andersone50ed302009-08-10 22:56:29 +000075 bool X86FastEmitStore(EVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +000076 const X86AddressMode &AM);
Evan Cheng24e3a902008-09-08 06:35:17 +000077
Owen Andersone50ed302009-08-10 22:56:29 +000078 bool X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
Evan Cheng24e3a902008-09-08 06:35:17 +000079 unsigned &ResultReg);
Evan Cheng0de588f2008-09-05 21:00:03 +000080
Dan Gohman46510a72010-04-15 01:51:59 +000081 bool X86SelectAddress(const Value *V, X86AddressMode &AM);
82 bool X86SelectCallAddress(const Value *V, X86AddressMode &AM);
Dan Gohman0586d912008-09-10 20:11:02 +000083
Dan Gohman46510a72010-04-15 01:51:59 +000084 bool X86SelectLoad(const Instruction *I);
Owen Andersona3971df2008-09-04 07:08:58 +000085
Dan Gohman46510a72010-04-15 01:51:59 +000086 bool X86SelectStore(const Instruction *I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +000087
Dan Gohman84023e02010-07-10 09:00:22 +000088 bool X86SelectRet(const Instruction *I);
89
Dan Gohman46510a72010-04-15 01:51:59 +000090 bool X86SelectCmp(const Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +000091
Dan Gohman46510a72010-04-15 01:51:59 +000092 bool X86SelectZExt(const Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +000093
Dan Gohman46510a72010-04-15 01:51:59 +000094 bool X86SelectBranch(const Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +000095
Dan Gohman46510a72010-04-15 01:51:59 +000096 bool X86SelectShift(const Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +000097
Dan Gohman46510a72010-04-15 01:51:59 +000098 bool X86SelectSelect(const Instruction *I);
Evan Cheng0de588f2008-09-05 21:00:03 +000099
Dan Gohman46510a72010-04-15 01:51:59 +0000100 bool X86SelectTrunc(const Instruction *I);
Dan Gohmand98d6202008-10-02 22:15:21 +0000101
Dan Gohman46510a72010-04-15 01:51:59 +0000102 bool X86SelectFPExt(const Instruction *I);
103 bool X86SelectFPTrunc(const Instruction *I);
Dan Gohman78efce62008-09-10 21:02:08 +0000104
Dan Gohman46510a72010-04-15 01:51:59 +0000105 bool X86SelectExtractValue(const Instruction *I);
Bill Wendling52370a12008-12-09 02:42:50 +0000106
Dan Gohman46510a72010-04-15 01:51:59 +0000107 bool X86VisitIntrinsicCall(const IntrinsicInst &I);
108 bool X86SelectCall(const Instruction *I);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000109
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000110 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool isTailCall = false);
Dan Gohman84023e02010-07-10 09:00:22 +0000111 CCAssignFn *CCAssignFnForRet(CallingConv::ID CC, bool isTailCall = false);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000112
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000113 const X86InstrInfo *getInstrInfo() const {
Dan Gohman97135e12008-09-26 19:15:30 +0000114 return getTargetMachine()->getInstrInfo();
115 }
116 const X86TargetMachine *getTargetMachine() const {
117 return static_cast<const X86TargetMachine *>(&TM);
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000118 }
119
Dan Gohman46510a72010-04-15 01:51:59 +0000120 unsigned TargetMaterializeConstant(const Constant *C);
Dan Gohman0586d912008-09-10 20:11:02 +0000121
Dan Gohman46510a72010-04-15 01:51:59 +0000122 unsigned TargetMaterializeAlloca(const AllocaInst *C);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000123
124 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
125 /// computed in an SSE register, not on the X87 floating point stack.
Owen Andersone50ed302009-08-10 22:56:29 +0000126 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
128 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Evan Chengf3d4efe2008-09-07 09:09:33 +0000129 }
130
Owen Andersone50ed302009-08-10 22:56:29 +0000131 bool isTypeLegal(const Type *Ty, EVT &VT, bool AllowI1 = false);
Evan Chengc3f44b02008-09-03 00:03:49 +0000132};
Chris Lattner087fcf32009-03-08 18:44:31 +0000133
134} // end anonymous namespace.
Dan Gohman99b21822008-08-28 23:21:34 +0000135
Owen Andersone50ed302009-08-10 22:56:29 +0000136bool X86FastISel::isTypeLegal(const Type *Ty, EVT &VT, bool AllowI1) {
Chris Lattner160f6cc2008-10-15 05:07:36 +0000137 VT = TLI.getValueType(Ty, /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 if (VT == MVT::Other || !VT.isSimple())
Evan Chengf3d4efe2008-09-07 09:09:33 +0000139 // Unhandled type. Halt "fast" selection and bail.
140 return false;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000141
Dan Gohman9b66d732008-09-30 00:48:39 +0000142 // For now, require SSE/SSE2 for performing floating-point operations,
143 // since x87 requires additional work.
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 if (VT == MVT::f64 && !X86ScalarSSEf64)
Dan Gohman9b66d732008-09-30 00:48:39 +0000145 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 if (VT == MVT::f32 && !X86ScalarSSEf32)
Dan Gohman9b66d732008-09-30 00:48:39 +0000147 return false;
148 // Similarly, no f80 support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 if (VT == MVT::f80)
Dan Gohman9b66d732008-09-30 00:48:39 +0000150 return false;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000151 // We only handle legal types. For example, on x86-32 the instruction
152 // selector contains all of the 64-bit instructions from x86-64,
153 // under the assumption that i64 won't be used if the target doesn't
154 // support it.
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000156}
157
158#include "X86GenCallingConv.inc"
159
160/// CCAssignFnForCall - Selects the correct CCAssignFn for a given calling
161/// convention.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000162CCAssignFn *X86FastISel::CCAssignFnForCall(CallingConv::ID CC,
163 bool isTaillCall) {
Evan Chengf3d4efe2008-09-07 09:09:33 +0000164 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +0000165 if (CC == CallingConv::GHC)
166 return CC_X86_64_GHC;
167 else if (Subtarget->isTargetWin64())
Evan Chengf3d4efe2008-09-07 09:09:33 +0000168 return CC_X86_Win64_C;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000169 else
170 return CC_X86_64_C;
171 }
172
173 if (CC == CallingConv::X86_FastCall)
174 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +0000175 else if (CC == CallingConv::X86_ThisCall)
176 return CC_X86_32_ThisCall;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000177 else if (CC == CallingConv::Fast)
178 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +0000179 else if (CC == CallingConv::GHC)
180 return CC_X86_32_GHC;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000181 else
182 return CC_X86_32_C;
183}
184
Dan Gohman84023e02010-07-10 09:00:22 +0000185/// CCAssignFnForRet - Selects the correct CCAssignFn for a given calling
186/// convention.
187CCAssignFn *X86FastISel::CCAssignFnForRet(CallingConv::ID CC,
188 bool isTaillCall) {
189 if (Subtarget->is64Bit()) {
190 if (Subtarget->isTargetWin64())
191 return RetCC_X86_Win64_C;
192 else
193 return RetCC_X86_64_C;
194 }
195
196 return RetCC_X86_32_C;
197}
198
Evan Cheng0de588f2008-09-05 21:00:03 +0000199/// X86FastEmitLoad - Emit a machine instruction to load a value of type VT.
Evan Chengf3d4efe2008-09-07 09:09:33 +0000200/// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV.
Evan Cheng0de588f2008-09-05 21:00:03 +0000201/// Return true and the result register by reference if it is possible.
Owen Andersone50ed302009-08-10 22:56:29 +0000202bool X86FastISel::X86FastEmitLoad(EVT VT, const X86AddressMode &AM,
Evan Cheng0de588f2008-09-05 21:00:03 +0000203 unsigned &ResultReg) {
204 // Get opcode and regclass of the output for the given load instruction.
205 unsigned Opc = 0;
206 const TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 switch (VT.getSimpleVT().SimpleTy) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000208 default: return false;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000209 case MVT::i1:
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 case MVT::i8:
Evan Cheng0de588f2008-09-05 21:00:03 +0000211 Opc = X86::MOV8rm;
212 RC = X86::GR8RegisterClass;
213 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 case MVT::i16:
Evan Cheng0de588f2008-09-05 21:00:03 +0000215 Opc = X86::MOV16rm;
216 RC = X86::GR16RegisterClass;
217 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 case MVT::i32:
Evan Cheng0de588f2008-09-05 21:00:03 +0000219 Opc = X86::MOV32rm;
220 RC = X86::GR32RegisterClass;
221 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 case MVT::i64:
Evan Cheng0de588f2008-09-05 21:00:03 +0000223 // Must be in x86-64 mode.
224 Opc = X86::MOV64rm;
225 RC = X86::GR64RegisterClass;
226 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 case MVT::f32:
Evan Cheng0de588f2008-09-05 21:00:03 +0000228 if (Subtarget->hasSSE1()) {
229 Opc = X86::MOVSSrm;
230 RC = X86::FR32RegisterClass;
231 } else {
232 Opc = X86::LD_Fp32m;
233 RC = X86::RFP32RegisterClass;
234 }
235 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 case MVT::f64:
Evan Cheng0de588f2008-09-05 21:00:03 +0000237 if (Subtarget->hasSSE2()) {
238 Opc = X86::MOVSDrm;
239 RC = X86::FR64RegisterClass;
240 } else {
241 Opc = X86::LD_Fp64m;
242 RC = X86::RFP64RegisterClass;
243 }
244 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +0000246 // No f80 support yet.
247 return false;
Evan Cheng0de588f2008-09-05 21:00:03 +0000248 }
249
250 ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +0000251 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
252 DL, TII.get(Opc), ResultReg), AM);
Evan Cheng0de588f2008-09-05 21:00:03 +0000253 return true;
254}
255
Evan Chengf3d4efe2008-09-07 09:09:33 +0000256/// X86FastEmitStore - Emit a machine instruction to store a value Val of
257/// type VT. The address is either pre-computed, consisted of a base ptr, Ptr
258/// and a displacement offset, or a GlobalAddress,
Evan Cheng0de588f2008-09-05 21:00:03 +0000259/// i.e. V. Return true if it is possible.
260bool
Owen Andersone50ed302009-08-10 22:56:29 +0000261X86FastISel::X86FastEmitStore(EVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +0000262 const X86AddressMode &AM) {
Dan Gohman863890e2008-09-08 16:31:35 +0000263 // Get opcode and regclass of the output for the given store instruction.
Evan Cheng0de588f2008-09-05 21:00:03 +0000264 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 switch (VT.getSimpleVT().SimpleTy) {
266 case MVT::f80: // No f80 support yet.
Evan Cheng0de588f2008-09-05 21:00:03 +0000267 default: return false;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000268 case MVT::i1: {
269 // Mask out all but lowest bit.
270 unsigned AndResult = createResultReg(X86::GR8RegisterClass);
Dan Gohman84023e02010-07-10 09:00:22 +0000271 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000272 TII.get(X86::AND8ri), AndResult).addReg(Val).addImm(1);
273 Val = AndResult;
274 }
275 // FALLTHROUGH, handling i1 as i8.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 case MVT::i8: Opc = X86::MOV8mr; break;
277 case MVT::i16: Opc = X86::MOV16mr; break;
278 case MVT::i32: Opc = X86::MOV32mr; break;
279 case MVT::i64: Opc = X86::MOV64mr; break; // Must be in x86-64 mode.
280 case MVT::f32:
Chris Lattner438949a2008-10-15 05:30:52 +0000281 Opc = Subtarget->hasSSE1() ? X86::MOVSSmr : X86::ST_Fp32m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000282 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 case MVT::f64:
Chris Lattner438949a2008-10-15 05:30:52 +0000284 Opc = Subtarget->hasSSE2() ? X86::MOVSDmr : X86::ST_Fp64m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000285 break;
Evan Cheng0de588f2008-09-05 21:00:03 +0000286 }
Chris Lattner438949a2008-10-15 05:30:52 +0000287
Dan Gohman84023e02010-07-10 09:00:22 +0000288 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
289 DL, TII.get(Opc)), AM).addReg(Val);
Evan Cheng0de588f2008-09-05 21:00:03 +0000290 return true;
291}
292
Dan Gohman46510a72010-04-15 01:51:59 +0000293bool X86FastISel::X86FastEmitStore(EVT VT, const Value *Val,
Chris Lattner438949a2008-10-15 05:30:52 +0000294 const X86AddressMode &AM) {
295 // Handle 'null' like i32/i64 0.
296 if (isa<ConstantPointerNull>(Val))
Owen Anderson1d0be152009-08-13 21:58:54 +0000297 Val = Constant::getNullValue(TD.getIntPtrType(Val->getContext()));
Chris Lattner438949a2008-10-15 05:30:52 +0000298
299 // If this is a store of a simple constant, fold the constant into the store.
Dan Gohman46510a72010-04-15 01:51:59 +0000300 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
Chris Lattner438949a2008-10-15 05:30:52 +0000301 unsigned Opc = 0;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000302 bool Signed = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner438949a2008-10-15 05:30:52 +0000304 default: break;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000305 case MVT::i1: Signed = false; // FALLTHROUGH to handle as i8.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 case MVT::i8: Opc = X86::MOV8mi; break;
307 case MVT::i16: Opc = X86::MOV16mi; break;
308 case MVT::i32: Opc = X86::MOV32mi; break;
309 case MVT::i64:
Chris Lattner438949a2008-10-15 05:30:52 +0000310 // Must be a 32-bit sign extended value.
311 if ((int)CI->getSExtValue() == CI->getSExtValue())
312 Opc = X86::MOV64mi32;
313 break;
314 }
315
316 if (Opc) {
Dan Gohman84023e02010-07-10 09:00:22 +0000317 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
318 DL, TII.get(Opc)), AM)
John McCall795ee9d2010-04-06 23:35:53 +0000319 .addImm(Signed ? (uint64_t) CI->getSExtValue() :
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000320 CI->getZExtValue());
Chris Lattner438949a2008-10-15 05:30:52 +0000321 return true;
322 }
323 }
324
325 unsigned ValReg = getRegForValue(Val);
326 if (ValReg == 0)
Chris Lattner438949a2008-10-15 05:30:52 +0000327 return false;
328
329 return X86FastEmitStore(VT, ValReg, AM);
330}
331
Evan Cheng24e3a902008-09-08 06:35:17 +0000332/// X86FastEmitExtend - Emit a machine instruction to extend a value Src of
333/// type SrcVT to type DstVT using the specified extension opcode Opc (e.g.
334/// ISD::SIGN_EXTEND).
Owen Andersone50ed302009-08-10 22:56:29 +0000335bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT,
336 unsigned Src, EVT SrcVT,
Evan Cheng24e3a902008-09-08 06:35:17 +0000337 unsigned &ResultReg) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000338 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
339 Src, /*TODO: Kill=*/false);
Owen Andersonac34a002008-09-11 19:44:55 +0000340
341 if (RR != 0) {
342 ResultReg = RR;
343 return true;
344 } else
345 return false;
Evan Cheng24e3a902008-09-08 06:35:17 +0000346}
347
Dan Gohman0586d912008-09-10 20:11:02 +0000348/// X86SelectAddress - Attempt to fill in an address from the given value.
349///
Dan Gohman46510a72010-04-15 01:51:59 +0000350bool X86FastISel::X86SelectAddress(const Value *V, X86AddressMode &AM) {
351 const User *U = NULL;
Dan Gohman35893082008-09-18 23:23:44 +0000352 unsigned Opcode = Instruction::UserOp1;
Dan Gohman46510a72010-04-15 01:51:59 +0000353 if (const Instruction *I = dyn_cast<Instruction>(V)) {
Dan Gohmanea9f1512010-06-18 20:44:47 +0000354 // Don't walk into other basic blocks; it's possible we haven't
355 // visited them yet, so the instructions may not yet be assigned
356 // virtual registers.
Dan Gohman84023e02010-07-10 09:00:22 +0000357 if (FuncInfo.MBBMap[I->getParent()] != FuncInfo.MBB)
Dan Gohmanea9f1512010-06-18 20:44:47 +0000358 return false;
359
Dan Gohman35893082008-09-18 23:23:44 +0000360 Opcode = I->getOpcode();
361 U = I;
Dan Gohman46510a72010-04-15 01:51:59 +0000362 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
Dan Gohman35893082008-09-18 23:23:44 +0000363 Opcode = C->getOpcode();
364 U = C;
365 }
Dan Gohman0586d912008-09-10 20:11:02 +0000366
Chris Lattner868ee942010-06-15 19:08:40 +0000367 if (const PointerType *Ty = dyn_cast<PointerType>(V->getType()))
368 if (Ty->getAddressSpace() > 255)
Dan Gohman1415a602010-06-18 20:45:41 +0000369 // Fast instruction selection doesn't support the special
370 // address spaces.
Chris Lattner868ee942010-06-15 19:08:40 +0000371 return false;
372
Dan Gohman35893082008-09-18 23:23:44 +0000373 switch (Opcode) {
374 default: break;
375 case Instruction::BitCast:
376 // Look past bitcasts.
Chris Lattner0aa43de2009-07-10 05:33:42 +0000377 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman35893082008-09-18 23:23:44 +0000378
379 case Instruction::IntToPtr:
380 // Look past no-op inttoptrs.
381 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000382 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman55fdaec2008-12-08 23:50:06 +0000383 break;
Dan Gohman35893082008-09-18 23:23:44 +0000384
385 case Instruction::PtrToInt:
386 // Look past no-op ptrtoints.
387 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000388 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman55fdaec2008-12-08 23:50:06 +0000389 break;
Dan Gohman35893082008-09-18 23:23:44 +0000390
391 case Instruction::Alloca: {
392 // Do static allocas.
393 const AllocaInst *A = cast<AllocaInst>(V);
Dan Gohmana4160c32010-07-07 16:29:44 +0000394 DenseMap<const AllocaInst*, int>::iterator SI =
395 FuncInfo.StaticAllocaMap.find(A);
396 if (SI != FuncInfo.StaticAllocaMap.end()) {
Dan Gohman97135e12008-09-26 19:15:30 +0000397 AM.BaseType = X86AddressMode::FrameIndexBase;
398 AM.Base.FrameIndex = SI->second;
399 return true;
400 }
401 break;
Dan Gohman35893082008-09-18 23:23:44 +0000402 }
403
404 case Instruction::Add: {
405 // Adds of constants are common and easy enough.
Dan Gohman46510a72010-04-15 01:51:59 +0000406 if (const ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) {
Dan Gohman09aae462008-09-26 20:04:15 +0000407 uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue();
408 // They have to fit in the 32-bit signed displacement field though.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000409 if (isInt<32>(Disp)) {
Dan Gohman09aae462008-09-26 20:04:15 +0000410 AM.Disp = (uint32_t)Disp;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000411 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman09aae462008-09-26 20:04:15 +0000412 }
Dan Gohman0586d912008-09-10 20:11:02 +0000413 }
Dan Gohman35893082008-09-18 23:23:44 +0000414 break;
415 }
416
417 case Instruction::GetElementPtr: {
Chris Lattnerbfcc8e02010-03-04 19:54:45 +0000418 X86AddressMode SavedAM = AM;
419
Dan Gohman35893082008-09-18 23:23:44 +0000420 // Pattern-match simple GEPs.
Dan Gohman09aae462008-09-26 20:04:15 +0000421 uint64_t Disp = (int32_t)AM.Disp;
Dan Gohman35893082008-09-18 23:23:44 +0000422 unsigned IndexReg = AM.IndexReg;
423 unsigned Scale = AM.Scale;
424 gep_type_iterator GTI = gep_type_begin(U);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000425 // Iterate through the indices, folding what we can. Constants can be
426 // folded, and one dynamic index can be handled, if the scale is supported.
Dan Gohman46510a72010-04-15 01:51:59 +0000427 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
Dan Gohman35893082008-09-18 23:23:44 +0000428 i != e; ++i, ++GTI) {
Dan Gohman46510a72010-04-15 01:51:59 +0000429 const Value *Op = *i;
Dan Gohman35893082008-09-18 23:23:44 +0000430 if (const StructType *STy = dyn_cast<StructType>(*GTI)) {
431 const StructLayout *SL = TD.getStructLayout(STy);
432 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
433 Disp += SL->getElementOffset(Idx);
434 } else {
Duncan Sands777d2302009-05-09 07:06:46 +0000435 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Dan Gohman5c87bf62010-07-01 02:27:15 +0000436 SmallVector<const Value *, 4> Worklist;
437 Worklist.push_back(Op);
438 do {
439 Op = Worklist.pop_back_val();
440 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
441 // Constant-offset addressing.
442 Disp += CI->getSExtValue() * S;
Dan Gohmanabd1d852010-07-01 02:58:21 +0000443 } else if (isa<AddOperator>(Op) &&
444 isa<ConstantInt>(cast<AddOperator>(Op)->getOperand(1))) {
445 // An add with a constant operand. Fold the constant.
446 ConstantInt *CI =
447 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
448 Disp += CI->getSExtValue() * S;
449 // Add the other operand back to the work list.
450 Worklist.push_back(cast<AddOperator>(Op)->getOperand(0));
Dan Gohman5c87bf62010-07-01 02:27:15 +0000451 } else if (IndexReg == 0 &&
452 (!AM.GV || !Subtarget->isPICStyleRIPRel()) &&
453 (S == 1 || S == 2 || S == 4 || S == 8)) {
454 // Scaled-index addressing.
455 Scale = S;
456 IndexReg = getRegForGEPIndex(Op).first;
457 if (IndexReg == 0)
458 return false;
Dan Gohman5c87bf62010-07-01 02:27:15 +0000459 } else
460 // Unsupported.
461 goto unsupported_gep;
462 } while (!Worklist.empty());
Dan Gohman35893082008-09-18 23:23:44 +0000463 }
464 }
Dan Gohman09aae462008-09-26 20:04:15 +0000465 // Check for displacement overflow.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000466 if (!isInt<32>(Disp))
Dan Gohman09aae462008-09-26 20:04:15 +0000467 break;
Dan Gohman35893082008-09-18 23:23:44 +0000468 // Ok, the GEP indices were covered by constant-offset and scaled-index
469 // addressing. Update the address state and move on to examining the base.
470 AM.IndexReg = IndexReg;
471 AM.Scale = Scale;
Dan Gohman09aae462008-09-26 20:04:15 +0000472 AM.Disp = (uint32_t)Disp;
Chris Lattner225d4ca2010-03-04 19:48:19 +0000473 if (X86SelectAddress(U->getOperand(0), AM))
474 return true;
475
476 // If we couldn't merge the sub value into this addr mode, revert back to
477 // our address and just match the value instead of completely failing.
478 AM = SavedAM;
479 break;
Dan Gohman35893082008-09-18 23:23:44 +0000480 unsupported_gep:
481 // Ok, the GEP indices weren't all covered.
482 break;
483 }
484 }
485
486 // Handle constant address.
Dan Gohman46510a72010-04-15 01:51:59 +0000487 if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000488 // Can't handle alternate code models yet.
Chris Lattnerf1d6bd52009-07-10 21:03:06 +0000489 if (TM.getCodeModel() != CodeModel::Small)
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000490 return false;
491
Dan Gohman97135e12008-09-26 19:15:30 +0000492 // RIP-relative addresses can't have additional register operands.
Chris Lattner4c1b6062009-06-27 05:24:12 +0000493 if (Subtarget->isPICStyleRIPRel() &&
Dan Gohman97135e12008-09-26 19:15:30 +0000494 (AM.Base.Reg != 0 || AM.IndexReg != 0))
495 return false;
496
Dan Gohmane9865942009-02-23 22:03:08 +0000497 // Can't handle TLS yet.
Dan Gohman46510a72010-04-15 01:51:59 +0000498 if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV))
Dan Gohmane9865942009-02-23 22:03:08 +0000499 if (GVar->isThreadLocal())
500 return false;
501
Chris Lattnerff7727f2009-07-09 06:41:35 +0000502 // Okay, we've committed to selecting this global. Set up the basic address.
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000503 AM.GV = GV;
Chris Lattner18c59872009-06-27 04:16:01 +0000504
Chris Lattner0d786dd2009-07-10 07:48:51 +0000505 // Allow the subtarget to classify the global.
506 unsigned char GVFlags = Subtarget->ClassifyGlobalReference(GV, TM);
507
508 // If this reference is relative to the pic base, set it now.
509 if (isGlobalRelativeToPICBase(GVFlags)) {
Chris Lattner75cdf272009-07-09 06:59:17 +0000510 // FIXME: How do we know Base.Reg is free??
Dan Gohmana4160c32010-07-07 16:29:44 +0000511 AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Chris Lattner75cdf272009-07-09 06:59:17 +0000512 }
Chris Lattner0d786dd2009-07-10 07:48:51 +0000513
514 // Unless the ABI requires an extra load, return a direct reference to
Chris Lattnerff7727f2009-07-09 06:41:35 +0000515 // the global.
Chris Lattner0d786dd2009-07-10 07:48:51 +0000516 if (!isGlobalStubReference(GVFlags)) {
Chris Lattnerff7727f2009-07-09 06:41:35 +0000517 if (Subtarget->isPICStyleRIPRel()) {
518 // Use rip-relative addressing if we can. Above we verified that the
519 // base and index registers are unused.
520 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
521 AM.Base.Reg = X86::RIP;
Dan Gohman7e8ef602008-09-19 23:42:04 +0000522 }
Chris Lattner0d786dd2009-07-10 07:48:51 +0000523 AM.GVOpFlags = GVFlags;
Chris Lattnerff7727f2009-07-09 06:41:35 +0000524 return true;
525 }
526
Chris Lattner0d786dd2009-07-10 07:48:51 +0000527 // Ok, we need to do a load from a stub. If we've already loaded from this
528 // stub, reuse the loaded pointer, otherwise emit the load now.
Chris Lattnerff7727f2009-07-09 06:41:35 +0000529 DenseMap<const Value*, unsigned>::iterator I = LocalValueMap.find(V);
530 unsigned LoadReg;
531 if (I != LocalValueMap.end() && I->second != 0) {
532 LoadReg = I->second;
533 } else {
Chris Lattner35c28ec2009-07-01 03:27:19 +0000534 // Issue load from stub.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000535 unsigned Opc = 0;
536 const TargetRegisterClass *RC = NULL;
Dan Gohman789ce772008-09-25 23:34:02 +0000537 X86AddressMode StubAM;
538 StubAM.Base.Reg = AM.Base.Reg;
Chris Lattner75cdf272009-07-09 06:59:17 +0000539 StubAM.GV = GV;
Chris Lattner0d786dd2009-07-10 07:48:51 +0000540 StubAM.GVOpFlags = GVFlags;
541
Dan Gohman84023e02010-07-10 09:00:22 +0000542 // Prepare for inserting code in the local-value area.
543 MachineBasicBlock::iterator SaveInsertPt = enterLocalValueArea();
544
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 if (TLI.getPointerTy() == MVT::i64) {
Chris Lattner75cdf272009-07-09 06:59:17 +0000546 Opc = X86::MOV64rm;
547 RC = X86::GR64RegisterClass;
548
Chris Lattner0d786dd2009-07-10 07:48:51 +0000549 if (Subtarget->isPICStyleRIPRel())
Chris Lattner75cdf272009-07-09 06:59:17 +0000550 StubAM.Base.Reg = X86::RIP;
Chris Lattner75cdf272009-07-09 06:59:17 +0000551 } else {
Chris Lattner35c28ec2009-07-01 03:27:19 +0000552 Opc = X86::MOV32rm;
553 RC = X86::GR32RegisterClass;
Chris Lattner35c28ec2009-07-01 03:27:19 +0000554 }
Chris Lattnerff7727f2009-07-09 06:41:35 +0000555
556 LoadReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +0000557 MachineInstrBuilder LoadMI =
558 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), LoadReg);
559 addFullAddress(LoadMI, StubAM);
560
561 // Ok, back to normal mode.
562 leaveLocalValueArea(SaveInsertPt);
563
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000564 // Prevent loading GV stub multiple times in same MBB.
Chris Lattnerff7727f2009-07-09 06:41:35 +0000565 LocalValueMap[V] = LoadReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000566 }
Chris Lattner18c59872009-06-27 04:16:01 +0000567
Chris Lattnerff7727f2009-07-09 06:41:35 +0000568 // Now construct the final address. Note that the Disp, Scale,
569 // and Index values may already be set here.
570 AM.Base.Reg = LoadReg;
571 AM.GV = 0;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000572 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000573 }
574
Dan Gohman97135e12008-09-26 19:15:30 +0000575 // If all else fails, try to materialize the value in a register.
Chris Lattner4c1b6062009-06-27 05:24:12 +0000576 if (!AM.GV || !Subtarget->isPICStyleRIPRel()) {
Dan Gohman97135e12008-09-26 19:15:30 +0000577 if (AM.Base.Reg == 0) {
578 AM.Base.Reg = getRegForValue(V);
579 return AM.Base.Reg != 0;
580 }
581 if (AM.IndexReg == 0) {
582 assert(AM.Scale == 1 && "Scale with no index!");
583 AM.IndexReg = getRegForValue(V);
584 return AM.IndexReg != 0;
585 }
586 }
587
588 return false;
Dan Gohman0586d912008-09-10 20:11:02 +0000589}
590
Chris Lattner0aa43de2009-07-10 05:33:42 +0000591/// X86SelectCallAddress - Attempt to fill in an address from the given value.
592///
Dan Gohman46510a72010-04-15 01:51:59 +0000593bool X86FastISel::X86SelectCallAddress(const Value *V, X86AddressMode &AM) {
594 const User *U = NULL;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000595 unsigned Opcode = Instruction::UserOp1;
Dan Gohman46510a72010-04-15 01:51:59 +0000596 if (const Instruction *I = dyn_cast<Instruction>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000597 Opcode = I->getOpcode();
598 U = I;
Dan Gohman46510a72010-04-15 01:51:59 +0000599 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000600 Opcode = C->getOpcode();
601 U = C;
602 }
603
604 switch (Opcode) {
605 default: break;
606 case Instruction::BitCast:
607 // Look past bitcasts.
608 return X86SelectCallAddress(U->getOperand(0), AM);
609
610 case Instruction::IntToPtr:
611 // Look past no-op inttoptrs.
612 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
613 return X86SelectCallAddress(U->getOperand(0), AM);
614 break;
615
616 case Instruction::PtrToInt:
617 // Look past no-op ptrtoints.
618 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
619 return X86SelectCallAddress(U->getOperand(0), AM);
620 break;
621 }
622
623 // Handle constant address.
Dan Gohman46510a72010-04-15 01:51:59 +0000624 if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000625 // Can't handle alternate code models yet.
Chris Lattnerf1d6bd52009-07-10 21:03:06 +0000626 if (TM.getCodeModel() != CodeModel::Small)
Chris Lattner0aa43de2009-07-10 05:33:42 +0000627 return false;
628
629 // RIP-relative addresses can't have additional register operands.
630 if (Subtarget->isPICStyleRIPRel() &&
631 (AM.Base.Reg != 0 || AM.IndexReg != 0))
632 return false;
633
Chris Lattner754b7652009-07-10 05:48:03 +0000634 // Can't handle TLS or DLLImport.
Dan Gohman46510a72010-04-15 01:51:59 +0000635 if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV))
Chris Lattnere6c07b52009-07-10 05:45:15 +0000636 if (GVar->isThreadLocal() || GVar->hasDLLImportLinkage())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000637 return false;
638
639 // Okay, we've committed to selecting this global. Set up the basic address.
640 AM.GV = GV;
641
Chris Lattnere6c07b52009-07-10 05:45:15 +0000642 // No ABI requires an extra load for anything other than DLLImport, which
643 // we rejected above. Return a direct reference to the global.
Chris Lattnere6c07b52009-07-10 05:45:15 +0000644 if (Subtarget->isPICStyleRIPRel()) {
645 // Use rip-relative addressing if we can. Above we verified that the
646 // base and index registers are unused.
647 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
648 AM.Base.Reg = X86::RIP;
Chris Lattnere2c92082009-07-10 21:00:45 +0000649 } else if (Subtarget->isPICStyleStubPIC()) {
Chris Lattnere6c07b52009-07-10 05:45:15 +0000650 AM.GVOpFlags = X86II::MO_PIC_BASE_OFFSET;
651 } else if (Subtarget->isPICStyleGOT()) {
652 AM.GVOpFlags = X86II::MO_GOTOFF;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000653 }
654
Chris Lattner0aa43de2009-07-10 05:33:42 +0000655 return true;
656 }
657
658 // If all else fails, try to materialize the value in a register.
659 if (!AM.GV || !Subtarget->isPICStyleRIPRel()) {
660 if (AM.Base.Reg == 0) {
661 AM.Base.Reg = getRegForValue(V);
662 return AM.Base.Reg != 0;
663 }
664 if (AM.IndexReg == 0) {
665 assert(AM.Scale == 1 && "Scale with no index!");
666 AM.IndexReg = getRegForValue(V);
667 return AM.IndexReg != 0;
668 }
669 }
670
671 return false;
672}
673
674
Owen Andersona3971df2008-09-04 07:08:58 +0000675/// X86SelectStore - Select and emit code to implement store instructions.
Dan Gohman46510a72010-04-15 01:51:59 +0000676bool X86FastISel::X86SelectStore(const Instruction *I) {
Owen Andersone50ed302009-08-10 22:56:29 +0000677 EVT VT;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000678 if (!isTypeLegal(I->getOperand(0)->getType(), VT, /*AllowI1=*/true))
Owen Andersona3971df2008-09-04 07:08:58 +0000679 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000680
Dan Gohman0586d912008-09-10 20:11:02 +0000681 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000682 if (!X86SelectAddress(I->getOperand(1), AM))
Dan Gohman0586d912008-09-10 20:11:02 +0000683 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000684
Chris Lattner438949a2008-10-15 05:30:52 +0000685 return X86FastEmitStore(VT, I->getOperand(0), AM);
Owen Andersona3971df2008-09-04 07:08:58 +0000686}
687
Dan Gohman84023e02010-07-10 09:00:22 +0000688/// X86SelectRet - Select and emit code to implement ret instructions.
689bool X86FastISel::X86SelectRet(const Instruction *I) {
690 const ReturnInst *Ret = cast<ReturnInst>(I);
691 const Function &F = *I->getParent()->getParent();
692
693 if (!FuncInfo.CanLowerReturn)
694 return false;
695
696 CallingConv::ID CC = F.getCallingConv();
697 if (CC != CallingConv::C &&
698 CC != CallingConv::Fast &&
699 CC != CallingConv::X86_FastCall)
700 return false;
701
702 if (Subtarget->isTargetWin64())
703 return false;
704
705 // Don't handle popping bytes on return for now.
706 if (FuncInfo.MF->getInfo<X86MachineFunctionInfo>()
707 ->getBytesToPopOnReturn() != 0)
708 return 0;
709
710 // fastcc with -tailcallopt is intended to provide a guaranteed
711 // tail call optimization. Fastisel doesn't know how to do that.
712 if (CC == CallingConv::Fast && GuaranteedTailCallOpt)
713 return false;
714
715 // Let SDISel handle vararg functions.
716 if (F.isVarArg())
717 return false;
718
719 if (Ret->getNumOperands() > 0) {
720 SmallVector<ISD::OutputArg, 4> Outs;
721 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
722 Outs, TLI);
723
724 // Analyze operands of the call, assigning locations to each operand.
725 SmallVector<CCValAssign, 16> ValLocs;
726 CCState CCInfo(CC, F.isVarArg(), TM, ValLocs, I->getContext());
727 CCInfo.AnalyzeReturn(Outs, CCAssignFnForRet(CC));
728
729 const Value *RV = Ret->getOperand(0);
730 unsigned Reg = getRegForValue(RV);
731 if (Reg == 0)
732 return false;
733
734 // Only handle a single return value for now.
735 if (ValLocs.size() != 1)
736 return false;
737
738 CCValAssign &VA = ValLocs[0];
739
740 // Don't bother handling odd stuff for now.
741 if (VA.getLocInfo() != CCValAssign::Full)
742 return false;
743 // Only handle register returns for now.
744 if (!VA.isRegLoc())
745 return false;
746 // TODO: For now, don't try to handle cases where getLocInfo()
747 // says Full but the types don't match.
748 if (VA.getValVT() != TLI.getValueType(RV->getType()))
749 return false;
750
751 // The calling-convention tables for x87 returns don't tell
752 // the whole story.
753 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
754 return false;
755
756 // Make the copy.
757 unsigned SrcReg = Reg + VA.getValNo();
758 unsigned DstReg = VA.getLocReg();
759 const TargetRegisterClass* SrcRC = MRI.getRegClass(SrcReg);
760 const TargetRegisterClass* DstRC = TRI.getMinimalPhysRegClass(DstReg);
761 bool Emitted = TII.copyRegToReg(*FuncInfo.MBB, FuncInfo.InsertPt,
762 DstReg, SrcReg, DstRC, SrcRC, DL);
763
764 // If the target couldn't make the copy for some reason, bail.
765 if (!Emitted)
766 return false;
767
768 // Mark the register as live out of the function.
769 MRI.addLiveOut(VA.getLocReg());
770 }
771
772 // Now emit the RET.
773 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::RET));
774 return true;
775}
776
Evan Cheng8b19e562008-09-03 06:44:39 +0000777/// X86SelectLoad - Select and emit code to implement load instructions.
778///
Dan Gohman46510a72010-04-15 01:51:59 +0000779bool X86FastISel::X86SelectLoad(const Instruction *I) {
Owen Andersone50ed302009-08-10 22:56:29 +0000780 EVT VT;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000781 if (!isTypeLegal(I->getType(), VT, /*AllowI1=*/true))
Evan Cheng8b19e562008-09-03 06:44:39 +0000782 return false;
783
Dan Gohman0586d912008-09-10 20:11:02 +0000784 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000785 if (!X86SelectAddress(I->getOperand(0), AM))
Dan Gohman0586d912008-09-10 20:11:02 +0000786 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000787
Evan Cheng0de588f2008-09-05 21:00:03 +0000788 unsigned ResultReg = 0;
Dan Gohman0586d912008-09-10 20:11:02 +0000789 if (X86FastEmitLoad(VT, AM, ResultReg)) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000790 UpdateValueMap(I, ResultReg);
791 return true;
Evan Cheng8b19e562008-09-03 06:44:39 +0000792 }
Evan Cheng0de588f2008-09-05 21:00:03 +0000793 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000794}
795
Owen Andersone50ed302009-08-10 22:56:29 +0000796static unsigned X86ChooseCmpOpcode(EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000797 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000798 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 case MVT::i8: return X86::CMP8rr;
800 case MVT::i16: return X86::CMP16rr;
801 case MVT::i32: return X86::CMP32rr;
802 case MVT::i64: return X86::CMP64rr;
803 case MVT::f32: return X86::UCOMISSrr;
804 case MVT::f64: return X86::UCOMISDrr;
Dan Gohmand98d6202008-10-02 22:15:21 +0000805 }
Dan Gohmand98d6202008-10-02 22:15:21 +0000806}
807
Chris Lattner0e13c782008-10-15 04:13:29 +0000808/// X86ChooseCmpImmediateOpcode - If we have a comparison with RHS as the RHS
809/// of the comparison, return an opcode that works for the compare (e.g.
810/// CMP32ri) otherwise return 0.
Dan Gohman46510a72010-04-15 01:51:59 +0000811static unsigned X86ChooseCmpImmediateOpcode(EVT VT, const ConstantInt *RHSC) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0e13c782008-10-15 04:13:29 +0000813 // Otherwise, we can't fold the immediate into this comparison.
Chris Lattner45ac17f2008-10-15 04:32:45 +0000814 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 case MVT::i8: return X86::CMP8ri;
816 case MVT::i16: return X86::CMP16ri;
817 case MVT::i32: return X86::CMP32ri;
818 case MVT::i64:
Chris Lattner45ac17f2008-10-15 04:32:45 +0000819 // 64-bit comparisons are only valid if the immediate fits in a 32-bit sext
820 // field.
Chris Lattner438949a2008-10-15 05:30:52 +0000821 if ((int)RHSC->getSExtValue() == RHSC->getSExtValue())
Chris Lattner45ac17f2008-10-15 04:32:45 +0000822 return X86::CMP64ri32;
823 return 0;
824 }
Chris Lattner0e13c782008-10-15 04:13:29 +0000825}
826
Dan Gohman46510a72010-04-15 01:51:59 +0000827bool X86FastISel::X86FastEmitCompare(const Value *Op0, const Value *Op1,
828 EVT VT) {
Chris Lattner9a08a612008-10-15 04:26:38 +0000829 unsigned Op0Reg = getRegForValue(Op0);
830 if (Op0Reg == 0) return false;
831
Chris Lattnerd53886b2008-10-15 05:18:04 +0000832 // Handle 'null' like i32/i64 0.
833 if (isa<ConstantPointerNull>(Op1))
Owen Anderson1d0be152009-08-13 21:58:54 +0000834 Op1 = Constant::getNullValue(TD.getIntPtrType(Op0->getContext()));
Chris Lattnerd53886b2008-10-15 05:18:04 +0000835
Chris Lattner9a08a612008-10-15 04:26:38 +0000836 // We have two options: compare with register or immediate. If the RHS of
837 // the compare is an immediate that we can fold into this compare, use
838 // CMPri, otherwise use CMPrr.
Dan Gohman46510a72010-04-15 01:51:59 +0000839 if (const ConstantInt *Op1C = dyn_cast<ConstantInt>(Op1)) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000840 if (unsigned CompareImmOpc = X86ChooseCmpImmediateOpcode(VT, Op1C)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000841 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CompareImmOpc))
842 .addReg(Op0Reg)
843 .addImm(Op1C->getSExtValue());
Chris Lattner9a08a612008-10-15 04:26:38 +0000844 return true;
845 }
846 }
847
848 unsigned CompareOpc = X86ChooseCmpOpcode(VT);
849 if (CompareOpc == 0) return false;
850
851 unsigned Op1Reg = getRegForValue(Op1);
852 if (Op1Reg == 0) return false;
Dan Gohman84023e02010-07-10 09:00:22 +0000853 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CompareOpc))
854 .addReg(Op0Reg)
855 .addReg(Op1Reg);
Chris Lattner9a08a612008-10-15 04:26:38 +0000856
857 return true;
858}
859
Dan Gohman46510a72010-04-15 01:51:59 +0000860bool X86FastISel::X86SelectCmp(const Instruction *I) {
861 const CmpInst *CI = cast<CmpInst>(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000862
Owen Andersone50ed302009-08-10 22:56:29 +0000863 EVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000864 if (!isTypeLegal(I->getOperand(0)->getType(), VT))
Dan Gohman4f22bb02008-09-05 01:33:56 +0000865 return false;
866
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000867 unsigned ResultReg = createResultReg(&X86::GR8RegClass);
Chris Lattner54aebde2008-10-15 03:47:17 +0000868 unsigned SetCCOpc;
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000869 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000870 switch (CI->getPredicate()) {
871 case CmpInst::FCMP_OEQ: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000872 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
873 return false;
Chris Lattner9a08a612008-10-15 04:26:38 +0000874
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000875 unsigned EReg = createResultReg(&X86::GR8RegClass);
876 unsigned NPReg = createResultReg(&X86::GR8RegClass);
Dan Gohman84023e02010-07-10 09:00:22 +0000877 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::SETEr), EReg);
878 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
879 TII.get(X86::SETNPr), NPReg);
880 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000881 TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000882 UpdateValueMap(I, ResultReg);
883 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000884 }
885 case CmpInst::FCMP_UNE: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000886 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
887 return false;
888
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000889 unsigned NEReg = createResultReg(&X86::GR8RegClass);
890 unsigned PReg = createResultReg(&X86::GR8RegClass);
Dan Gohman84023e02010-07-10 09:00:22 +0000891 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
892 TII.get(X86::SETNEr), NEReg);
893 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
894 TII.get(X86::SETPr), PReg);
895 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
896 TII.get(X86::OR8rr), ResultReg)
897 .addReg(PReg).addReg(NEReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000898 UpdateValueMap(I, ResultReg);
899 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000900 }
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000901 case CmpInst::FCMP_OGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
902 case CmpInst::FCMP_OGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
903 case CmpInst::FCMP_OLT: SwapArgs = true; SetCCOpc = X86::SETAr; break;
904 case CmpInst::FCMP_OLE: SwapArgs = true; SetCCOpc = X86::SETAEr; break;
905 case CmpInst::FCMP_ONE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
906 case CmpInst::FCMP_ORD: SwapArgs = false; SetCCOpc = X86::SETNPr; break;
907 case CmpInst::FCMP_UNO: SwapArgs = false; SetCCOpc = X86::SETPr; break;
908 case CmpInst::FCMP_UEQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
909 case CmpInst::FCMP_UGT: SwapArgs = true; SetCCOpc = X86::SETBr; break;
910 case CmpInst::FCMP_UGE: SwapArgs = true; SetCCOpc = X86::SETBEr; break;
911 case CmpInst::FCMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
912 case CmpInst::FCMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
913
914 case CmpInst::ICMP_EQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
915 case CmpInst::ICMP_NE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
916 case CmpInst::ICMP_UGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
917 case CmpInst::ICMP_UGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
918 case CmpInst::ICMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
919 case CmpInst::ICMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
920 case CmpInst::ICMP_SGT: SwapArgs = false; SetCCOpc = X86::SETGr; break;
921 case CmpInst::ICMP_SGE: SwapArgs = false; SetCCOpc = X86::SETGEr; break;
922 case CmpInst::ICMP_SLT: SwapArgs = false; SetCCOpc = X86::SETLr; break;
923 case CmpInst::ICMP_SLE: SwapArgs = false; SetCCOpc = X86::SETLEr; break;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000924 default:
925 return false;
926 }
927
Dan Gohman46510a72010-04-15 01:51:59 +0000928 const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000929 if (SwapArgs)
Chris Lattner9a08a612008-10-15 04:26:38 +0000930 std::swap(Op0, Op1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000931
Chris Lattner9a08a612008-10-15 04:26:38 +0000932 // Emit a compare of Op0/Op1.
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000933 if (!X86FastEmitCompare(Op0, Op1, VT))
934 return false;
Chris Lattner9a08a612008-10-15 04:26:38 +0000935
Dan Gohman84023e02010-07-10 09:00:22 +0000936 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(SetCCOpc), ResultReg);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000937 UpdateValueMap(I, ResultReg);
938 return true;
939}
Evan Cheng8b19e562008-09-03 06:44:39 +0000940
Dan Gohman46510a72010-04-15 01:51:59 +0000941bool X86FastISel::X86SelectZExt(const Instruction *I) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000942 // Handle zero-extension from i1 to i8, which is common.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +0000943 if (I->getType()->isIntegerTy(8) &&
944 I->getOperand(0)->getType()->isIntegerTy(1)) {
Dan Gohmand89ae992008-09-05 01:06:14 +0000945 unsigned ResultReg = getRegForValue(I->getOperand(0));
Dan Gohmanf52550b2008-09-05 01:15:35 +0000946 if (ResultReg == 0) return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000947 // Set the high bits to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000948 ResultReg = FastEmitZExtFromI1(MVT::i8, ResultReg, /*TODO: Kill=*/false);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000949 if (ResultReg == 0) return false;
Dan Gohmand89ae992008-09-05 01:06:14 +0000950 UpdateValueMap(I, ResultReg);
951 return true;
952 }
953
954 return false;
955}
956
Chris Lattner9a08a612008-10-15 04:26:38 +0000957
Dan Gohman46510a72010-04-15 01:51:59 +0000958bool X86FastISel::X86SelectBranch(const Instruction *I) {
Dan Gohmand89ae992008-09-05 01:06:14 +0000959 // Unconditional branches are selected by tablegen-generated code.
Dan Gohmand98d6202008-10-02 22:15:21 +0000960 // Handle a conditional branch.
Dan Gohman46510a72010-04-15 01:51:59 +0000961 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmana4160c32010-07-07 16:29:44 +0000962 MachineBasicBlock *TrueMBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
963 MachineBasicBlock *FalseMBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Dan Gohmand89ae992008-09-05 01:06:14 +0000964
Dan Gohmand98d6202008-10-02 22:15:21 +0000965 // Fold the common case of a conditional branch with a comparison.
Dan Gohman46510a72010-04-15 01:51:59 +0000966 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000967 if (CI->hasOneUse()) {
Owen Andersone50ed302009-08-10 22:56:29 +0000968 EVT VT = TLI.getValueType(CI->getOperand(0)->getType());
Dan Gohmand89ae992008-09-05 01:06:14 +0000969
Dan Gohmand98d6202008-10-02 22:15:21 +0000970 // Try to take advantage of fallthrough opportunities.
971 CmpInst::Predicate Predicate = CI->getPredicate();
Dan Gohman84023e02010-07-10 09:00:22 +0000972 if (FuncInfo.MBB->isLayoutSuccessor(TrueMBB)) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000973 std::swap(TrueMBB, FalseMBB);
974 Predicate = CmpInst::getInversePredicate(Predicate);
975 }
976
Chris Lattner871d2462008-10-15 03:58:05 +0000977 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
978 unsigned BranchOpc; // Opcode to jump on, e.g. "X86::JA"
979
Dan Gohmand98d6202008-10-02 22:15:21 +0000980 switch (Predicate) {
Dan Gohman7b66e042008-10-21 18:24:51 +0000981 case CmpInst::FCMP_OEQ:
982 std::swap(TrueMBB, FalseMBB);
983 Predicate = CmpInst::FCMP_UNE;
984 // FALL THROUGH
Chris Lattnerbd13fb62010-02-11 19:25:55 +0000985 case CmpInst::FCMP_UNE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
986 case CmpInst::FCMP_OGT: SwapArgs = false; BranchOpc = X86::JA_4; break;
987 case CmpInst::FCMP_OGE: SwapArgs = false; BranchOpc = X86::JAE_4; break;
988 case CmpInst::FCMP_OLT: SwapArgs = true; BranchOpc = X86::JA_4; break;
989 case CmpInst::FCMP_OLE: SwapArgs = true; BranchOpc = X86::JAE_4; break;
990 case CmpInst::FCMP_ONE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
991 case CmpInst::FCMP_ORD: SwapArgs = false; BranchOpc = X86::JNP_4; break;
992 case CmpInst::FCMP_UNO: SwapArgs = false; BranchOpc = X86::JP_4; break;
993 case CmpInst::FCMP_UEQ: SwapArgs = false; BranchOpc = X86::JE_4; break;
994 case CmpInst::FCMP_UGT: SwapArgs = true; BranchOpc = X86::JB_4; break;
995 case CmpInst::FCMP_UGE: SwapArgs = true; BranchOpc = X86::JBE_4; break;
996 case CmpInst::FCMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break;
997 case CmpInst::FCMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break;
Chris Lattner9a08a612008-10-15 04:26:38 +0000998
Chris Lattnerbd13fb62010-02-11 19:25:55 +0000999 case CmpInst::ICMP_EQ: SwapArgs = false; BranchOpc = X86::JE_4; break;
1000 case CmpInst::ICMP_NE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
1001 case CmpInst::ICMP_UGT: SwapArgs = false; BranchOpc = X86::JA_4; break;
1002 case CmpInst::ICMP_UGE: SwapArgs = false; BranchOpc = X86::JAE_4; break;
1003 case CmpInst::ICMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break;
1004 case CmpInst::ICMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break;
1005 case CmpInst::ICMP_SGT: SwapArgs = false; BranchOpc = X86::JG_4; break;
1006 case CmpInst::ICMP_SGE: SwapArgs = false; BranchOpc = X86::JGE_4; break;
1007 case CmpInst::ICMP_SLT: SwapArgs = false; BranchOpc = X86::JL_4; break;
1008 case CmpInst::ICMP_SLE: SwapArgs = false; BranchOpc = X86::JLE_4; break;
Dan Gohmand98d6202008-10-02 22:15:21 +00001009 default:
1010 return false;
1011 }
Chris Lattner54aebde2008-10-15 03:47:17 +00001012
Dan Gohman46510a72010-04-15 01:51:59 +00001013 const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
Chris Lattner709d8292008-10-15 04:02:26 +00001014 if (SwapArgs)
1015 std::swap(Op0, Op1);
1016
Chris Lattner9a08a612008-10-15 04:26:38 +00001017 // Emit a compare of the LHS and RHS, setting the flags.
1018 if (!X86FastEmitCompare(Op0, Op1, VT))
1019 return false;
Chris Lattner0e13c782008-10-15 04:13:29 +00001020
Dan Gohman84023e02010-07-10 09:00:22 +00001021 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(BranchOpc))
1022 .addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +00001023
1024 if (Predicate == CmpInst::FCMP_UNE) {
1025 // X86 requires a second branch to handle UNE (and OEQ,
1026 // which is mapped to UNE above).
Dan Gohman84023e02010-07-10 09:00:22 +00001027 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::JP_4))
1028 .addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +00001029 }
1030
Stuart Hastings3bf91252010-06-17 22:43:56 +00001031 FastEmitBranch(FalseMBB, DL);
Dan Gohman84023e02010-07-10 09:00:22 +00001032 FuncInfo.MBB->addSuccessor(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +00001033 return true;
1034 }
Bill Wendling30a64a72008-12-09 23:19:12 +00001035 } else if (ExtractValueInst *EI =
1036 dyn_cast<ExtractValueInst>(BI->getCondition())) {
1037 // Check to see if the branch instruction is from an "arithmetic with
1038 // overflow" intrinsic. The main way these intrinsics are used is:
1039 //
1040 // %t = call { i32, i1 } @llvm.sadd.with.overflow.i32(i32 %v1, i32 %v2)
1041 // %sum = extractvalue { i32, i1 } %t, 0
1042 // %obit = extractvalue { i32, i1 } %t, 1
1043 // br i1 %obit, label %overflow, label %normal
1044 //
Dan Gohman653456c2009-01-07 00:15:08 +00001045 // The %sum and %obit are converted in an ADD and a SETO/SETB before
Bill Wendling30a64a72008-12-09 23:19:12 +00001046 // reaching the branch. Therefore, we search backwards through the MBB
Dan Gohman653456c2009-01-07 00:15:08 +00001047 // looking for the SETO/SETB instruction. If an instruction modifies the
1048 // EFLAGS register before we reach the SETO/SETB instruction, then we can't
1049 // convert the branch into a JO/JB instruction.
Dan Gohman46510a72010-04-15 01:51:59 +00001050 if (const IntrinsicInst *CI =
1051 dyn_cast<IntrinsicInst>(EI->getAggregateOperand())){
Chris Lattnera9a42252009-04-12 07:36:01 +00001052 if (CI->getIntrinsicID() == Intrinsic::sadd_with_overflow ||
1053 CI->getIntrinsicID() == Intrinsic::uadd_with_overflow) {
1054 const MachineInstr *SetMI = 0;
Dan Gohman20d4be12010-07-01 02:58:57 +00001055 unsigned Reg = getRegForValue(EI);
Bill Wendling30a64a72008-12-09 23:19:12 +00001056
Chris Lattnera9a42252009-04-12 07:36:01 +00001057 for (MachineBasicBlock::const_reverse_iterator
Dan Gohman84023e02010-07-10 09:00:22 +00001058 RI = FuncInfo.MBB->rbegin(), RE = FuncInfo.MBB->rend();
1059 RI != RE; ++RI) {
Chris Lattnera9a42252009-04-12 07:36:01 +00001060 const MachineInstr &MI = *RI;
Bill Wendling30a64a72008-12-09 23:19:12 +00001061
Evan Cheng1015ba72010-05-21 20:53:24 +00001062 if (MI.definesRegister(Reg)) {
Chris Lattnera9a42252009-04-12 07:36:01 +00001063 unsigned Src, Dst, SrcSR, DstSR;
Bill Wendling30a64a72008-12-09 23:19:12 +00001064
Chris Lattnera9a42252009-04-12 07:36:01 +00001065 if (getInstrInfo()->isMoveInstr(MI, Src, Dst, SrcSR, DstSR)) {
1066 Reg = Src;
1067 continue;
Bill Wendling9a901322008-12-10 19:44:24 +00001068 }
Bill Wendling30a64a72008-12-09 23:19:12 +00001069
Chris Lattnera9a42252009-04-12 07:36:01 +00001070 SetMI = &MI;
1071 break;
Bill Wendling30a64a72008-12-09 23:19:12 +00001072 }
Bill Wendling30a64a72008-12-09 23:19:12 +00001073
Chris Lattnera9a42252009-04-12 07:36:01 +00001074 const TargetInstrDesc &TID = MI.getDesc();
1075 if (TID.hasUnmodeledSideEffects() ||
1076 TID.hasImplicitDefOfPhysReg(X86::EFLAGS))
1077 break;
Bill Wendling9a901322008-12-10 19:44:24 +00001078 }
Chris Lattnera9a42252009-04-12 07:36:01 +00001079
1080 if (SetMI) {
1081 unsigned OpCode = SetMI->getOpcode();
1082
1083 if (OpCode == X86::SETOr || OpCode == X86::SETBr) {
Dan Gohman84023e02010-07-10 09:00:22 +00001084 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1085 TII.get(OpCode == X86::SETOr ? X86::JO_4 : X86::JB_4))
Chris Lattner8d57b772009-04-12 07:51:14 +00001086 .addMBB(TrueMBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +00001087 FastEmitBranch(FalseMBB, DL);
Dan Gohman84023e02010-07-10 09:00:22 +00001088 FuncInfo.MBB->addSuccessor(TrueMBB);
Chris Lattnera9a42252009-04-12 07:36:01 +00001089 return true;
1090 }
Bill Wendling9a901322008-12-10 19:44:24 +00001091 }
Bill Wendling30a64a72008-12-09 23:19:12 +00001092 }
1093 }
Dan Gohmand98d6202008-10-02 22:15:21 +00001094 }
1095
1096 // Otherwise do a clumsy setcc and re-test it.
1097 unsigned OpReg = getRegForValue(BI->getCondition());
1098 if (OpReg == 0) return false;
1099
Dan Gohman84023e02010-07-10 09:00:22 +00001100 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TEST8rr))
1101 .addReg(OpReg).addReg(OpReg);
1102 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::JNE_4))
1103 .addMBB(TrueMBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +00001104 FastEmitBranch(FalseMBB, DL);
Dan Gohman84023e02010-07-10 09:00:22 +00001105 FuncInfo.MBB->addSuccessor(TrueMBB);
Dan Gohmand89ae992008-09-05 01:06:14 +00001106 return true;
1107}
1108
Dan Gohman46510a72010-04-15 01:51:59 +00001109bool X86FastISel::X86SelectShift(const Instruction *I) {
Chris Lattner743922e2008-09-21 21:44:29 +00001110 unsigned CReg = 0, OpReg = 0, OpImm = 0;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001111 const TargetRegisterClass *RC = NULL;
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001112 if (I->getType()->isIntegerTy(8)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001113 CReg = X86::CL;
1114 RC = &X86::GR8RegClass;
1115 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +00001116 case Instruction::LShr: OpReg = X86::SHR8rCL; OpImm = X86::SHR8ri; break;
1117 case Instruction::AShr: OpReg = X86::SAR8rCL; OpImm = X86::SAR8ri; break;
1118 case Instruction::Shl: OpReg = X86::SHL8rCL; OpImm = X86::SHL8ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001119 default: return false;
1120 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001121 } else if (I->getType()->isIntegerTy(16)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001122 CReg = X86::CX;
1123 RC = &X86::GR16RegClass;
1124 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +00001125 case Instruction::LShr: OpReg = X86::SHR16rCL; OpImm = X86::SHR16ri; break;
1126 case Instruction::AShr: OpReg = X86::SAR16rCL; OpImm = X86::SAR16ri; break;
1127 case Instruction::Shl: OpReg = X86::SHL16rCL; OpImm = X86::SHL16ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001128 default: return false;
1129 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001130 } else if (I->getType()->isIntegerTy(32)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001131 CReg = X86::ECX;
1132 RC = &X86::GR32RegClass;
1133 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +00001134 case Instruction::LShr: OpReg = X86::SHR32rCL; OpImm = X86::SHR32ri; break;
1135 case Instruction::AShr: OpReg = X86::SAR32rCL; OpImm = X86::SAR32ri; break;
1136 case Instruction::Shl: OpReg = X86::SHL32rCL; OpImm = X86::SHL32ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001137 default: return false;
1138 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00001139 } else if (I->getType()->isIntegerTy(64)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001140 CReg = X86::RCX;
1141 RC = &X86::GR64RegClass;
1142 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +00001143 case Instruction::LShr: OpReg = X86::SHR64rCL; OpImm = X86::SHR64ri; break;
1144 case Instruction::AShr: OpReg = X86::SAR64rCL; OpImm = X86::SAR64ri; break;
1145 case Instruction::Shl: OpReg = X86::SHL64rCL; OpImm = X86::SHL64ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001146 default: return false;
1147 }
1148 } else {
1149 return false;
1150 }
1151
Owen Andersone50ed302009-08-10 22:56:29 +00001152 EVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +00001153 if (VT == MVT::Other || !isTypeLegal(I->getType(), VT))
Dan Gohmanf58cb6d2008-09-05 21:27:34 +00001154 return false;
1155
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001156 unsigned Op0Reg = getRegForValue(I->getOperand(0));
1157 if (Op0Reg == 0) return false;
Chris Lattner743922e2008-09-21 21:44:29 +00001158
1159 // Fold immediate in shl(x,3).
Dan Gohman46510a72010-04-15 01:51:59 +00001160 if (const ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Chris Lattner743922e2008-09-21 21:44:29 +00001161 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001162 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpImm),
Dan Gohmanb12b1a22008-12-20 17:19:40 +00001163 ResultReg).addReg(Op0Reg).addImm(CI->getZExtValue() & 0xff);
Chris Lattner743922e2008-09-21 21:44:29 +00001164 UpdateValueMap(I, ResultReg);
1165 return true;
1166 }
1167
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001168 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1169 if (Op1Reg == 0) return false;
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001170 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1171 CReg).addReg(Op1Reg);
Dan Gohman145b8282008-10-07 21:50:36 +00001172
1173 // The shift instruction uses X86::CL. If we defined a super-register
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001174 // of X86::CL, emit a subreg KILL to precisely describe what we're doing here.
Dan Gohman145b8282008-10-07 21:50:36 +00001175 if (CReg != X86::CL)
Dan Gohman84023e02010-07-10 09:00:22 +00001176 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1177 TII.get(TargetOpcode::KILL), X86::CL)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001178 .addReg(CReg, RegState::Kill);
Dan Gohman145b8282008-10-07 21:50:36 +00001179
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001180 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001181 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpReg), ResultReg)
1182 .addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001183 UpdateValueMap(I, ResultReg);
1184 return true;
1185}
1186
Dan Gohman46510a72010-04-15 01:51:59 +00001187bool X86FastISel::X86SelectSelect(const Instruction *I) {
Owen Andersone50ed302009-08-10 22:56:29 +00001188 EVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +00001189 if (VT == MVT::Other || !isTypeLegal(I->getType(), VT))
Chris Lattner160f6cc2008-10-15 05:07:36 +00001190 return false;
1191
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001192 unsigned Opc = 0;
1193 const TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001194 if (VT.getSimpleVT() == MVT::i16) {
Dan Gohman31d26912008-09-05 21:13:04 +00001195 Opc = X86::CMOVE16rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001196 RC = &X86::GR16RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001197 } else if (VT.getSimpleVT() == MVT::i32) {
Dan Gohman31d26912008-09-05 21:13:04 +00001198 Opc = X86::CMOVE32rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001199 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001200 } else if (VT.getSimpleVT() == MVT::i64) {
Dan Gohman31d26912008-09-05 21:13:04 +00001201 Opc = X86::CMOVE64rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001202 RC = &X86::GR64RegClass;
1203 } else {
1204 return false;
1205 }
1206
1207 unsigned Op0Reg = getRegForValue(I->getOperand(0));
1208 if (Op0Reg == 0) return false;
1209 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1210 if (Op1Reg == 0) return false;
1211 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1212 if (Op2Reg == 0) return false;
1213
Dan Gohman84023e02010-07-10 09:00:22 +00001214 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TEST8rr))
1215 .addReg(Op0Reg).addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001216 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001217 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg)
1218 .addReg(Op1Reg).addReg(Op2Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001219 UpdateValueMap(I, ResultReg);
1220 return true;
1221}
1222
Dan Gohman46510a72010-04-15 01:51:59 +00001223bool X86FastISel::X86SelectFPExt(const Instruction *I) {
Chris Lattner160f6cc2008-10-15 05:07:36 +00001224 // fpext from float to double.
Owen Anderson1d0be152009-08-13 21:58:54 +00001225 if (Subtarget->hasSSE2() &&
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001226 I->getType()->isDoubleTy()) {
Dan Gohman46510a72010-04-15 01:51:59 +00001227 const Value *V = I->getOperand(0);
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001228 if (V->getType()->isFloatTy()) {
Chris Lattner160f6cc2008-10-15 05:07:36 +00001229 unsigned OpReg = getRegForValue(V);
1230 if (OpReg == 0) return false;
1231 unsigned ResultReg = createResultReg(X86::FR64RegisterClass);
Dan Gohman84023e02010-07-10 09:00:22 +00001232 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1233 TII.get(X86::CVTSS2SDrr), ResultReg)
1234 .addReg(OpReg);
Chris Lattner160f6cc2008-10-15 05:07:36 +00001235 UpdateValueMap(I, ResultReg);
1236 return true;
Dan Gohman78efce62008-09-10 21:02:08 +00001237 }
1238 }
1239
1240 return false;
1241}
1242
Dan Gohman46510a72010-04-15 01:51:59 +00001243bool X86FastISel::X86SelectFPTrunc(const Instruction *I) {
Dan Gohman78efce62008-09-10 21:02:08 +00001244 if (Subtarget->hasSSE2()) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001245 if (I->getType()->isFloatTy()) {
Dan Gohman46510a72010-04-15 01:51:59 +00001246 const Value *V = I->getOperand(0);
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001247 if (V->getType()->isDoubleTy()) {
Dan Gohman78efce62008-09-10 21:02:08 +00001248 unsigned OpReg = getRegForValue(V);
1249 if (OpReg == 0) return false;
1250 unsigned ResultReg = createResultReg(X86::FR32RegisterClass);
Dan Gohman84023e02010-07-10 09:00:22 +00001251 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1252 TII.get(X86::CVTSD2SSrr), ResultReg)
1253 .addReg(OpReg);
Dan Gohman78efce62008-09-10 21:02:08 +00001254 UpdateValueMap(I, ResultReg);
1255 return true;
1256 }
1257 }
1258 }
1259
1260 return false;
1261}
1262
Dan Gohman46510a72010-04-15 01:51:59 +00001263bool X86FastISel::X86SelectTrunc(const Instruction *I) {
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001264 if (Subtarget->is64Bit())
1265 // All other cases should be handled by the tblgen generated code.
1266 return false;
Owen Andersone50ed302009-08-10 22:56:29 +00001267 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1268 EVT DstVT = TLI.getValueType(I->getType());
Chris Lattner44ceb8a2009-03-13 16:36:42 +00001269
1270 // This code only handles truncation to byte right now.
Owen Anderson825b72b2009-08-11 20:47:22 +00001271 if (DstVT != MVT::i8 && DstVT != MVT::i1)
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001272 // All other cases should be handled by the tblgen generated code.
1273 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00001274 if (SrcVT != MVT::i16 && SrcVT != MVT::i32)
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001275 // All other cases should be handled by the tblgen generated code.
1276 return false;
1277
1278 unsigned InputReg = getRegForValue(I->getOperand(0));
1279 if (!InputReg)
1280 // Unhandled operand. Halt "fast" selection and bail.
1281 return false;
1282
Dan Gohman62417622009-04-27 16:33:14 +00001283 // First issue a copy to GR16_ABCD or GR32_ABCD.
Owen Anderson825b72b2009-08-11 20:47:22 +00001284 unsigned CopyOpc = (SrcVT == MVT::i16) ? X86::MOV16rr : X86::MOV32rr;
1285 const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16)
Dan Gohman62417622009-04-27 16:33:14 +00001286 ? X86::GR16_ABCDRegisterClass : X86::GR32_ABCDRegisterClass;
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001287 unsigned CopyReg = createResultReg(CopyRC);
Dan Gohman84023e02010-07-10 09:00:22 +00001288 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CopyOpc), CopyReg)
1289 .addReg(InputReg);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001290
1291 // Then issue an extract_subreg.
Owen Anderson825b72b2009-08-11 20:47:22 +00001292 unsigned ResultReg = FastEmitInst_extractsubreg(MVT::i8,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001293 CopyReg, /*Kill=*/true,
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001294 X86::sub_8bit);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001295 if (!ResultReg)
1296 return false;
1297
1298 UpdateValueMap(I, ResultReg);
1299 return true;
1300}
1301
Dan Gohman46510a72010-04-15 01:51:59 +00001302bool X86FastISel::X86SelectExtractValue(const Instruction *I) {
1303 const ExtractValueInst *EI = cast<ExtractValueInst>(I);
1304 const Value *Agg = EI->getAggregateOperand();
Bill Wendling52370a12008-12-09 02:42:50 +00001305
Dan Gohman46510a72010-04-15 01:51:59 +00001306 if (const IntrinsicInst *CI = dyn_cast<IntrinsicInst>(Agg)) {
Chris Lattnera9a42252009-04-12 07:36:01 +00001307 switch (CI->getIntrinsicID()) {
1308 default: break;
1309 case Intrinsic::sadd_with_overflow:
Dan Gohman84023e02010-07-10 09:00:22 +00001310 case Intrinsic::uadd_with_overflow: {
Chris Lattnera9a42252009-04-12 07:36:01 +00001311 // Cheat a little. We know that the registers for "add" and "seto" are
1312 // allocated sequentially. However, we only keep track of the register
1313 // for "add" in the value map. Use extractvalue's index to get the
1314 // correct register for "seto".
Dan Gohman84023e02010-07-10 09:00:22 +00001315 unsigned OpReg = getRegForValue(Agg);
1316 if (OpReg == 0)
1317 return false;
1318 UpdateValueMap(I, OpReg + *EI->idx_begin());
Chris Lattnera9a42252009-04-12 07:36:01 +00001319 return true;
Bill Wendling52370a12008-12-09 02:42:50 +00001320 }
Dan Gohman84023e02010-07-10 09:00:22 +00001321 }
Bill Wendling52370a12008-12-09 02:42:50 +00001322 }
1323
1324 return false;
1325}
1326
Dan Gohman46510a72010-04-15 01:51:59 +00001327bool X86FastISel::X86VisitIntrinsicCall(const IntrinsicInst &I) {
Bill Wendling52370a12008-12-09 02:42:50 +00001328 // FIXME: Handle more intrinsics.
Chris Lattnera9a42252009-04-12 07:36:01 +00001329 switch (I.getIntrinsicID()) {
Bill Wendling52370a12008-12-09 02:42:50 +00001330 default: return false;
Eric Christopher07754c22010-03-18 20:27:26 +00001331 case Intrinsic::stackprotector: {
1332 // Emit code inline code to store the stack guard onto the stack.
1333 EVT PtrTy = TLI.getPointerTy();
1334
Gabor Greif1cfe44a2010-06-26 11:51:52 +00001335 const Value *Op1 = I.getArgOperand(0); // The guard's value.
1336 const AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Eric Christopher07754c22010-03-18 20:27:26 +00001337
1338 // Grab the frame index.
1339 X86AddressMode AM;
1340 if (!X86SelectAddress(Slot, AM)) return false;
1341
Eric Christopher88dee302010-03-18 21:58:33 +00001342 if (!X86FastEmitStore(PtrTy, Op1, AM)) return false;
1343
Eric Christopher07754c22010-03-18 20:27:26 +00001344 return true;
1345 }
Eric Christopherf27805b2010-03-11 06:20:22 +00001346 case Intrinsic::objectsize: {
Gabor Greif1cfe44a2010-06-26 11:51:52 +00001347 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopherf27805b2010-03-11 06:20:22 +00001348 const Type *Ty = I.getCalledFunction()->getReturnType();
1349
1350 assert(CI && "Non-constant type in Intrinsic::objectsize?");
1351
1352 EVT VT;
1353 if (!isTypeLegal(Ty, VT))
1354 return false;
1355
1356 unsigned OpC = 0;
1357 if (VT == MVT::i32)
1358 OpC = X86::MOV32ri;
1359 else if (VT == MVT::i64)
1360 OpC = X86::MOV64ri;
1361 else
1362 return false;
1363
1364 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +00001365 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpC), ResultReg).
Dan Gohmane368b462010-06-18 14:22:04 +00001366 addImm(CI->isZero() ? -1ULL : 0);
Eric Christopherf27805b2010-03-11 06:20:22 +00001367 UpdateValueMap(&I, ResultReg);
1368 return true;
1369 }
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001370 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00001371 const DbgDeclareInst *DI = cast<DbgDeclareInst>(&I);
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001372 X86AddressMode AM;
Dale Johannesen973f4672010-01-29 21:21:28 +00001373 assert(DI->getAddress() && "Null address should be checked earlier!");
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001374 if (!X86SelectAddress(DI->getAddress(), AM))
1375 return false;
Chris Lattner518bb532010-02-09 19:54:29 +00001376 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dale Johannesen116b7992010-02-18 18:51:15 +00001377 // FIXME may need to add RegState::Debug to any registers produced,
1378 // although ESP/EBP should be the only ones at the moment.
Dan Gohman84023e02010-07-10 09:00:22 +00001379 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II), AM).
1380 addImm(0).addMetadata(DI->getVariable());
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001381 return true;
1382 }
Eric Christopher77f79892010-01-18 22:11:29 +00001383 case Intrinsic::trap: {
Dan Gohman84023e02010-07-10 09:00:22 +00001384 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(X86::TRAP));
Eric Christopher77f79892010-01-18 22:11:29 +00001385 return true;
1386 }
Bill Wendling52370a12008-12-09 02:42:50 +00001387 case Intrinsic::sadd_with_overflow:
1388 case Intrinsic::uadd_with_overflow: {
Bill Wendlingc065b3f2008-12-09 07:55:31 +00001389 // Replace "add with overflow" intrinsics with an "add" instruction followed
1390 // by a seto/setc instruction. Later on, when the "extractvalue"
1391 // instructions are encountered, we use the fact that two registers were
1392 // created sequentially to get the correct registers for the "sum" and the
1393 // "overflow bit".
Bill Wendling52370a12008-12-09 02:42:50 +00001394 const Function *Callee = I.getCalledFunction();
1395 const Type *RetTy =
1396 cast<StructType>(Callee->getReturnType())->getTypeAtIndex(unsigned(0));
1397
Owen Andersone50ed302009-08-10 22:56:29 +00001398 EVT VT;
Bill Wendling52370a12008-12-09 02:42:50 +00001399 if (!isTypeLegal(RetTy, VT))
1400 return false;
1401
Gabor Greif1cfe44a2010-06-26 11:51:52 +00001402 const Value *Op1 = I.getArgOperand(0);
1403 const Value *Op2 = I.getArgOperand(1);
Bill Wendling52370a12008-12-09 02:42:50 +00001404 unsigned Reg1 = getRegForValue(Op1);
1405 unsigned Reg2 = getRegForValue(Op2);
1406
1407 if (Reg1 == 0 || Reg2 == 0)
1408 // FIXME: Handle values *not* in registers.
1409 return false;
1410
1411 unsigned OpC = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001412 if (VT == MVT::i32)
Bill Wendling52370a12008-12-09 02:42:50 +00001413 OpC = X86::ADD32rr;
Owen Anderson825b72b2009-08-11 20:47:22 +00001414 else if (VT == MVT::i64)
Bill Wendling52370a12008-12-09 02:42:50 +00001415 OpC = X86::ADD64rr;
1416 else
1417 return false;
1418
1419 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +00001420 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(OpC), ResultReg)
1421 .addReg(Reg1).addReg(Reg2);
Chris Lattner8d57b772009-04-12 07:51:14 +00001422 unsigned DestReg1 = UpdateValueMap(&I, ResultReg);
Bill Wendling52370a12008-12-09 02:42:50 +00001423
Chris Lattner8d57b772009-04-12 07:51:14 +00001424 // If the add with overflow is an intra-block value then we just want to
1425 // create temporaries for it like normal. If it is a cross-block value then
1426 // UpdateValueMap will return the cross-block register used. Since we
1427 // *really* want the value to be live in the register pair known by
1428 // UpdateValueMap, we have to use DestReg1+1 as the destination register in
1429 // the cross block case. In the non-cross-block case, we should just make
1430 // another register for the value.
1431 if (DestReg1 != ResultReg)
1432 ResultReg = DestReg1+1;
1433 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001434 ResultReg = createResultReg(TLI.getRegClassFor(MVT::i8));
Chris Lattner8d57b772009-04-12 07:51:14 +00001435
Chris Lattnera9a42252009-04-12 07:36:01 +00001436 unsigned Opc = X86::SETBr;
1437 if (I.getIntrinsicID() == Intrinsic::sadd_with_overflow)
1438 Opc = X86::SETOr;
Dan Gohman84023e02010-07-10 09:00:22 +00001439 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(Opc), ResultReg);
Bill Wendling52370a12008-12-09 02:42:50 +00001440 return true;
1441 }
1442 }
1443}
1444
Dan Gohman46510a72010-04-15 01:51:59 +00001445bool X86FastISel::X86SelectCall(const Instruction *I) {
1446 const CallInst *CI = cast<CallInst>(I);
Gabor Greif1cfe44a2010-06-26 11:51:52 +00001447 const Value *Callee = CI->getCalledValue();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001448
1449 // Can't handle inline asm yet.
1450 if (isa<InlineAsm>(Callee))
1451 return false;
1452
Bill Wendling52370a12008-12-09 02:42:50 +00001453 // Handle intrinsic calls.
Dan Gohman46510a72010-04-15 01:51:59 +00001454 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(CI))
Chris Lattnera9a42252009-04-12 07:36:01 +00001455 return X86VisitIntrinsicCall(*II);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001456
Evan Chengf3d4efe2008-09-07 09:09:33 +00001457 // Handle only C and fastcc calling conventions for now.
Dan Gohman46510a72010-04-15 01:51:59 +00001458 ImmutableCallSite CS(CI);
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001459 CallingConv::ID CC = CS.getCallingConv();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001460 if (CC != CallingConv::C &&
1461 CC != CallingConv::Fast &&
1462 CC != CallingConv::X86_FastCall)
1463 return false;
1464
Evan Cheng381993f2010-01-27 00:00:57 +00001465 // fastcc with -tailcallopt is intended to provide a guaranteed
1466 // tail call optimization. Fastisel doesn't know how to do that.
Dan Gohman1797ed52010-02-08 20:27:50 +00001467 if (CC == CallingConv::Fast && GuaranteedTailCallOpt)
Evan Cheng381993f2010-01-27 00:00:57 +00001468 return false;
1469
Evan Chengf3d4efe2008-09-07 09:09:33 +00001470 // Let SDISel handle vararg functions.
1471 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1472 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
1473 if (FTy->isVarArg())
1474 return false;
1475
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001476 // Fast-isel doesn't know about callee-pop yet.
1477 if (Subtarget->IsCalleePop(FTy->isVarArg(), CC))
1478 return false;
1479
Evan Chengf3d4efe2008-09-07 09:09:33 +00001480 // Handle *simple* calls for now.
1481 const Type *RetTy = CS.getType();
Owen Andersone50ed302009-08-10 22:56:29 +00001482 EVT RetVT;
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001483 if (RetTy->isVoidTy())
Owen Anderson825b72b2009-08-11 20:47:22 +00001484 RetVT = MVT::isVoid;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001485 else if (!isTypeLegal(RetTy, RetVT, true))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001486 return false;
1487
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001488 // Materialize callee address in a register. FIXME: GV address can be
1489 // handled with a CALLpcrel32 instead.
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001490 X86AddressMode CalleeAM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001491 if (!X86SelectCallAddress(Callee, CalleeAM))
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001492 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001493 unsigned CalleeOp = 0;
Dan Gohman46510a72010-04-15 01:51:59 +00001494 const GlobalValue *GV = 0;
Chris Lattner553e5712009-06-27 04:50:14 +00001495 if (CalleeAM.GV != 0) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001496 GV = CalleeAM.GV;
Chris Lattner553e5712009-06-27 04:50:14 +00001497 } else if (CalleeAM.Base.Reg != 0) {
1498 CalleeOp = CalleeAM.Base.Reg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001499 } else
1500 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001501
Evan Chengdebdea02008-09-08 17:15:42 +00001502 // Allow calls which produce i1 results.
1503 bool AndToI1 = false;
Owen Anderson825b72b2009-08-11 20:47:22 +00001504 if (RetVT == MVT::i1) {
1505 RetVT = MVT::i8;
Evan Chengdebdea02008-09-08 17:15:42 +00001506 AndToI1 = true;
1507 }
1508
Evan Chengf3d4efe2008-09-07 09:09:33 +00001509 // Deal with call operands first.
Dan Gohman46510a72010-04-15 01:51:59 +00001510 SmallVector<const Value *, 8> ArgVals;
Chris Lattner241ab472008-10-15 05:38:32 +00001511 SmallVector<unsigned, 8> Args;
Owen Andersone50ed302009-08-10 22:56:29 +00001512 SmallVector<EVT, 8> ArgVTs;
Chris Lattner241ab472008-10-15 05:38:32 +00001513 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001514 Args.reserve(CS.arg_size());
Chris Lattner241ab472008-10-15 05:38:32 +00001515 ArgVals.reserve(CS.arg_size());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001516 ArgVTs.reserve(CS.arg_size());
1517 ArgFlags.reserve(CS.arg_size());
Dan Gohman46510a72010-04-15 01:51:59 +00001518 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001519 i != e; ++i) {
1520 unsigned Arg = getRegForValue(*i);
1521 if (Arg == 0)
1522 return false;
1523 ISD::ArgFlagsTy Flags;
1524 unsigned AttrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00001525 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001526 Flags.setSExt();
Devang Patel05988662008-09-25 21:00:45 +00001527 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001528 Flags.setZExt();
1529
1530 // FIXME: Only handle *easy* calls for now.
Devang Patel05988662008-09-25 21:00:45 +00001531 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1532 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1533 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1534 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001535 return false;
1536
1537 const Type *ArgTy = (*i)->getType();
Owen Andersone50ed302009-08-10 22:56:29 +00001538 EVT ArgVT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001539 if (!isTypeLegal(ArgTy, ArgVT))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001540 return false;
1541 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1542 Flags.setOrigAlign(OriginalAlignment);
1543
1544 Args.push_back(Arg);
Chris Lattner241ab472008-10-15 05:38:32 +00001545 ArgVals.push_back(*i);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001546 ArgVTs.push_back(ArgVT);
1547 ArgFlags.push_back(Flags);
1548 }
1549
1550 // Analyze operands of the call, assigning locations to each operand.
1551 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001552 CCState CCInfo(CC, false, TM, ArgLocs, I->getParent()->getContext());
Dan Gohmand8acddd2010-06-01 21:09:47 +00001553
1554 // Allocate shadow area for Win64
1555 if (Subtarget->isTargetWin64()) {
1556 CCInfo.AllocateStack(32, 8);
1557 }
1558
Evan Chengf3d4efe2008-09-07 09:09:33 +00001559 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC));
1560
1561 // Get a count of how many bytes are to be pushed on the stack.
1562 unsigned NumBytes = CCInfo.getNextStackOffset();
1563
1564 // Issue CALLSEQ_START
Dan Gohman6d4b0522008-10-01 18:28:06 +00001565 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
Dan Gohman84023e02010-07-10 09:00:22 +00001566 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackDown))
1567 .addImm(NumBytes);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001568
Chris Lattner438949a2008-10-15 05:30:52 +00001569 // Process argument: walk the register/memloc assignments, inserting
Evan Chengf3d4efe2008-09-07 09:09:33 +00001570 // copies / loads.
1571 SmallVector<unsigned, 4> RegArgs;
1572 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1573 CCValAssign &VA = ArgLocs[i];
1574 unsigned Arg = Args[VA.getValNo()];
Owen Andersone50ed302009-08-10 22:56:29 +00001575 EVT ArgVT = ArgVTs[VA.getValNo()];
Evan Chengf3d4efe2008-09-07 09:09:33 +00001576
1577 // Promote the value if needed.
1578 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001579 default: llvm_unreachable("Unknown loc info!");
Evan Chengf3d4efe2008-09-07 09:09:33 +00001580 case CCValAssign::Full: break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001581 case CCValAssign::SExt: {
1582 bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1583 Arg, ArgVT, Arg);
Chris Lattnera33649e2008-12-19 17:03:38 +00001584 assert(Emitted && "Failed to emit a sext!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001585 Emitted = true;
Evan Cheng24e3a902008-09-08 06:35:17 +00001586 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001587 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001588 }
1589 case CCValAssign::ZExt: {
1590 bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1591 Arg, ArgVT, Arg);
Chris Lattnera33649e2008-12-19 17:03:38 +00001592 assert(Emitted && "Failed to emit a zext!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001593 Emitted = true;
Evan Cheng24e3a902008-09-08 06:35:17 +00001594 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001595 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001596 }
1597 case CCValAssign::AExt: {
1598 bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1599 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001600 if (!Emitted)
1601 Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
Chris Lattner160f6cc2008-10-15 05:07:36 +00001602 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001603 if (!Emitted)
1604 Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1605 Arg, ArgVT, Arg);
1606
Chris Lattnera33649e2008-12-19 17:03:38 +00001607 assert(Emitted && "Failed to emit a aext!"); Emitted=Emitted;
Evan Cheng24e3a902008-09-08 06:35:17 +00001608 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001609 break;
1610 }
Dan Gohmanc3c9c482009-08-05 05:33:42 +00001611 case CCValAssign::BCvt: {
1612 unsigned BC = FastEmit_r(ArgVT.getSimpleVT(), VA.getLocVT().getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +00001613 ISD::BIT_CONVERT, Arg, /*TODO: Kill=*/false);
Dan Gohmanc3c9c482009-08-05 05:33:42 +00001614 assert(BC != 0 && "Failed to emit a bitcast!");
1615 Arg = BC;
1616 ArgVT = VA.getLocVT();
1617 break;
1618 }
Evan Cheng24e3a902008-09-08 06:35:17 +00001619 }
Evan Chengf3d4efe2008-09-07 09:09:33 +00001620
1621 if (VA.isRegLoc()) {
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001622 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1623 VA.getLocReg()).addReg(Arg);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001624 RegArgs.push_back(VA.getLocReg());
1625 } else {
1626 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman0586d912008-09-10 20:11:02 +00001627 X86AddressMode AM;
1628 AM.Base.Reg = StackPtr;
1629 AM.Disp = LocMemOffset;
Dan Gohman46510a72010-04-15 01:51:59 +00001630 const Value *ArgVal = ArgVals[VA.getValNo()];
Chris Lattner241ab472008-10-15 05:38:32 +00001631
1632 // If this is a really simple value, emit this with the Value* version of
1633 // X86FastEmitStore. If it isn't simple, we don't want to do this, as it
1634 // can cause us to reevaluate the argument.
1635 if (isa<ConstantInt>(ArgVal) || isa<ConstantPointerNull>(ArgVal))
1636 X86FastEmitStore(ArgVT, ArgVal, AM);
1637 else
1638 X86FastEmitStore(ArgVT, Arg, AM);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001639 }
1640 }
1641
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001642 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1643 // GOT pointer.
Chris Lattner15a380a2009-07-09 04:39:06 +00001644 if (Subtarget->isPICStyleGOT()) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001645 unsigned Base = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001646 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1647 X86::EBX).addReg(Base);
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001648 }
Chris Lattner51e8eab2009-07-09 06:34:26 +00001649
Evan Chengf3d4efe2008-09-07 09:09:33 +00001650 // Issue the call.
Chris Lattner51e8eab2009-07-09 06:34:26 +00001651 MachineInstrBuilder MIB;
1652 if (CalleeOp) {
1653 // Register-indirect call.
1654 unsigned CallOpc = Subtarget->is64Bit() ? X86::CALL64r : X86::CALL32r;
Dan Gohman84023e02010-07-10 09:00:22 +00001655 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
1656 .addReg(CalleeOp);
Chris Lattner51e8eab2009-07-09 06:34:26 +00001657
1658 } else {
1659 // Direct call.
1660 assert(GV && "Not a direct call");
1661 unsigned CallOpc =
1662 Subtarget->is64Bit() ? X86::CALL64pcrel32 : X86::CALLpcrel32;
1663
1664 // See if we need any target-specific flags on the GV operand.
1665 unsigned char OpFlags = 0;
1666
1667 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1668 // external symbols most go through the PLT in PIC mode. If the symbol
1669 // has hidden or protected visibility, or if it is static or local, then
1670 // we don't need to use the PLT - we can directly call it.
1671 if (Subtarget->isTargetELF() &&
1672 TM.getRelocationModel() == Reloc::PIC_ &&
1673 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
1674 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001675 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner51e8eab2009-07-09 06:34:26 +00001676 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1677 Subtarget->getDarwinVers() < 9) {
1678 // PC-relative references to external symbols should go through $stub,
1679 // unless we're building with the leopard linker or later, which
1680 // automatically synthesizes these stubs.
1681 OpFlags = X86II::MO_DARWIN_STUB;
1682 }
1683
1684
Dan Gohman84023e02010-07-10 09:00:22 +00001685 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(CallOpc))
1686 .addGlobalAddress(GV, 0, OpFlags);
Chris Lattner51e8eab2009-07-09 06:34:26 +00001687 }
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001688
1689 // Add an implicit use GOT pointer in EBX.
Chris Lattner15a380a2009-07-09 04:39:06 +00001690 if (Subtarget->isPICStyleGOT())
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001691 MIB.addReg(X86::EBX);
1692
Evan Chengf3d4efe2008-09-07 09:09:33 +00001693 // Add implicit physical register uses to the call.
Dan Gohman8c3f8b62008-10-07 22:10:33 +00001694 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1695 MIB.addReg(RegArgs[i]);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001696
1697 // Issue CALLSEQ_END
Dan Gohman6d4b0522008-10-01 18:28:06 +00001698 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
Dan Gohman84023e02010-07-10 09:00:22 +00001699 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(AdjStackUp))
1700 .addImm(NumBytes).addImm(0);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001701
1702 // Now handle call return value (if any).
Dan Gohmandb497122010-06-18 23:28:01 +00001703 SmallVector<unsigned, 4> UsedRegs;
Owen Anderson825b72b2009-08-11 20:47:22 +00001704 if (RetVT.getSimpleVT().SimpleTy != MVT::isVoid) {
Evan Chengf3d4efe2008-09-07 09:09:33 +00001705 SmallVector<CCValAssign, 16> RVLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001706 CCState CCInfo(CC, false, TM, RVLocs, I->getParent()->getContext());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001707 CCInfo.AnalyzeCallResult(RetVT, RetCC_X86);
1708
1709 // Copy all of the result registers out of their specified physreg.
1710 assert(RVLocs.size() == 1 && "Can't handle multi-value calls!");
Owen Andersone50ed302009-08-10 22:56:29 +00001711 EVT CopyVT = RVLocs[0].getValVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001712 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001713
1714 // If this is a call to a function that returns an fp value on the x87 fp
1715 // stack, but where we prefer to use the value in xmm registers, copy it
1716 // out as F80 and use a truncate to move it from fp stack reg to xmm reg.
1717 if ((RVLocs[0].getLocReg() == X86::ST0 ||
1718 RVLocs[0].getLocReg() == X86::ST1) &&
1719 isScalarFPTypeInSSEReg(RVLocs[0].getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 CopyVT = MVT::f80;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001721 DstRC = X86::RFP80RegisterClass;
1722 }
1723
1724 unsigned ResultReg = createResultReg(DstRC);
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +00001725 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1726 ResultReg).addReg(RVLocs[0].getLocReg());
Dan Gohmandb497122010-06-18 23:28:01 +00001727 UsedRegs.push_back(RVLocs[0].getLocReg());
1728
Evan Chengf3d4efe2008-09-07 09:09:33 +00001729 if (CopyVT != RVLocs[0].getValVT()) {
1730 // Round the F80 the right size, which also moves to the appropriate xmm
1731 // register. This is accomplished by storing the F80 value in memory and
1732 // then loading it back. Ewww...
Owen Andersone50ed302009-08-10 22:56:29 +00001733 EVT ResVT = RVLocs[0].getValVT();
Owen Anderson825b72b2009-08-11 20:47:22 +00001734 unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001735 unsigned MemSize = ResVT.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001736 int FI = MFI.CreateStackObject(MemSize, MemSize, false);
Dan Gohman84023e02010-07-10 09:00:22 +00001737 addFrameReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1738 TII.get(Opc)), FI)
1739 .addReg(ResultReg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001740 DstRC = ResVT == MVT::f32
Evan Chengf3d4efe2008-09-07 09:09:33 +00001741 ? X86::FR32RegisterClass : X86::FR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001742 Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001743 ResultReg = createResultReg(DstRC);
Dan Gohman84023e02010-07-10 09:00:22 +00001744 addFrameReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1745 TII.get(Opc), ResultReg), FI);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001746 }
1747
Evan Chengdebdea02008-09-08 17:15:42 +00001748 if (AndToI1) {
1749 // Mask out all but lowest bit for some call which produces an i1.
1750 unsigned AndResult = createResultReg(X86::GR8RegisterClass);
Dan Gohman84023e02010-07-10 09:00:22 +00001751 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001752 TII.get(X86::AND8ri), AndResult).addReg(ResultReg).addImm(1);
Evan Chengdebdea02008-09-08 17:15:42 +00001753 ResultReg = AndResult;
1754 }
1755
Evan Chengf3d4efe2008-09-07 09:09:33 +00001756 UpdateValueMap(I, ResultReg);
1757 }
1758
Dan Gohmandb497122010-06-18 23:28:01 +00001759 // Set all unused physreg defs as dead.
1760 static_cast<MachineInstr *>(MIB)->setPhysRegsDeadExcept(UsedRegs, TRI);
1761
Evan Chengf3d4efe2008-09-07 09:09:33 +00001762 return true;
1763}
1764
1765
Dan Gohman99b21822008-08-28 23:21:34 +00001766bool
Dan Gohman46510a72010-04-15 01:51:59 +00001767X86FastISel::TargetSelectInstruction(const Instruction *I) {
Dan Gohman99b21822008-08-28 23:21:34 +00001768 switch (I->getOpcode()) {
1769 default: break;
Evan Cheng8b19e562008-09-03 06:44:39 +00001770 case Instruction::Load:
Dan Gohman3df24e62008-09-03 23:12:08 +00001771 return X86SelectLoad(I);
Owen Anderson79924eb2008-09-04 16:48:33 +00001772 case Instruction::Store:
1773 return X86SelectStore(I);
Dan Gohman84023e02010-07-10 09:00:22 +00001774 case Instruction::Ret:
1775 return X86SelectRet(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +00001776 case Instruction::ICmp:
1777 case Instruction::FCmp:
1778 return X86SelectCmp(I);
Dan Gohmand89ae992008-09-05 01:06:14 +00001779 case Instruction::ZExt:
1780 return X86SelectZExt(I);
1781 case Instruction::Br:
1782 return X86SelectBranch(I);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001783 case Instruction::Call:
1784 return X86SelectCall(I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001785 case Instruction::LShr:
1786 case Instruction::AShr:
1787 case Instruction::Shl:
1788 return X86SelectShift(I);
1789 case Instruction::Select:
1790 return X86SelectSelect(I);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001791 case Instruction::Trunc:
1792 return X86SelectTrunc(I);
Dan Gohman78efce62008-09-10 21:02:08 +00001793 case Instruction::FPExt:
1794 return X86SelectFPExt(I);
1795 case Instruction::FPTrunc:
1796 return X86SelectFPTrunc(I);
Bill Wendling52370a12008-12-09 02:42:50 +00001797 case Instruction::ExtractValue:
1798 return X86SelectExtractValue(I);
Dan Gohman474d3b32009-03-13 23:53:06 +00001799 case Instruction::IntToPtr: // Deliberate fall-through.
1800 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +00001801 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1802 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman474d3b32009-03-13 23:53:06 +00001803 if (DstVT.bitsGT(SrcVT))
1804 return X86SelectZExt(I);
1805 if (DstVT.bitsLT(SrcVT))
1806 return X86SelectTrunc(I);
1807 unsigned Reg = getRegForValue(I->getOperand(0));
1808 if (Reg == 0) return false;
1809 UpdateValueMap(I, Reg);
1810 return true;
1811 }
Dan Gohman99b21822008-08-28 23:21:34 +00001812 }
1813
1814 return false;
1815}
1816
Dan Gohman46510a72010-04-15 01:51:59 +00001817unsigned X86FastISel::TargetMaterializeConstant(const Constant *C) {
Owen Andersone50ed302009-08-10 22:56:29 +00001818 EVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001819 if (!isTypeLegal(C->getType(), VT))
Owen Anderson95267a12008-09-05 00:06:23 +00001820 return false;
1821
1822 // Get opcode and regclass of the output for the given load instruction.
1823 unsigned Opc = 0;
1824 const TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 switch (VT.getSimpleVT().SimpleTy) {
Owen Anderson95267a12008-09-05 00:06:23 +00001826 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00001827 case MVT::i8:
Owen Anderson95267a12008-09-05 00:06:23 +00001828 Opc = X86::MOV8rm;
1829 RC = X86::GR8RegisterClass;
1830 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001831 case MVT::i16:
Owen Anderson95267a12008-09-05 00:06:23 +00001832 Opc = X86::MOV16rm;
1833 RC = X86::GR16RegisterClass;
1834 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001835 case MVT::i32:
Owen Anderson95267a12008-09-05 00:06:23 +00001836 Opc = X86::MOV32rm;
1837 RC = X86::GR32RegisterClass;
1838 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 case MVT::i64:
Owen Anderson95267a12008-09-05 00:06:23 +00001840 // Must be in x86-64 mode.
1841 Opc = X86::MOV64rm;
1842 RC = X86::GR64RegisterClass;
1843 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 case MVT::f32:
Owen Anderson95267a12008-09-05 00:06:23 +00001845 if (Subtarget->hasSSE1()) {
1846 Opc = X86::MOVSSrm;
1847 RC = X86::FR32RegisterClass;
1848 } else {
1849 Opc = X86::LD_Fp32m;
1850 RC = X86::RFP32RegisterClass;
1851 }
1852 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 case MVT::f64:
Owen Anderson95267a12008-09-05 00:06:23 +00001854 if (Subtarget->hasSSE2()) {
1855 Opc = X86::MOVSDrm;
1856 RC = X86::FR64RegisterClass;
1857 } else {
1858 Opc = X86::LD_Fp64m;
1859 RC = X86::RFP64RegisterClass;
1860 }
1861 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001862 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +00001863 // No f80 support yet.
1864 return false;
Owen Anderson95267a12008-09-05 00:06:23 +00001865 }
1866
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001867 // Materialize addresses with LEA instructions.
Owen Anderson95267a12008-09-05 00:06:23 +00001868 if (isa<GlobalValue>(C)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001869 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001870 if (X86SelectAddress(C, AM)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 if (TLI.getPointerTy() == MVT::i32)
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001872 Opc = X86::LEA32r;
1873 else
1874 Opc = X86::LEA64r;
1875 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001876 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1877 TII.get(Opc), ResultReg), AM);
Owen Anderson95267a12008-09-05 00:06:23 +00001878 return ResultReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001879 }
Evan Cheng0de588f2008-09-05 21:00:03 +00001880 return 0;
Owen Anderson95267a12008-09-05 00:06:23 +00001881 }
1882
Owen Anderson3b217c62008-09-06 01:11:01 +00001883 // MachineConstantPool wants an explicit alignment.
Evan Cheng1606e8e2009-03-13 07:51:59 +00001884 unsigned Align = TD.getPrefTypeAlignment(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001885 if (Align == 0) {
1886 // Alignment of vector types. FIXME!
Duncan Sands777d2302009-05-09 07:06:46 +00001887 Align = TD.getTypeAllocSize(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001888 }
Owen Anderson95267a12008-09-05 00:06:23 +00001889
Dan Gohman5396c992008-09-30 01:21:32 +00001890 // x86-32 PIC requires a PIC base register for constant pools.
1891 unsigned PICBase = 0;
Chris Lattner89da6992009-06-27 01:31:51 +00001892 unsigned char OpFlag = 0;
Chris Lattnere2c92082009-07-10 21:00:45 +00001893 if (Subtarget->isPICStyleStubPIC()) { // Not dynamic-no-pic
Chris Lattner15a380a2009-07-09 04:39:06 +00001894 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Dan Gohmana4160c32010-07-07 16:29:44 +00001895 PICBase = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Chris Lattner15a380a2009-07-09 04:39:06 +00001896 } else if (Subtarget->isPICStyleGOT()) {
1897 OpFlag = X86II::MO_GOTOFF;
Dan Gohmana4160c32010-07-07 16:29:44 +00001898 PICBase = getInstrInfo()->getGlobalBaseReg(FuncInfo.MF);
Chris Lattner15a380a2009-07-09 04:39:06 +00001899 } else if (Subtarget->isPICStyleRIPRel() &&
1900 TM.getCodeModel() == CodeModel::Small) {
1901 PICBase = X86::RIP;
Chris Lattner89da6992009-06-27 01:31:51 +00001902 }
Dan Gohman5396c992008-09-30 01:21:32 +00001903
1904 // Create the load from the constant pool.
Dan Gohman0586d912008-09-10 20:11:02 +00001905 unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align);
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001906 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001907 addConstantPoolReference(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1908 TII.get(Opc), ResultReg),
Chris Lattner89da6992009-06-27 01:31:51 +00001909 MCPOffset, PICBase, OpFlag);
Dan Gohman5396c992008-09-30 01:21:32 +00001910
Owen Anderson95267a12008-09-05 00:06:23 +00001911 return ResultReg;
1912}
1913
Dan Gohman46510a72010-04-15 01:51:59 +00001914unsigned X86FastISel::TargetMaterializeAlloca(const AllocaInst *C) {
Dan Gohman4e6ed5e2008-10-03 01:27:49 +00001915 // Fail on dynamic allocas. At this point, getRegForValue has already
1916 // checked its CSE maps, so if we're here trying to handle a dynamic
1917 // alloca, we're not going to succeed. X86SelectAddress has a
1918 // check for dynamic allocas, because it's called directly from
1919 // various places, but TargetMaterializeAlloca also needs a check
1920 // in order to avoid recursion between getRegForValue,
1921 // X86SelectAddrss, and TargetMaterializeAlloca.
Dan Gohmana4160c32010-07-07 16:29:44 +00001922 if (!FuncInfo.StaticAllocaMap.count(C))
Dan Gohman4e6ed5e2008-10-03 01:27:49 +00001923 return 0;
1924
Dan Gohman0586d912008-09-10 20:11:02 +00001925 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001926 if (!X86SelectAddress(C, AM))
Dan Gohman0586d912008-09-10 20:11:02 +00001927 return 0;
1928 unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
1929 TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy());
1930 unsigned ResultReg = createResultReg(RC);
Dan Gohman84023e02010-07-10 09:00:22 +00001931 addFullAddress(BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
1932 TII.get(Opc), ResultReg), AM);
Dan Gohman0586d912008-09-10 20:11:02 +00001933 return ResultReg;
1934}
1935
Evan Chengc3f44b02008-09-03 00:03:49 +00001936namespace llvm {
Dan Gohmana4160c32010-07-07 16:29:44 +00001937 llvm::FastISel *X86::createFastISel(FunctionLoweringInfo &funcInfo) {
1938 return new X86FastISel(funcInfo);
Evan Chengc3f44b02008-09-03 00:03:49 +00001939 }
Dan Gohman99b21822008-08-28 23:21:34 +00001940}