blob: 7bbe6ab5751703557287c6605792f42e8c2c8e02 [file] [log] [blame]
Dan Gohman1adf1b02008-08-19 21:45:35 +00001//===-- X86FastISel.cpp - X86 FastISel implementation ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the X86-specific support for the FastISel class. Much
11// of the target-specific code is generated by tablegen in the file
12// X86GenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "X86.h"
Evan Cheng8b19e562008-09-03 06:44:39 +000017#include "X86InstrBuilder.h"
Evan Cheng88e30412008-09-03 01:04:47 +000018#include "X86RegisterInfo.h"
19#include "X86Subtarget.h"
Dan Gohman22bb3112008-08-22 00:20:26 +000020#include "X86TargetMachine.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000021#include "llvm/CallingConv.h"
Dan Gohman6e3f05f2008-09-04 23:26:51 +000022#include "llvm/DerivedTypes.h"
Dan Gohmane9865942009-02-23 22:03:08 +000023#include "llvm/GlobalVariable.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000024#include "llvm/Instructions.h"
Chris Lattnera9a42252009-04-12 07:36:01 +000025#include "llvm/IntrinsicInst.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000026#include "llvm/CodeGen/FastISel.h"
Owen Anderson95267a12008-09-05 00:06:23 +000027#include "llvm/CodeGen/MachineConstantPool.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Owen Anderson667d8f72008-08-29 17:45:56 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengf3d4efe2008-09-07 09:09:33 +000030#include "llvm/Support/CallSite.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000031#include "llvm/Support/ErrorHandling.h"
Dan Gohman35893082008-09-18 23:23:44 +000032#include "llvm/Support/GetElementPtrTypeIterator.h"
Evan Cheng381993f2010-01-27 00:00:57 +000033#include "llvm/Target/TargetOptions.h"
Evan Chengc3f44b02008-09-03 00:03:49 +000034using namespace llvm;
35
Chris Lattner087fcf32009-03-08 18:44:31 +000036namespace {
37
Evan Chengc3f44b02008-09-03 00:03:49 +000038class X86FastISel : public FastISel {
39 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
40 /// make the right decision when generating code for different targets.
41 const X86Subtarget *Subtarget;
Evan Chengf3d4efe2008-09-07 09:09:33 +000042
43 /// StackPtr - Register used as the stack pointer.
44 ///
45 unsigned StackPtr;
46
47 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
48 /// floating point ops.
49 /// When SSE is available, use it for f32 operations.
50 /// When SSE2 is available, use it for f64 operations.
51 bool X86ScalarSSEf64;
52 bool X86ScalarSSEf32;
53
Evan Cheng8b19e562008-09-03 06:44:39 +000054public:
Dan Gohman3df24e62008-09-03 23:12:08 +000055 explicit X86FastISel(MachineFunction &mf,
56 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +000057 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmanf81eca02010-04-22 20:46:50 +000058 DenseMap<const AllocaInst *, int> &am,
59 std::vector<std::pair<MachineInstr*, unsigned> > &pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +000060#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +000061 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +000062#endif
63 )
Dan Gohmanf81eca02010-04-22 20:46:50 +000064 : FastISel(mf, vm, bm, am, pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +000065#ifndef NDEBUG
66 , cil
67#endif
68 ) {
Evan Cheng88e30412008-09-03 01:04:47 +000069 Subtarget = &TM.getSubtarget<X86Subtarget>();
Evan Chengf3d4efe2008-09-07 09:09:33 +000070 StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
71 X86ScalarSSEf64 = Subtarget->hasSSE2();
72 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng88e30412008-09-03 01:04:47 +000073 }
Evan Chengc3f44b02008-09-03 00:03:49 +000074
Dan Gohman46510a72010-04-15 01:51:59 +000075 virtual bool TargetSelectInstruction(const Instruction *I);
Evan Chengc3f44b02008-09-03 00:03:49 +000076
Dan Gohman1adf1b02008-08-19 21:45:35 +000077#include "X86GenFastISel.inc"
Evan Cheng8b19e562008-09-03 06:44:39 +000078
79private:
Dan Gohman46510a72010-04-15 01:51:59 +000080 bool X86FastEmitCompare(const Value *LHS, const Value *RHS, EVT VT);
Chris Lattner9a08a612008-10-15 04:26:38 +000081
Owen Andersone50ed302009-08-10 22:56:29 +000082 bool X86FastEmitLoad(EVT VT, const X86AddressMode &AM, unsigned &RR);
Evan Cheng0de588f2008-09-05 21:00:03 +000083
Dan Gohman46510a72010-04-15 01:51:59 +000084 bool X86FastEmitStore(EVT VT, const Value *Val,
Chris Lattner438949a2008-10-15 05:30:52 +000085 const X86AddressMode &AM);
Owen Andersone50ed302009-08-10 22:56:29 +000086 bool X86FastEmitStore(EVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +000087 const X86AddressMode &AM);
Evan Cheng24e3a902008-09-08 06:35:17 +000088
Owen Andersone50ed302009-08-10 22:56:29 +000089 bool X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT, unsigned Src, EVT SrcVT,
Evan Cheng24e3a902008-09-08 06:35:17 +000090 unsigned &ResultReg);
Evan Cheng0de588f2008-09-05 21:00:03 +000091
Dan Gohman46510a72010-04-15 01:51:59 +000092 bool X86SelectAddress(const Value *V, X86AddressMode &AM);
93 bool X86SelectCallAddress(const Value *V, X86AddressMode &AM);
Dan Gohman0586d912008-09-10 20:11:02 +000094
Dan Gohman46510a72010-04-15 01:51:59 +000095 bool X86SelectLoad(const Instruction *I);
Owen Andersona3971df2008-09-04 07:08:58 +000096
Dan Gohman46510a72010-04-15 01:51:59 +000097 bool X86SelectStore(const Instruction *I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +000098
Dan Gohman46510a72010-04-15 01:51:59 +000099 bool X86SelectCmp(const Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +0000100
Dan Gohman46510a72010-04-15 01:51:59 +0000101 bool X86SelectZExt(const Instruction *I);
Dan Gohmand89ae992008-09-05 01:06:14 +0000102
Dan Gohman46510a72010-04-15 01:51:59 +0000103 bool X86SelectBranch(const Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000104
Dan Gohman46510a72010-04-15 01:51:59 +0000105 bool X86SelectShift(const Instruction *I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000106
Dan Gohman46510a72010-04-15 01:51:59 +0000107 bool X86SelectSelect(const Instruction *I);
Evan Cheng0de588f2008-09-05 21:00:03 +0000108
Dan Gohman46510a72010-04-15 01:51:59 +0000109 bool X86SelectTrunc(const Instruction *I);
Dan Gohmand98d6202008-10-02 22:15:21 +0000110
Dan Gohman46510a72010-04-15 01:51:59 +0000111 bool X86SelectFPExt(const Instruction *I);
112 bool X86SelectFPTrunc(const Instruction *I);
Dan Gohman78efce62008-09-10 21:02:08 +0000113
Dan Gohman46510a72010-04-15 01:51:59 +0000114 bool X86SelectExtractValue(const Instruction *I);
Bill Wendling52370a12008-12-09 02:42:50 +0000115
Dan Gohman46510a72010-04-15 01:51:59 +0000116 bool X86VisitIntrinsicCall(const IntrinsicInst &I);
117 bool X86SelectCall(const Instruction *I);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000118
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000119 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool isTailCall = false);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000120
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000121 const X86InstrInfo *getInstrInfo() const {
Dan Gohman97135e12008-09-26 19:15:30 +0000122 return getTargetMachine()->getInstrInfo();
123 }
124 const X86TargetMachine *getTargetMachine() const {
125 return static_cast<const X86TargetMachine *>(&TM);
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000126 }
127
Dan Gohman46510a72010-04-15 01:51:59 +0000128 unsigned TargetMaterializeConstant(const Constant *C);
Dan Gohman0586d912008-09-10 20:11:02 +0000129
Dan Gohman46510a72010-04-15 01:51:59 +0000130 unsigned TargetMaterializeAlloca(const AllocaInst *C);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000131
132 /// isScalarFPTypeInSSEReg - Return true if the specified scalar FP type is
133 /// computed in an SSE register, not on the X87 floating point stack.
Owen Andersone50ed302009-08-10 22:56:29 +0000134 bool isScalarFPTypeInSSEReg(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 return (VT == MVT::f64 && X86ScalarSSEf64) || // f64 is when SSE2
136 (VT == MVT::f32 && X86ScalarSSEf32); // f32 is when SSE1
Evan Chengf3d4efe2008-09-07 09:09:33 +0000137 }
138
Owen Andersone50ed302009-08-10 22:56:29 +0000139 bool isTypeLegal(const Type *Ty, EVT &VT, bool AllowI1 = false);
Evan Chengc3f44b02008-09-03 00:03:49 +0000140};
Chris Lattner087fcf32009-03-08 18:44:31 +0000141
142} // end anonymous namespace.
Dan Gohman99b21822008-08-28 23:21:34 +0000143
Owen Andersone50ed302009-08-10 22:56:29 +0000144bool X86FastISel::isTypeLegal(const Type *Ty, EVT &VT, bool AllowI1) {
Chris Lattner160f6cc2008-10-15 05:07:36 +0000145 VT = TLI.getValueType(Ty, /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 if (VT == MVT::Other || !VT.isSimple())
Evan Chengf3d4efe2008-09-07 09:09:33 +0000147 // Unhandled type. Halt "fast" selection and bail.
148 return false;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000149
Dan Gohman9b66d732008-09-30 00:48:39 +0000150 // For now, require SSE/SSE2 for performing floating-point operations,
151 // since x87 requires additional work.
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 if (VT == MVT::f64 && !X86ScalarSSEf64)
Dan Gohman9b66d732008-09-30 00:48:39 +0000153 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 if (VT == MVT::f32 && !X86ScalarSSEf32)
Dan Gohman9b66d732008-09-30 00:48:39 +0000155 return false;
156 // Similarly, no f80 support yet.
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 if (VT == MVT::f80)
Dan Gohman9b66d732008-09-30 00:48:39 +0000158 return false;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000159 // We only handle legal types. For example, on x86-32 the instruction
160 // selector contains all of the 64-bit instructions from x86-64,
161 // under the assumption that i64 won't be used if the target doesn't
162 // support it.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 return (AllowI1 && VT == MVT::i1) || TLI.isTypeLegal(VT);
Evan Chengf3d4efe2008-09-07 09:09:33 +0000164}
165
166#include "X86GenCallingConv.inc"
167
168/// CCAssignFnForCall - Selects the correct CCAssignFn for a given calling
169/// convention.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000170CCAssignFn *X86FastISel::CCAssignFnForCall(CallingConv::ID CC,
171 bool isTaillCall) {
Evan Chengf3d4efe2008-09-07 09:09:33 +0000172 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +0000173 if (CC == CallingConv::GHC)
174 return CC_X86_64_GHC;
175 else if (Subtarget->isTargetWin64())
Evan Chengf3d4efe2008-09-07 09:09:33 +0000176 return CC_X86_Win64_C;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000177 else
178 return CC_X86_64_C;
179 }
180
181 if (CC == CallingConv::X86_FastCall)
182 return CC_X86_32_FastCall;
Anton Korobeynikovded05e32010-05-16 09:08:45 +0000183 else if (CC == CallingConv::X86_ThisCall)
184 return CC_X86_32_ThisCall;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000185 else if (CC == CallingConv::Fast)
186 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +0000187 else if (CC == CallingConv::GHC)
188 return CC_X86_32_GHC;
Evan Chengf3d4efe2008-09-07 09:09:33 +0000189 else
190 return CC_X86_32_C;
191}
192
Evan Cheng0de588f2008-09-05 21:00:03 +0000193/// X86FastEmitLoad - Emit a machine instruction to load a value of type VT.
Evan Chengf3d4efe2008-09-07 09:09:33 +0000194/// The address is either pre-computed, i.e. Ptr, or a GlobalAddress, i.e. GV.
Evan Cheng0de588f2008-09-05 21:00:03 +0000195/// Return true and the result register by reference if it is possible.
Owen Andersone50ed302009-08-10 22:56:29 +0000196bool X86FastISel::X86FastEmitLoad(EVT VT, const X86AddressMode &AM,
Evan Cheng0de588f2008-09-05 21:00:03 +0000197 unsigned &ResultReg) {
198 // Get opcode and regclass of the output for the given load instruction.
199 unsigned Opc = 0;
200 const TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 switch (VT.getSimpleVT().SimpleTy) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000202 default: return false;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000203 case MVT::i1:
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 case MVT::i8:
Evan Cheng0de588f2008-09-05 21:00:03 +0000205 Opc = X86::MOV8rm;
206 RC = X86::GR8RegisterClass;
207 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 case MVT::i16:
Evan Cheng0de588f2008-09-05 21:00:03 +0000209 Opc = X86::MOV16rm;
210 RC = X86::GR16RegisterClass;
211 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 case MVT::i32:
Evan Cheng0de588f2008-09-05 21:00:03 +0000213 Opc = X86::MOV32rm;
214 RC = X86::GR32RegisterClass;
215 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 case MVT::i64:
Evan Cheng0de588f2008-09-05 21:00:03 +0000217 // Must be in x86-64 mode.
218 Opc = X86::MOV64rm;
219 RC = X86::GR64RegisterClass;
220 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 case MVT::f32:
Evan Cheng0de588f2008-09-05 21:00:03 +0000222 if (Subtarget->hasSSE1()) {
223 Opc = X86::MOVSSrm;
224 RC = X86::FR32RegisterClass;
225 } else {
226 Opc = X86::LD_Fp32m;
227 RC = X86::RFP32RegisterClass;
228 }
229 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 case MVT::f64:
Evan Cheng0de588f2008-09-05 21:00:03 +0000231 if (Subtarget->hasSSE2()) {
232 Opc = X86::MOVSDrm;
233 RC = X86::FR64RegisterClass;
234 } else {
235 Opc = X86::LD_Fp64m;
236 RC = X86::RFP64RegisterClass;
237 }
238 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +0000240 // No f80 support yet.
241 return false;
Evan Cheng0de588f2008-09-05 21:00:03 +0000242 }
243
244 ResultReg = createResultReg(RC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000245 addFullAddress(BuildMI(MBB, DL, TII.get(Opc), ResultReg), AM);
Evan Cheng0de588f2008-09-05 21:00:03 +0000246 return true;
247}
248
Evan Chengf3d4efe2008-09-07 09:09:33 +0000249/// X86FastEmitStore - Emit a machine instruction to store a value Val of
250/// type VT. The address is either pre-computed, consisted of a base ptr, Ptr
251/// and a displacement offset, or a GlobalAddress,
Evan Cheng0de588f2008-09-05 21:00:03 +0000252/// i.e. V. Return true if it is possible.
253bool
Owen Andersone50ed302009-08-10 22:56:29 +0000254X86FastISel::X86FastEmitStore(EVT VT, unsigned Val,
Dan Gohman0586d912008-09-10 20:11:02 +0000255 const X86AddressMode &AM) {
Dan Gohman863890e2008-09-08 16:31:35 +0000256 // Get opcode and regclass of the output for the given store instruction.
Evan Cheng0de588f2008-09-05 21:00:03 +0000257 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 switch (VT.getSimpleVT().SimpleTy) {
259 case MVT::f80: // No f80 support yet.
Evan Cheng0de588f2008-09-05 21:00:03 +0000260 default: return false;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000261 case MVT::i1: {
262 // Mask out all but lowest bit.
263 unsigned AndResult = createResultReg(X86::GR8RegisterClass);
264 BuildMI(MBB, DL,
265 TII.get(X86::AND8ri), AndResult).addReg(Val).addImm(1);
266 Val = AndResult;
267 }
268 // FALLTHROUGH, handling i1 as i8.
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 case MVT::i8: Opc = X86::MOV8mr; break;
270 case MVT::i16: Opc = X86::MOV16mr; break;
271 case MVT::i32: Opc = X86::MOV32mr; break;
272 case MVT::i64: Opc = X86::MOV64mr; break; // Must be in x86-64 mode.
273 case MVT::f32:
Chris Lattner438949a2008-10-15 05:30:52 +0000274 Opc = Subtarget->hasSSE1() ? X86::MOVSSmr : X86::ST_Fp32m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000275 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 case MVT::f64:
Chris Lattner438949a2008-10-15 05:30:52 +0000277 Opc = Subtarget->hasSSE2() ? X86::MOVSDmr : X86::ST_Fp64m;
Evan Cheng0de588f2008-09-05 21:00:03 +0000278 break;
Evan Cheng0de588f2008-09-05 21:00:03 +0000279 }
Chris Lattner438949a2008-10-15 05:30:52 +0000280
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000281 addFullAddress(BuildMI(MBB, DL, TII.get(Opc)), AM).addReg(Val);
Evan Cheng0de588f2008-09-05 21:00:03 +0000282 return true;
283}
284
Dan Gohman46510a72010-04-15 01:51:59 +0000285bool X86FastISel::X86FastEmitStore(EVT VT, const Value *Val,
Chris Lattner438949a2008-10-15 05:30:52 +0000286 const X86AddressMode &AM) {
287 // Handle 'null' like i32/i64 0.
288 if (isa<ConstantPointerNull>(Val))
Owen Anderson1d0be152009-08-13 21:58:54 +0000289 Val = Constant::getNullValue(TD.getIntPtrType(Val->getContext()));
Chris Lattner438949a2008-10-15 05:30:52 +0000290
291 // If this is a store of a simple constant, fold the constant into the store.
Dan Gohman46510a72010-04-15 01:51:59 +0000292 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Val)) {
Chris Lattner438949a2008-10-15 05:30:52 +0000293 unsigned Opc = 0;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000294 bool Signed = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner438949a2008-10-15 05:30:52 +0000296 default: break;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000297 case MVT::i1: Signed = false; // FALLTHROUGH to handle as i8.
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 case MVT::i8: Opc = X86::MOV8mi; break;
299 case MVT::i16: Opc = X86::MOV16mi; break;
300 case MVT::i32: Opc = X86::MOV32mi; break;
301 case MVT::i64:
Chris Lattner438949a2008-10-15 05:30:52 +0000302 // Must be a 32-bit sign extended value.
303 if ((int)CI->getSExtValue() == CI->getSExtValue())
304 Opc = X86::MOV64mi32;
305 break;
306 }
307
308 if (Opc) {
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000309 addFullAddress(BuildMI(MBB, DL, TII.get(Opc)), AM)
John McCall795ee9d2010-04-06 23:35:53 +0000310 .addImm(Signed ? (uint64_t) CI->getSExtValue() :
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000311 CI->getZExtValue());
Chris Lattner438949a2008-10-15 05:30:52 +0000312 return true;
313 }
314 }
315
316 unsigned ValReg = getRegForValue(Val);
317 if (ValReg == 0)
Chris Lattner438949a2008-10-15 05:30:52 +0000318 return false;
319
320 return X86FastEmitStore(VT, ValReg, AM);
321}
322
Evan Cheng24e3a902008-09-08 06:35:17 +0000323/// X86FastEmitExtend - Emit a machine instruction to extend a value Src of
324/// type SrcVT to type DstVT using the specified extension opcode Opc (e.g.
325/// ISD::SIGN_EXTEND).
Owen Andersone50ed302009-08-10 22:56:29 +0000326bool X86FastISel::X86FastEmitExtend(ISD::NodeType Opc, EVT DstVT,
327 unsigned Src, EVT SrcVT,
Evan Cheng24e3a902008-09-08 06:35:17 +0000328 unsigned &ResultReg) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000329 unsigned RR = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(), Opc,
330 Src, /*TODO: Kill=*/false);
Owen Andersonac34a002008-09-11 19:44:55 +0000331
332 if (RR != 0) {
333 ResultReg = RR;
334 return true;
335 } else
336 return false;
Evan Cheng24e3a902008-09-08 06:35:17 +0000337}
338
Dan Gohman0586d912008-09-10 20:11:02 +0000339/// X86SelectAddress - Attempt to fill in an address from the given value.
340///
Dan Gohman46510a72010-04-15 01:51:59 +0000341bool X86FastISel::X86SelectAddress(const Value *V, X86AddressMode &AM) {
342 const User *U = NULL;
Dan Gohman35893082008-09-18 23:23:44 +0000343 unsigned Opcode = Instruction::UserOp1;
Dan Gohman46510a72010-04-15 01:51:59 +0000344 if (const Instruction *I = dyn_cast<Instruction>(V)) {
Dan Gohman35893082008-09-18 23:23:44 +0000345 Opcode = I->getOpcode();
346 U = I;
Dan Gohman46510a72010-04-15 01:51:59 +0000347 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
Dan Gohman35893082008-09-18 23:23:44 +0000348 Opcode = C->getOpcode();
349 U = C;
350 }
Dan Gohman0586d912008-09-10 20:11:02 +0000351
Chris Lattner868ee942010-06-15 19:08:40 +0000352 if (const PointerType *Ty = dyn_cast<PointerType>(V->getType()))
353 if (Ty->getAddressSpace() > 255)
354 // Fast instruction selection doesn't support pointers through %fs or %gs
355 return false;
356
Dan Gohman35893082008-09-18 23:23:44 +0000357 switch (Opcode) {
358 default: break;
359 case Instruction::BitCast:
360 // Look past bitcasts.
Chris Lattner0aa43de2009-07-10 05:33:42 +0000361 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman35893082008-09-18 23:23:44 +0000362
363 case Instruction::IntToPtr:
364 // Look past no-op inttoptrs.
365 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000366 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman55fdaec2008-12-08 23:50:06 +0000367 break;
Dan Gohman35893082008-09-18 23:23:44 +0000368
369 case Instruction::PtrToInt:
370 // Look past no-op ptrtoints.
371 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000372 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman55fdaec2008-12-08 23:50:06 +0000373 break;
Dan Gohman35893082008-09-18 23:23:44 +0000374
375 case Instruction::Alloca: {
376 // Do static allocas.
377 const AllocaInst *A = cast<AllocaInst>(V);
Dan Gohman0586d912008-09-10 20:11:02 +0000378 DenseMap<const AllocaInst*, int>::iterator SI = StaticAllocaMap.find(A);
Dan Gohman97135e12008-09-26 19:15:30 +0000379 if (SI != StaticAllocaMap.end()) {
380 AM.BaseType = X86AddressMode::FrameIndexBase;
381 AM.Base.FrameIndex = SI->second;
382 return true;
383 }
384 break;
Dan Gohman35893082008-09-18 23:23:44 +0000385 }
386
387 case Instruction::Add: {
388 // Adds of constants are common and easy enough.
Dan Gohman46510a72010-04-15 01:51:59 +0000389 if (const ConstantInt *CI = dyn_cast<ConstantInt>(U->getOperand(1))) {
Dan Gohman09aae462008-09-26 20:04:15 +0000390 uint64_t Disp = (int32_t)AM.Disp + (uint64_t)CI->getSExtValue();
391 // They have to fit in the 32-bit signed displacement field though.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000392 if (isInt<32>(Disp)) {
Dan Gohman09aae462008-09-26 20:04:15 +0000393 AM.Disp = (uint32_t)Disp;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000394 return X86SelectAddress(U->getOperand(0), AM);
Dan Gohman09aae462008-09-26 20:04:15 +0000395 }
Dan Gohman0586d912008-09-10 20:11:02 +0000396 }
Dan Gohman35893082008-09-18 23:23:44 +0000397 break;
398 }
399
400 case Instruction::GetElementPtr: {
Chris Lattnerbfcc8e02010-03-04 19:54:45 +0000401 X86AddressMode SavedAM = AM;
402
Dan Gohman35893082008-09-18 23:23:44 +0000403 // Pattern-match simple GEPs.
Dan Gohman09aae462008-09-26 20:04:15 +0000404 uint64_t Disp = (int32_t)AM.Disp;
Dan Gohman35893082008-09-18 23:23:44 +0000405 unsigned IndexReg = AM.IndexReg;
406 unsigned Scale = AM.Scale;
407 gep_type_iterator GTI = gep_type_begin(U);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000408 // Iterate through the indices, folding what we can. Constants can be
409 // folded, and one dynamic index can be handled, if the scale is supported.
Dan Gohman46510a72010-04-15 01:51:59 +0000410 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end();
Dan Gohman35893082008-09-18 23:23:44 +0000411 i != e; ++i, ++GTI) {
Dan Gohman46510a72010-04-15 01:51:59 +0000412 const Value *Op = *i;
Dan Gohman35893082008-09-18 23:23:44 +0000413 if (const StructType *STy = dyn_cast<StructType>(*GTI)) {
414 const StructLayout *SL = TD.getStructLayout(STy);
415 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
416 Disp += SL->getElementOffset(Idx);
417 } else {
Duncan Sands777d2302009-05-09 07:06:46 +0000418 uint64_t S = TD.getTypeAllocSize(GTI.getIndexedType());
Dan Gohman46510a72010-04-15 01:51:59 +0000419 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
Dan Gohman35893082008-09-18 23:23:44 +0000420 // Constant-offset addressing.
Dan Gohman09aae462008-09-26 20:04:15 +0000421 Disp += CI->getSExtValue() * S;
Dan Gohman35893082008-09-18 23:23:44 +0000422 } else if (IndexReg == 0 &&
Chris Lattner4c1b6062009-06-27 05:24:12 +0000423 (!AM.GV || !Subtarget->isPICStyleRIPRel()) &&
Dan Gohman35893082008-09-18 23:23:44 +0000424 (S == 1 || S == 2 || S == 4 || S == 8)) {
425 // Scaled-index addressing.
426 Scale = S;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000427 IndexReg = getRegForGEPIndex(Op).first;
Dan Gohman35893082008-09-18 23:23:44 +0000428 if (IndexReg == 0)
429 return false;
430 } else
431 // Unsupported.
432 goto unsupported_gep;
433 }
434 }
Dan Gohman09aae462008-09-26 20:04:15 +0000435 // Check for displacement overflow.
Benjamin Kramer34247a02010-03-29 21:13:41 +0000436 if (!isInt<32>(Disp))
Dan Gohman09aae462008-09-26 20:04:15 +0000437 break;
Dan Gohman35893082008-09-18 23:23:44 +0000438 // Ok, the GEP indices were covered by constant-offset and scaled-index
439 // addressing. Update the address state and move on to examining the base.
440 AM.IndexReg = IndexReg;
441 AM.Scale = Scale;
Dan Gohman09aae462008-09-26 20:04:15 +0000442 AM.Disp = (uint32_t)Disp;
Chris Lattner225d4ca2010-03-04 19:48:19 +0000443 if (X86SelectAddress(U->getOperand(0), AM))
444 return true;
445
446 // If we couldn't merge the sub value into this addr mode, revert back to
447 // our address and just match the value instead of completely failing.
448 AM = SavedAM;
449 break;
Dan Gohman35893082008-09-18 23:23:44 +0000450 unsupported_gep:
451 // Ok, the GEP indices weren't all covered.
452 break;
453 }
454 }
455
456 // Handle constant address.
Dan Gohman46510a72010-04-15 01:51:59 +0000457 if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000458 // Can't handle alternate code models yet.
Chris Lattnerf1d6bd52009-07-10 21:03:06 +0000459 if (TM.getCodeModel() != CodeModel::Small)
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000460 return false;
461
Dan Gohman97135e12008-09-26 19:15:30 +0000462 // RIP-relative addresses can't have additional register operands.
Chris Lattner4c1b6062009-06-27 05:24:12 +0000463 if (Subtarget->isPICStyleRIPRel() &&
Dan Gohman97135e12008-09-26 19:15:30 +0000464 (AM.Base.Reg != 0 || AM.IndexReg != 0))
465 return false;
466
Dan Gohmane9865942009-02-23 22:03:08 +0000467 // Can't handle TLS yet.
Dan Gohman46510a72010-04-15 01:51:59 +0000468 if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV))
Dan Gohmane9865942009-02-23 22:03:08 +0000469 if (GVar->isThreadLocal())
470 return false;
471
Chris Lattnerff7727f2009-07-09 06:41:35 +0000472 // Okay, we've committed to selecting this global. Set up the basic address.
Dan Gohman2cc3aa42008-09-25 15:24:26 +0000473 AM.GV = GV;
Chris Lattner18c59872009-06-27 04:16:01 +0000474
Chris Lattner0d786dd2009-07-10 07:48:51 +0000475 // Allow the subtarget to classify the global.
476 unsigned char GVFlags = Subtarget->ClassifyGlobalReference(GV, TM);
477
478 // If this reference is relative to the pic base, set it now.
479 if (isGlobalRelativeToPICBase(GVFlags)) {
Chris Lattner75cdf272009-07-09 06:59:17 +0000480 // FIXME: How do we know Base.Reg is free??
Dan Gohman57c3dac2008-09-30 00:58:23 +0000481 AM.Base.Reg = getInstrInfo()->getGlobalBaseReg(&MF);
Chris Lattner75cdf272009-07-09 06:59:17 +0000482 }
Chris Lattner0d786dd2009-07-10 07:48:51 +0000483
484 // Unless the ABI requires an extra load, return a direct reference to
Chris Lattnerff7727f2009-07-09 06:41:35 +0000485 // the global.
Chris Lattner0d786dd2009-07-10 07:48:51 +0000486 if (!isGlobalStubReference(GVFlags)) {
Chris Lattnerff7727f2009-07-09 06:41:35 +0000487 if (Subtarget->isPICStyleRIPRel()) {
488 // Use rip-relative addressing if we can. Above we verified that the
489 // base and index registers are unused.
490 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
491 AM.Base.Reg = X86::RIP;
Dan Gohman7e8ef602008-09-19 23:42:04 +0000492 }
Chris Lattner0d786dd2009-07-10 07:48:51 +0000493 AM.GVOpFlags = GVFlags;
Chris Lattnerff7727f2009-07-09 06:41:35 +0000494 return true;
495 }
496
Chris Lattner0d786dd2009-07-10 07:48:51 +0000497 // Ok, we need to do a load from a stub. If we've already loaded from this
498 // stub, reuse the loaded pointer, otherwise emit the load now.
Chris Lattnerff7727f2009-07-09 06:41:35 +0000499 DenseMap<const Value*, unsigned>::iterator I = LocalValueMap.find(V);
500 unsigned LoadReg;
501 if (I != LocalValueMap.end() && I->second != 0) {
502 LoadReg = I->second;
503 } else {
Chris Lattner35c28ec2009-07-01 03:27:19 +0000504 // Issue load from stub.
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000505 unsigned Opc = 0;
506 const TargetRegisterClass *RC = NULL;
Dan Gohman789ce772008-09-25 23:34:02 +0000507 X86AddressMode StubAM;
508 StubAM.Base.Reg = AM.Base.Reg;
Chris Lattner75cdf272009-07-09 06:59:17 +0000509 StubAM.GV = GV;
Chris Lattner0d786dd2009-07-10 07:48:51 +0000510 StubAM.GVOpFlags = GVFlags;
511
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 if (TLI.getPointerTy() == MVT::i64) {
Chris Lattner75cdf272009-07-09 06:59:17 +0000513 Opc = X86::MOV64rm;
514 RC = X86::GR64RegisterClass;
515
Chris Lattner0d786dd2009-07-10 07:48:51 +0000516 if (Subtarget->isPICStyleRIPRel())
Chris Lattner75cdf272009-07-09 06:59:17 +0000517 StubAM.Base.Reg = X86::RIP;
Chris Lattner75cdf272009-07-09 06:59:17 +0000518 } else {
Chris Lattner35c28ec2009-07-01 03:27:19 +0000519 Opc = X86::MOV32rm;
520 RC = X86::GR32RegisterClass;
Chris Lattner35c28ec2009-07-01 03:27:19 +0000521 }
Chris Lattnerff7727f2009-07-09 06:41:35 +0000522
523 LoadReg = createResultReg(RC);
524 addFullAddress(BuildMI(MBB, DL, TII.get(Opc), LoadReg), StubAM);
525
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000526 // Prevent loading GV stub multiple times in same MBB.
Chris Lattnerff7727f2009-07-09 06:41:35 +0000527 LocalValueMap[V] = LoadReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000528 }
Chris Lattner18c59872009-06-27 04:16:01 +0000529
Chris Lattnerff7727f2009-07-09 06:41:35 +0000530 // Now construct the final address. Note that the Disp, Scale,
531 // and Index values may already be set here.
532 AM.Base.Reg = LoadReg;
533 AM.GV = 0;
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000534 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000535 }
536
Dan Gohman97135e12008-09-26 19:15:30 +0000537 // If all else fails, try to materialize the value in a register.
Chris Lattner4c1b6062009-06-27 05:24:12 +0000538 if (!AM.GV || !Subtarget->isPICStyleRIPRel()) {
Dan Gohman97135e12008-09-26 19:15:30 +0000539 if (AM.Base.Reg == 0) {
540 AM.Base.Reg = getRegForValue(V);
541 return AM.Base.Reg != 0;
542 }
543 if (AM.IndexReg == 0) {
544 assert(AM.Scale == 1 && "Scale with no index!");
545 AM.IndexReg = getRegForValue(V);
546 return AM.IndexReg != 0;
547 }
548 }
549
550 return false;
Dan Gohman0586d912008-09-10 20:11:02 +0000551}
552
Chris Lattner0aa43de2009-07-10 05:33:42 +0000553/// X86SelectCallAddress - Attempt to fill in an address from the given value.
554///
Dan Gohman46510a72010-04-15 01:51:59 +0000555bool X86FastISel::X86SelectCallAddress(const Value *V, X86AddressMode &AM) {
556 const User *U = NULL;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000557 unsigned Opcode = Instruction::UserOp1;
Dan Gohman46510a72010-04-15 01:51:59 +0000558 if (const Instruction *I = dyn_cast<Instruction>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000559 Opcode = I->getOpcode();
560 U = I;
Dan Gohman46510a72010-04-15 01:51:59 +0000561 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000562 Opcode = C->getOpcode();
563 U = C;
564 }
565
566 switch (Opcode) {
567 default: break;
568 case Instruction::BitCast:
569 // Look past bitcasts.
570 return X86SelectCallAddress(U->getOperand(0), AM);
571
572 case Instruction::IntToPtr:
573 // Look past no-op inttoptrs.
574 if (TLI.getValueType(U->getOperand(0)->getType()) == TLI.getPointerTy())
575 return X86SelectCallAddress(U->getOperand(0), AM);
576 break;
577
578 case Instruction::PtrToInt:
579 // Look past no-op ptrtoints.
580 if (TLI.getValueType(U->getType()) == TLI.getPointerTy())
581 return X86SelectCallAddress(U->getOperand(0), AM);
582 break;
583 }
584
585 // Handle constant address.
Dan Gohman46510a72010-04-15 01:51:59 +0000586 if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
Chris Lattner0aa43de2009-07-10 05:33:42 +0000587 // Can't handle alternate code models yet.
Chris Lattnerf1d6bd52009-07-10 21:03:06 +0000588 if (TM.getCodeModel() != CodeModel::Small)
Chris Lattner0aa43de2009-07-10 05:33:42 +0000589 return false;
590
591 // RIP-relative addresses can't have additional register operands.
592 if (Subtarget->isPICStyleRIPRel() &&
593 (AM.Base.Reg != 0 || AM.IndexReg != 0))
594 return false;
595
Chris Lattner754b7652009-07-10 05:48:03 +0000596 // Can't handle TLS or DLLImport.
Dan Gohman46510a72010-04-15 01:51:59 +0000597 if (const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV))
Chris Lattnere6c07b52009-07-10 05:45:15 +0000598 if (GVar->isThreadLocal() || GVar->hasDLLImportLinkage())
Chris Lattner0aa43de2009-07-10 05:33:42 +0000599 return false;
600
601 // Okay, we've committed to selecting this global. Set up the basic address.
602 AM.GV = GV;
603
Chris Lattnere6c07b52009-07-10 05:45:15 +0000604 // No ABI requires an extra load for anything other than DLLImport, which
605 // we rejected above. Return a direct reference to the global.
Chris Lattnere6c07b52009-07-10 05:45:15 +0000606 if (Subtarget->isPICStyleRIPRel()) {
607 // Use rip-relative addressing if we can. Above we verified that the
608 // base and index registers are unused.
609 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
610 AM.Base.Reg = X86::RIP;
Chris Lattnere2c92082009-07-10 21:00:45 +0000611 } else if (Subtarget->isPICStyleStubPIC()) {
Chris Lattnere6c07b52009-07-10 05:45:15 +0000612 AM.GVOpFlags = X86II::MO_PIC_BASE_OFFSET;
613 } else if (Subtarget->isPICStyleGOT()) {
614 AM.GVOpFlags = X86II::MO_GOTOFF;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000615 }
616
Chris Lattner0aa43de2009-07-10 05:33:42 +0000617 return true;
618 }
619
620 // If all else fails, try to materialize the value in a register.
621 if (!AM.GV || !Subtarget->isPICStyleRIPRel()) {
622 if (AM.Base.Reg == 0) {
623 AM.Base.Reg = getRegForValue(V);
624 return AM.Base.Reg != 0;
625 }
626 if (AM.IndexReg == 0) {
627 assert(AM.Scale == 1 && "Scale with no index!");
628 AM.IndexReg = getRegForValue(V);
629 return AM.IndexReg != 0;
630 }
631 }
632
633 return false;
634}
635
636
Owen Andersona3971df2008-09-04 07:08:58 +0000637/// X86SelectStore - Select and emit code to implement store instructions.
Dan Gohman46510a72010-04-15 01:51:59 +0000638bool X86FastISel::X86SelectStore(const Instruction *I) {
Owen Andersone50ed302009-08-10 22:56:29 +0000639 EVT VT;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000640 if (!isTypeLegal(I->getOperand(0)->getType(), VT, /*AllowI1=*/true))
Owen Andersona3971df2008-09-04 07:08:58 +0000641 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000642
Dan Gohman0586d912008-09-10 20:11:02 +0000643 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000644 if (!X86SelectAddress(I->getOperand(1), AM))
Dan Gohman0586d912008-09-10 20:11:02 +0000645 return false;
Owen Andersona3971df2008-09-04 07:08:58 +0000646
Chris Lattner438949a2008-10-15 05:30:52 +0000647 return X86FastEmitStore(VT, I->getOperand(0), AM);
Owen Andersona3971df2008-09-04 07:08:58 +0000648}
649
Evan Cheng8b19e562008-09-03 06:44:39 +0000650/// X86SelectLoad - Select and emit code to implement load instructions.
651///
Dan Gohman46510a72010-04-15 01:51:59 +0000652bool X86FastISel::X86SelectLoad(const Instruction *I) {
Owen Andersone50ed302009-08-10 22:56:29 +0000653 EVT VT;
Dan Gohman7e7f06e2009-08-27 00:31:47 +0000654 if (!isTypeLegal(I->getType(), VT, /*AllowI1=*/true))
Evan Cheng8b19e562008-09-03 06:44:39 +0000655 return false;
656
Dan Gohman0586d912008-09-10 20:11:02 +0000657 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +0000658 if (!X86SelectAddress(I->getOperand(0), AM))
Dan Gohman0586d912008-09-10 20:11:02 +0000659 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000660
Evan Cheng0de588f2008-09-05 21:00:03 +0000661 unsigned ResultReg = 0;
Dan Gohman0586d912008-09-10 20:11:02 +0000662 if (X86FastEmitLoad(VT, AM, ResultReg)) {
Evan Cheng0de588f2008-09-05 21:00:03 +0000663 UpdateValueMap(I, ResultReg);
664 return true;
Evan Cheng8b19e562008-09-03 06:44:39 +0000665 }
Evan Cheng0de588f2008-09-05 21:00:03 +0000666 return false;
Evan Cheng8b19e562008-09-03 06:44:39 +0000667}
668
Owen Andersone50ed302009-08-10 22:56:29 +0000669static unsigned X86ChooseCmpOpcode(EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000671 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 case MVT::i8: return X86::CMP8rr;
673 case MVT::i16: return X86::CMP16rr;
674 case MVT::i32: return X86::CMP32rr;
675 case MVT::i64: return X86::CMP64rr;
676 case MVT::f32: return X86::UCOMISSrr;
677 case MVT::f64: return X86::UCOMISDrr;
Dan Gohmand98d6202008-10-02 22:15:21 +0000678 }
Dan Gohmand98d6202008-10-02 22:15:21 +0000679}
680
Chris Lattner0e13c782008-10-15 04:13:29 +0000681/// X86ChooseCmpImmediateOpcode - If we have a comparison with RHS as the RHS
682/// of the comparison, return an opcode that works for the compare (e.g.
683/// CMP32ri) otherwise return 0.
Dan Gohman46510a72010-04-15 01:51:59 +0000684static unsigned X86ChooseCmpImmediateOpcode(EVT VT, const ConstantInt *RHSC) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0e13c782008-10-15 04:13:29 +0000686 // Otherwise, we can't fold the immediate into this comparison.
Chris Lattner45ac17f2008-10-15 04:32:45 +0000687 default: return 0;
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 case MVT::i8: return X86::CMP8ri;
689 case MVT::i16: return X86::CMP16ri;
690 case MVT::i32: return X86::CMP32ri;
691 case MVT::i64:
Chris Lattner45ac17f2008-10-15 04:32:45 +0000692 // 64-bit comparisons are only valid if the immediate fits in a 32-bit sext
693 // field.
Chris Lattner438949a2008-10-15 05:30:52 +0000694 if ((int)RHSC->getSExtValue() == RHSC->getSExtValue())
Chris Lattner45ac17f2008-10-15 04:32:45 +0000695 return X86::CMP64ri32;
696 return 0;
697 }
Chris Lattner0e13c782008-10-15 04:13:29 +0000698}
699
Dan Gohman46510a72010-04-15 01:51:59 +0000700bool X86FastISel::X86FastEmitCompare(const Value *Op0, const Value *Op1,
701 EVT VT) {
Chris Lattner9a08a612008-10-15 04:26:38 +0000702 unsigned Op0Reg = getRegForValue(Op0);
703 if (Op0Reg == 0) return false;
704
Chris Lattnerd53886b2008-10-15 05:18:04 +0000705 // Handle 'null' like i32/i64 0.
706 if (isa<ConstantPointerNull>(Op1))
Owen Anderson1d0be152009-08-13 21:58:54 +0000707 Op1 = Constant::getNullValue(TD.getIntPtrType(Op0->getContext()));
Chris Lattnerd53886b2008-10-15 05:18:04 +0000708
Chris Lattner9a08a612008-10-15 04:26:38 +0000709 // We have two options: compare with register or immediate. If the RHS of
710 // the compare is an immediate that we can fold into this compare, use
711 // CMPri, otherwise use CMPrr.
Dan Gohman46510a72010-04-15 01:51:59 +0000712 if (const ConstantInt *Op1C = dyn_cast<ConstantInt>(Op1)) {
Chris Lattner45ac17f2008-10-15 04:32:45 +0000713 if (unsigned CompareImmOpc = X86ChooseCmpImmediateOpcode(VT, Op1C)) {
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000714 BuildMI(MBB, DL, TII.get(CompareImmOpc)).addReg(Op0Reg)
Chris Lattner9a08a612008-10-15 04:26:38 +0000715 .addImm(Op1C->getSExtValue());
716 return true;
717 }
718 }
719
720 unsigned CompareOpc = X86ChooseCmpOpcode(VT);
721 if (CompareOpc == 0) return false;
722
723 unsigned Op1Reg = getRegForValue(Op1);
724 if (Op1Reg == 0) return false;
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000725 BuildMI(MBB, DL, TII.get(CompareOpc)).addReg(Op0Reg).addReg(Op1Reg);
Chris Lattner9a08a612008-10-15 04:26:38 +0000726
727 return true;
728}
729
Dan Gohman46510a72010-04-15 01:51:59 +0000730bool X86FastISel::X86SelectCmp(const Instruction *I) {
731 const CmpInst *CI = cast<CmpInst>(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000732
Owen Andersone50ed302009-08-10 22:56:29 +0000733 EVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +0000734 if (!isTypeLegal(I->getOperand(0)->getType(), VT))
Dan Gohman4f22bb02008-09-05 01:33:56 +0000735 return false;
736
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000737 unsigned ResultReg = createResultReg(&X86::GR8RegClass);
Chris Lattner54aebde2008-10-15 03:47:17 +0000738 unsigned SetCCOpc;
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000739 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000740 switch (CI->getPredicate()) {
741 case CmpInst::FCMP_OEQ: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000742 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
743 return false;
Chris Lattner9a08a612008-10-15 04:26:38 +0000744
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000745 unsigned EReg = createResultReg(&X86::GR8RegClass);
746 unsigned NPReg = createResultReg(&X86::GR8RegClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000747 BuildMI(MBB, DL, TII.get(X86::SETEr), EReg);
748 BuildMI(MBB, DL, TII.get(X86::SETNPr), NPReg);
749 BuildMI(MBB, DL,
750 TII.get(X86::AND8rr), ResultReg).addReg(NPReg).addReg(EReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000751 UpdateValueMap(I, ResultReg);
752 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000753 }
754 case CmpInst::FCMP_UNE: {
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000755 if (!X86FastEmitCompare(CI->getOperand(0), CI->getOperand(1), VT))
756 return false;
757
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000758 unsigned NEReg = createResultReg(&X86::GR8RegClass);
759 unsigned PReg = createResultReg(&X86::GR8RegClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000760 BuildMI(MBB, DL, TII.get(X86::SETNEr), NEReg);
761 BuildMI(MBB, DL, TII.get(X86::SETPr), PReg);
762 BuildMI(MBB, DL, TII.get(X86::OR8rr), ResultReg).addReg(PReg).addReg(NEReg);
Chris Lattner54aebde2008-10-15 03:47:17 +0000763 UpdateValueMap(I, ResultReg);
764 return true;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000765 }
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000766 case CmpInst::FCMP_OGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
767 case CmpInst::FCMP_OGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
768 case CmpInst::FCMP_OLT: SwapArgs = true; SetCCOpc = X86::SETAr; break;
769 case CmpInst::FCMP_OLE: SwapArgs = true; SetCCOpc = X86::SETAEr; break;
770 case CmpInst::FCMP_ONE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
771 case CmpInst::FCMP_ORD: SwapArgs = false; SetCCOpc = X86::SETNPr; break;
772 case CmpInst::FCMP_UNO: SwapArgs = false; SetCCOpc = X86::SETPr; break;
773 case CmpInst::FCMP_UEQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
774 case CmpInst::FCMP_UGT: SwapArgs = true; SetCCOpc = X86::SETBr; break;
775 case CmpInst::FCMP_UGE: SwapArgs = true; SetCCOpc = X86::SETBEr; break;
776 case CmpInst::FCMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
777 case CmpInst::FCMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
778
779 case CmpInst::ICMP_EQ: SwapArgs = false; SetCCOpc = X86::SETEr; break;
780 case CmpInst::ICMP_NE: SwapArgs = false; SetCCOpc = X86::SETNEr; break;
781 case CmpInst::ICMP_UGT: SwapArgs = false; SetCCOpc = X86::SETAr; break;
782 case CmpInst::ICMP_UGE: SwapArgs = false; SetCCOpc = X86::SETAEr; break;
783 case CmpInst::ICMP_ULT: SwapArgs = false; SetCCOpc = X86::SETBr; break;
784 case CmpInst::ICMP_ULE: SwapArgs = false; SetCCOpc = X86::SETBEr; break;
785 case CmpInst::ICMP_SGT: SwapArgs = false; SetCCOpc = X86::SETGr; break;
786 case CmpInst::ICMP_SGE: SwapArgs = false; SetCCOpc = X86::SETGEr; break;
787 case CmpInst::ICMP_SLT: SwapArgs = false; SetCCOpc = X86::SETLr; break;
788 case CmpInst::ICMP_SLE: SwapArgs = false; SetCCOpc = X86::SETLEr; break;
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000789 default:
790 return false;
791 }
792
Dan Gohman46510a72010-04-15 01:51:59 +0000793 const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000794 if (SwapArgs)
Chris Lattner9a08a612008-10-15 04:26:38 +0000795 std::swap(Op0, Op1);
Chris Lattner8aeeeb92008-10-15 03:52:54 +0000796
Chris Lattner9a08a612008-10-15 04:26:38 +0000797 // Emit a compare of Op0/Op1.
Chris Lattner51ccb3d2008-10-15 04:29:23 +0000798 if (!X86FastEmitCompare(Op0, Op1, VT))
799 return false;
Chris Lattner9a08a612008-10-15 04:26:38 +0000800
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000801 BuildMI(MBB, DL, TII.get(SetCCOpc), ResultReg);
Dan Gohman6e3f05f2008-09-04 23:26:51 +0000802 UpdateValueMap(I, ResultReg);
803 return true;
804}
Evan Cheng8b19e562008-09-03 06:44:39 +0000805
Dan Gohman46510a72010-04-15 01:51:59 +0000806bool X86FastISel::X86SelectZExt(const Instruction *I) {
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000807 // Handle zero-extension from i1 to i8, which is common.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +0000808 if (I->getType()->isIntegerTy(8) &&
809 I->getOperand(0)->getType()->isIntegerTy(1)) {
Dan Gohmand89ae992008-09-05 01:06:14 +0000810 unsigned ResultReg = getRegForValue(I->getOperand(0));
Dan Gohmanf52550b2008-09-05 01:15:35 +0000811 if (ResultReg == 0) return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000812 // Set the high bits to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000813 ResultReg = FastEmitZExtFromI1(MVT::i8, ResultReg, /*TODO: Kill=*/false);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000814 if (ResultReg == 0) return false;
Dan Gohmand89ae992008-09-05 01:06:14 +0000815 UpdateValueMap(I, ResultReg);
816 return true;
817 }
818
819 return false;
820}
821
Chris Lattner9a08a612008-10-15 04:26:38 +0000822
Dan Gohman46510a72010-04-15 01:51:59 +0000823bool X86FastISel::X86SelectBranch(const Instruction *I) {
Dan Gohmand89ae992008-09-05 01:06:14 +0000824 // Unconditional branches are selected by tablegen-generated code.
Dan Gohmand98d6202008-10-02 22:15:21 +0000825 // Handle a conditional branch.
Dan Gohman46510a72010-04-15 01:51:59 +0000826 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmand89ae992008-09-05 01:06:14 +0000827 MachineBasicBlock *TrueMBB = MBBMap[BI->getSuccessor(0)];
828 MachineBasicBlock *FalseMBB = MBBMap[BI->getSuccessor(1)];
829
Dan Gohmand98d6202008-10-02 22:15:21 +0000830 // Fold the common case of a conditional branch with a comparison.
Dan Gohman46510a72010-04-15 01:51:59 +0000831 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000832 if (CI->hasOneUse()) {
Owen Andersone50ed302009-08-10 22:56:29 +0000833 EVT VT = TLI.getValueType(CI->getOperand(0)->getType());
Dan Gohmand89ae992008-09-05 01:06:14 +0000834
Dan Gohmand98d6202008-10-02 22:15:21 +0000835 // Try to take advantage of fallthrough opportunities.
836 CmpInst::Predicate Predicate = CI->getPredicate();
837 if (MBB->isLayoutSuccessor(TrueMBB)) {
838 std::swap(TrueMBB, FalseMBB);
839 Predicate = CmpInst::getInversePredicate(Predicate);
840 }
841
Chris Lattner871d2462008-10-15 03:58:05 +0000842 bool SwapArgs; // false -> compare Op0, Op1. true -> compare Op1, Op0.
843 unsigned BranchOpc; // Opcode to jump on, e.g. "X86::JA"
844
Dan Gohmand98d6202008-10-02 22:15:21 +0000845 switch (Predicate) {
Dan Gohman7b66e042008-10-21 18:24:51 +0000846 case CmpInst::FCMP_OEQ:
847 std::swap(TrueMBB, FalseMBB);
848 Predicate = CmpInst::FCMP_UNE;
849 // FALL THROUGH
Chris Lattnerbd13fb62010-02-11 19:25:55 +0000850 case CmpInst::FCMP_UNE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
851 case CmpInst::FCMP_OGT: SwapArgs = false; BranchOpc = X86::JA_4; break;
852 case CmpInst::FCMP_OGE: SwapArgs = false; BranchOpc = X86::JAE_4; break;
853 case CmpInst::FCMP_OLT: SwapArgs = true; BranchOpc = X86::JA_4; break;
854 case CmpInst::FCMP_OLE: SwapArgs = true; BranchOpc = X86::JAE_4; break;
855 case CmpInst::FCMP_ONE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
856 case CmpInst::FCMP_ORD: SwapArgs = false; BranchOpc = X86::JNP_4; break;
857 case CmpInst::FCMP_UNO: SwapArgs = false; BranchOpc = X86::JP_4; break;
858 case CmpInst::FCMP_UEQ: SwapArgs = false; BranchOpc = X86::JE_4; break;
859 case CmpInst::FCMP_UGT: SwapArgs = true; BranchOpc = X86::JB_4; break;
860 case CmpInst::FCMP_UGE: SwapArgs = true; BranchOpc = X86::JBE_4; break;
861 case CmpInst::FCMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break;
862 case CmpInst::FCMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break;
Chris Lattner9a08a612008-10-15 04:26:38 +0000863
Chris Lattnerbd13fb62010-02-11 19:25:55 +0000864 case CmpInst::ICMP_EQ: SwapArgs = false; BranchOpc = X86::JE_4; break;
865 case CmpInst::ICMP_NE: SwapArgs = false; BranchOpc = X86::JNE_4; break;
866 case CmpInst::ICMP_UGT: SwapArgs = false; BranchOpc = X86::JA_4; break;
867 case CmpInst::ICMP_UGE: SwapArgs = false; BranchOpc = X86::JAE_4; break;
868 case CmpInst::ICMP_ULT: SwapArgs = false; BranchOpc = X86::JB_4; break;
869 case CmpInst::ICMP_ULE: SwapArgs = false; BranchOpc = X86::JBE_4; break;
870 case CmpInst::ICMP_SGT: SwapArgs = false; BranchOpc = X86::JG_4; break;
871 case CmpInst::ICMP_SGE: SwapArgs = false; BranchOpc = X86::JGE_4; break;
872 case CmpInst::ICMP_SLT: SwapArgs = false; BranchOpc = X86::JL_4; break;
873 case CmpInst::ICMP_SLE: SwapArgs = false; BranchOpc = X86::JLE_4; break;
Dan Gohmand98d6202008-10-02 22:15:21 +0000874 default:
875 return false;
876 }
Chris Lattner54aebde2008-10-15 03:47:17 +0000877
Dan Gohman46510a72010-04-15 01:51:59 +0000878 const Value *Op0 = CI->getOperand(0), *Op1 = CI->getOperand(1);
Chris Lattner709d8292008-10-15 04:02:26 +0000879 if (SwapArgs)
880 std::swap(Op0, Op1);
881
Chris Lattner9a08a612008-10-15 04:26:38 +0000882 // Emit a compare of the LHS and RHS, setting the flags.
883 if (!X86FastEmitCompare(Op0, Op1, VT))
884 return false;
Chris Lattner0e13c782008-10-15 04:13:29 +0000885
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000886 BuildMI(MBB, DL, TII.get(BranchOpc)).addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +0000887
888 if (Predicate == CmpInst::FCMP_UNE) {
889 // X86 requires a second branch to handle UNE (and OEQ,
890 // which is mapped to UNE above).
Chris Lattnerbd13fb62010-02-11 19:25:55 +0000891 BuildMI(MBB, DL, TII.get(X86::JP_4)).addMBB(TrueMBB);
Dan Gohman7b66e042008-10-21 18:24:51 +0000892 }
893
Stuart Hastings3bf91252010-06-17 22:43:56 +0000894 FastEmitBranch(FalseMBB, DL);
Dan Gohman8c3f8b62008-10-07 22:10:33 +0000895 MBB->addSuccessor(TrueMBB);
Dan Gohmand98d6202008-10-02 22:15:21 +0000896 return true;
897 }
Bill Wendling30a64a72008-12-09 23:19:12 +0000898 } else if (ExtractValueInst *EI =
899 dyn_cast<ExtractValueInst>(BI->getCondition())) {
900 // Check to see if the branch instruction is from an "arithmetic with
901 // overflow" intrinsic. The main way these intrinsics are used is:
902 //
903 // %t = call { i32, i1 } @llvm.sadd.with.overflow.i32(i32 %v1, i32 %v2)
904 // %sum = extractvalue { i32, i1 } %t, 0
905 // %obit = extractvalue { i32, i1 } %t, 1
906 // br i1 %obit, label %overflow, label %normal
907 //
Dan Gohman653456c2009-01-07 00:15:08 +0000908 // The %sum and %obit are converted in an ADD and a SETO/SETB before
Bill Wendling30a64a72008-12-09 23:19:12 +0000909 // reaching the branch. Therefore, we search backwards through the MBB
Dan Gohman653456c2009-01-07 00:15:08 +0000910 // looking for the SETO/SETB instruction. If an instruction modifies the
911 // EFLAGS register before we reach the SETO/SETB instruction, then we can't
912 // convert the branch into a JO/JB instruction.
Dan Gohman46510a72010-04-15 01:51:59 +0000913 if (const IntrinsicInst *CI =
914 dyn_cast<IntrinsicInst>(EI->getAggregateOperand())){
Chris Lattnera9a42252009-04-12 07:36:01 +0000915 if (CI->getIntrinsicID() == Intrinsic::sadd_with_overflow ||
916 CI->getIntrinsicID() == Intrinsic::uadd_with_overflow) {
917 const MachineInstr *SetMI = 0;
918 unsigned Reg = lookUpRegForValue(EI);
Bill Wendling30a64a72008-12-09 23:19:12 +0000919
Chris Lattnera9a42252009-04-12 07:36:01 +0000920 for (MachineBasicBlock::const_reverse_iterator
921 RI = MBB->rbegin(), RE = MBB->rend(); RI != RE; ++RI) {
922 const MachineInstr &MI = *RI;
Bill Wendling30a64a72008-12-09 23:19:12 +0000923
Evan Cheng1015ba72010-05-21 20:53:24 +0000924 if (MI.definesRegister(Reg)) {
Chris Lattnera9a42252009-04-12 07:36:01 +0000925 unsigned Src, Dst, SrcSR, DstSR;
Bill Wendling30a64a72008-12-09 23:19:12 +0000926
Chris Lattnera9a42252009-04-12 07:36:01 +0000927 if (getInstrInfo()->isMoveInstr(MI, Src, Dst, SrcSR, DstSR)) {
928 Reg = Src;
929 continue;
Bill Wendling9a901322008-12-10 19:44:24 +0000930 }
Bill Wendling30a64a72008-12-09 23:19:12 +0000931
Chris Lattnera9a42252009-04-12 07:36:01 +0000932 SetMI = &MI;
933 break;
Bill Wendling30a64a72008-12-09 23:19:12 +0000934 }
Bill Wendling30a64a72008-12-09 23:19:12 +0000935
Chris Lattnera9a42252009-04-12 07:36:01 +0000936 const TargetInstrDesc &TID = MI.getDesc();
937 if (TID.hasUnmodeledSideEffects() ||
938 TID.hasImplicitDefOfPhysReg(X86::EFLAGS))
939 break;
Bill Wendling9a901322008-12-10 19:44:24 +0000940 }
Chris Lattnera9a42252009-04-12 07:36:01 +0000941
942 if (SetMI) {
943 unsigned OpCode = SetMI->getOpcode();
944
945 if (OpCode == X86::SETOr || OpCode == X86::SETBr) {
Chris Lattnerbd13fb62010-02-11 19:25:55 +0000946 BuildMI(MBB, DL, TII.get(OpCode == X86::SETOr ?
947 X86::JO_4 : X86::JB_4))
Chris Lattner8d57b772009-04-12 07:51:14 +0000948 .addMBB(TrueMBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000949 FastEmitBranch(FalseMBB, DL);
Chris Lattnera9a42252009-04-12 07:36:01 +0000950 MBB->addSuccessor(TrueMBB);
951 return true;
952 }
Bill Wendling9a901322008-12-10 19:44:24 +0000953 }
Bill Wendling30a64a72008-12-09 23:19:12 +0000954 }
955 }
Dan Gohmand98d6202008-10-02 22:15:21 +0000956 }
957
958 // Otherwise do a clumsy setcc and re-test it.
959 unsigned OpReg = getRegForValue(BI->getCondition());
960 if (OpReg == 0) return false;
961
Dale Johannesen8d13f8f2009-02-13 02:33:27 +0000962 BuildMI(MBB, DL, TII.get(X86::TEST8rr)).addReg(OpReg).addReg(OpReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +0000963 BuildMI(MBB, DL, TII.get(X86::JNE_4)).addMBB(TrueMBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000964 FastEmitBranch(FalseMBB, DL);
Dan Gohman8c3f8b62008-10-07 22:10:33 +0000965 MBB->addSuccessor(TrueMBB);
Dan Gohmand89ae992008-09-05 01:06:14 +0000966 return true;
967}
968
Dan Gohman46510a72010-04-15 01:51:59 +0000969bool X86FastISel::X86SelectShift(const Instruction *I) {
Chris Lattner743922e2008-09-21 21:44:29 +0000970 unsigned CReg = 0, OpReg = 0, OpImm = 0;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000971 const TargetRegisterClass *RC = NULL;
Duncan Sandsb0bc6c32010-02-15 16:12:20 +0000972 if (I->getType()->isIntegerTy(8)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000973 CReg = X86::CL;
974 RC = &X86::GR8RegClass;
975 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000976 case Instruction::LShr: OpReg = X86::SHR8rCL; OpImm = X86::SHR8ri; break;
977 case Instruction::AShr: OpReg = X86::SAR8rCL; OpImm = X86::SAR8ri; break;
978 case Instruction::Shl: OpReg = X86::SHL8rCL; OpImm = X86::SHL8ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000979 default: return false;
980 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +0000981 } else if (I->getType()->isIntegerTy(16)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000982 CReg = X86::CX;
983 RC = &X86::GR16RegClass;
984 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000985 case Instruction::LShr: OpReg = X86::SHR16rCL; OpImm = X86::SHR16ri; break;
986 case Instruction::AShr: OpReg = X86::SAR16rCL; OpImm = X86::SAR16ri; break;
987 case Instruction::Shl: OpReg = X86::SHL16rCL; OpImm = X86::SHL16ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000988 default: return false;
989 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +0000990 } else if (I->getType()->isIntegerTy(32)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000991 CReg = X86::ECX;
992 RC = &X86::GR32RegClass;
993 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +0000994 case Instruction::LShr: OpReg = X86::SHR32rCL; OpImm = X86::SHR32ri; break;
995 case Instruction::AShr: OpReg = X86::SAR32rCL; OpImm = X86::SAR32ri; break;
996 case Instruction::Shl: OpReg = X86::SHL32rCL; OpImm = X86::SHL32ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +0000997 default: return false;
998 }
Duncan Sandsb0bc6c32010-02-15 16:12:20 +0000999 } else if (I->getType()->isIntegerTy(64)) {
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001000 CReg = X86::RCX;
1001 RC = &X86::GR64RegClass;
1002 switch (I->getOpcode()) {
Chris Lattner743922e2008-09-21 21:44:29 +00001003 case Instruction::LShr: OpReg = X86::SHR64rCL; OpImm = X86::SHR64ri; break;
1004 case Instruction::AShr: OpReg = X86::SAR64rCL; OpImm = X86::SAR64ri; break;
1005 case Instruction::Shl: OpReg = X86::SHL64rCL; OpImm = X86::SHL64ri; break;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001006 default: return false;
1007 }
1008 } else {
1009 return false;
1010 }
1011
Owen Andersone50ed302009-08-10 22:56:29 +00001012 EVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 if (VT == MVT::Other || !isTypeLegal(I->getType(), VT))
Dan Gohmanf58cb6d2008-09-05 21:27:34 +00001014 return false;
1015
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001016 unsigned Op0Reg = getRegForValue(I->getOperand(0));
1017 if (Op0Reg == 0) return false;
Chris Lattner743922e2008-09-21 21:44:29 +00001018
1019 // Fold immediate in shl(x,3).
Dan Gohman46510a72010-04-15 01:51:59 +00001020 if (const ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Chris Lattner743922e2008-09-21 21:44:29 +00001021 unsigned ResultReg = createResultReg(RC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001022 BuildMI(MBB, DL, TII.get(OpImm),
Dan Gohmanb12b1a22008-12-20 17:19:40 +00001023 ResultReg).addReg(Op0Reg).addImm(CI->getZExtValue() & 0xff);
Chris Lattner743922e2008-09-21 21:44:29 +00001024 UpdateValueMap(I, ResultReg);
1025 return true;
1026 }
1027
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001028 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1029 if (Op1Reg == 0) return false;
Dan Gohman34dcc6f2010-05-06 20:33:48 +00001030 TII.copyRegToReg(*MBB, MBB->end(), CReg, Op1Reg, RC, RC, DL);
Dan Gohman145b8282008-10-07 21:50:36 +00001031
1032 // The shift instruction uses X86::CL. If we defined a super-register
1033 // of X86::CL, emit an EXTRACT_SUBREG to precisely describe what
1034 // we're doing here.
1035 if (CReg != X86::CL)
Chris Lattner518bb532010-02-09 19:54:29 +00001036 BuildMI(MBB, DL, TII.get(TargetOpcode::EXTRACT_SUBREG), X86::CL)
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001037 .addReg(CReg).addImm(X86::sub_8bit);
Dan Gohman145b8282008-10-07 21:50:36 +00001038
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001039 unsigned ResultReg = createResultReg(RC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001040 BuildMI(MBB, DL, TII.get(OpReg), ResultReg).addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001041 UpdateValueMap(I, ResultReg);
1042 return true;
1043}
1044
Dan Gohman46510a72010-04-15 01:51:59 +00001045bool X86FastISel::X86SelectSelect(const Instruction *I) {
Owen Andersone50ed302009-08-10 22:56:29 +00001046 EVT VT = TLI.getValueType(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +00001047 if (VT == MVT::Other || !isTypeLegal(I->getType(), VT))
Chris Lattner160f6cc2008-10-15 05:07:36 +00001048 return false;
1049
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001050 unsigned Opc = 0;
1051 const TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001052 if (VT.getSimpleVT() == MVT::i16) {
Dan Gohman31d26912008-09-05 21:13:04 +00001053 Opc = X86::CMOVE16rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001054 RC = &X86::GR16RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001055 } else if (VT.getSimpleVT() == MVT::i32) {
Dan Gohman31d26912008-09-05 21:13:04 +00001056 Opc = X86::CMOVE32rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001057 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001058 } else if (VT.getSimpleVT() == MVT::i64) {
Dan Gohman31d26912008-09-05 21:13:04 +00001059 Opc = X86::CMOVE64rr;
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001060 RC = &X86::GR64RegClass;
1061 } else {
1062 return false;
1063 }
1064
1065 unsigned Op0Reg = getRegForValue(I->getOperand(0));
1066 if (Op0Reg == 0) return false;
1067 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1068 if (Op1Reg == 0) return false;
1069 unsigned Op2Reg = getRegForValue(I->getOperand(2));
1070 if (Op2Reg == 0) return false;
1071
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001072 BuildMI(MBB, DL, TII.get(X86::TEST8rr)).addReg(Op0Reg).addReg(Op0Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001073 unsigned ResultReg = createResultReg(RC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001074 BuildMI(MBB, DL, TII.get(Opc), ResultReg).addReg(Op1Reg).addReg(Op2Reg);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001075 UpdateValueMap(I, ResultReg);
1076 return true;
1077}
1078
Dan Gohman46510a72010-04-15 01:51:59 +00001079bool X86FastISel::X86SelectFPExt(const Instruction *I) {
Chris Lattner160f6cc2008-10-15 05:07:36 +00001080 // fpext from float to double.
Owen Anderson1d0be152009-08-13 21:58:54 +00001081 if (Subtarget->hasSSE2() &&
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001082 I->getType()->isDoubleTy()) {
Dan Gohman46510a72010-04-15 01:51:59 +00001083 const Value *V = I->getOperand(0);
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001084 if (V->getType()->isFloatTy()) {
Chris Lattner160f6cc2008-10-15 05:07:36 +00001085 unsigned OpReg = getRegForValue(V);
1086 if (OpReg == 0) return false;
1087 unsigned ResultReg = createResultReg(X86::FR64RegisterClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001088 BuildMI(MBB, DL, TII.get(X86::CVTSS2SDrr), ResultReg).addReg(OpReg);
Chris Lattner160f6cc2008-10-15 05:07:36 +00001089 UpdateValueMap(I, ResultReg);
1090 return true;
Dan Gohman78efce62008-09-10 21:02:08 +00001091 }
1092 }
1093
1094 return false;
1095}
1096
Dan Gohman46510a72010-04-15 01:51:59 +00001097bool X86FastISel::X86SelectFPTrunc(const Instruction *I) {
Dan Gohman78efce62008-09-10 21:02:08 +00001098 if (Subtarget->hasSSE2()) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001099 if (I->getType()->isFloatTy()) {
Dan Gohman46510a72010-04-15 01:51:59 +00001100 const Value *V = I->getOperand(0);
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001101 if (V->getType()->isDoubleTy()) {
Dan Gohman78efce62008-09-10 21:02:08 +00001102 unsigned OpReg = getRegForValue(V);
1103 if (OpReg == 0) return false;
1104 unsigned ResultReg = createResultReg(X86::FR32RegisterClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001105 BuildMI(MBB, DL, TII.get(X86::CVTSD2SSrr), ResultReg).addReg(OpReg);
Dan Gohman78efce62008-09-10 21:02:08 +00001106 UpdateValueMap(I, ResultReg);
1107 return true;
1108 }
1109 }
1110 }
1111
1112 return false;
1113}
1114
Dan Gohman46510a72010-04-15 01:51:59 +00001115bool X86FastISel::X86SelectTrunc(const Instruction *I) {
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001116 if (Subtarget->is64Bit())
1117 // All other cases should be handled by the tblgen generated code.
1118 return false;
Owen Andersone50ed302009-08-10 22:56:29 +00001119 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1120 EVT DstVT = TLI.getValueType(I->getType());
Chris Lattner44ceb8a2009-03-13 16:36:42 +00001121
1122 // This code only handles truncation to byte right now.
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 if (DstVT != MVT::i8 && DstVT != MVT::i1)
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001124 // All other cases should be handled by the tblgen generated code.
1125 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00001126 if (SrcVT != MVT::i16 && SrcVT != MVT::i32)
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001127 // All other cases should be handled by the tblgen generated code.
1128 return false;
1129
1130 unsigned InputReg = getRegForValue(I->getOperand(0));
1131 if (!InputReg)
1132 // Unhandled operand. Halt "fast" selection and bail.
1133 return false;
1134
Dan Gohman62417622009-04-27 16:33:14 +00001135 // First issue a copy to GR16_ABCD or GR32_ABCD.
Owen Anderson825b72b2009-08-11 20:47:22 +00001136 unsigned CopyOpc = (SrcVT == MVT::i16) ? X86::MOV16rr : X86::MOV32rr;
1137 const TargetRegisterClass *CopyRC = (SrcVT == MVT::i16)
Dan Gohman62417622009-04-27 16:33:14 +00001138 ? X86::GR16_ABCDRegisterClass : X86::GR32_ABCDRegisterClass;
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001139 unsigned CopyReg = createResultReg(CopyRC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001140 BuildMI(MBB, DL, TII.get(CopyOpc), CopyReg).addReg(InputReg);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001141
1142 // Then issue an extract_subreg.
Owen Anderson825b72b2009-08-11 20:47:22 +00001143 unsigned ResultReg = FastEmitInst_extractsubreg(MVT::i8,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001144 CopyReg, /*Kill=*/true,
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00001145 X86::sub_8bit);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001146 if (!ResultReg)
1147 return false;
1148
1149 UpdateValueMap(I, ResultReg);
1150 return true;
1151}
1152
Dan Gohman46510a72010-04-15 01:51:59 +00001153bool X86FastISel::X86SelectExtractValue(const Instruction *I) {
1154 const ExtractValueInst *EI = cast<ExtractValueInst>(I);
1155 const Value *Agg = EI->getAggregateOperand();
Bill Wendling52370a12008-12-09 02:42:50 +00001156
Dan Gohman46510a72010-04-15 01:51:59 +00001157 if (const IntrinsicInst *CI = dyn_cast<IntrinsicInst>(Agg)) {
Chris Lattnera9a42252009-04-12 07:36:01 +00001158 switch (CI->getIntrinsicID()) {
1159 default: break;
1160 case Intrinsic::sadd_with_overflow:
1161 case Intrinsic::uadd_with_overflow:
1162 // Cheat a little. We know that the registers for "add" and "seto" are
1163 // allocated sequentially. However, we only keep track of the register
1164 // for "add" in the value map. Use extractvalue's index to get the
1165 // correct register for "seto".
1166 UpdateValueMap(I, lookUpRegForValue(Agg) + *EI->idx_begin());
1167 return true;
Bill Wendling52370a12008-12-09 02:42:50 +00001168 }
1169 }
1170
1171 return false;
1172}
1173
Dan Gohman46510a72010-04-15 01:51:59 +00001174bool X86FastISel::X86VisitIntrinsicCall(const IntrinsicInst &I) {
Bill Wendling52370a12008-12-09 02:42:50 +00001175 // FIXME: Handle more intrinsics.
Chris Lattnera9a42252009-04-12 07:36:01 +00001176 switch (I.getIntrinsicID()) {
Bill Wendling52370a12008-12-09 02:42:50 +00001177 default: return false;
Eric Christopher07754c22010-03-18 20:27:26 +00001178 case Intrinsic::stackprotector: {
1179 // Emit code inline code to store the stack guard onto the stack.
1180 EVT PtrTy = TLI.getPointerTy();
1181
Eric Christopher551754c2010-04-16 23:37:20 +00001182 const Value *Op1 = I.getOperand(1); // The guard's value.
1183 const AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Eric Christopher07754c22010-03-18 20:27:26 +00001184
1185 // Grab the frame index.
1186 X86AddressMode AM;
1187 if (!X86SelectAddress(Slot, AM)) return false;
1188
Eric Christopher88dee302010-03-18 21:58:33 +00001189 if (!X86FastEmitStore(PtrTy, Op1, AM)) return false;
1190
Eric Christopher07754c22010-03-18 20:27:26 +00001191 return true;
1192 }
Eric Christopherf27805b2010-03-11 06:20:22 +00001193 case Intrinsic::objectsize: {
Eric Christopher551754c2010-04-16 23:37:20 +00001194 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(2));
Eric Christopherf27805b2010-03-11 06:20:22 +00001195 const Type *Ty = I.getCalledFunction()->getReturnType();
1196
1197 assert(CI && "Non-constant type in Intrinsic::objectsize?");
1198
1199 EVT VT;
1200 if (!isTypeLegal(Ty, VT))
1201 return false;
1202
1203 unsigned OpC = 0;
1204 if (VT == MVT::i32)
1205 OpC = X86::MOV32ri;
1206 else if (VT == MVT::i64)
1207 OpC = X86::MOV64ri;
1208 else
1209 return false;
1210
1211 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
1212 BuildMI(MBB, DL, TII.get(OpC), ResultReg).
Dan Gohmane368b462010-06-18 14:22:04 +00001213 addImm(CI->isZero() ? -1ULL : 0);
Eric Christopherf27805b2010-03-11 06:20:22 +00001214 UpdateValueMap(&I, ResultReg);
1215 return true;
1216 }
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001217 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00001218 const DbgDeclareInst *DI = cast<DbgDeclareInst>(&I);
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001219 X86AddressMode AM;
Dale Johannesen973f4672010-01-29 21:21:28 +00001220 assert(DI->getAddress() && "Null address should be checked earlier!");
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001221 if (!X86SelectAddress(DI->getAddress(), AM))
1222 return false;
Chris Lattner518bb532010-02-09 19:54:29 +00001223 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dale Johannesen116b7992010-02-18 18:51:15 +00001224 // FIXME may need to add RegState::Debug to any registers produced,
1225 // although ESP/EBP should be the only ones at the moment.
Dale Johannesen5ed17ae2010-01-26 00:09:58 +00001226 addFullAddress(BuildMI(MBB, DL, II), AM).addImm(0).
1227 addMetadata(DI->getVariable());
1228 return true;
1229 }
Eric Christopher77f79892010-01-18 22:11:29 +00001230 case Intrinsic::trap: {
1231 BuildMI(MBB, DL, TII.get(X86::TRAP));
1232 return true;
1233 }
Bill Wendling52370a12008-12-09 02:42:50 +00001234 case Intrinsic::sadd_with_overflow:
1235 case Intrinsic::uadd_with_overflow: {
Bill Wendlingc065b3f2008-12-09 07:55:31 +00001236 // Replace "add with overflow" intrinsics with an "add" instruction followed
1237 // by a seto/setc instruction. Later on, when the "extractvalue"
1238 // instructions are encountered, we use the fact that two registers were
1239 // created sequentially to get the correct registers for the "sum" and the
1240 // "overflow bit".
Bill Wendling52370a12008-12-09 02:42:50 +00001241 const Function *Callee = I.getCalledFunction();
1242 const Type *RetTy =
1243 cast<StructType>(Callee->getReturnType())->getTypeAtIndex(unsigned(0));
1244
Owen Andersone50ed302009-08-10 22:56:29 +00001245 EVT VT;
Bill Wendling52370a12008-12-09 02:42:50 +00001246 if (!isTypeLegal(RetTy, VT))
1247 return false;
1248
Eric Christopher551754c2010-04-16 23:37:20 +00001249 const Value *Op1 = I.getOperand(1);
1250 const Value *Op2 = I.getOperand(2);
Bill Wendling52370a12008-12-09 02:42:50 +00001251 unsigned Reg1 = getRegForValue(Op1);
1252 unsigned Reg2 = getRegForValue(Op2);
1253
1254 if (Reg1 == 0 || Reg2 == 0)
1255 // FIXME: Handle values *not* in registers.
1256 return false;
1257
1258 unsigned OpC = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001259 if (VT == MVT::i32)
Bill Wendling52370a12008-12-09 02:42:50 +00001260 OpC = X86::ADD32rr;
Owen Anderson825b72b2009-08-11 20:47:22 +00001261 else if (VT == MVT::i64)
Bill Wendling52370a12008-12-09 02:42:50 +00001262 OpC = X86::ADD64rr;
1263 else
1264 return false;
1265
1266 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001267 BuildMI(MBB, DL, TII.get(OpC), ResultReg).addReg(Reg1).addReg(Reg2);
Chris Lattner8d57b772009-04-12 07:51:14 +00001268 unsigned DestReg1 = UpdateValueMap(&I, ResultReg);
Bill Wendling52370a12008-12-09 02:42:50 +00001269
Chris Lattner8d57b772009-04-12 07:51:14 +00001270 // If the add with overflow is an intra-block value then we just want to
1271 // create temporaries for it like normal. If it is a cross-block value then
1272 // UpdateValueMap will return the cross-block register used. Since we
1273 // *really* want the value to be live in the register pair known by
1274 // UpdateValueMap, we have to use DestReg1+1 as the destination register in
1275 // the cross block case. In the non-cross-block case, we should just make
1276 // another register for the value.
1277 if (DestReg1 != ResultReg)
1278 ResultReg = DestReg1+1;
1279 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001280 ResultReg = createResultReg(TLI.getRegClassFor(MVT::i8));
Chris Lattner8d57b772009-04-12 07:51:14 +00001281
Chris Lattnera9a42252009-04-12 07:36:01 +00001282 unsigned Opc = X86::SETBr;
1283 if (I.getIntrinsicID() == Intrinsic::sadd_with_overflow)
1284 Opc = X86::SETOr;
1285 BuildMI(MBB, DL, TII.get(Opc), ResultReg);
Bill Wendling52370a12008-12-09 02:42:50 +00001286 return true;
1287 }
1288 }
1289}
1290
Dan Gohman46510a72010-04-15 01:51:59 +00001291bool X86FastISel::X86SelectCall(const Instruction *I) {
1292 const CallInst *CI = cast<CallInst>(I);
Eric Christopher551754c2010-04-16 23:37:20 +00001293 const Value *Callee = I->getOperand(0);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001294
1295 // Can't handle inline asm yet.
1296 if (isa<InlineAsm>(Callee))
1297 return false;
1298
Bill Wendling52370a12008-12-09 02:42:50 +00001299 // Handle intrinsic calls.
Dan Gohman46510a72010-04-15 01:51:59 +00001300 if (const IntrinsicInst *II = dyn_cast<IntrinsicInst>(CI))
Chris Lattnera9a42252009-04-12 07:36:01 +00001301 return X86VisitIntrinsicCall(*II);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001302
Evan Chengf3d4efe2008-09-07 09:09:33 +00001303 // Handle only C and fastcc calling conventions for now.
Dan Gohman46510a72010-04-15 01:51:59 +00001304 ImmutableCallSite CS(CI);
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001305 CallingConv::ID CC = CS.getCallingConv();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001306 if (CC != CallingConv::C &&
1307 CC != CallingConv::Fast &&
1308 CC != CallingConv::X86_FastCall)
1309 return false;
1310
Evan Cheng381993f2010-01-27 00:00:57 +00001311 // fastcc with -tailcallopt is intended to provide a guaranteed
1312 // tail call optimization. Fastisel doesn't know how to do that.
Dan Gohman1797ed52010-02-08 20:27:50 +00001313 if (CC == CallingConv::Fast && GuaranteedTailCallOpt)
Evan Cheng381993f2010-01-27 00:00:57 +00001314 return false;
1315
Evan Chengf3d4efe2008-09-07 09:09:33 +00001316 // Let SDISel handle vararg functions.
1317 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
1318 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
1319 if (FTy->isVarArg())
1320 return false;
1321
Dan Gohman4d3d6e12010-05-27 18:43:40 +00001322 // Fast-isel doesn't know about callee-pop yet.
1323 if (Subtarget->IsCalleePop(FTy->isVarArg(), CC))
1324 return false;
1325
Evan Chengf3d4efe2008-09-07 09:09:33 +00001326 // Handle *simple* calls for now.
1327 const Type *RetTy = CS.getType();
Owen Andersone50ed302009-08-10 22:56:29 +00001328 EVT RetVT;
Chris Lattnercf0fe8d2009-10-05 05:54:46 +00001329 if (RetTy->isVoidTy())
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 RetVT = MVT::isVoid;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001331 else if (!isTypeLegal(RetTy, RetVT, true))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001332 return false;
1333
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001334 // Materialize callee address in a register. FIXME: GV address can be
1335 // handled with a CALLpcrel32 instead.
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001336 X86AddressMode CalleeAM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001337 if (!X86SelectCallAddress(Callee, CalleeAM))
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001338 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001339 unsigned CalleeOp = 0;
Dan Gohman46510a72010-04-15 01:51:59 +00001340 const GlobalValue *GV = 0;
Chris Lattner553e5712009-06-27 04:50:14 +00001341 if (CalleeAM.GV != 0) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001342 GV = CalleeAM.GV;
Chris Lattner553e5712009-06-27 04:50:14 +00001343 } else if (CalleeAM.Base.Reg != 0) {
1344 CalleeOp = CalleeAM.Base.Reg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001345 } else
1346 return false;
Dan Gohmanb5b6ec62008-09-17 21:18:49 +00001347
Evan Chengdebdea02008-09-08 17:15:42 +00001348 // Allow calls which produce i1 results.
1349 bool AndToI1 = false;
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 if (RetVT == MVT::i1) {
1351 RetVT = MVT::i8;
Evan Chengdebdea02008-09-08 17:15:42 +00001352 AndToI1 = true;
1353 }
1354
Evan Chengf3d4efe2008-09-07 09:09:33 +00001355 // Deal with call operands first.
Dan Gohman46510a72010-04-15 01:51:59 +00001356 SmallVector<const Value *, 8> ArgVals;
Chris Lattner241ab472008-10-15 05:38:32 +00001357 SmallVector<unsigned, 8> Args;
Owen Andersone50ed302009-08-10 22:56:29 +00001358 SmallVector<EVT, 8> ArgVTs;
Chris Lattner241ab472008-10-15 05:38:32 +00001359 SmallVector<ISD::ArgFlagsTy, 8> ArgFlags;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001360 Args.reserve(CS.arg_size());
Chris Lattner241ab472008-10-15 05:38:32 +00001361 ArgVals.reserve(CS.arg_size());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001362 ArgVTs.reserve(CS.arg_size());
1363 ArgFlags.reserve(CS.arg_size());
Dan Gohman46510a72010-04-15 01:51:59 +00001364 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001365 i != e; ++i) {
1366 unsigned Arg = getRegForValue(*i);
1367 if (Arg == 0)
1368 return false;
1369 ISD::ArgFlagsTy Flags;
1370 unsigned AttrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00001371 if (CS.paramHasAttr(AttrInd, Attribute::SExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001372 Flags.setSExt();
Devang Patel05988662008-09-25 21:00:45 +00001373 if (CS.paramHasAttr(AttrInd, Attribute::ZExt))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001374 Flags.setZExt();
1375
1376 // FIXME: Only handle *easy* calls for now.
Devang Patel05988662008-09-25 21:00:45 +00001377 if (CS.paramHasAttr(AttrInd, Attribute::InReg) ||
1378 CS.paramHasAttr(AttrInd, Attribute::StructRet) ||
1379 CS.paramHasAttr(AttrInd, Attribute::Nest) ||
1380 CS.paramHasAttr(AttrInd, Attribute::ByVal))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001381 return false;
1382
1383 const Type *ArgTy = (*i)->getType();
Owen Andersone50ed302009-08-10 22:56:29 +00001384 EVT ArgVT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001385 if (!isTypeLegal(ArgTy, ArgVT))
Evan Chengf3d4efe2008-09-07 09:09:33 +00001386 return false;
1387 unsigned OriginalAlignment = TD.getABITypeAlignment(ArgTy);
1388 Flags.setOrigAlign(OriginalAlignment);
1389
1390 Args.push_back(Arg);
Chris Lattner241ab472008-10-15 05:38:32 +00001391 ArgVals.push_back(*i);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001392 ArgVTs.push_back(ArgVT);
1393 ArgFlags.push_back(Flags);
1394 }
1395
1396 // Analyze operands of the call, assigning locations to each operand.
1397 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001398 CCState CCInfo(CC, false, TM, ArgLocs, I->getParent()->getContext());
Dan Gohmand8acddd2010-06-01 21:09:47 +00001399
1400 // Allocate shadow area for Win64
1401 if (Subtarget->isTargetWin64()) {
1402 CCInfo.AllocateStack(32, 8);
1403 }
1404
Evan Chengf3d4efe2008-09-07 09:09:33 +00001405 CCInfo.AnalyzeCallOperands(ArgVTs, ArgFlags, CCAssignFnForCall(CC));
1406
1407 // Get a count of how many bytes are to be pushed on the stack.
1408 unsigned NumBytes = CCInfo.getNextStackOffset();
1409
1410 // Issue CALLSEQ_START
Dan Gohman6d4b0522008-10-01 18:28:06 +00001411 unsigned AdjStackDown = TM.getRegisterInfo()->getCallFrameSetupOpcode();
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001412 BuildMI(MBB, DL, TII.get(AdjStackDown)).addImm(NumBytes);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001413
Chris Lattner438949a2008-10-15 05:30:52 +00001414 // Process argument: walk the register/memloc assignments, inserting
Evan Chengf3d4efe2008-09-07 09:09:33 +00001415 // copies / loads.
1416 SmallVector<unsigned, 4> RegArgs;
1417 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1418 CCValAssign &VA = ArgLocs[i];
1419 unsigned Arg = Args[VA.getValNo()];
Owen Andersone50ed302009-08-10 22:56:29 +00001420 EVT ArgVT = ArgVTs[VA.getValNo()];
Evan Chengf3d4efe2008-09-07 09:09:33 +00001421
1422 // Promote the value if needed.
1423 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001424 default: llvm_unreachable("Unknown loc info!");
Evan Chengf3d4efe2008-09-07 09:09:33 +00001425 case CCValAssign::Full: break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001426 case CCValAssign::SExt: {
1427 bool Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1428 Arg, ArgVT, Arg);
Chris Lattnera33649e2008-12-19 17:03:38 +00001429 assert(Emitted && "Failed to emit a sext!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001430 Emitted = true;
Evan Cheng24e3a902008-09-08 06:35:17 +00001431 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001432 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001433 }
1434 case CCValAssign::ZExt: {
1435 bool Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
1436 Arg, ArgVT, Arg);
Chris Lattnera33649e2008-12-19 17:03:38 +00001437 assert(Emitted && "Failed to emit a zext!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001438 Emitted = true;
Evan Cheng24e3a902008-09-08 06:35:17 +00001439 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001440 break;
Evan Cheng24e3a902008-09-08 06:35:17 +00001441 }
1442 case CCValAssign::AExt: {
1443 bool Emitted = X86FastEmitExtend(ISD::ANY_EXTEND, VA.getLocVT(),
1444 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001445 if (!Emitted)
1446 Emitted = X86FastEmitExtend(ISD::ZERO_EXTEND, VA.getLocVT(),
Chris Lattner160f6cc2008-10-15 05:07:36 +00001447 Arg, ArgVT, Arg);
Owen Andersonb6369132008-09-11 02:41:37 +00001448 if (!Emitted)
1449 Emitted = X86FastEmitExtend(ISD::SIGN_EXTEND, VA.getLocVT(),
1450 Arg, ArgVT, Arg);
1451
Chris Lattnera33649e2008-12-19 17:03:38 +00001452 assert(Emitted && "Failed to emit a aext!"); Emitted=Emitted;
Evan Cheng24e3a902008-09-08 06:35:17 +00001453 ArgVT = VA.getLocVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001454 break;
1455 }
Dan Gohmanc3c9c482009-08-05 05:33:42 +00001456 case CCValAssign::BCvt: {
1457 unsigned BC = FastEmit_r(ArgVT.getSimpleVT(), VA.getLocVT().getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +00001458 ISD::BIT_CONVERT, Arg, /*TODO: Kill=*/false);
Dan Gohmanc3c9c482009-08-05 05:33:42 +00001459 assert(BC != 0 && "Failed to emit a bitcast!");
1460 Arg = BC;
1461 ArgVT = VA.getLocVT();
1462 break;
1463 }
Evan Cheng24e3a902008-09-08 06:35:17 +00001464 }
Evan Chengf3d4efe2008-09-07 09:09:33 +00001465
1466 if (VA.isRegLoc()) {
1467 TargetRegisterClass* RC = TLI.getRegClassFor(ArgVT);
1468 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), VA.getLocReg(),
Dan Gohman34dcc6f2010-05-06 20:33:48 +00001469 Arg, RC, RC, DL);
Chris Lattnera33649e2008-12-19 17:03:38 +00001470 assert(Emitted && "Failed to emit a copy instruction!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001471 Emitted = true;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001472 RegArgs.push_back(VA.getLocReg());
1473 } else {
1474 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman0586d912008-09-10 20:11:02 +00001475 X86AddressMode AM;
1476 AM.Base.Reg = StackPtr;
1477 AM.Disp = LocMemOffset;
Dan Gohman46510a72010-04-15 01:51:59 +00001478 const Value *ArgVal = ArgVals[VA.getValNo()];
Chris Lattner241ab472008-10-15 05:38:32 +00001479
1480 // If this is a really simple value, emit this with the Value* version of
1481 // X86FastEmitStore. If it isn't simple, we don't want to do this, as it
1482 // can cause us to reevaluate the argument.
1483 if (isa<ConstantInt>(ArgVal) || isa<ConstantPointerNull>(ArgVal))
1484 X86FastEmitStore(ArgVT, ArgVal, AM);
1485 else
1486 X86FastEmitStore(ArgVT, Arg, AM);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001487 }
1488 }
1489
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001490 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1491 // GOT pointer.
Chris Lattner15a380a2009-07-09 04:39:06 +00001492 if (Subtarget->isPICStyleGOT()) {
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001493 TargetRegisterClass *RC = X86::GR32RegisterClass;
Dan Gohman57c3dac2008-09-30 00:58:23 +00001494 unsigned Base = getInstrInfo()->getGlobalBaseReg(&MF);
Dan Gohman34dcc6f2010-05-06 20:33:48 +00001495 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), X86::EBX, Base, RC, RC,
1496 DL);
Chris Lattnera33649e2008-12-19 17:03:38 +00001497 assert(Emitted && "Failed to emit a copy instruction!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001498 Emitted = true;
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001499 }
Chris Lattner51e8eab2009-07-09 06:34:26 +00001500
Evan Chengf3d4efe2008-09-07 09:09:33 +00001501 // Issue the call.
Chris Lattner51e8eab2009-07-09 06:34:26 +00001502 MachineInstrBuilder MIB;
1503 if (CalleeOp) {
1504 // Register-indirect call.
1505 unsigned CallOpc = Subtarget->is64Bit() ? X86::CALL64r : X86::CALL32r;
1506 MIB = BuildMI(MBB, DL, TII.get(CallOpc)).addReg(CalleeOp);
1507
1508 } else {
1509 // Direct call.
1510 assert(GV && "Not a direct call");
1511 unsigned CallOpc =
1512 Subtarget->is64Bit() ? X86::CALL64pcrel32 : X86::CALLpcrel32;
1513
1514 // See if we need any target-specific flags on the GV operand.
1515 unsigned char OpFlags = 0;
1516
1517 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1518 // external symbols most go through the PLT in PIC mode. If the symbol
1519 // has hidden or protected visibility, or if it is static or local, then
1520 // we don't need to use the PLT - we can directly call it.
1521 if (Subtarget->isTargetELF() &&
1522 TM.getRelocationModel() == Reloc::PIC_ &&
1523 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
1524 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001525 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner51e8eab2009-07-09 06:34:26 +00001526 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1527 Subtarget->getDarwinVers() < 9) {
1528 // PC-relative references to external symbols should go through $stub,
1529 // unless we're building with the leopard linker or later, which
1530 // automatically synthesizes these stubs.
1531 OpFlags = X86II::MO_DARWIN_STUB;
1532 }
1533
1534
1535 MIB = BuildMI(MBB, DL, TII.get(CallOpc)).addGlobalAddress(GV, 0, OpFlags);
1536 }
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001537
1538 // Add an implicit use GOT pointer in EBX.
Chris Lattner15a380a2009-07-09 04:39:06 +00001539 if (Subtarget->isPICStyleGOT())
Dan Gohman2cc3aa42008-09-25 15:24:26 +00001540 MIB.addReg(X86::EBX);
1541
Evan Chengf3d4efe2008-09-07 09:09:33 +00001542 // Add implicit physical register uses to the call.
Dan Gohman8c3f8b62008-10-07 22:10:33 +00001543 for (unsigned i = 0, e = RegArgs.size(); i != e; ++i)
1544 MIB.addReg(RegArgs[i]);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001545
1546 // Issue CALLSEQ_END
Dan Gohman6d4b0522008-10-01 18:28:06 +00001547 unsigned AdjStackUp = TM.getRegisterInfo()->getCallFrameDestroyOpcode();
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001548 BuildMI(MBB, DL, TII.get(AdjStackUp)).addImm(NumBytes).addImm(0);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001549
1550 // Now handle call return value (if any).
Owen Anderson825b72b2009-08-11 20:47:22 +00001551 if (RetVT.getSimpleVT().SimpleTy != MVT::isVoid) {
Evan Chengf3d4efe2008-09-07 09:09:33 +00001552 SmallVector<CCValAssign, 16> RVLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001553 CCState CCInfo(CC, false, TM, RVLocs, I->getParent()->getContext());
Evan Chengf3d4efe2008-09-07 09:09:33 +00001554 CCInfo.AnalyzeCallResult(RetVT, RetCC_X86);
1555
1556 // Copy all of the result registers out of their specified physreg.
1557 assert(RVLocs.size() == 1 && "Can't handle multi-value calls!");
Owen Andersone50ed302009-08-10 22:56:29 +00001558 EVT CopyVT = RVLocs[0].getValVT();
Evan Chengf3d4efe2008-09-07 09:09:33 +00001559 TargetRegisterClass* DstRC = TLI.getRegClassFor(CopyVT);
1560 TargetRegisterClass *SrcRC = DstRC;
1561
1562 // If this is a call to a function that returns an fp value on the x87 fp
1563 // stack, but where we prefer to use the value in xmm registers, copy it
1564 // out as F80 and use a truncate to move it from fp stack reg to xmm reg.
1565 if ((RVLocs[0].getLocReg() == X86::ST0 ||
1566 RVLocs[0].getLocReg() == X86::ST1) &&
1567 isScalarFPTypeInSSEReg(RVLocs[0].getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001568 CopyVT = MVT::f80;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001569 SrcRC = X86::RSTRegisterClass;
1570 DstRC = X86::RFP80RegisterClass;
1571 }
1572
1573 unsigned ResultReg = createResultReg(DstRC);
1574 bool Emitted = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
Dan Gohman34dcc6f2010-05-06 20:33:48 +00001575 RVLocs[0].getLocReg(), DstRC, SrcRC, DL);
Chris Lattnera33649e2008-12-19 17:03:38 +00001576 assert(Emitted && "Failed to emit a copy instruction!"); Emitted=Emitted;
Devang Patelfd1c6c32008-12-23 21:56:28 +00001577 Emitted = true;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001578 if (CopyVT != RVLocs[0].getValVT()) {
1579 // Round the F80 the right size, which also moves to the appropriate xmm
1580 // register. This is accomplished by storing the F80 value in memory and
1581 // then loading it back. Ewww...
Owen Andersone50ed302009-08-10 22:56:29 +00001582 EVT ResVT = RVLocs[0].getValVT();
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 unsigned Opc = ResVT == MVT::f32 ? X86::ST_Fp80m32 : X86::ST_Fp80m64;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001584 unsigned MemSize = ResVT.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001585 int FI = MFI.CreateStackObject(MemSize, MemSize, false);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001586 addFrameReference(BuildMI(MBB, DL, TII.get(Opc)), FI).addReg(ResultReg);
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 DstRC = ResVT == MVT::f32
Evan Chengf3d4efe2008-09-07 09:09:33 +00001588 ? X86::FR32RegisterClass : X86::FR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 Opc = ResVT == MVT::f32 ? X86::MOVSSrm : X86::MOVSDrm;
Evan Chengf3d4efe2008-09-07 09:09:33 +00001590 ResultReg = createResultReg(DstRC);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001591 addFrameReference(BuildMI(MBB, DL, TII.get(Opc), ResultReg), FI);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001592 }
1593
Evan Chengdebdea02008-09-08 17:15:42 +00001594 if (AndToI1) {
1595 // Mask out all but lowest bit for some call which produces an i1.
1596 unsigned AndResult = createResultReg(X86::GR8RegisterClass);
Dale Johannesen8d13f8f2009-02-13 02:33:27 +00001597 BuildMI(MBB, DL,
1598 TII.get(X86::AND8ri), AndResult).addReg(ResultReg).addImm(1);
Evan Chengdebdea02008-09-08 17:15:42 +00001599 ResultReg = AndResult;
1600 }
1601
Evan Chengf3d4efe2008-09-07 09:09:33 +00001602 UpdateValueMap(I, ResultReg);
1603 }
1604
1605 return true;
1606}
1607
1608
Dan Gohman99b21822008-08-28 23:21:34 +00001609bool
Dan Gohman46510a72010-04-15 01:51:59 +00001610X86FastISel::TargetSelectInstruction(const Instruction *I) {
Dan Gohman99b21822008-08-28 23:21:34 +00001611 switch (I->getOpcode()) {
1612 default: break;
Evan Cheng8b19e562008-09-03 06:44:39 +00001613 case Instruction::Load:
Dan Gohman3df24e62008-09-03 23:12:08 +00001614 return X86SelectLoad(I);
Owen Anderson79924eb2008-09-04 16:48:33 +00001615 case Instruction::Store:
1616 return X86SelectStore(I);
Dan Gohman6e3f05f2008-09-04 23:26:51 +00001617 case Instruction::ICmp:
1618 case Instruction::FCmp:
1619 return X86SelectCmp(I);
Dan Gohmand89ae992008-09-05 01:06:14 +00001620 case Instruction::ZExt:
1621 return X86SelectZExt(I);
1622 case Instruction::Br:
1623 return X86SelectBranch(I);
Evan Chengf3d4efe2008-09-07 09:09:33 +00001624 case Instruction::Call:
1625 return X86SelectCall(I);
Dan Gohmanc39f4db2008-09-05 18:30:08 +00001626 case Instruction::LShr:
1627 case Instruction::AShr:
1628 case Instruction::Shl:
1629 return X86SelectShift(I);
1630 case Instruction::Select:
1631 return X86SelectSelect(I);
Evan Cheng10a8d9c2008-09-07 08:47:42 +00001632 case Instruction::Trunc:
1633 return X86SelectTrunc(I);
Dan Gohman78efce62008-09-10 21:02:08 +00001634 case Instruction::FPExt:
1635 return X86SelectFPExt(I);
1636 case Instruction::FPTrunc:
1637 return X86SelectFPTrunc(I);
Bill Wendling52370a12008-12-09 02:42:50 +00001638 case Instruction::ExtractValue:
1639 return X86SelectExtractValue(I);
Dan Gohman474d3b32009-03-13 23:53:06 +00001640 case Instruction::IntToPtr: // Deliberate fall-through.
1641 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +00001642 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1643 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman474d3b32009-03-13 23:53:06 +00001644 if (DstVT.bitsGT(SrcVT))
1645 return X86SelectZExt(I);
1646 if (DstVT.bitsLT(SrcVT))
1647 return X86SelectTrunc(I);
1648 unsigned Reg = getRegForValue(I->getOperand(0));
1649 if (Reg == 0) return false;
1650 UpdateValueMap(I, Reg);
1651 return true;
1652 }
Dan Gohman99b21822008-08-28 23:21:34 +00001653 }
1654
1655 return false;
1656}
1657
Dan Gohman46510a72010-04-15 01:51:59 +00001658unsigned X86FastISel::TargetMaterializeConstant(const Constant *C) {
Owen Andersone50ed302009-08-10 22:56:29 +00001659 EVT VT;
Chris Lattner160f6cc2008-10-15 05:07:36 +00001660 if (!isTypeLegal(C->getType(), VT))
Owen Anderson95267a12008-09-05 00:06:23 +00001661 return false;
1662
1663 // Get opcode and regclass of the output for the given load instruction.
1664 unsigned Opc = 0;
1665 const TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 switch (VT.getSimpleVT().SimpleTy) {
Owen Anderson95267a12008-09-05 00:06:23 +00001667 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 case MVT::i8:
Owen Anderson95267a12008-09-05 00:06:23 +00001669 Opc = X86::MOV8rm;
1670 RC = X86::GR8RegisterClass;
1671 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 case MVT::i16:
Owen Anderson95267a12008-09-05 00:06:23 +00001673 Opc = X86::MOV16rm;
1674 RC = X86::GR16RegisterClass;
1675 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 case MVT::i32:
Owen Anderson95267a12008-09-05 00:06:23 +00001677 Opc = X86::MOV32rm;
1678 RC = X86::GR32RegisterClass;
1679 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 case MVT::i64:
Owen Anderson95267a12008-09-05 00:06:23 +00001681 // Must be in x86-64 mode.
1682 Opc = X86::MOV64rm;
1683 RC = X86::GR64RegisterClass;
1684 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 case MVT::f32:
Owen Anderson95267a12008-09-05 00:06:23 +00001686 if (Subtarget->hasSSE1()) {
1687 Opc = X86::MOVSSrm;
1688 RC = X86::FR32RegisterClass;
1689 } else {
1690 Opc = X86::LD_Fp32m;
1691 RC = X86::RFP32RegisterClass;
1692 }
1693 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 case MVT::f64:
Owen Anderson95267a12008-09-05 00:06:23 +00001695 if (Subtarget->hasSSE2()) {
1696 Opc = X86::MOVSDrm;
1697 RC = X86::FR64RegisterClass;
1698 } else {
1699 Opc = X86::LD_Fp64m;
1700 RC = X86::RFP64RegisterClass;
1701 }
1702 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 case MVT::f80:
Dan Gohman5af29c22008-09-26 01:39:32 +00001704 // No f80 support yet.
1705 return false;
Owen Anderson95267a12008-09-05 00:06:23 +00001706 }
1707
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001708 // Materialize addresses with LEA instructions.
Owen Anderson95267a12008-09-05 00:06:23 +00001709 if (isa<GlobalValue>(C)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001710 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001711 if (X86SelectAddress(C, AM)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 if (TLI.getPointerTy() == MVT::i32)
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001713 Opc = X86::LEA32r;
1714 else
1715 Opc = X86::LEA64r;
1716 unsigned ResultReg = createResultReg(RC);
Rafael Espindola094fad32009-04-08 21:14:34 +00001717 addLeaAddress(BuildMI(MBB, DL, TII.get(Opc), ResultReg), AM);
Owen Anderson95267a12008-09-05 00:06:23 +00001718 return ResultReg;
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001719 }
Evan Cheng0de588f2008-09-05 21:00:03 +00001720 return 0;
Owen Anderson95267a12008-09-05 00:06:23 +00001721 }
1722
Owen Anderson3b217c62008-09-06 01:11:01 +00001723 // MachineConstantPool wants an explicit alignment.
Evan Cheng1606e8e2009-03-13 07:51:59 +00001724 unsigned Align = TD.getPrefTypeAlignment(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001725 if (Align == 0) {
1726 // Alignment of vector types. FIXME!
Duncan Sands777d2302009-05-09 07:06:46 +00001727 Align = TD.getTypeAllocSize(C->getType());
Owen Anderson3b217c62008-09-06 01:11:01 +00001728 }
Owen Anderson95267a12008-09-05 00:06:23 +00001729
Dan Gohman5396c992008-09-30 01:21:32 +00001730 // x86-32 PIC requires a PIC base register for constant pools.
1731 unsigned PICBase = 0;
Chris Lattner89da6992009-06-27 01:31:51 +00001732 unsigned char OpFlag = 0;
Chris Lattnere2c92082009-07-10 21:00:45 +00001733 if (Subtarget->isPICStyleStubPIC()) { // Not dynamic-no-pic
Chris Lattner15a380a2009-07-09 04:39:06 +00001734 OpFlag = X86II::MO_PIC_BASE_OFFSET;
1735 PICBase = getInstrInfo()->getGlobalBaseReg(&MF);
1736 } else if (Subtarget->isPICStyleGOT()) {
1737 OpFlag = X86II::MO_GOTOFF;
1738 PICBase = getInstrInfo()->getGlobalBaseReg(&MF);
1739 } else if (Subtarget->isPICStyleRIPRel() &&
1740 TM.getCodeModel() == CodeModel::Small) {
1741 PICBase = X86::RIP;
Chris Lattner89da6992009-06-27 01:31:51 +00001742 }
Dan Gohman5396c992008-09-30 01:21:32 +00001743
1744 // Create the load from the constant pool.
Dan Gohman0586d912008-09-10 20:11:02 +00001745 unsigned MCPOffset = MCP.getConstantPoolIndex(C, Align);
Dan Gohman2ff7fd12008-09-19 22:16:54 +00001746 unsigned ResultReg = createResultReg(RC);
Chris Lattner89da6992009-06-27 01:31:51 +00001747 addConstantPoolReference(BuildMI(MBB, DL, TII.get(Opc), ResultReg),
1748 MCPOffset, PICBase, OpFlag);
Dan Gohman5396c992008-09-30 01:21:32 +00001749
Owen Anderson95267a12008-09-05 00:06:23 +00001750 return ResultReg;
1751}
1752
Dan Gohman46510a72010-04-15 01:51:59 +00001753unsigned X86FastISel::TargetMaterializeAlloca(const AllocaInst *C) {
Dan Gohman4e6ed5e2008-10-03 01:27:49 +00001754 // Fail on dynamic allocas. At this point, getRegForValue has already
1755 // checked its CSE maps, so if we're here trying to handle a dynamic
1756 // alloca, we're not going to succeed. X86SelectAddress has a
1757 // check for dynamic allocas, because it's called directly from
1758 // various places, but TargetMaterializeAlloca also needs a check
1759 // in order to avoid recursion between getRegForValue,
1760 // X86SelectAddrss, and TargetMaterializeAlloca.
1761 if (!StaticAllocaMap.count(C))
1762 return 0;
1763
Dan Gohman0586d912008-09-10 20:11:02 +00001764 X86AddressMode AM;
Chris Lattner0aa43de2009-07-10 05:33:42 +00001765 if (!X86SelectAddress(C, AM))
Dan Gohman0586d912008-09-10 20:11:02 +00001766 return 0;
1767 unsigned Opc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
1768 TargetRegisterClass* RC = TLI.getRegClassFor(TLI.getPointerTy());
1769 unsigned ResultReg = createResultReg(RC);
Rafael Espindola094fad32009-04-08 21:14:34 +00001770 addLeaAddress(BuildMI(MBB, DL, TII.get(Opc), ResultReg), AM);
Dan Gohman0586d912008-09-10 20:11:02 +00001771 return ResultReg;
1772}
1773
Evan Chengc3f44b02008-09-03 00:03:49 +00001774namespace llvm {
Dan Gohman3df24e62008-09-03 23:12:08 +00001775 llvm::FastISel *X86::createFastISel(MachineFunction &mf,
1776 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +00001777 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmanf81eca02010-04-22 20:46:50 +00001778 DenseMap<const AllocaInst *, int> &am,
1779 std::vector<std::pair<MachineInstr*, unsigned> > &pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00001780#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +00001781 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00001782#endif
1783 ) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00001784 return new X86FastISel(mf, vm, bm, am, pn
Dan Gohmandd5b58a2008-10-14 23:54:11 +00001785#ifndef NDEBUG
1786 , cil
1787#endif
1788 );
Evan Chengc3f44b02008-09-03 00:03:49 +00001789 }
Dan Gohman99b21822008-08-28 23:21:34 +00001790}