blob: 139dde139ad6e17be662877a77e94ffbc1140e4a [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
46// immediate splatted into multiple bytes of the word. t2_so_imm values are
47// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000048// into t2_so_imm instructions: the 8-bit immediate is the least significant
49// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Owen Anderson5de6d842010-11-12 21:12:40 +000050def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000051 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000052}
Anton Korobeynikov52237112009-06-17 18:13:58 +000053
Jim Grosbach64171712010-02-16 21:07:46 +000054// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000055// of a t2_so_imm.
56def t2_so_imm_not : Operand<i32>,
57 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000058 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
59}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000060
61// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
62def t2_so_imm_neg : Operand<i32>,
63 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000064 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000065}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000066
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000067// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
68// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
69// to get the first/second pieces.
70def t2_so_imm2part : Operand<i32>,
71 PatLeaf<(imm), [{
72 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
73 }]> {
74}
75
76def t2_so_imm2part_1 : SDNodeXForm<imm, [{
77 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
78 return CurDAG->getTargetConstant(V, MVT::i32);
79}]>;
80
81def t2_so_imm2part_2 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
Jim Grosbach15e6ef82009-11-23 20:35:53 +000086def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
87 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
88 }]> {
89}
90
91def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
92 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
93 return CurDAG->getTargetConstant(V, MVT::i32);
94}]>;
95
96def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
Evan Chenga67efd12009-06-23 19:39:13 +0000101/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
102def imm1_31 : PatLeaf<(i32 imm), [{
103 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
104}]>;
105
Evan Chengf49810c2009-06-23 17:48:47 +0000106/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000107def imm0_4095 : Operand<i32>,
108 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000109 return (uint32_t)N->getZExtValue() < 4096;
110}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000111
Jim Grosbach64171712010-02-16 21:07:46 +0000112def imm0_4095_neg : PatLeaf<(i32 imm), [{
113 return (uint32_t)(-N->getZExtValue()) < 4096;
114}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000115
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000116def imm0_255_neg : PatLeaf<(i32 imm), [{
117 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000118}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000119
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000120def imm0_255_not : PatLeaf<(i32 imm), [{
121 return (uint32_t)(~N->getZExtValue()) < 255;
122}], imm_comp_XFORM>;
123
Evan Cheng055b0312009-06-29 07:51:04 +0000124// Define Thumb2 specific addressing modes.
125
126// t2addrmode_imm12 := reg + imm12
127def t2addrmode_imm12 : Operand<i32>,
128 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000129 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson80dd3e02010-11-30 22:45:47 +0000130 string EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Johnny Chen0635fc52010-03-04 17:40:44 +0000134// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000135def t2addrmode_imm8 : Operand<i32>,
136 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
137 let PrintMethod = "printT2AddrModeImm8Operand";
Owen Anderson75579f72010-11-29 22:44:32 +0000138 string EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000139 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
140}
141
Evan Cheng6d94f112009-07-03 00:06:39 +0000142def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000143 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
144 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000145 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Owen Anderson6af50f72010-11-30 00:14:31 +0000146 string EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000147}
148
Evan Cheng5c874172009-07-09 22:21:59 +0000149// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000150def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000151 let PrintMethod = "printT2AddrModeImm8s4Operand";
Owen Anderson9d63d902010-12-01 19:18:46 +0000152 string EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000153 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
154}
155
Johnny Chenae1757b2010-03-11 01:13:36 +0000156def t2am_imm8s4_offset : Operand<i32> {
157 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
158}
159
Evan Chengcba962d2009-07-09 20:40:44 +0000160// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000161def t2addrmode_so_reg : Operand<i32>,
162 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
163 let PrintMethod = "printT2AddrModeSoRegOperand";
Owen Anderson75579f72010-11-29 22:44:32 +0000164 string EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000165 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000166}
167
168
Anton Korobeynikov52237112009-06-17 18:13:58 +0000169//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000170// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000171//
172
Owen Andersona99e7782010-11-15 18:45:17 +0000173
174class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000175 string opc, string asm, list<dag> pattern>
176 : T2I<oops, iops, itin, opc, asm, pattern> {
177 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000178 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000179
Jim Grosbach86386922010-12-08 22:10:43 +0000180 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000181 let Inst{26} = imm{11};
182 let Inst{14-12} = imm{10-8};
183 let Inst{7-0} = imm{7-0};
184}
185
Owen Andersonbb6315d2010-11-15 19:58:36 +0000186
Owen Andersona99e7782010-11-15 18:45:17 +0000187class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
188 string opc, string asm, list<dag> pattern>
189 : T2sI<oops, iops, itin, opc, asm, pattern> {
190 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000191 bits<4> Rn;
192 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000193
Jim Grosbach86386922010-12-08 22:10:43 +0000194 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000195 let Inst{26} = imm{11};
196 let Inst{14-12} = imm{10-8};
197 let Inst{7-0} = imm{7-0};
198}
199
Owen Andersonbb6315d2010-11-15 19:58:36 +0000200class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
201 string opc, string asm, list<dag> pattern>
202 : T2I<oops, iops, itin, opc, asm, pattern> {
203 bits<4> Rn;
204 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000205
Jim Grosbach86386922010-12-08 22:10:43 +0000206 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000207 let Inst{26} = imm{11};
208 let Inst{14-12} = imm{10-8};
209 let Inst{7-0} = imm{7-0};
210}
211
212
Owen Andersona99e7782010-11-15 18:45:17 +0000213class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
214 string opc, string asm, list<dag> pattern>
215 : T2I<oops, iops, itin, opc, asm, pattern> {
216 bits<4> Rd;
217 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000218
Jim Grosbach86386922010-12-08 22:10:43 +0000219 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000220 let Inst{3-0} = ShiftedRm{3-0};
221 let Inst{5-4} = ShiftedRm{6-5};
222 let Inst{14-12} = ShiftedRm{11-9};
223 let Inst{7-6} = ShiftedRm{8-7};
224}
225
226class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
227 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000228 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000229 bits<4> Rd;
230 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000231
Jim Grosbach86386922010-12-08 22:10:43 +0000232 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000233 let Inst{3-0} = ShiftedRm{3-0};
234 let Inst{5-4} = ShiftedRm{6-5};
235 let Inst{14-12} = ShiftedRm{11-9};
236 let Inst{7-6} = ShiftedRm{8-7};
237}
238
Owen Andersonbb6315d2010-11-15 19:58:36 +0000239class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
240 string opc, string asm, list<dag> pattern>
241 : T2I<oops, iops, itin, opc, asm, pattern> {
242 bits<4> Rn;
243 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000244
Jim Grosbach86386922010-12-08 22:10:43 +0000245 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000246 let Inst{3-0} = ShiftedRm{3-0};
247 let Inst{5-4} = ShiftedRm{6-5};
248 let Inst{14-12} = ShiftedRm{11-9};
249 let Inst{7-6} = ShiftedRm{8-7};
250}
251
Owen Andersona99e7782010-11-15 18:45:17 +0000252class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
253 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000254 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000255 bits<4> Rd;
256 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000257
Jim Grosbach86386922010-12-08 22:10:43 +0000258 let Inst{11-8} = Rd;
259 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000260}
261
262class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
263 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000264 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000265 bits<4> Rd;
266 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000267
Jim Grosbach86386922010-12-08 22:10:43 +0000268 let Inst{11-8} = Rd;
269 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000270}
271
Owen Andersonbb6315d2010-11-15 19:58:36 +0000272class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
273 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000274 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000275 bits<4> Rn;
276 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000277
Jim Grosbach86386922010-12-08 22:10:43 +0000278 let Inst{19-16} = Rn;
279 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000280}
281
Owen Andersona99e7782010-11-15 18:45:17 +0000282
283class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
284 string opc, string asm, list<dag> pattern>
285 : T2I<oops, iops, itin, opc, asm, pattern> {
286 bits<4> Rd;
287 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000288
Jim Grosbach86386922010-12-08 22:10:43 +0000289 let Inst{11-8} = Rd;
290 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000291}
292
Owen Anderson83da6cd2010-11-14 05:37:38 +0000293class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000294 string opc, string asm, list<dag> pattern>
295 : T2sI<oops, iops, itin, opc, asm, pattern> {
296 bits<4> Rd;
297 bits<4> Rn;
298 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000299
Jim Grosbach86386922010-12-08 22:10:43 +0000300 let Inst{11-8} = Rd;
301 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000302 let Inst{26} = imm{11};
303 let Inst{14-12} = imm{10-8};
304 let Inst{7-0} = imm{7-0};
305}
306
Owen Andersonbb6315d2010-11-15 19:58:36 +0000307class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
308 string opc, string asm, list<dag> pattern>
309 : T2I<oops, iops, itin, opc, asm, pattern> {
310 bits<4> Rd;
311 bits<4> Rm;
312 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000313
Jim Grosbach86386922010-12-08 22:10:43 +0000314 let Inst{11-8} = Rd;
315 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000316 let Inst{14-12} = imm{4-2};
317 let Inst{7-6} = imm{1-0};
318}
319
320class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
321 string opc, string asm, list<dag> pattern>
322 : T2sI<oops, iops, itin, opc, asm, pattern> {
323 bits<4> Rd;
324 bits<4> Rm;
325 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000326
Jim Grosbach86386922010-12-08 22:10:43 +0000327 let Inst{11-8} = Rd;
328 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000329 let Inst{14-12} = imm{4-2};
330 let Inst{7-6} = imm{1-0};
331}
332
Owen Anderson5de6d842010-11-12 21:12:40 +0000333class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
334 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000335 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000336 bits<4> Rd;
337 bits<4> Rn;
338 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000339
Jim Grosbach86386922010-12-08 22:10:43 +0000340 let Inst{11-8} = Rd;
341 let Inst{19-16} = Rn;
342 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000343}
344
345class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
346 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000347 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000348 bits<4> Rd;
349 bits<4> Rn;
350 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000351
Jim Grosbach86386922010-12-08 22:10:43 +0000352 let Inst{11-8} = Rd;
353 let Inst{19-16} = Rn;
354 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000355}
356
357class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
358 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000359 : T2I<oops, iops, itin, opc, asm, pattern> {
360 bits<4> Rd;
361 bits<4> Rn;
362 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000363
Jim Grosbach86386922010-12-08 22:10:43 +0000364 let Inst{11-8} = Rd;
365 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000366 let Inst{3-0} = ShiftedRm{3-0};
367 let Inst{5-4} = ShiftedRm{6-5};
368 let Inst{14-12} = ShiftedRm{11-9};
369 let Inst{7-6} = ShiftedRm{8-7};
370}
371
372class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
373 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000374 : T2sI<oops, iops, itin, opc, asm, pattern> {
375 bits<4> Rd;
376 bits<4> Rn;
377 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000378
Jim Grosbach86386922010-12-08 22:10:43 +0000379 let Inst{11-8} = Rd;
380 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000381 let Inst{3-0} = ShiftedRm{3-0};
382 let Inst{5-4} = ShiftedRm{6-5};
383 let Inst{14-12} = ShiftedRm{11-9};
384 let Inst{7-6} = ShiftedRm{8-7};
385}
386
Owen Anderson35141a92010-11-18 01:08:42 +0000387class T2FourReg<dag oops, dag iops, InstrItinClass itin,
388 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000389 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000390 bits<4> Rd;
391 bits<4> Rn;
392 bits<4> Rm;
393 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000394
Jim Grosbach86386922010-12-08 22:10:43 +0000395 let Inst{19-16} = Rn;
396 let Inst{15-12} = Ra;
397 let Inst{11-8} = Rd;
398 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000399}
400
Jim Grosbach52082042010-12-08 22:29:28 +0000401class T2MulLong<dag oops, dag iops, InstrItinClass itin,
402 string opc, string asm, list<dag> pattern>
403 : T2I<oops, iops, itin, opc, asm, pattern> {
404 bits<4> RdLo;
405 bits<4> RdHi;
406 bits<4> Rn;
407 bits<4> Rm;
408
409 let Inst{19-16} = Rn;
410 let Inst{15-12} = RdLo;
411 let Inst{11-8} = RdHi;
412 let Inst{3-0} = Rm;
413}
414
Owen Anderson35141a92010-11-18 01:08:42 +0000415
Evan Chenga67efd12009-06-23 19:39:13 +0000416/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000417/// unary operation that produces a value. These are predicable and can be
418/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000419multiclass T2I_un_irs<bits<4> opcod, string opc,
420 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
421 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000422 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000423 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
424 opc, "\t$Rd, $imm",
425 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000426 let isAsCheapAsAMove = Cheap;
427 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000428 let Inst{31-27} = 0b11110;
429 let Inst{25} = 0;
430 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000431 let Inst{19-16} = 0b1111; // Rn
432 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000433 }
434 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000435 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
436 opc, ".w\t$Rd, $Rm",
437 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000438 let Inst{31-27} = 0b11101;
439 let Inst{26-25} = 0b01;
440 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000441 let Inst{19-16} = 0b1111; // Rn
442 let Inst{14-12} = 0b000; // imm3
443 let Inst{7-6} = 0b00; // imm2
444 let Inst{5-4} = 0b00; // type
445 }
Evan Chenga67efd12009-06-23 19:39:13 +0000446 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000447 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
448 opc, ".w\t$Rd, $ShiftedRm",
449 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000450 let Inst{31-27} = 0b11101;
451 let Inst{26-25} = 0b01;
452 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000453 let Inst{19-16} = 0b1111; // Rn
454 }
Evan Chenga67efd12009-06-23 19:39:13 +0000455}
456
457/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000458/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000459/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000460multiclass T2I_bin_irs<bits<4> opcod, string opc,
461 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
462 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000463 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000464 def ri : T2sTwoRegImm<
465 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
466 opc, "\t$Rd, $Rn, $imm",
467 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000468 let Inst{31-27} = 0b11110;
469 let Inst{25} = 0;
470 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000471 let Inst{15} = 0;
472 }
Evan Chenga67efd12009-06-23 19:39:13 +0000473 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000474 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
475 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
476 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000477 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000478 let Inst{31-27} = 0b11101;
479 let Inst{26-25} = 0b01;
480 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000481 let Inst{14-12} = 0b000; // imm3
482 let Inst{7-6} = 0b00; // imm2
483 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000484 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000485 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000486 def rs : T2sTwoRegShiftedReg<
487 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
488 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
489 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000490 let Inst{31-27} = 0b11101;
491 let Inst{26-25} = 0b01;
492 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000493 }
494}
495
David Goodwin1f096272009-07-27 23:34:12 +0000496/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
497// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000498multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
499 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
500 PatFrag opnode, bit Commutable = 0> :
501 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000502
Evan Cheng1e249e32009-06-25 20:59:23 +0000503/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000504/// reversed. The 'rr' form is only defined for the disassembler; for codegen
505/// it is equivalent to the T2I_bin_irs counterpart.
506multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000507 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000508 def ri : T2sTwoRegImm<
509 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
510 opc, ".w\t$Rd, $Rn, $imm",
511 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000512 let Inst{31-27} = 0b11110;
513 let Inst{25} = 0;
514 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000515 let Inst{15} = 0;
516 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000517 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000518 def rr : T2sThreeReg<
519 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
520 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000521 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000522 let Inst{31-27} = 0b11101;
523 let Inst{26-25} = 0b01;
524 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000525 let Inst{14-12} = 0b000; // imm3
526 let Inst{7-6} = 0b00; // imm2
527 let Inst{5-4} = 0b00; // type
528 }
Evan Chengf49810c2009-06-23 17:48:47 +0000529 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000530 def rs : T2sTwoRegShiftedReg<
531 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
532 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
533 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000534 let Inst{31-27} = 0b11101;
535 let Inst{26-25} = 0b01;
536 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000537 }
Evan Chengf49810c2009-06-23 17:48:47 +0000538}
539
Evan Chenga67efd12009-06-23 19:39:13 +0000540/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000541/// instruction modifies the CPSR register.
542let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000543multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
544 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
545 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000546 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000547 def ri : T2TwoRegImm<
548 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
549 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
550 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000551 let Inst{31-27} = 0b11110;
552 let Inst{25} = 0;
553 let Inst{24-21} = opcod;
554 let Inst{20} = 1; // The S bit.
555 let Inst{15} = 0;
556 }
Evan Chenga67efd12009-06-23 19:39:13 +0000557 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000558 def rr : T2ThreeReg<
559 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
560 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
561 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000562 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000563 let Inst{31-27} = 0b11101;
564 let Inst{26-25} = 0b01;
565 let Inst{24-21} = opcod;
566 let Inst{20} = 1; // The S bit.
567 let Inst{14-12} = 0b000; // imm3
568 let Inst{7-6} = 0b00; // imm2
569 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000570 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000571 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000572 def rs : T2TwoRegShiftedReg<
573 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
574 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
575 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000576 let Inst{31-27} = 0b11101;
577 let Inst{26-25} = 0b01;
578 let Inst{24-21} = opcod;
579 let Inst{20} = 1; // The S bit.
580 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000581}
582}
583
Evan Chenga67efd12009-06-23 19:39:13 +0000584/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
585/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000586multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
587 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000588 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000589 // The register-immediate version is re-materializable. This is useful
590 // in particular for taking the address of a local.
591 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000592 def ri : T2sTwoRegImm<
593 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
594 opc, ".w\t$Rd, $Rn, $imm",
595 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000596 let Inst{31-27} = 0b11110;
597 let Inst{25} = 0;
598 let Inst{24} = 1;
599 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000600 let Inst{15} = 0;
601 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000602 }
Evan Chengf49810c2009-06-23 17:48:47 +0000603 // 12-bit imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000604 def ri12 : T2TwoRegImm<
605 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
606 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
607 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000608 let Inst{31-27} = 0b11110;
609 let Inst{25} = 1;
610 let Inst{24} = 0;
611 let Inst{23-21} = op23_21;
612 let Inst{20} = 0; // The S bit.
613 let Inst{15} = 0;
614 }
Evan Chenga67efd12009-06-23 19:39:13 +0000615 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000616 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
617 opc, ".w\t$Rd, $Rn, $Rm",
618 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000619 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000620 let Inst{31-27} = 0b11101;
621 let Inst{26-25} = 0b01;
622 let Inst{24} = 1;
623 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000624 let Inst{14-12} = 0b000; // imm3
625 let Inst{7-6} = 0b00; // imm2
626 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000627 }
Evan Chengf49810c2009-06-23 17:48:47 +0000628 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000629 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000630 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000631 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
632 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000633 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000634 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000635 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000636 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000637 }
Evan Chengf49810c2009-06-23 17:48:47 +0000638}
639
Jim Grosbach6935efc2009-11-24 00:20:27 +0000640/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000641/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000642/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000643let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000644multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
645 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000646 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000647 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000648 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
649 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000650 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000651 let Inst{31-27} = 0b11110;
652 let Inst{25} = 0;
653 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000654 let Inst{15} = 0;
655 }
Evan Chenga67efd12009-06-23 19:39:13 +0000656 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000657 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000658 opc, ".w\t$Rd, $Rn, $Rm",
659 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000660 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000661 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000662 let Inst{31-27} = 0b11101;
663 let Inst{26-25} = 0b01;
664 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000665 let Inst{14-12} = 0b000; // imm3
666 let Inst{7-6} = 0b00; // imm2
667 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000668 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000669 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000670 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000671 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000672 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
673 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000674 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000675 let Inst{31-27} = 0b11101;
676 let Inst{26-25} = 0b01;
677 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000678 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000679}
680
681// Carry setting variants
682let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000683multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
684 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000685 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000686 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000687 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
688 opc, "\t$Rd, $Rn, $imm",
689 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000690 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000691 let Inst{31-27} = 0b11110;
692 let Inst{25} = 0;
693 let Inst{24-21} = opcod;
694 let Inst{20} = 1; // The S bit.
695 let Inst{15} = 0;
696 }
Evan Cheng62674222009-06-25 23:34:10 +0000697 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000698 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000699 opc, ".w\t$Rd, $Rn, $Rm",
700 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000701 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000702 let isCommutable = Commutable;
703 let Inst{31-27} = 0b11101;
704 let Inst{26-25} = 0b01;
705 let Inst{24-21} = opcod;
706 let Inst{20} = 1; // The S bit.
707 let Inst{14-12} = 0b000; // imm3
708 let Inst{7-6} = 0b00; // imm2
709 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000710 }
Evan Cheng62674222009-06-25 23:34:10 +0000711 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000712 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000713 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
714 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
715 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000716 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000717 let Inst{31-27} = 0b11101;
718 let Inst{26-25} = 0b01;
719 let Inst{24-21} = opcod;
720 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000721 }
Evan Chengf49810c2009-06-23 17:48:47 +0000722}
723}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000724}
Evan Chengf49810c2009-06-23 17:48:47 +0000725
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000726/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
727/// version is not needed since this is only for codegen.
Evan Cheng1e249e32009-06-25 20:59:23 +0000728let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000729multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000730 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000731 def ri : T2TwoRegImm<
732 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
733 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
734 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000735 let Inst{31-27} = 0b11110;
736 let Inst{25} = 0;
737 let Inst{24-21} = opcod;
738 let Inst{20} = 1; // The S bit.
739 let Inst{15} = 0;
740 }
Evan Chengf49810c2009-06-23 17:48:47 +0000741 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000742 def rs : T2TwoRegShiftedReg<
743 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
744 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
745 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000746 let Inst{31-27} = 0b11101;
747 let Inst{26-25} = 0b01;
748 let Inst{24-21} = opcod;
749 let Inst{20} = 1; // The S bit.
750 }
Evan Chengf49810c2009-06-23 17:48:47 +0000751}
752}
753
Evan Chenga67efd12009-06-23 19:39:13 +0000754/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
755// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000756multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000757 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000758 def ri : T2sTwoRegShiftImm<
759 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
760 opc, ".w\t$Rd, $Rm, $imm",
761 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000762 let Inst{31-27} = 0b11101;
763 let Inst{26-21} = 0b010010;
764 let Inst{19-16} = 0b1111; // Rn
765 let Inst{5-4} = opcod;
766 }
Evan Chenga67efd12009-06-23 19:39:13 +0000767 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000768 def rr : T2sThreeReg<
769 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
770 opc, ".w\t$Rd, $Rn, $Rm",
771 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000772 let Inst{31-27} = 0b11111;
773 let Inst{26-23} = 0b0100;
774 let Inst{22-21} = opcod;
775 let Inst{15-12} = 0b1111;
776 let Inst{7-4} = 0b0000;
777 }
Evan Chenga67efd12009-06-23 19:39:13 +0000778}
Evan Chengf49810c2009-06-23 17:48:47 +0000779
Johnny Chend68e1192009-12-15 17:24:14 +0000780/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000781/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000782/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000783let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000784multiclass T2I_cmp_irs<bits<4> opcod, string opc,
785 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
786 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000787 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000788 def ri : T2OneRegCmpImm<
789 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
790 opc, ".w\t$Rn, $imm",
791 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000792 let Inst{31-27} = 0b11110;
793 let Inst{25} = 0;
794 let Inst{24-21} = opcod;
795 let Inst{20} = 1; // The S bit.
796 let Inst{15} = 0;
797 let Inst{11-8} = 0b1111; // Rd
798 }
Evan Chenga67efd12009-06-23 19:39:13 +0000799 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000800 def rr : T2TwoRegCmp<
801 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000802 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000803 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000804 let Inst{31-27} = 0b11101;
805 let Inst{26-25} = 0b01;
806 let Inst{24-21} = opcod;
807 let Inst{20} = 1; // The S bit.
808 let Inst{14-12} = 0b000; // imm3
809 let Inst{11-8} = 0b1111; // Rd
810 let Inst{7-6} = 0b00; // imm2
811 let Inst{5-4} = 0b00; // type
812 }
Evan Chengf49810c2009-06-23 17:48:47 +0000813 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000814 def rs : T2OneRegCmpShiftedReg<
815 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
816 opc, ".w\t$Rn, $ShiftedRm",
817 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000818 let Inst{31-27} = 0b11101;
819 let Inst{26-25} = 0b01;
820 let Inst{24-21} = opcod;
821 let Inst{20} = 1; // The S bit.
822 let Inst{11-8} = 0b1111; // Rd
823 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000824}
825}
826
Evan Chengf3c21b82009-06-30 02:15:48 +0000827/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000828multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000829 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000830 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
831 opc, ".w\t$Rt, $addr",
832 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000833 let Inst{31-27} = 0b11111;
834 let Inst{26-25} = 0b00;
835 let Inst{24} = signed;
836 let Inst{23} = 1;
837 let Inst{22-21} = opcod;
838 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000839
Owen Anderson75579f72010-11-29 22:44:32 +0000840 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000841 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000842
Owen Anderson80dd3e02010-11-30 22:45:47 +0000843 bits<17> addr;
844 let Inst{19-16} = addr{16-13}; // Rn
845 let Inst{23} = addr{12}; // U
846 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000847 }
Owen Anderson75579f72010-11-29 22:44:32 +0000848 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
849 opc, "\t$Rt, $addr",
850 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000851 let Inst{31-27} = 0b11111;
852 let Inst{26-25} = 0b00;
853 let Inst{24} = signed;
854 let Inst{23} = 0;
855 let Inst{22-21} = opcod;
856 let Inst{20} = 1; // load
857 let Inst{11} = 1;
858 // Offset: index==TRUE, wback==FALSE
859 let Inst{10} = 1; // The P bit.
860 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000861
Owen Anderson75579f72010-11-29 22:44:32 +0000862 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000863 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000864
Owen Anderson75579f72010-11-29 22:44:32 +0000865 bits<13> addr;
866 let Inst{19-16} = addr{12-9}; // Rn
867 let Inst{9} = addr{8}; // U
868 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000869 }
Owen Anderson75579f72010-11-29 22:44:32 +0000870 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
871 opc, ".w\t$Rt, $addr",
872 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000873 let Inst{31-27} = 0b11111;
874 let Inst{26-25} = 0b00;
875 let Inst{24} = signed;
876 let Inst{23} = 0;
877 let Inst{22-21} = opcod;
878 let Inst{20} = 1; // load
879 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000880
Owen Anderson75579f72010-11-29 22:44:32 +0000881 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000882 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000883
Owen Anderson75579f72010-11-29 22:44:32 +0000884 bits<10> addr;
885 let Inst{19-16} = addr{9-6}; // Rn
886 let Inst{3-0} = addr{5-2}; // Rm
887 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000888 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000889
Owen Andersoneb6779c2010-12-07 00:45:21 +0000890 def pci : tPseudoInst<(outs GPR:$Rt), (ins i32imm:$addr), Size4Bytes, iis,
891 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]>;
Evan Chengf3c21b82009-06-30 02:15:48 +0000892}
893
David Goodwin73b8f162009-06-30 22:11:34 +0000894/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000895multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000896 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000897 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
898 opc, ".w\t$Rt, $addr",
899 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000900 let Inst{31-27} = 0b11111;
901 let Inst{26-23} = 0b0001;
902 let Inst{22-21} = opcod;
903 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000904
Owen Anderson75579f72010-11-29 22:44:32 +0000905 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000906 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000907
Owen Anderson80dd3e02010-11-30 22:45:47 +0000908 bits<17> addr;
909 let Inst{19-16} = addr{16-13}; // Rn
910 let Inst{23} = addr{12}; // U
911 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000912 }
Owen Anderson75579f72010-11-29 22:44:32 +0000913 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
914 opc, "\t$Rt, $addr",
915 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000916 let Inst{31-27} = 0b11111;
917 let Inst{26-23} = 0b0000;
918 let Inst{22-21} = opcod;
919 let Inst{20} = 0; // !load
920 let Inst{11} = 1;
921 // Offset: index==TRUE, wback==FALSE
922 let Inst{10} = 1; // The P bit.
923 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000924
Owen Anderson75579f72010-11-29 22:44:32 +0000925 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000926 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000927
Owen Anderson75579f72010-11-29 22:44:32 +0000928 bits<13> addr;
929 let Inst{19-16} = addr{12-9}; // Rn
930 let Inst{9} = addr{8}; // U
931 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000932 }
Owen Anderson75579f72010-11-29 22:44:32 +0000933 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
934 opc, ".w\t$Rt, $addr",
935 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000936 let Inst{31-27} = 0b11111;
937 let Inst{26-23} = 0b0000;
938 let Inst{22-21} = opcod;
939 let Inst{20} = 0; // !load
940 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000941
Owen Anderson75579f72010-11-29 22:44:32 +0000942 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000943 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000944
Owen Anderson75579f72010-11-29 22:44:32 +0000945 bits<10> addr;
946 let Inst{19-16} = addr{9-6}; // Rn
947 let Inst{3-0} = addr{5-2}; // Rm
948 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000949 }
David Goodwin73b8f162009-06-30 22:11:34 +0000950}
951
Evan Cheng0e55fd62010-09-30 01:08:25 +0000952/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000953/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000954multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000955 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
956 opc, ".w\t$Rd, $Rm",
957 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000958 let Inst{31-27} = 0b11111;
959 let Inst{26-23} = 0b0100;
960 let Inst{22-20} = opcod;
961 let Inst{19-16} = 0b1111; // Rn
962 let Inst{15-12} = 0b1111;
963 let Inst{7} = 1;
964 let Inst{5-4} = 0b00; // rotate
965 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000966 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
967 opc, ".w\t$Rd, $Rm, ror $rot",
968 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000969 let Inst{31-27} = 0b11111;
970 let Inst{26-23} = 0b0100;
971 let Inst{22-20} = opcod;
972 let Inst{19-16} = 0b1111; // Rn
973 let Inst{15-12} = 0b1111;
974 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000975
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000976 bits<2> rot;
977 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000978 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000979}
980
Eli Friedman761fa7a2010-06-24 18:20:04 +0000981// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000982multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000983 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
984 opc, "\t$Rd, $Rm",
985 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000986 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000987 let Inst{31-27} = 0b11111;
988 let Inst{26-23} = 0b0100;
989 let Inst{22-20} = opcod;
990 let Inst{19-16} = 0b1111; // Rn
991 let Inst{15-12} = 0b1111;
992 let Inst{7} = 1;
993 let Inst{5-4} = 0b00; // rotate
994 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000995 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
996 opc, "\t$dst, $Rm, ror $rot",
997 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000998 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000999 let Inst{31-27} = 0b11111;
1000 let Inst{26-23} = 0b0100;
1001 let Inst{22-20} = opcod;
1002 let Inst{19-16} = 0b1111; // Rn
1003 let Inst{15-12} = 0b1111;
1004 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001005
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001006 bits<2> rot;
1007 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001008 }
1009}
1010
Eli Friedman761fa7a2010-06-24 18:20:04 +00001011// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1012// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001013multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001014 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1015 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001016 let Inst{31-27} = 0b11111;
1017 let Inst{26-23} = 0b0100;
1018 let Inst{22-20} = opcod;
1019 let Inst{19-16} = 0b1111; // Rn
1020 let Inst{15-12} = 0b1111;
1021 let Inst{7} = 1;
1022 let Inst{5-4} = 0b00; // rotate
1023 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001024 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1025 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001026 let Inst{31-27} = 0b11111;
1027 let Inst{26-23} = 0b0100;
1028 let Inst{22-20} = opcod;
1029 let Inst{19-16} = 0b1111; // Rn
1030 let Inst{15-12} = 0b1111;
1031 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001032
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001033 bits<2> rot;
1034 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001035 }
1036}
1037
Evan Cheng0e55fd62010-09-30 01:08:25 +00001038/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001039/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001040multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001041 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1042 opc, "\t$Rd, $Rn, $Rm",
1043 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001044 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001045 let Inst{31-27} = 0b11111;
1046 let Inst{26-23} = 0b0100;
1047 let Inst{22-20} = opcod;
1048 let Inst{15-12} = 0b1111;
1049 let Inst{7} = 1;
1050 let Inst{5-4} = 0b00; // rotate
1051 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001052 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1053 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1054 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1055 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001056 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001057 let Inst{31-27} = 0b11111;
1058 let Inst{26-23} = 0b0100;
1059 let Inst{22-20} = opcod;
1060 let Inst{15-12} = 0b1111;
1061 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001062
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001063 bits<2> rot;
1064 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001065 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001066}
1067
Johnny Chen93042d12010-03-02 18:14:57 +00001068// DO variant - disassembly only, no pattern
1069
Evan Cheng0e55fd62010-09-30 01:08:25 +00001070multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001071 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1072 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001073 let Inst{31-27} = 0b11111;
1074 let Inst{26-23} = 0b0100;
1075 let Inst{22-20} = opcod;
1076 let Inst{15-12} = 0b1111;
1077 let Inst{7} = 1;
1078 let Inst{5-4} = 0b00; // rotate
1079 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001080 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1081 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001082 let Inst{31-27} = 0b11111;
1083 let Inst{26-23} = 0b0100;
1084 let Inst{22-20} = opcod;
1085 let Inst{15-12} = 0b1111;
1086 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001087
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001088 bits<2> rot;
1089 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001090 }
1091}
1092
Anton Korobeynikov52237112009-06-17 18:13:58 +00001093//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001094// Instructions
1095//===----------------------------------------------------------------------===//
1096
1097//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001098// Miscellaneous Instructions.
1099//
1100
Owen Andersonda663f72010-11-15 21:30:39 +00001101class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1102 string asm, list<dag> pattern>
1103 : T2XI<oops, iops, itin, asm, pattern> {
1104 bits<4> Rd;
1105 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001106
Jim Grosbach86386922010-12-08 22:10:43 +00001107 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001108 let Inst{26} = label{11};
1109 let Inst{14-12} = label{10-8};
1110 let Inst{7-0} = label{7-0};
1111}
1112
Evan Chenga09b9ca2009-06-24 23:47:58 +00001113// LEApcrel - Load a pc-relative address into a register without offending the
1114// assembler.
Evan Chengea420b22010-05-19 01:52:25 +00001115let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +00001116let isReMaterializable = 1 in
Owen Andersonda663f72010-11-15 21:30:39 +00001117def t2LEApcrel : T2PCOneRegImm<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1118 "adr${p}.w\t$Rd, #$label", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001119 let Inst{31-27} = 0b11110;
1120 let Inst{25-24} = 0b10;
1121 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1122 let Inst{22} = 0;
1123 let Inst{20} = 0;
1124 let Inst{19-16} = 0b1111; // Rn
1125 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001126
1127
Johnny Chend68e1192009-12-15 17:24:14 +00001128}
Jim Grosbacha967d112010-06-21 21:27:27 +00001129} // neverHasSideEffects
Owen Andersonda663f72010-11-15 21:30:39 +00001130def t2LEApcrelJT : T2PCOneRegImm<(outs rGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001131 (ins i32imm:$label, nohash_imm:$id, pred:$p), IIC_iALUi,
Owen Andersonda663f72010-11-15 21:30:39 +00001132 "adr${p}.w\t$Rd, #${label}_${id}", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001133 let Inst{31-27} = 0b11110;
1134 let Inst{25-24} = 0b10;
1135 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1136 let Inst{22} = 0;
1137 let Inst{20} = 0;
1138 let Inst{19-16} = 0b1111; // Rn
1139 let Inst{15} = 0;
1140}
Evan Chenga09b9ca2009-06-24 23:47:58 +00001141
Evan Cheng86198642009-08-07 00:34:42 +00001142// ADD r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001143def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1144 IIC_iALUi, "add", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001145 let Inst{31-27} = 0b11110;
1146 let Inst{25} = 0;
1147 let Inst{24-21} = 0b1000;
Owen Andersonb9a643e2010-11-12 23:36:03 +00001148 let Inst{19-16} = 0b1101; // Rn = sp
Johnny Chend68e1192009-12-15 17:24:14 +00001149 let Inst{15} = 0;
1150}
Owen Andersonda663f72010-11-15 21:30:39 +00001151def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1152 IIC_iALUi, "addw", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001153 let Inst{31-27} = 0b11110;
1154 let Inst{25} = 1;
1155 let Inst{24-21} = 0b0000;
1156 let Inst{20} = 0; // The S bit.
1157 let Inst{19-16} = 0b1101; // Rn = sp
1158 let Inst{15} = 0;
1159}
Evan Cheng86198642009-08-07 00:34:42 +00001160
1161// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001162def t2ADDrSPs : T2sTwoRegShiftedReg<
1163 (outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$ShiftedRm),
1164 IIC_iALUsi, "add", ".w\t$Rd, $sp, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001165 let Inst{31-27} = 0b11101;
1166 let Inst{26-25} = 0b01;
1167 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001168 let Inst{19-16} = 0b1101; // Rn = sp
1169 let Inst{15} = 0;
1170}
Evan Cheng86198642009-08-07 00:34:42 +00001171
1172// SUB r, sp, {so_imm|i12}
Owen Andersonda663f72010-11-15 21:30:39 +00001173def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_imm:$imm),
1174 IIC_iALUi, "sub", ".w\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001175 let Inst{31-27} = 0b11110;
1176 let Inst{25} = 0;
1177 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001178 let Inst{19-16} = 0b1101; // Rn = sp
1179 let Inst{15} = 0;
1180}
Owen Andersonda663f72010-11-15 21:30:39 +00001181def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, imm0_4095:$imm),
1182 IIC_iALUi, "subw", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001183 let Inst{31-27} = 0b11110;
1184 let Inst{25} = 1;
1185 let Inst{24-21} = 0b0101;
1186 let Inst{20} = 0; // The S bit.
1187 let Inst{19-16} = 0b1101; // Rn = sp
1188 let Inst{15} = 0;
1189}
Evan Cheng86198642009-08-07 00:34:42 +00001190
1191// SUB r, sp, so_reg
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001192def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$sp, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001193 IIC_iALUsi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001194 "sub", "\t$Rd, $sp, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001195 let Inst{31-27} = 0b11101;
1196 let Inst{26-25} = 0b01;
1197 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001198 let Inst{19-16} = 0b1101; // Rn = sp
1199 let Inst{15} = 0;
1200}
Evan Cheng86198642009-08-07 00:34:42 +00001201
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001202// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001203def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001204 "sdiv", "\t$Rd, $Rn, $Rm",
1205 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001206 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001207 let Inst{31-27} = 0b11111;
1208 let Inst{26-21} = 0b011100;
1209 let Inst{20} = 0b1;
1210 let Inst{15-12} = 0b1111;
1211 let Inst{7-4} = 0b1111;
1212}
1213
Jim Grosbach7a088642010-11-19 17:11:02 +00001214def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001215 "udiv", "\t$Rd, $Rn, $Rm",
1216 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001217 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001218 let Inst{31-27} = 0b11111;
1219 let Inst{26-21} = 0b011101;
1220 let Inst{20} = 0b1;
1221 let Inst{15-12} = 0b1111;
1222 let Inst{7-4} = 0b1111;
1223}
1224
Evan Chenga09b9ca2009-06-24 23:47:58 +00001225//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001226// Load / store Instructions.
1227//
1228
Evan Cheng055b0312009-06-29 07:51:04 +00001229// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001230let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001231defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001232 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001233
Evan Chengf3c21b82009-06-30 02:15:48 +00001234// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001235defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001236 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001237defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001238 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001239
Evan Chengf3c21b82009-06-30 02:15:48 +00001240// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001241defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001242 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001243defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001244 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001245
Owen Anderson9d63d902010-12-01 19:18:46 +00001246let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001247// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001248def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001249 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001250 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001251} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001252
1253// zextload i1 -> zextload i8
1254def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1255 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1256def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1257 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1258def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1259 (t2LDRBs t2addrmode_so_reg:$addr)>;
1260def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1261 (t2LDRBpci tconstpool:$addr)>;
1262
1263// extload -> zextload
1264// FIXME: Reduce the number of patterns by legalizing extload to zextload
1265// earlier?
1266def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1267 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1268def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1269 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1270def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1271 (t2LDRBs t2addrmode_so_reg:$addr)>;
1272def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1273 (t2LDRBpci tconstpool:$addr)>;
1274
1275def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1276 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1277def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1278 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1279def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1280 (t2LDRBs t2addrmode_so_reg:$addr)>;
1281def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1282 (t2LDRBpci tconstpool:$addr)>;
1283
1284def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1285 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1286def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1287 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1288def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1289 (t2LDRHs t2addrmode_so_reg:$addr)>;
1290def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1291 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001292
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001293// FIXME: The destination register of the loads and stores can't be PC, but
1294// can be SP. We need another regclass (similar to rGPR) to represent
1295// that. Not a pressing issue since these are selected manually,
1296// not via pattern.
1297
Evan Chenge88d5ce2009-07-02 07:28:31 +00001298// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001299
1300class T2Iidxld<bit signed, bits<2> opcod, bit pre,
1301 dag oops, dag iops,
1302 AddrMode am, IndexMode im, InstrItinClass itin,
1303 string opc, string asm, string cstr, list<dag> pattern>
1304 : T2Iidxldst<signed, opcod, 1, pre, oops,
1305 iops, am,im,itin, opc, asm, cstr, pattern>;
1306class T2Iidxst<bit signed, bits<2> opcod, bit pre,
1307 dag oops, dag iops,
1308 AddrMode am, IndexMode im, InstrItinClass itin,
1309 string opc, string asm, string cstr, list<dag> pattern>
1310 : T2Iidxldst<signed, opcod, 0, pre, oops,
1311 iops, am,im,itin, opc, asm, cstr, pattern>;
1312
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001313let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6af50f72010-11-30 00:14:31 +00001314def t2LDR_PRE : T2Iidxld<0, 0b10, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001315 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001316 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001317 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001318 []>;
1319
Owen Anderson6af50f72010-11-30 00:14:31 +00001320def t2LDR_POST : T2Iidxld<0, 0b10, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001321 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001322 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001323 "ldr", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001324 []>;
1325
Owen Anderson6af50f72010-11-30 00:14:31 +00001326def t2LDRB_PRE : T2Iidxld<0, 0b00, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001327 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001328 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001329 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001330 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001331def t2LDRB_POST : T2Iidxld<0, 0b00, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001332 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001333 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001334 "ldrb", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001335 []>;
1336
Owen Anderson6af50f72010-11-30 00:14:31 +00001337def t2LDRH_PRE : T2Iidxld<0, 0b01, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001338 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001339 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001340 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001341 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001342def t2LDRH_POST : T2Iidxld<0, 0b01, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001343 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001344 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001345 "ldrh", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001346 []>;
1347
Owen Anderson6af50f72010-11-30 00:14:31 +00001348def t2LDRSB_PRE : T2Iidxld<1, 0b00, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001349 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001350 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001351 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001352 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001353def t2LDRSB_POST : T2Iidxld<1, 0b00, 0, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001354 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001355 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001356 "ldrsb", "\t$Rt, [$Rn], $offset", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001357 []>;
1358
Owen Anderson6af50f72010-11-30 00:14:31 +00001359def t2LDRSH_PRE : T2Iidxld<1, 0b01, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001360 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001361 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001362 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001363 []>;
Owen Anderson6af50f72010-11-30 00:14:31 +00001364def t2LDRSH_POST : T2Iidxld<1, 0b01, 0, (outs GPR:$dst, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001365 (ins GPR:$base, t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001366 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001367 "ldrsh", "\t$dst, [$Rn], $offset", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001368 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001369} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001370
Johnny Chene54a3ef2010-03-03 18:45:36 +00001371// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1372// for disassembly only.
1373// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001374class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001375 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1376 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001377 let Inst{31-27} = 0b11111;
1378 let Inst{26-25} = 0b00;
1379 let Inst{24} = signed;
1380 let Inst{23} = 0;
1381 let Inst{22-21} = type;
1382 let Inst{20} = 1; // load
1383 let Inst{11} = 1;
1384 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001385
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001386 bits<4> Rt;
1387 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001388 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001389 let Inst{19-16} = addr{12-9};
1390 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001391}
1392
Evan Cheng0e55fd62010-09-30 01:08:25 +00001393def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1394def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1395def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1396def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1397def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001398
David Goodwin73b8f162009-06-30 22:11:34 +00001399// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001400defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001401 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001402defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001403 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001404defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001405 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001406
David Goodwin6647cea2009-06-30 22:50:01 +00001407// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001408let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001409def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001410 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1411 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001412
Evan Cheng6d94f112009-07-03 00:06:39 +00001413// Indexed stores
Owen Anderson6af50f72010-11-30 00:14:31 +00001414def t2STR_PRE : T2Iidxst<0, 0b10, 1, (outs GPR:$base_wb),
1415 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001416 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001417 "str", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001418 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001419 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001420
Owen Anderson6af50f72010-11-30 00:14:31 +00001421def t2STR_POST : T2Iidxst<0, 0b10, 0, (outs GPR:$base_wb),
1422 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001423 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001424 "str", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001425 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001426 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001427
Owen Anderson6af50f72010-11-30 00:14:31 +00001428def t2STRH_PRE : T2Iidxst<0, 0b01, 1, (outs GPR:$base_wb),
1429 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001430 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001431 "strh", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001432 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001433 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001434
Owen Anderson6af50f72010-11-30 00:14:31 +00001435def t2STRH_POST : T2Iidxst<0, 0b01, 0, (outs GPR:$base_wb),
1436 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001437 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001438 "strh", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001439 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001440 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001441
Owen Anderson6af50f72010-11-30 00:14:31 +00001442def t2STRB_PRE : T2Iidxst<0, 0b00, 1, (outs GPR:$base_wb),
1443 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001444 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001445 "strb", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001446 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001447 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001448
Owen Anderson6af50f72010-11-30 00:14:31 +00001449def t2STRB_POST : T2Iidxst<0, 0b00, 0, (outs GPR:$base_wb),
1450 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001451 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001452 "strb", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001453 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001454 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001455
Johnny Chene54a3ef2010-03-03 18:45:36 +00001456// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1457// only.
1458// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001459class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001460 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1461 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001462 let Inst{31-27} = 0b11111;
1463 let Inst{26-25} = 0b00;
1464 let Inst{24} = 0; // not signed
1465 let Inst{23} = 0;
1466 let Inst{22-21} = type;
1467 let Inst{20} = 0; // store
1468 let Inst{11} = 1;
1469 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001470
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001471 bits<4> Rt;
1472 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001473 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001474 let Inst{19-16} = addr{12-9};
1475 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001476}
1477
Evan Cheng0e55fd62010-09-30 01:08:25 +00001478def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1479def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1480def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001481
Johnny Chenae1757b2010-03-11 01:13:36 +00001482// ldrd / strd pre / post variants
1483// For disassembly only.
1484
Owen Anderson9d63d902010-12-01 19:18:46 +00001485def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001486 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001487 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001488
Owen Anderson9d63d902010-12-01 19:18:46 +00001489def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001490 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001491 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001492
1493def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001494 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1495 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001496
1497def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001498 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1499 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001500
Johnny Chen0635fc52010-03-04 17:40:44 +00001501// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1502// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001503// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1504// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001505multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001506
Evan Chengdfed19f2010-11-03 06:34:55 +00001507 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001508 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001509 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001510 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001511 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001512 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001513 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001514 let Inst{20} = 1;
1515 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001516
Owen Anderson80dd3e02010-11-30 22:45:47 +00001517 bits<17> addr;
1518 let Inst{19-16} = addr{16-13}; // Rn
1519 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001520 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001521 }
1522
Evan Chengdfed19f2010-11-03 06:34:55 +00001523 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001524 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001525 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001526 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001527 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001528 let Inst{23} = 0; // U = 0
1529 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001530 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001531 let Inst{20} = 1;
1532 let Inst{15-12} = 0b1111;
1533 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001534
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001535 bits<13> addr;
1536 let Inst{19-16} = addr{12-9}; // Rn
1537 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001538 }
1539
Evan Chengdfed19f2010-11-03 06:34:55 +00001540 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001541 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001542 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001543 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001544 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001545 let Inst{23} = 0; // add = TRUE for T1
1546 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001547 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001548 let Inst{20} = 1;
1549 let Inst{15-12} = 0b1111;
1550 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001551
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001552 bits<10> addr;
1553 let Inst{19-16} = addr{9-6}; // Rn
1554 let Inst{3-0} = addr{5-2}; // Rm
1555 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001556 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001557}
1558
Evan Cheng416941d2010-11-04 05:19:35 +00001559defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1560defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1561defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001562
Evan Cheng2889cce2009-07-03 00:18:36 +00001563//===----------------------------------------------------------------------===//
1564// Load / store multiple Instructions.
1565//
1566
Bill Wendling6c470b82010-11-13 09:09:38 +00001567multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1568 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001569 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001570 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001571 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001572 bits<4> Rn;
1573 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001574
Bill Wendling6c470b82010-11-13 09:09:38 +00001575 let Inst{31-27} = 0b11101;
1576 let Inst{26-25} = 0b00;
1577 let Inst{24-23} = 0b01; // Increment After
1578 let Inst{22} = 0;
1579 let Inst{21} = 0; // No writeback
1580 let Inst{20} = L_bit;
1581 let Inst{19-16} = Rn;
1582 let Inst{15-0} = regs;
1583 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001584 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001585 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001586 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001587 bits<4> Rn;
1588 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001589
Bill Wendling6c470b82010-11-13 09:09:38 +00001590 let Inst{31-27} = 0b11101;
1591 let Inst{26-25} = 0b00;
1592 let Inst{24-23} = 0b01; // Increment After
1593 let Inst{22} = 0;
1594 let Inst{21} = 1; // Writeback
1595 let Inst{20} = L_bit;
1596 let Inst{19-16} = Rn;
1597 let Inst{15-0} = regs;
1598 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001599 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001600 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1601 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1602 bits<4> Rn;
1603 bits<16> regs;
1604
1605 let Inst{31-27} = 0b11101;
1606 let Inst{26-25} = 0b00;
1607 let Inst{24-23} = 0b10; // Decrement Before
1608 let Inst{22} = 0;
1609 let Inst{21} = 0; // No writeback
1610 let Inst{20} = L_bit;
1611 let Inst{19-16} = Rn;
1612 let Inst{15-0} = regs;
1613 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001614 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001615 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1616 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1617 bits<4> Rn;
1618 bits<16> regs;
1619
1620 let Inst{31-27} = 0b11101;
1621 let Inst{26-25} = 0b00;
1622 let Inst{24-23} = 0b10; // Decrement Before
1623 let Inst{22} = 0;
1624 let Inst{21} = 1; // Writeback
1625 let Inst{20} = L_bit;
1626 let Inst{19-16} = Rn;
1627 let Inst{15-0} = regs;
1628 }
1629}
1630
Bill Wendlingc93989a2010-11-13 11:20:05 +00001631let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001632
1633let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1634defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1635
1636let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1637defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1638
1639} // neverHasSideEffects
1640
Bob Wilson815baeb2010-03-13 01:08:20 +00001641
Evan Cheng9cb9e672009-06-27 02:26:13 +00001642//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001643// Move Instructions.
1644//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001645
Evan Chengf49810c2009-06-23 17:48:47 +00001646let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001647def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1648 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001649 let Inst{31-27} = 0b11101;
1650 let Inst{26-25} = 0b01;
1651 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001652 let Inst{19-16} = 0b1111; // Rn
1653 let Inst{14-12} = 0b000;
1654 let Inst{7-4} = 0b0000;
1655}
Evan Chengf49810c2009-06-23 17:48:47 +00001656
Evan Cheng5adb66a2009-09-28 09:14:39 +00001657// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001658let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1659 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001660def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1661 "mov", ".w\t$Rd, $imm",
1662 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001663 let Inst{31-27} = 0b11110;
1664 let Inst{25} = 0;
1665 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001666 let Inst{19-16} = 0b1111; // Rn
1667 let Inst{15} = 0;
1668}
David Goodwin83b35932009-06-26 16:10:07 +00001669
Evan Chengc4af4632010-11-17 20:13:28 +00001670let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001671def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm:$imm), IIC_iMOVi,
1672 "movw", "\t$Rd, $imm",
1673 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001674 let Inst{31-27} = 0b11110;
1675 let Inst{25} = 1;
1676 let Inst{24-21} = 0b0010;
1677 let Inst{20} = 0; // The S bit.
1678 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001679
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001680 bits<4> Rd;
1681 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001682
Jim Grosbach86386922010-12-08 22:10:43 +00001683 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001684 let Inst{19-16} = imm{15-12};
1685 let Inst{26} = imm{11};
1686 let Inst{14-12} = imm{10-8};
1687 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001688}
Evan Chengf49810c2009-06-23 17:48:47 +00001689
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001690let Constraints = "$src = $Rd" in
1691def t2MOVTi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi,
1692 "movt", "\t$Rd, $imm",
1693 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001694 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001695 let Inst{31-27} = 0b11110;
1696 let Inst{25} = 1;
1697 let Inst{24-21} = 0b0110;
1698 let Inst{20} = 0; // The S bit.
1699 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001700
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001701 bits<4> Rd;
1702 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001703
Jim Grosbach86386922010-12-08 22:10:43 +00001704 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001705 let Inst{19-16} = imm{15-12};
1706 let Inst{26} = imm{11};
1707 let Inst{14-12} = imm{10-8};
1708 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001709}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001710
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001711def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001712
Anton Korobeynikov52237112009-06-17 18:13:58 +00001713//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001714// Extend Instructions.
1715//
1716
1717// Sign extenders
1718
Evan Cheng0e55fd62010-09-30 01:08:25 +00001719defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001720 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001721defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001722 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001723defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001724
Evan Cheng0e55fd62010-09-30 01:08:25 +00001725defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001726 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001727defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001728 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001729defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001730
Johnny Chen93042d12010-03-02 18:14:57 +00001731// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001732
1733// Zero extenders
1734
1735let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001736defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001737 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001738defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001739 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001740defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001741 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001742
Jim Grosbach79464942010-07-28 23:17:45 +00001743// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1744// The transformation should probably be done as a combiner action
1745// instead so we can include a check for masking back in the upper
1746// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001747//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001748// (t2UXTB16r_rot rGPR:$Src, 24)>,
1749// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001750def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001751 (t2UXTB16r_rot rGPR:$Src, 8)>,
1752 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001753
Evan Cheng0e55fd62010-09-30 01:08:25 +00001754defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001755 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001756defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001757 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001758defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001759}
1760
1761//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001762// Arithmetic Instructions.
1763//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001764
Johnny Chend68e1192009-12-15 17:24:14 +00001765defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1766 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1767defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1768 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001769
Evan Chengf49810c2009-06-23 17:48:47 +00001770// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001771defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001772 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001773 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1774defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001775 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001776 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001777
Johnny Chend68e1192009-12-15 17:24:14 +00001778defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001779 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001780defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001781 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001782defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001783 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001784defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001785 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001786
David Goodwin752aa7d2009-07-27 16:39:05 +00001787// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001788defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001789 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1790defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1791 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001792
1793// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001794// The assume-no-carry-in form uses the negation of the input since add/sub
1795// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1796// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1797// details.
1798// The AddedComplexity preferences the first variant over the others since
1799// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001800let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001801def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1802 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1803def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1804 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1805def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1806 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1807let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001808def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1809 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1810def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1811 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001812// The with-carry-in form matches bitwise not instead of the negation.
1813// Effectively, the inverse interpretation of the carry flag already accounts
1814// for part of the negation.
1815let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001816def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1817 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1818def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1819 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001820
Johnny Chen93042d12010-03-02 18:14:57 +00001821// Select Bytes -- for disassembly only
1822
Owen Andersonc7373f82010-11-30 20:00:01 +00001823def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1824 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001825 let Inst{31-27} = 0b11111;
1826 let Inst{26-24} = 0b010;
1827 let Inst{23} = 0b1;
1828 let Inst{22-20} = 0b010;
1829 let Inst{15-12} = 0b1111;
1830 let Inst{7} = 0b1;
1831 let Inst{6-4} = 0b000;
1832}
1833
Johnny Chenadc77332010-02-26 22:04:29 +00001834// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1835// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001836class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1837 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Owen Anderson46c478e2010-11-17 19:57:38 +00001838 : T2I<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, opc,
1839 "\t$Rd, $Rn, $Rm", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001840 let Inst{31-27} = 0b11111;
1841 let Inst{26-23} = 0b0101;
1842 let Inst{22-20} = op22_20;
1843 let Inst{15-12} = 0b1111;
1844 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001845
Owen Anderson46c478e2010-11-17 19:57:38 +00001846 bits<4> Rd;
1847 bits<4> Rn;
1848 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001849
Jim Grosbach86386922010-12-08 22:10:43 +00001850 let Inst{11-8} = Rd;
1851 let Inst{19-16} = Rn;
1852 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001853}
1854
1855// Saturating add/subtract -- for disassembly only
1856
Nate Begeman692433b2010-07-29 17:56:55 +00001857def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Owen Anderson46c478e2010-11-17 19:57:38 +00001858 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001859def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1860def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1861def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1862def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1863def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1864def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001865def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Owen Anderson46c478e2010-11-17 19:57:38 +00001866 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001867def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1868def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1869def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1870def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1871def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1872def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1873def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1874def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1875
1876// Signed/Unsigned add/subtract -- for disassembly only
1877
1878def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1879def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1880def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1881def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1882def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1883def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1884def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1885def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1886def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1887def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1888def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1889def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1890
1891// Signed/Unsigned halving add/subtract -- for disassembly only
1892
1893def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1894def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1895def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1896def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1897def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1898def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1899def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1900def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1901def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1902def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1903def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1904def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1905
Owen Anderson821752e2010-11-18 20:32:18 +00001906// Helper class for disassembly only
1907// A6.3.16 & A6.3.17
1908// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1909class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1910 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1911 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1912 let Inst{31-27} = 0b11111;
1913 let Inst{26-24} = 0b011;
1914 let Inst{23} = long;
1915 let Inst{22-20} = op22_20;
1916 let Inst{7-4} = op7_4;
1917}
1918
1919class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1920 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1921 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1922 let Inst{31-27} = 0b11111;
1923 let Inst{26-24} = 0b011;
1924 let Inst{23} = long;
1925 let Inst{22-20} = op22_20;
1926 let Inst{7-4} = op7_4;
1927}
1928
Johnny Chenadc77332010-02-26 22:04:29 +00001929// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1930
Owen Anderson821752e2010-11-18 20:32:18 +00001931def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1932 (ins rGPR:$Rn, rGPR:$Rm),
1933 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001934 let Inst{15-12} = 0b1111;
1935}
Owen Anderson821752e2010-11-18 20:32:18 +00001936def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001937 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001938 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001939
1940// Signed/Unsigned saturate -- for disassembly only
1941
Owen Anderson46c478e2010-11-17 19:57:38 +00001942class T2SatI<dag oops, dag iops, InstrItinClass itin,
1943 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001944 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001945 bits<4> Rd;
1946 bits<4> Rn;
1947 bits<5> sat_imm;
1948 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001949
Jim Grosbach86386922010-12-08 22:10:43 +00001950 let Inst{11-8} = Rd;
1951 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001952 let Inst{4-0} = sat_imm{4-0};
1953 let Inst{21} = sh{6};
1954 let Inst{14-12} = sh{4-2};
1955 let Inst{7-6} = sh{1-0};
1956}
1957
Owen Andersonc7373f82010-11-30 20:00:01 +00001958def t2SSAT: T2SatI<
1959 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001960 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001961 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001962 let Inst{31-27} = 0b11110;
1963 let Inst{25-22} = 0b1100;
1964 let Inst{20} = 0;
1965 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001966}
1967
Owen Andersonc7373f82010-11-30 20:00:01 +00001968def t2SSAT16: T2SatI<
1969 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00001970 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001971 [/* For disassembly only; pattern left blank */]> {
1972 let Inst{31-27} = 0b11110;
1973 let Inst{25-22} = 0b1100;
1974 let Inst{20} = 0;
1975 let Inst{15} = 0;
1976 let Inst{21} = 1; // sh = '1'
1977 let Inst{14-12} = 0b000; // imm3 = '000'
1978 let Inst{7-6} = 0b00; // imm2 = '00'
1979}
1980
Owen Andersonc7373f82010-11-30 20:00:01 +00001981def t2USAT: T2SatI<
1982 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1983 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001984 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001985 let Inst{31-27} = 0b11110;
1986 let Inst{25-22} = 0b1110;
1987 let Inst{20} = 0;
1988 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001989}
1990
Owen Andersonc7373f82010-11-30 20:00:01 +00001991def t2USAT16: T2SatI<
1992 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
1993 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001994 [/* For disassembly only; pattern left blank */]> {
1995 let Inst{31-27} = 0b11110;
1996 let Inst{25-22} = 0b1110;
1997 let Inst{20} = 0;
1998 let Inst{15} = 0;
1999 let Inst{21} = 1; // sh = '1'
2000 let Inst{14-12} = 0b000; // imm3 = '000'
2001 let Inst{7-6} = 0b00; // imm2 = '00'
2002}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002003
Bob Wilson38aa2872010-08-13 21:48:10 +00002004def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2005def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002006
Evan Chengf49810c2009-06-23 17:48:47 +00002007//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002008// Shift and rotate Instructions.
2009//
2010
Johnny Chend68e1192009-12-15 17:24:14 +00002011defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2012defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2013defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2014defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002015
David Goodwinca01a8d2009-09-01 18:32:09 +00002016let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002017def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2018 "rrx", "\t$Rd, $Rm",
2019 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002020 let Inst{31-27} = 0b11101;
2021 let Inst{26-25} = 0b01;
2022 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002023 let Inst{19-16} = 0b1111; // Rn
2024 let Inst{14-12} = 0b000;
2025 let Inst{7-4} = 0b0011;
2026}
David Goodwinca01a8d2009-09-01 18:32:09 +00002027}
Evan Chenga67efd12009-06-23 19:39:13 +00002028
David Goodwin3583df72009-07-28 17:06:49 +00002029let Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002030def t2MOVsrl_flag : T2TwoRegShiftImm<
2031 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2032 "lsrs", ".w\t$Rd, $Rm, #1",
2033 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002034 let Inst{31-27} = 0b11101;
2035 let Inst{26-25} = 0b01;
2036 let Inst{24-21} = 0b0010;
2037 let Inst{20} = 1; // The S bit.
2038 let Inst{19-16} = 0b1111; // Rn
2039 let Inst{5-4} = 0b01; // Shift type.
2040 // Shift amount = Inst{14-12:7-6} = 1.
2041 let Inst{14-12} = 0b000;
2042 let Inst{7-6} = 0b01;
2043}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002044def t2MOVsra_flag : T2TwoRegShiftImm<
2045 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2046 "asrs", ".w\t$Rd, $Rm, #1",
2047 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002048 let Inst{31-27} = 0b11101;
2049 let Inst{26-25} = 0b01;
2050 let Inst{24-21} = 0b0010;
2051 let Inst{20} = 1; // The S bit.
2052 let Inst{19-16} = 0b1111; // Rn
2053 let Inst{5-4} = 0b10; // Shift type.
2054 // Shift amount = Inst{14-12:7-6} = 1.
2055 let Inst{14-12} = 0b000;
2056 let Inst{7-6} = 0b01;
2057}
David Goodwin3583df72009-07-28 17:06:49 +00002058}
2059
Evan Chenga67efd12009-06-23 19:39:13 +00002060//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002061// Bitwise Instructions.
2062//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002063
Johnny Chend68e1192009-12-15 17:24:14 +00002064defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002065 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002066 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2067defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002068 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002069 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2070defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002071 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002072 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002073
Johnny Chend68e1192009-12-15 17:24:14 +00002074defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002075 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002076 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002077
Owen Anderson2f7aed32010-11-17 22:16:31 +00002078class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2079 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002080 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002081 bits<4> Rd;
2082 bits<5> msb;
2083 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002084
Jim Grosbach86386922010-12-08 22:10:43 +00002085 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002086 let Inst{4-0} = msb{4-0};
2087 let Inst{14-12} = lsb{4-2};
2088 let Inst{7-6} = lsb{1-0};
2089}
2090
2091class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2092 string opc, string asm, list<dag> pattern>
2093 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2094 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002095
Jim Grosbach86386922010-12-08 22:10:43 +00002096 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002097}
2098
2099let Constraints = "$src = $Rd" in
2100def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2101 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2102 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002103 let Inst{31-27} = 0b11110;
2104 let Inst{25} = 1;
2105 let Inst{24-20} = 0b10110;
2106 let Inst{19-16} = 0b1111; // Rn
2107 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002108
Owen Anderson2f7aed32010-11-17 22:16:31 +00002109 bits<10> imm;
2110 let msb{4-0} = imm{9-5};
2111 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002112}
Evan Chengf49810c2009-06-23 17:48:47 +00002113
Owen Anderson2f7aed32010-11-17 22:16:31 +00002114def t2SBFX: T2TwoRegBitFI<
2115 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2116 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002117 let Inst{31-27} = 0b11110;
2118 let Inst{25} = 1;
2119 let Inst{24-20} = 0b10100;
2120 let Inst{15} = 0;
2121}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002122
Owen Anderson2f7aed32010-11-17 22:16:31 +00002123def t2UBFX: T2TwoRegBitFI<
2124 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2125 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002126 let Inst{31-27} = 0b11110;
2127 let Inst{25} = 1;
2128 let Inst{24-20} = 0b11100;
2129 let Inst{15} = 0;
2130}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002131
Johnny Chen9474d552010-02-02 19:31:58 +00002132// A8.6.18 BFI - Bitfield insert (Encoding T1)
Owen Anderson2f7aed32010-11-17 22:16:31 +00002133let Constraints = "$src = $Rd" in
2134def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2135 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2136 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2137 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002138 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00002139 let Inst{31-27} = 0b11110;
2140 let Inst{25} = 1;
2141 let Inst{24-20} = 0b10110;
2142 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002143
Owen Anderson2f7aed32010-11-17 22:16:31 +00002144 bits<10> imm;
2145 let msb{4-0} = imm{9-5};
2146 let lsb{4-0} = imm{4-0};
Johnny Chen9474d552010-02-02 19:31:58 +00002147}
Evan Chengf49810c2009-06-23 17:48:47 +00002148
Evan Cheng7e1bf302010-09-29 00:27:46 +00002149defm t2ORN : T2I_bin_irs<0b0011, "orn",
2150 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2151 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002152
2153// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2154let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002155defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002156 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002157 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002158
2159
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002160let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002161def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2162 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002163
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002164// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002165def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2166 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002167 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002168
2169def : T2Pat<(t2_so_imm_not:$src),
2170 (t2MVNi t2_so_imm_not:$src)>;
2171
Evan Chengf49810c2009-06-23 17:48:47 +00002172//===----------------------------------------------------------------------===//
2173// Multiply Instructions.
2174//
Evan Cheng8de898a2009-06-26 00:19:44 +00002175let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002176def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2177 "mul", "\t$Rd, $Rn, $Rm",
2178 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002179 let Inst{31-27} = 0b11111;
2180 let Inst{26-23} = 0b0110;
2181 let Inst{22-20} = 0b000;
2182 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2183 let Inst{7-4} = 0b0000; // Multiply
2184}
Evan Chengf49810c2009-06-23 17:48:47 +00002185
Owen Anderson35141a92010-11-18 01:08:42 +00002186def t2MLA: T2FourReg<
2187 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2188 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2189 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002190 let Inst{31-27} = 0b11111;
2191 let Inst{26-23} = 0b0110;
2192 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002193 let Inst{7-4} = 0b0000; // Multiply
2194}
Evan Chengf49810c2009-06-23 17:48:47 +00002195
Owen Anderson35141a92010-11-18 01:08:42 +00002196def t2MLS: T2FourReg<
2197 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2198 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2199 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002200 let Inst{31-27} = 0b11111;
2201 let Inst{26-23} = 0b0110;
2202 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002203 let Inst{7-4} = 0b0001; // Multiply and Subtract
2204}
Evan Chengf49810c2009-06-23 17:48:47 +00002205
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002206// Extra precision multiplies with low / high results
2207let neverHasSideEffects = 1 in {
2208let isCommutable = 1 in {
Jim Grosbach52082042010-12-08 22:29:28 +00002209def t2SMULL : T2MulLong<
Owen Anderson35141a92010-11-18 01:08:42 +00002210 (outs rGPR:$Rd, rGPR:$Ra),
2211 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
2212 "smull", "\t$Rd, $Ra, $Rn, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002213 let Inst{31-27} = 0b11111;
2214 let Inst{26-23} = 0b0111;
2215 let Inst{22-20} = 0b000;
2216 let Inst{7-4} = 0b0000;
2217}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002218
Jim Grosbach52082042010-12-08 22:29:28 +00002219def t2UMULL : T2MulLong<
2220 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002221 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach52082042010-12-08 22:29:28 +00002222 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002223 let Inst{31-27} = 0b11111;
2224 let Inst{26-23} = 0b0111;
2225 let Inst{22-20} = 0b010;
2226 let Inst{7-4} = 0b0000;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002227}
Johnny Chend68e1192009-12-15 17:24:14 +00002228} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002229
2230// Multiply + accumulate
Jim Grosbach52082042010-12-08 22:29:28 +00002231def t2SMLAL : T2MulLong<(outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002232 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach52082042010-12-08 22:29:28 +00002233 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002234 let Inst{31-27} = 0b11111;
2235 let Inst{26-23} = 0b0111;
2236 let Inst{22-20} = 0b100;
2237 let Inst{7-4} = 0b0000;
2238}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002239
Jim Grosbach52082042010-12-08 22:29:28 +00002240def t2UMLAL : T2MulLong<(outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002241 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach52082042010-12-08 22:29:28 +00002242 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002243 let Inst{31-27} = 0b11111;
2244 let Inst{26-23} = 0b0111;
2245 let Inst{22-20} = 0b110;
2246 let Inst{7-4} = 0b0000;
2247}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002248
Jim Grosbach52082042010-12-08 22:29:28 +00002249def t2UMAAL : T2MulLong<(outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002250 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach52082042010-12-08 22:29:28 +00002251 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>{
Johnny Chend68e1192009-12-15 17:24:14 +00002252 let Inst{31-27} = 0b11111;
2253 let Inst{26-23} = 0b0111;
2254 let Inst{22-20} = 0b110;
2255 let Inst{7-4} = 0b0110;
2256}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002257} // neverHasSideEffects
2258
Johnny Chen93042d12010-03-02 18:14:57 +00002259// Rounding variants of the below included for disassembly only
2260
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002261// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002262def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2263 "smmul", "\t$Rd, $Rn, $Rm",
2264 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002265 let Inst{31-27} = 0b11111;
2266 let Inst{26-23} = 0b0110;
2267 let Inst{22-20} = 0b101;
2268 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2269 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2270}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002271
Owen Anderson821752e2010-11-18 20:32:18 +00002272def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2273 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002274 let Inst{31-27} = 0b11111;
2275 let Inst{26-23} = 0b0110;
2276 let Inst{22-20} = 0b101;
2277 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2278 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2279}
2280
Owen Anderson821752e2010-11-18 20:32:18 +00002281def t2SMMLA : T2FourReg<
2282 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2283 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2284 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002285 let Inst{31-27} = 0b11111;
2286 let Inst{26-23} = 0b0110;
2287 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002288 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2289}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002290
Owen Anderson821752e2010-11-18 20:32:18 +00002291def t2SMMLAR: T2FourReg<
2292 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2293 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002294 let Inst{31-27} = 0b11111;
2295 let Inst{26-23} = 0b0110;
2296 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002297 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2298}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002299
Owen Anderson821752e2010-11-18 20:32:18 +00002300def t2SMMLS: T2FourReg<
2301 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2302 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2303 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002304 let Inst{31-27} = 0b11111;
2305 let Inst{26-23} = 0b0110;
2306 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002307 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2308}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002309
Owen Anderson821752e2010-11-18 20:32:18 +00002310def t2SMMLSR:T2FourReg<
2311 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2312 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002313 let Inst{31-27} = 0b11111;
2314 let Inst{26-23} = 0b0110;
2315 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002316 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2317}
2318
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002319multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002320 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2321 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2322 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2323 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002324 let Inst{31-27} = 0b11111;
2325 let Inst{26-23} = 0b0110;
2326 let Inst{22-20} = 0b001;
2327 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2328 let Inst{7-6} = 0b00;
2329 let Inst{5-4} = 0b00;
2330 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002331
Owen Anderson821752e2010-11-18 20:32:18 +00002332 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2333 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2334 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2335 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002336 let Inst{31-27} = 0b11111;
2337 let Inst{26-23} = 0b0110;
2338 let Inst{22-20} = 0b001;
2339 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2340 let Inst{7-6} = 0b00;
2341 let Inst{5-4} = 0b01;
2342 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002343
Owen Anderson821752e2010-11-18 20:32:18 +00002344 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2345 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2346 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2347 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002348 let Inst{31-27} = 0b11111;
2349 let Inst{26-23} = 0b0110;
2350 let Inst{22-20} = 0b001;
2351 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2352 let Inst{7-6} = 0b00;
2353 let Inst{5-4} = 0b10;
2354 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002355
Owen Anderson821752e2010-11-18 20:32:18 +00002356 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2357 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2358 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2359 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002360 let Inst{31-27} = 0b11111;
2361 let Inst{26-23} = 0b0110;
2362 let Inst{22-20} = 0b001;
2363 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2364 let Inst{7-6} = 0b00;
2365 let Inst{5-4} = 0b11;
2366 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002367
Owen Anderson821752e2010-11-18 20:32:18 +00002368 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2369 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2370 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2371 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002372 let Inst{31-27} = 0b11111;
2373 let Inst{26-23} = 0b0110;
2374 let Inst{22-20} = 0b011;
2375 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2376 let Inst{7-6} = 0b00;
2377 let Inst{5-4} = 0b00;
2378 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002379
Owen Anderson821752e2010-11-18 20:32:18 +00002380 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2381 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2382 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2383 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002384 let Inst{31-27} = 0b11111;
2385 let Inst{26-23} = 0b0110;
2386 let Inst{22-20} = 0b011;
2387 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2388 let Inst{7-6} = 0b00;
2389 let Inst{5-4} = 0b01;
2390 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002391}
2392
2393
2394multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002395 def BB : T2FourReg<
2396 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2397 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2398 [(set rGPR:$Rd, (add rGPR:$Ra,
2399 (opnode (sext_inreg rGPR:$Rn, i16),
2400 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002401 let Inst{31-27} = 0b11111;
2402 let Inst{26-23} = 0b0110;
2403 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002404 let Inst{7-6} = 0b00;
2405 let Inst{5-4} = 0b00;
2406 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002407
Owen Anderson821752e2010-11-18 20:32:18 +00002408 def BT : T2FourReg<
2409 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2410 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2411 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2412 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002413 let Inst{31-27} = 0b11111;
2414 let Inst{26-23} = 0b0110;
2415 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002416 let Inst{7-6} = 0b00;
2417 let Inst{5-4} = 0b01;
2418 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002419
Owen Anderson821752e2010-11-18 20:32:18 +00002420 def TB : T2FourReg<
2421 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2422 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2423 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2424 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002425 let Inst{31-27} = 0b11111;
2426 let Inst{26-23} = 0b0110;
2427 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002428 let Inst{7-6} = 0b00;
2429 let Inst{5-4} = 0b10;
2430 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002431
Owen Anderson821752e2010-11-18 20:32:18 +00002432 def TT : T2FourReg<
2433 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2434 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2435 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2436 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002437 let Inst{31-27} = 0b11111;
2438 let Inst{26-23} = 0b0110;
2439 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002440 let Inst{7-6} = 0b00;
2441 let Inst{5-4} = 0b11;
2442 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002443
Owen Anderson821752e2010-11-18 20:32:18 +00002444 def WB : T2FourReg<
2445 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2446 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2447 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2448 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002449 let Inst{31-27} = 0b11111;
2450 let Inst{26-23} = 0b0110;
2451 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002452 let Inst{7-6} = 0b00;
2453 let Inst{5-4} = 0b00;
2454 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002455
Owen Anderson821752e2010-11-18 20:32:18 +00002456 def WT : T2FourReg<
2457 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2458 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2459 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2460 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002461 let Inst{31-27} = 0b11111;
2462 let Inst{26-23} = 0b0110;
2463 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002464 let Inst{7-6} = 0b00;
2465 let Inst{5-4} = 0b01;
2466 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002467}
2468
2469defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2470defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2471
Johnny Chenadc77332010-02-26 22:04:29 +00002472// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002473def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2474 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002475 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002476def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2477 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002478 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002479def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2480 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002481 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002482def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2483 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002484 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002485
Johnny Chenadc77332010-02-26 22:04:29 +00002486// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2487// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002488
Owen Anderson821752e2010-11-18 20:32:18 +00002489def t2SMUAD: T2ThreeReg_mac<
2490 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2491 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002492 let Inst{15-12} = 0b1111;
2493}
Owen Anderson821752e2010-11-18 20:32:18 +00002494def t2SMUADX:T2ThreeReg_mac<
2495 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2496 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002497 let Inst{15-12} = 0b1111;
2498}
Owen Anderson821752e2010-11-18 20:32:18 +00002499def t2SMUSD: T2ThreeReg_mac<
2500 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2501 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002502 let Inst{15-12} = 0b1111;
2503}
Owen Anderson821752e2010-11-18 20:32:18 +00002504def t2SMUSDX:T2ThreeReg_mac<
2505 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2506 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002507 let Inst{15-12} = 0b1111;
2508}
Owen Anderson821752e2010-11-18 20:32:18 +00002509def t2SMLAD : T2ThreeReg_mac<
2510 0, 0b010, 0b0000, (outs rGPR:$Rd),
2511 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2512 "\t$Rd, $Rn, $Rm, $Ra", []>;
2513def t2SMLADX : T2FourReg_mac<
2514 0, 0b010, 0b0001, (outs rGPR:$Rd),
2515 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2516 "\t$Rd, $Rn, $Rm, $Ra", []>;
2517def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2518 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2519 "\t$Rd, $Rn, $Rm, $Ra", []>;
2520def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2521 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2522 "\t$Rd, $Rn, $Rm, $Ra", []>;
2523def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2524 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2525 "\t$Ra, $Rd, $Rm, $Rn", []>;
2526def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2527 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2528 "\t$Ra, $Rd, $Rm, $Rn", []>;
2529def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2530 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2531 "\t$Ra, $Rd, $Rm, $Rn", []>;
2532def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2533 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2534 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002535
2536//===----------------------------------------------------------------------===//
2537// Misc. Arithmetic Instructions.
2538//
2539
Jim Grosbach80dc1162010-02-16 21:23:02 +00002540class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2541 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002542 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002543 let Inst{31-27} = 0b11111;
2544 let Inst{26-22} = 0b01010;
2545 let Inst{21-20} = op1;
2546 let Inst{15-12} = 0b1111;
2547 let Inst{7-6} = 0b10;
2548 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002549 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002550}
Evan Chengf49810c2009-06-23 17:48:47 +00002551
Owen Anderson612fb5b2010-11-18 21:15:19 +00002552def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2553 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002554
Owen Anderson612fb5b2010-11-18 21:15:19 +00002555def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2556 "rbit", "\t$Rd, $Rm",
2557 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002558
Owen Anderson612fb5b2010-11-18 21:15:19 +00002559def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2560 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002561
Owen Anderson612fb5b2010-11-18 21:15:19 +00002562def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2563 "rev16", ".w\t$Rd, $Rm",
2564 [(set rGPR:$Rd,
2565 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2566 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2567 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2568 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002569
Owen Anderson612fb5b2010-11-18 21:15:19 +00002570def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2571 "revsh", ".w\t$Rd, $Rm",
2572 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002573 (sext_inreg
Owen Anderson612fb5b2010-11-18 21:15:19 +00002574 (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2575 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002576
Owen Anderson612fb5b2010-11-18 21:15:19 +00002577def t2PKHBT : T2ThreeReg<
2578 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2579 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2580 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2581 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002582 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002583 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002584 let Inst{31-27} = 0b11101;
2585 let Inst{26-25} = 0b01;
2586 let Inst{24-20} = 0b01100;
2587 let Inst{5} = 0; // BT form
2588 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002589
Owen Anderson71c11822010-11-18 23:29:56 +00002590 bits<8> sh;
2591 let Inst{14-12} = sh{7-5};
2592 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002593}
Evan Cheng40289b02009-07-07 05:35:52 +00002594
2595// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002596def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2597 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002598 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002599def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2600 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002601 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002602
Bob Wilsondc66eda2010-08-16 22:26:55 +00002603// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2604// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002605def t2PKHTB : T2ThreeReg<
2606 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2607 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2608 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2609 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002610 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002611 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002612 let Inst{31-27} = 0b11101;
2613 let Inst{26-25} = 0b01;
2614 let Inst{24-20} = 0b01100;
2615 let Inst{5} = 1; // TB form
2616 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002617
Owen Anderson71c11822010-11-18 23:29:56 +00002618 bits<8> sh;
2619 let Inst{14-12} = sh{7-5};
2620 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002621}
Evan Cheng40289b02009-07-07 05:35:52 +00002622
2623// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2624// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002625def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002626 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002627 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002628def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002629 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2630 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002631 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002632
2633//===----------------------------------------------------------------------===//
2634// Comparison Instructions...
2635//
Johnny Chend68e1192009-12-15 17:24:14 +00002636defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002637 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002638 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002639
2640def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2641 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2642def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2643 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2644def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2645 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002646
Dan Gohman4b7dff92010-08-26 15:50:25 +00002647//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2648// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002649//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2650// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002651defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002652 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002653 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2654
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002655//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2656// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002657
2658def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2659 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002660
Johnny Chend68e1192009-12-15 17:24:14 +00002661defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002662 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002663 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002664defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002665 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002666 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002667
Evan Chenge253c952009-07-07 20:39:03 +00002668// Conditional moves
2669// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002670// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002671let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002672def t2MOVCCr : T2TwoReg<
2673 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2674 "mov", ".w\t$Rd, $Rm",
2675 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2676 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002677 let Inst{31-27} = 0b11101;
2678 let Inst{26-25} = 0b01;
2679 let Inst{24-21} = 0b0010;
2680 let Inst{20} = 0; // The S bit.
2681 let Inst{19-16} = 0b1111; // Rn
2682 let Inst{14-12} = 0b000;
2683 let Inst{7-4} = 0b0000;
2684}
Evan Chenge253c952009-07-07 20:39:03 +00002685
Evan Chengc4af4632010-11-17 20:13:28 +00002686let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002687def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2688 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2689[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2690 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002691 let Inst{31-27} = 0b11110;
2692 let Inst{25} = 0;
2693 let Inst{24-21} = 0b0010;
2694 let Inst{20} = 0; // The S bit.
2695 let Inst{19-16} = 0b1111; // Rn
2696 let Inst{15} = 0;
2697}
Evan Chengf49810c2009-06-23 17:48:47 +00002698
Evan Chengc4af4632010-11-17 20:13:28 +00002699let isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002700def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002701 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002702 "movw", "\t$Rd, $imm", []>,
2703 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002704 let Inst{31-27} = 0b11110;
2705 let Inst{25} = 1;
2706 let Inst{24-21} = 0b0010;
2707 let Inst{20} = 0; // The S bit.
2708 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002709
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002710 bits<4> Rd;
2711 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002712
Jim Grosbach86386922010-12-08 22:10:43 +00002713 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002714 let Inst{19-16} = imm{15-12};
2715 let Inst{26} = imm{11};
2716 let Inst{14-12} = imm{10-8};
2717 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002718}
2719
Evan Chengc4af4632010-11-17 20:13:28 +00002720let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002721def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2722 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002723 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002724
Evan Chengc4af4632010-11-17 20:13:28 +00002725let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002726def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2727 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2728[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002729 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002730 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002731 let Inst{31-27} = 0b11110;
2732 let Inst{25} = 0;
2733 let Inst{24-21} = 0b0011;
2734 let Inst{20} = 0; // The S bit.
2735 let Inst{19-16} = 0b1111; // Rn
2736 let Inst{15} = 0;
2737}
2738
Johnny Chend68e1192009-12-15 17:24:14 +00002739class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2740 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002741 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002742 let Inst{31-27} = 0b11101;
2743 let Inst{26-25} = 0b01;
2744 let Inst{24-21} = 0b0010;
2745 let Inst{20} = 0; // The S bit.
2746 let Inst{19-16} = 0b1111; // Rn
2747 let Inst{5-4} = opcod; // Shift type.
2748}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002749def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2750 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2751 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2752 RegConstraint<"$false = $Rd">;
2753def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2754 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2755 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2756 RegConstraint<"$false = $Rd">;
2757def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2758 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2759 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2760 RegConstraint<"$false = $Rd">;
2761def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2762 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2763 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2764 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002765} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002766
David Goodwin5e47a9a2009-06-30 18:04:13 +00002767//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002768// Atomic operations intrinsics
2769//
2770
2771// memory barriers protect the atomic sequences
2772let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002773def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2774 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2775 Requires<[IsThumb, HasDB]> {
2776 bits<4> opt;
2777 let Inst{31-4} = 0xf3bf8f5;
2778 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002779}
2780}
2781
Bob Wilsonf74a4292010-10-30 00:54:37 +00002782def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2783 "dsb", "\t$opt",
2784 [/* For disassembly only; pattern left blank */]>,
2785 Requires<[IsThumb, HasDB]> {
2786 bits<4> opt;
2787 let Inst{31-4} = 0xf3bf8f4;
2788 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002789}
2790
Johnny Chena4339822010-03-03 00:16:28 +00002791// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002792def t2ISB : T2I<(outs), (ins), NoItinerary, "isb", "",
2793 [/* For disassembly only; pattern left blank */]>,
2794 Requires<[IsThumb2, HasV7]> {
2795 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002796 let Inst{3-0} = 0b1111;
2797}
2798
Johnny Chend68e1192009-12-15 17:24:14 +00002799class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2800 InstrItinClass itin, string opc, string asm, string cstr,
2801 list<dag> pattern, bits<4> rt2 = 0b1111>
2802 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2803 let Inst{31-27} = 0b11101;
2804 let Inst{26-20} = 0b0001101;
2805 let Inst{11-8} = rt2;
2806 let Inst{7-6} = 0b01;
2807 let Inst{5-4} = opcod;
2808 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002809
Owen Anderson91a7c592010-11-19 00:28:38 +00002810 bits<4> Rn;
2811 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002812 let Inst{19-16} = Rn;
2813 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002814}
2815class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2816 InstrItinClass itin, string opc, string asm, string cstr,
2817 list<dag> pattern, bits<4> rt2 = 0b1111>
2818 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2819 let Inst{31-27} = 0b11101;
2820 let Inst{26-20} = 0b0001100;
2821 let Inst{11-8} = rt2;
2822 let Inst{7-6} = 0b01;
2823 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002824
Owen Anderson91a7c592010-11-19 00:28:38 +00002825 bits<4> Rd;
2826 bits<4> Rn;
2827 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002828 let Inst{11-8} = Rd;
2829 let Inst{19-16} = Rn;
2830 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002831}
2832
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002833let mayLoad = 1 in {
Owen Anderson91a7c592010-11-19 00:28:38 +00002834def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2835 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002836 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002837def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2838 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002839 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002840def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002841 Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002842 "ldrex", "\t$Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002843 []> {
2844 let Inst{31-27} = 0b11101;
2845 let Inst{26-20} = 0b0000101;
2846 let Inst{11-8} = 0b1111;
2847 let Inst{7-0} = 0b00000000; // imm8 = 0
2848}
Owen Anderson91a7c592010-11-19 00:28:38 +00002849def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002850 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002851 "ldrexd", "\t$Rt, $Rt2, [$Rn]", "",
2852 [], {?, ?, ?, ?}> {
2853 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002854 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002855}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002856}
2857
Owen Anderson91a7c592010-11-19 00:28:38 +00002858let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
2859def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002860 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002861 "strexb", "\t$Rd, $Rt, [$Rn]", "", []>;
2862def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002863 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002864 "strexh", "\t$Rd, $Rt, [$Rn]", "", []>;
2865def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002866 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002867 "strex", "\t$Rd, $Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002868 []> {
2869 let Inst{31-27} = 0b11101;
2870 let Inst{26-20} = 0b0000100;
2871 let Inst{7-0} = 0b00000000; // imm8 = 0
2872}
Owen Anderson91a7c592010-11-19 00:28:38 +00002873def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
2874 (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002875 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002876 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [],
2877 {?, ?, ?, ?}> {
2878 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002879 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002880}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002881}
2882
Johnny Chen10a77e12010-03-02 22:11:06 +00002883// Clear-Exclusive is for disassembly only.
2884def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2885 [/* For disassembly only; pattern left blank */]>,
2886 Requires<[IsARM, HasV7]> {
2887 let Inst{31-20} = 0xf3b;
2888 let Inst{15-14} = 0b10;
2889 let Inst{12} = 0;
2890 let Inst{7-4} = 0b0010;
2891}
2892
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002893//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002894// TLS Instructions
2895//
2896
2897// __aeabi_read_tp preserves the registers r1-r3.
2898let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002899 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002900 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002901 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002902 [(set R0, ARMthread_pointer)]> {
2903 let Inst{31-27} = 0b11110;
2904 let Inst{15-14} = 0b11;
2905 let Inst{12} = 1;
2906 }
David Goodwin334c2642009-07-08 16:09:28 +00002907}
2908
2909//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002910// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002911// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002912// address and save #0 in R0 for the non-longjmp case.
2913// Since by its nature we may be coming from some other function to get
2914// here, and we're using the stack frame for the containing function to
2915// save/restore registers, we can't keep anything live in regs across
2916// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2917// when we get here from a longjmp(). We force everthing out of registers
2918// except for our own input by listing the relevant registers in Defs. By
2919// doing so, we also cause the prologue/epilogue code to actively preserve
2920// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002921// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002922let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002923 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2924 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002925 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002926 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002927 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002928 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002929 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002930 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002931}
2932
Bob Wilsonec80e262010-04-09 20:41:18 +00002933let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002934 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002935 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002936 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002937 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002938 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002939 Requires<[IsThumb2, NoVFP]>;
2940}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002941
2942
2943//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002944// Control-Flow Instructions
2945//
2946
Evan Chengc50a1cb2009-07-09 22:58:39 +00002947// FIXME: remove when we have a way to marking a MI with these properties.
2948// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2949// operand list.
2950// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002951let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002952 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002953def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002954 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002955 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002956 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00002957 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00002958 bits<4> Rn;
2959 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00002960
Bill Wendling7b718782010-11-16 02:08:45 +00002961 let Inst{31-27} = 0b11101;
2962 let Inst{26-25} = 0b00;
2963 let Inst{24-23} = 0b01; // Increment After
2964 let Inst{22} = 0;
2965 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00002966 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00002967 let Inst{19-16} = Rn;
2968 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00002969}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002970
David Goodwin5e47a9a2009-06-30 18:04:13 +00002971let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2972let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002973def t2B : T2XI<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002974 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002975 [(br bb:$target)]> {
2976 let Inst{31-27} = 0b11110;
2977 let Inst{15-14} = 0b10;
2978 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002979
2980 bits<20> target;
2981 let Inst{26} = target{19};
2982 let Inst{11} = target{18};
2983 let Inst{13} = target{17};
2984 let Inst{21-16} = target{16-11};
2985 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002986}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002987
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002988let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachfbf0cb12010-11-29 22:38:48 +00002989def t2BR_JT : tPseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002990 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002991 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002992 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002993
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002994// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbach5ca66692010-11-29 22:37:40 +00002995def t2TBB_JT : tPseudoInst<(outs),
2996 (ins GPR:$index, i32imm:$jt, i32imm:$id),
2997 SizeSpecial, IIC_Br, []>;
2998
2999def t2TBH_JT : tPseudoInst<(outs),
3000 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3001 SizeSpecial, IIC_Br, []>;
3002
3003def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3004 "tbb", "\t[$Rn, $Rm]", []> {
3005 bits<4> Rn;
3006 bits<4> Rm;
3007 let Inst{27-20} = 0b10001101;
3008 let Inst{19-16} = Rn;
3009 let Inst{15-5} = 0b11110000000;
3010 let Inst{4} = 0; // B form
3011 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003012}
Evan Cheng5657c012009-07-29 02:18:14 +00003013
Jim Grosbach5ca66692010-11-29 22:37:40 +00003014def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3015 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3016 bits<4> Rn;
3017 bits<4> Rm;
3018 let Inst{27-20} = 0b10001101;
3019 let Inst{19-16} = Rn;
3020 let Inst{15-5} = 0b11110000000;
3021 let Inst{4} = 1; // H form
3022 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003023}
Evan Cheng5657c012009-07-29 02:18:14 +00003024} // isNotDuplicable, isIndirectBranch
3025
David Goodwinc9a59b52009-06-30 19:50:22 +00003026} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003027
3028// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3029// a two-value operand where a dag node expects two operands. :(
3030let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003031def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003032 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003033 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3034 let Inst{31-27} = 0b11110;
3035 let Inst{15-14} = 0b10;
3036 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003037
Owen Andersonc7373f82010-11-30 20:00:01 +00003038 bits<20> target;
3039 let Inst{26} = target{19};
3040 let Inst{11} = target{18};
3041 let Inst{13} = target{17};
3042 let Inst{21-16} = target{16-11};
3043 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003044}
Evan Chengf49810c2009-06-23 17:48:47 +00003045
Evan Cheng06e16582009-07-10 01:54:42 +00003046
3047// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003048let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003049def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003050 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003051 "it$mask\t$cc", "", []> {
3052 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003053 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003054 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003055
3056 bits<4> cc;
3057 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003058 let Inst{7-4} = cc;
3059 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003060}
Evan Cheng06e16582009-07-10 01:54:42 +00003061
Johnny Chence6275f2010-02-25 19:05:29 +00003062// Branch and Exchange Jazelle -- for disassembly only
3063// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003064def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003065 [/* For disassembly only; pattern left blank */]> {
3066 let Inst{31-27} = 0b11110;
3067 let Inst{26} = 0;
3068 let Inst{25-20} = 0b111100;
3069 let Inst{15-14} = 0b10;
3070 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003071
Owen Anderson05bf5952010-11-29 18:54:38 +00003072 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003073 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003074}
3075
Johnny Chen93042d12010-03-02 18:14:57 +00003076// Change Processor State is a system instruction -- for disassembly only.
3077// The singleton $opt operand contains the following information:
3078// opt{4-0} = mode from Inst{4-0}
3079// opt{5} = changemode from Inst{17}
3080// opt{8-6} = AIF from Inst{8-6}
3081// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003082def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00003083 [/* For disassembly only; pattern left blank */]> {
3084 let Inst{31-27} = 0b11110;
3085 let Inst{26} = 0;
3086 let Inst{25-20} = 0b111010;
3087 let Inst{15-14} = 0b10;
3088 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003089
Owen Andersond18a9c92010-11-29 19:22:08 +00003090 bits<11> opt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003091
Owen Andersond18a9c92010-11-29 19:22:08 +00003092 // mode number
3093 let Inst{4-0} = opt{4-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003094
Owen Andersond18a9c92010-11-29 19:22:08 +00003095 // M flag
3096 let Inst{8} = opt{5};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003097
Owen Andersond18a9c92010-11-29 19:22:08 +00003098 // F flag
3099 let Inst{5} = opt{6};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003100
Owen Andersond18a9c92010-11-29 19:22:08 +00003101 // I flag
3102 let Inst{6} = opt{7};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003103
Owen Andersond18a9c92010-11-29 19:22:08 +00003104 // A flag
3105 let Inst{7} = opt{8};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003106
Owen Andersond18a9c92010-11-29 19:22:08 +00003107 // imod flag
3108 let Inst{10-9} = opt{10-9};
Johnny Chen93042d12010-03-02 18:14:57 +00003109}
3110
Johnny Chen0f7866e2010-03-03 02:09:43 +00003111// A6.3.4 Branches and miscellaneous control
3112// Table A6-14 Change Processor State, and hint instructions
3113// Helper class for disassembly only.
3114class T2I_hint<bits<8> op7_0, string opc, string asm>
3115 : T2I<(outs), (ins), NoItinerary, opc, asm,
3116 [/* For disassembly only; pattern left blank */]> {
3117 let Inst{31-20} = 0xf3a;
3118 let Inst{15-14} = 0b10;
3119 let Inst{12} = 0;
3120 let Inst{10-8} = 0b000;
3121 let Inst{7-0} = op7_0;
3122}
3123
3124def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3125def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3126def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3127def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3128def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3129
3130def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3131 [/* For disassembly only; pattern left blank */]> {
3132 let Inst{31-20} = 0xf3a;
3133 let Inst{15-14} = 0b10;
3134 let Inst{12} = 0;
3135 let Inst{10-8} = 0b000;
3136 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003137
Owen Andersonc7373f82010-11-30 20:00:01 +00003138 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003139 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003140}
3141
Johnny Chen6341c5a2010-02-25 20:25:24 +00003142// Secure Monitor Call is a system instruction -- for disassembly only
3143// Option = Inst{19-16}
3144def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3145 [/* For disassembly only; pattern left blank */]> {
3146 let Inst{31-27} = 0b11110;
3147 let Inst{26-20} = 0b1111111;
3148 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003149
Owen Andersond18a9c92010-11-29 19:22:08 +00003150 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003151 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003152}
3153
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003154class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003155 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003156 string opc, string asm, list<dag> pattern>
3157 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003158 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003159
Owen Andersond18a9c92010-11-29 19:22:08 +00003160 bits<5> mode;
3161 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003162}
3163
3164// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003165def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003166 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003167 [/* For disassembly only; pattern left blank */]>;
3168def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003169 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003170 [/* For disassembly only; pattern left blank */]>;
3171def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003172 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003173 [/* For disassembly only; pattern left blank */]>;
3174def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003175 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003176 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003177
3178// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003179
Owen Anderson5404c2b2010-11-29 20:38:48 +00003180class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003181 string opc, string asm, list<dag> pattern>
3182 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003183 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003184
Owen Andersond18a9c92010-11-29 19:22:08 +00003185 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003186 let Inst{19-16} = Rn;
Owen Andersond18a9c92010-11-29 19:22:08 +00003187}
3188
Owen Anderson5404c2b2010-11-29 20:38:48 +00003189def t2RFEDBW : T2RFE<0b111010000011,
3190 (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3191 [/* For disassembly only; pattern left blank */]>;
3192def t2RFEDB : T2RFE<0b111010000001,
3193 (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn",
3194 [/* For disassembly only; pattern left blank */]>;
3195def t2RFEIAW : T2RFE<0b111010011011,
3196 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3197 [/* For disassembly only; pattern left blank */]>;
3198def t2RFEIA : T2RFE<0b111010011001,
3199 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3200 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003201
Evan Chengf49810c2009-06-23 17:48:47 +00003202//===----------------------------------------------------------------------===//
3203// Non-Instruction Patterns
3204//
3205
Evan Cheng5adb66a2009-09-28 09:14:39 +00003206// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003207// This is a single pseudo instruction to make it re-materializable.
3208// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003209let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003210def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003211 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003212 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003213
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003214// ConstantPool, GlobalAddress, and JumpTable
3215def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3216 Requires<[IsThumb2, DontUseMovt]>;
3217def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3218def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3219 Requires<[IsThumb2, UseMovt]>;
3220
3221def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3222 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3223
Evan Chengb9803a82009-11-06 23:52:48 +00003224// Pseudo instruction that combines ldr from constpool and add pc. This should
3225// be expanded into two instructions late to allow if-conversion and
3226// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003227let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00003228def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003229 IIC_iLoadiALU,
Evan Chengb9803a82009-11-06 23:52:48 +00003230 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
3231 imm:$cp))]>,
3232 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003233
3234//===----------------------------------------------------------------------===//
3235// Move between special register and ARM core register -- for disassembly only
3236//
3237
Owen Anderson5404c2b2010-11-29 20:38:48 +00003238class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3239 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003240 string opc, string asm, list<dag> pattern>
3241 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003242 let Inst{31-20} = op31_20{11-0};
3243 let Inst{15-14} = op15_14{1-0};
3244 let Inst{12} = op12{0};
3245}
3246
3247class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3248 dag oops, dag iops, InstrItinClass itin,
3249 string opc, string asm, list<dag> pattern>
3250 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003251 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003252 let Inst{11-8} = Rd;
Owen Anderson00a035f2010-11-29 19:29:15 +00003253}
3254
Owen Anderson5404c2b2010-11-29 20:38:48 +00003255def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3256 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3257 [/* For disassembly only; pattern left blank */]>;
3258def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003259 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003260 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003261
Owen Anderson5404c2b2010-11-29 20:38:48 +00003262class T2MSR<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3263 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003264 string opc, string asm, list<dag> pattern>
Owen Anderson5404c2b2010-11-29 20:38:48 +00003265 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003266 bits<4> Rn;
3267 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003268 let Inst{19-16} = Rn;
3269 let Inst{11-8} = mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003270}
3271
Owen Anderson5404c2b2010-11-29 20:38:48 +00003272def t2MSR : T2MSR<0b111100111000, 0b10, 0,
3273 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
Owen Anderson00a035f2010-11-29 19:29:15 +00003274 "\tcpsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003275 [/* For disassembly only; pattern left blank */]>;
3276def t2MSRsys : T2MSR<0b111100111001, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003277 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
3278 "\tspsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003279 [/* For disassembly only; pattern left blank */]>;