blob: a1cb244e6b90025edf0f8ff04fd55ef644f3c31f [file] [log] [blame]
Evan Chenga9c20912006-01-21 02:32:06 +00001//===---- ScheduleDAG.cpp - Implement the ScheduleDAG class ---------------===//
Chris Lattnerd32b2362005-08-18 18:45:24 +00002//
3// The LLVM Compiler Infrastructure
4//
Jim Laskey5a608dd2005-10-31 12:49:09 +00005// This file was developed by James M. Laskey and is distributed under the
Chris Lattnerd32b2362005-08-18 18:45:24 +00006// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Jim Laskeye6b90fb2005-09-26 21:57:04 +000010// This implements a simple two pass scheduler. The first pass attempts to push
11// backward any lengthy instructions and critical paths. The second pass packs
12// instructions into semi-optimal time slots.
Chris Lattnerd32b2362005-08-18 18:45:24 +000013//
14//===----------------------------------------------------------------------===//
15
Evan Chenge165a782006-05-11 23:55:42 +000016#define DEBUG_TYPE "sched"
Reid Spencere5530da2007-01-12 23:31:12 +000017#include "llvm/Type.h"
Chris Lattnerb0d21ef2006-03-08 04:25:59 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattner5839bf22005-08-26 17:15:30 +000019#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner4ccd4062005-08-19 20:45:43 +000020#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner4ccd4062005-08-19 20:45:43 +000021#include "llvm/CodeGen/SSARegMap.h"
Owen Anderson07000c62006-05-12 06:33:49 +000022#include "llvm/Target/TargetData.h"
Chris Lattner2d973e42005-08-18 20:07:59 +000023#include "llvm/Target/TargetMachine.h"
24#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner025c39b2005-08-26 20:54:47 +000025#include "llvm/Target/TargetLowering.h"
Evan Chenge165a782006-05-11 23:55:42 +000026#include "llvm/Support/Debug.h"
Chris Lattner54a30b92006-03-20 01:51:46 +000027#include "llvm/Support/MathExtras.h"
Chris Lattnerd32b2362005-08-18 18:45:24 +000028using namespace llvm;
29
Evan Chenge165a782006-05-11 23:55:42 +000030/// BuildSchedUnits - Build SUnits from the selection dag that we are input.
31/// This SUnit graph is similar to the SelectionDAG, but represents flagged
32/// together nodes with a single SUnit.
33void ScheduleDAG::BuildSchedUnits() {
34 // Reserve entries in the vector for each of the SUnits we are creating. This
35 // ensure that reallocation of the vector won't happen, so SUnit*'s won't get
36 // invalidated.
37 SUnits.reserve(std::distance(DAG.allnodes_begin(), DAG.allnodes_end()));
38
39 const InstrItineraryData &InstrItins = TM.getInstrItineraryData();
40
41 for (SelectionDAG::allnodes_iterator NI = DAG.allnodes_begin(),
42 E = DAG.allnodes_end(); NI != E; ++NI) {
43 if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate.
44 continue;
45
46 // If this node has already been processed, stop now.
47 if (SUnitMap[NI]) continue;
48
49 SUnit *NodeSUnit = NewSUnit(NI);
50
51 // See if anything is flagged to this node, if so, add them to flagged
52 // nodes. Nodes can have at most one flag input and one flag output. Flags
53 // are required the be the last operand and result of a node.
54
55 // Scan up, adding flagged preds to FlaggedNodes.
56 SDNode *N = NI;
Evan Cheng3b97acd2006-08-07 22:12:12 +000057 if (N->getNumOperands() &&
58 N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag) {
59 do {
60 N = N->getOperand(N->getNumOperands()-1).Val;
61 NodeSUnit->FlaggedNodes.push_back(N);
62 SUnitMap[N] = NodeSUnit;
63 } while (N->getNumOperands() &&
64 N->getOperand(N->getNumOperands()-1).getValueType()== MVT::Flag);
65 std::reverse(NodeSUnit->FlaggedNodes.begin(),
66 NodeSUnit->FlaggedNodes.end());
Evan Chenge165a782006-05-11 23:55:42 +000067 }
68
69 // Scan down, adding this node and any flagged succs to FlaggedNodes if they
70 // have a user of the flag operand.
71 N = NI;
72 while (N->getValueType(N->getNumValues()-1) == MVT::Flag) {
73 SDOperand FlagVal(N, N->getNumValues()-1);
74
75 // There are either zero or one users of the Flag result.
76 bool HasFlagUse = false;
77 for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end();
78 UI != E; ++UI)
79 if (FlagVal.isOperand(*UI)) {
80 HasFlagUse = true;
81 NodeSUnit->FlaggedNodes.push_back(N);
82 SUnitMap[N] = NodeSUnit;
83 N = *UI;
84 break;
85 }
Chris Lattner228a18e2006-08-17 00:09:56 +000086 if (!HasFlagUse) break;
Evan Chenge165a782006-05-11 23:55:42 +000087 }
88
89 // Now all flagged nodes are in FlaggedNodes and N is the bottom-most node.
90 // Update the SUnit
91 NodeSUnit->Node = N;
92 SUnitMap[N] = NodeSUnit;
93
94 // Compute the latency for the node. We use the sum of the latencies for
95 // all nodes flagged together into this SUnit.
96 if (InstrItins.isEmpty()) {
97 // No latency information.
98 NodeSUnit->Latency = 1;
99 } else {
100 NodeSUnit->Latency = 0;
101 if (N->isTargetOpcode()) {
102 unsigned SchedClass = TII->getSchedClass(N->getTargetOpcode());
103 InstrStage *S = InstrItins.begin(SchedClass);
104 InstrStage *E = InstrItins.end(SchedClass);
105 for (; S != E; ++S)
106 NodeSUnit->Latency += S->Cycles;
107 }
108 for (unsigned i = 0, e = NodeSUnit->FlaggedNodes.size(); i != e; ++i) {
109 SDNode *FNode = NodeSUnit->FlaggedNodes[i];
110 if (FNode->isTargetOpcode()) {
111 unsigned SchedClass = TII->getSchedClass(FNode->getTargetOpcode());
112 InstrStage *S = InstrItins.begin(SchedClass);
113 InstrStage *E = InstrItins.end(SchedClass);
114 for (; S != E; ++S)
115 NodeSUnit->Latency += S->Cycles;
116 }
117 }
118 }
119 }
120
121 // Pass 2: add the preds, succs, etc.
122 for (unsigned su = 0, e = SUnits.size(); su != e; ++su) {
123 SUnit *SU = &SUnits[su];
124 SDNode *MainNode = SU->Node;
125
126 if (MainNode->isTargetOpcode()) {
127 unsigned Opc = MainNode->getTargetOpcode();
Evan Cheng95f6ede2006-11-04 09:44:31 +0000128 for (unsigned i = 0, ee = TII->getNumOperands(Opc); i != ee; ++i) {
Evan Chengba59a1e2006-12-01 21:52:58 +0000129 if (TII->getOperandConstraint(Opc, i, TOI::TIED_TO) != -1) {
Evan Cheng95f6ede2006-11-04 09:44:31 +0000130 SU->isTwoAddress = true;
131 break;
132 }
133 }
Evan Cheng13d41b92006-05-12 01:58:24 +0000134 if (TII->isCommutableInstr(Opc))
135 SU->isCommutable = true;
Evan Chenge165a782006-05-11 23:55:42 +0000136 }
137
138 // Find all predecessors and successors of the group.
139 // Temporarily add N to make code simpler.
140 SU->FlaggedNodes.push_back(MainNode);
141
142 for (unsigned n = 0, e = SU->FlaggedNodes.size(); n != e; ++n) {
143 SDNode *N = SU->FlaggedNodes[n];
144
145 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
146 SDNode *OpN = N->getOperand(i).Val;
147 if (isPassiveNode(OpN)) continue; // Not scheduled.
148 SUnit *OpSU = SUnitMap[OpN];
149 assert(OpSU && "Node has no SUnit!");
150 if (OpSU == SU) continue; // In the same group.
151
152 MVT::ValueType OpVT = N->getOperand(i).getValueType();
153 assert(OpVT != MVT::Flag && "Flagged nodes should be in same sunit!");
154 bool isChain = OpVT == MVT::Other;
155
Chris Lattner228a18e2006-08-17 00:09:56 +0000156 if (SU->addPred(OpSU, isChain)) {
Evan Chenge165a782006-05-11 23:55:42 +0000157 if (!isChain) {
158 SU->NumPreds++;
159 SU->NumPredsLeft++;
160 } else {
161 SU->NumChainPredsLeft++;
162 }
163 }
Chris Lattner228a18e2006-08-17 00:09:56 +0000164 if (OpSU->addSucc(SU, isChain)) {
Evan Chenge165a782006-05-11 23:55:42 +0000165 if (!isChain) {
166 OpSU->NumSuccs++;
167 OpSU->NumSuccsLeft++;
168 } else {
169 OpSU->NumChainSuccsLeft++;
170 }
171 }
172 }
173 }
174
175 // Remove MainNode from FlaggedNodes again.
176 SU->FlaggedNodes.pop_back();
177 }
178
179 return;
180}
181
Evan Chenge165a782006-05-11 23:55:42 +0000182void ScheduleDAG::CalculateDepths() {
Evan Cheng99126282007-07-06 01:37:28 +0000183 std::vector<std::pair<SUnit*, unsigned> > WorkList;
Evan Chenge165a782006-05-11 23:55:42 +0000184 for (unsigned i = 0, e = SUnits.size(); i != e; ++i)
Evan Cheng99126282007-07-06 01:37:28 +0000185 if (SUnits[i].Preds.size() == 0/* && &SUnits[i] != Entry*/)
186 WorkList.push_back(std::make_pair(&SUnits[i], 0U));
Evan Chenge165a782006-05-11 23:55:42 +0000187
Evan Cheng99126282007-07-06 01:37:28 +0000188 while (!WorkList.empty()) {
189 SUnit *SU = WorkList.back().first;
190 unsigned Depth = WorkList.back().second;
191 WorkList.pop_back();
192 if (SU->Depth == 0 || Depth > SU->Depth) {
193 SU->Depth = Depth;
194 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
195 I != E; ++I)
196 WorkList.push_back(std::make_pair(I->first, Depth+1));
197 }
Evan Cheng626da3d2006-05-12 06:05:18 +0000198 }
Evan Chenge165a782006-05-11 23:55:42 +0000199}
Evan Cheng99126282007-07-06 01:37:28 +0000200
Evan Chenge165a782006-05-11 23:55:42 +0000201void ScheduleDAG::CalculateHeights() {
Evan Cheng99126282007-07-06 01:37:28 +0000202 std::vector<std::pair<SUnit*, unsigned> > WorkList;
Evan Chenge165a782006-05-11 23:55:42 +0000203 SUnit *Root = SUnitMap[DAG.getRoot().Val];
Evan Cheng99126282007-07-06 01:37:28 +0000204 WorkList.push_back(std::make_pair(Root, 0U));
205
206 while (!WorkList.empty()) {
207 SUnit *SU = WorkList.back().first;
208 unsigned Height = WorkList.back().second;
209 WorkList.pop_back();
210 if (SU->Height == 0 || Height > SU->Height) {
211 SU->Height = Height;
212 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
213 I != E; ++I)
214 WorkList.push_back(std::make_pair(I->first, Height+1));
215 }
216 }
Evan Chenge165a782006-05-11 23:55:42 +0000217}
218
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000219/// CountResults - The results of target nodes have register or immediate
220/// operands first, then an optional chain, and optional flag operands (which do
221/// not go into the machine instrs.)
Evan Cheng95f6ede2006-11-04 09:44:31 +0000222unsigned ScheduleDAG::CountResults(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000223 unsigned N = Node->getNumValues();
224 while (N && Node->getValueType(N - 1) == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000225 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000226 if (N && Node->getValueType(N - 1) == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000227 --N; // Skip over chain result.
228 return N;
229}
230
231/// CountOperands The inputs to target nodes have any actual inputs first,
232/// followed by an optional chain operand, then flag operands. Compute the
233/// number of actual operands that will go into the machine instr.
Evan Cheng95f6ede2006-11-04 09:44:31 +0000234unsigned ScheduleDAG::CountOperands(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000235 unsigned N = Node->getNumOperands();
236 while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000237 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000238 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000239 --N; // Ignore chain if it exists.
240 return N;
241}
242
Jim Laskey60f09922006-07-21 20:57:35 +0000243static const TargetRegisterClass *getInstrOperandRegClass(
244 const MRegisterInfo *MRI,
245 const TargetInstrInfo *TII,
246 const TargetInstrDescriptor *II,
247 unsigned Op) {
248 if (Op >= II->numOperands) {
249 assert((II->Flags & M_VARIABLE_OPS)&& "Invalid operand # of instruction");
250 return NULL;
251 }
252 const TargetOperandInfo &toi = II->OpInfo[Op];
253 return (toi.Flags & M_LOOK_UP_PTR_REG_CLASS)
254 ? TII->getPointerRegClass() : MRI->getRegClass(toi.RegClass);
255}
256
Evan Chengaf825c82007-07-10 07:08:32 +0000257static void CreateVirtualRegisters(SDNode *Node,
258 unsigned NumResults,
259 const MRegisterInfo *MRI,
260 MachineInstr *MI,
261 SSARegMap *RegMap,
262 const TargetInstrInfo *TII,
263 const TargetInstrDescriptor &II,
264 DenseMap<SDOperand, unsigned> &VRBaseMap) {
265 for (unsigned i = 0; i < NumResults; ++i) {
266 // If the specific node value is only used by a CopyToReg and the dest reg
267 // is a vreg, use the CopyToReg'd destination register instead of creating
268 // a new vreg.
269 unsigned VRBase = 0;
270 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
271 UI != E; ++UI) {
272 SDNode *Use = *UI;
273 if (Use->getOpcode() == ISD::CopyToReg &&
274 Use->getOperand(2).Val == Node &&
275 Use->getOperand(2).ResNo == i) {
276 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
277 if (MRegisterInfo::isVirtualRegister(Reg)) {
278 VRBase = Reg;
279 MI->addRegOperand(Reg, true);
280 break;
281 }
282 }
283 }
284
285 if (VRBase == 0) {
286 // Create the result registers for this node and add the result regs to
287 // the machine instruction.
288 const TargetRegisterClass *RC = getInstrOperandRegClass(MRI, TII, &II, i);
289 assert(RC && "Isn't a register operand!");
290 VRBase = RegMap->createVirtualRegister(RC);
291 MI->addRegOperand(VRBase, true);
292 }
293
294 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,i), VRBase));
295 assert(isNew && "Node emitted out of order - early");
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000296 }
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000297}
298
Chris Lattnerdf375062006-03-10 07:25:12 +0000299/// getVR - Return the virtual register corresponding to the specified result
300/// of the specified node.
Evan Chengaf825c82007-07-10 07:08:32 +0000301static unsigned getVR(SDOperand Op, DenseMap<SDOperand, unsigned> &VRBaseMap) {
302 DenseMap<SDOperand, unsigned>::iterator I = VRBaseMap.find(Op);
Chris Lattnerdf375062006-03-10 07:25:12 +0000303 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
Evan Chengaf825c82007-07-10 07:08:32 +0000304 return I->second;
Chris Lattnerdf375062006-03-10 07:25:12 +0000305}
306
307
Chris Lattnered18b682006-02-24 18:54:03 +0000308/// AddOperand - Add the specified operand to the specified machine instr. II
309/// specifies the instruction information for the node, and IIOpNum is the
310/// operand number (in the II) that we are adding. IIOpNum and II are used for
311/// assertions only.
312void ScheduleDAG::AddOperand(MachineInstr *MI, SDOperand Op,
313 unsigned IIOpNum,
Chris Lattnerdf375062006-03-10 07:25:12 +0000314 const TargetInstrDescriptor *II,
Evan Chengaf825c82007-07-10 07:08:32 +0000315 DenseMap<SDOperand, unsigned> &VRBaseMap) {
Chris Lattnered18b682006-02-24 18:54:03 +0000316 if (Op.isTargetOpcode()) {
317 // Note that this case is redundant with the final else block, but we
318 // include it because it is the most common and it makes the logic
319 // simpler here.
320 assert(Op.getValueType() != MVT::Other &&
321 Op.getValueType() != MVT::Flag &&
322 "Chain and flag operands should occur at end of operand list!");
323
324 // Get/emit the operand.
Chris Lattnerdf375062006-03-10 07:25:12 +0000325 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner09e46062006-09-05 02:31:13 +0000326 MI->addRegOperand(VReg, false);
Chris Lattnered18b682006-02-24 18:54:03 +0000327
328 // Verify that it is right.
329 assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
330 if (II) {
Jim Laskey60f09922006-07-21 20:57:35 +0000331 const TargetRegisterClass *RC =
332 getInstrOperandRegClass(MRI, TII, II, IIOpNum);
Evan Cheng21d03f22006-05-18 20:42:07 +0000333 assert(RC && "Don't have operand info for this instruction!");
Chris Lattner01528292007-02-15 18:17:56 +0000334 const TargetRegisterClass *VRC = RegMap->getRegClass(VReg);
335 if (VRC != RC) {
336 cerr << "Register class of operand and regclass of use don't agree!\n";
337#ifndef NDEBUG
338 cerr << "Operand = " << IIOpNum << "\n";
Chris Lattner95ad9432007-02-17 06:38:37 +0000339 cerr << "Op->Val = "; Op.Val->dump(&DAG); cerr << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000340 cerr << "MI = "; MI->print(cerr);
341 cerr << "VReg = " << VReg << "\n";
342 cerr << "VReg RegClass size = " << VRC->getSize()
Chris Lattner5d4a9f72007-02-15 18:19:15 +0000343 << ", align = " << VRC->getAlignment() << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000344 cerr << "Expected RegClass size = " << RC->getSize()
Chris Lattner5d4a9f72007-02-15 18:19:15 +0000345 << ", align = " << RC->getAlignment() << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000346#endif
347 cerr << "Fatal error, aborting.\n";
348 abort();
349 }
Chris Lattnered18b682006-02-24 18:54:03 +0000350 }
351 } else if (ConstantSDNode *C =
352 dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2d90ac72006-05-04 18:05:43 +0000353 MI->addImmOperand(C->getValue());
Evan Cheng489a87c2007-01-05 20:59:06 +0000354 } else if (RegisterSDNode *R =
Chris Lattnered18b682006-02-24 18:54:03 +0000355 dyn_cast<RegisterSDNode>(Op)) {
Chris Lattner09e46062006-09-05 02:31:13 +0000356 MI->addRegOperand(R->getReg(), false);
Chris Lattnered18b682006-02-24 18:54:03 +0000357 } else if (GlobalAddressSDNode *TGA =
358 dyn_cast<GlobalAddressSDNode>(Op)) {
Chris Lattnerea50fab2006-05-04 01:15:02 +0000359 MI->addGlobalAddressOperand(TGA->getGlobal(), TGA->getOffset());
Chris Lattnered18b682006-02-24 18:54:03 +0000360 } else if (BasicBlockSDNode *BB =
361 dyn_cast<BasicBlockSDNode>(Op)) {
362 MI->addMachineBasicBlockOperand(BB->getBasicBlock());
363 } else if (FrameIndexSDNode *FI =
364 dyn_cast<FrameIndexSDNode>(Op)) {
365 MI->addFrameIndexOperand(FI->getIndex());
Nate Begeman37efe672006-04-22 18:53:45 +0000366 } else if (JumpTableSDNode *JT =
367 dyn_cast<JumpTableSDNode>(Op)) {
368 MI->addJumpTableIndexOperand(JT->getIndex());
Chris Lattnered18b682006-02-24 18:54:03 +0000369 } else if (ConstantPoolSDNode *CP =
370 dyn_cast<ConstantPoolSDNode>(Op)) {
Evan Cheng404cb4f2006-02-25 09:54:52 +0000371 int Offset = CP->getOffset();
Chris Lattnered18b682006-02-24 18:54:03 +0000372 unsigned Align = CP->getAlignment();
Evan Chengd6594ae2006-09-12 21:00:35 +0000373 const Type *Type = CP->getType();
Chris Lattnered18b682006-02-24 18:54:03 +0000374 // MachineConstantPool wants an explicit alignment.
375 if (Align == 0) {
Evan Chengde268f72007-01-24 07:03:39 +0000376 Align = TM.getTargetData()->getPreferredTypeAlignmentShift(Type);
Evan Chengf6d039a2007-01-22 23:13:55 +0000377 if (Align == 0) {
Reid Spencerac9dcb92007-02-15 03:39:18 +0000378 // Alignment of vector types. FIXME!
Evan Chengf6d039a2007-01-22 23:13:55 +0000379 Align = TM.getTargetData()->getTypeSize(Type);
380 Align = Log2_64(Align);
Chris Lattner54a30b92006-03-20 01:51:46 +0000381 }
Chris Lattnered18b682006-02-24 18:54:03 +0000382 }
383
Evan Chengd6594ae2006-09-12 21:00:35 +0000384 unsigned Idx;
385 if (CP->isMachineConstantPoolEntry())
386 Idx = ConstPool->getConstantPoolIndex(CP->getMachineCPVal(), Align);
387 else
388 Idx = ConstPool->getConstantPoolIndex(CP->getConstVal(), Align);
Evan Cheng404cb4f2006-02-25 09:54:52 +0000389 MI->addConstantPoolIndexOperand(Idx, Offset);
Chris Lattnered18b682006-02-24 18:54:03 +0000390 } else if (ExternalSymbolSDNode *ES =
391 dyn_cast<ExternalSymbolSDNode>(Op)) {
Chris Lattnerea50fab2006-05-04 01:15:02 +0000392 MI->addExternalSymbolOperand(ES->getSymbol());
Chris Lattnered18b682006-02-24 18:54:03 +0000393 } else {
394 assert(Op.getValueType() != MVT::Other &&
395 Op.getValueType() != MVT::Flag &&
396 "Chain and flag operands should occur at end of operand list!");
Chris Lattnerdf375062006-03-10 07:25:12 +0000397 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner09e46062006-09-05 02:31:13 +0000398 MI->addRegOperand(VReg, false);
Chris Lattnered18b682006-02-24 18:54:03 +0000399
400 // Verify that it is right.
401 assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
402 if (II) {
Jim Laskey60f09922006-07-21 20:57:35 +0000403 const TargetRegisterClass *RC =
404 getInstrOperandRegClass(MRI, TII, II, IIOpNum);
Evan Cheng21d03f22006-05-18 20:42:07 +0000405 assert(RC && "Don't have operand info for this instruction!");
406 assert(RegMap->getRegClass(VReg) == RC &&
Chris Lattnered18b682006-02-24 18:54:03 +0000407 "Register class of operand and regclass of use don't agree!");
408 }
409 }
410
411}
412
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000413// Returns the Register Class of a physical register
414static const TargetRegisterClass *getPhysicalRegisterRegClass(
415 const MRegisterInfo *MRI,
416 MVT::ValueType VT,
417 unsigned reg) {
418 assert(MRegisterInfo::isPhysicalRegister(reg) &&
419 "reg must be a physical register");
420 // Pick the register class of the right type that contains this physreg.
421 for (MRegisterInfo::regclass_iterator I = MRI->regclass_begin(),
422 E = MRI->regclass_end(); I != E; ++I)
423 if ((*I)->hasType(VT) && (*I)->contains(reg))
424 return *I;
425 assert(false && "Couldn't find the register class");
Jeff Cohenc01a5302007-03-20 20:43:18 +0000426 return 0;
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000427}
Chris Lattnered18b682006-02-24 18:54:03 +0000428
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000429/// EmitNode - Generate machine code for an node and needed dependencies.
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000430///
Chris Lattner8c7ef052006-03-10 07:28:36 +0000431void ScheduleDAG::EmitNode(SDNode *Node,
Evan Chengaf825c82007-07-10 07:08:32 +0000432 DenseMap<SDOperand, unsigned> &VRBaseMap) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000433 // If machine instruction
434 if (Node->isTargetOpcode()) {
435 unsigned Opc = Node->getTargetOpcode();
Evan Chenga9c20912006-01-21 02:32:06 +0000436 const TargetInstrDescriptor &II = TII->get(Opc);
Chris Lattner2d973e42005-08-18 20:07:59 +0000437
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000438 unsigned NumResults = CountResults(Node);
439 unsigned NodeOperands = CountOperands(Node);
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000440 unsigned NumMIOperands = NodeOperands + NumResults;
Chris Lattnerda8abb02005-09-01 18:44:10 +0000441#ifndef NDEBUG
Evan Cheng8d3af5e2006-06-15 07:22:16 +0000442 assert((unsigned(II.numOperands) == NumMIOperands ||
443 (II.Flags & M_VARIABLE_OPS)) &&
Chris Lattner2d973e42005-08-18 20:07:59 +0000444 "#operands for dag node doesn't match .td file!");
Chris Lattnerca6aa2f2005-08-19 01:01:34 +0000445#endif
Chris Lattner2d973e42005-08-18 20:07:59 +0000446
447 // Create the new machine instruction.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000448 MachineInstr *MI = new MachineInstr(II);
Chris Lattner2d973e42005-08-18 20:07:59 +0000449
450 // Add result register values for things that are defined by this
451 // instruction.
Evan Chengaf825c82007-07-10 07:08:32 +0000452 if (NumResults)
453 CreateVirtualRegisters(Node, NumResults, MRI, MI, RegMap,
454 TII, II, VRBaseMap);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000455
456 // Emit all of the actual operands of this instruction, adding them to the
457 // instruction as appropriate.
Chris Lattnered18b682006-02-24 18:54:03 +0000458 for (unsigned i = 0; i != NodeOperands; ++i)
Chris Lattnerdf375062006-03-10 07:25:12 +0000459 AddOperand(MI, Node->getOperand(i), i+NumResults, &II, VRBaseMap);
Evan Cheng13d41b92006-05-12 01:58:24 +0000460
461 // Commute node if it has been determined to be profitable.
462 if (CommuteSet.count(Node)) {
463 MachineInstr *NewMI = TII->commuteInstruction(MI);
464 if (NewMI == 0)
Bill Wendling832171c2006-12-07 20:04:42 +0000465 DOUT << "Sched: COMMUTING FAILED!\n";
Evan Cheng13d41b92006-05-12 01:58:24 +0000466 else {
Bill Wendling832171c2006-12-07 20:04:42 +0000467 DOUT << "Sched: COMMUTED TO: " << *NewMI;
Evan Cheng4c6f2f92006-05-31 18:03:39 +0000468 if (MI != NewMI) {
469 delete MI;
470 MI = NewMI;
471 }
Evan Cheng13d41b92006-05-12 01:58:24 +0000472 }
473 }
474
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000475 // Now that we have emitted all operands, emit this instruction itself.
476 if ((II.Flags & M_USES_CUSTOM_DAG_SCHED_INSERTION) == 0) {
477 BB->insert(BB->end(), MI);
478 } else {
479 // Insert this instruction into the end of the basic block, potentially
480 // taking some custom action.
481 BB = DAG.getTargetLoweringInfo().InsertAtEndOfBasicBlock(MI, BB);
482 }
483 } else {
484 switch (Node->getOpcode()) {
485 default:
Jim Laskey16d42c62006-07-11 18:25:13 +0000486#ifndef NDEBUG
Dan Gohmanb5bec2b2007-06-19 14:13:56 +0000487 Node->dump(&DAG);
Jim Laskey16d42c62006-07-11 18:25:13 +0000488#endif
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000489 assert(0 && "This target-independent node should have been selected!");
490 case ISD::EntryToken: // fall thru
491 case ISD::TokenFactor:
Jim Laskey1ee29252007-01-26 14:34:52 +0000492 case ISD::LABEL:
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000493 break;
494 case ISD::CopyToReg: {
Evan Cheng489a87c2007-01-05 20:59:06 +0000495 unsigned InReg;
496 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(2)))
497 InReg = R->getReg();
498 else
499 InReg = getVR(Node->getOperand(2), VRBaseMap);
Chris Lattnera4176522005-10-30 18:54:27 +0000500 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Lauro Ramos Venancio8334b9f2007-03-20 16:46:44 +0000501 if (InReg != DestReg) {// Coalesced away the copy?
502 const TargetRegisterClass *TRC = 0;
503 // Get the target register class
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000504 if (MRegisterInfo::isVirtualRegister(InReg))
Lauro Ramos Venancio8334b9f2007-03-20 16:46:44 +0000505 TRC = RegMap->getRegClass(InReg);
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000506 else
507 TRC = getPhysicalRegisterRegClass(MRI,
508 Node->getOperand(2).getValueType(),
509 InReg);
Lauro Ramos Venancio8334b9f2007-03-20 16:46:44 +0000510 MRI->copyRegToReg(*BB, BB->end(), DestReg, InReg, TRC);
511 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000512 break;
513 }
514 case ISD::CopyFromReg: {
Evan Chengaf825c82007-07-10 07:08:32 +0000515 unsigned VRBase = 0;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000516 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Chris Lattner089c25c2005-10-09 05:58:56 +0000517 if (MRegisterInfo::isVirtualRegister(SrcReg)) {
Evan Chengaf825c82007-07-10 07:08:32 +0000518 // Just use the input register directly!
519 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,0),SrcReg));
520 assert(isNew && "Node emitted out of order - early");
Chris Lattner089c25c2005-10-09 05:58:56 +0000521 break;
522 }
523
Chris Lattnera4176522005-10-30 18:54:27 +0000524 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
525 // the CopyToReg'd destination register instead of creating a new vreg.
526 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
527 UI != E; ++UI) {
528 SDNode *Use = *UI;
529 if (Use->getOpcode() == ISD::CopyToReg &&
530 Use->getOperand(2).Val == Node) {
531 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
532 if (MRegisterInfo::isVirtualRegister(DestReg)) {
533 VRBase = DestReg;
534 break;
535 }
536 }
537 }
538
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000539 // Figure out the register class to create for the destreg.
540 const TargetRegisterClass *TRC = 0;
Chris Lattnera4176522005-10-30 18:54:27 +0000541 if (VRBase) {
542 TRC = RegMap->getRegClass(VRBase);
543 } else {
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000544 TRC = getPhysicalRegisterRegClass(MRI, Node->getValueType(0), SrcReg);
Chris Lattner089c25c2005-10-09 05:58:56 +0000545
Chris Lattnera4176522005-10-30 18:54:27 +0000546 // Create the reg, emit the copy.
547 VRBase = RegMap->createVirtualRegister(TRC);
548 }
Evan Chenga9c20912006-01-21 02:32:06 +0000549 MRI->copyRegToReg(*BB, BB->end(), VRBase, SrcReg, TRC);
Evan Chengaf825c82007-07-10 07:08:32 +0000550
551 bool isNew = VRBaseMap.insert(std::make_pair(SDOperand(Node,0), VRBase));
552 assert(isNew && "Node emitted out of order - early");
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000553 break;
554 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000555 case ISD::INLINEASM: {
556 unsigned NumOps = Node->getNumOperands();
557 if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag)
558 --NumOps; // Ignore the flag operand.
559
560 // Create the inline asm machine instruction.
561 MachineInstr *MI =
Evan Chengc0f64ff2006-11-27 23:37:22 +0000562 new MachineInstr(BB, TII->get(TargetInstrInfo::INLINEASM));
Chris Lattneracc43bf2006-01-26 23:28:04 +0000563
564 // Add the asm string as an external symbol operand.
565 const char *AsmStr =
566 cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol();
Chris Lattnerea50fab2006-05-04 01:15:02 +0000567 MI->addExternalSymbolOperand(AsmStr);
Chris Lattneracc43bf2006-01-26 23:28:04 +0000568
569 // Add all of the operand registers to the instruction.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000570 for (unsigned i = 2; i != NumOps;) {
571 unsigned Flags = cast<ConstantSDNode>(Node->getOperand(i))->getValue();
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000572 unsigned NumVals = Flags >> 3;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000573
Chris Lattner2d90ac72006-05-04 18:05:43 +0000574 MI->addImmOperand(Flags);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000575 ++i; // Skip the ID value.
576
577 switch (Flags & 7) {
Chris Lattneracc43bf2006-01-26 23:28:04 +0000578 default: assert(0 && "Bad flags!");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000579 case 1: // Use of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000580 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000581 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner09e46062006-09-05 02:31:13 +0000582 MI->addRegOperand(Reg, false);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000583 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000584 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000585 case 2: // Def of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000586 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000587 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner09e46062006-09-05 02:31:13 +0000588 MI->addRegOperand(Reg, true);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000589 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000590 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000591 case 3: { // Immediate.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000592 assert(NumVals == 1 && "Unknown immediate value!");
Chris Lattnerefa46ce2006-10-31 20:01:56 +0000593 if (ConstantSDNode *CS=dyn_cast<ConstantSDNode>(Node->getOperand(i))){
594 MI->addImmOperand(CS->getValue());
595 } else {
596 GlobalAddressSDNode *GA =
597 cast<GlobalAddressSDNode>(Node->getOperand(i));
598 MI->addGlobalAddressOperand(GA->getGlobal(), GA->getOffset());
599 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000600 ++i;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000601 break;
602 }
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000603 case 4: // Addressing mode.
604 // The addressing mode has been selected, just add all of the
605 // operands to the machine instruction.
606 for (; NumVals; --NumVals, ++i)
Chris Lattnerdf375062006-03-10 07:25:12 +0000607 AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap);
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000608 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000609 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000610 }
611 break;
612 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000613 }
614 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000615}
616
Chris Lattnera93dfcd2006-03-05 23:51:47 +0000617void ScheduleDAG::EmitNoop() {
618 TII->insertNoop(*BB, BB->end());
619}
620
Evan Chenge165a782006-05-11 23:55:42 +0000621/// EmitSchedule - Emit the machine code in scheduled order.
622void ScheduleDAG::EmitSchedule() {
Chris Lattner96645412006-05-16 06:10:58 +0000623 // If this is the first basic block in the function, and if it has live ins
624 // that need to be copied into vregs, emit the copies into the top of the
625 // block before emitting the code for the block.
626 MachineFunction &MF = DAG.getMachineFunction();
627 if (&MF.front() == BB && MF.livein_begin() != MF.livein_end()) {
628 for (MachineFunction::livein_iterator LI = MF.livein_begin(),
629 E = MF.livein_end(); LI != E; ++LI)
630 if (LI->second)
631 MRI->copyRegToReg(*MF.begin(), MF.begin()->end(), LI->second,
632 LI->first, RegMap->getRegClass(LI->second));
633 }
634
635
636 // Finally, emit the code for all of the scheduled instructions.
Evan Chengaf825c82007-07-10 07:08:32 +0000637 DenseMap<SDOperand, unsigned> VRBaseMap;
Evan Chenge165a782006-05-11 23:55:42 +0000638 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
639 if (SUnit *SU = Sequence[i]) {
640 for (unsigned j = 0, ee = SU->FlaggedNodes.size(); j != ee; j++)
641 EmitNode(SU->FlaggedNodes[j], VRBaseMap);
642 EmitNode(SU->Node, VRBaseMap);
643 } else {
644 // Null SUnit* is a noop.
645 EmitNoop();
646 }
647 }
648}
649
650/// dump - dump the schedule.
651void ScheduleDAG::dumpSchedule() const {
652 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
653 if (SUnit *SU = Sequence[i])
654 SU->dump(&DAG);
655 else
Bill Wendling832171c2006-12-07 20:04:42 +0000656 cerr << "**** NOOP ****\n";
Evan Chenge165a782006-05-11 23:55:42 +0000657 }
658}
659
660
Evan Chenga9c20912006-01-21 02:32:06 +0000661/// Run - perform scheduling.
662///
663MachineBasicBlock *ScheduleDAG::Run() {
664 TII = TM.getInstrInfo();
665 MRI = TM.getRegisterInfo();
666 RegMap = BB->getParent()->getSSARegMap();
667 ConstPool = BB->getParent()->getConstantPool();
Evan Cheng4ef10862006-01-23 07:01:07 +0000668
Evan Chenga9c20912006-01-21 02:32:06 +0000669 Schedule();
670 return BB;
Chris Lattnerd32b2362005-08-18 18:45:24 +0000671}
Evan Cheng4ef10862006-01-23 07:01:07 +0000672
Evan Chenge165a782006-05-11 23:55:42 +0000673/// SUnit - Scheduling unit. It's an wrapper around either a single SDNode or
674/// a group of nodes flagged together.
675void SUnit::dump(const SelectionDAG *G) const {
Bill Wendling832171c2006-12-07 20:04:42 +0000676 cerr << "SU(" << NodeNum << "): ";
Evan Chenge165a782006-05-11 23:55:42 +0000677 Node->dump(G);
Bill Wendling832171c2006-12-07 20:04:42 +0000678 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000679 if (FlaggedNodes.size() != 0) {
680 for (unsigned i = 0, e = FlaggedNodes.size(); i != e; i++) {
Bill Wendling832171c2006-12-07 20:04:42 +0000681 cerr << " ";
Evan Chenge165a782006-05-11 23:55:42 +0000682 FlaggedNodes[i]->dump(G);
Bill Wendling832171c2006-12-07 20:04:42 +0000683 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000684 }
685 }
686}
Evan Cheng4ef10862006-01-23 07:01:07 +0000687
Evan Chenge165a782006-05-11 23:55:42 +0000688void SUnit::dumpAll(const SelectionDAG *G) const {
689 dump(G);
690
Bill Wendling832171c2006-12-07 20:04:42 +0000691 cerr << " # preds left : " << NumPredsLeft << "\n";
692 cerr << " # succs left : " << NumSuccsLeft << "\n";
693 cerr << " # chain preds left : " << NumChainPredsLeft << "\n";
694 cerr << " # chain succs left : " << NumChainSuccsLeft << "\n";
695 cerr << " Latency : " << Latency << "\n";
696 cerr << " Depth : " << Depth << "\n";
697 cerr << " Height : " << Height << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000698
699 if (Preds.size() != 0) {
Bill Wendling832171c2006-12-07 20:04:42 +0000700 cerr << " Predecessors:\n";
Chris Lattner228a18e2006-08-17 00:09:56 +0000701 for (SUnit::const_succ_iterator I = Preds.begin(), E = Preds.end();
702 I != E; ++I) {
Evan Chenge165a782006-05-11 23:55:42 +0000703 if (I->second)
Bill Wendling832171c2006-12-07 20:04:42 +0000704 cerr << " ch #";
Evan Chenge165a782006-05-11 23:55:42 +0000705 else
Bill Wendling832171c2006-12-07 20:04:42 +0000706 cerr << " val #";
707 cerr << I->first << " - SU(" << I->first->NodeNum << ")\n";
Evan Chenge165a782006-05-11 23:55:42 +0000708 }
709 }
710 if (Succs.size() != 0) {
Bill Wendling832171c2006-12-07 20:04:42 +0000711 cerr << " Successors:\n";
Chris Lattner228a18e2006-08-17 00:09:56 +0000712 for (SUnit::const_succ_iterator I = Succs.begin(), E = Succs.end();
713 I != E; ++I) {
Evan Chenge165a782006-05-11 23:55:42 +0000714 if (I->second)
Bill Wendling832171c2006-12-07 20:04:42 +0000715 cerr << " ch #";
Evan Chenge165a782006-05-11 23:55:42 +0000716 else
Bill Wendling832171c2006-12-07 20:04:42 +0000717 cerr << " val #";
718 cerr << I->first << " - SU(" << I->first->NodeNum << ")\n";
Evan Chenge165a782006-05-11 23:55:42 +0000719 }
720 }
Bill Wendling832171c2006-12-07 20:04:42 +0000721 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000722}