blob: 8b808bf081a978a77aaebe871f27419890d82e51 [file] [log] [blame]
Evan Chenga9c20912006-01-21 02:32:06 +00001//===---- ScheduleDAG.cpp - Implement the ScheduleDAG class ---------------===//
Chris Lattnerd32b2362005-08-18 18:45:24 +00002//
3// The LLVM Compiler Infrastructure
4//
Jim Laskey5a608dd2005-10-31 12:49:09 +00005// This file was developed by James M. Laskey and is distributed under the
Chris Lattnerd32b2362005-08-18 18:45:24 +00006// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Jim Laskeye6b90fb2005-09-26 21:57:04 +000010// This implements a simple two pass scheduler. The first pass attempts to push
11// backward any lengthy instructions and critical paths. The second pass packs
12// instructions into semi-optimal time slots.
Chris Lattnerd32b2362005-08-18 18:45:24 +000013//
14//===----------------------------------------------------------------------===//
15
Evan Chenge165a782006-05-11 23:55:42 +000016#define DEBUG_TYPE "sched"
Reid Spencere5530da2007-01-12 23:31:12 +000017#include "llvm/Type.h"
Chris Lattnerb0d21ef2006-03-08 04:25:59 +000018#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattner5839bf22005-08-26 17:15:30 +000019#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner4ccd4062005-08-19 20:45:43 +000020#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner4ccd4062005-08-19 20:45:43 +000021#include "llvm/CodeGen/SSARegMap.h"
Owen Anderson07000c62006-05-12 06:33:49 +000022#include "llvm/Target/TargetData.h"
Chris Lattner2d973e42005-08-18 20:07:59 +000023#include "llvm/Target/TargetMachine.h"
24#include "llvm/Target/TargetInstrInfo.h"
Chris Lattner025c39b2005-08-26 20:54:47 +000025#include "llvm/Target/TargetLowering.h"
Evan Chenge165a782006-05-11 23:55:42 +000026#include "llvm/Support/Debug.h"
Chris Lattner54a30b92006-03-20 01:51:46 +000027#include "llvm/Support/MathExtras.h"
Chris Lattnerd32b2362005-08-18 18:45:24 +000028using namespace llvm;
29
Evan Chenge165a782006-05-11 23:55:42 +000030/// BuildSchedUnits - Build SUnits from the selection dag that we are input.
31/// This SUnit graph is similar to the SelectionDAG, but represents flagged
32/// together nodes with a single SUnit.
33void ScheduleDAG::BuildSchedUnits() {
34 // Reserve entries in the vector for each of the SUnits we are creating. This
35 // ensure that reallocation of the vector won't happen, so SUnit*'s won't get
36 // invalidated.
37 SUnits.reserve(std::distance(DAG.allnodes_begin(), DAG.allnodes_end()));
38
39 const InstrItineraryData &InstrItins = TM.getInstrItineraryData();
40
41 for (SelectionDAG::allnodes_iterator NI = DAG.allnodes_begin(),
42 E = DAG.allnodes_end(); NI != E; ++NI) {
43 if (isPassiveNode(NI)) // Leaf node, e.g. a TargetImmediate.
44 continue;
45
46 // If this node has already been processed, stop now.
47 if (SUnitMap[NI]) continue;
48
49 SUnit *NodeSUnit = NewSUnit(NI);
50
51 // See if anything is flagged to this node, if so, add them to flagged
52 // nodes. Nodes can have at most one flag input and one flag output. Flags
53 // are required the be the last operand and result of a node.
54
55 // Scan up, adding flagged preds to FlaggedNodes.
56 SDNode *N = NI;
Evan Cheng3b97acd2006-08-07 22:12:12 +000057 if (N->getNumOperands() &&
58 N->getOperand(N->getNumOperands()-1).getValueType() == MVT::Flag) {
59 do {
60 N = N->getOperand(N->getNumOperands()-1).Val;
61 NodeSUnit->FlaggedNodes.push_back(N);
62 SUnitMap[N] = NodeSUnit;
63 } while (N->getNumOperands() &&
64 N->getOperand(N->getNumOperands()-1).getValueType()== MVT::Flag);
65 std::reverse(NodeSUnit->FlaggedNodes.begin(),
66 NodeSUnit->FlaggedNodes.end());
Evan Chenge165a782006-05-11 23:55:42 +000067 }
68
69 // Scan down, adding this node and any flagged succs to FlaggedNodes if they
70 // have a user of the flag operand.
71 N = NI;
72 while (N->getValueType(N->getNumValues()-1) == MVT::Flag) {
73 SDOperand FlagVal(N, N->getNumValues()-1);
74
75 // There are either zero or one users of the Flag result.
76 bool HasFlagUse = false;
77 for (SDNode::use_iterator UI = N->use_begin(), E = N->use_end();
78 UI != E; ++UI)
79 if (FlagVal.isOperand(*UI)) {
80 HasFlagUse = true;
81 NodeSUnit->FlaggedNodes.push_back(N);
82 SUnitMap[N] = NodeSUnit;
83 N = *UI;
84 break;
85 }
Chris Lattner228a18e2006-08-17 00:09:56 +000086 if (!HasFlagUse) break;
Evan Chenge165a782006-05-11 23:55:42 +000087 }
88
89 // Now all flagged nodes are in FlaggedNodes and N is the bottom-most node.
90 // Update the SUnit
91 NodeSUnit->Node = N;
92 SUnitMap[N] = NodeSUnit;
93
94 // Compute the latency for the node. We use the sum of the latencies for
95 // all nodes flagged together into this SUnit.
96 if (InstrItins.isEmpty()) {
97 // No latency information.
98 NodeSUnit->Latency = 1;
99 } else {
100 NodeSUnit->Latency = 0;
101 if (N->isTargetOpcode()) {
102 unsigned SchedClass = TII->getSchedClass(N->getTargetOpcode());
103 InstrStage *S = InstrItins.begin(SchedClass);
104 InstrStage *E = InstrItins.end(SchedClass);
105 for (; S != E; ++S)
106 NodeSUnit->Latency += S->Cycles;
107 }
108 for (unsigned i = 0, e = NodeSUnit->FlaggedNodes.size(); i != e; ++i) {
109 SDNode *FNode = NodeSUnit->FlaggedNodes[i];
110 if (FNode->isTargetOpcode()) {
111 unsigned SchedClass = TII->getSchedClass(FNode->getTargetOpcode());
112 InstrStage *S = InstrItins.begin(SchedClass);
113 InstrStage *E = InstrItins.end(SchedClass);
114 for (; S != E; ++S)
115 NodeSUnit->Latency += S->Cycles;
116 }
117 }
118 }
119 }
120
121 // Pass 2: add the preds, succs, etc.
122 for (unsigned su = 0, e = SUnits.size(); su != e; ++su) {
123 SUnit *SU = &SUnits[su];
124 SDNode *MainNode = SU->Node;
125
126 if (MainNode->isTargetOpcode()) {
127 unsigned Opc = MainNode->getTargetOpcode();
Evan Cheng95f6ede2006-11-04 09:44:31 +0000128 for (unsigned i = 0, ee = TII->getNumOperands(Opc); i != ee; ++i) {
Evan Chengba59a1e2006-12-01 21:52:58 +0000129 if (TII->getOperandConstraint(Opc, i, TOI::TIED_TO) != -1) {
Evan Cheng95f6ede2006-11-04 09:44:31 +0000130 SU->isTwoAddress = true;
131 break;
132 }
133 }
Evan Cheng13d41b92006-05-12 01:58:24 +0000134 if (TII->isCommutableInstr(Opc))
135 SU->isCommutable = true;
Evan Chenge165a782006-05-11 23:55:42 +0000136 }
137
138 // Find all predecessors and successors of the group.
139 // Temporarily add N to make code simpler.
140 SU->FlaggedNodes.push_back(MainNode);
141
142 for (unsigned n = 0, e = SU->FlaggedNodes.size(); n != e; ++n) {
143 SDNode *N = SU->FlaggedNodes[n];
144
145 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
146 SDNode *OpN = N->getOperand(i).Val;
147 if (isPassiveNode(OpN)) continue; // Not scheduled.
148 SUnit *OpSU = SUnitMap[OpN];
149 assert(OpSU && "Node has no SUnit!");
150 if (OpSU == SU) continue; // In the same group.
151
152 MVT::ValueType OpVT = N->getOperand(i).getValueType();
153 assert(OpVT != MVT::Flag && "Flagged nodes should be in same sunit!");
154 bool isChain = OpVT == MVT::Other;
155
Chris Lattner228a18e2006-08-17 00:09:56 +0000156 if (SU->addPred(OpSU, isChain)) {
Evan Chenge165a782006-05-11 23:55:42 +0000157 if (!isChain) {
158 SU->NumPreds++;
159 SU->NumPredsLeft++;
160 } else {
161 SU->NumChainPredsLeft++;
162 }
163 }
Chris Lattner228a18e2006-08-17 00:09:56 +0000164 if (OpSU->addSucc(SU, isChain)) {
Evan Chenge165a782006-05-11 23:55:42 +0000165 if (!isChain) {
166 OpSU->NumSuccs++;
167 OpSU->NumSuccsLeft++;
168 } else {
169 OpSU->NumChainSuccsLeft++;
170 }
171 }
172 }
173 }
174
175 // Remove MainNode from FlaggedNodes again.
176 SU->FlaggedNodes.pop_back();
177 }
178
179 return;
180}
181
Evan Chenge165a782006-05-11 23:55:42 +0000182void ScheduleDAG::CalculateDepths() {
Evan Cheng99126282007-07-06 01:37:28 +0000183 std::vector<std::pair<SUnit*, unsigned> > WorkList;
Evan Chenge165a782006-05-11 23:55:42 +0000184 for (unsigned i = 0, e = SUnits.size(); i != e; ++i)
Evan Cheng99126282007-07-06 01:37:28 +0000185 if (SUnits[i].Preds.size() == 0/* && &SUnits[i] != Entry*/)
186 WorkList.push_back(std::make_pair(&SUnits[i], 0U));
Evan Chenge165a782006-05-11 23:55:42 +0000187
Evan Cheng99126282007-07-06 01:37:28 +0000188 while (!WorkList.empty()) {
189 SUnit *SU = WorkList.back().first;
190 unsigned Depth = WorkList.back().second;
191 WorkList.pop_back();
192 if (SU->Depth == 0 || Depth > SU->Depth) {
193 SU->Depth = Depth;
194 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
195 I != E; ++I)
196 WorkList.push_back(std::make_pair(I->first, Depth+1));
197 }
Evan Cheng626da3d2006-05-12 06:05:18 +0000198 }
Evan Chenge165a782006-05-11 23:55:42 +0000199}
Evan Cheng99126282007-07-06 01:37:28 +0000200
Evan Chenge165a782006-05-11 23:55:42 +0000201void ScheduleDAG::CalculateHeights() {
Evan Cheng99126282007-07-06 01:37:28 +0000202 std::vector<std::pair<SUnit*, unsigned> > WorkList;
Evan Chenge165a782006-05-11 23:55:42 +0000203 SUnit *Root = SUnitMap[DAG.getRoot().Val];
Evan Cheng99126282007-07-06 01:37:28 +0000204 WorkList.push_back(std::make_pair(Root, 0U));
205
206 while (!WorkList.empty()) {
207 SUnit *SU = WorkList.back().first;
208 unsigned Height = WorkList.back().second;
209 WorkList.pop_back();
210 if (SU->Height == 0 || Height > SU->Height) {
211 SU->Height = Height;
212 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
213 I != E; ++I)
214 WorkList.push_back(std::make_pair(I->first, Height+1));
215 }
216 }
Evan Chenge165a782006-05-11 23:55:42 +0000217}
218
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000219/// CountResults - The results of target nodes have register or immediate
220/// operands first, then an optional chain, and optional flag operands (which do
221/// not go into the machine instrs.)
Evan Cheng95f6ede2006-11-04 09:44:31 +0000222unsigned ScheduleDAG::CountResults(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000223 unsigned N = Node->getNumValues();
224 while (N && Node->getValueType(N - 1) == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000225 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000226 if (N && Node->getValueType(N - 1) == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000227 --N; // Skip over chain result.
228 return N;
229}
230
231/// CountOperands The inputs to target nodes have any actual inputs first,
232/// followed by an optional chain operand, then flag operands. Compute the
233/// number of actual operands that will go into the machine instr.
Evan Cheng95f6ede2006-11-04 09:44:31 +0000234unsigned ScheduleDAG::CountOperands(SDNode *Node) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000235 unsigned N = Node->getNumOperands();
236 while (N && Node->getOperand(N - 1).getValueType() == MVT::Flag)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000237 --N;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000238 if (N && Node->getOperand(N - 1).getValueType() == MVT::Other)
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000239 --N; // Ignore chain if it exists.
240 return N;
241}
242
Jim Laskey60f09922006-07-21 20:57:35 +0000243static const TargetRegisterClass *getInstrOperandRegClass(
244 const MRegisterInfo *MRI,
245 const TargetInstrInfo *TII,
246 const TargetInstrDescriptor *II,
247 unsigned Op) {
248 if (Op >= II->numOperands) {
249 assert((II->Flags & M_VARIABLE_OPS)&& "Invalid operand # of instruction");
250 return NULL;
251 }
252 const TargetOperandInfo &toi = II->OpInfo[Op];
253 return (toi.Flags & M_LOOK_UP_PTR_REG_CLASS)
254 ? TII->getPointerRegClass() : MRI->getRegClass(toi.RegClass);
255}
256
257static unsigned CreateVirtualRegisters(const MRegisterInfo *MRI,
258 MachineInstr *MI,
Evan Cheng4ef10862006-01-23 07:01:07 +0000259 unsigned NumResults,
260 SSARegMap *RegMap,
Evan Cheng21d03f22006-05-18 20:42:07 +0000261 const TargetInstrInfo *TII,
Evan Cheng4ef10862006-01-23 07:01:07 +0000262 const TargetInstrDescriptor &II) {
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000263 // Create the result registers for this node and add the result regs to
264 // the machine instruction.
Evan Cheng21d03f22006-05-18 20:42:07 +0000265 unsigned ResultReg =
Jim Laskey60f09922006-07-21 20:57:35 +0000266 RegMap->createVirtualRegister(getInstrOperandRegClass(MRI, TII, &II, 0));
Chris Lattner09e46062006-09-05 02:31:13 +0000267 MI->addRegOperand(ResultReg, true);
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000268 for (unsigned i = 1; i != NumResults; ++i) {
Jim Laskey60f09922006-07-21 20:57:35 +0000269 const TargetRegisterClass *RC = getInstrOperandRegClass(MRI, TII, &II, i);
Evan Cheng21d03f22006-05-18 20:42:07 +0000270 assert(RC && "Isn't a register operand!");
Chris Lattner09e46062006-09-05 02:31:13 +0000271 MI->addRegOperand(RegMap->createVirtualRegister(RC), true);
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000272 }
273 return ResultReg;
274}
275
Chris Lattnerdf375062006-03-10 07:25:12 +0000276/// getVR - Return the virtual register corresponding to the specified result
277/// of the specified node.
Chris Lattner831e0372007-02-04 08:47:20 +0000278static unsigned getVR(SDOperand Op, DenseMap<SDNode*, unsigned> &VRBaseMap) {
279 DenseMap<SDNode*, unsigned>::iterator I = VRBaseMap.find(Op.Val);
Chris Lattnerdf375062006-03-10 07:25:12 +0000280 assert(I != VRBaseMap.end() && "Node emitted out of order - late");
281 return I->second + Op.ResNo;
282}
283
284
Chris Lattnered18b682006-02-24 18:54:03 +0000285/// AddOperand - Add the specified operand to the specified machine instr. II
286/// specifies the instruction information for the node, and IIOpNum is the
287/// operand number (in the II) that we are adding. IIOpNum and II are used for
288/// assertions only.
289void ScheduleDAG::AddOperand(MachineInstr *MI, SDOperand Op,
290 unsigned IIOpNum,
Chris Lattnerdf375062006-03-10 07:25:12 +0000291 const TargetInstrDescriptor *II,
Chris Lattner831e0372007-02-04 08:47:20 +0000292 DenseMap<SDNode*, unsigned> &VRBaseMap) {
Chris Lattnered18b682006-02-24 18:54:03 +0000293 if (Op.isTargetOpcode()) {
294 // Note that this case is redundant with the final else block, but we
295 // include it because it is the most common and it makes the logic
296 // simpler here.
297 assert(Op.getValueType() != MVT::Other &&
298 Op.getValueType() != MVT::Flag &&
299 "Chain and flag operands should occur at end of operand list!");
300
301 // Get/emit the operand.
Chris Lattnerdf375062006-03-10 07:25:12 +0000302 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner09e46062006-09-05 02:31:13 +0000303 MI->addRegOperand(VReg, false);
Chris Lattnered18b682006-02-24 18:54:03 +0000304
305 // Verify that it is right.
306 assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
307 if (II) {
Jim Laskey60f09922006-07-21 20:57:35 +0000308 const TargetRegisterClass *RC =
309 getInstrOperandRegClass(MRI, TII, II, IIOpNum);
Evan Cheng21d03f22006-05-18 20:42:07 +0000310 assert(RC && "Don't have operand info for this instruction!");
Chris Lattner01528292007-02-15 18:17:56 +0000311 const TargetRegisterClass *VRC = RegMap->getRegClass(VReg);
312 if (VRC != RC) {
313 cerr << "Register class of operand and regclass of use don't agree!\n";
314#ifndef NDEBUG
315 cerr << "Operand = " << IIOpNum << "\n";
Chris Lattner95ad9432007-02-17 06:38:37 +0000316 cerr << "Op->Val = "; Op.Val->dump(&DAG); cerr << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000317 cerr << "MI = "; MI->print(cerr);
318 cerr << "VReg = " << VReg << "\n";
319 cerr << "VReg RegClass size = " << VRC->getSize()
Chris Lattner5d4a9f72007-02-15 18:19:15 +0000320 << ", align = " << VRC->getAlignment() << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000321 cerr << "Expected RegClass size = " << RC->getSize()
Chris Lattner5d4a9f72007-02-15 18:19:15 +0000322 << ", align = " << RC->getAlignment() << "\n";
Chris Lattner01528292007-02-15 18:17:56 +0000323#endif
324 cerr << "Fatal error, aborting.\n";
325 abort();
326 }
Chris Lattnered18b682006-02-24 18:54:03 +0000327 }
328 } else if (ConstantSDNode *C =
329 dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2d90ac72006-05-04 18:05:43 +0000330 MI->addImmOperand(C->getValue());
Evan Cheng489a87c2007-01-05 20:59:06 +0000331 } else if (RegisterSDNode *R =
Chris Lattnered18b682006-02-24 18:54:03 +0000332 dyn_cast<RegisterSDNode>(Op)) {
Chris Lattner09e46062006-09-05 02:31:13 +0000333 MI->addRegOperand(R->getReg(), false);
Chris Lattnered18b682006-02-24 18:54:03 +0000334 } else if (GlobalAddressSDNode *TGA =
335 dyn_cast<GlobalAddressSDNode>(Op)) {
Chris Lattnerea50fab2006-05-04 01:15:02 +0000336 MI->addGlobalAddressOperand(TGA->getGlobal(), TGA->getOffset());
Chris Lattnered18b682006-02-24 18:54:03 +0000337 } else if (BasicBlockSDNode *BB =
338 dyn_cast<BasicBlockSDNode>(Op)) {
339 MI->addMachineBasicBlockOperand(BB->getBasicBlock());
340 } else if (FrameIndexSDNode *FI =
341 dyn_cast<FrameIndexSDNode>(Op)) {
342 MI->addFrameIndexOperand(FI->getIndex());
Nate Begeman37efe672006-04-22 18:53:45 +0000343 } else if (JumpTableSDNode *JT =
344 dyn_cast<JumpTableSDNode>(Op)) {
345 MI->addJumpTableIndexOperand(JT->getIndex());
Chris Lattnered18b682006-02-24 18:54:03 +0000346 } else if (ConstantPoolSDNode *CP =
347 dyn_cast<ConstantPoolSDNode>(Op)) {
Evan Cheng404cb4f2006-02-25 09:54:52 +0000348 int Offset = CP->getOffset();
Chris Lattnered18b682006-02-24 18:54:03 +0000349 unsigned Align = CP->getAlignment();
Evan Chengd6594ae2006-09-12 21:00:35 +0000350 const Type *Type = CP->getType();
Chris Lattnered18b682006-02-24 18:54:03 +0000351 // MachineConstantPool wants an explicit alignment.
352 if (Align == 0) {
Evan Chengde268f72007-01-24 07:03:39 +0000353 Align = TM.getTargetData()->getPreferredTypeAlignmentShift(Type);
Evan Chengf6d039a2007-01-22 23:13:55 +0000354 if (Align == 0) {
Reid Spencerac9dcb92007-02-15 03:39:18 +0000355 // Alignment of vector types. FIXME!
Evan Chengf6d039a2007-01-22 23:13:55 +0000356 Align = TM.getTargetData()->getTypeSize(Type);
357 Align = Log2_64(Align);
Chris Lattner54a30b92006-03-20 01:51:46 +0000358 }
Chris Lattnered18b682006-02-24 18:54:03 +0000359 }
360
Evan Chengd6594ae2006-09-12 21:00:35 +0000361 unsigned Idx;
362 if (CP->isMachineConstantPoolEntry())
363 Idx = ConstPool->getConstantPoolIndex(CP->getMachineCPVal(), Align);
364 else
365 Idx = ConstPool->getConstantPoolIndex(CP->getConstVal(), Align);
Evan Cheng404cb4f2006-02-25 09:54:52 +0000366 MI->addConstantPoolIndexOperand(Idx, Offset);
Chris Lattnered18b682006-02-24 18:54:03 +0000367 } else if (ExternalSymbolSDNode *ES =
368 dyn_cast<ExternalSymbolSDNode>(Op)) {
Chris Lattnerea50fab2006-05-04 01:15:02 +0000369 MI->addExternalSymbolOperand(ES->getSymbol());
Chris Lattnered18b682006-02-24 18:54:03 +0000370 } else {
371 assert(Op.getValueType() != MVT::Other &&
372 Op.getValueType() != MVT::Flag &&
373 "Chain and flag operands should occur at end of operand list!");
Chris Lattnerdf375062006-03-10 07:25:12 +0000374 unsigned VReg = getVR(Op, VRBaseMap);
Chris Lattner09e46062006-09-05 02:31:13 +0000375 MI->addRegOperand(VReg, false);
Chris Lattnered18b682006-02-24 18:54:03 +0000376
377 // Verify that it is right.
378 assert(MRegisterInfo::isVirtualRegister(VReg) && "Not a vreg?");
379 if (II) {
Jim Laskey60f09922006-07-21 20:57:35 +0000380 const TargetRegisterClass *RC =
381 getInstrOperandRegClass(MRI, TII, II, IIOpNum);
Evan Cheng21d03f22006-05-18 20:42:07 +0000382 assert(RC && "Don't have operand info for this instruction!");
383 assert(RegMap->getRegClass(VReg) == RC &&
Chris Lattnered18b682006-02-24 18:54:03 +0000384 "Register class of operand and regclass of use don't agree!");
385 }
386 }
387
388}
389
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000390// Returns the Register Class of a physical register
391static const TargetRegisterClass *getPhysicalRegisterRegClass(
392 const MRegisterInfo *MRI,
393 MVT::ValueType VT,
394 unsigned reg) {
395 assert(MRegisterInfo::isPhysicalRegister(reg) &&
396 "reg must be a physical register");
397 // Pick the register class of the right type that contains this physreg.
398 for (MRegisterInfo::regclass_iterator I = MRI->regclass_begin(),
399 E = MRI->regclass_end(); I != E; ++I)
400 if ((*I)->hasType(VT) && (*I)->contains(reg))
401 return *I;
402 assert(false && "Couldn't find the register class");
Jeff Cohenc01a5302007-03-20 20:43:18 +0000403 return 0;
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000404}
Chris Lattnered18b682006-02-24 18:54:03 +0000405
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000406/// EmitNode - Generate machine code for an node and needed dependencies.
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000407///
Chris Lattner8c7ef052006-03-10 07:28:36 +0000408void ScheduleDAG::EmitNode(SDNode *Node,
Chris Lattner831e0372007-02-04 08:47:20 +0000409 DenseMap<SDNode*, unsigned> &VRBaseMap) {
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000410 unsigned VRBase = 0; // First virtual register for node
Chris Lattner2d973e42005-08-18 20:07:59 +0000411
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000412 // If machine instruction
413 if (Node->isTargetOpcode()) {
414 unsigned Opc = Node->getTargetOpcode();
Evan Chenga9c20912006-01-21 02:32:06 +0000415 const TargetInstrDescriptor &II = TII->get(Opc);
Chris Lattner2d973e42005-08-18 20:07:59 +0000416
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000417 unsigned NumResults = CountResults(Node);
418 unsigned NodeOperands = CountOperands(Node);
Jim Laskeye6b90fb2005-09-26 21:57:04 +0000419 unsigned NumMIOperands = NodeOperands + NumResults;
Chris Lattnerda8abb02005-09-01 18:44:10 +0000420#ifndef NDEBUG
Evan Cheng8d3af5e2006-06-15 07:22:16 +0000421 assert((unsigned(II.numOperands) == NumMIOperands ||
422 (II.Flags & M_VARIABLE_OPS)) &&
Chris Lattner2d973e42005-08-18 20:07:59 +0000423 "#operands for dag node doesn't match .td file!");
Chris Lattnerca6aa2f2005-08-19 01:01:34 +0000424#endif
Chris Lattner2d973e42005-08-18 20:07:59 +0000425
426 // Create the new machine instruction.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000427 MachineInstr *MI = new MachineInstr(II);
Chris Lattner2d973e42005-08-18 20:07:59 +0000428
429 // Add result register values for things that are defined by this
430 // instruction.
Chris Lattnera4176522005-10-30 18:54:27 +0000431
432 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
433 // the CopyToReg'd destination register instead of creating a new vreg.
434 if (NumResults == 1) {
435 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
436 UI != E; ++UI) {
437 SDNode *Use = *UI;
438 if (Use->getOpcode() == ISD::CopyToReg &&
439 Use->getOperand(2).Val == Node) {
440 unsigned Reg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
441 if (MRegisterInfo::isVirtualRegister(Reg)) {
442 VRBase = Reg;
Chris Lattner09e46062006-09-05 02:31:13 +0000443 MI->addRegOperand(Reg, true);
Chris Lattnera4176522005-10-30 18:54:27 +0000444 break;
445 }
446 }
447 }
448 }
449
450 // Otherwise, create new virtual registers.
451 if (NumResults && VRBase == 0)
Jim Laskey60f09922006-07-21 20:57:35 +0000452 VRBase = CreateVirtualRegisters(MRI, MI, NumResults, RegMap, TII, II);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000453
454 // Emit all of the actual operands of this instruction, adding them to the
455 // instruction as appropriate.
Chris Lattnered18b682006-02-24 18:54:03 +0000456 for (unsigned i = 0; i != NodeOperands; ++i)
Chris Lattnerdf375062006-03-10 07:25:12 +0000457 AddOperand(MI, Node->getOperand(i), i+NumResults, &II, VRBaseMap);
Evan Cheng13d41b92006-05-12 01:58:24 +0000458
459 // Commute node if it has been determined to be profitable.
460 if (CommuteSet.count(Node)) {
461 MachineInstr *NewMI = TII->commuteInstruction(MI);
462 if (NewMI == 0)
Bill Wendling832171c2006-12-07 20:04:42 +0000463 DOUT << "Sched: COMMUTING FAILED!\n";
Evan Cheng13d41b92006-05-12 01:58:24 +0000464 else {
Bill Wendling832171c2006-12-07 20:04:42 +0000465 DOUT << "Sched: COMMUTED TO: " << *NewMI;
Evan Cheng4c6f2f92006-05-31 18:03:39 +0000466 if (MI != NewMI) {
467 delete MI;
468 MI = NewMI;
469 }
Evan Cheng13d41b92006-05-12 01:58:24 +0000470 }
471 }
472
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000473 // Now that we have emitted all operands, emit this instruction itself.
474 if ((II.Flags & M_USES_CUSTOM_DAG_SCHED_INSERTION) == 0) {
475 BB->insert(BB->end(), MI);
476 } else {
477 // Insert this instruction into the end of the basic block, potentially
478 // taking some custom action.
479 BB = DAG.getTargetLoweringInfo().InsertAtEndOfBasicBlock(MI, BB);
480 }
481 } else {
482 switch (Node->getOpcode()) {
483 default:
Jim Laskey16d42c62006-07-11 18:25:13 +0000484#ifndef NDEBUG
Dan Gohmanb5bec2b2007-06-19 14:13:56 +0000485 Node->dump(&DAG);
Jim Laskey16d42c62006-07-11 18:25:13 +0000486#endif
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000487 assert(0 && "This target-independent node should have been selected!");
488 case ISD::EntryToken: // fall thru
489 case ISD::TokenFactor:
Jim Laskey1ee29252007-01-26 14:34:52 +0000490 case ISD::LABEL:
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000491 break;
492 case ISD::CopyToReg: {
Evan Cheng489a87c2007-01-05 20:59:06 +0000493 unsigned InReg;
494 if (RegisterSDNode *R = dyn_cast<RegisterSDNode>(Node->getOperand(2)))
495 InReg = R->getReg();
496 else
497 InReg = getVR(Node->getOperand(2), VRBaseMap);
Chris Lattnera4176522005-10-30 18:54:27 +0000498 unsigned DestReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Lauro Ramos Venancio8334b9f2007-03-20 16:46:44 +0000499 if (InReg != DestReg) {// Coalesced away the copy?
500 const TargetRegisterClass *TRC = 0;
501 // Get the target register class
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000502 if (MRegisterInfo::isVirtualRegister(InReg))
Lauro Ramos Venancio8334b9f2007-03-20 16:46:44 +0000503 TRC = RegMap->getRegClass(InReg);
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000504 else
505 TRC = getPhysicalRegisterRegClass(MRI,
506 Node->getOperand(2).getValueType(),
507 InReg);
Lauro Ramos Venancio8334b9f2007-03-20 16:46:44 +0000508 MRI->copyRegToReg(*BB, BB->end(), DestReg, InReg, TRC);
509 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000510 break;
511 }
512 case ISD::CopyFromReg: {
513 unsigned SrcReg = cast<RegisterSDNode>(Node->getOperand(1))->getReg();
Chris Lattner089c25c2005-10-09 05:58:56 +0000514 if (MRegisterInfo::isVirtualRegister(SrcReg)) {
515 VRBase = SrcReg; // Just use the input register directly!
516 break;
517 }
518
Chris Lattnera4176522005-10-30 18:54:27 +0000519 // If the node is only used by a CopyToReg and the dest reg is a vreg, use
520 // the CopyToReg'd destination register instead of creating a new vreg.
521 for (SDNode::use_iterator UI = Node->use_begin(), E = Node->use_end();
522 UI != E; ++UI) {
523 SDNode *Use = *UI;
524 if (Use->getOpcode() == ISD::CopyToReg &&
525 Use->getOperand(2).Val == Node) {
526 unsigned DestReg = cast<RegisterSDNode>(Use->getOperand(1))->getReg();
527 if (MRegisterInfo::isVirtualRegister(DestReg)) {
528 VRBase = DestReg;
529 break;
530 }
531 }
532 }
533
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000534 // Figure out the register class to create for the destreg.
535 const TargetRegisterClass *TRC = 0;
Chris Lattnera4176522005-10-30 18:54:27 +0000536 if (VRBase) {
537 TRC = RegMap->getRegClass(VRBase);
538 } else {
Lauro Ramos Venancioa0a26b72007-03-20 20:09:03 +0000539 TRC = getPhysicalRegisterRegClass(MRI, Node->getValueType(0), SrcReg);
Chris Lattner089c25c2005-10-09 05:58:56 +0000540
Chris Lattnera4176522005-10-30 18:54:27 +0000541 // Create the reg, emit the copy.
542 VRBase = RegMap->createVirtualRegister(TRC);
543 }
Evan Chenga9c20912006-01-21 02:32:06 +0000544 MRI->copyRegToReg(*BB, BB->end(), VRBase, SrcReg, TRC);
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000545 break;
546 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000547 case ISD::INLINEASM: {
548 unsigned NumOps = Node->getNumOperands();
549 if (Node->getOperand(NumOps-1).getValueType() == MVT::Flag)
550 --NumOps; // Ignore the flag operand.
551
552 // Create the inline asm machine instruction.
553 MachineInstr *MI =
Evan Chengc0f64ff2006-11-27 23:37:22 +0000554 new MachineInstr(BB, TII->get(TargetInstrInfo::INLINEASM));
Chris Lattneracc43bf2006-01-26 23:28:04 +0000555
556 // Add the asm string as an external symbol operand.
557 const char *AsmStr =
558 cast<ExternalSymbolSDNode>(Node->getOperand(1))->getSymbol();
Chris Lattnerea50fab2006-05-04 01:15:02 +0000559 MI->addExternalSymbolOperand(AsmStr);
Chris Lattneracc43bf2006-01-26 23:28:04 +0000560
561 // Add all of the operand registers to the instruction.
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000562 for (unsigned i = 2; i != NumOps;) {
563 unsigned Flags = cast<ConstantSDNode>(Node->getOperand(i))->getValue();
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000564 unsigned NumVals = Flags >> 3;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000565
Chris Lattner2d90ac72006-05-04 18:05:43 +0000566 MI->addImmOperand(Flags);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000567 ++i; // Skip the ID value.
568
569 switch (Flags & 7) {
Chris Lattneracc43bf2006-01-26 23:28:04 +0000570 default: assert(0 && "Bad flags!");
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000571 case 1: // Use of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000572 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000573 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner09e46062006-09-05 02:31:13 +0000574 MI->addRegOperand(Reg, false);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000575 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000576 break;
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000577 case 2: // Def of register.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000578 for (; NumVals; --NumVals, ++i) {
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000579 unsigned Reg = cast<RegisterSDNode>(Node->getOperand(i))->getReg();
Chris Lattner09e46062006-09-05 02:31:13 +0000580 MI->addRegOperand(Reg, true);
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000581 }
Chris Lattnerdc19b702006-02-04 02:26:14 +0000582 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000583 case 3: { // Immediate.
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000584 assert(NumVals == 1 && "Unknown immediate value!");
Chris Lattnerefa46ce2006-10-31 20:01:56 +0000585 if (ConstantSDNode *CS=dyn_cast<ConstantSDNode>(Node->getOperand(i))){
586 MI->addImmOperand(CS->getValue());
587 } else {
588 GlobalAddressSDNode *GA =
589 cast<GlobalAddressSDNode>(Node->getOperand(i));
590 MI->addGlobalAddressOperand(GA->getGlobal(), GA->getOffset());
591 }
Chris Lattnerc3a9f8d2006-02-23 19:21:04 +0000592 ++i;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000593 break;
594 }
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000595 case 4: // Addressing mode.
596 // The addressing mode has been selected, just add all of the
597 // operands to the machine instruction.
598 for (; NumVals; --NumVals, ++i)
Chris Lattnerdf375062006-03-10 07:25:12 +0000599 AddOperand(MI, Node->getOperand(i), 0, 0, VRBaseMap);
Chris Lattnerfd6d2822006-02-24 19:18:20 +0000600 break;
Chris Lattnerdc19b702006-02-04 02:26:14 +0000601 }
Chris Lattneracc43bf2006-01-26 23:28:04 +0000602 }
603 break;
604 }
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000605 }
606 }
607
Chris Lattnerdf375062006-03-10 07:25:12 +0000608 assert(!VRBaseMap.count(Node) && "Node emitted out of order - early");
609 VRBaseMap[Node] = VRBase;
Jim Laskeyb6d4c2c2005-09-30 19:15:27 +0000610}
611
Chris Lattnera93dfcd2006-03-05 23:51:47 +0000612void ScheduleDAG::EmitNoop() {
613 TII->insertNoop(*BB, BB->end());
614}
615
Evan Chenge165a782006-05-11 23:55:42 +0000616/// EmitSchedule - Emit the machine code in scheduled order.
617void ScheduleDAG::EmitSchedule() {
Chris Lattner96645412006-05-16 06:10:58 +0000618 // If this is the first basic block in the function, and if it has live ins
619 // that need to be copied into vregs, emit the copies into the top of the
620 // block before emitting the code for the block.
621 MachineFunction &MF = DAG.getMachineFunction();
622 if (&MF.front() == BB && MF.livein_begin() != MF.livein_end()) {
623 for (MachineFunction::livein_iterator LI = MF.livein_begin(),
624 E = MF.livein_end(); LI != E; ++LI)
625 if (LI->second)
626 MRI->copyRegToReg(*MF.begin(), MF.begin()->end(), LI->second,
627 LI->first, RegMap->getRegClass(LI->second));
628 }
629
630
631 // Finally, emit the code for all of the scheduled instructions.
Chris Lattner831e0372007-02-04 08:47:20 +0000632 DenseMap<SDNode*, unsigned> VRBaseMap;
Evan Chenge165a782006-05-11 23:55:42 +0000633 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
634 if (SUnit *SU = Sequence[i]) {
635 for (unsigned j = 0, ee = SU->FlaggedNodes.size(); j != ee; j++)
636 EmitNode(SU->FlaggedNodes[j], VRBaseMap);
637 EmitNode(SU->Node, VRBaseMap);
638 } else {
639 // Null SUnit* is a noop.
640 EmitNoop();
641 }
642 }
643}
644
645/// dump - dump the schedule.
646void ScheduleDAG::dumpSchedule() const {
647 for (unsigned i = 0, e = Sequence.size(); i != e; i++) {
648 if (SUnit *SU = Sequence[i])
649 SU->dump(&DAG);
650 else
Bill Wendling832171c2006-12-07 20:04:42 +0000651 cerr << "**** NOOP ****\n";
Evan Chenge165a782006-05-11 23:55:42 +0000652 }
653}
654
655
Evan Chenga9c20912006-01-21 02:32:06 +0000656/// Run - perform scheduling.
657///
658MachineBasicBlock *ScheduleDAG::Run() {
659 TII = TM.getInstrInfo();
660 MRI = TM.getRegisterInfo();
661 RegMap = BB->getParent()->getSSARegMap();
662 ConstPool = BB->getParent()->getConstantPool();
Evan Cheng4ef10862006-01-23 07:01:07 +0000663
Evan Chenga9c20912006-01-21 02:32:06 +0000664 Schedule();
665 return BB;
Chris Lattnerd32b2362005-08-18 18:45:24 +0000666}
Evan Cheng4ef10862006-01-23 07:01:07 +0000667
Evan Chenge165a782006-05-11 23:55:42 +0000668/// SUnit - Scheduling unit. It's an wrapper around either a single SDNode or
669/// a group of nodes flagged together.
670void SUnit::dump(const SelectionDAG *G) const {
Bill Wendling832171c2006-12-07 20:04:42 +0000671 cerr << "SU(" << NodeNum << "): ";
Evan Chenge165a782006-05-11 23:55:42 +0000672 Node->dump(G);
Bill Wendling832171c2006-12-07 20:04:42 +0000673 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000674 if (FlaggedNodes.size() != 0) {
675 for (unsigned i = 0, e = FlaggedNodes.size(); i != e; i++) {
Bill Wendling832171c2006-12-07 20:04:42 +0000676 cerr << " ";
Evan Chenge165a782006-05-11 23:55:42 +0000677 FlaggedNodes[i]->dump(G);
Bill Wendling832171c2006-12-07 20:04:42 +0000678 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000679 }
680 }
681}
Evan Cheng4ef10862006-01-23 07:01:07 +0000682
Evan Chenge165a782006-05-11 23:55:42 +0000683void SUnit::dumpAll(const SelectionDAG *G) const {
684 dump(G);
685
Bill Wendling832171c2006-12-07 20:04:42 +0000686 cerr << " # preds left : " << NumPredsLeft << "\n";
687 cerr << " # succs left : " << NumSuccsLeft << "\n";
688 cerr << " # chain preds left : " << NumChainPredsLeft << "\n";
689 cerr << " # chain succs left : " << NumChainSuccsLeft << "\n";
690 cerr << " Latency : " << Latency << "\n";
691 cerr << " Depth : " << Depth << "\n";
692 cerr << " Height : " << Height << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000693
694 if (Preds.size() != 0) {
Bill Wendling832171c2006-12-07 20:04:42 +0000695 cerr << " Predecessors:\n";
Chris Lattner228a18e2006-08-17 00:09:56 +0000696 for (SUnit::const_succ_iterator I = Preds.begin(), E = Preds.end();
697 I != E; ++I) {
Evan Chenge165a782006-05-11 23:55:42 +0000698 if (I->second)
Bill Wendling832171c2006-12-07 20:04:42 +0000699 cerr << " ch #";
Evan Chenge165a782006-05-11 23:55:42 +0000700 else
Bill Wendling832171c2006-12-07 20:04:42 +0000701 cerr << " val #";
702 cerr << I->first << " - SU(" << I->first->NodeNum << ")\n";
Evan Chenge165a782006-05-11 23:55:42 +0000703 }
704 }
705 if (Succs.size() != 0) {
Bill Wendling832171c2006-12-07 20:04:42 +0000706 cerr << " Successors:\n";
Chris Lattner228a18e2006-08-17 00:09:56 +0000707 for (SUnit::const_succ_iterator I = Succs.begin(), E = Succs.end();
708 I != E; ++I) {
Evan Chenge165a782006-05-11 23:55:42 +0000709 if (I->second)
Bill Wendling832171c2006-12-07 20:04:42 +0000710 cerr << " ch #";
Evan Chenge165a782006-05-11 23:55:42 +0000711 else
Bill Wendling832171c2006-12-07 20:04:42 +0000712 cerr << " val #";
713 cerr << I->first << " - SU(" << I->first->NodeNum << ")\n";
Evan Chenge165a782006-05-11 23:55:42 +0000714 }
715 }
Bill Wendling832171c2006-12-07 20:04:42 +0000716 cerr << "\n";
Evan Chenge165a782006-05-11 23:55:42 +0000717}