blob: e232ed3b5827883213bcfe5b34b2f088d2d5bb23 [file] [log] [blame]
Bill Wendling2695d8e2010-10-15 21:50:45 +00001//===- ARMInstrVFP.td - VFP support for ARM ----------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbache5d20f92008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Bill Wendling2695d8e2010-10-15 21:50:45 +000014def SDT_FTOI : SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
15def SDT_ITOF : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
16def SDT_CMPFP0 : SDTypeProfile<0, 1, [SDTCisFP<0>]>;
17def SDT_VMOVDRR : SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
18 SDTCisSameAs<1, 2>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000019
Bill Wendling2695d8e2010-10-15 21:50:45 +000020def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
21def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
22def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
23def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner036609b2010-12-23 18:28:41 +000024def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInGlue, SDNPOutGlue]>;
25def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutGlue]>;
26def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0", SDT_CMPFP0, [SDNPOutGlue]>;
Bill Wendling2695d8e2010-10-15 21:50:45 +000027def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>;
Evan Chenga8e29892007-01-19 07:51:42 +000028
Bill Wendling88cf0382010-10-14 01:02:08 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030//===----------------------------------------------------------------------===//
Evan Cheng39382422009-10-28 01:44:26 +000031// Operand Definitions.
32//
33
Jim Grosbach9d390362011-10-03 23:38:36 +000034// 8-bit floating-point immediate encodings.
35def FPImmOperand : AsmOperandClass {
36 let Name = "FPImm";
37 let ParserMethod = "parseFPImm";
38}
39
Evan Cheng39382422009-10-28 01:44:26 +000040def vfp_f32imm : Operand<f32>,
41 PatLeaf<(f32 fpimm), [{
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +000042 return ARM_AM::getFP32Imm(N->getValueAPF()) != -1;
43 }], SDNodeXForm<fpimm, [{
44 APFloat InVal = N->getValueAPF();
45 uint32_t enc = ARM_AM::getFP32Imm(InVal);
46 return CurDAG->getTargetConstant(enc, MVT::i32);
47 }]>> {
48 let PrintMethod = "printFPImmOperand";
Jim Grosbach9d390362011-10-03 23:38:36 +000049 let ParserMatchClass = FPImmOperand;
Evan Cheng39382422009-10-28 01:44:26 +000050}
51
52def vfp_f64imm : Operand<f64>,
53 PatLeaf<(f64 fpimm), [{
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +000054 return ARM_AM::getFP64Imm(N->getValueAPF()) != -1;
55 }], SDNodeXForm<fpimm, [{
56 APFloat InVal = N->getValueAPF();
57 uint32_t enc = ARM_AM::getFP64Imm(InVal);
58 return CurDAG->getTargetConstant(enc, MVT::i32);
59 }]>> {
60 let PrintMethod = "printFPImmOperand";
Jim Grosbach9d390362011-10-03 23:38:36 +000061 let ParserMatchClass = FPImmOperand;
Evan Cheng39382422009-10-28 01:44:26 +000062}
63
64
65//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000066// Load / store Instructions.
67//
68
Dan Gohmanbc9d98b2010-02-27 23:47:46 +000069let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bill Wendling92b5a2e2010-11-03 01:49:29 +000070
Bill Wendling7d31a162010-10-20 22:44:54 +000071def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$Dd), (ins addrmode5:$addr),
Jim Grosbachffc658b2011-11-14 23:03:21 +000072 IIC_fpLoad64, "vldr", "\t$Dd, $addr",
Bill Wendling2f46f1f2010-11-04 00:59:42 +000073 [(set DPR:$Dd, (f64 (load addrmode5:$addr)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +000074
Bill Wendling92b5a2e2010-11-03 01:49:29 +000075def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$Sd), (ins addrmode5:$addr),
Jim Grosbachffc658b2011-11-14 23:03:21 +000076 IIC_fpLoad32, "vldr", "\t$Sd, $addr",
Evan Cheng5eda2822011-02-16 00:35:02 +000077 [(set SPR:$Sd, (load addrmode5:$addr))]> {
78 // Some single precision VFP instructions may be executed on both NEON and VFP
79 // pipelines.
80 let D = VFPNeonDomain;
81}
Bill Wendling92b5a2e2010-11-03 01:49:29 +000082
83} // End of 'let canFoldAsLoad = 1, isReMaterializable = 1 in'
Evan Chenga8e29892007-01-19 07:51:42 +000084
Bill Wendling2f46f1f2010-11-04 00:59:42 +000085def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$Dd, addrmode5:$addr),
Jim Grosbachffc658b2011-11-14 23:03:21 +000086 IIC_fpStore64, "vstr", "\t$Dd, $addr",
Bill Wendling2f46f1f2010-11-04 00:59:42 +000087 [(store (f64 DPR:$Dd), addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Bill Wendling2f46f1f2010-11-04 00:59:42 +000089def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$Sd, addrmode5:$addr),
Jim Grosbachffc658b2011-11-14 23:03:21 +000090 IIC_fpStore32, "vstr", "\t$Sd, $addr",
Evan Cheng5eda2822011-02-16 00:35:02 +000091 [(store SPR:$Sd, addrmode5:$addr)]> {
92 // Some single precision VFP instructions may be executed on both NEON and VFP
93 // pipelines.
94 let D = VFPNeonDomain;
95}
Evan Chenga8e29892007-01-19 07:51:42 +000096
97//===----------------------------------------------------------------------===//
98// Load / store multiple Instructions.
99//
100
Bill Wendling73fe34a2010-11-16 01:16:36 +0000101multiclass vfp_ldst_mult<string asm, bit L_bit,
102 InstrItinClass itin, InstrItinClass itin_upd> {
103 // Double Precision
104 def DIA :
Bill Wendling0f630752010-11-17 04:32:08 +0000105 AXDI4<(outs), (ins GPR:$Rn, pred:$p, dpr_reglist:$regs, variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000106 IndexModeNone, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +0000107 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +0000108 let Inst{24-23} = 0b01; // Increment After
109 let Inst{21} = 0; // No writeback
110 let Inst{20} = L_bit;
111 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000112 def DIA_UPD :
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000113 AXDI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, dpr_reglist:$regs,
114 variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000115 IndexModeUpd, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +0000116 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +0000117 let Inst{24-23} = 0b01; // Increment After
118 let Inst{21} = 1; // Writeback
119 let Inst{20} = L_bit;
120 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000121 def DDB_UPD :
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000122 AXDI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, dpr_reglist:$regs,
123 variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000124 IndexModeUpd, itin_upd,
125 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
126 let Inst{24-23} = 0b10; // Decrement Before
127 let Inst{21} = 1; // Writeback
128 let Inst{20} = L_bit;
129 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000130
Bill Wendling73fe34a2010-11-16 01:16:36 +0000131 // Single Precision
132 def SIA :
Bill Wendling0f630752010-11-17 04:32:08 +0000133 AXSI4<(outs), (ins GPR:$Rn, pred:$p, spr_reglist:$regs, variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000134 IndexModeNone, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +0000135 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +0000136 let Inst{24-23} = 0b01; // Increment After
137 let Inst{21} = 0; // No writeback
138 let Inst{20} = L_bit;
Evan Cheng5eda2822011-02-16 00:35:02 +0000139
140 // Some single precision VFP instructions may be executed on both NEON and
141 // VFP pipelines.
142 let D = VFPNeonDomain;
Bill Wendling6c470b82010-11-13 09:09:38 +0000143 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000144 def SIA_UPD :
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000145 AXSI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, spr_reglist:$regs,
146 variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000147 IndexModeUpd, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +0000148 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +0000149 let Inst{24-23} = 0b01; // Increment After
150 let Inst{21} = 1; // Writeback
151 let Inst{20} = L_bit;
Evan Cheng5eda2822011-02-16 00:35:02 +0000152
153 // Some single precision VFP instructions may be executed on both NEON and
154 // VFP pipelines.
155 let D = VFPNeonDomain;
Bill Wendling6c470b82010-11-13 09:09:38 +0000156 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000157 def SDB_UPD :
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000158 AXSI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, spr_reglist:$regs,
159 variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000160 IndexModeUpd, itin_upd,
161 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
162 let Inst{24-23} = 0b10; // Decrement Before
163 let Inst{21} = 1; // Writeback
164 let Inst{20} = L_bit;
Evan Cheng5eda2822011-02-16 00:35:02 +0000165
166 // Some single precision VFP instructions may be executed on both NEON and
167 // VFP pipelines.
168 let D = VFPNeonDomain;
Bill Wendling6c470b82010-11-13 09:09:38 +0000169 }
170}
171
Bill Wendlingddc918b2010-11-13 10:57:02 +0000172let neverHasSideEffects = 1 in {
173
Bill Wendling73fe34a2010-11-16 01:16:36 +0000174let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
175defm VLDM : vfp_ldst_mult<"vldm", 1, IIC_fpLoad_m, IIC_fpLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +0000176
Bill Wendling73fe34a2010-11-16 01:16:36 +0000177let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
178defm VSTM : vfp_ldst_mult<"vstm", 0, IIC_fpLoad_m, IIC_fpLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +0000179
180} // neverHasSideEffects
181
Bill Wendling73c57e12010-11-16 02:00:24 +0000182def : MnemonicAlias<"vldm", "vldmia">;
183def : MnemonicAlias<"vstm", "vstmia">;
184
Jim Grosbach0d06bb92011-06-27 20:00:07 +0000185def : InstAlias<"vpush${p} $r", (VSTMDDB_UPD SP, pred:$p, dpr_reglist:$r)>,
186 Requires<[HasVFP2]>;
187def : InstAlias<"vpush${p} $r", (VSTMSDB_UPD SP, pred:$p, spr_reglist:$r)>,
188 Requires<[HasVFP2]>;
189def : InstAlias<"vpop${p} $r", (VLDMDIA_UPD SP, pred:$p, dpr_reglist:$r)>,
190 Requires<[HasVFP2]>;
191def : InstAlias<"vpop${p} $r", (VLDMSIA_UPD SP, pred:$p, spr_reglist:$r)>,
192 Requires<[HasVFP2]>;
193
Evan Chenga8e29892007-01-19 07:51:42 +0000194// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
195
196//===----------------------------------------------------------------------===//
197// FP Binary Operations.
198//
199
Bill Wendling69661192010-11-01 06:00:39 +0000200def VADDD : ADbI<0b11100, 0b11, 0, 0,
201 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
202 IIC_fpALU64, "vadd", ".f64\t$Dd, $Dn, $Dm",
203 [(set DPR:$Dd, (fadd DPR:$Dn, (f64 DPR:$Dm)))]>;
Bill Wendling174777b2010-10-12 22:08:41 +0000204
Bill Wendling69661192010-11-01 06:00:39 +0000205def VADDS : ASbIn<0b11100, 0b11, 0, 0,
206 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
207 IIC_fpALU32, "vadd", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000208 [(set SPR:$Sd, (fadd SPR:$Sn, SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000209 // Some single precision VFP instructions may be executed on both NEON and
210 // VFP pipelines on A8.
211 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000212}
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Bill Wendling69661192010-11-01 06:00:39 +0000214def VSUBD : ADbI<0b11100, 0b11, 1, 0,
215 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
216 IIC_fpALU64, "vsub", ".f64\t$Dd, $Dn, $Dm",
217 [(set DPR:$Dd, (fsub DPR:$Dn, (f64 DPR:$Dm)))]>;
Jim Grosbach499e8862010-10-12 21:22:40 +0000218
Bill Wendling69661192010-11-01 06:00:39 +0000219def VSUBS : ASbIn<0b11100, 0b11, 1, 0,
220 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
221 IIC_fpALU32, "vsub", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000222 [(set SPR:$Sd, (fsub SPR:$Sn, SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000223 // Some single precision VFP instructions may be executed on both NEON and
224 // VFP pipelines on A8.
225 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000226}
Evan Chenga8e29892007-01-19 07:51:42 +0000227
Bill Wendling69661192010-11-01 06:00:39 +0000228def VDIVD : ADbI<0b11101, 0b00, 0, 0,
229 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
230 IIC_fpDIV64, "vdiv", ".f64\t$Dd, $Dn, $Dm",
231 [(set DPR:$Dd, (fdiv DPR:$Dn, (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000232
Bill Wendling69661192010-11-01 06:00:39 +0000233def VDIVS : ASbI<0b11101, 0b00, 0, 0,
234 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
235 IIC_fpDIV32, "vdiv", ".f32\t$Sd, $Sn, $Sm",
236 [(set SPR:$Sd, (fdiv SPR:$Sn, SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Bill Wendling69661192010-11-01 06:00:39 +0000238def VMULD : ADbI<0b11100, 0b10, 0, 0,
239 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
240 IIC_fpMUL64, "vmul", ".f64\t$Dd, $Dn, $Dm",
241 [(set DPR:$Dd, (fmul DPR:$Dn, (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
Bill Wendling69661192010-11-01 06:00:39 +0000243def VMULS : ASbIn<0b11100, 0b10, 0, 0,
244 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
245 IIC_fpMUL32, "vmul", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000246 [(set SPR:$Sd, (fmul SPR:$Sn, SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000247 // Some single precision VFP instructions may be executed on both NEON and
248 // VFP pipelines on A8.
249 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000250}
Jim Grosbache5165492009-11-09 00:11:35 +0000251
Bill Wendling69661192010-11-01 06:00:39 +0000252def VNMULD : ADbI<0b11100, 0b10, 1, 0,
253 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
254 IIC_fpMUL64, "vnmul", ".f64\t$Dd, $Dn, $Dm",
255 [(set DPR:$Dd, (fneg (fmul DPR:$Dn, (f64 DPR:$Dm))))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000256
Bill Wendling69661192010-11-01 06:00:39 +0000257def VNMULS : ASbI<0b11100, 0b10, 1, 0,
258 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
259 IIC_fpMUL32, "vnmul", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000260 [(set SPR:$Sd, (fneg (fmul SPR:$Sn, SPR:$Sm)))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000261 // Some single precision VFP instructions may be executed on both NEON and
262 // VFP pipelines on A8.
263 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000264}
Evan Chenga8e29892007-01-19 07:51:42 +0000265
Chris Lattner72939122007-05-03 00:32:00 +0000266// Match reassociated forms only if not sign dependent rounding.
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000267def : Pat<(fmul (fneg DPR:$a), (f64 DPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000268 (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000269def : Pat<(fmul (fneg SPR:$a), SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000270 (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000271
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000272// These are encoded as unary instructions.
273let Defs = [FPSCR] in {
Bill Wendling69661192010-11-01 06:00:39 +0000274def VCMPED : ADuI<0b11101, 0b11, 0b0100, 0b11, 0,
275 (outs), (ins DPR:$Dd, DPR:$Dm),
276 IIC_fpCMP64, "vcmpe", ".f64\t$Dd, $Dm",
277 [(arm_cmpfp DPR:$Dd, (f64 DPR:$Dm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000278
Bill Wendling69661192010-11-01 06:00:39 +0000279def VCMPES : ASuI<0b11101, 0b11, 0b0100, 0b11, 0,
280 (outs), (ins SPR:$Sd, SPR:$Sm),
281 IIC_fpCMP32, "vcmpe", ".f32\t$Sd, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000282 [(arm_cmpfp SPR:$Sd, SPR:$Sm)]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000283 // Some single precision VFP instructions may be executed on both NEON and
284 // VFP pipelines on A8.
285 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000286}
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000287
Bill Wendling67a704d2010-10-13 20:58:46 +0000288// FIXME: Verify encoding after integrated assembler is working.
Bill Wendling69661192010-11-01 06:00:39 +0000289def VCMPD : ADuI<0b11101, 0b11, 0b0100, 0b01, 0,
290 (outs), (ins DPR:$Dd, DPR:$Dm),
291 IIC_fpCMP64, "vcmp", ".f64\t$Dd, $Dm",
292 [/* For disassembly only; pattern left blank */]>;
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000293
Bill Wendling69661192010-11-01 06:00:39 +0000294def VCMPS : ASuI<0b11101, 0b11, 0b0100, 0b01, 0,
295 (outs), (ins SPR:$Sd, SPR:$Sm),
296 IIC_fpCMP32, "vcmp", ".f32\t$Sd, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000297 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000298 // Some single precision VFP instructions may be executed on both NEON and
299 // VFP pipelines on A8.
300 let D = VFPNeonA8Domain;
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000301}
Evan Cheng5eda2822011-02-16 00:35:02 +0000302} // Defs = [FPSCR]
Evan Chenga8e29892007-01-19 07:51:42 +0000303
304//===----------------------------------------------------------------------===//
305// FP Unary Operations.
306//
307
Bill Wendling69661192010-11-01 06:00:39 +0000308def VABSD : ADuI<0b11101, 0b11, 0b0000, 0b11, 0,
309 (outs DPR:$Dd), (ins DPR:$Dm),
310 IIC_fpUNA64, "vabs", ".f64\t$Dd, $Dm",
311 [(set DPR:$Dd, (fabs (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000312
Bill Wendling69661192010-11-01 06:00:39 +0000313def VABSS : ASuIn<0b11101, 0b11, 0b0000, 0b11, 0,
314 (outs SPR:$Sd), (ins SPR:$Sm),
315 IIC_fpUNA32, "vabs", ".f32\t$Sd, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000316 [(set SPR:$Sd, (fabs SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000317 // Some single precision VFP instructions may be executed on both NEON and
318 // VFP pipelines on A8.
319 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000320}
Evan Chenga8e29892007-01-19 07:51:42 +0000321
Evan Cheng91449a82009-07-20 02:12:31 +0000322let Defs = [FPSCR] in {
Bill Wendling69661192010-11-01 06:00:39 +0000323def VCMPEZD : ADuI<0b11101, 0b11, 0b0101, 0b11, 0,
324 (outs), (ins DPR:$Dd),
325 IIC_fpCMP64, "vcmpe", ".f64\t$Dd, #0",
326 [(arm_cmpfp0 (f64 DPR:$Dd))]> {
327 let Inst{3-0} = 0b0000;
328 let Inst{5} = 0;
Bill Wendling1fc6d882010-10-13 00:38:07 +0000329}
330
Bill Wendling69661192010-11-01 06:00:39 +0000331def VCMPEZS : ASuI<0b11101, 0b11, 0b0101, 0b11, 0,
332 (outs), (ins SPR:$Sd),
333 IIC_fpCMP32, "vcmpe", ".f32\t$Sd, #0",
334 [(arm_cmpfp0 SPR:$Sd)]> {
335 let Inst{3-0} = 0b0000;
336 let Inst{5} = 0;
Evan Cheng5eda2822011-02-16 00:35:02 +0000337
Evan Cheng6557bce2011-02-22 19:53:14 +0000338 // Some single precision VFP instructions may be executed on both NEON and
339 // VFP pipelines on A8.
340 let D = VFPNeonA8Domain;
Bill Wendling1fc6d882010-10-13 00:38:07 +0000341}
Evan Chenga8e29892007-01-19 07:51:42 +0000342
Bill Wendling67a704d2010-10-13 20:58:46 +0000343// FIXME: Verify encoding after integrated assembler is working.
Bill Wendling69661192010-11-01 06:00:39 +0000344def VCMPZD : ADuI<0b11101, 0b11, 0b0101, 0b01, 0,
345 (outs), (ins DPR:$Dd),
346 IIC_fpCMP64, "vcmp", ".f64\t$Dd, #0",
347 [/* For disassembly only; pattern left blank */]> {
348 let Inst{3-0} = 0b0000;
349 let Inst{5} = 0;
Bill Wendling67a704d2010-10-13 20:58:46 +0000350}
Johnny Chen7edd8e32010-02-08 19:41:48 +0000351
Bill Wendling69661192010-11-01 06:00:39 +0000352def VCMPZS : ASuI<0b11101, 0b11, 0b0101, 0b01, 0,
353 (outs), (ins SPR:$Sd),
354 IIC_fpCMP32, "vcmp", ".f32\t$Sd, #0",
355 [/* For disassembly only; pattern left blank */]> {
356 let Inst{3-0} = 0b0000;
357 let Inst{5} = 0;
Evan Cheng5eda2822011-02-16 00:35:02 +0000358
Evan Cheng6557bce2011-02-22 19:53:14 +0000359 // Some single precision VFP instructions may be executed on both NEON and
360 // VFP pipelines on A8.
361 let D = VFPNeonA8Domain;
Bill Wendling67a704d2010-10-13 20:58:46 +0000362}
Evan Cheng5eda2822011-02-16 00:35:02 +0000363} // Defs = [FPSCR]
Evan Chenga8e29892007-01-19 07:51:42 +0000364
Bill Wendling54908dd2010-10-13 00:56:35 +0000365def VCVTDS : ASuI<0b11101, 0b11, 0b0111, 0b11, 0,
366 (outs DPR:$Dd), (ins SPR:$Sm),
367 IIC_fpCVTDS, "vcvt", ".f64.f32\t$Dd, $Sm",
368 [(set DPR:$Dd, (fextend SPR:$Sm))]> {
369 // Instruction operands.
370 bits<5> Dd;
371 bits<5> Sm;
372
373 // Encode instruction operands.
374 let Inst{3-0} = Sm{4-1};
375 let Inst{5} = Sm{0};
376 let Inst{15-12} = Dd{3-0};
377 let Inst{22} = Dd{4};
378}
Evan Chenga8e29892007-01-19 07:51:42 +0000379
Evan Cheng96581d32008-11-11 02:11:05 +0000380// Special case encoding: bits 11-8 is 0b1011.
Bill Wendling54908dd2010-10-13 00:56:35 +0000381def VCVTSD : VFPAI<(outs SPR:$Sd), (ins DPR:$Dm), VFPUnaryFrm,
382 IIC_fpCVTSD, "vcvt", ".f32.f64\t$Sd, $Dm",
383 [(set SPR:$Sd, (fround DPR:$Dm))]> {
384 // Instruction operands.
385 bits<5> Sd;
386 bits<5> Dm;
387
388 // Encode instruction operands.
389 let Inst{3-0} = Dm{3-0};
390 let Inst{5} = Dm{4};
391 let Inst{15-12} = Sd{4-1};
392 let Inst{22} = Sd{0};
393
Evan Cheng96581d32008-11-11 02:11:05 +0000394 let Inst{27-23} = 0b11101;
395 let Inst{21-16} = 0b110111;
396 let Inst{11-8} = 0b1011;
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000397 let Inst{7-6} = 0b11;
398 let Inst{4} = 0;
Evan Cheng96581d32008-11-11 02:11:05 +0000399}
Evan Chenga8e29892007-01-19 07:51:42 +0000400
Johnny Chen2d658df2010-02-09 17:21:56 +0000401// Between half-precision and single-precision. For disassembly only.
402
Bill Wendling67a704d2010-10-13 20:58:46 +0000403// FIXME: Verify encoding after integrated assembler is working.
Owen Anderson838130e2011-08-22 21:34:00 +0000404def VCVTBSH: ASuI<0b11101, 0b11, 0b0010, 0b01, 0, (outs SPR:$Sd), (ins SPR:$Sm),
405 /* FIXME */ IIC_fpCVTSH, "vcvtb", ".f32.f16\t$Sd, $Sm",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000406 [/* For disassembly only; pattern left blank */]>;
407
Bob Wilson76a312b2010-03-19 22:51:32 +0000408def : ARMPat<(f32_to_f16 SPR:$a),
409 (i32 (COPY_TO_REGCLASS (VCVTBSH SPR:$a), GPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000410
Owen Anderson838130e2011-08-22 21:34:00 +0000411def VCVTBHS: ASuI<0b11101, 0b11, 0b0011, 0b01, 0, (outs SPR:$Sd), (ins SPR:$Sm),
412 /* FIXME */ IIC_fpCVTHS, "vcvtb", ".f16.f32\t$Sd, $Sm",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000413 [/* For disassembly only; pattern left blank */]>;
414
Bob Wilson76a312b2010-03-19 22:51:32 +0000415def : ARMPat<(f16_to_f32 GPR:$a),
416 (VCVTBHS (COPY_TO_REGCLASS GPR:$a, SPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000417
Owen Anderson838130e2011-08-22 21:34:00 +0000418def VCVTTSH: ASuI<0b11101, 0b11, 0b0010, 0b11, 0, (outs SPR:$Sd), (ins SPR:$Sm),
419 /* FIXME */ IIC_fpCVTSH, "vcvtt", ".f32.f16\t$Sd, $Sm",
Johnny Chen2d658df2010-02-09 17:21:56 +0000420 [/* For disassembly only; pattern left blank */]>;
421
Owen Anderson838130e2011-08-22 21:34:00 +0000422def VCVTTHS: ASuI<0b11101, 0b11, 0b0011, 0b11, 0, (outs SPR:$Sd), (ins SPR:$Sm),
423 /* FIXME */ IIC_fpCVTHS, "vcvtt", ".f16.f32\t$Sd, $Sm",
Johnny Chen2d658df2010-02-09 17:21:56 +0000424 [/* For disassembly only; pattern left blank */]>;
425
Bill Wendling69661192010-11-01 06:00:39 +0000426def VNEGD : ADuI<0b11101, 0b11, 0b0001, 0b01, 0,
427 (outs DPR:$Dd), (ins DPR:$Dm),
428 IIC_fpUNA64, "vneg", ".f64\t$Dd, $Dm",
429 [(set DPR:$Dd, (fneg (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000430
Bill Wendling69661192010-11-01 06:00:39 +0000431def VNEGS : ASuIn<0b11101, 0b11, 0b0001, 0b01, 0,
432 (outs SPR:$Sd), (ins SPR:$Sm),
433 IIC_fpUNA32, "vneg", ".f32\t$Sd, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000434 [(set SPR:$Sd, (fneg SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000435 // Some single precision VFP instructions may be executed on both NEON and
436 // VFP pipelines on A8.
437 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000438}
Evan Chenga8e29892007-01-19 07:51:42 +0000439
Bill Wendling69661192010-11-01 06:00:39 +0000440def VSQRTD : ADuI<0b11101, 0b11, 0b0001, 0b11, 0,
441 (outs DPR:$Dd), (ins DPR:$Dm),
442 IIC_fpSQRT64, "vsqrt", ".f64\t$Dd, $Dm",
443 [(set DPR:$Dd, (fsqrt (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000444
Bill Wendling69661192010-11-01 06:00:39 +0000445def VSQRTS : ASuI<0b11101, 0b11, 0b0001, 0b11, 0,
446 (outs SPR:$Sd), (ins SPR:$Sm),
447 IIC_fpSQRT32, "vsqrt", ".f32\t$Sd, $Sm",
448 [(set SPR:$Sd, (fsqrt SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000449
Bill Wendling67a704d2010-10-13 20:58:46 +0000450let neverHasSideEffects = 1 in {
Bill Wendling69661192010-11-01 06:00:39 +0000451def VMOVD : ADuI<0b11101, 0b11, 0b0000, 0b01, 0,
452 (outs DPR:$Dd), (ins DPR:$Dm),
453 IIC_fpUNA64, "vmov", ".f64\t$Dd, $Dm", []>;
Bill Wendling67a704d2010-10-13 20:58:46 +0000454
Bill Wendling69661192010-11-01 06:00:39 +0000455def VMOVS : ASuI<0b11101, 0b11, 0b0000, 0b01, 0,
456 (outs SPR:$Sd), (ins SPR:$Sm),
457 IIC_fpUNA32, "vmov", ".f32\t$Sd, $Sm", []>;
Bill Wendling67a704d2010-10-13 20:58:46 +0000458} // neverHasSideEffects
459
Evan Chenga8e29892007-01-19 07:51:42 +0000460//===----------------------------------------------------------------------===//
461// FP <-> GPR Copies. Int <-> FP Conversions.
462//
463
Bill Wendling7d31a162010-10-20 22:44:54 +0000464def VMOVRS : AVConv2I<0b11100001, 0b1010,
465 (outs GPR:$Rt), (ins SPR:$Sn),
466 IIC_fpMOVSI, "vmov", "\t$Rt, $Sn",
467 [(set GPR:$Rt, (bitconvert SPR:$Sn))]> {
468 // Instruction operands.
469 bits<4> Rt;
470 bits<5> Sn;
Evan Chenga8e29892007-01-19 07:51:42 +0000471
Bill Wendling7d31a162010-10-20 22:44:54 +0000472 // Encode instruction operands.
473 let Inst{19-16} = Sn{4-1};
474 let Inst{7} = Sn{0};
475 let Inst{15-12} = Rt;
476
477 let Inst{6-5} = 0b00;
478 let Inst{3-0} = 0b0000;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000479
480 // Some single precision VFP instructions may be executed on both NEON and VFP
481 // pipelines.
482 let D = VFPNeonDomain;
Bill Wendling7d31a162010-10-20 22:44:54 +0000483}
484
485def VMOVSR : AVConv4I<0b11100000, 0b1010,
486 (outs SPR:$Sn), (ins GPR:$Rt),
487 IIC_fpMOVIS, "vmov", "\t$Sn, $Rt",
488 [(set SPR:$Sn, (bitconvert GPR:$Rt))]> {
489 // Instruction operands.
490 bits<5> Sn;
491 bits<4> Rt;
492
493 // Encode instruction operands.
494 let Inst{19-16} = Sn{4-1};
495 let Inst{7} = Sn{0};
496 let Inst{15-12} = Rt;
497
498 let Inst{6-5} = 0b00;
499 let Inst{3-0} = 0b0000;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000500
501 // Some single precision VFP instructions may be executed on both NEON and VFP
502 // pipelines.
503 let D = VFPNeonDomain;
Bill Wendling7d31a162010-10-20 22:44:54 +0000504}
Evan Chenga8e29892007-01-19 07:51:42 +0000505
Evan Cheng020cc1b2010-05-13 00:16:46 +0000506let neverHasSideEffects = 1 in {
Jim Grosbache5165492009-11-09 00:11:35 +0000507def VMOVRRD : AVConv3I<0b11000101, 0b1011,
Bill Wendling01aabda2010-10-20 23:37:40 +0000508 (outs GPR:$Rt, GPR:$Rt2), (ins DPR:$Dm),
509 IIC_fpMOVDI, "vmov", "\t$Rt, $Rt2, $Dm",
Johnny Chen7acca672010-02-05 18:04:58 +0000510 [/* FIXME: Can't write pattern for multiple result instr*/]> {
Bill Wendling01aabda2010-10-20 23:37:40 +0000511 // Instruction operands.
512 bits<5> Dm;
513 bits<4> Rt;
514 bits<4> Rt2;
515
516 // Encode instruction operands.
517 let Inst{3-0} = Dm{3-0};
518 let Inst{5} = Dm{4};
519 let Inst{15-12} = Rt;
520 let Inst{19-16} = Rt2;
521
Johnny Chen7acca672010-02-05 18:04:58 +0000522 let Inst{7-6} = 0b00;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000523
524 // Some single precision VFP instructions may be executed on both NEON and VFP
525 // pipelines.
526 let D = VFPNeonDomain;
Johnny Chen7acca672010-02-05 18:04:58 +0000527}
Evan Chenga8e29892007-01-19 07:51:42 +0000528
Johnny Chen23401d62010-02-08 17:26:09 +0000529def VMOVRRS : AVConv3I<0b11000101, 0b1010,
Owen Anderson694e0ff2011-08-29 23:15:25 +0000530 (outs GPR:$Rt, GPR:$Rt2), (ins SPR:$src1, SPR:$src2),
531 IIC_fpMOVDI, "vmov", "\t$Rt, $Rt2, $src1, $src2",
Johnny Chen23401d62010-02-08 17:26:09 +0000532 [/* For disassembly only; pattern left blank */]> {
Owen Anderson694e0ff2011-08-29 23:15:25 +0000533 bits<5> src1;
534 bits<4> Rt;
535 bits<4> Rt2;
536
537 // Encode instruction operands.
538 let Inst{3-0} = src1{3-0};
539 let Inst{5} = src1{4};
540 let Inst{15-12} = Rt;
541 let Inst{19-16} = Rt2;
542
Johnny Chen23401d62010-02-08 17:26:09 +0000543 let Inst{7-6} = 0b00;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000544
545 // Some single precision VFP instructions may be executed on both NEON and VFP
546 // pipelines.
547 let D = VFPNeonDomain;
Owen Anderson357ec682011-08-22 20:27:12 +0000548 let DecoderMethod = "DecodeVMOVRRS";
Johnny Chen23401d62010-02-08 17:26:09 +0000549}
Evan Cheng020cc1b2010-05-13 00:16:46 +0000550} // neverHasSideEffects
Johnny Chen23401d62010-02-08 17:26:09 +0000551
Evan Chenga8e29892007-01-19 07:51:42 +0000552// FMDHR: GPR -> SPR
553// FMDLR: GPR -> SPR
554
Jim Grosbache5165492009-11-09 00:11:35 +0000555def VMOVDRR : AVConv5I<0b11000100, 0b1011,
Bill Wendling01aabda2010-10-20 23:37:40 +0000556 (outs DPR:$Dm), (ins GPR:$Rt, GPR:$Rt2),
557 IIC_fpMOVID, "vmov", "\t$Dm, $Rt, $Rt2",
558 [(set DPR:$Dm, (arm_fmdrr GPR:$Rt, GPR:$Rt2))]> {
559 // Instruction operands.
560 bits<5> Dm;
561 bits<4> Rt;
562 bits<4> Rt2;
563
564 // Encode instruction operands.
565 let Inst{3-0} = Dm{3-0};
566 let Inst{5} = Dm{4};
567 let Inst{15-12} = Rt;
568 let Inst{19-16} = Rt2;
569
570 let Inst{7-6} = 0b00;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000571
572 // Some single precision VFP instructions may be executed on both NEON and VFP
573 // pipelines.
574 let D = VFPNeonDomain;
Johnny Chen7acca672010-02-05 18:04:58 +0000575}
Evan Chenga8e29892007-01-19 07:51:42 +0000576
Evan Cheng020cc1b2010-05-13 00:16:46 +0000577let neverHasSideEffects = 1 in
Johnny Chen23401d62010-02-08 17:26:09 +0000578def VMOVSRR : AVConv5I<0b11000100, 0b1010,
579 (outs SPR:$dst1, SPR:$dst2), (ins GPR:$src1, GPR:$src2),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000580 IIC_fpMOVID, "vmov", "\t$dst1, $dst2, $src1, $src2",
Johnny Chen23401d62010-02-08 17:26:09 +0000581 [/* For disassembly only; pattern left blank */]> {
Owen Anderson694e0ff2011-08-29 23:15:25 +0000582 // Instruction operands.
583 bits<5> dst1;
584 bits<4> src1;
585 bits<4> src2;
586
587 // Encode instruction operands.
588 let Inst{3-0} = dst1{3-0};
589 let Inst{5} = dst1{4};
590 let Inst{15-12} = src1;
591 let Inst{19-16} = src2;
592
Johnny Chen23401d62010-02-08 17:26:09 +0000593 let Inst{7-6} = 0b00;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000594
595 // Some single precision VFP instructions may be executed on both NEON and VFP
596 // pipelines.
597 let D = VFPNeonDomain;
Owen Anderson357ec682011-08-22 20:27:12 +0000598
599 let DecoderMethod = "DecodeVMOVSRR";
Johnny Chen23401d62010-02-08 17:26:09 +0000600}
601
Evan Chenga8e29892007-01-19 07:51:42 +0000602// FMRDH: SPR -> GPR
603// FMRDL: SPR -> GPR
604// FMRRS: SPR -> GPR
Bill Wendling67a704d2010-10-13 20:58:46 +0000605// FMRX: SPR system reg -> GPR
Evan Chenga8e29892007-01-19 07:51:42 +0000606// FMSRR: GPR -> SPR
Bill Wendling67a704d2010-10-13 20:58:46 +0000607// FMXR: GPR -> VFP system reg
Evan Chenga8e29892007-01-19 07:51:42 +0000608
609
Bill Wendling67a704d2010-10-13 20:58:46 +0000610// Int -> FP:
Evan Chenga8e29892007-01-19 07:51:42 +0000611
Bill Wendling67a704d2010-10-13 20:58:46 +0000612class AVConv1IDs_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
613 bits<4> opcod4, dag oops, dag iops,
614 InstrItinClass itin, string opc, string asm,
615 list<dag> pattern>
616 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
617 pattern> {
618 // Instruction operands.
619 bits<5> Dd;
620 bits<5> Sm;
621
622 // Encode instruction operands.
623 let Inst{3-0} = Sm{4-1};
624 let Inst{5} = Sm{0};
625 let Inst{15-12} = Dd{3-0};
626 let Inst{22} = Dd{4};
627}
628
629class AVConv1InSs_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
630 bits<4> opcod4, dag oops, dag iops,InstrItinClass itin,
631 string opc, string asm, list<dag> pattern>
632 : AVConv1In<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
633 pattern> {
634 // Instruction operands.
635 bits<5> Sd;
636 bits<5> Sm;
637
638 // Encode instruction operands.
639 let Inst{3-0} = Sm{4-1};
640 let Inst{5} = Sm{0};
641 let Inst{15-12} = Sd{4-1};
642 let Inst{22} = Sd{0};
643}
644
645def VSITOD : AVConv1IDs_Encode<0b11101, 0b11, 0b1000, 0b1011,
646 (outs DPR:$Dd), (ins SPR:$Sm),
647 IIC_fpCVTID, "vcvt", ".f64.s32\t$Dd, $Sm",
648 [(set DPR:$Dd, (f64 (arm_sitof SPR:$Sm)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000649 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000650}
Evan Chenga8e29892007-01-19 07:51:42 +0000651
Bill Wendling67a704d2010-10-13 20:58:46 +0000652def VSITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010,
653 (outs SPR:$Sd),(ins SPR:$Sm),
654 IIC_fpCVTIS, "vcvt", ".f32.s32\t$Sd, $Sm",
655 [(set SPR:$Sd, (arm_sitof SPR:$Sm))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000656 let Inst{7} = 1; // s32
Evan Cheng5eda2822011-02-16 00:35:02 +0000657
Evan Cheng6557bce2011-02-22 19:53:14 +0000658 // Some single precision VFP instructions may be executed on both NEON and
659 // VFP pipelines on A8.
660 let D = VFPNeonA8Domain;
Evan Cheng78be83d2008-11-11 19:40:26 +0000661}
Evan Chenga8e29892007-01-19 07:51:42 +0000662
Bill Wendling67a704d2010-10-13 20:58:46 +0000663def VUITOD : AVConv1IDs_Encode<0b11101, 0b11, 0b1000, 0b1011,
664 (outs DPR:$Dd), (ins SPR:$Sm),
665 IIC_fpCVTID, "vcvt", ".f64.u32\t$Dd, $Sm",
666 [(set DPR:$Dd, (f64 (arm_uitof SPR:$Sm)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000667 let Inst{7} = 0; // u32
668}
Evan Chenga8e29892007-01-19 07:51:42 +0000669
Bill Wendling67a704d2010-10-13 20:58:46 +0000670def VUITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010,
671 (outs SPR:$Sd), (ins SPR:$Sm),
672 IIC_fpCVTIS, "vcvt", ".f32.u32\t$Sd, $Sm",
673 [(set SPR:$Sd, (arm_uitof SPR:$Sm))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000674 let Inst{7} = 0; // u32
Evan Cheng5eda2822011-02-16 00:35:02 +0000675
Evan Cheng6557bce2011-02-22 19:53:14 +0000676 // Some single precision VFP instructions may be executed on both NEON and
677 // VFP pipelines on A8.
678 let D = VFPNeonA8Domain;
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000679}
Evan Chenga8e29892007-01-19 07:51:42 +0000680
Bill Wendling67a704d2010-10-13 20:58:46 +0000681// FP -> Int:
682
683class AVConv1IsD_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
684 bits<4> opcod4, dag oops, dag iops,
685 InstrItinClass itin, string opc, string asm,
686 list<dag> pattern>
687 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
688 pattern> {
689 // Instruction operands.
690 bits<5> Sd;
691 bits<5> Dm;
692
693 // Encode instruction operands.
694 let Inst{3-0} = Dm{3-0};
695 let Inst{5} = Dm{4};
696 let Inst{15-12} = Sd{4-1};
697 let Inst{22} = Sd{0};
698}
699
700class AVConv1InsS_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
701 bits<4> opcod4, dag oops, dag iops,
702 InstrItinClass itin, string opc, string asm,
703 list<dag> pattern>
704 : AVConv1In<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
705 pattern> {
706 // Instruction operands.
707 bits<5> Sd;
708 bits<5> Sm;
709
710 // Encode instruction operands.
711 let Inst{3-0} = Sm{4-1};
712 let Inst{5} = Sm{0};
713 let Inst{15-12} = Sd{4-1};
714 let Inst{22} = Sd{0};
715}
716
Evan Chenga8e29892007-01-19 07:51:42 +0000717// Always set Z bit in the instruction, i.e. "round towards zero" variants.
Bill Wendling67a704d2010-10-13 20:58:46 +0000718def VTOSIZD : AVConv1IsD_Encode<0b11101, 0b11, 0b1101, 0b1011,
719 (outs SPR:$Sd), (ins DPR:$Dm),
720 IIC_fpCVTDI, "vcvt", ".s32.f64\t$Sd, $Dm",
721 [(set SPR:$Sd, (arm_ftosi (f64 DPR:$Dm)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000722 let Inst{7} = 1; // Z bit
723}
Evan Chenga8e29892007-01-19 07:51:42 +0000724
Bill Wendling67a704d2010-10-13 20:58:46 +0000725def VTOSIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010,
726 (outs SPR:$Sd), (ins SPR:$Sm),
727 IIC_fpCVTSI, "vcvt", ".s32.f32\t$Sd, $Sm",
728 [(set SPR:$Sd, (arm_ftosi SPR:$Sm))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000729 let Inst{7} = 1; // Z bit
Evan Cheng5eda2822011-02-16 00:35:02 +0000730
Evan Cheng6557bce2011-02-22 19:53:14 +0000731 // Some single precision VFP instructions may be executed on both NEON and
732 // VFP pipelines on A8.
733 let D = VFPNeonA8Domain;
Evan Cheng78be83d2008-11-11 19:40:26 +0000734}
Evan Chenga8e29892007-01-19 07:51:42 +0000735
Bill Wendling67a704d2010-10-13 20:58:46 +0000736def VTOUIZD : AVConv1IsD_Encode<0b11101, 0b11, 0b1100, 0b1011,
737 (outs SPR:$Sd), (ins DPR:$Dm),
738 IIC_fpCVTDI, "vcvt", ".u32.f64\t$Sd, $Dm",
739 [(set SPR:$Sd, (arm_ftoui (f64 DPR:$Dm)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000740 let Inst{7} = 1; // Z bit
741}
Evan Chenga8e29892007-01-19 07:51:42 +0000742
Bill Wendling67a704d2010-10-13 20:58:46 +0000743def VTOUIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010,
744 (outs SPR:$Sd), (ins SPR:$Sm),
745 IIC_fpCVTSI, "vcvt", ".u32.f32\t$Sd, $Sm",
746 [(set SPR:$Sd, (arm_ftoui SPR:$Sm))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000747 let Inst{7} = 1; // Z bit
Evan Cheng5eda2822011-02-16 00:35:02 +0000748
Evan Cheng6557bce2011-02-22 19:53:14 +0000749 // Some single precision VFP instructions may be executed on both NEON and
750 // VFP pipelines on A8.
751 let D = VFPNeonA8Domain;
Evan Cheng78be83d2008-11-11 19:40:26 +0000752}
Evan Chenga8e29892007-01-19 07:51:42 +0000753
Johnny Chen15b423f2010-02-08 22:02:41 +0000754// And the Z bit '0' variants, i.e. use the rounding mode specified by FPSCR.
Nate Begemand1fb5832010-08-03 21:31:55 +0000755let Uses = [FPSCR] in {
Bill Wendling67a704d2010-10-13 20:58:46 +0000756// FIXME: Verify encoding after integrated assembler is working.
757def VTOSIRD : AVConv1IsD_Encode<0b11101, 0b11, 0b1101, 0b1011,
758 (outs SPR:$Sd), (ins DPR:$Dm),
759 IIC_fpCVTDI, "vcvtr", ".s32.f64\t$Sd, $Dm",
760 [(set SPR:$Sd, (int_arm_vcvtr (f64 DPR:$Dm)))]>{
Johnny Chen15b423f2010-02-08 22:02:41 +0000761 let Inst{7} = 0; // Z bit
762}
763
Bill Wendling67a704d2010-10-13 20:58:46 +0000764def VTOSIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010,
765 (outs SPR:$Sd), (ins SPR:$Sm),
766 IIC_fpCVTSI, "vcvtr", ".s32.f32\t$Sd, $Sm",
767 [(set SPR:$Sd, (int_arm_vcvtr SPR:$Sm))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000768 let Inst{7} = 0; // Z bit
769}
770
Bill Wendling67a704d2010-10-13 20:58:46 +0000771def VTOUIRD : AVConv1IsD_Encode<0b11101, 0b11, 0b1100, 0b1011,
772 (outs SPR:$Sd), (ins DPR:$Dm),
773 IIC_fpCVTDI, "vcvtr", ".u32.f64\t$Sd, $Dm",
Bill Wendling88cf0382010-10-14 01:02:08 +0000774 [(set SPR:$Sd, (int_arm_vcvtru(f64 DPR:$Dm)))]>{
Johnny Chen15b423f2010-02-08 22:02:41 +0000775 let Inst{7} = 0; // Z bit
776}
777
Bill Wendling67a704d2010-10-13 20:58:46 +0000778def VTOUIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010,
779 (outs SPR:$Sd), (ins SPR:$Sm),
780 IIC_fpCVTSI, "vcvtr", ".u32.f32\t$Sd, $Sm",
781 [(set SPR:$Sd, (int_arm_vcvtru SPR:$Sm))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000782 let Inst{7} = 0; // Z bit
783}
Nate Begemand1fb5832010-08-03 21:31:55 +0000784}
Johnny Chen15b423f2010-02-08 22:02:41 +0000785
Johnny Chen27bb8d02010-02-11 18:17:16 +0000786// Convert between floating-point and fixed-point
787// Data type for fixed-point naming convention:
788// S16 (U=0, sx=0) -> SH
789// U16 (U=1, sx=0) -> UH
790// S32 (U=0, sx=1) -> SL
791// U32 (U=1, sx=1) -> UL
792
Bill Wendling160acca2010-11-01 23:11:22 +0000793// FIXME: Marking these as codegen only seems wrong. They are real
794// instructions(?)
795let Constraints = "$a = $dst", isCodeGenOnly = 1 in {
Johnny Chen27bb8d02010-02-11 18:17:16 +0000796
797// FP to Fixed-Point:
798
799def VTOSHS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 0,
Bill Wendlingcd944a42010-11-01 23:17:54 +0000800 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
Johnny Chen27bb8d02010-02-11 18:17:16 +0000801 IIC_fpCVTSI, "vcvt", ".s16.f32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000802 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000803 // Some single precision VFP instructions may be executed on both NEON and
804 // VFP pipelines on A8.
805 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000806}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000807
808def VTOUHS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 0,
809 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
810 IIC_fpCVTSI, "vcvt", ".u16.f32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000811 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000812 // Some single precision VFP instructions may be executed on both NEON and
813 // VFP pipelines on A8.
814 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000815}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000816
817def VTOSLS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 1,
818 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
819 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000820 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000821 // Some single precision VFP instructions may be executed on both NEON and
822 // VFP pipelines on A8.
823 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000824}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000825
826def VTOULS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 1,
827 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
828 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000829 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000830 // Some single precision VFP instructions may be executed on both NEON and
831 // VFP pipelines on A8.
832 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000833}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000834
835def VTOSHD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 0,
836 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
837 IIC_fpCVTDI, "vcvt", ".s16.f64\t$dst, $a, $fbits",
838 [/* For disassembly only; pattern left blank */]>;
839
840def VTOUHD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 0,
841 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
842 IIC_fpCVTDI, "vcvt", ".u16.f64\t$dst, $a, $fbits",
843 [/* For disassembly only; pattern left blank */]>;
844
845def VTOSLD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 1,
846 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
847 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a, $fbits",
848 [/* For disassembly only; pattern left blank */]>;
849
850def VTOULD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 1,
851 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
852 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a, $fbits",
853 [/* For disassembly only; pattern left blank */]>;
854
855// Fixed-Point to FP:
856
857def VSHTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 0,
858 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
859 IIC_fpCVTIS, "vcvt", ".f32.s16\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000860 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000861 // Some single precision VFP instructions may be executed on both NEON and
862 // VFP pipelines on A8.
863 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000864}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000865
866def VUHTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 0,
867 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
868 IIC_fpCVTIS, "vcvt", ".f32.u16\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000869 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000870 // Some single precision VFP instructions may be executed on both NEON and
871 // VFP pipelines on A8.
872 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000873}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000874
875def VSLTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 1,
876 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
877 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000878 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000879 // Some single precision VFP instructions may be executed on both NEON and
880 // VFP pipelines on A8.
881 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000882}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000883
884def VULTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 1,
885 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
886 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000887 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000888 // Some single precision VFP instructions may be executed on both NEON and
889 // VFP pipelines on A8.
890 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000891}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000892
893def VSHTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 0,
894 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
895 IIC_fpCVTID, "vcvt", ".f64.s16\t$dst, $a, $fbits",
896 [/* For disassembly only; pattern left blank */]>;
897
898def VUHTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 0,
899 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
900 IIC_fpCVTID, "vcvt", ".f64.u16\t$dst, $a, $fbits",
901 [/* For disassembly only; pattern left blank */]>;
902
903def VSLTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 1,
904 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
905 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a, $fbits",
906 [/* For disassembly only; pattern left blank */]>;
907
908def VULTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 1,
909 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
910 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a, $fbits",
911 [/* For disassembly only; pattern left blank */]>;
912
Bill Wendling160acca2010-11-01 23:11:22 +0000913} // End of 'let Constraints = "$a = $dst", isCodeGenOnly = 1 in'
Johnny Chen27bb8d02010-02-11 18:17:16 +0000914
Evan Chenga8e29892007-01-19 07:51:42 +0000915//===----------------------------------------------------------------------===//
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000916// FP Multiply-Accumulate Operations.
Evan Chenga8e29892007-01-19 07:51:42 +0000917//
918
Evan Cheng529916c2010-11-12 20:32:20 +0000919def VMLAD : ADbI<0b11100, 0b00, 0, 0,
920 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
921 IIC_fpMAC64, "vmla", ".f64\t$Dd, $Dn, $Dm",
Evan Cheng48575f62010-12-05 22:04:16 +0000922 [(set DPR:$Dd, (fadd_mlx (fmul_su DPR:$Dn, DPR:$Dm),
923 (f64 DPR:$Ddin)))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000924 RegConstraint<"$Ddin = $Dd">,
Evan Cheng48575f62010-12-05 22:04:16 +0000925 Requires<[HasVFP2,UseFPVMLx]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000926
Bill Wendling69661192010-11-01 06:00:39 +0000927def VMLAS : ASbIn<0b11100, 0b00, 0, 0,
928 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
929 IIC_fpMAC32, "vmla", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng48575f62010-12-05 22:04:16 +0000930 [(set SPR:$Sd, (fadd_mlx (fmul_su SPR:$Sn, SPR:$Sm),
931 SPR:$Sdin))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000932 RegConstraint<"$Sdin = $Sd">,
Evan Cheng5eda2822011-02-16 00:35:02 +0000933 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000934 // Some single precision VFP instructions may be executed on both NEON and
935 // VFP pipelines on A8.
936 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000937}
Evan Chenga8e29892007-01-19 07:51:42 +0000938
Evan Cheng48575f62010-12-05 22:04:16 +0000939def : Pat<(fadd_mlx DPR:$dstin, (fmul_su DPR:$a, (f64 DPR:$b))),
Evan Cheng529916c2010-11-12 20:32:20 +0000940 (VMLAD DPR:$dstin, DPR:$a, DPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000941 Requires<[HasVFP2,UseFPVMLx]>;
942def : Pat<(fadd_mlx SPR:$dstin, (fmul_su SPR:$a, SPR:$b)),
Evan Cheng529916c2010-11-12 20:32:20 +0000943 (VMLAS SPR:$dstin, SPR:$a, SPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000944 Requires<[HasVFP2,DontUseNEONForFP, UseFPVMLx]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000945
Evan Cheng529916c2010-11-12 20:32:20 +0000946def VMLSD : ADbI<0b11100, 0b00, 1, 0,
947 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
948 IIC_fpMAC64, "vmls", ".f64\t$Dd, $Dn, $Dm",
Evan Cheng48575f62010-12-05 22:04:16 +0000949 [(set DPR:$Dd, (fadd_mlx (fneg (fmul_su DPR:$Dn,DPR:$Dm)),
950 (f64 DPR:$Ddin)))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000951 RegConstraint<"$Ddin = $Dd">,
Evan Cheng48575f62010-12-05 22:04:16 +0000952 Requires<[HasVFP2,UseFPVMLx]>;
Bill Wendling88cf0382010-10-14 01:02:08 +0000953
Bill Wendling69661192010-11-01 06:00:39 +0000954def VMLSS : ASbIn<0b11100, 0b00, 1, 0,
955 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
956 IIC_fpMAC32, "vmls", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng48575f62010-12-05 22:04:16 +0000957 [(set SPR:$Sd, (fadd_mlx (fneg (fmul_su SPR:$Sn, SPR:$Sm)),
958 SPR:$Sdin))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000959 RegConstraint<"$Sdin = $Sd">,
Evan Cheng5eda2822011-02-16 00:35:02 +0000960 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000961 // Some single precision VFP instructions may be executed on both NEON and
962 // VFP pipelines on A8.
963 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000964}
Evan Chenga8e29892007-01-19 07:51:42 +0000965
Evan Cheng48575f62010-12-05 22:04:16 +0000966def : Pat<(fsub_mlx DPR:$dstin, (fmul_su DPR:$a, (f64 DPR:$b))),
Evan Cheng529916c2010-11-12 20:32:20 +0000967 (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000968 Requires<[HasVFP2,UseFPVMLx]>;
969def : Pat<(fsub_mlx SPR:$dstin, (fmul_su SPR:$a, SPR:$b)),
Evan Cheng529916c2010-11-12 20:32:20 +0000970 (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000971 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000972
Evan Cheng529916c2010-11-12 20:32:20 +0000973def VNMLAD : ADbI<0b11100, 0b01, 1, 0,
974 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
975 IIC_fpMAC64, "vnmla", ".f64\t$Dd, $Dn, $Dm",
Evan Cheng48575f62010-12-05 22:04:16 +0000976 [(set DPR:$Dd,(fsub_mlx (fneg (fmul_su DPR:$Dn,DPR:$Dm)),
977 (f64 DPR:$Ddin)))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000978 RegConstraint<"$Ddin = $Dd">,
Evan Cheng48575f62010-12-05 22:04:16 +0000979 Requires<[HasVFP2,UseFPVMLx]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000980
Bill Wendling69661192010-11-01 06:00:39 +0000981def VNMLAS : ASbI<0b11100, 0b01, 1, 0,
982 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
983 IIC_fpMAC32, "vnmla", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng48575f62010-12-05 22:04:16 +0000984 [(set SPR:$Sd, (fsub_mlx (fneg (fmul_su SPR:$Sn, SPR:$Sm)),
985 SPR:$Sdin))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000986 RegConstraint<"$Sdin = $Sd">,
Evan Cheng5eda2822011-02-16 00:35:02 +0000987 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000988 // Some single precision VFP instructions may be executed on both NEON and
989 // VFP pipelines on A8.
990 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000991}
Bill Wendling88cf0382010-10-14 01:02:08 +0000992
Evan Cheng48575f62010-12-05 22:04:16 +0000993def : Pat<(fsub_mlx (fneg (fmul_su DPR:$a, (f64 DPR:$b))), DPR:$dstin),
Evan Cheng529916c2010-11-12 20:32:20 +0000994 (VNMLAD DPR:$dstin, DPR:$a, DPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000995 Requires<[HasVFP2,UseFPVMLx]>;
996def : Pat<(fsub_mlx (fneg (fmul_su SPR:$a, SPR:$b)), SPR:$dstin),
Evan Cheng529916c2010-11-12 20:32:20 +0000997 (VNMLAS SPR:$dstin, SPR:$a, SPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000998 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]>;
Bill Wendling88cf0382010-10-14 01:02:08 +0000999
Evan Cheng529916c2010-11-12 20:32:20 +00001000def VNMLSD : ADbI<0b11100, 0b01, 0, 0,
1001 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
1002 IIC_fpMAC64, "vnmls", ".f64\t$Dd, $Dn, $Dm",
Evan Cheng48575f62010-12-05 22:04:16 +00001003 [(set DPR:$Dd, (fsub_mlx (fmul_su DPR:$Dn, DPR:$Dm),
1004 (f64 DPR:$Ddin)))]>,
Evan Cheng529916c2010-11-12 20:32:20 +00001005 RegConstraint<"$Ddin = $Dd">,
Evan Cheng48575f62010-12-05 22:04:16 +00001006 Requires<[HasVFP2,UseFPVMLx]>;
Bill Wendling88cf0382010-10-14 01:02:08 +00001007
Bill Wendling69661192010-11-01 06:00:39 +00001008def VNMLSS : ASbI<0b11100, 0b01, 0, 0,
1009 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
1010 IIC_fpMAC32, "vnmls", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng48575f62010-12-05 22:04:16 +00001011 [(set SPR:$Sd, (fsub_mlx (fmul_su SPR:$Sn, SPR:$Sm), SPR:$Sdin))]>,
Evan Cheng529916c2010-11-12 20:32:20 +00001012 RegConstraint<"$Sdin = $Sd">,
Evan Cheng5eda2822011-02-16 00:35:02 +00001013 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> {
Evan Cheng6557bce2011-02-22 19:53:14 +00001014 // Some single precision VFP instructions may be executed on both NEON and
1015 // VFP pipelines on A8.
1016 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +00001017}
Bill Wendling88cf0382010-10-14 01:02:08 +00001018
Evan Cheng48575f62010-12-05 22:04:16 +00001019def : Pat<(fsub_mlx (fmul_su DPR:$a, (f64 DPR:$b)), DPR:$dstin),
Evan Cheng529916c2010-11-12 20:32:20 +00001020 (VNMLSD DPR:$dstin, DPR:$a, DPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +00001021 Requires<[HasVFP2,UseFPVMLx]>;
1022def : Pat<(fsub_mlx (fmul_su SPR:$a, SPR:$b), SPR:$dstin),
Evan Cheng529916c2010-11-12 20:32:20 +00001023 (VNMLSS SPR:$dstin, SPR:$a, SPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +00001024 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]>;
Bill Wendling88cf0382010-10-14 01:02:08 +00001025
Evan Chenga8e29892007-01-19 07:51:42 +00001026
1027//===----------------------------------------------------------------------===//
1028// FP Conditional moves.
1029//
1030
Evan Cheng020cc1b2010-05-13 00:16:46 +00001031let neverHasSideEffects = 1 in {
Jim Grosbachf219f312011-03-11 23:09:50 +00001032def VMOVDcc : ARMPseudoInst<(outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001033 4, IIC_fpUNA64,
Bill Wendling69661192010-11-01 06:00:39 +00001034 [/*(set DPR:$Dd, (ARMcmov DPR:$Dn, DPR:$Dm, imm:$cc))*/]>,
1035 RegConstraint<"$Dn = $Dd">;
Evan Chenga8e29892007-01-19 07:51:42 +00001036
Jim Grosbachf219f312011-03-11 23:09:50 +00001037def VMOVScc : ARMPseudoInst<(outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001038 4, IIC_fpUNA32,
Bill Wendling69661192010-11-01 06:00:39 +00001039 [/*(set SPR:$Sd, (ARMcmov SPR:$Sn, SPR:$Sm, imm:$cc))*/]>,
1040 RegConstraint<"$Sn = $Sd">;
Evan Cheng020cc1b2010-05-13 00:16:46 +00001041} // neverHasSideEffects
Evan Cheng78be83d2008-11-11 19:40:26 +00001042
1043//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001044// Move from VFP System Register to ARM core register.
Evan Cheng78be83d2008-11-11 19:40:26 +00001045//
1046
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001047class MovFromVFP<bits<4> opc19_16, dag oops, dag iops, string opc, string asm,
1048 list<dag> pattern>:
1049 VFPAI<oops, iops, VFPMiscFrm, IIC_fpSTAT, opc, asm, pattern> {
Evan Cheng39382422009-10-28 01:44:26 +00001050
Bill Wendling88cf0382010-10-14 01:02:08 +00001051 // Instruction operand.
1052 bits<4> Rt;
1053
Johnny Chenc9745042010-02-09 22:35:38 +00001054 let Inst{27-20} = 0b11101111;
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001055 let Inst{19-16} = opc19_16;
1056 let Inst{15-12} = Rt;
Johnny Chenc9745042010-02-09 22:35:38 +00001057 let Inst{11-8} = 0b1010;
1058 let Inst{7} = 0;
Bill Wendling88cf0382010-10-14 01:02:08 +00001059 let Inst{6-5} = 0b00;
Johnny Chenc9745042010-02-09 22:35:38 +00001060 let Inst{4} = 1;
Bill Wendling88cf0382010-10-14 01:02:08 +00001061 let Inst{3-0} = 0b0000;
Johnny Chenc9745042010-02-09 22:35:38 +00001062}
Johnny Chenc9745042010-02-09 22:35:38 +00001063
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001064// APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags
1065// to APSR.
1066let Defs = [CPSR], Uses = [FPSCR], Rt = 0b1111 /* apsr_nzcv */ in
1067def FMSTAT : MovFromVFP<0b0001 /* fpscr */, (outs), (ins),
1068 "vmrs", "\tapsr_nzcv, fpscr", [(arm_fmstat)]>;
1069
1070// Application level FPSCR -> GPR
1071let hasSideEffects = 1, Uses = [FPSCR] in
1072def VMRS : MovFromVFP<0b0001 /* fpscr */, (outs GPR:$Rt), (ins),
1073 "vmrs", "\t$Rt, fpscr",
1074 [(set GPR:$Rt, (int_arm_get_fpscr))]>;
1075
1076// System level FPEXC, FPSID -> GPR
1077let Uses = [FPSCR] in {
1078 def VMRS_FPEXC : MovFromVFP<0b1000 /* fpexc */, (outs GPR:$Rt), (ins),
1079 "vmrs", "\t$Rt, fpexc", []>;
1080 def VMRS_FPSID : MovFromVFP<0b0000 /* fpsid */, (outs GPR:$Rt), (ins),
1081 "vmrs", "\t$Rt, fpsid", []>;
1082}
1083
1084//===----------------------------------------------------------------------===//
1085// Move from ARM core register to VFP System Register.
1086//
1087
1088class MovToVFP<bits<4> opc19_16, dag oops, dag iops, string opc, string asm,
1089 list<dag> pattern>:
1090 VFPAI<oops, iops, VFPMiscFrm, IIC_fpSTAT, opc, asm, pattern> {
1091
Bill Wendling88cf0382010-10-14 01:02:08 +00001092 // Instruction operand.
1093 bits<4> src;
1094
1095 // Encode instruction operand.
1096 let Inst{15-12} = src;
1097
Johnny Chenc9745042010-02-09 22:35:38 +00001098 let Inst{27-20} = 0b11101110;
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001099 let Inst{19-16} = opc19_16;
Johnny Chenc9745042010-02-09 22:35:38 +00001100 let Inst{11-8} = 0b1010;
1101 let Inst{7} = 0;
1102 let Inst{4} = 1;
1103}
Evan Cheng39382422009-10-28 01:44:26 +00001104
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001105let Defs = [FPSCR] in {
1106 // Application level GPR -> FPSCR
1107 def VMSR : MovToVFP<0b0001 /* fpscr */, (outs), (ins GPR:$src),
1108 "vmsr", "\tfpscr, $src", [(int_arm_set_fpscr GPR:$src)]>;
1109 // System level GPR -> FPEXC
1110 def VMSR_FPEXC : MovToVFP<0b1000 /* fpexc */, (outs), (ins GPR:$src),
1111 "vmsr", "\tfpexc, $src", []>;
1112 // System level GPR -> FPSID
1113 def VMSR_FPSID : MovToVFP<0b0000 /* fpsid */, (outs), (ins GPR:$src),
1114 "vmsr", "\tfpsid, $src", []>;
1115}
1116
1117//===----------------------------------------------------------------------===//
1118// Misc.
1119//
1120
Evan Cheng39382422009-10-28 01:44:26 +00001121// Materialize FP immediates. VFP3 only.
Jim Grosbache5165492009-11-09 00:11:35 +00001122let isReMaterializable = 1 in {
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001123def FCONSTD : VFPAI<(outs DPR:$Dd), (ins vfp_f64imm:$imm),
Anton Korobeynikov63401e32010-04-07 18:19:56 +00001124 VFPMiscFrm, IIC_fpUNA64,
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001125 "vmov", ".f64\t$Dd, $imm",
1126 [(set DPR:$Dd, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001127 bits<5> Dd;
1128 bits<8> imm;
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001129
Jim Grosbache5165492009-11-09 00:11:35 +00001130 let Inst{27-23} = 0b11101;
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001131 let Inst{22} = Dd{4};
Jim Grosbache5165492009-11-09 00:11:35 +00001132 let Inst{21-20} = 0b11;
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001133 let Inst{19-16} = imm{7-4};
1134 let Inst{15-12} = Dd{3-0};
Jim Grosbache5165492009-11-09 00:11:35 +00001135 let Inst{11-9} = 0b101;
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001136 let Inst{8} = 1; // Double precision.
Jim Grosbache5165492009-11-09 00:11:35 +00001137 let Inst{7-4} = 0b0000;
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001138 let Inst{3-0} = imm{3-0};
Jim Grosbache5165492009-11-09 00:11:35 +00001139}
1140
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001141def FCONSTS : VFPAI<(outs SPR:$Sd), (ins vfp_f32imm:$imm),
1142 VFPMiscFrm, IIC_fpUNA32,
1143 "vmov", ".f32\t$Sd, $imm",
1144 [(set SPR:$Sd, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> {
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001145 bits<5> Sd;
1146 bits<8> imm;
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001147
Evan Cheng39382422009-10-28 01:44:26 +00001148 let Inst{27-23} = 0b11101;
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001149 let Inst{22} = Sd{0};
Evan Cheng39382422009-10-28 01:44:26 +00001150 let Inst{21-20} = 0b11;
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001151 let Inst{19-16} = imm{7-4};
1152 let Inst{15-12} = Sd{4-1};
Evan Cheng39382422009-10-28 01:44:26 +00001153 let Inst{11-9} = 0b101;
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001154 let Inst{8} = 0; // Single precision.
Evan Cheng39382422009-10-28 01:44:26 +00001155 let Inst{7-4} = 0b0000;
Jim Grosbach4ebbf7b2011-09-30 00:50:06 +00001156 let Inst{3-0} = imm{3-0};
Evan Cheng39382422009-10-28 01:44:26 +00001157}
Evan Cheng39382422009-10-28 01:44:26 +00001158}
Jim Grosbach5cd5ac62011-10-03 21:12:43 +00001159
1160//===----------------------------------------------------------------------===//
1161// Assembler aliases.
1162//
Jim Grosbach67ca1ad2011-12-08 00:49:29 +00001163// A few mnemnoic aliases for pre-unifixed syntax. We don't guarantee to
1164// support them all, but supporting at least some of the basics is
1165// good to be friendly.
Jim Grosbach21d7fb82011-12-09 23:34:09 +00001166def : VFP2MnemonicAlias<"flds", "vldr">;
1167def : VFP2MnemonicAlias<"fldd", "vldr">;
1168def : VFP2MnemonicAlias<"fmrs", "vmov">;
1169def : VFP2MnemonicAlias<"fmsr", "vmov">;
1170def : VFP2MnemonicAlias<"fsqrts", "vsqrt">;
1171def : VFP2MnemonicAlias<"fsqrtd", "vsqrt">;
1172def : VFP2MnemonicAlias<"fadds", "vadd.f32">;
1173def : VFP2MnemonicAlias<"faddd", "vadd.f64">;
1174def : VFP2MnemonicAlias<"fmrdd", "vmov">;
1175def : VFP2MnemonicAlias<"fmrds", "vmov">;
1176def : VFP2MnemonicAlias<"fmrrd", "vmov">;
1177def : VFP2MnemonicAlias<"fmdrr", "vmov">;
Jim Grosbach68490192011-12-19 19:43:50 +00001178def : VFP2MnemonicAlias<"fmuls", "vmul.f32">;
Jim Grosbach21d7fb82011-12-09 23:34:09 +00001179def : VFP2MnemonicAlias<"fmuld", "vmul.f64">;
1180def : VFP2MnemonicAlias<"fnegs", "vneg.f32">;
1181def : VFP2MnemonicAlias<"fnegd", "vneg.f64">;
Jim Grosbach48171e72011-12-10 00:01:02 +00001182def : VFP2MnemonicAlias<"ftosizd", "vcvt.s32.f64">;
1183def : VFP2MnemonicAlias<"ftosid", "vcvtr.s32.f64">;
1184def : VFP2MnemonicAlias<"ftosizs", "vcvt.s32.f32">;
1185def : VFP2MnemonicAlias<"ftosis", "vcvtr.s32.f32">;
1186def : VFP2MnemonicAlias<"ftouizd", "vcvt.u32.f64">;
1187def : VFP2MnemonicAlias<"ftouid", "vcvtr.u32.f64">;
1188def : VFP2MnemonicAlias<"ftouizs", "vcvt.u32.f32">;
1189def : VFP2MnemonicAlias<"ftouis", "vcvtr.u32.f32">;
1190def : VFP2MnemonicAlias<"fsitod", "vcvt.f64.s32">;
1191def : VFP2MnemonicAlias<"fsitos", "vcvt.f32.s32">;
1192def : VFP2MnemonicAlias<"fuitod", "vcvt.f64.u32">;
1193def : VFP2MnemonicAlias<"fuitos", "vcvt.f32.u32">;
Jim Grosbachf1015402011-12-13 20:13:48 +00001194def : VFP2MnemonicAlias<"fsts", "vstr">;
1195def : VFP2MnemonicAlias<"fstd", "vstr">;
Jim Grosbach0f293de2011-12-13 20:40:37 +00001196def : VFP2MnemonicAlias<"fmacd", "vmla.f64">;
1197def : VFP2MnemonicAlias<"fmacs", "vmla.f32">;
Jim Grosbach9c397892011-12-19 19:02:41 +00001198def : VFP2MnemonicAlias<"fcpys", "vmov.f32">;
1199def : VFP2MnemonicAlias<"fcpyd", "vmov.f64">;
1200def : VFP2MnemonicAlias<"fdivs", "vdiv.f32">;
1201def : VFP2MnemonicAlias<"fdivd", "vdiv.f64">;
Jim Grosbach67ca1ad2011-12-08 00:49:29 +00001202
Jim Grosbach5cd5ac62011-10-03 21:12:43 +00001203def : VFP2InstAlias<"fmstat${p}", (FMSTAT pred:$p)>;
Jim Grosbach48171e72011-12-10 00:01:02 +00001204def : VFP2InstAlias<"fadds${p} $Sd, $Sn, $Sm",
1205 (VADDS SPR:$Sd, SPR:$Sn, SPR:$Sm, pred:$p)>;
1206def : VFP2InstAlias<"faddd${p} $Dd, $Dn, $Dm",
1207 (VADDD DPR:$Dd, DPR:$Dn, DPR:$Dm, pred:$p)>;
1208def : VFP2InstAlias<"fsubs${p} $Sd, $Sn, $Sm",
1209 (VSUBS SPR:$Sd, SPR:$Sn, SPR:$Sm, pred:$p)>;
1210def : VFP2InstAlias<"fsubd${p} $Dd, $Dn, $Dm",
1211 (VSUBD DPR:$Dd, DPR:$Dn, DPR:$Dm, pred:$p)>;
Jim Grosbach5cd5ac62011-10-03 21:12:43 +00001212
Jim Grosbach976c0da2011-12-08 22:51:25 +00001213// No need for the size suffix on VSQRT. It's implied by the register classes.
1214def : VFP2InstAlias<"vsqrt${p} $Sd, $Sm", (VSQRTS SPR:$Sd, SPR:$Sm, pred:$p)>;
1215def : VFP2InstAlias<"vsqrt${p} $Dd, $Dm", (VSQRTD DPR:$Dd, DPR:$Dm, pred:$p)>;
1216
Jim Grosbachffc658b2011-11-14 23:03:21 +00001217// VLDR/VSTR accept an optional type suffix.
Jim Grosbach1ceef1a2011-12-07 01:50:36 +00001218def : VFP2InstAlias<"vldr${p}.32 $Sd, $addr",
1219 (VLDRS SPR:$Sd, addrmode5:$addr, pred:$p)>;
1220def : VFP2InstAlias<"vstr${p}.32 $Sd, $addr",
1221 (VSTRS SPR:$Sd, addrmode5:$addr, pred:$p)>;
1222def : VFP2InstAlias<"vldr${p}.64 $Dd, $addr",
1223 (VLDRD DPR:$Dd, addrmode5:$addr, pred:$p)>;
1224def : VFP2InstAlias<"vstr${p}.64 $Dd, $addr",
1225 (VSTRD DPR:$Dd, addrmode5:$addr, pred:$p)>;
Jim Grosbachbfb0a172011-11-15 20:14:51 +00001226
1227// VMUL has a two-operand form (implied destination operand)
1228def : VFP2InstAlias<"vmul${p}.f64 $Dn, $Dm",
1229 (VMULD DPR:$Dn, DPR:$Dn, DPR:$Dm, pred:$p)>;
1230def : VFP2InstAlias<"vmul${p}.f32 $Sn, $Sm",
1231 (VMULS SPR:$Sn, SPR:$Sn, SPR:$Sm, pred:$p)>;
Jim Grosbach88d012a2011-11-15 22:15:10 +00001232// VADD has a two-operand form (implied destination operand)
1233def : VFP2InstAlias<"vadd${p}.f64 $Dn, $Dm",
1234 (VADDD DPR:$Dn, DPR:$Dn, DPR:$Dm, pred:$p)>;
1235def : VFP2InstAlias<"vadd${p}.f32 $Sn, $Sm",
1236 (VADDS SPR:$Sn, SPR:$Sn, SPR:$Sm, pred:$p)>;
1237// VSUB has a two-operand form (implied destination operand)
1238def : VFP2InstAlias<"vsub${p}.f64 $Dn, $Dm",
1239 (VSUBD DPR:$Dn, DPR:$Dn, DPR:$Dm, pred:$p)>;
1240def : VFP2InstAlias<"vsub${p}.f32 $Sn, $Sm",
1241 (VSUBS SPR:$Sn, SPR:$Sn, SPR:$Sm, pred:$p)>;
Jim Grosbacha68e90c2011-11-15 20:29:42 +00001242
1243// VMOV can accept optional .f32/.f64 suffix.
1244def : VFP2InstAlias<"vmov${p}.f32 $Rt, $Sn",
1245 (VMOVRS GPR:$Rt, SPR:$Sn, pred:$p)>;
1246def : VFP2InstAlias<"vmov${p}.f32 $Sn, $Rt",
1247 (VMOVSR SPR:$Sn, GPR:$Rt, pred:$p)>;
1248
1249def : VFP2InstAlias<"vmov${p}.f64 $Rt, $Rt2, $Dn",
1250 (VMOVRRD GPR:$Rt, GPR:$Rt2, DPR:$Dn, pred:$p)>;
1251def : VFP2InstAlias<"vmov${p}.f64 $Dn, $Rt, $Rt2",
1252 (VMOVDRR DPR:$Dn, GPR:$Rt, GPR:$Rt2, pred:$p)>;
Jim Grosbacheaf20562011-11-15 21:18:35 +00001253
1254// VMOVS doesn't need the .f32 to disambiguate from the NEON encoding the way
1255// VMOVD does.
1256def : VFP2InstAlias<"vmov${p} $Sd, $Sm",
1257 (VMOVS SPR:$Sd, SPR:$Sm, pred:$p)>;