blob: 559d4af4de0c6778021b7ffe50738063cf7ccafd [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000017#include "ARMAsmPrinter.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
19#include "ARMBaseRegisterInfo.h"
20#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000022#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000023#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000024#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000025#include "MCTargetDesc/ARMAddressingModes.h"
26#include "MCTargetDesc/ARMMCExpr.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000027#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000030#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000031#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000032#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000034#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000035#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000036#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000037#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000038#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000040#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000041#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000042#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000043#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000044#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000045#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000046#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000047#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000048#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000049#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000050#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000051#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000052#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000053#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000054#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000055#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000056#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000057using namespace llvm;
58
Chris Lattner95b2c7d2006-12-19 22:59:26 +000059namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000060
61 // Per section and per symbol attributes are not supported.
62 // To implement them we would need the ability to delay this emission
63 // until the assembly file is fully parsed/generated as only then do we
64 // know the symbol and section numbers.
65 class AttributeEmitter {
66 public:
67 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
68 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000069 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000070 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000071 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000072 };
73
74 class AsmAttributeEmitter : public AttributeEmitter {
75 MCStreamer &Streamer;
76
77 public:
78 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
79 void MaybeSwitchVendor(StringRef Vendor) { }
80
81 void EmitAttribute(unsigned Attribute, unsigned Value) {
82 Streamer.EmitRawText("\t.eabi_attribute " +
83 Twine(Attribute) + ", " + Twine(Value));
84 }
85
Jason W Kimf009a962011-02-07 00:49:53 +000086 void EmitTextAttribute(unsigned Attribute, StringRef String) {
87 switch (Attribute) {
88 case ARMBuildAttrs::CPU_name:
Jason W Kimc046d642011-02-07 19:07:11 +000089 Streamer.EmitRawText(StringRef("\t.cpu ") + LowercaseString(String));
Jason W Kimf009a962011-02-07 00:49:53 +000090 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000091 /* GAS requires .fpu to be emitted regardless of EABI attribute */
92 case ARMBuildAttrs::Advanced_SIMD_arch:
93 case ARMBuildAttrs::VFP_arch:
94 Streamer.EmitRawText(StringRef("\t.fpu ") + LowercaseString(String));
95 break;
Jason W Kimf009a962011-02-07 00:49:53 +000096 default: assert(0 && "Unsupported Text attribute in ASM Mode"); break;
97 }
98 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000099 void Finish() { }
100 };
101
102 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +0000103 // This structure holds all attributes, accounting for
104 // their string/numeric value, so we can later emmit them
105 // in declaration order, keeping all in the same vector
106 struct AttributeItemType {
107 enum {
108 HiddenAttribute = 0,
109 NumericAttribute,
110 TextAttribute
111 } Type;
112 unsigned Tag;
113 unsigned IntValue;
114 StringRef StringValue;
115 } AttributeItem;
116
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000117 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000118 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000119 SmallVector<AttributeItemType, 64> Contents;
120
121 // Account for the ULEB/String size of each item,
122 // not just the number of items
123 size_t ContentsSize;
124 // FIXME: this should be in a more generic place, but
125 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
126 size_t getULEBSize(int Value) {
127 size_t Size = 0;
128 do {
129 Value >>= 7;
130 Size += sizeof(int8_t); // Is this really necessary?
131 } while (Value);
132 return Size;
133 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000134
135 public:
136 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000137 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000138
139 void MaybeSwitchVendor(StringRef Vendor) {
140 assert(!Vendor.empty() && "Vendor cannot be empty.");
141
142 if (CurrentVendor.empty())
143 CurrentVendor = Vendor;
144 else if (CurrentVendor == Vendor)
145 return;
146 else
147 Finish();
148
149 CurrentVendor = Vendor;
150
Rafael Espindola33363842010-10-25 22:26:55 +0000151 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000152 }
153
154 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000155 AttributeItemType attr = {
156 AttributeItemType::NumericAttribute,
157 Attribute,
158 Value,
159 StringRef("")
160 };
161 ContentsSize += getULEBSize(Attribute);
162 ContentsSize += getULEBSize(Value);
163 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000164 }
165
Jason W Kimf009a962011-02-07 00:49:53 +0000166 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000167 AttributeItemType attr = {
168 AttributeItemType::TextAttribute,
169 Attribute,
170 0,
171 String
172 };
173 ContentsSize += getULEBSize(Attribute);
174 // String + \0
175 ContentsSize += String.size()+1;
176
177 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000178 }
179
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000180 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000181 // Vendor size + Vendor name + '\0'
182 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000183
Rafael Espindola33363842010-10-25 22:26:55 +0000184 // Tag + Tag Size
185 const size_t TagHeaderSize = 1 + 4;
186
187 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
188 Streamer.EmitBytes(CurrentVendor, 0);
189 Streamer.EmitIntValue(0, 1); // '\0'
190
191 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
192 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000193
Renato Golin719927a2011-08-09 09:50:10 +0000194 // Size should have been accounted for already, now
195 // emit each field as its type (ULEB or String)
196 for (unsigned int i=0; i<Contents.size(); ++i) {
197 AttributeItemType item = Contents[i];
198 Streamer.EmitULEB128IntValue(item.Tag, 0);
199 switch (item.Type) {
200 case AttributeItemType::NumericAttribute:
201 Streamer.EmitULEB128IntValue(item.IntValue, 0);
202 break;
203 case AttributeItemType::TextAttribute:
204 Streamer.EmitBytes(UppercaseString(item.StringValue), 0);
205 Streamer.EmitIntValue(0, 1); // '\0'
206 break;
207 default:
208 assert(0 && "Invalid attribute type");
209 }
210 }
Rafael Espindola33363842010-10-25 22:26:55 +0000211
212 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000213 }
214 };
215
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000216} // end of anonymous namespace
217
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000218MachineLocation ARMAsmPrinter::
219getDebugValueLocation(const MachineInstr *MI) const {
220 MachineLocation Location;
221 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
222 // Frame address. Currently handles register +- offset only.
223 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
224 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
225 else {
226 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
227 }
228 return Location;
229}
230
Devang Patel27f5acb2011-04-21 22:48:26 +0000231/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000232void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000233 const TargetRegisterInfo *RI = TM.getRegisterInfo();
234 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000235 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000236 else {
237 unsigned Reg = MLoc.getReg();
238 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000239 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000240 // S registers are described as bit-pieces of a register
241 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
242 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
243
244 unsigned SReg = Reg - ARM::S0;
245 bool odd = SReg & 0x1;
246 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000247
248 OutStreamer.AddComment("DW_OP_regx for S register");
249 EmitInt8(dwarf::DW_OP_regx);
250
251 OutStreamer.AddComment(Twine(SReg));
252 EmitULEB128(Rx);
253
254 if (odd) {
255 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
256 EmitInt8(dwarf::DW_OP_bit_piece);
257 EmitULEB128(32);
258 EmitULEB128(32);
259 } else {
260 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
261 EmitInt8(dwarf::DW_OP_bit_piece);
262 EmitULEB128(32);
263 EmitULEB128(0);
264 }
Devang Patel71f3f112011-04-21 23:22:35 +0000265 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000266 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000267 // Q registers Q0-Q15 are described by composing two D registers together.
268 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1) DW_OP_piece(8)
269
270 unsigned QReg = Reg - ARM::Q0;
271 unsigned D1 = 256 + 2 * QReg;
272 unsigned D2 = D1 + 1;
273
Devang Patel71f3f112011-04-21 23:22:35 +0000274 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
275 EmitInt8(dwarf::DW_OP_regx);
276 EmitULEB128(D1);
277 OutStreamer.AddComment("DW_OP_piece 8");
278 EmitInt8(dwarf::DW_OP_piece);
279 EmitULEB128(8);
280
281 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
282 EmitInt8(dwarf::DW_OP_regx);
283 EmitULEB128(D2);
284 OutStreamer.AddComment("DW_OP_piece 8");
285 EmitInt8(dwarf::DW_OP_piece);
286 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000287 }
288 }
289}
290
Chris Lattner953ebb72010-01-27 23:58:11 +0000291void ARMAsmPrinter::EmitFunctionEntryLabel() {
292 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000293 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000294 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000295 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000296
Chris Lattner953ebb72010-01-27 23:58:11 +0000297 OutStreamer.EmitLabel(CurrentFnSym);
298}
299
Jim Grosbach2317e402010-09-30 01:57:53 +0000300/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000301/// method to print assembly for each instruction.
302///
303bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000304 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000305 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000306
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000307 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000308}
309
Evan Cheng055b0312009-06-29 07:51:04 +0000310void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000311 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000312 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000313 unsigned TF = MO.getTargetFlags();
314
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000315 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000316 default:
317 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000318 case MachineOperand::MO_Register: {
319 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000320 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000321 assert(!MO.getSubReg() && "Subregs should be eliminated!");
322 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000323 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000324 }
Evan Chenga8e29892007-01-19 07:51:42 +0000325 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000326 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000327 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000328 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000329 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000330 O << ":lower16:";
331 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000332 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000333 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000334 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000335 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000336 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000337 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000338 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000339 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000340 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000341 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000342 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
343 (TF & ARMII::MO_LO16))
344 O << ":lower16:";
345 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
346 (TF & ARMII::MO_HI16))
347 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000348 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000349
Chris Lattner0c08d092010-04-03 22:28:33 +0000350 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000351 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000352 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000353 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000354 }
Evan Chenga8e29892007-01-19 07:51:42 +0000355 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000356 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000357 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000358 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000359 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000360 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000361 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000362 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000363 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000364 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000365 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000366 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000367 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000368}
369
Evan Cheng055b0312009-06-29 07:51:04 +0000370//===--------------------------------------------------------------------===//
371
Chris Lattner0890cf12010-01-25 19:51:38 +0000372MCSymbol *ARMAsmPrinter::
373GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
374 const MachineBasicBlock *MBB) const {
375 SmallString<60> Name;
376 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000377 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000378 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000379 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000380}
381
382MCSymbol *ARMAsmPrinter::
383GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
384 SmallString<60> Name;
385 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000386 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000387 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000388}
389
Jim Grosbach433a5782010-09-24 20:47:58 +0000390
391MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
392 SmallString<60> Name;
393 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
394 << getFunctionNumber();
395 return OutContext.GetOrCreateSymbol(Name.str());
396}
397
Evan Cheng055b0312009-06-29 07:51:04 +0000398bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000399 unsigned AsmVariant, const char *ExtraCode,
400 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000401 // Does this asm operand have a single letter operand modifier?
402 if (ExtraCode && ExtraCode[0]) {
403 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000404
Evan Chenga8e29892007-01-19 07:51:42 +0000405 switch (ExtraCode[0]) {
406 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000407 case 'a': // Print as a memory address.
408 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000409 O << "["
410 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
411 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000412 return false;
413 }
414 // Fallthrough
415 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000416 if (!MI->getOperand(OpNum).isImm())
417 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000418 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000419 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000420 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000421 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000422 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000423 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000424 case 'y': // Print a VFP single precision register as indexed double.
425 // This uses the ordering of the alias table to get the first 'd' register
426 // that overlaps the 's' register. Also, s0 is an odd register, hence the
427 // odd modulus check below.
428 if (MI->getOperand(OpNum).isReg()) {
429 unsigned Reg = MI->getOperand(OpNum).getReg();
430 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
431 O << ARMInstPrinter::getRegisterName(TRI->getAliasSet(Reg)[0]) <<
432 (((Reg % 2) == 1) ? "[0]" : "[1]");
433 return false;
434 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000435 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000436 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000437 if (!MI->getOperand(OpNum).isImm())
438 return true;
439 O << ~(MI->getOperand(OpNum).getImm());
440 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000441 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000442 if (!MI->getOperand(OpNum).isImm())
443 return true;
444 O << (MI->getOperand(OpNum).getImm() & 0xffff);
445 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000446 case 'M': { // A register range suitable for LDM/STM.
447 if (!MI->getOperand(OpNum).isReg())
448 return true;
449 const MachineOperand &MO = MI->getOperand(OpNum);
450 unsigned RegBegin = MO.getReg();
451 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
452 // already got the operands in registers that are operands to the
453 // inline asm statement.
454
455 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
456
457 // FIXME: The register allocator not only may not have given us the
458 // registers in sequence, but may not be in ascending registers. This
459 // will require changes in the register allocator that'll need to be
460 // propagated down here if the operands change.
461 unsigned RegOps = OpNum + 1;
462 while (MI->getOperand(RegOps).isReg()) {
463 O << ", "
464 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
465 RegOps++;
466 }
467
468 O << "}";
469
470 return false;
471 }
472 // These modifiers are not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000473 case 'p': // The high single-precision register of a VFP double-precision
474 // register.
475 case 'e': // The low doubleword register of a NEON quad register.
476 case 'f': // The high doubleword register of a NEON quad register.
477 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Eric Christopherfef50062011-05-24 22:27:43 +0000478 case 'Q': // The least significant register of a pair.
479 case 'R': // The most significant register of a pair.
480 case 'H': // The highest-numbered register of a pair.
Bob Wilsond984eb62010-05-27 20:23:42 +0000481 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +0000482 }
Evan Chenga8e29892007-01-19 07:51:42 +0000483 }
Jim Grosbache9952212009-09-04 01:38:51 +0000484
Chris Lattner35c33bd2010-04-04 04:47:45 +0000485 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000486 return false;
487}
488
Bob Wilson224c2442009-05-19 05:53:42 +0000489bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000490 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000491 const char *ExtraCode,
492 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000493 // Does this asm operand have a single letter operand modifier?
494 if (ExtraCode && ExtraCode[0]) {
495 if (ExtraCode[1] != 0) return true; // Unknown modifier.
496
497 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000498 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000499 default: return true; // Unknown modifier.
500 case 'm': // The base register of a memory operand.
501 if (!MI->getOperand(OpNum).isReg())
502 return true;
503 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
504 return false;
505 }
506 }
507
Bob Wilson765cc0b2009-10-13 20:50:28 +0000508 const MachineOperand &MO = MI->getOperand(OpNum);
509 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000510 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000511 return false;
512}
513
Bob Wilson812209a2009-09-30 22:06:26 +0000514void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000515 if (Subtarget->isTargetDarwin()) {
516 Reloc::Model RelocM = TM.getRelocationModel();
517 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
518 // Declare all the text sections up front (before the DWARF sections
519 // emitted by AsmPrinter::doInitialization) so the assembler will keep
520 // them together at the beginning of the object file. This helps
521 // avoid out-of-range branches that are due a fundamental limitation of
522 // the way symbol offsets are encoded with the current Darwin ARM
523 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000524 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000525 static_cast<const TargetLoweringObjectFileMachO &>(
526 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +0000527 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
528 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
529 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
530 if (RelocM == Reloc::DynamicNoPIC) {
531 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000532 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
533 MCSectionMachO::S_SYMBOL_STUBS,
534 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000535 OutStreamer.SwitchSection(sect);
536 } else {
537 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000538 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
539 MCSectionMachO::S_SYMBOL_STUBS,
540 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000541 OutStreamer.SwitchSection(sect);
542 }
Bob Wilson63db5942010-07-30 19:55:47 +0000543 const MCSection *StaticInitSect =
544 OutContext.getMachOSection("__TEXT", "__StaticInit",
545 MCSectionMachO::S_REGULAR |
546 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
547 SectionKind::getText());
548 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000549 }
550 }
551
Jim Grosbache5165492009-11-09 00:11:35 +0000552 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000553 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000554
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000555 // Emit ARM Build Attributes
556 if (Subtarget->isTargetELF()) {
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000557
Jason W Kimdef9ac42010-10-06 22:36:46 +0000558 emitAttributes();
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000559 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000560}
561
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000562
Chris Lattner4a071d62009-10-19 17:59:19 +0000563void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000564 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000565 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000566 const TargetLoweringObjectFileMachO &TLOFMacho =
567 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000568 MachineModuleInfoMachO &MMIMacho =
569 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000570
Evan Chenga8e29892007-01-19 07:51:42 +0000571 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000572 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000573
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000574 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000575 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000576 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000577 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000578 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000579 // L_foo$stub:
580 OutStreamer.EmitLabel(Stubs[i].first);
581 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000582 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
583 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000584
Bill Wendling52a50e52010-03-11 01:18:13 +0000585 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000586 // External to current translation unit.
587 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
588 else
589 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000590 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000591 // When we place the LSDA into the TEXT section, the type info
592 // pointers need to be indirect and pc-rel. We accomplish this by
593 // using NLPs; however, sometimes the types are local to the file.
594 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000595 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
596 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000597 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000598 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000599
600 Stubs.clear();
601 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000602 }
603
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000604 Stubs = MMIMacho.GetHiddenGVStubList();
605 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000606 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000607 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000608 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
609 // L_foo$stub:
610 OutStreamer.EmitLabel(Stubs[i].first);
611 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000612 OutStreamer.EmitValue(MCSymbolRefExpr::
613 Create(Stubs[i].second.getPointer(),
614 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000615 4/*size*/, 0/*addrspace*/);
616 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000617
618 Stubs.clear();
619 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000620 }
621
Evan Chenga8e29892007-01-19 07:51:42 +0000622 // Funny Darwin hack: This flag tells the linker that no global symbols
623 // contain code that falls through to other global symbols (e.g. the obvious
624 // implementation of multiple entry points). If this doesn't occur, the
625 // linker can safely perform dead code stripping. Since LLVM never
626 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000627 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000628 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000629}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000630
Chris Lattner97f06932009-10-19 20:20:46 +0000631//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000632// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
633// FIXME:
634// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000635// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000636// Instead of subclassing the MCELFStreamer, we do the work here.
637
638void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000639
Jason W Kim17b443d2010-10-11 23:01:44 +0000640 emitARMAttributeSection();
641
Renato Golin728ff0d2011-02-28 22:04:27 +0000642 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
643 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000644 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000645 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000646 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000647 emitFPU = true;
648 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000649 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
650 AttrEmitter = new ObjectAttributeEmitter(O);
651 }
652
653 AttrEmitter->MaybeSwitchVendor("aeabi");
654
Jason W Kimdef9ac42010-10-06 22:36:46 +0000655 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000656
657 if (CPUString == "cortex-a8" ||
658 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000659 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000660 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
661 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
662 ARMBuildAttrs::ApplicationProfile);
663 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
664 ARMBuildAttrs::Allowed);
665 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
666 ARMBuildAttrs::AllowThumb32);
667 // Fixme: figure out when this is emitted.
668 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
669 // ARMBuildAttrs::AllowWMMXv1);
670 //
671
672 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000673 } else if (CPUString == "xscale") {
674 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
675 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
676 ARMBuildAttrs::Allowed);
677 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
678 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000679 } else if (CPUString == "generic") {
Dale Johannesen7179d1e2010-11-08 19:17:22 +0000680 // FIXME: Why these defaults?
681 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimf009a962011-02-07 00:49:53 +0000682 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
683 ARMBuildAttrs::Allowed);
684 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
685 ARMBuildAttrs::Allowed);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000686 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000687
Renato Goline89a0532011-03-02 21:20:09 +0000688 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000689 /* NEON is not exactly a VFP architecture, but GAS emit one of
690 * neon/vfpv3/vfpv2 for .fpu parameters */
691 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
692 /* If emitted for NEON, omit from VFP below, since you can have both
693 * NEON and VFP in build attributes but only one .fpu */
694 emitFPU = false;
695 }
696
697 /* VFPv3 + .fpu */
698 if (Subtarget->hasVFP3()) {
699 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
700 ARMBuildAttrs::AllowFPv3A);
701 if (emitFPU)
702 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
703
704 /* VFPv2 + .fpu */
705 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000706 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
707 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000708 if (emitFPU)
709 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
710 }
711
712 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000713 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000714 if (Subtarget->hasNEON()) {
715 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
716 ARMBuildAttrs::Allowed);
717 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000718
719 // Signal various FP modes.
720 if (!UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000721 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
722 ARMBuildAttrs::Allowed);
723 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
724 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000725 }
726
727 if (NoInfsFPMath && NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000728 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
729 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000730 else
Jason W Kimf009a962011-02-07 00:49:53 +0000731 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
732 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000733
Jason W Kimf009a962011-02-07 00:49:53 +0000734 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000735 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000736 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
737 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000738
739 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
740 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000741 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
742 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000743 }
744 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000745
Jason W Kimf009a962011-02-07 00:49:53 +0000746 if (Subtarget->hasDivide())
747 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000748
749 AttrEmitter->Finish();
750 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000751}
752
Jason W Kim17b443d2010-10-11 23:01:44 +0000753void ARMAsmPrinter::emitARMAttributeSection() {
754 // <format-version>
755 // [ <section-length> "vendor-name"
756 // [ <file-tag> <size> <attribute>*
757 // | <section-tag> <size> <section-number>* 0 <attribute>*
758 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
759 // ]+
760 // ]*
761
762 if (OutStreamer.hasRawTextSupport())
763 return;
764
765 const ARMElfTargetObjectFile &TLOFELF =
766 static_cast<const ARMElfTargetObjectFile &>
767 (getObjFileLowering());
768
769 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000770
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000771 // Format version
772 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000773}
774
Jason W Kimdef9ac42010-10-06 22:36:46 +0000775//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000776
Jim Grosbach988ce092010-09-18 00:05:05 +0000777static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
778 unsigned LabelId, MCContext &Ctx) {
779
780 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
781 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
782 return Label;
783}
784
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000785static MCSymbolRefExpr::VariantKind
786getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
787 switch (Modifier) {
788 default: llvm_unreachable("Unknown modifier!");
789 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
790 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
791 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
792 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
793 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
794 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
795 }
796 return MCSymbolRefExpr::VK_None;
797}
798
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000799MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
800 bool isIndirect = Subtarget->isTargetDarwin() &&
801 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
802 if (!isIndirect)
803 return Mang->getSymbol(GV);
804
805 // FIXME: Remove this when Darwin transition to @GOT like syntax.
806 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
807 MachineModuleInfoMachO &MMIMachO =
808 MMI->getObjFileInfo<MachineModuleInfoMachO>();
809 MachineModuleInfoImpl::StubValueTy &StubSym =
810 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
811 MMIMachO.getGVStubEntry(MCSym);
812 if (StubSym.getPointer() == 0)
813 StubSym = MachineModuleInfoImpl::
814 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
815 return MCSym;
816}
817
Jim Grosbach5df08d82010-11-09 18:45:04 +0000818void ARMAsmPrinter::
819EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
820 int Size = TM.getTargetData()->getTypeAllocSize(MCPV->getType());
821
822 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000823
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000824 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000825 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000826 SmallString<128> Str;
827 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000828 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000829 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000830 } else if (ACPV->isBlockAddress()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000831 MCSym = GetBlockAddressSymbol(ACPV->getBlockAddress());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000832 } else if (ACPV->isGlobalValue()) {
833 const GlobalValue *GV = ACPV->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000834 MCSym = GetARMGVSymbol(GV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000835 } else {
836 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000837 MCSym = GetExternalSymbolSymbol(ACPV->getSymbol());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000838 }
839
840 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000841 const MCExpr *Expr =
842 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
843 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000844
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000845 if (ACPV->getPCAdjustment()) {
846 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
847 getFunctionNumber(),
848 ACPV->getLabelId(),
849 OutContext);
850 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
851 PCRelExpr =
852 MCBinaryExpr::CreateAdd(PCRelExpr,
853 MCConstantExpr::Create(ACPV->getPCAdjustment(),
854 OutContext),
855 OutContext);
856 if (ACPV->mustAddCurrentAddress()) {
857 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
858 // label, so just emit a local label end reference that instead.
859 MCSymbol *DotSym = OutContext.CreateTempSymbol();
860 OutStreamer.EmitLabel(DotSym);
861 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
862 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000863 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000864 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000865 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000866 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000867}
868
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000869void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
870 unsigned Opcode = MI->getOpcode();
871 int OpNum = 1;
872 if (Opcode == ARM::BR_JTadd)
873 OpNum = 2;
874 else if (Opcode == ARM::BR_JTm)
875 OpNum = 3;
876
877 const MachineOperand &MO1 = MI->getOperand(OpNum);
878 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
879 unsigned JTI = MO1.getIndex();
880
881 // Emit a label for the jump table.
882 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
883 OutStreamer.EmitLabel(JTISymbol);
884
885 // Emit each entry of the table.
886 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
887 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
888 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
889
890 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
891 MachineBasicBlock *MBB = JTBBs[i];
892 // Construct an MCExpr for the entry. We want a value of the form:
893 // (BasicBlockAddr - TableBeginAddr)
894 //
895 // For example, a table with entries jumping to basic blocks BB0 and BB1
896 // would look like:
897 // LJTI_0_0:
898 // .word (LBB0 - LJTI_0_0)
899 // .word (LBB1 - LJTI_0_0)
900 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
901
902 if (TM.getRelocationModel() == Reloc::PIC_)
903 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
904 OutContext),
905 OutContext);
906 OutStreamer.EmitValue(Expr, 4);
907 }
908}
909
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000910void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
911 unsigned Opcode = MI->getOpcode();
912 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
913 const MachineOperand &MO1 = MI->getOperand(OpNum);
914 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
915 unsigned JTI = MO1.getIndex();
916
917 // Emit a label for the jump table.
918 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
919 OutStreamer.EmitLabel(JTISymbol);
920
921 // Emit each entry of the table.
922 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
923 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
924 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000925 unsigned OffsetWidth = 4;
Jim Grosbachd092a872010-11-29 21:28:32 +0000926 if (MI->getOpcode() == ARM::t2TBB_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000927 OffsetWidth = 1;
Jim Grosbachd092a872010-11-29 21:28:32 +0000928 else if (MI->getOpcode() == ARM::t2TBH_JT)
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000929 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000930
931 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
932 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000933 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
934 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000935 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000936 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000937 MCInst BrInst;
938 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000939 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000940 OutStreamer.EmitInstruction(BrInst);
941 continue;
942 }
943 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +0000944 // MCExpr for the entry. We want a value of the form:
945 // (BasicBlockAddr - TableBeginAddr) / 2
946 //
947 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
948 // would look like:
949 // LJTI_0_0:
950 // .byte (LBB0 - LJTI_0_0) / 2
951 // .byte (LBB1 - LJTI_0_0) / 2
952 const MCExpr *Expr =
953 MCBinaryExpr::CreateSub(MBBSymbolExpr,
954 MCSymbolRefExpr::Create(JTISymbol, OutContext),
955 OutContext);
956 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
957 OutContext);
958 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +0000959 }
960}
961
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000962void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
963 raw_ostream &OS) {
964 unsigned NOps = MI->getNumOperands();
965 assert(NOps==4);
966 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
967 // cast away const; DIetc do not take const operands for some reason.
968 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
969 OS << V.getName();
970 OS << " <- ";
971 // Frame address. Currently handles register +- offset only.
972 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
973 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
974 OS << ']';
975 OS << "+";
976 printOperand(MI, NOps-2, OS);
977}
978
Jim Grosbach40edf732010-12-14 21:10:47 +0000979static void populateADROperands(MCInst &Inst, unsigned Dest,
980 const MCSymbol *Label,
981 unsigned pred, unsigned ccreg,
982 MCContext &Ctx) {
983 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, Ctx);
984 Inst.addOperand(MCOperand::CreateReg(Dest));
985 Inst.addOperand(MCOperand::CreateExpr(SymbolExpr));
986 // Add predicate operands.
987 Inst.addOperand(MCOperand::CreateImm(pred));
988 Inst.addOperand(MCOperand::CreateReg(ccreg));
989}
990
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000991void ARMAsmPrinter::EmitPatchedInstruction(const MachineInstr *MI,
992 unsigned Opcode) {
993 MCInst TmpInst;
994
995 // Emit the instruction as usual, just patch the opcode.
996 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
997 TmpInst.setOpcode(Opcode);
998 OutStreamer.EmitInstruction(TmpInst);
999}
1000
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001001void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1002 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1003 "Only instruction which are involved into frame setup code are allowed");
1004
1005 const MachineFunction &MF = *MI->getParent()->getParent();
1006 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001007 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001008
1009 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001010 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001011 unsigned SrcReg, DstReg;
1012
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001013 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1014 // Two special cases:
1015 // 1) tPUSH does not have src/dst regs.
1016 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1017 // load. Yes, this is pretty fragile, but for now I don't see better
1018 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001019 SrcReg = DstReg = ARM::SP;
1020 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001021 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001022 DstReg = MI->getOperand(0).getReg();
1023 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001024
1025 // Try to figure out the unwinding opcode out of src / dst regs.
1026 if (MI->getDesc().mayStore()) {
1027 // Register saves.
1028 assert(DstReg == ARM::SP &&
1029 "Only stack pointer as a destination reg is supported");
1030
1031 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001032 // Skip src & dst reg, and pred ops.
1033 unsigned StartOp = 2 + 2;
1034 // Use all the operands.
1035 unsigned NumOffset = 0;
1036
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001037 switch (Opc) {
1038 default:
1039 MI->dump();
1040 assert(0 && "Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001041 case ARM::tPUSH:
1042 // Special case here: no src & dst reg, but two extra imp ops.
1043 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001044 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001045 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001046 case ARM::VSTMDDB_UPD:
1047 assert(SrcReg == ARM::SP &&
1048 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001049 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
1050 i != NumOps; ++i)
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001051 RegList.push_back(MI->getOperand(i).getReg());
1052 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001053 case ARM::STR_PRE_IMM:
1054 case ARM::STR_PRE_REG:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001055 assert(MI->getOperand(2).getReg() == ARM::SP &&
1056 "Only stack pointer as a source reg is supported");
1057 RegList.push_back(SrcReg);
1058 break;
1059 }
1060 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1061 } else {
1062 // Changes of stack / frame pointer.
1063 if (SrcReg == ARM::SP) {
1064 int64_t Offset = 0;
1065 switch (Opc) {
1066 default:
1067 MI->dump();
1068 assert(0 && "Unsupported opcode for unwinding information");
1069 case ARM::MOVr:
1070 Offset = 0;
1071 break;
1072 case ARM::ADDri:
1073 Offset = -MI->getOperand(2).getImm();
1074 break;
1075 case ARM::SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001076 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001077 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001078 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001079 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001080 break;
1081 case ARM::tADDspi:
1082 case ARM::tADDrSPi:
1083 Offset = -MI->getOperand(2).getImm()*4;
1084 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001085 case ARM::tLDRpci: {
1086 // Grab the constpool index and check, whether it corresponds to
1087 // original or cloned constpool entry.
1088 unsigned CPI = MI->getOperand(1).getIndex();
1089 const MachineConstantPool *MCP = MF.getConstantPool();
1090 if (CPI >= MCP->getConstants().size())
1091 CPI = AFI.getOriginalCPIdx(CPI);
1092 assert(CPI != -1U && "Invalid constpool index");
1093
1094 // Derive the actual offset.
1095 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1096 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1097 // FIXME: Check for user, it should be "add" instruction!
1098 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001099 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001100 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001101 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001102
1103 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001104 // Set-up of the frame pointer. Positive values correspond to "add"
1105 // instruction.
1106 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001107 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001108 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001109 // instruction.
1110 OutStreamer.EmitPad(Offset);
1111 } else {
1112 MI->dump();
1113 assert(0 && "Unsupported opcode for unwinding information");
1114 }
1115 } else if (DstReg == ARM::SP) {
1116 // FIXME: .movsp goes here
1117 MI->dump();
1118 assert(0 && "Unsupported opcode for unwinding information");
1119 }
1120 else {
1121 MI->dump();
1122 assert(0 && "Unsupported opcode for unwinding information");
1123 }
1124 }
1125}
1126
1127extern cl::opt<bool> EnableARMEHABI;
1128
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001129// Simple pseudo-instructions have their lowering (with expansion to real
1130// instructions) auto-generated.
1131#include "ARMGenMCPseudoLowering.inc"
1132
Jim Grosbachb454cda2010-09-29 15:23:40 +00001133void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001134 // Do any auto-generated pseudo lowerings.
1135 if (emitPseudoExpansionLowering(OutStreamer, MI))
1136 return;
1137
1138 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001139 unsigned Opc = MI->getOpcode();
1140 switch (Opc) {
Chris Lattner112f2392010-11-14 20:31:06 +00001141 case ARM::t2MOVi32imm: assert(0 && "Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001142 case ARM::DBG_VALUE: {
1143 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1144 SmallString<128> TmpStr;
1145 raw_svector_ostream OS(TmpStr);
1146 PrintDebugValueComment(MI, OS);
1147 OutStreamer.EmitRawText(StringRef(OS.str()));
1148 }
1149 return;
1150 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001151 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001152 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001153 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001154 // FIXME: Need to also handle globals and externals
Jim Grosbachdff84b02010-12-02 00:28:45 +00001155 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001156 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrel ? ARM::t2ADR
1157 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1158 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001159 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1160 GetCPISymbol(MI->getOperand(1).getIndex()),
1161 MI->getOperand(2).getImm(), MI->getOperand(3).getReg(),
1162 OutContext);
Jim Grosbachdff84b02010-12-02 00:28:45 +00001163 OutStreamer.EmitInstruction(TmpInst);
1164 return;
1165 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001166 case ARM::LEApcrelJT:
1167 case ARM::tLEApcrelJT:
1168 case ARM::t2LEApcrelJT: {
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001169 MCInst TmpInst;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001170 TmpInst.setOpcode(MI->getOpcode() == ARM::t2LEApcrelJT ? ARM::t2ADR
1171 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1172 : ARM::ADR));
Jim Grosbach40edf732010-12-14 21:10:47 +00001173 populateADROperands(TmpInst, MI->getOperand(0).getReg(),
1174 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1175 MI->getOperand(2).getImm()),
1176 MI->getOperand(3).getImm(), MI->getOperand(4).getReg(),
1177 OutContext);
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001178 OutStreamer.EmitInstruction(TmpInst);
1179 return;
1180 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001181 // Darwin call instructions are just normal call instructions with different
1182 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001183 case ARM::BXr9_CALL:
1184 case ARM::BX_CALL: {
1185 {
1186 MCInst TmpInst;
1187 TmpInst.setOpcode(ARM::MOVr);
1188 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1189 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1190 // Add predicate operands.
1191 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1192 TmpInst.addOperand(MCOperand::CreateReg(0));
1193 // Add 's' bit operand (always reg0 for this)
1194 TmpInst.addOperand(MCOperand::CreateReg(0));
1195 OutStreamer.EmitInstruction(TmpInst);
1196 }
1197 {
1198 MCInst TmpInst;
1199 TmpInst.setOpcode(ARM::BX);
1200 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1201 OutStreamer.EmitInstruction(TmpInst);
1202 }
1203 return;
1204 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001205 case ARM::tBXr9_CALL:
1206 case ARM::tBX_CALL: {
1207 {
1208 MCInst TmpInst;
1209 TmpInst.setOpcode(ARM::tMOVr);
1210 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1211 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001212 // Add predicate operands.
1213 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1214 TmpInst.addOperand(MCOperand::CreateReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001215 OutStreamer.EmitInstruction(TmpInst);
1216 }
1217 {
1218 MCInst TmpInst;
1219 TmpInst.setOpcode(ARM::tBX);
1220 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1221 // Add predicate operands.
1222 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1223 TmpInst.addOperand(MCOperand::CreateReg(0));
1224 OutStreamer.EmitInstruction(TmpInst);
1225 }
1226 return;
1227 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001228 case ARM::BMOVPCRXr9_CALL:
1229 case ARM::BMOVPCRX_CALL: {
1230 {
1231 MCInst TmpInst;
1232 TmpInst.setOpcode(ARM::MOVr);
1233 TmpInst.addOperand(MCOperand::CreateReg(ARM::LR));
1234 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1235 // Add predicate operands.
1236 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1237 TmpInst.addOperand(MCOperand::CreateReg(0));
1238 // Add 's' bit operand (always reg0 for this)
1239 TmpInst.addOperand(MCOperand::CreateReg(0));
1240 OutStreamer.EmitInstruction(TmpInst);
1241 }
1242 {
1243 MCInst TmpInst;
1244 TmpInst.setOpcode(ARM::MOVr);
1245 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1246 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1247 // Add predicate operands.
1248 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1249 TmpInst.addOperand(MCOperand::CreateReg(0));
1250 // Add 's' bit operand (always reg0 for this)
1251 TmpInst.addOperand(MCOperand::CreateReg(0));
1252 OutStreamer.EmitInstruction(TmpInst);
1253 }
1254 return;
1255 }
Evan Cheng53519f02011-01-21 18:55:51 +00001256 case ARM::MOVi16_ga_pcrel:
1257 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001258 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001259 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001260 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1261
Evan Cheng53519f02011-01-21 18:55:51 +00001262 unsigned TF = MI->getOperand(1).getTargetFlags();
1263 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001264 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1265 MCSymbol *GVSym = GetARMGVSymbol(GV);
1266 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001267 if (isPIC) {
1268 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1269 getFunctionNumber(),
1270 MI->getOperand(2).getImm(), OutContext);
1271 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1272 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1273 const MCExpr *PCRelExpr =
1274 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1275 MCBinaryExpr::CreateAdd(LabelSymExpr,
1276 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001277 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001278 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1279 } else {
1280 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1281 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1282 }
1283
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001284 // Add predicate operands.
1285 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1286 TmpInst.addOperand(MCOperand::CreateReg(0));
1287 // Add 's' bit operand (always reg0 for this)
1288 TmpInst.addOperand(MCOperand::CreateReg(0));
1289 OutStreamer.EmitInstruction(TmpInst);
1290 return;
1291 }
Evan Cheng53519f02011-01-21 18:55:51 +00001292 case ARM::MOVTi16_ga_pcrel:
1293 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001294 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001295 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1296 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001297 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1298 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1299
Evan Cheng53519f02011-01-21 18:55:51 +00001300 unsigned TF = MI->getOperand(2).getTargetFlags();
1301 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001302 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1303 MCSymbol *GVSym = GetARMGVSymbol(GV);
1304 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001305 if (isPIC) {
1306 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1307 getFunctionNumber(),
1308 MI->getOperand(3).getImm(), OutContext);
1309 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1310 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1311 const MCExpr *PCRelExpr =
1312 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1313 MCBinaryExpr::CreateAdd(LabelSymExpr,
1314 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001315 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001316 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1317 } else {
1318 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1319 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1320 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001321 // Add predicate operands.
1322 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1323 TmpInst.addOperand(MCOperand::CreateReg(0));
1324 // Add 's' bit operand (always reg0 for this)
1325 TmpInst.addOperand(MCOperand::CreateReg(0));
1326 OutStreamer.EmitInstruction(TmpInst);
1327 return;
1328 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001329 case ARM::tPICADD: {
1330 // This is a pseudo op for a label + instruction sequence, which looks like:
1331 // LPC0:
1332 // add r0, pc
1333 // This adds the address of LPC0 to r0.
1334
1335 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001336 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1337 getFunctionNumber(), MI->getOperand(2).getImm(),
1338 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001339
1340 // Form and emit the add.
1341 MCInst AddInst;
1342 AddInst.setOpcode(ARM::tADDhirr);
1343 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1344 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1345 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1346 // Add predicate operands.
1347 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1348 AddInst.addOperand(MCOperand::CreateReg(0));
1349 OutStreamer.EmitInstruction(AddInst);
1350 return;
1351 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001352 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001353 // This is a pseudo op for a label + instruction sequence, which looks like:
1354 // LPC0:
1355 // add r0, pc, r0
1356 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001357
Chris Lattner4d152222009-10-19 22:23:04 +00001358 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001359 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1360 getFunctionNumber(), MI->getOperand(2).getImm(),
1361 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001362
Jim Grosbachf3f09522010-09-14 21:05:34 +00001363 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001364 MCInst AddInst;
1365 AddInst.setOpcode(ARM::ADDrr);
1366 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1367 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1368 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001369 // Add predicate operands.
1370 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1371 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1372 // Add 's' bit operand (always reg0 for this)
1373 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001374 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001375 return;
1376 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001377 case ARM::PICSTR:
1378 case ARM::PICSTRB:
1379 case ARM::PICSTRH:
1380 case ARM::PICLDR:
1381 case ARM::PICLDRB:
1382 case ARM::PICLDRH:
1383 case ARM::PICLDRSB:
1384 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001385 // This is a pseudo op for a label + instruction sequence, which looks like:
1386 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001387 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001388 // The LCP0 label is referenced by a constant pool entry in order to get
1389 // a PC-relative address at the ldr instruction.
1390
1391 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001392 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1393 getFunctionNumber(), MI->getOperand(2).getImm(),
1394 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001395
1396 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001397 unsigned Opcode;
1398 switch (MI->getOpcode()) {
1399 default:
1400 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001401 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1402 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001403 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001404 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001405 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001406 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1407 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1408 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1409 }
1410 MCInst LdStInst;
1411 LdStInst.setOpcode(Opcode);
1412 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1413 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1414 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1415 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001416 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001417 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1418 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1419 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001420
1421 return;
1422 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001423 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001424 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1425 /// in the function. The first operand is the ID# for this instruction, the
1426 /// second is the index into the MachineConstantPool that this is, the third
1427 /// is the size in bytes of this constant pool entry.
1428 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1429 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1430
1431 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001432 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001433
1434 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1435 if (MCPE.isMachineConstantPoolEntry())
1436 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1437 else
1438 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001439
Chris Lattnera70e6442009-10-19 22:33:05 +00001440 return;
1441 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001442 case ARM::t2BR_JT: {
1443 // Lower and emit the instruction itself, then the jump table following it.
1444 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001445 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001446 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1447 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1448 // Add predicate operands.
1449 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1450 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001451 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach5ca66692010-11-29 22:37:40 +00001452 // Output the data for the jump table itself
1453 EmitJump2Table(MI);
1454 return;
1455 }
1456 case ARM::t2TBB_JT: {
1457 // Lower and emit the instruction itself, then the jump table following it.
1458 MCInst TmpInst;
1459
1460 TmpInst.setOpcode(ARM::t2TBB);
1461 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1462 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1463 // Add predicate operands.
1464 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1465 TmpInst.addOperand(MCOperand::CreateReg(0));
1466 OutStreamer.EmitInstruction(TmpInst);
1467 // Output the data for the jump table itself
1468 EmitJump2Table(MI);
1469 // Make sure the next instruction is 2-byte aligned.
1470 EmitAlignment(1);
1471 return;
1472 }
1473 case ARM::t2TBH_JT: {
1474 // Lower and emit the instruction itself, then the jump table following it.
1475 MCInst TmpInst;
1476
1477 TmpInst.setOpcode(ARM::t2TBH);
1478 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1479 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1480 // Add predicate operands.
1481 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1482 TmpInst.addOperand(MCOperand::CreateReg(0));
1483 OutStreamer.EmitInstruction(TmpInst);
1484 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001485 EmitJump2Table(MI);
1486 return;
1487 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001488 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001489 case ARM::BR_JTr: {
1490 // Lower and emit the instruction itself, then the jump table following it.
1491 // mov pc, target
1492 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001493 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001494 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001495 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001496 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1497 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1498 // Add predicate operands.
1499 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1500 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001501 // Add 's' bit operand (always reg0 for this)
1502 if (Opc == ARM::MOVr)
1503 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001504 OutStreamer.EmitInstruction(TmpInst);
1505
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001506 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001507 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001508 EmitAlignment(2);
1509
Jim Grosbach2dc77682010-11-29 18:37:44 +00001510 // Output the data for the jump table itself
1511 EmitJumpTable(MI);
1512 return;
1513 }
1514 case ARM::BR_JTm: {
1515 // Lower and emit the instruction itself, then the jump table following it.
1516 // ldr pc, target
1517 MCInst TmpInst;
1518 if (MI->getOperand(1).getReg() == 0) {
1519 // literal offset
1520 TmpInst.setOpcode(ARM::LDRi12);
1521 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1522 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1523 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1524 } else {
1525 TmpInst.setOpcode(ARM::LDRrs);
1526 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1527 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1528 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1529 TmpInst.addOperand(MCOperand::CreateImm(0));
1530 }
1531 // Add predicate operands.
1532 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1533 TmpInst.addOperand(MCOperand::CreateReg(0));
1534 OutStreamer.EmitInstruction(TmpInst);
1535
1536 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001537 EmitJumpTable(MI);
1538 return;
1539 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001540 case ARM::BR_JTadd: {
1541 // Lower and emit the instruction itself, then the jump table following it.
1542 // add pc, target, idx
Jim Grosbach2dc77682010-11-29 18:37:44 +00001543 MCInst TmpInst;
1544 TmpInst.setOpcode(ARM::ADDrr);
1545 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1546 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1547 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001548 // Add predicate operands.
Jim Grosbach2dc77682010-11-29 18:37:44 +00001549 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1550 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001551 // Add 's' bit operand (always reg0 for this)
Jim Grosbach2dc77682010-11-29 18:37:44 +00001552 TmpInst.addOperand(MCOperand::CreateReg(0));
1553 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001554
1555 // Output the data for the jump table itself
1556 EmitJumpTable(MI);
1557 return;
1558 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001559 case ARM::TRAP: {
1560 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1561 // FIXME: Remove this special case when they do.
1562 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001563 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001564 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001565 OutStreamer.AddComment("trap");
1566 OutStreamer.EmitIntValue(Val, 4);
1567 return;
1568 }
1569 break;
1570 }
1571 case ARM::tTRAP: {
1572 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1573 // FIXME: Remove this special case when they do.
1574 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001575 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001576 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001577 OutStreamer.AddComment("trap");
1578 OutStreamer.EmitIntValue(Val, 2);
1579 return;
1580 }
1581 break;
1582 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001583 case ARM::t2Int_eh_sjlj_setjmp:
1584 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001585 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001586 // Two incoming args: GPR:$src, GPR:$val
1587 // mov $val, pc
1588 // adds $val, #7
1589 // str $val, [$src, #4]
1590 // movs r0, #0
1591 // b 1f
1592 // movs r0, #1
1593 // 1:
1594 unsigned SrcReg = MI->getOperand(0).getReg();
1595 unsigned ValReg = MI->getOperand(1).getReg();
1596 MCSymbol *Label = GetARMSJLJEHLabel();
1597 {
1598 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001599 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach433a5782010-09-24 20:47:58 +00001600 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1601 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001602 // Predicate.
1603 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1604 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach433a5782010-09-24 20:47:58 +00001605 OutStreamer.AddComment("eh_setjmp begin");
1606 OutStreamer.EmitInstruction(TmpInst);
1607 }
1608 {
1609 MCInst TmpInst;
1610 TmpInst.setOpcode(ARM::tADDi3);
1611 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1612 // 's' bit operand
1613 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1614 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1615 TmpInst.addOperand(MCOperand::CreateImm(7));
1616 // Predicate.
1617 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1618 TmpInst.addOperand(MCOperand::CreateReg(0));
1619 OutStreamer.EmitInstruction(TmpInst);
1620 }
1621 {
1622 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001623 TmpInst.setOpcode(ARM::tSTRi);
Jim Grosbach433a5782010-09-24 20:47:58 +00001624 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1625 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1626 // The offset immediate is #4. The operand value is scaled by 4 for the
1627 // tSTR instruction.
1628 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach433a5782010-09-24 20:47:58 +00001629 // Predicate.
1630 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1631 TmpInst.addOperand(MCOperand::CreateReg(0));
1632 OutStreamer.EmitInstruction(TmpInst);
1633 }
1634 {
1635 MCInst TmpInst;
1636 TmpInst.setOpcode(ARM::tMOVi8);
1637 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1638 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1639 TmpInst.addOperand(MCOperand::CreateImm(0));
1640 // Predicate.
1641 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1642 TmpInst.addOperand(MCOperand::CreateReg(0));
1643 OutStreamer.EmitInstruction(TmpInst);
1644 }
1645 {
1646 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1647 MCInst TmpInst;
1648 TmpInst.setOpcode(ARM::tB);
1649 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1650 OutStreamer.EmitInstruction(TmpInst);
1651 }
1652 {
1653 MCInst TmpInst;
1654 TmpInst.setOpcode(ARM::tMOVi8);
1655 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1656 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1657 TmpInst.addOperand(MCOperand::CreateImm(1));
1658 // Predicate.
1659 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1660 TmpInst.addOperand(MCOperand::CreateReg(0));
1661 OutStreamer.AddComment("eh_setjmp end");
1662 OutStreamer.EmitInstruction(TmpInst);
1663 }
1664 OutStreamer.EmitLabel(Label);
1665 return;
1666 }
1667
Jim Grosbach45390082010-09-23 23:33:56 +00001668 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001669 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001670 // Two incoming args: GPR:$src, GPR:$val
1671 // add $val, pc, #8
1672 // str $val, [$src, #+4]
1673 // mov r0, #0
1674 // add pc, pc, #0
1675 // mov r0, #1
1676 unsigned SrcReg = MI->getOperand(0).getReg();
1677 unsigned ValReg = MI->getOperand(1).getReg();
1678
1679 {
1680 MCInst TmpInst;
1681 TmpInst.setOpcode(ARM::ADDri);
1682 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1683 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1684 TmpInst.addOperand(MCOperand::CreateImm(8));
1685 // Predicate.
1686 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1687 TmpInst.addOperand(MCOperand::CreateReg(0));
1688 // 's' bit operand (always reg0 for this).
1689 TmpInst.addOperand(MCOperand::CreateReg(0));
1690 OutStreamer.AddComment("eh_setjmp begin");
1691 OutStreamer.EmitInstruction(TmpInst);
1692 }
1693 {
1694 MCInst TmpInst;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001695 TmpInst.setOpcode(ARM::STRi12);
Jim Grosbach45390082010-09-23 23:33:56 +00001696 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1697 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach45390082010-09-23 23:33:56 +00001698 TmpInst.addOperand(MCOperand::CreateImm(4));
1699 // Predicate.
1700 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1701 TmpInst.addOperand(MCOperand::CreateReg(0));
1702 OutStreamer.EmitInstruction(TmpInst);
1703 }
1704 {
1705 MCInst TmpInst;
1706 TmpInst.setOpcode(ARM::MOVi);
1707 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1708 TmpInst.addOperand(MCOperand::CreateImm(0));
1709 // Predicate.
1710 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1711 TmpInst.addOperand(MCOperand::CreateReg(0));
1712 // 's' bit operand (always reg0 for this).
1713 TmpInst.addOperand(MCOperand::CreateReg(0));
1714 OutStreamer.EmitInstruction(TmpInst);
1715 }
1716 {
1717 MCInst TmpInst;
1718 TmpInst.setOpcode(ARM::ADDri);
1719 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1720 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1721 TmpInst.addOperand(MCOperand::CreateImm(0));
1722 // Predicate.
1723 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1724 TmpInst.addOperand(MCOperand::CreateReg(0));
1725 // 's' bit operand (always reg0 for this).
1726 TmpInst.addOperand(MCOperand::CreateReg(0));
1727 OutStreamer.EmitInstruction(TmpInst);
1728 }
1729 {
1730 MCInst TmpInst;
1731 TmpInst.setOpcode(ARM::MOVi);
1732 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1733 TmpInst.addOperand(MCOperand::CreateImm(1));
1734 // Predicate.
1735 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1736 TmpInst.addOperand(MCOperand::CreateReg(0));
1737 // 's' bit operand (always reg0 for this).
1738 TmpInst.addOperand(MCOperand::CreateReg(0));
1739 OutStreamer.AddComment("eh_setjmp end");
1740 OutStreamer.EmitInstruction(TmpInst);
1741 }
1742 return;
1743 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001744 case ARM::Int_eh_sjlj_longjmp: {
1745 // ldr sp, [$src, #8]
1746 // ldr $scratch, [$src, #4]
1747 // ldr r7, [$src]
1748 // bx $scratch
1749 unsigned SrcReg = MI->getOperand(0).getReg();
1750 unsigned ScratchReg = MI->getOperand(1).getReg();
1751 {
1752 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001753 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001754 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1755 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001756 TmpInst.addOperand(MCOperand::CreateImm(8));
1757 // Predicate.
1758 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1759 TmpInst.addOperand(MCOperand::CreateReg(0));
1760 OutStreamer.EmitInstruction(TmpInst);
1761 }
1762 {
1763 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001764 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001765 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1766 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001767 TmpInst.addOperand(MCOperand::CreateImm(4));
1768 // Predicate.
1769 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1770 TmpInst.addOperand(MCOperand::CreateReg(0));
1771 OutStreamer.EmitInstruction(TmpInst);
1772 }
1773 {
1774 MCInst TmpInst;
Jim Grosbach3e556122010-10-26 22:37:02 +00001775 TmpInst.setOpcode(ARM::LDRi12);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001776 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1777 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001778 TmpInst.addOperand(MCOperand::CreateImm(0));
1779 // Predicate.
1780 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1781 TmpInst.addOperand(MCOperand::CreateReg(0));
1782 OutStreamer.EmitInstruction(TmpInst);
1783 }
1784 {
1785 MCInst TmpInst;
Bill Wendling6e46d842010-11-30 00:48:15 +00001786 TmpInst.setOpcode(ARM::BX);
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001787 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1788 // Predicate.
1789 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1790 TmpInst.addOperand(MCOperand::CreateReg(0));
1791 OutStreamer.EmitInstruction(TmpInst);
1792 }
1793 return;
1794 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001795 case ARM::tInt_eh_sjlj_longjmp: {
1796 // ldr $scratch, [$src, #8]
1797 // mov sp, $scratch
1798 // ldr $scratch, [$src, #4]
1799 // ldr r7, [$src]
1800 // bx $scratch
1801 unsigned SrcReg = MI->getOperand(0).getReg();
1802 unsigned ScratchReg = MI->getOperand(1).getReg();
1803 {
1804 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001805 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001806 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1807 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1808 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001809 // tLDR instruction.
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001810 TmpInst.addOperand(MCOperand::CreateImm(2));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001811 // Predicate.
1812 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1813 TmpInst.addOperand(MCOperand::CreateReg(0));
1814 OutStreamer.EmitInstruction(TmpInst);
1815 }
1816 {
1817 MCInst TmpInst;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001818 TmpInst.setOpcode(ARM::tMOVr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001819 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1820 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1821 // Predicate.
1822 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1823 TmpInst.addOperand(MCOperand::CreateReg(0));
1824 OutStreamer.EmitInstruction(TmpInst);
1825 }
1826 {
1827 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001828 TmpInst.setOpcode(ARM::tLDRi);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001829 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1830 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1831 TmpInst.addOperand(MCOperand::CreateImm(1));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001832 // Predicate.
1833 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1834 TmpInst.addOperand(MCOperand::CreateReg(0));
1835 OutStreamer.EmitInstruction(TmpInst);
1836 }
1837 {
1838 MCInst TmpInst;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001839 TmpInst.setOpcode(ARM::tLDRr);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001840 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1841 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001842 TmpInst.addOperand(MCOperand::CreateReg(0));
1843 // Predicate.
1844 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1845 TmpInst.addOperand(MCOperand::CreateReg(0));
1846 OutStreamer.EmitInstruction(TmpInst);
1847 }
1848 {
1849 MCInst TmpInst;
Cameron Zwarich421b1062011-05-26 03:41:12 +00001850 TmpInst.setOpcode(ARM::tBX);
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001851 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1852 // Predicate.
1853 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1854 TmpInst.addOperand(MCOperand::CreateReg(0));
1855 OutStreamer.EmitInstruction(TmpInst);
1856 }
1857 return;
1858 }
Chris Lattner97f06932009-10-19 20:20:46 +00001859 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001860
Chris Lattner97f06932009-10-19 20:20:46 +00001861 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001862 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001863
1864 // Emit unwinding stuff for frame-related instructions
1865 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
1866 EmitUnwindingInstruction(MI);
1867
Chris Lattner850d2e22010-02-03 01:16:28 +00001868 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001869}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001870
1871//===----------------------------------------------------------------------===//
1872// Target Registry Stuff
1873//===----------------------------------------------------------------------===//
1874
Daniel Dunbar2685a292009-10-20 05:15:36 +00001875// Force static initialization.
1876extern "C" void LLVMInitializeARMAsmPrinter() {
1877 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1878 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001879}
1880